blob: 0efe0134ff4afa705937042d91d74bbe397d4e8d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070048#define AR9300_DEVID_AR9580 0x0033
Senthil Balasubramaniance407af2011-09-13 22:38:16 +053049#define AR9300_DEVID_AR9480 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020050#define AR9300_DEVID_AR9330 0x0035
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040051
Sujith394cf0a2009-02-09 13:26:54 +053052#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040053
Sujith394cf0a2009-02-09 13:26:54 +053054#define AR_SUBVENDOR_ID_NOG 0x0e11
55#define AR_SUBVENDOR_ID_NEW_A 0x7065
56#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053058#define AR9280_COEX2WIRE_SUBSYSID 0x309b
59#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
60#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
61
Vivek Natarajana6ef5302011-04-26 10:39:53 +053062#define AR9300_NUM_BT_WEIGHTS 4
63#define AR9300_NUM_WLAN_WEIGHTS 4
64
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070065#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
66
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070067#define ATH_DEFAULT_NOISE_FLOOR -95
68
John W. Linville04658fb2009-11-13 13:12:59 -050069#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070070
Felix Fietkaucac42202010-10-09 02:39:30 +020071#define ATH9K_NUM_CHANNELS 38
72
Sujith394cf0a2009-02-09 13:26:54 +053073/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070074#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010075 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070076
77#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010078 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070079
Sujith Manoharan09a525d2011-01-04 13:17:18 +053080#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010081 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053082
Felix Fietkau845e03c2011-03-23 20:57:25 +010083#define REG_RMW(_ah, _reg, _set, _clr) \
84 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
85
Sujith20b3efd2010-04-16 11:53:55 +053086#define ENABLE_REGWRITE_BUFFER(_ah) \
87 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010088 if ((_ah)->reg_ops.enable_write_buffer) \
89 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053090 } while (0)
91
Sujith20b3efd2010-04-16 11:53:55 +053092#define REGWRITE_BUFFER_FLUSH(_ah) \
93 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010094 if ((_ah)->reg_ops.write_flush) \
95 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053096 } while (0)
97
Rajkumar Manoharan26526202011-07-29 17:38:08 +053098#define PR_EEP(_s, _val) \
99 do { \
100 len += snprintf(buf + len, size - len, "%20s : %10d\n", \
101 _s, (_val)); \
102 } while (0)
103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define SM(_v, _f) (((_v) << _f##_S) & _f)
105#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530106#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100107 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400108#define REG_READ_FIELD(_a, _r, _f) \
109 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530110#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100111 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530112#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100113 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700114
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530115#define DO_DELAY(x) do { \
116 if (((++(x) % 64) == 0) && \
117 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
118 != ATH_USB)) \
119 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530120 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700121
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100122#define REG_WRITE_ARRAY(iniarray, column, regWr) \
123 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124
Sujith394cf0a2009-02-09 13:26:54 +0530125#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
126#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
127#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
128#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530129#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530130#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
131#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define AR_GPIOD_MASK 0x00001FFF
134#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530137#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530138#define COEF_SCALE_S 24
139#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140
Sujith394cf0a2009-02-09 13:26:54 +0530141#define ATH9K_ANTENNA0_CHAINMASK 0x1
142#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143
Sujith394cf0a2009-02-09 13:26:54 +0530144#define ATH9K_NUM_DMA_DEBUG_REGS 8
145#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530148#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200149#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530150#define AH_TIME_QUANTUM 10
151#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530152#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530153#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530154#define UPPER_5G_SUB_BAND_START 5700
155#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700156
Sujith394cf0a2009-02-09 13:26:54 +0530157#define CAB_TIMEOUT_VAL 10
158#define BEACON_TIMEOUT_VAL 10
159#define MIN_BEACON_TIMEOUT_VAL 1
160#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujith394cf0a2009-02-09 13:26:54 +0530162#define INIT_CONFIG_STATUS 0x00000000
163#define INIT_RSSI_THR 0x00000700
164#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700165
Sujith394cf0a2009-02-09 13:26:54 +0530166#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700167
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400168#define ATH9K_HW_RX_HP_QDEPTH 16
169#define ATH9K_HW_RX_LP_QDEPTH 128
170
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530171#define PAPRD_GAIN_TABLE_ENTRIES 32
172#define PAPRD_TABLE_SZ 24
173#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400174
Felix Fietkau066dae92010-11-07 14:59:39 +0100175enum ath_hw_txq_subtype {
176 ATH_TXQ_AC_BE = 0,
177 ATH_TXQ_AC_BK = 1,
178 ATH_TXQ_AC_VI = 2,
179 ATH_TXQ_AC_VO = 3,
180};
181
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400182enum ath_ini_subsys {
183 ATH_INI_PRE = 0,
184 ATH_INI_CORE,
185 ATH_INI_POST,
186 ATH_INI_NUM_SPLIT,
187};
188
Sujith394cf0a2009-02-09 13:26:54 +0530189enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200190 ATH9K_HW_CAP_HT = BIT(0),
191 ATH9K_HW_CAP_RFSILENT = BIT(1),
192 ATH9K_HW_CAP_CST = BIT(2),
Felix Fietkau364734f2010-09-14 20:22:44 +0200193 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
194 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
195 ATH9K_HW_CAP_EDMA = BIT(6),
196 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
197 ATH9K_HW_CAP_LDPC = BIT(8),
198 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
199 ATH9K_HW_CAP_SGI_20 = BIT(10),
200 ATH9K_HW_CAP_PAPRD = BIT(11),
201 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200202 ATH9K_HW_CAP_2GHZ = BIT(13),
203 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530204 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530205};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700206
Sujith394cf0a2009-02-09 13:26:54 +0530207struct ath9k_hw_capabilities {
208 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530209 u16 rts_aggr_limit;
210 u8 tx_chainmask;
211 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800212 u8 max_txchains;
213 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530214 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400215 u8 rx_hp_qdepth;
216 u8 rx_lp_qdepth;
217 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400218 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400219 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800220 u16 pcie_lcr_offset;
221 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530222};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700223
Sujith394cf0a2009-02-09 13:26:54 +0530224struct ath9k_ops_config {
225 int dma_beacon_response_time;
226 int sw_beacon_response_time;
227 int additional_swba_backoff;
228 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400229 u32 cwm_ignore_extcca;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400230 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530231 u8 pcie_clock_req;
232 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530233 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800234 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530235 u32 ofdm_trig_low;
236 u32 ofdm_trig_high;
237 u32 cck_trig_high;
238 u32 cck_trig_low;
239 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530240 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530241 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400242 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530243#define SPUR_DISABLE 0
244#define SPUR_ENABLE_IOCTL 1
245#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530246#define AR_SPUR_5413_1 1640
247#define AR_SPUR_5413_2 1200
248#define AR_NO_SPUR 0x8000
249#define AR_BASE_FREQ_2GHZ 2300
250#define AR_BASE_FREQ_5GHZ 4900
251#define AR_SPUR_FEEQ_BOUND_HT40 19
252#define AR_SPUR_FEEQ_BOUND_HT20 10
253 int spurmode;
254 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500255 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400256 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530257};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700258
Sujith394cf0a2009-02-09 13:26:54 +0530259enum ath9k_int {
260 ATH9K_INT_RX = 0x00000001,
261 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400262 ATH9K_INT_RXHP = 0x00000001,
263 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530264 ATH9K_INT_RXNOFRM = 0x00000008,
265 ATH9K_INT_RXEOL = 0x00000010,
266 ATH9K_INT_RXORN = 0x00000020,
267 ATH9K_INT_TX = 0x00000040,
268 ATH9K_INT_TXDESC = 0x00000080,
269 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400270 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530271 ATH9K_INT_TXURN = 0x00000800,
272 ATH9K_INT_MIB = 0x00001000,
273 ATH9K_INT_RXPHY = 0x00004000,
274 ATH9K_INT_RXKCM = 0x00008000,
275 ATH9K_INT_SWBA = 0x00010000,
276 ATH9K_INT_BMISS = 0x00040000,
277 ATH9K_INT_BNR = 0x00100000,
278 ATH9K_INT_TIM = 0x00200000,
279 ATH9K_INT_DTIM = 0x00400000,
280 ATH9K_INT_DTIMSYNC = 0x00800000,
281 ATH9K_INT_GPIO = 0x01000000,
282 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530283 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530284 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530285 ATH9K_INT_CST = 0x10000000,
286 ATH9K_INT_GTT = 0x20000000,
287 ATH9K_INT_FATAL = 0x40000000,
288 ATH9K_INT_GLOBAL = 0x80000000,
289 ATH9K_INT_BMISC = ATH9K_INT_TIM |
290 ATH9K_INT_DTIM |
291 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530292 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530293 ATH9K_INT_CABEND,
294 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
295 ATH9K_INT_RXDESC |
296 ATH9K_INT_RXEOL |
297 ATH9K_INT_RXORN |
298 ATH9K_INT_TXURN |
299 ATH9K_INT_TXDESC |
300 ATH9K_INT_MIB |
301 ATH9K_INT_RXPHY |
302 ATH9K_INT_RXKCM |
303 ATH9K_INT_SWBA |
304 ATH9K_INT_BMISS |
305 ATH9K_INT_GPIO,
306 ATH9K_INT_NOCARD = 0xffffffff
307};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700308
Sujith394cf0a2009-02-09 13:26:54 +0530309#define CHANNEL_CW_INT 0x00002
310#define CHANNEL_CCK 0x00020
311#define CHANNEL_OFDM 0x00040
312#define CHANNEL_2GHZ 0x00080
313#define CHANNEL_5GHZ 0x00100
314#define CHANNEL_PASSIVE 0x00200
315#define CHANNEL_DYN 0x00400
316#define CHANNEL_HALF 0x04000
317#define CHANNEL_QUARTER 0x08000
318#define CHANNEL_HT20 0x10000
319#define CHANNEL_HT40PLUS 0x20000
320#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700321
Sujith394cf0a2009-02-09 13:26:54 +0530322#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
323#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
324#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
325#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
326#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
327#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
328#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
329#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
330#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
331#define CHANNEL_ALL \
332 (CHANNEL_OFDM| \
333 CHANNEL_CCK| \
334 CHANNEL_2GHZ | \
335 CHANNEL_5GHZ | \
336 CHANNEL_HT20 | \
337 CHANNEL_HT40PLUS | \
338 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700339
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200340struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530341 u16 channel;
342 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530343 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530344 int8_t iCoff;
345 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400346 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200347 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200348 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400349 u16 small_signal_gain[AR9300_MAX_CHAINS];
350 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200351 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
352};
353
354struct ath9k_channel {
355 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200356 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200357 u16 channel;
358 u32 channelFlags;
359 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200360 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530361};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700362
Sujith394cf0a2009-02-09 13:26:54 +0530363#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
364 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
365 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
366 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
367#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
368#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
369#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530370#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
371#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400372#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530373 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400374 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700375
Sujith394cf0a2009-02-09 13:26:54 +0530376/* These macros check chanmode and not channelFlags */
377#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
378#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
379 ((_c)->chanmode == CHANNEL_G_HT20))
380#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
381 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
382 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
383 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
384#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
Sujith394cf0a2009-02-09 13:26:54 +0530386enum ath9k_power_mode {
387 ATH9K_PM_AWAKE = 0,
388 ATH9K_PM_FULL_SLEEP,
389 ATH9K_PM_NETWORK_SLEEP,
390 ATH9K_PM_UNDEFINED
391};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392
Sujith394cf0a2009-02-09 13:26:54 +0530393enum ath9k_tp_scale {
394 ATH9K_TP_SCALE_MAX = 0,
395 ATH9K_TP_SCALE_50,
396 ATH9K_TP_SCALE_25,
397 ATH9K_TP_SCALE_12,
398 ATH9K_TP_SCALE_MIN
399};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400
Sujith394cf0a2009-02-09 13:26:54 +0530401enum ser_reg_mode {
402 SER_REG_MODE_OFF = 0,
403 SER_REG_MODE_ON = 1,
404 SER_REG_MODE_AUTO = 2,
405};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400407enum ath9k_rx_qtype {
408 ATH9K_RX_QUEUE_HP,
409 ATH9K_RX_QUEUE_LP,
410 ATH9K_RX_QUEUE_MAX,
411};
412
Sujith394cf0a2009-02-09 13:26:54 +0530413struct ath9k_beacon_state {
414 u32 bs_nexttbtt;
415 u32 bs_nextdtim;
416 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530417#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530418 u32 bs_dtimperiod;
419 u16 bs_cfpperiod;
420 u16 bs_cfpmaxduration;
421 u32 bs_cfpnext;
422 u16 bs_timoffset;
423 u16 bs_bmissthreshold;
424 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530425 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530426};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427
Sujith394cf0a2009-02-09 13:26:54 +0530428struct chan_centers {
429 u16 synth_center;
430 u16 ctl_center;
431 u16 ext_center;
432};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Sujith394cf0a2009-02-09 13:26:54 +0530434enum {
435 ATH9K_RESET_POWER_ON,
436 ATH9K_RESET_WARM,
437 ATH9K_RESET_COLD,
438};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439
Sujithd535a422009-02-09 13:27:06 +0530440struct ath9k_hw_version {
441 u32 magic;
442 u16 devid;
443 u16 subvendorid;
444 u32 macVersion;
445 u16 macRev;
446 u16 phyRev;
447 u16 analog5GhzRev;
448 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530449 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530450};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530452/* Generic TSF timer definitions */
453
454#define ATH_MAX_GEN_TIMER 16
455
456#define AR_GENTMR_BIT(_index) (1 << (_index))
457
458/*
Walter Goldens77c20612010-05-18 04:44:54 -0700459 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530460 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
461 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530462#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530463
464struct ath_gen_timer_configuration {
465 u32 next_addr;
466 u32 period_addr;
467 u32 mode_addr;
468 u32 mode_mask;
469};
470
471struct ath_gen_timer {
472 void (*trigger)(void *arg);
473 void (*overflow)(void *arg);
474 void *arg;
475 u8 index;
476};
477
478struct ath_gen_timer_table {
479 u32 gen_timer_index[32];
480 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
481 union {
482 unsigned long timer_bits;
483 u16 val;
484 } timer_mask;
485};
486
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700487struct ath_hw_antcomb_conf {
488 u8 main_lna_conf;
489 u8 alt_lna_conf;
490 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530491 u8 main_gaintb;
492 u8 alt_gaintb;
493 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530494 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700495};
496
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400497/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100498 * struct ath_hw_radar_conf - radar detection initialization parameters
499 *
500 * @pulse_inband: threshold for checking the ratio of in-band power
501 * to total power for short radar pulses (half dB steps)
502 * @pulse_inband_step: threshold for checking an in-band power to total
503 * power ratio increase for short radar pulses (half dB steps)
504 * @pulse_height: threshold for detecting the beginning of a short
505 * radar pulse (dB step)
506 * @pulse_rssi: threshold for detecting if a short radar pulse is
507 * gone (dB step)
508 * @pulse_maxlen: maximum pulse length (0.8 us steps)
509 *
510 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
511 * @radar_inband: threshold for checking the ratio of in-band power
512 * to total power for long radar pulses (half dB steps)
513 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
514 *
515 * @ext_channel: enable extension channel radar detection
516 */
517struct ath_hw_radar_conf {
518 unsigned int pulse_inband;
519 unsigned int pulse_inband_step;
520 unsigned int pulse_height;
521 unsigned int pulse_rssi;
522 unsigned int pulse_maxlen;
523
524 unsigned int radar_rssi;
525 unsigned int radar_inband;
526 int fir_power;
527
528 bool ext_channel;
529};
530
531/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400532 * struct ath_hw_private_ops - callbacks used internally by hardware code
533 *
534 * This structure contains private callbacks designed to only be used internally
535 * by the hardware core.
536 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400537 * @init_cal_settings: setup types of calibrations supported
538 * @init_cal: starts actual calibration
539 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400540 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400541 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400542 *
543 * @rf_set_freq: change frequency
544 * @spur_mitigate_freq: spur mitigation
545 * @rf_alloc_ext_banks:
546 * @rf_free_ext_banks:
547 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400548 * @compute_pll_control: compute the PLL control value to use for
549 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400550 * @setup_calibration: set up calibration
551 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400552 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400553 * @ani_cache_ini_regs: cache the values for ANI from the initial
554 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400555 */
556struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400557 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400558 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400559 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
560
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400561 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400562 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400563 void (*setup_calibration)(struct ath_hw *ah,
564 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400565
566 /* PHY ops */
567 int (*rf_set_freq)(struct ath_hw *ah,
568 struct ath9k_channel *chan);
569 void (*spur_mitigate_freq)(struct ath_hw *ah,
570 struct ath9k_channel *chan);
571 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
572 void (*rf_free_ext_banks)(struct ath_hw *ah);
573 bool (*set_rf_regs)(struct ath_hw *ah,
574 struct ath9k_channel *chan,
575 u16 modesIndex);
576 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
577 void (*init_bb)(struct ath_hw *ah,
578 struct ath9k_channel *chan);
579 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
580 void (*olc_init)(struct ath_hw *ah);
581 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
582 void (*mark_phy_inactive)(struct ath_hw *ah);
583 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
584 bool (*rfbus_req)(struct ath_hw *ah);
585 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400586 void (*restore_chainmask)(struct ath_hw *ah);
587 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400588 u32 (*compute_pll_control)(struct ath_hw *ah,
589 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400590 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
591 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400592 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100593 void (*set_radar_params)(struct ath_hw *ah,
594 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400595
596 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400597 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400598};
599
600/**
601 * struct ath_hw_ops - callbacks used by hardware code and driver code
602 *
603 * This structure contains callbacks designed to to be used internally by
604 * hardware code and also by the lower level driver.
605 *
606 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400607 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 */
609struct ath_hw_ops {
610 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200611 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400612 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400613 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400614 bool (*calibrate)(struct ath_hw *ah,
615 struct ath9k_channel *chan,
616 u8 rxchainmask,
617 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400618 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200619 void (*set_txdesc)(struct ath_hw *ah, void *ds,
620 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400621 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
622 bool is_firstseg, bool is_is_lastseg,
623 const void *ds0, dma_addr_t buf_addr,
624 unsigned int qcu);
625 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
626 struct ath_tx_status *ts);
627 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
628 u32 pktLen, enum ath9k_pkt_type type,
Felix Fietkaua75c0622011-08-28 00:32:21 +0200629 u32 txPower, u8 keyIx,
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400630 enum ath9k_key_type keyType,
631 u32 flags);
632 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
633 void *lastds,
634 u32 durUpdateEn, u32 rtsctsRate,
635 u32 rtsctsDuration,
636 struct ath9k_11n_rate_series series[],
637 u32 nseries, u32 flags);
638 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
639 u32 aggrLen);
640 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
641 u32 numDelims);
642 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
643 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
Felix Fietkau55195412011-04-17 23:28:09 +0200644 void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530645 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
646 struct ath_hw_antcomb_conf *antconf);
647 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
648 struct ath_hw_antcomb_conf *antconf);
649
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400650};
651
Felix Fietkauf2552e22010-07-02 00:09:50 +0200652struct ath_nf_limits {
653 s16 max;
654 s16 min;
655 s16 nominal;
656};
657
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530658/* ah_flags */
659#define AH_USE_EEPROM 0x1
660#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
661
Sujithcbe61d82009-02-09 13:27:12 +0530662struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100663 struct ath_ops reg_ops;
664
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700665 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700666 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530667 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530668 struct ath9k_ops_config config;
669 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200670 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530671 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530672
Sujithcbe61d82009-02-09 13:27:12 +0530673 union {
674 struct ar5416_eeprom_def def;
675 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400676 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400677 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530678 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530679 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530680
681 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530682 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200683 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530684 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400685 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530686 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200687
Felix Fietkaubbacee12010-07-11 15:44:42 +0200688 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200689 struct ath_nf_limits nf_2g;
690 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530691 u16 rfsilent;
692 u32 rfkill_gpio;
693 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530694 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530695
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400696 bool htc_reset_init;
697
Sujith2660b812009-02-09 13:27:26 +0530698 enum nl80211_iftype opmode;
699 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530700
Felix Fietkauf23fba42011-07-28 14:08:56 +0200701 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200702 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530703 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530704 struct ar5416Stats stats;
705 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530706
Sujith2660b812009-02-09 13:27:26 +0530707 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400708 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500709 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530710 u32 txok_interrupt_mask;
711 u32 txerr_interrupt_mask;
712 u32 txdesc_interrupt_mask;
713 u32 txeol_interrupt_mask;
714 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530715 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530716 bool chip_fullsleep;
717 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530718
719 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200720 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530721 struct ath9k_cal_list iq_caldata;
722 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530723 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400724 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530725 struct ath9k_cal_list *cal_list;
726 struct ath9k_cal_list *cal_list_last;
727 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530728#define totalPowerMeasI meas0.unsign
729#define totalPowerMeasQ meas1.unsign
730#define totalIqCorrMeas meas2.sign
731#define totalAdcIOddPhase meas0.unsign
732#define totalAdcIEvenPhase meas1.unsign
733#define totalAdcQOddPhase meas2.unsign
734#define totalAdcQEvenPhase meas3.unsign
735#define totalAdcDcOffsetIOddPhase meas0.sign
736#define totalAdcDcOffsetIEvenPhase meas1.sign
737#define totalAdcDcOffsetQOddPhase meas2.sign
738#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700739 union {
740 u32 unsign[AR5416_MAX_CHAINS];
741 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530742 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700743 union {
744 u32 unsign[AR5416_MAX_CHAINS];
745 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530746 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 union {
748 u32 unsign[AR5416_MAX_CHAINS];
749 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530750 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700751 union {
752 u32 unsign[AR5416_MAX_CHAINS];
753 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530754 } meas3;
755 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530756
Sujith2660b812009-02-09 13:27:26 +0530757 u32 sta_id1_defaults;
758 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700759 enum {
760 AUTO_32KHZ,
761 USE_32KHZ,
762 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530763 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530764
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400765 /* Private to hardware code */
766 struct ath_hw_private_ops private_ops;
767 /* Accessed by the lower level driver */
768 struct ath_hw_ops ops;
769
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400770 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530771 u32 *analogBank0Data;
772 u32 *analogBank1Data;
773 u32 *analogBank2Data;
774 u32 *analogBank3Data;
775 u32 *analogBank6Data;
776 u32 *analogBank6TPCData;
777 u32 *analogBank7Data;
778 u32 *addac5416_21;
779 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530780
Felix Fietkau597a94b2010-04-26 15:04:37 -0400781 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100782 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530783 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530784 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530785
786 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530787 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530788 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530789 int totalSizeDesired[5];
790 int coarse_high[5];
791 int coarse_low[5];
792 int firpwr[5];
793 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530794
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700795 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700796 struct ath_btcoex_hw btcoex_hw;
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530797 u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
798 u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700799
Sujith2660b812009-02-09 13:27:26 +0530800 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530801 u8 txchainmask;
802 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530803
Felix Fietkauc5d08552010-11-13 20:22:41 +0100804 struct ath_hw_radar_conf radar_conf;
805
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530806 u32 originalGain[22];
807 int initPDADC;
808 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100809 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100810 u32 gpio_mask;
811 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530812
Sujith2660b812009-02-09 13:27:26 +0530813 struct ar5416IniArray iniModes;
814 struct ar5416IniArray iniCommon;
815 struct ar5416IniArray iniBank0;
816 struct ar5416IniArray iniBB_RfGain;
817 struct ar5416IniArray iniBank1;
818 struct ar5416IniArray iniBank2;
819 struct ar5416IniArray iniBank3;
820 struct ar5416IniArray iniBank6;
821 struct ar5416IniArray iniBank6TPC;
822 struct ar5416IniArray iniBank7;
823 struct ar5416IniArray iniAddac;
824 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400825 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530826 struct ar5416IniArray iniModesAdditional;
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530827 struct ar5416IniArray iniModesAdditional_40M;
Sujith2660b812009-02-09 13:27:26 +0530828 struct ar5416IniArray iniModesRxGain;
829 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400830 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530831 struct ar5416IniArray iniCckfirNormal;
832 struct ar5416IniArray iniCckfirJapan2484;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530833 struct ar5416IniArray ini_japan2484;
Sujith70807e92010-03-17 14:25:14 +0530834 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
835 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
836 struct ar5416IniArray iniModes_9271_ANI_reg;
837 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
838 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530839 struct ar5416IniArray ini_radio_post_sys2ant;
840 struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530841
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400842 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
843 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
844 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
845 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
846
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530847 u32 intr_gen_timer_trigger;
848 u32 intr_gen_timer_thresh;
849 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400850
851 struct ar9003_txs *ts_ring;
852 void *ts_start;
853 u32 ts_paddr_start;
854 u32 ts_paddr_end;
855 u16 ts_tail;
856 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400857
858 u32 bb_watchdog_last_status;
859 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530860 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400861
Felix Fietkau1bf38662010-12-13 08:40:54 +0100862 unsigned int paprd_target_power;
863 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800864 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100865 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800866 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400867 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
868 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400869 /*
870 * Store the permanent value of Reg 0x4004in WARegVal
871 * so we dont have to R/M/W. We should not be reading
872 * this register when in sleep states.
873 */
874 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800875
876 /* Enterprise mode cap */
877 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530878
879 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200880 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200881 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700882};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700883
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200884struct ath_bus_ops {
885 enum ath_bus_type ath_bus_type;
886 void (*read_cachesize)(struct ath_common *common, int *csz);
887 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
888 void (*bt_coex_prep)(struct ath_common *common);
889 void (*extn_synch_en)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200890 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200891};
892
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700893static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
894{
895 return &ah->common;
896}
897
898static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
899{
900 return &(ath9k_hw_common(ah)->regulatory);
901}
902
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400903static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
904{
905 return &ah->private_ops;
906}
907
908static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
909{
910 return &ah->ops;
911}
912
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800913static inline u8 get_streams(int mask)
914{
915 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
916}
917
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700918/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530919const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530920void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700921int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530922int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200923 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100924int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400925u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700926
Sujith394cf0a2009-02-09 13:26:54 +0530927/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530928void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
929u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
930void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530931 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530932void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530933u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
934void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700935
Sujith394cf0a2009-02-09 13:26:54 +0530936/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530937bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100938void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
939 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530940u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400941u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100942 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530943 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530944void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530945 struct ath9k_channel *chan,
946 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530947u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
948void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
949bool ath9k_hw_phy_disable(struct ath_hw *ah);
950bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200951void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530952void ath9k_hw_setopmode(struct ath_hw *ah);
953void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700954void ath9k_hw_setbssidmask(struct ath_hw *ah);
955void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100956u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530957u64 ath9k_hw_gettsf64(struct ath_hw *ah);
958void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
959void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530960void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100961void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530962u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700963void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530964void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
965void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530966 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200967bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700968
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700969bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700970
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530971/* Generic hw timer primitives */
972struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
973 void (*trigger)(void *),
974 void (*overflow)(void *),
975 void *arg,
976 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700977void ath9k_hw_gen_timer_start(struct ath_hw *ah,
978 struct ath_gen_timer *timer,
979 u32 timer_next,
980 u32 timer_period);
981void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
982
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530983void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
984void ath_gen_timer_isr(struct ath_hw *hw);
985
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400986void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400987
Sujith05020d22010-03-17 14:25:23 +0530988/* HTC */
989void ath9k_hw_htc_resetinit(struct ath_hw *ah);
990
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400991/* PHY */
992void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
993 u32 *coef_mantissa, u32 *coef_exponent);
994
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400995/*
996 * Code Specific to AR5008, AR9001 or AR9002,
997 * we stuff these here to avoid callbacks for AR9003.
998 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400999void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001000int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001001void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001002
Felix Fietkau641d9922010-04-15 17:38:49 -04001003/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001004 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001005 * for older families
1006 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001007void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1008void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1009void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301010void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001011void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1012void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001013 struct ath9k_hw_cal_data *caldata,
1014 int chain);
1015int ar9003_paprd_create_curve(struct ath_hw *ah,
1016 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001017int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1018int ar9003_paprd_init_table(struct ath_hw *ah);
1019bool ar9003_paprd_is_done(struct ath_hw *ah);
1020void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -04001021
1022/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001023void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001024void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1025void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001026
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001027void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1028void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1029
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001030void ar9002_hw_attach_ops(struct ath_hw *ah);
1031void ar9003_hw_attach_ops(struct ath_hw *ah);
1032
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301033void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001034/*
1035 * ANI work can be shared between all families but a next
1036 * generation implementation of ANI will be used only for AR9003 only
1037 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001038 * next generation ANI. Feel free to start testing it though for the
1039 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001040 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001041extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001042void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001043void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001044void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001045
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001046#define ATH9K_CLOCK_RATE_CCK 22
1047#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1048#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1049#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1050
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001051#endif