blob: 21d6ed67a813727bf015792f26fb0997a9692a40 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01007#include "i915_gem_timeline.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00008#include "i915_pmu.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +00009#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -070010
Chris Wilsonf636edb2017-10-09 12:02:57 +010011struct drm_printer;
12
Brad Volkin44e895a2014-05-10 14:10:43 -070013#define I915_CMD_HASH_ORDER 9
14
Oscar Mateo47122742014-07-24 17:04:28 +010015/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
16 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
17 * to give some inclination as to some of the magic values used in the various
18 * workarounds!
19 */
20#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010021#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010022
Chris Wilson57e88532016-08-15 10:48:57 +010023struct intel_hw_status_page {
24 struct i915_vma *vma;
25 u32 *page_addr;
26 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080027};
28
Dave Gordonbbdc070a2016-07-20 18:16:05 +010029#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
30#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080031
Dave Gordonbbdc070a2016-07-20 18:16:05 +010032#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
33#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080034
Dave Gordonbbdc070a2016-07-20 18:16:05 +010035#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
36#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080037
Dave Gordonbbdc070a2016-07-20 18:16:05 +010038#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
39#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080040
Dave Gordonbbdc070a2016-07-20 18:16:05 +010041#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
42#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020043
Dave Gordonbbdc070a2016-07-20 18:16:05 +010044#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
45#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053046
Ben Widawsky3e789982014-06-30 09:53:37 -070047/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
48 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
49 */
Chris Wilson7e37f882016-08-02 22:50:21 +010050enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020051 ENGINE_IDLE = 0,
52 ENGINE_WAIT,
53 ENGINE_ACTIVE_SEQNO,
54 ENGINE_ACTIVE_HEAD,
55 ENGINE_ACTIVE_SUBUNITS,
56 ENGINE_WAIT_KICK,
57 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030058};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030059
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020060static inline const char *
61hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
62{
63 switch (a) {
64 case ENGINE_IDLE:
65 return "idle";
66 case ENGINE_WAIT:
67 return "wait";
68 case ENGINE_ACTIVE_SEQNO:
69 return "active seqno";
70 case ENGINE_ACTIVE_HEAD:
71 return "active head";
72 case ENGINE_ACTIVE_SUBUNITS:
73 return "active subunits";
74 case ENGINE_WAIT_KICK:
75 return "wait kick";
76 case ENGINE_DEAD:
77 return "dead";
78 }
79
80 return "unknown";
81}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +020082
Ben Widawskyf9e61372016-09-20 16:54:33 +030083#define I915_MAX_SLICES 3
84#define I915_MAX_SUBSLICES 3
85
86#define instdone_slice_mask(dev_priv__) \
87 (INTEL_GEN(dev_priv__) == 7 ? \
88 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
89
90#define instdone_subslice_mask(dev_priv__) \
91 (INTEL_GEN(dev_priv__) == 7 ? \
92 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
93
94#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
95 for ((slice__) = 0, (subslice__) = 0; \
96 (slice__) < I915_MAX_SLICES; \
97 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
98 (slice__) += ((subslice__) == 0)) \
99 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
100 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
101
Ben Widawskyd6369512016-09-20 16:54:32 +0300102struct intel_instdone {
103 u32 instdone;
104 /* The following exist only in the RCS engine */
105 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300106 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
107 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300108};
109
Chris Wilson7e37f882016-08-02 22:50:21 +0100110struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000111 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300112 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100113 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200114 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100115 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300116 struct intel_instdone instdone;
Michel Thierryc64992e2017-06-20 10:57:44 +0100117 struct drm_i915_gem_request *active_request;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200118 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300119};
120
Chris Wilson7e37f882016-08-02 22:50:21 +0100121struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000122 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100123 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100124
Chris Wilson675d9ad2016-08-04 07:52:36 +0100125 struct list_head request_list;
126
Oscar Mateo8ee14972014-05-22 14:13:34 +0100127 u32 head;
128 u32 tail;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100129 u32 emit;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000130
Chris Wilson605d5b32017-05-04 14:08:44 +0100131 u32 space;
132 u32 size;
133 u32 effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100134};
135
Chris Wilsone2efd132016-05-24 14:53:34 +0100136struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800137struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000138
Arun Siluvery17ee9502015-06-19 19:07:01 +0100139/*
140 * we use a single page to load ctx workarounds so all of these
141 * values are referred in terms of dwords
142 *
143 * struct i915_wa_ctx_bb:
144 * offset: specifies batch starting position, also helpful in case
145 * if we want to have multiple batches at different offsets based on
146 * some criteria. It is not a requirement at the moment but provides
147 * an option for future use.
148 * size: size of the batch in DWORDS
149 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100150struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100151 struct i915_wa_ctx_bb {
152 u32 offset;
153 u32 size;
154 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100155 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100156};
157
Chris Wilsonc81d4612016-07-01 17:23:25 +0100158struct drm_i915_gem_request;
159
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000160/*
161 * Engine IDs definitions.
162 * Keep instances of the same type engine together.
163 */
164enum intel_engine_id {
165 RCS = 0,
166 BCS,
167 VCS,
168 VCS2,
169#define _VCS(n) (VCS + (n))
170 VECS
171};
172
Chris Wilson6c067572017-05-17 13:10:03 +0100173struct i915_priolist {
174 struct rb_node node;
175 struct list_head requests;
176 int priority;
177};
178
Mika Kuoppalab620e872017-09-22 15:43:03 +0300179/**
180 * struct intel_engine_execlists - execlist submission queue and port state
181 *
182 * The struct intel_engine_execlists represents the combined logical state of
183 * driver and the hardware state for execlist mode of submission.
184 */
185struct intel_engine_execlists {
186 /**
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530187 * @tasklet: softirq tasklet for bottom handler
Mika Kuoppalab620e872017-09-22 15:43:03 +0300188 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530189 struct tasklet_struct tasklet;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300190
191 /**
192 * @default_priolist: priority list for I915_PRIORITY_NORMAL
193 */
194 struct i915_priolist default_priolist;
195
196 /**
197 * @no_priolist: priority lists disabled
198 */
199 bool no_priolist;
200
201 /**
Chris Wilson2fc7a062017-12-07 22:24:34 +0000202 * @elsp: the ExecList Submission Port register
203 */
204 u32 __iomem *elsp;
205
206 /**
Mika Kuoppalab620e872017-09-22 15:43:03 +0300207 * @port: execlist port states
208 *
209 * For each hardware ELSP (ExecList Submission Port) we keep
210 * track of the last request and the number of times we submitted
211 * that port to hw. We then count the number of times the hw reports
212 * a context completion or preemption. As only one context can
213 * be active on hw, we limit resubmission of context to port[0]. This
214 * is called Lite Restore, of the context.
215 */
216 struct execlist_port {
217 /**
218 * @request_count: combined request and submission count
219 */
220 struct drm_i915_gem_request *request_count;
221#define EXECLIST_COUNT_BITS 2
222#define port_request(p) ptr_mask_bits((p)->request_count, EXECLIST_COUNT_BITS)
223#define port_count(p) ptr_unmask_bits((p)->request_count, EXECLIST_COUNT_BITS)
224#define port_pack(rq, count) ptr_pack_bits(rq, count, EXECLIST_COUNT_BITS)
225#define port_unpack(p, count) ptr_unpack_bits((p)->request_count, count, EXECLIST_COUNT_BITS)
226#define port_set(p, packed) ((p)->request_count = (packed))
227#define port_isset(p) ((p)->request_count)
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300228#define port_index(p, execlists) ((p) - (execlists)->port)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300229
230 /**
231 * @context_id: context ID for port
232 */
233 GEM_DEBUG_DECL(u32 context_id);
Mika Kuoppala76e70082017-09-22 15:43:07 +0300234
235#define EXECLIST_MAX_PORTS 2
236 } port[EXECLIST_MAX_PORTS];
237
238 /**
Chris Wilson4a118ec2017-10-23 22:32:36 +0100239 * @active: is the HW active? We consider the HW as active after
240 * submitting any context for execution and until we have seen the
241 * last context completion event. After that, we do not expect any
242 * more events until we submit, and so can park the HW.
243 *
244 * As we have a small number of different sources from which we feed
245 * the HW, we track the state of each inside a single bitfield.
Chris Wilsonbeecec92017-10-03 21:34:52 +0100246 */
Chris Wilson4a118ec2017-10-23 22:32:36 +0100247 unsigned int active;
248#define EXECLISTS_ACTIVE_USER 0
249#define EXECLISTS_ACTIVE_PREEMPT 1
Michel Thierryba74cb12017-11-20 12:34:58 +0000250#define EXECLISTS_ACTIVE_HWACK 2
Chris Wilsonbeecec92017-10-03 21:34:52 +0100251
252 /**
Mika Kuoppala76e70082017-09-22 15:43:07 +0300253 * @port_mask: number of execlist ports - 1
254 */
255 unsigned int port_mask;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300256
257 /**
258 * @queue: queue of requests, in priority lists
259 */
260 struct rb_root queue;
261
262 /**
263 * @first: leftmost level in priority @queue
264 */
265 struct rb_node *first;
266
267 /**
268 * @fw_domains: forcewake domains for irq tasklet
269 */
270 unsigned int fw_domains;
271
272 /**
273 * @csb_head: context status buffer head
274 */
275 unsigned int csb_head;
276
277 /**
278 * @csb_use_mmio: access csb through mmio, instead of hwsp
279 */
280 bool csb_use_mmio;
281};
282
Oscar Mateo6e516142017-04-10 07:34:31 -0700283#define INTEL_ENGINE_CS_MAX_NAME 8
284
Chris Wilsonc0336662016-05-06 15:40:21 +0100285struct intel_engine_cs {
286 struct drm_i915_private *i915;
Oscar Mateo6e516142017-04-10 07:34:31 -0700287 char name[INTEL_ENGINE_CS_MAX_NAME];
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000288
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000289 enum intel_engine_id id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000290 unsigned int hw_id;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300291 unsigned int guc_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700292
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000293 u8 uabi_id;
294 u8 uabi_class;
295
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700296 u8 class;
297 u8 instance;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300298 u32 context_size;
299 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100300 unsigned int irq_shift;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300301
Chris Wilson7e37f882016-08-02 22:50:21 +0100302 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100303 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800304
Chris Wilsond2b4b972017-11-10 14:26:33 +0000305 struct drm_i915_gem_object *default_state;
Chris Wilson4e50f082016-10-28 13:58:31 +0100306
Chris Wilson2246bea2017-02-17 15:13:00 +0000307 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000308 unsigned long irq_posted;
309#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000310#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000311
Chris Wilson688e6c72016-07-01 17:23:15 +0100312 /* Rather than have every client wait upon all user interrupts,
313 * with the herd waking after every interrupt and each doing the
314 * heavyweight seqno dance, we delegate the task (of being the
315 * bottom-half of the user interrupt) to the first client. After
316 * every interrupt, we wake up one client, who does the heavyweight
317 * coherent seqno read and either goes back to sleep (if incomplete),
318 * or wakes up all the completed clients in parallel, before then
319 * transferring the bottom-half status to the next client in the queue.
320 *
321 * Compared to walking the entire list of waiters in a single dedicated
322 * bottom-half, we reduce the latency of the first waiter by avoiding
323 * a context switch, but incur additional coherent seqno reads when
324 * following the chain of request breadcrumbs. Since it is most likely
325 * that we have a single client waiting on each seqno, then reducing
326 * the overhead of waking that client is much preferred.
327 */
328 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000329 spinlock_t irq_lock; /* protects irq_*; irqsafe */
330 struct intel_wait *irq_wait; /* oldest waiter by retirement */
331
332 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100333 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100334 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100335 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000336 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100337 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100338 struct timer_list hangcheck; /* detect missed interrupts */
339
Chris Wilson2246bea2017-02-17 15:13:00 +0000340 unsigned int hangcheck_interrupts;
Chris Wilsonbcbd5c32017-10-25 15:39:42 +0100341 unsigned int irq_enabled;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100342
Chris Wilson67b807a82017-02-27 20:58:50 +0000343 bool irq_armed : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000344 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100345 } breadcrumbs;
346
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000347 struct {
348 /**
349 * @enable: Bitmask of enable sample events on this engine.
350 *
351 * Bits correspond to sample event types, for instance
352 * I915_SAMPLE_QUEUED is bit 0 etc.
353 */
354 u32 enable;
355 /**
356 * @enable_count: Reference count for the enabled samplers.
357 *
358 * Index number corresponds to the bit number from @enable.
359 */
360 unsigned int enable_count[I915_PMU_SAMPLE_BITS];
361 /**
362 * @sample: Counter values for sampling events.
363 *
364 * Our internal timer stores the current counters in this field.
365 */
Tvrtko Ursulinb552ae42017-11-23 10:07:01 +0000366#define I915_ENGINE_SAMPLE_MAX (I915_SAMPLE_SEMA + 1)
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000367 struct i915_pmu_sample sample[I915_ENGINE_SAMPLE_MAX];
Tvrtko Ursulinb3add012017-11-21 18:18:49 +0000368 /**
369 * @busy_stats: Has enablement of engine stats tracking been
370 * requested.
371 */
372 bool busy_stats;
373 /**
374 * @disable_busy_stats: Work item for busy stats disabling.
375 *
376 * Same as with @enable_busy_stats action, with the difference
377 * that we delay it in case there are rapid enable-disable
378 * actions, which can happen during tool startup (like perf
379 * stat).
380 */
381 struct delayed_work disable_busy_stats;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000382 } pmu;
383
Chris Wilson06fbca72015-04-07 16:20:36 +0100384 /*
385 * A pool of objects to use as shadow copies of client batch buffers
386 * when the command parser is enabled. Prevents the client from
387 * modifying the batch contents after software parsing.
388 */
389 struct i915_gem_batch_pool batch_pool;
390
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800391 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100392 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100393 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800394
Chris Wilson61ff75a2016-07-01 17:23:28 +0100395 u32 irq_keep_mask; /* always keep these interrupts */
396 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100397 void (*irq_enable)(struct intel_engine_cs *engine);
398 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800399
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100400 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100401 void (*reset_hw)(struct intel_engine_cs *engine,
402 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800403
Chris Wilsonaba5e272017-10-25 15:39:41 +0100404 void (*park)(struct intel_engine_cs *engine);
405 void (*unpark)(struct intel_engine_cs *engine);
406
Chris Wilsonff44ad52017-03-16 17:13:03 +0000407 void (*set_default_submission)(struct intel_engine_cs *engine);
408
Chris Wilson266a2402017-05-04 10:33:08 +0100409 struct intel_ring *(*context_pin)(struct intel_engine_cs *engine,
410 struct i915_gem_context *ctx);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000411 void (*context_unpin)(struct intel_engine_cs *engine,
412 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000413 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100414 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100415
Chris Wilsonddd66c52016-08-02 22:50:31 +0100416 int (*emit_flush)(struct drm_i915_gem_request *request,
417 u32 mode);
418#define EMIT_INVALIDATE BIT(0)
419#define EMIT_FLUSH BIT(1)
420#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
421 int (*emit_bb_start)(struct drm_i915_gem_request *req,
422 u64 offset, u32 length,
423 unsigned int dispatch_flags);
424#define I915_DISPATCH_SECURE BIT(0)
425#define I915_DISPATCH_PINNED BIT(1)
426#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100427 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000428 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100429 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100430
431 /* Pass the request to the hardware queue (e.g. directly into
432 * the legacy ringbuffer or to the end of an execlist).
433 *
434 * This is called from an atomic context with irqs disabled; must
435 * be irq safe.
436 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100437 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100438
Chris Wilson0de91362016-11-14 20:41:01 +0000439 /* Call when the priority on a request has changed and it and its
440 * dependencies may need rescheduling. Note the request itself may
441 * not be ready to run!
442 *
443 * Called under the struct_mutex.
444 */
445 void (*schedule)(struct drm_i915_gem_request *request,
446 int priority);
447
Chris Wilson27a5f612017-09-15 18:31:00 +0100448 /*
449 * Cancel all requests on the hardware, or queued for execution.
450 * This should only cancel the ready requests that have been
451 * submitted to the engine (via the engine->submit_request callback).
452 * This is called when marking the device as wedged.
453 */
454 void (*cancel_requests)(struct intel_engine_cs *engine);
455
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100456 /* Some chipsets are not quite as coherent as advertised and need
457 * an expensive kick to force a true read of the up-to-date seqno.
458 * However, the up-to-date seqno is not always required and the last
459 * seen value is good enough. Note that the seqno will always be
460 * monotonic, even if not coherent.
461 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100462 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100463 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700464
Ben Widawsky3e789982014-06-30 09:53:37 -0700465 /* GEN8 signal/wait table - never trust comments!
466 * signal to signal to signal to signal to signal to
467 * RCS VCS BCS VECS VCS2
468 * --------------------------------------------------------------------
469 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
470 * |-------------------------------------------------------------------
471 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
472 * |-------------------------------------------------------------------
473 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
474 * |-------------------------------------------------------------------
475 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
476 * |-------------------------------------------------------------------
477 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
478 * |-------------------------------------------------------------------
479 *
480 * Generalization:
481 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
482 * ie. transpose of g(x, y)
483 *
484 * sync from sync from sync from sync from sync from
485 * RCS VCS BCS VECS VCS2
486 * --------------------------------------------------------------------
487 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
488 * |-------------------------------------------------------------------
489 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
490 * |-------------------------------------------------------------------
491 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
492 * |-------------------------------------------------------------------
493 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
494 * |-------------------------------------------------------------------
495 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
496 * |-------------------------------------------------------------------
497 *
498 * Generalization:
499 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
500 * ie. transpose of f(x, y)
501 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700502 struct {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100503#define GEN6_SEMAPHORE_LAST VECS_HW
504#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
505#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Chris Wilson79e67702017-11-20 20:55:01 +0000506 struct {
507 /* our mbox written by others */
508 u32 wait[GEN6_NUM_SEMAPHORES];
509 /* mboxes this ring signals to */
510 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
511 } mbox;
Ben Widawsky78325f22014-04-29 14:52:29 -0700512
513 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100514 int (*sync_to)(struct drm_i915_gem_request *req,
515 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000516 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700517 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700518
Mika Kuoppalab620e872017-09-22 15:43:03 +0300519 struct intel_engine_execlists execlists;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100520
Chris Wilsone8a9c582016-12-18 15:37:20 +0000521 /* Contexts are pinned whilst they are active on the GPU. The last
522 * context executed remains active whilst the GPU is idle - the
523 * switch away and write to the context object only occurs on the
524 * next execution. Contexts are only unpinned on retirement of the
525 * following request ensuring that we can always write to the object
526 * on the context switch even after idling. Across suspend, we switch
527 * to the kernel context and trash it as the save may not happen
528 * before the hardware is powered down.
529 */
530 struct i915_gem_context *last_retired_context;
531
532 /* We track the current MI_SET_CONTEXT in order to eliminate
533 * redudant context switches. This presumes that requests are not
534 * reordered! Or when they are the tracking is updated along with
535 * the emission of individual requests into the legacy command
536 * stream (ring).
537 */
538 struct i915_gem_context *legacy_active_context;
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000539 struct i915_hw_ppgtt *legacy_active_ppgtt;
Ben Widawsky40521052012-06-04 14:42:43 -0700540
Changbin Du3fc03062017-03-13 10:47:11 +0800541 /* status_notifier: list of callbacks for context-switch changes */
542 struct atomic_notifier_head context_status_notifier;
543
Chris Wilson7e37f882016-08-02 22:50:21 +0100544 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300545
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000546#define I915_ENGINE_NEEDS_CMD_PARSER BIT(0)
Tvrtko Ursulincf669b42017-11-29 10:28:05 +0000547#define I915_ENGINE_SUPPORTS_STATS BIT(1)
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000548 unsigned int flags;
Brad Volkin44e895a2014-05-10 14:10:43 -0700549
Brad Volkin351e3db2014-02-18 10:15:46 -0800550 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700551 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100552 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800553 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700554 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800555
556 /*
557 * Table of registers allowed in commands that read/write registers.
558 */
Jordan Justen361b0272016-03-06 23:30:27 -0800559 const struct drm_i915_reg_table *reg_tables;
560 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800561
562 /*
563 * Returns the bitmask for the length field of the specified command.
564 * Return 0 for an unrecognized/invalid command.
565 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100566 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800567 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100568 * If not, it calls this function to determine the per-engine length
569 * field encoding for the command (i.e. different opcode ranges use
570 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800571 */
572 u32 (*get_cmd_length_mask)(u32 cmd_header);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000573
574 struct {
575 /**
576 * @lock: Lock protecting the below fields.
577 */
578 spinlock_t lock;
579 /**
580 * @enabled: Reference count indicating number of listeners.
581 */
582 unsigned int enabled;
583 /**
584 * @active: Number of contexts currently scheduled in.
585 */
586 unsigned int active;
587 /**
588 * @enabled_at: Timestamp when busy stats were enabled.
589 */
590 ktime_t enabled_at;
591 /**
592 * @start: Timestamp of the last idle to active transition.
593 *
594 * Idle is defined as active == 0, active is active > 0.
595 */
596 ktime_t start;
597 /**
598 * @total: Total time this engine was busy.
599 *
600 * Accumulated time not counting the most recent block in cases
601 * where engine is currently busy (active > 0).
602 */
603 ktime_t total;
604 } stats;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800605};
606
Tvrtko Ursulin439e2ee2017-11-29 08:24:09 +0000607static inline bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine)
608{
609 return engine->flags & I915_ENGINE_NEEDS_CMD_PARSER;
610}
611
Tvrtko Ursulincf669b42017-11-29 10:28:05 +0000612static inline bool intel_engine_supports_stats(struct intel_engine_cs *engine)
613{
614 return engine->flags & I915_ENGINE_SUPPORTS_STATS;
615}
616
Chris Wilson4a118ec2017-10-23 22:32:36 +0100617static inline void
618execlists_set_active(struct intel_engine_execlists *execlists,
619 unsigned int bit)
620{
621 __set_bit(bit, (unsigned long *)&execlists->active);
622}
623
624static inline void
625execlists_clear_active(struct intel_engine_execlists *execlists,
626 unsigned int bit)
627{
628 __clear_bit(bit, (unsigned long *)&execlists->active);
629}
630
631static inline bool
632execlists_is_active(const struct intel_engine_execlists *execlists,
633 unsigned int bit)
634{
635 return test_bit(bit, (unsigned long *)&execlists->active);
636}
637
MichaƂ Winiarskic41937f2017-10-26 15:35:58 +0200638void
639execlists_cancel_port_requests(struct intel_engine_execlists * const execlists);
640
641void
642execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists);
643
Mika Kuoppala76e70082017-09-22 15:43:07 +0300644static inline unsigned int
645execlists_num_ports(const struct intel_engine_execlists * const execlists)
646{
647 return execlists->port_mask + 1;
648}
649
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300650static inline void
651execlists_port_complete(struct intel_engine_execlists * const execlists,
652 struct execlist_port * const port)
653{
Mika Kuoppala76e70082017-09-22 15:43:07 +0300654 const unsigned int m = execlists->port_mask;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300655
656 GEM_BUG_ON(port_index(port, execlists) != 0);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100657 GEM_BUG_ON(!execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300658
Mika Kuoppala76e70082017-09-22 15:43:07 +0300659 memmove(port, port + 1, m * sizeof(struct execlist_port));
660 memset(port + m, 0, sizeof(struct execlist_port));
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300661}
662
Chris Wilson59ce1312017-03-24 16:35:40 +0000663static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100664intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100665{
Chris Wilson59ce1312017-03-24 16:35:40 +0000666 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100667}
668
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000669static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100670intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800671{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200672 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100673 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800674}
675
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200676static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000677intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200678{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000679 /* Writing into the status page should be done sparingly. Since
680 * we do when we are uncertain of the device state, we take a bit
681 * of extra paranoia to try and ensure that the HWS takes the value
682 * we give and that it doesn't end up trapped inside the CPU!
683 */
684 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
685 mb();
686 clflush(&engine->status_page.page_addr[reg]);
687 engine->status_page.page_addr[reg] = value;
688 clflush(&engine->status_page.page_addr[reg]);
689 mb();
690 } else {
691 WRITE_ONCE(engine->status_page.page_addr[reg], value);
692 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200693}
694
Jani Nikulae2828912016-01-18 09:19:47 +0200695/*
Chris Wilson311bd682011-01-13 19:06:50 +0000696 * Reads a dword out of the status page, which is written to from the command
697 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
698 * MI_STORE_DATA_IMM.
699 *
700 * The following dwords have a reserved meaning:
701 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
702 * 0x04: ring 0 head pointer
703 * 0x05: ring 1 head pointer (915-class)
704 * 0x06: ring 2 head pointer (915-class)
705 * 0x10-0x1b: Context status DWords (GM45)
706 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000707 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000708 *
Thomas Danielb07da532015-02-18 11:48:21 +0000709 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000710 */
Thomas Danielb07da532015-02-18 11:48:21 +0000711#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200712#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
MichaƂ Winiarski3b8a8a32017-10-25 22:00:16 +0200713#define I915_GEM_HWS_PREEMPT_INDEX 0x32
714#define I915_GEM_HWS_PREEMPT_ADDR (I915_GEM_HWS_PREEMPT_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000715#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700716#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000717
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100718#define I915_HWS_CSB_BUF0_INDEX 0x10
Chris Wilson767a9832017-09-13 09:56:05 +0100719#define I915_HWS_CSB_WRITE_INDEX 0x1f
720#define CNL_HWS_CSB_WRITE_INDEX 0x2f
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100721
Chris Wilson7e37f882016-08-02 22:50:21 +0100722struct intel_ring *
723intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Chris Wilsond822bb12017-04-03 12:34:25 +0100724int intel_ring_pin(struct intel_ring *ring,
725 struct drm_i915_private *i915,
726 unsigned int offset_bias);
Chris Wilsone6ba9992017-04-25 14:00:49 +0100727void intel_ring_reset(struct intel_ring *ring, u32 tail);
Chris Wilson95aebcb2017-05-04 14:08:45 +0100728unsigned int intel_ring_update_space(struct intel_ring *ring);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100729void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100730void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100731
Chris Wilson7e37f882016-08-02 22:50:21 +0100732void intel_engine_stop(struct intel_engine_cs *engine);
733void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700734
Chris Wilson821ed7d2016-09-09 14:11:53 +0100735void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
736
John Harrisonbba09b12015-05-29 17:44:06 +0100737int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100738
Chris Wilsonfd138212017-11-15 15:12:04 +0000739int intel_ring_wait_for_space(struct intel_ring *ring, unsigned int bytes);
Chris Wilson5e5655c2017-05-04 14:08:46 +0100740u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req,
741 unsigned int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100742
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000743static inline void
744intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100745{
Chris Wilson8f942012016-08-02 22:50:30 +0100746 /* Dummy function.
747 *
748 * This serves as a placeholder in the code so that the reader
749 * can compare against the preceding intel_ring_begin() and
750 * check that the number of dwords emitted matches the space
751 * reserved for the command packet (i.e. the value passed to
752 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100753 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100754 GEM_BUG_ON((req->ring->vaddr + req->ring->emit) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100755}
756
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000757static inline u32
Chris Wilson450362d2017-03-27 14:00:07 +0100758intel_ring_wrap(const struct intel_ring *ring, u32 pos)
759{
760 return pos & (ring->size - 1);
761}
762
763static inline u32
764intel_ring_offset(const struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100765{
766 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000767 u32 offset = addr - req->ring->vaddr;
768 GEM_BUG_ON(offset > req->ring->size);
Chris Wilson450362d2017-03-27 14:00:07 +0100769 return intel_ring_wrap(req->ring, offset);
Chris Wilson09246732013-08-10 22:16:32 +0100770}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100771
Chris Wilsoned1501d2017-03-27 14:14:12 +0100772static inline void
773assert_ring_tail_valid(const struct intel_ring *ring, unsigned int tail)
774{
775 /* We could combine these into a single tail operation, but keeping
776 * them as seperate tests will help identify the cause should one
777 * ever fire.
778 */
779 GEM_BUG_ON(!IS_ALIGNED(tail, 8));
780 GEM_BUG_ON(tail >= ring->size);
Chris Wilson605d5b32017-05-04 14:08:44 +0100781
782 /*
783 * "Ring Buffer Use"
784 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6
785 * Gen3 BSpec "1c Memory Interface Functions" / 2.3.4.5
786 * Gen4+ BSpec "1c Memory Interface and Command Stream" / 5.3.4.5
787 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the
788 * same cacheline, the Head Pointer must not be greater than the Tail
789 * Pointer."
790 *
791 * We use ring->head as the last known location of the actual RING_HEAD,
792 * it may have advanced but in the worst case it is equally the same
793 * as ring->head and so we should never program RING_TAIL to advance
794 * into the same cacheline as ring->head.
795 */
796#define cacheline(a) round_down(a, CACHELINE_BYTES)
797 GEM_BUG_ON(cacheline(tail) == cacheline(ring->head) &&
798 tail < ring->head);
799#undef cacheline
Chris Wilsoned1501d2017-03-27 14:14:12 +0100800}
801
Chris Wilsone6ba9992017-04-25 14:00:49 +0100802static inline unsigned int
803intel_ring_set_tail(struct intel_ring *ring, unsigned int tail)
804{
805 /* Whilst writes to the tail are strictly order, there is no
806 * serialisation between readers and the writers. The tail may be
807 * read by i915_gem_request_retire() just as it is being updated
808 * by execlists, as although the breadcrumb is complete, the context
809 * switch hasn't been seen.
810 */
811 assert_ring_tail_valid(ring, tail);
812 ring->tail = tail;
813 return tail;
814}
Chris Wilson09246732013-08-10 22:16:32 +0100815
Chris Wilson73cb9702016-10-28 13:58:46 +0100816void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800817
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100818void intel_engine_setup_common(struct intel_engine_cs *engine);
819int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100820int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100821void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100822
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100823int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
824int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100825int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
826int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800827
Chris Wilson7e37f882016-08-02 22:50:21 +0100828u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100829u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
830
Chris Wilson1b7744e2016-07-01 17:23:17 +0100831static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
832{
833 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
834}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200835
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000836static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
837{
838 /* We are only peeking at the tail of the submit queue (and not the
839 * queue itself) in order to gain a hint as to the current active
840 * state of the engine. Callers are not expected to be taking
841 * engine->timeline->lock, nor are they expected to be concerned
842 * wtih serialising this hint with anything, so document it as
843 * a hint and nothing more.
844 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000845 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000846}
847
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000848int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000849int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000850
Chris Wilson0e704472016-10-12 10:05:17 +0100851void intel_engine_get_instdone(struct intel_engine_cs *engine,
852 struct intel_instdone *instdone);
853
John Harrison29b1b412015-06-18 13:10:09 +0100854/*
855 * Arbitrary size for largest possible 'add request' sequence. The code paths
856 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100857 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
858 * we need to allocate double the largest single packet within that emission
859 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100860 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100861#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100862
Chris Wilsona58c01a2016-04-29 13:18:21 +0100863static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
864{
Chris Wilson57e88532016-08-15 10:48:57 +0100865 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100866}
867
MichaƂ Winiarski3b8a8a32017-10-25 22:00:16 +0200868static inline u32 intel_hws_preempt_done_address(struct intel_engine_cs *engine)
869{
870 return engine->status_page.ggtt_offset + I915_GEM_HWS_PREEMPT_ADDR;
871}
872
Chris Wilson688e6c72016-07-01 17:23:15 +0100873/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100874int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
875
Chris Wilson56299fb2017-02-27 20:58:48 +0000876static inline void intel_wait_init(struct intel_wait *wait,
877 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000878{
879 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000880 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000881}
882
883static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100884{
885 wait->tsk = current;
886 wait->seqno = seqno;
887}
888
Chris Wilson754c9fd2017-02-23 07:44:14 +0000889static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
890{
891 return wait->seqno;
892}
893
894static inline bool
895intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
896{
897 wait->seqno = seqno;
898 return intel_wait_has_seqno(wait);
899}
900
901static inline bool
902intel_wait_update_request(struct intel_wait *wait,
903 const struct drm_i915_gem_request *rq)
904{
905 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
906}
907
908static inline bool
909intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
910{
911 return wait->seqno == seqno;
912}
913
914static inline bool
915intel_wait_check_request(const struct intel_wait *wait,
916 const struct drm_i915_gem_request *rq)
917{
918 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
919}
920
Chris Wilson688e6c72016-07-01 17:23:15 +0100921static inline bool intel_wait_complete(const struct intel_wait *wait)
922{
923 return RB_EMPTY_NODE(&wait->node);
924}
925
926bool intel_engine_add_wait(struct intel_engine_cs *engine,
927 struct intel_wait *wait);
928void intel_engine_remove_wait(struct intel_engine_cs *engine,
929 struct intel_wait *wait);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100930void intel_engine_enable_signaling(struct drm_i915_gem_request *request,
931 bool wakeup);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000932void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100933
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100934static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100935{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000936 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100937}
938
Chris Wilson8d769ea2017-02-27 20:58:47 +0000939unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
940#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000941#define ENGINE_WAKEUP_ASLEEP BIT(1)
942
Chris Wilsonbcbd5c32017-10-25 15:39:42 +0100943void intel_engine_pin_breadcrumbs_irq(struct intel_engine_cs *engine);
944void intel_engine_unpin_breadcrumbs_irq(struct intel_engine_cs *engine);
945
Chris Wilson67b807a82017-02-27 20:58:50 +0000946void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
947void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100948
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100949void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100950void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000951bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100952
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000953static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
954{
955 memset(batch, 0, 6 * sizeof(u32));
956
957 batch[0] = GFX_OP_PIPE_CONTROL(6);
958 batch[1] = flags;
959 batch[2] = offset;
960
961 return batch + 6;
962}
963
MichaƂ Winiarskidf77cd82017-10-25 22:00:15 +0200964static inline u32 *
965gen8_emit_ggtt_write_rcs(u32 *cs, u32 value, u32 gtt_offset)
966{
967 /* We're using qword write, offset should be aligned to 8 bytes. */
968 GEM_BUG_ON(!IS_ALIGNED(gtt_offset, 8));
969
970 /* w/a for post sync ops following a GPGPU operation we
971 * need a prior CS_STALL, which is emitted by the flush
972 * following the batch.
973 */
974 *cs++ = GFX_OP_PIPE_CONTROL(6);
975 *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
976 PIPE_CONTROL_QW_WRITE;
977 *cs++ = gtt_offset;
978 *cs++ = 0;
979 *cs++ = value;
980 /* We're thrashing one dword of HWS. */
981 *cs++ = 0;
982
983 return cs;
984}
985
986static inline u32 *
987gen8_emit_ggtt_write(u32 *cs, u32 value, u32 gtt_offset)
988{
989 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
990 GEM_BUG_ON(gtt_offset & (1 << 5));
991 /* Offset should be aligned to 8 bytes for both (QW/DW) write types */
992 GEM_BUG_ON(!IS_ALIGNED(gtt_offset, 8));
993
994 *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
995 *cs++ = gtt_offset | MI_FLUSH_DW_USE_GTT;
996 *cs++ = 0;
997 *cs++ = value;
998
999 return cs;
1000}
1001
Chris Wilson54003672017-03-03 12:19:46 +00001002bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +00001003bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +00001004
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001005bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine);
1006
Chris Wilsonaba5e272017-10-25 15:39:41 +01001007void intel_engines_park(struct drm_i915_private *i915);
1008void intel_engines_unpark(struct drm_i915_private *i915);
1009
Chris Wilsonff44ad52017-03-16 17:13:03 +00001010void intel_engines_reset_default_submission(struct drm_i915_private *i915);
Chris Wilsond2b4b972017-11-10 14:26:33 +00001011unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915);
Chris Wilsonff44ad52017-03-16 17:13:03 +00001012
Chris Wilson90cad092017-09-06 16:28:59 +01001013bool intel_engine_can_store_dword(struct intel_engine_cs *engine);
Chris Wilsonf2f5c062017-08-16 09:52:04 +01001014
Chris Wilsonf636edb2017-10-09 12:02:57 +01001015void intel_engine_dump(struct intel_engine_cs *engine, struct drm_printer *p);
1016
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001017struct intel_engine_cs *
1018intel_engine_lookup_user(struct drm_i915_private *i915, u8 class, u8 instance);
1019
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00001020static inline void intel_engine_context_in(struct intel_engine_cs *engine)
1021{
1022 unsigned long flags;
1023
1024 if (READ_ONCE(engine->stats.enabled) == 0)
1025 return;
1026
1027 spin_lock_irqsave(&engine->stats.lock, flags);
1028
1029 if (engine->stats.enabled > 0) {
1030 if (engine->stats.active++ == 0)
1031 engine->stats.start = ktime_get();
1032 GEM_BUG_ON(engine->stats.active == 0);
1033 }
1034
1035 spin_unlock_irqrestore(&engine->stats.lock, flags);
1036}
1037
1038static inline void intel_engine_context_out(struct intel_engine_cs *engine)
1039{
1040 unsigned long flags;
1041
1042 if (READ_ONCE(engine->stats.enabled) == 0)
1043 return;
1044
1045 spin_lock_irqsave(&engine->stats.lock, flags);
1046
1047 if (engine->stats.enabled > 0) {
1048 ktime_t last;
1049
1050 if (engine->stats.active && --engine->stats.active == 0) {
1051 /*
1052 * Decrement the active context count and in case GPU
1053 * is now idle add up to the running total.
1054 */
1055 last = ktime_sub(ktime_get(), engine->stats.start);
1056
1057 engine->stats.total = ktime_add(engine->stats.total,
1058 last);
1059 } else if (engine->stats.active == 0) {
1060 /*
1061 * After turning on engine stats, context out might be
1062 * the first event in which case we account from the
1063 * time stats gathering was turned on.
1064 */
1065 last = ktime_sub(ktime_get(), engine->stats.enabled_at);
1066
1067 engine->stats.total = ktime_add(engine->stats.total,
1068 last);
1069 }
1070 }
1071
1072 spin_unlock_irqrestore(&engine->stats.lock, flags);
1073}
1074
1075int intel_enable_engine_stats(struct intel_engine_cs *engine);
1076void intel_disable_engine_stats(struct intel_engine_cs *engine);
1077
1078ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine);
1079
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001080#endif /* _INTEL_RINGBUFFER_H_ */