blob: 9e2be8c45c2da67b1dacb0a74799efd5f5cbefc6 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000058#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000059char ixgbe_default_device_descr[] =
60 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#else
62static char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
64#endif
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000065#define MAJ 3
Don Skidmore8e4f3252012-03-16 05:41:48 +000066#define MIN 8
67#define BUILD 21
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000068#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000069 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070070const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000071static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000072 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070073
74static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070075 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000076 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080077 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070078};
79
80/* ixgbe_pci_tbl - PCI Device ID Table
81 *
82 * Wildcard entries (PCI_ANY_ID) should come last
83 * Last entry must be all 0s
84 *
85 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
86 * Class, Class Mask, private data (not used) }
87 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000088static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700117 /* required last entry */
118 {0, }
119};
120MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
121
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400122#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000124 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800125static struct notifier_block dca_notifier = {
126 .notifier_call = ixgbe_notify_dca,
127 .next = NULL,
128 .priority = 0
129};
130#endif
131
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000132#ifdef CONFIG_PCI_IOV
133static unsigned int max_vfs;
134module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000135MODULE_PARM_DESC(max_vfs,
136 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137#endif /* CONFIG_PCI_IOV */
138
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000139static unsigned int allow_unsupported_sfp;
140module_param(allow_unsupported_sfp, uint, 0);
141MODULE_PARM_DESC(allow_unsupported_sfp,
142 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
143
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000144#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
145static int debug = -1;
146module_param(debug, int, 0);
147MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
148
Auke Kok9a799d72007-09-15 14:07:45 -0700149MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
150MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
151MODULE_LICENSE("GPL");
152MODULE_VERSION(DRV_VERSION);
153
Alexander Duyck70864002011-04-27 09:13:56 +0000154static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
155{
156 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
157 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
158 schedule_work(&adapter->service_task);
159}
160
161static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
162{
163 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
164
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000165 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000166 smp_mb__before_clear_bit();
167 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
168}
169
Taku Izumidcd79ae2010-04-27 14:39:53 +0000170struct ixgbe_reg_info {
171 u32 ofs;
172 char *name;
173};
174
175static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
176
177 /* General Registers */
178 {IXGBE_CTRL, "CTRL"},
179 {IXGBE_STATUS, "STATUS"},
180 {IXGBE_CTRL_EXT, "CTRL_EXT"},
181
182 /* Interrupt Registers */
183 {IXGBE_EICR, "EICR"},
184
185 /* RX Registers */
186 {IXGBE_SRRCTL(0), "SRRCTL"},
187 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
188 {IXGBE_RDLEN(0), "RDLEN"},
189 {IXGBE_RDH(0), "RDH"},
190 {IXGBE_RDT(0), "RDT"},
191 {IXGBE_RXDCTL(0), "RXDCTL"},
192 {IXGBE_RDBAL(0), "RDBAL"},
193 {IXGBE_RDBAH(0), "RDBAH"},
194
195 /* TX Registers */
196 {IXGBE_TDBAL(0), "TDBAL"},
197 {IXGBE_TDBAH(0), "TDBAH"},
198 {IXGBE_TDLEN(0), "TDLEN"},
199 {IXGBE_TDH(0), "TDH"},
200 {IXGBE_TDT(0), "TDT"},
201 {IXGBE_TXDCTL(0), "TXDCTL"},
202
203 /* List Terminator */
204 {}
205};
206
207
208/*
209 * ixgbe_regdump - register printout routine
210 */
211static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
212{
213 int i = 0, j = 0;
214 char rname[16];
215 u32 regs[64];
216
217 switch (reginfo->ofs) {
218 case IXGBE_SRRCTL(0):
219 for (i = 0; i < 64; i++)
220 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
221 break;
222 case IXGBE_DCA_RXCTRL(0):
223 for (i = 0; i < 64; i++)
224 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
225 break;
226 case IXGBE_RDLEN(0):
227 for (i = 0; i < 64; i++)
228 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
229 break;
230 case IXGBE_RDH(0):
231 for (i = 0; i < 64; i++)
232 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
233 break;
234 case IXGBE_RDT(0):
235 for (i = 0; i < 64; i++)
236 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
237 break;
238 case IXGBE_RXDCTL(0):
239 for (i = 0; i < 64; i++)
240 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
241 break;
242 case IXGBE_RDBAL(0):
243 for (i = 0; i < 64; i++)
244 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
245 break;
246 case IXGBE_RDBAH(0):
247 for (i = 0; i < 64; i++)
248 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
249 break;
250 case IXGBE_TDBAL(0):
251 for (i = 0; i < 64; i++)
252 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
253 break;
254 case IXGBE_TDBAH(0):
255 for (i = 0; i < 64; i++)
256 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
257 break;
258 case IXGBE_TDLEN(0):
259 for (i = 0; i < 64; i++)
260 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
261 break;
262 case IXGBE_TDH(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
265 break;
266 case IXGBE_TDT(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
269 break;
270 case IXGBE_TXDCTL(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
273 break;
274 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000275 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000276 IXGBE_READ_REG(hw, reginfo->ofs));
277 return;
278 }
279
280 for (i = 0; i < 8; i++) {
281 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000282 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000283 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000284 pr_cont(" %08x", regs[i*8+j]);
285 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000286 }
287
288}
289
290/*
291 * ixgbe_dump - Print registers, tx-rings and rx-rings
292 */
293static void ixgbe_dump(struct ixgbe_adapter *adapter)
294{
295 struct net_device *netdev = adapter->netdev;
296 struct ixgbe_hw *hw = &adapter->hw;
297 struct ixgbe_reg_info *reginfo;
298 int n = 0;
299 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000300 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000301 union ixgbe_adv_tx_desc *tx_desc;
302 struct my_u0 { u64 a; u64 b; } *u0;
303 struct ixgbe_ring *rx_ring;
304 union ixgbe_adv_rx_desc *rx_desc;
305 struct ixgbe_rx_buffer *rx_buffer_info;
306 u32 staterr;
307 int i = 0;
308
309 if (!netif_msg_hw(adapter))
310 return;
311
312 /* Print netdevice Info */
313 if (netdev) {
314 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000315 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000316 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000317 pr_info("%-15s %016lX %016lX %016lX\n",
318 netdev->name,
319 netdev->state,
320 netdev->trans_start,
321 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000322 }
323
324 /* Print Registers */
325 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
328 reginfo->name; reginfo++) {
329 ixgbe_regdump(hw, reginfo);
330 }
331
332 /* Print TX Ring Summary */
333 if (!netdev || !netif_running(netdev))
334 goto exit;
335
336 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000337 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000338 for (n = 0; n < adapter->num_tx_queues; n++) {
339 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000340 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000341 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000342 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000343 (u64)dma_unmap_addr(tx_buffer, dma),
344 dma_unmap_len(tx_buffer, len),
345 tx_buffer->next_to_watch,
346 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000347 }
348
349 /* Print TX Rings */
350 if (!netif_msg_tx_done(adapter))
351 goto rx_ring_summary;
352
353 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
354
355 /* Transmit Descriptor Formats
356 *
357 * Advanced Transmit Descriptor
358 * +--------------------------------------------------------------+
359 * 0 | Buffer Address [63:0] |
360 * +--------------------------------------------------------------+
361 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
362 * +--------------------------------------------------------------+
363 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
364 */
365
366 for (n = 0; n < adapter->num_tx_queues; n++) {
367 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000368 pr_info("------------------------------------\n");
369 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
370 pr_info("------------------------------------\n");
371 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000372 "[PlPOIdStDDt Ln] [bi->dma ] "
373 "leng ntw timestamp bi->skb\n");
374
375 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000376 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000377 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000378 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000379 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000380 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000381 le64_to_cpu(u0->a),
382 le64_to_cpu(u0->b),
Alexander Duyck729739b2012-02-08 07:51:06 +0000383 (u64)dma_unmap_addr(tx_buffer, dma),
384 dma_unmap_len(tx_buffer, len),
385 tx_buffer->next_to_watch,
386 (u64)tx_buffer->time_stamp,
387 tx_buffer->skb);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 if (i == tx_ring->next_to_use &&
389 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000390 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000391 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000392 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000393 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000394 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000395 else
Joe Perchesc7689572010-09-07 21:35:17 +0000396 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000397
398 if (netif_msg_pktdata(adapter) &&
Alexander Duyck729739b2012-02-08 07:51:06 +0000399 dma_unmap_len(tx_buffer, len) != 0)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000400 print_hex_dump(KERN_INFO, "",
401 DUMP_PREFIX_ADDRESS, 16, 1,
Alexander Duyck729739b2012-02-08 07:51:06 +0000402 phys_to_virt(dma_unmap_addr(tx_buffer,
403 dma)),
404 dma_unmap_len(tx_buffer, len),
405 true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 }
407 }
408
409 /* Print RX Rings Summary */
410rx_ring_summary:
411 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000412 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000413 for (n = 0; n < adapter->num_rx_queues; n++) {
414 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_info("%5d %5X %5X\n",
416 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417 }
418
419 /* Print RX Rings */
420 if (!netif_msg_rx_status(adapter))
421 goto exit;
422
423 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
424
425 /* Advanced Receive Descriptor (Read) Format
426 * 63 1 0
427 * +-----------------------------------------------------+
428 * 0 | Packet Buffer Address [63:1] |A0/NSE|
429 * +----------------------------------------------+------+
430 * 8 | Header Buffer Address [63:1] | DD |
431 * +-----------------------------------------------------+
432 *
433 *
434 * Advanced Receive Descriptor (Write-Back) Format
435 *
436 * 63 48 47 32 31 30 21 20 16 15 4 3 0
437 * +------------------------------------------------------+
438 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
439 * | Checksum Ident | | | | Type | Type |
440 * +------------------------------------------------------+
441 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
442 * +------------------------------------------------------+
443 * 63 48 47 32 31 20 19 0
444 */
445 for (n = 0; n < adapter->num_rx_queues; n++) {
446 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000447 pr_info("------------------------------------\n");
448 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
449 pr_info("------------------------------------\n");
450 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
452 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000453 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000454 "[vl er S cks ln] ---------------- [bi->skb] "
455 "<-- Adv Rx Write-Back format\n");
456
457 for (i = 0; i < rx_ring->count; i++) {
458 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000459 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 u0 = (struct my_u0 *)rx_desc;
461 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
462 if (staterr & IXGBE_RXD_STAT_DD) {
463 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000464 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000465 "%016llX ---------------- %p", i,
466 le64_to_cpu(u0->a),
467 le64_to_cpu(u0->b),
468 rx_buffer_info->skb);
469 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000470 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000471 "%016llX %016llX %p", i,
472 le64_to_cpu(u0->a),
473 le64_to_cpu(u0->b),
474 (u64)rx_buffer_info->dma,
475 rx_buffer_info->skb);
476
477 if (netif_msg_pktdata(adapter)) {
478 print_hex_dump(KERN_INFO, "",
479 DUMP_PREFIX_ADDRESS, 16, 1,
480 phys_to_virt(rx_buffer_info->dma),
Alexander Duyckf8003262012-03-03 02:35:52 +0000481 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000482 }
483 }
484
485 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000486 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000487 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 else
Joe Perchesc7689572010-09-07 21:35:17 +0000490 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000491
492 }
493 }
494
495exit:
496 return;
497}
498
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800499static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
500{
501 u32 ctrl_ext;
502
503 /* Let firmware take over control of h/w */
504 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
505 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000506 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800507}
508
509static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
510{
511 u32 ctrl_ext;
512
513 /* Let firmware know the driver has taken over */
514 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
515 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000516 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800517}
Auke Kok9a799d72007-09-15 14:07:45 -0700518
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000519/*
520 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
521 * @adapter: pointer to adapter struct
522 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
523 * @queue: queue to map the corresponding interrupt to
524 * @msix_vector: the vector to map to the corresponding queue
525 *
526 */
527static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000528 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700529{
530 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000531 struct ixgbe_hw *hw = &adapter->hw;
532 switch (hw->mac.type) {
533 case ixgbe_mac_82598EB:
534 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
535 if (direction == -1)
536 direction = 0;
537 index = (((direction * 64) + queue) >> 2) & 0x1F;
538 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
539 ivar &= ~(0xFF << (8 * (queue & 0x3)));
540 ivar |= (msix_vector << (8 * (queue & 0x3)));
541 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
542 break;
543 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800544 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000545 if (direction == -1) {
546 /* other causes */
547 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
548 index = ((queue & 1) * 8);
549 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
550 ivar &= ~(0xFF << index);
551 ivar |= (msix_vector << index);
552 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
553 break;
554 } else {
555 /* tx or rx causes */
556 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
557 index = ((16 * (queue & 1)) + (8 * direction));
558 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
559 ivar &= ~(0xFF << index);
560 ivar |= (msix_vector << index);
561 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
562 break;
563 }
564 default:
565 break;
566 }
Auke Kok9a799d72007-09-15 14:07:45 -0700567}
568
Alexander Duyckfe49f042009-06-04 16:00:09 +0000569static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000570 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000571{
572 u32 mask;
573
Alexander Duyckbd508172010-11-16 19:27:03 -0800574 switch (adapter->hw.mac.type) {
575 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000576 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
577 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800578 break;
579 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800580 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000581 mask = (qmask & 0xFFFFFFFF);
582 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
583 mask = (qmask >> 32);
584 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800585 break;
586 default:
587 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000588 }
589}
590
Alexander Duyck729739b2012-02-08 07:51:06 +0000591void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
592 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000593{
Alexander Duyck729739b2012-02-08 07:51:06 +0000594 if (tx_buffer->skb) {
595 dev_kfree_skb_any(tx_buffer->skb);
596 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000597 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000598 dma_unmap_addr(tx_buffer, dma),
599 dma_unmap_len(tx_buffer, len),
600 DMA_TO_DEVICE);
601 } else if (dma_unmap_len(tx_buffer, len)) {
602 dma_unmap_page(ring->dev,
603 dma_unmap_addr(tx_buffer, dma),
604 dma_unmap_len(tx_buffer, len),
605 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000606 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000607 tx_buffer->next_to_watch = NULL;
608 tx_buffer->skb = NULL;
609 dma_unmap_len_set(tx_buffer, len, 0);
610 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700611}
612
John Fastabendc84d3242010-11-16 19:27:12 -0800613static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700614{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700615 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800616 struct ixgbe_hw_stats *hwstats = &adapter->stats;
617 u32 data = 0;
618 u32 xoff[8] = {0};
619 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700620
John Fastabendc84d3242010-11-16 19:27:12 -0800621 if ((hw->fc.current_mode == ixgbe_fc_full) ||
622 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
623 switch (hw->mac.type) {
624 case ixgbe_mac_82598EB:
625 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
626 break;
627 default:
628 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
629 }
630 hwstats->lxoffrxc += data;
631
632 /* refill credits (no tx hang) if we received xoff */
633 if (!data)
634 return;
635
636 for (i = 0; i < adapter->num_tx_queues; i++)
637 clear_bit(__IXGBE_HANG_CHECK_ARMED,
638 &adapter->tx_ring[i]->state);
639 return;
640 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
641 return;
642
643 /* update stats for each tc, only valid with PFC enabled */
644 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
645 switch (hw->mac.type) {
646 case ixgbe_mac_82598EB:
647 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
648 break;
649 default:
650 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
651 }
652 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700653 }
654
John Fastabendc84d3242010-11-16 19:27:12 -0800655 /* disarm tx queues that have received xoff frames */
656 for (i = 0; i < adapter->num_tx_queues; i++) {
657 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000658 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800659
660 if (xoff[tc])
661 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
662 }
663}
664
665static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
666{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000667 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800668}
669
670static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
671{
672 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
673 struct ixgbe_hw *hw = &adapter->hw;
674
675 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
676 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
677
678 if (head != tail)
679 return (head < tail) ?
680 tail - head : (tail + ring->count - head);
681
682 return 0;
683}
684
685static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
686{
687 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
688 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
689 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
690 bool ret = false;
691
692 clear_check_for_tx_hang(tx_ring);
693
694 /*
695 * Check for a hung queue, but be thorough. This verifies
696 * that a transmit has been completed since the previous
697 * check AND there is at least one packet pending. The
698 * ARMED bit is set to indicate a potential hang. The
699 * bit is cleared if a pause frame is received to remove
700 * false hang detection due to PFC or 802.3x frames. By
701 * requiring this to fail twice we avoid races with
702 * pfc clearing the ARMED bit and conditions where we
703 * run the check_tx_hang logic with a transmit completion
704 * pending but without time to complete it yet.
705 */
706 if ((tx_done_old == tx_done) && tx_pending) {
707 /* make sure it is true for two checks in a row */
708 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
709 &tx_ring->state);
710 } else {
711 /* update completed stats and continue */
712 tx_ring->tx_stats.tx_done_old = tx_done;
713 /* reset the countdown */
714 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
715 }
716
717 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700718}
719
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000720/**
721 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
722 * @adapter: driver private struct
723 **/
724static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
725{
726
727 /* Do the reset outside of interrupt context */
728 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
729 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
730 ixgbe_service_event_schedule(adapter);
731 }
732}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700733
Auke Kok9a799d72007-09-15 14:07:45 -0700734/**
735 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000736 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700737 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700738 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000739static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000740 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700741{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000742 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000743 struct ixgbe_tx_buffer *tx_buffer;
744 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700745 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000746 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000747 unsigned int i = tx_ring->next_to_clean;
748
749 if (test_bit(__IXGBE_DOWN, &adapter->state))
750 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700751
Alexander Duyckd3d00232011-07-15 02:31:25 +0000752 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000753 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000754 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800755
Alexander Duyck729739b2012-02-08 07:51:06 +0000756 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000757 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700758
Alexander Duyckd3d00232011-07-15 02:31:25 +0000759 /* if next_to_watch is not set then there is no work pending */
760 if (!eop_desc)
761 break;
762
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000763 /* prevent any other reads prior to eop_desc */
764 rmb();
765
Alexander Duyckd3d00232011-07-15 02:31:25 +0000766 /* if DD is not set pending work has not been completed */
767 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
768 break;
769
Alexander Duyckd3d00232011-07-15 02:31:25 +0000770 /* clear next_to_watch to prevent false hangs */
771 tx_buffer->next_to_watch = NULL;
772
Alexander Duyck091a6242012-02-08 07:51:01 +0000773 /* update the statistics for this packet */
774 total_bytes += tx_buffer->bytecount;
775 total_packets += tx_buffer->gso_segs;
776
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000777 /* free the skb */
778 dev_kfree_skb_any(tx_buffer->skb);
779
Alexander Duyck729739b2012-02-08 07:51:06 +0000780 /* unmap skb header data */
781 dma_unmap_single(tx_ring->dev,
782 dma_unmap_addr(tx_buffer, dma),
783 dma_unmap_len(tx_buffer, len),
784 DMA_TO_DEVICE);
785
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000786 /* clear tx_buffer data */
787 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000788 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000789
Alexander Duyck729739b2012-02-08 07:51:06 +0000790 /* unmap remaining buffers */
791 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000792 tx_buffer++;
793 tx_desc++;
794 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000795 if (unlikely(!i)) {
796 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000797 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000798 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000799 }
800
Alexander Duyck729739b2012-02-08 07:51:06 +0000801 /* unmap any remaining paged data */
802 if (dma_unmap_len(tx_buffer, len)) {
803 dma_unmap_page(tx_ring->dev,
804 dma_unmap_addr(tx_buffer, dma),
805 dma_unmap_len(tx_buffer, len),
806 DMA_TO_DEVICE);
807 dma_unmap_len_set(tx_buffer, len, 0);
808 }
809 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800810
Alexander Duyck729739b2012-02-08 07:51:06 +0000811 /* move us one more past the eop_desc for start of next pkt */
812 tx_buffer++;
813 tx_desc++;
814 i++;
815 if (unlikely(!i)) {
816 i -= tx_ring->count;
817 tx_buffer = tx_ring->tx_buffer_info;
818 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
819 }
820
821 /* issue prefetch for next Tx descriptor */
822 prefetch(tx_desc);
823
824 /* update budget accounting */
825 budget--;
826 } while (likely(budget));
827
828 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700829 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000830 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800831 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000832 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000833 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000834 q_vector->tx.total_bytes += total_bytes;
835 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800836
John Fastabendc84d3242010-11-16 19:27:12 -0800837 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800838 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800839 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800840 e_err(drv, "Detected Tx Unit Hang\n"
841 " Tx Queue <%d>\n"
842 " TDH, TDT <%x>, <%x>\n"
843 " next_to_use <%x>\n"
844 " next_to_clean <%x>\n"
845 "tx_buffer_info[next_to_clean]\n"
846 " time_stamp <%lx>\n"
847 " jiffies <%lx>\n",
848 tx_ring->queue_index,
849 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
850 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000851 tx_ring->next_to_use, i,
852 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800853
854 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
855
856 e_info(probe,
857 "tx hang %d detected on queue %d, resetting adapter\n",
858 adapter->tx_timeout_count + 1, tx_ring->queue_index);
859
860 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000861 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800862
863 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000864 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800865 }
Auke Kok9a799d72007-09-15 14:07:45 -0700866
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000867 netdev_tx_completed_queue(txring_txq(tx_ring),
868 total_packets, total_bytes);
869
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800870#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000871 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000872 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800873 /* Make sure that anybody stopping the queue after this
874 * sees the new next_to_clean.
875 */
876 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +0000877 if (__netif_subqueue_stopped(tx_ring->netdev,
878 tx_ring->queue_index)
879 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
880 netif_wake_subqueue(tx_ring->netdev,
881 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800882 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800883 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800884 }
Auke Kok9a799d72007-09-15 14:07:45 -0700885
Alexander Duyck59224552011-08-31 00:01:06 +0000886 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700887}
888
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400889#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800890static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800891 struct ixgbe_ring *tx_ring,
892 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800893{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000894 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000895 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
896 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800897
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800898 switch (hw->mac.type) {
899 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000900 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800901 break;
902 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800903 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000904 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
905 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
906 break;
907 default:
908 /* for unknown hardware do not write register */
909 return;
910 }
911
912 /*
913 * We can enable relaxed ordering for reads, but not writes when
914 * DCA is enabled. This is due to a known issue in some chipsets
915 * which will cause the DCA tag to be cleared.
916 */
917 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
918 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
919 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
920
921 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
922}
923
924static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
925 struct ixgbe_ring *rx_ring,
926 int cpu)
927{
928 struct ixgbe_hw *hw = &adapter->hw;
929 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
930 u8 reg_idx = rx_ring->reg_idx;
931
932
933 switch (hw->mac.type) {
934 case ixgbe_mac_82599EB:
935 case ixgbe_mac_X540:
936 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800937 break;
938 default:
939 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800940 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000941
942 /*
943 * We can enable relaxed ordering for reads, but not writes when
944 * DCA is enabled. This is due to a known issue in some chipsets
945 * which will cause the DCA tag to be cleared.
946 */
947 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
948 IXGBE_DCA_RXCTRL_DATA_DCA_EN |
949 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
950
951 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800952}
953
954static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
955{
956 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000957 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800958 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959
960 if (q_vector->cpu == cpu)
961 goto out_no_update;
962
Alexander Duycka5579282012-02-08 07:50:04 +0000963 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000964 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800965
Alexander Duycka5579282012-02-08 07:50:04 +0000966 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000967 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800968
969 q_vector->cpu = cpu;
970out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800971 put_cpu();
972}
973
974static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
975{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800976 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800977 int i;
978
979 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
980 return;
981
Alexander Duycke35ec122009-05-21 13:07:12 +0000982 /* always use CB2 mode, difference is masked in the CB driver */
983 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
984
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800985 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
986 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
987 else
988 num_q_vectors = 1;
989
990 for (i = 0; i < num_q_vectors; i++) {
991 adapter->q_vector[i]->cpu = -1;
992 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800993 }
994}
995
996static int __ixgbe_notify_dca(struct device *dev, void *data)
997{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800998 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800999 unsigned long event = *(unsigned long *)data;
1000
Don Skidmore2a72c312011-07-20 02:27:05 +00001001 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001002 return 0;
1003
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001004 switch (event) {
1005 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001006 /* if we're already enabled, don't do it again */
1007 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1008 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001009 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001010 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001011 ixgbe_setup_dca(adapter);
1012 break;
1013 }
1014 /* Fall Through since DCA is disabled. */
1015 case DCA_PROVIDER_REMOVE:
1016 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1017 dca_remove_requester(dev);
1018 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1019 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1020 }
1021 break;
1022 }
1023
Denis V. Lunev652f0932008-03-27 14:39:17 +03001024 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001025}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001026
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001027#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001028static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1029 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001030 struct sk_buff *skb)
1031{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001032 if (ring->netdev->features & NETIF_F_RXHASH)
1033 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001034}
1035
Alexander Duyckf8003262012-03-03 02:35:52 +00001036#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001037/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001038 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1039 * @adapter: address of board private structure
1040 * @rx_desc: advanced rx descriptor
1041 *
1042 * Returns : true if it is FCoE pkt
1043 */
1044static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1045 union ixgbe_adv_rx_desc *rx_desc)
1046{
1047 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1048
1049 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1050 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1051 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1052 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1053}
1054
Alexander Duyckf8003262012-03-03 02:35:52 +00001055#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001056/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001057 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001058 * @ring: structure containing ring specific data
1059 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001060 * @skb: skb currently being received and modified
1061 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001062static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001063 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001064 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001065{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001066 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001067
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001068 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001069 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001070 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001071
1072 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001073 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1074 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001075 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001076 return;
1077 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001078
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001079 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001080 return;
1081
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001082 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001083 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001084
1085 /*
1086 * 82599 errata, UDP frames with a 0 checksum can be marked as
1087 * checksum errors.
1088 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001089 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1090 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001091 return;
1092
Alexander Duyck8a0da212012-01-31 02:59:49 +00001093 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001094 return;
1095 }
1096
Auke Kok9a799d72007-09-15 14:07:45 -07001097 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001098 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001099}
1100
Alexander Duyck84ea2592010-11-16 19:26:49 -08001101static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001102{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001103 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001104
1105 /* update next to alloc since we have filled the ring */
1106 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001107 /*
1108 * Force memory writes to complete before letting h/w
1109 * know there are new descriptors to fetch. (Only
1110 * applicable for weak-ordered memory model archs,
1111 * such as IA-64).
1112 */
1113 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001114 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001115}
1116
Alexander Duyckf990b792012-01-31 02:59:34 +00001117static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1118 struct ixgbe_rx_buffer *bi)
1119{
1120 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001121 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001122
Alexander Duyckf8003262012-03-03 02:35:52 +00001123 /* since we are recycling buffers we should seldom need to alloc */
1124 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001125 return true;
1126
Alexander Duyckf8003262012-03-03 02:35:52 +00001127 /* alloc new page for storage */
1128 if (likely(!page)) {
1129 page = alloc_pages(GFP_ATOMIC | __GFP_COLD,
1130 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001131 if (unlikely(!page)) {
1132 rx_ring->rx_stats.alloc_rx_page_failed++;
1133 return false;
1134 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001135 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001136 }
1137
Alexander Duyckf8003262012-03-03 02:35:52 +00001138 /* map page for use */
1139 dma = dma_map_page(rx_ring->dev, page, 0,
1140 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001141
Alexander Duyckf8003262012-03-03 02:35:52 +00001142 /*
1143 * if mapping failed free memory back to system since
1144 * there isn't much point in holding memory we can't use
1145 */
1146 if (dma_mapping_error(rx_ring->dev, dma)) {
1147 put_page(page);
1148 bi->page = NULL;
1149
Alexander Duyckf990b792012-01-31 02:59:34 +00001150 rx_ring->rx_stats.alloc_rx_page_failed++;
1151 return false;
1152 }
1153
Alexander Duyckf8003262012-03-03 02:35:52 +00001154 bi->dma = dma;
1155 bi->page_offset ^= ixgbe_rx_bufsz(rx_ring);
1156
Alexander Duyckf990b792012-01-31 02:59:34 +00001157 return true;
1158}
1159
Auke Kok9a799d72007-09-15 14:07:45 -07001160/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001161 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001162 * @rx_ring: ring to place buffers on
1163 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001164 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001165void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001166{
Auke Kok9a799d72007-09-15 14:07:45 -07001167 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001168 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001169 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001170
Alexander Duyckf8003262012-03-03 02:35:52 +00001171 /* nothing to do */
1172 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001173 return;
1174
Alexander Duycke4f74022012-01-31 02:59:44 +00001175 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001176 bi = &rx_ring->rx_buffer_info[i];
1177 i -= rx_ring->count;
1178
Alexander Duyckf8003262012-03-03 02:35:52 +00001179 do {
1180 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001181 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001182
Alexander Duyckf8003262012-03-03 02:35:52 +00001183 /*
1184 * Refresh the desc even if buffer_addrs didn't change
1185 * because each write-back erases this info.
1186 */
1187 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001188
Alexander Duyckf990b792012-01-31 02:59:34 +00001189 rx_desc++;
1190 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001191 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001192 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001193 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001194 bi = rx_ring->rx_buffer_info;
1195 i -= rx_ring->count;
1196 }
1197
1198 /* clear the hdr_addr for the next_to_use descriptor */
1199 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001200
1201 cleaned_count--;
1202 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001203
Alexander Duyckf990b792012-01-31 02:59:34 +00001204 i += rx_ring->count;
1205
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001206 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001207 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001208}
1209
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001210/**
1211 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1212 * @data: pointer to the start of the headers
1213 * @max_len: total length of section to find headers in
1214 *
1215 * This function is meant to determine the length of headers that will
1216 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1217 * motivation of doing this is to only perform one pull for IPv4 TCP
1218 * packets so that we can do basic things like calculating the gso_size
1219 * based on the average data per packet.
1220 **/
1221static unsigned int ixgbe_get_headlen(unsigned char *data,
1222 unsigned int max_len)
1223{
1224 union {
1225 unsigned char *network;
1226 /* l2 headers */
1227 struct ethhdr *eth;
1228 struct vlan_hdr *vlan;
1229 /* l3 headers */
1230 struct iphdr *ipv4;
1231 } hdr;
1232 __be16 protocol;
1233 u8 nexthdr = 0; /* default to not TCP */
1234 u8 hlen;
1235
1236 /* this should never happen, but better safe than sorry */
1237 if (max_len < ETH_HLEN)
1238 return max_len;
1239
1240 /* initialize network frame pointer */
1241 hdr.network = data;
1242
1243 /* set first protocol and move network header forward */
1244 protocol = hdr.eth->h_proto;
1245 hdr.network += ETH_HLEN;
1246
1247 /* handle any vlan tag if present */
1248 if (protocol == __constant_htons(ETH_P_8021Q)) {
1249 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1250 return max_len;
1251
1252 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1253 hdr.network += VLAN_HLEN;
1254 }
1255
1256 /* handle L3 protocols */
1257 if (protocol == __constant_htons(ETH_P_IP)) {
1258 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1259 return max_len;
1260
1261 /* access ihl as a u8 to avoid unaligned access on ia64 */
1262 hlen = (hdr.network[0] & 0x0F) << 2;
1263
1264 /* verify hlen meets minimum size requirements */
1265 if (hlen < sizeof(struct iphdr))
1266 return hdr.network - data;
1267
1268 /* record next protocol */
1269 nexthdr = hdr.ipv4->protocol;
1270 hdr.network += hlen;
Alexander Duyckf8003262012-03-03 02:35:52 +00001271#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001272 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1273 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1274 return max_len;
1275 hdr.network += FCOE_HEADER_LEN;
1276#endif
1277 } else {
1278 return hdr.network - data;
1279 }
1280
1281 /* finally sort out TCP */
1282 if (nexthdr == IPPROTO_TCP) {
1283 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1284 return max_len;
1285
1286 /* access doff as a u8 to avoid unaligned access on ia64 */
1287 hlen = (hdr.network[12] & 0xF0) >> 2;
1288
1289 /* verify hlen meets minimum size requirements */
1290 if (hlen < sizeof(struct tcphdr))
1291 return hdr.network - data;
1292
1293 hdr.network += hlen;
1294 }
1295
1296 /*
1297 * If everything has gone correctly hdr.network should be the
1298 * data section of the packet and will be the end of the header.
1299 * If not then it probably represents the end of the last recognized
1300 * header.
1301 */
1302 if ((hdr.network - data) < max_len)
1303 return hdr.network - data;
1304 else
1305 return max_len;
1306}
1307
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001308static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
1309 union ixgbe_adv_rx_desc *rx_desc,
1310 struct sk_buff *skb)
1311{
1312 __le32 rsc_enabled;
1313 u32 rsc_cnt;
1314
1315 if (!ring_is_rsc_enabled(rx_ring))
1316 return;
1317
1318 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1319 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1320
1321 /* If this is an RSC frame rsc_cnt should be non-zero */
1322 if (!rsc_enabled)
1323 return;
1324
1325 rsc_cnt = le32_to_cpu(rsc_enabled);
1326 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1327
1328 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
Alexander Duyckaa801752010-11-16 19:27:02 -08001329}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001330
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001331static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1332 struct sk_buff *skb)
1333{
Alexander Duyckf8003262012-03-03 02:35:52 +00001334 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001335
1336 /* set gso_size to avoid messing up TCP MSS */
1337 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1338 IXGBE_CB(skb)->append_cnt);
1339}
1340
1341static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1342 struct sk_buff *skb)
1343{
1344 /* if append_cnt is 0 then frame is not RSC */
1345 if (!IXGBE_CB(skb)->append_cnt)
1346 return;
1347
1348 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1349 rx_ring->rx_stats.rsc_flush++;
1350
1351 ixgbe_set_rsc_gso_size(rx_ring, skb);
1352
1353 /* gso_size is computed using append_cnt so always clear it last */
1354 IXGBE_CB(skb)->append_cnt = 0;
1355}
1356
Alexander Duyck8a0da212012-01-31 02:59:49 +00001357/**
1358 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1359 * @rx_ring: rx descriptor ring packet is being transacted on
1360 * @rx_desc: pointer to the EOP Rx descriptor
1361 * @skb: pointer to current skb being populated
1362 *
1363 * This function checks the ring, descriptor, and packet information in
1364 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1365 * other fields within the skb.
1366 **/
1367static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1368 union ixgbe_adv_rx_desc *rx_desc,
1369 struct sk_buff *skb)
1370{
1371 ixgbe_update_rsc_stats(rx_ring, skb);
1372
1373 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1374
1375 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1376
1377 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1378 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1379 __vlan_hwaccel_put_tag(skb, vid);
1380 }
1381
1382 skb_record_rx_queue(skb, rx_ring->queue_index);
1383
1384 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1385}
1386
1387static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1388 struct sk_buff *skb)
1389{
1390 struct ixgbe_adapter *adapter = q_vector->adapter;
1391
1392 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1393 napi_gro_receive(&q_vector->napi, skb);
1394 else
1395 netif_rx(skb);
Alexander Duyckf8212f92009-04-27 22:42:37 +00001396}
1397
Alexander Duyckf8003262012-03-03 02:35:52 +00001398/**
1399 * ixgbe_is_non_eop - process handling of non-EOP buffers
1400 * @rx_ring: Rx ring being processed
1401 * @rx_desc: Rx descriptor for current buffer
1402 * @skb: Current socket buffer containing buffer in progress
1403 *
1404 * This function updates next to clean. If the buffer is an EOP buffer
1405 * this function exits returning false, otherwise it will place the
1406 * sk_buff in the next buffer to be chained and return true indicating
1407 * that this is in fact a non-EOP buffer.
1408 **/
1409static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1410 union ixgbe_adv_rx_desc *rx_desc,
1411 struct sk_buff *skb)
1412{
1413 u32 ntc = rx_ring->next_to_clean + 1;
1414
1415 /* fetch, update, and store next to clean */
1416 ntc = (ntc < rx_ring->count) ? ntc : 0;
1417 rx_ring->next_to_clean = ntc;
1418
1419 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1420
1421 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1422 return false;
1423
1424 /* append_cnt indicates packet is RSC, if so fetch nextp */
1425 if (IXGBE_CB(skb)->append_cnt) {
1426 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1427 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1428 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1429 }
1430
1431 /* place skb in next buffer to be received */
1432 rx_ring->rx_buffer_info[ntc].skb = skb;
1433 rx_ring->rx_stats.non_eop_descs++;
1434
1435 return true;
1436}
1437
1438/**
1439 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1440 * @rx_ring: rx descriptor ring packet is being transacted on
1441 * @rx_desc: pointer to the EOP Rx descriptor
1442 * @skb: pointer to current skb being fixed
1443 *
1444 * Check for corrupted packet headers caused by senders on the local L2
1445 * embedded NIC switch not setting up their Tx Descriptors right. These
1446 * should be very rare.
1447 *
1448 * Also address the case where we are pulling data in on pages only
1449 * and as such no data is present in the skb header.
1450 *
1451 * In addition if skb is not at least 60 bytes we need to pad it so that
1452 * it is large enough to qualify as a valid Ethernet frame.
1453 *
1454 * Returns true if an error was encountered and skb was freed.
1455 **/
1456static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1457 union ixgbe_adv_rx_desc *rx_desc,
1458 struct sk_buff *skb)
1459{
1460 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1461 struct net_device *netdev = rx_ring->netdev;
1462 unsigned char *va;
1463 unsigned int pull_len;
1464
1465 /* if the page was released unmap it, else just sync our portion */
1466 if (unlikely(IXGBE_CB(skb)->page_released)) {
1467 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1468 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1469 IXGBE_CB(skb)->page_released = false;
1470 } else {
1471 dma_sync_single_range_for_cpu(rx_ring->dev,
1472 IXGBE_CB(skb)->dma,
1473 frag->page_offset,
1474 ixgbe_rx_bufsz(rx_ring),
1475 DMA_FROM_DEVICE);
1476 }
1477 IXGBE_CB(skb)->dma = 0;
1478
1479 /* verify that the packet does not have any known errors */
1480 if (unlikely(ixgbe_test_staterr(rx_desc,
1481 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1482 !(netdev->features & NETIF_F_RXALL))) {
1483 dev_kfree_skb_any(skb);
1484 return true;
1485 }
1486
1487 /*
1488 * it is valid to use page_address instead of kmap since we are
1489 * working with pages allocated out of the lomem pool per
1490 * alloc_page(GFP_ATOMIC)
1491 */
1492 va = skb_frag_address(frag);
1493
1494 /*
1495 * we need the header to contain the greater of either ETH_HLEN or
1496 * 60 bytes if the skb->len is less than 60 for skb_pad.
1497 */
1498 pull_len = skb_frag_size(frag);
1499 if (pull_len > 256)
1500 pull_len = ixgbe_get_headlen(va, pull_len);
1501
1502 /* align pull length to size of long to optimize memcpy performance */
1503 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1504
1505 /* update all of the pointers */
1506 skb_frag_size_sub(frag, pull_len);
1507 frag->page_offset += pull_len;
1508 skb->data_len -= pull_len;
1509 skb->tail += pull_len;
1510
1511 /*
1512 * if we sucked the frag empty then we should free it,
1513 * if there are other frags here something is screwed up in hardware
1514 */
1515 if (skb_frag_size(frag) == 0) {
1516 BUG_ON(skb_shinfo(skb)->nr_frags != 1);
1517 skb_shinfo(skb)->nr_frags = 0;
1518 __skb_frag_unref(frag);
1519 skb->truesize -= ixgbe_rx_bufsz(rx_ring);
1520 }
1521
1522 /* if skb_pad returns an error the skb was freed */
1523 if (unlikely(skb->len < 60)) {
1524 int pad_len = 60 - skb->len;
1525
1526 if (skb_pad(skb, pad_len))
1527 return true;
1528 __skb_put(skb, pad_len);
1529 }
1530
1531 return false;
1532}
1533
1534/**
1535 * ixgbe_can_reuse_page - determine if we can reuse a page
1536 * @rx_buffer: pointer to rx_buffer containing the page we want to reuse
1537 *
1538 * Returns true if page can be reused in another Rx buffer
1539 **/
1540static inline bool ixgbe_can_reuse_page(struct ixgbe_rx_buffer *rx_buffer)
1541{
1542 struct page *page = rx_buffer->page;
1543
1544 /* if we are only owner of page and it is local we can reuse it */
1545 return likely(page_count(page) == 1) &&
1546 likely(page_to_nid(page) == numa_node_id());
1547}
1548
1549/**
1550 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1551 * @rx_ring: rx descriptor ring to store buffers on
1552 * @old_buff: donor buffer to have page reused
1553 *
1554 * Syncronizes page for reuse by the adapter
1555 **/
1556static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1557 struct ixgbe_rx_buffer *old_buff)
1558{
1559 struct ixgbe_rx_buffer *new_buff;
1560 u16 nta = rx_ring->next_to_alloc;
1561 u16 bufsz = ixgbe_rx_bufsz(rx_ring);
1562
1563 new_buff = &rx_ring->rx_buffer_info[nta];
1564
1565 /* update, and store next to alloc */
1566 nta++;
1567 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1568
1569 /* transfer page from old buffer to new buffer */
1570 new_buff->page = old_buff->page;
1571 new_buff->dma = old_buff->dma;
1572
1573 /* flip page offset to other buffer and store to new_buff */
1574 new_buff->page_offset = old_buff->page_offset ^ bufsz;
1575
1576 /* sync the buffer for use by the device */
1577 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1578 new_buff->page_offset, bufsz,
1579 DMA_FROM_DEVICE);
1580
1581 /* bump ref count on page before it is given to the stack */
1582 get_page(new_buff->page);
1583}
1584
1585/**
1586 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1587 * @rx_ring: rx descriptor ring to transact packets on
1588 * @rx_buffer: buffer containing page to add
1589 * @rx_desc: descriptor containing length of buffer written by hardware
1590 * @skb: sk_buff to place the data into
1591 *
1592 * This function is based on skb_add_rx_frag. I would have used that
1593 * function however it doesn't handle the truesize case correctly since we
1594 * are allocating more memory than might be used for a single receive.
1595 **/
1596static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1597 struct ixgbe_rx_buffer *rx_buffer,
1598 struct sk_buff *skb, int size)
1599{
1600 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1601 rx_buffer->page, rx_buffer->page_offset,
1602 size);
1603 skb->len += size;
1604 skb->data_len += size;
1605 skb->truesize += ixgbe_rx_bufsz(rx_ring);
1606}
1607
1608/**
1609 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1610 * @q_vector: structure containing interrupt and ring information
1611 * @rx_ring: rx descriptor ring to transact packets on
1612 * @budget: Total limit on number of packets to process
1613 *
1614 * This function provides a "bounce buffer" approach to Rx interrupt
1615 * processing. The advantage to this is that on systems that have
1616 * expensive overhead for IOMMU access this provides a means of avoiding
1617 * it by maintaining the mapping of the page to the syste.
1618 *
1619 * Returns true if all work is completed without reaching budget
1620 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001621static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001622 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001623 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001624{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001625 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001626#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001627 struct ixgbe_adapter *adapter = q_vector->adapter;
Yi Zou3d8fd382009-06-08 14:38:44 +00001628 int ddp_bytes = 0;
1629#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001630 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001631
Alexander Duyckf8003262012-03-03 02:35:52 +00001632 do {
1633 struct ixgbe_rx_buffer *rx_buffer;
1634 union ixgbe_adv_rx_desc *rx_desc;
1635 struct sk_buff *skb;
1636 struct page *page;
1637 u16 ntc;
Auke Kok9a799d72007-09-15 14:07:45 -07001638
Alexander Duyckf8003262012-03-03 02:35:52 +00001639 /* return some buffers to hardware, one at a time is too slow */
1640 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1641 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1642 cleaned_count = 0;
1643 }
Auke Kok9a799d72007-09-15 14:07:45 -07001644
Alexander Duyckf8003262012-03-03 02:35:52 +00001645 ntc = rx_ring->next_to_clean;
1646 rx_desc = IXGBE_RX_DESC(rx_ring, ntc);
1647 rx_buffer = &rx_ring->rx_buffer_info[ntc];
Auke Kok9a799d72007-09-15 14:07:45 -07001648
Alexander Duyckf8003262012-03-03 02:35:52 +00001649 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1650 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001651
Alexander Duyckf8003262012-03-03 02:35:52 +00001652 /*
1653 * This memory barrier is needed to keep us from reading
1654 * any other fields out of the rx_desc until we know the
1655 * RXD_STAT_DD bit is set
1656 */
1657 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001658
Alexander Duyckf8003262012-03-03 02:35:52 +00001659 page = rx_buffer->page;
1660 prefetchw(page);
1661
1662 skb = rx_buffer->skb;
1663
1664 if (likely(!skb)) {
1665 void *page_addr = page_address(page) +
1666 rx_buffer->page_offset;
1667
1668 /* prefetch first cache line of first page */
1669 prefetch(page_addr);
1670#if L1_CACHE_BYTES < 128
1671 prefetch(page_addr + L1_CACHE_BYTES);
1672#endif
1673
1674 /* allocate a skb to store the frags */
1675 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1676 IXGBE_RX_HDR_SIZE);
1677 if (unlikely(!skb)) {
1678 rx_ring->rx_stats.alloc_rx_buff_failed++;
1679 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001680 }
1681
Alexander Duyckf8003262012-03-03 02:35:52 +00001682 /*
1683 * we will be copying header into skb->data in
1684 * pskb_may_pull so it is in our interest to prefetch
1685 * it now to avoid a possible cache miss
1686 */
1687 prefetchw(skb->data);
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001688
1689 /*
1690 * Delay unmapping of the first packet. It carries the
1691 * header information, HW may still access the header
Alexander Duyckf8003262012-03-03 02:35:52 +00001692 * after the writeback. Only unmap it when EOP is
1693 * reached
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001694 */
Alexander Duyckf8003262012-03-03 02:35:52 +00001695 IXGBE_CB(skb)->dma = rx_buffer->dma;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001696 } else {
Alexander Duyckf8003262012-03-03 02:35:52 +00001697 /* we are reusing so sync this buffer for CPU use */
1698 dma_sync_single_range_for_cpu(rx_ring->dev,
1699 rx_buffer->dma,
1700 rx_buffer->page_offset,
1701 ixgbe_rx_bufsz(rx_ring),
1702 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001703 }
1704
Alexander Duyckf8003262012-03-03 02:35:52 +00001705 /* pull page into skb */
1706 ixgbe_add_rx_frag(rx_ring, rx_buffer, skb,
1707 le16_to_cpu(rx_desc->wb.upper.length));
1708
1709 if (ixgbe_can_reuse_page(rx_buffer)) {
1710 /* hand second half of page back to the ring */
1711 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1712 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1713 /* the page has been released from the ring */
1714 IXGBE_CB(skb)->page_released = true;
1715 } else {
1716 /* we are not reusing the buffer so unmap it */
1717 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1718 ixgbe_rx_pg_size(rx_ring),
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001719 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001720 }
1721
Alexander Duyckf8003262012-03-03 02:35:52 +00001722 /* clear contents of buffer_info */
1723 rx_buffer->skb = NULL;
1724 rx_buffer->dma = 0;
1725 rx_buffer->page = NULL;
1726
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001727 ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1728
Auke Kok9a799d72007-09-15 14:07:45 -07001729 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001730
Alexander Duyckf8003262012-03-03 02:35:52 +00001731 /* place incomplete frames back on ring for completion */
1732 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1733 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001734
Alexander Duyckf8003262012-03-03 02:35:52 +00001735 /* verify the packet layout is correct */
1736 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1737 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001738
1739 /* probably a little skewed due to removing CRC */
1740 total_rx_bytes += skb->len;
1741 total_rx_packets++;
1742
Alexander Duyck8a0da212012-01-31 02:59:49 +00001743 /* populate checksum, timestamp, VLAN, and protocol */
1744 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1745
Yi Zou332d4a72009-05-13 13:11:53 +00001746#ifdef IXGBE_FCOE
1747 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001748 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001749 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
David S. Miller823dcd22011-08-20 10:39:12 -07001750 if (!ddp_bytes) {
1751 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001752 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001753 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001754 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001755
Yi Zou332d4a72009-05-13 13:11:53 +00001756#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001757 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001758
Alexander Duyckf8003262012-03-03 02:35:52 +00001759 /* update budget accounting */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001760 budget--;
Alexander Duyckf8003262012-03-03 02:35:52 +00001761 } while (likely(budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001762
Yi Zou3d8fd382009-06-08 14:38:44 +00001763#ifdef IXGBE_FCOE
1764 /* include DDPed FCoE data */
1765 if (ddp_bytes > 0) {
1766 unsigned int mss;
1767
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001768 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001769 sizeof(struct fc_frame_header) -
1770 sizeof(struct fcoe_crc_eof);
1771 if (mss > 512)
1772 mss &= ~511;
1773 total_rx_bytes += ddp_bytes;
1774 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1775 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001776
Alexander Duyckf8003262012-03-03 02:35:52 +00001777#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001778 u64_stats_update_begin(&rx_ring->syncp);
1779 rx_ring->stats.packets += total_rx_packets;
1780 rx_ring->stats.bytes += total_rx_bytes;
1781 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001782 q_vector->rx.total_packets += total_rx_packets;
1783 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001784
Alexander Duyckf8003262012-03-03 02:35:52 +00001785 if (cleaned_count)
1786 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1787
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001788 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001789}
1790
Auke Kok9a799d72007-09-15 14:07:45 -07001791/**
1792 * ixgbe_configure_msix - Configure MSI-X hardware
1793 * @adapter: board private structure
1794 *
1795 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1796 * interrupts.
1797 **/
1798static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1799{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001800 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001801 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001802 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001803
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001804 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1805
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001806 /* Populate MSIX to EITR Select */
1807 if (adapter->num_vfs > 32) {
1808 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1809 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1810 }
1811
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001812 /*
1813 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001814 * corresponding register.
1815 */
1816 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001817 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001818 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001819
Alexander Duycka5579282012-02-08 07:50:04 +00001820 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001821 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001822
Alexander Duycka5579282012-02-08 07:50:04 +00001823 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001824 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001825
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001826 if (q_vector->tx.ring && !q_vector->rx.ring) {
1827 /* tx only vector */
1828 if (adapter->tx_itr_setting == 1)
1829 q_vector->itr = IXGBE_10K_ITR;
1830 else
1831 q_vector->itr = adapter->tx_itr_setting;
1832 } else {
1833 /* rx or rx/tx vector */
1834 if (adapter->rx_itr_setting == 1)
1835 q_vector->itr = IXGBE_20K_ITR;
1836 else
1837 q_vector->itr = adapter->rx_itr_setting;
1838 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001839
Alexander Duyckfe49f042009-06-04 16:00:09 +00001840 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001841 }
1842
Alexander Duyckbd508172010-11-16 19:27:03 -08001843 switch (adapter->hw.mac.type) {
1844 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001845 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001846 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001847 break;
1848 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001849 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001850 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001851 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001852 default:
1853 break;
1854 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001855 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001856
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001857 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001858 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001859 mask &= ~(IXGBE_EIMS_OTHER |
1860 IXGBE_EIMS_MAILBOX |
1861 IXGBE_EIMS_LSC);
1862
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001863 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001864}
1865
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001866enum latency_range {
1867 lowest_latency = 0,
1868 low_latency = 1,
1869 bulk_latency = 2,
1870 latency_invalid = 255
1871};
1872
1873/**
1874 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001875 * @q_vector: structure containing interrupt and ring information
1876 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001877 *
1878 * Stores a new ITR value based on packets and byte
1879 * counts during the last interrupt. The advantage of per interrupt
1880 * computation is faster updates and more accurate ITR for the current
1881 * traffic pattern. Constants in this function were computed
1882 * based on theoretical maximum wire speed and thresholds were set based
1883 * on testing data as well as attempting to minimize response time
1884 * while increasing bulk throughput.
1885 * this functionality is controlled by the InterruptThrottleRate module
1886 * parameter (see ixgbe_param.c)
1887 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001888static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1889 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001890{
Alexander Duyckbd198052011-06-11 01:45:08 +00001891 int bytes = ring_container->total_bytes;
1892 int packets = ring_container->total_packets;
1893 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00001894 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001895 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001896
1897 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001898 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001899
1900 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00001901 * 0-10MB/s lowest (100000 ints/s)
1902 * 10-20MB/s low (20000 ints/s)
1903 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001904 */
1905 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001906 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001907 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1908
1909 switch (itr_setting) {
1910 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001911 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001912 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001913 break;
1914 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001915 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001916 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00001917 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00001918 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001919 break;
1920 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00001921 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00001922 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001923 break;
1924 }
1925
Alexander Duyckbd198052011-06-11 01:45:08 +00001926 /* clear work counters since we have the values we need */
1927 ring_container->total_bytes = 0;
1928 ring_container->total_packets = 0;
1929
1930 /* write updated itr to ring container */
1931 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001932}
1933
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001934/**
1935 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001936 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001937 *
1938 * This function is made to be called by ethtool and by the driver
1939 * when it needs to update EITR registers at runtime. Hardware
1940 * specific quirks/differences are taken care of here.
1941 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001942void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001943{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001944 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001945 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001946 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001947 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001948
Alexander Duyckbd508172010-11-16 19:27:03 -08001949 switch (adapter->hw.mac.type) {
1950 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001951 /* must write high and low 16 bits to reset counter */
1952 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001953 break;
1954 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001955 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001956 /*
1957 * set the WDIS bit to not clear the timer bits and cause an
1958 * immediate assertion of the interrupt
1959 */
1960 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001961 break;
1962 default:
1963 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001964 }
1965 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1966}
1967
Alexander Duyckbd198052011-06-11 01:45:08 +00001968static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001969{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001970 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00001971 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001972
Alexander Duyckbd198052011-06-11 01:45:08 +00001973 ixgbe_update_itr(q_vector, &q_vector->tx);
1974 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001975
Alexander Duyck08c88332011-06-11 01:45:03 +00001976 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001977
1978 switch (current_itr) {
1979 /* counts and packets in update_itr are dependent on these numbers */
1980 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001981 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001982 break;
1983 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001984 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001985 break;
1986 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001987 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001988 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001989 default:
1990 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001991 }
1992
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001993 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001994 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001995 new_itr = (10 * new_itr * q_vector->itr) /
1996 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001997
Alexander Duyckbd198052011-06-11 01:45:08 +00001998 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00001999 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002000
2001 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002002 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002003}
2004
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002005/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002006 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002007 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002008 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002009static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002010{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002011 struct ixgbe_hw *hw = &adapter->hw;
2012 u32 eicr = adapter->interrupt_event;
2013
Alexander Duyckf0f97782011-04-22 04:08:09 +00002014 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002015 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002016
Alexander Duyckf0f97782011-04-22 04:08:09 +00002017 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2018 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2019 return;
2020
2021 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2022
Joe Perches7ca647b2010-09-07 21:35:40 +00002023 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002024 case IXGBE_DEV_ID_82599_T3_LOM:
2025 /*
2026 * Since the warning interrupt is for both ports
2027 * we don't have to check if:
2028 * - This interrupt wasn't for our port.
2029 * - We may have missed the interrupt so always have to
2030 * check if we got a LSC
2031 */
2032 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2033 !(eicr & IXGBE_EICR_LSC))
2034 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002035
Alexander Duyckf0f97782011-04-22 04:08:09 +00002036 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
2037 u32 autoneg;
2038 bool link_up = false;
2039
Joe Perches7ca647b2010-09-07 21:35:40 +00002040 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
2041
Alexander Duyckf0f97782011-04-22 04:08:09 +00002042 if (link_up)
2043 return;
2044 }
2045
2046 /* Check if this is not due to overtemp */
2047 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2048 return;
2049
2050 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002051 default:
2052 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2053 return;
2054 break;
2055 }
2056 e_crit(drv,
2057 "Network adapter has been stopped because it has over heated. "
2058 "Restart the computer. If the problem persists, "
2059 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002060
2061 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002062}
2063
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002064static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2065{
2066 struct ixgbe_hw *hw = &adapter->hw;
2067
2068 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2069 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002070 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002071 /* write to clear the interrupt */
2072 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2073 }
2074}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002075
Jacob Keller4f51bf72011-08-20 04:49:45 +00002076static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2077{
2078 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2079 return;
2080
2081 switch (adapter->hw.mac.type) {
2082 case ixgbe_mac_82599EB:
2083 /*
2084 * Need to check link state so complete overtemp check
2085 * on service task
2086 */
2087 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2088 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2089 adapter->interrupt_event = eicr;
2090 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2091 ixgbe_service_event_schedule(adapter);
2092 return;
2093 }
2094 return;
2095 case ixgbe_mac_X540:
2096 if (!(eicr & IXGBE_EICR_TS))
2097 return;
2098 break;
2099 default:
2100 return;
2101 }
2102
2103 e_crit(drv,
2104 "Network adapter has been stopped because it has over heated. "
2105 "Restart the computer. If the problem persists, "
2106 "power off the system and replace the adapter\n");
2107}
2108
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002109static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2110{
2111 struct ixgbe_hw *hw = &adapter->hw;
2112
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002113 if (eicr & IXGBE_EICR_GPI_SDP2) {
2114 /* Clear the interrupt */
2115 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002116 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2117 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2118 ixgbe_service_event_schedule(adapter);
2119 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002120 }
2121
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002122 if (eicr & IXGBE_EICR_GPI_SDP1) {
2123 /* Clear the interrupt */
2124 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002125 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2126 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2127 ixgbe_service_event_schedule(adapter);
2128 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002129 }
2130}
2131
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002132static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2133{
2134 struct ixgbe_hw *hw = &adapter->hw;
2135
2136 adapter->lsc_int++;
2137 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2138 adapter->link_check_timeout = jiffies;
2139 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2140 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002141 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002142 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002143 }
2144}
2145
Alexander Duyckfe49f042009-06-04 16:00:09 +00002146static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2147 u64 qmask)
2148{
2149 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002150 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002151
Alexander Duyckbd508172010-11-16 19:27:03 -08002152 switch (hw->mac.type) {
2153 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002154 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002155 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2156 break;
2157 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002158 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002159 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002160 if (mask)
2161 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002162 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002163 if (mask)
2164 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2165 break;
2166 default:
2167 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002168 }
2169 /* skip the flush */
2170}
2171
2172static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002173 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002174{
2175 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002176 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002177
Alexander Duyckbd508172010-11-16 19:27:03 -08002178 switch (hw->mac.type) {
2179 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002180 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002181 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2182 break;
2183 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002184 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002185 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002186 if (mask)
2187 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002188 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002189 if (mask)
2190 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2191 break;
2192 default:
2193 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002194 }
2195 /* skip the flush */
2196}
2197
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002198/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002199 * ixgbe_irq_enable - Enable default interrupt generation settings
2200 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002201 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002202static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2203 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002204{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002205 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002206
Alexander Duyck2c4af692011-07-15 07:29:55 +00002207 /* don't reenable LSC while waiting for link */
2208 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2209 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002210
Alexander Duyck2c4af692011-07-15 07:29:55 +00002211 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002212 switch (adapter->hw.mac.type) {
2213 case ixgbe_mac_82599EB:
2214 mask |= IXGBE_EIMS_GPI_SDP0;
2215 break;
2216 case ixgbe_mac_X540:
2217 mask |= IXGBE_EIMS_TS;
2218 break;
2219 default:
2220 break;
2221 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002222 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2223 mask |= IXGBE_EIMS_GPI_SDP1;
2224 switch (adapter->hw.mac.type) {
2225 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002226 mask |= IXGBE_EIMS_GPI_SDP1;
2227 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002228 case ixgbe_mac_X540:
2229 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002230 mask |= IXGBE_EIMS_MAILBOX;
2231 break;
2232 default:
2233 break;
2234 }
2235 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2236 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2237 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002238
Alexander Duyck2c4af692011-07-15 07:29:55 +00002239 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2240 if (queues)
2241 ixgbe_irq_enable_queues(adapter, ~0);
2242 if (flush)
2243 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002244}
2245
Alexander Duyck2c4af692011-07-15 07:29:55 +00002246static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002247{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002248 struct ixgbe_adapter *adapter = data;
2249 struct ixgbe_hw *hw = &adapter->hw;
2250 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002251
Alexander Duyck2c4af692011-07-15 07:29:55 +00002252 /*
2253 * Workaround for Silicon errata. Use clear-by-write instead
2254 * of clear-by-read. Reading with EICS will return the
2255 * interrupt causes without clearing, which later be done
2256 * with the write to EICR.
2257 */
2258 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2259 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002260
Alexander Duyck2c4af692011-07-15 07:29:55 +00002261 if (eicr & IXGBE_EICR_LSC)
2262 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002263
Alexander Duyck2c4af692011-07-15 07:29:55 +00002264 if (eicr & IXGBE_EICR_MAILBOX)
2265 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002266
Alexander Duyck2c4af692011-07-15 07:29:55 +00002267 switch (hw->mac.type) {
2268 case ixgbe_mac_82599EB:
2269 case ixgbe_mac_X540:
2270 if (eicr & IXGBE_EICR_ECC)
2271 e_info(link, "Received unrecoverable ECC Err, please "
2272 "reboot\n");
2273 /* Handle Flow Director Full threshold interrupt */
2274 if (eicr & IXGBE_EICR_FLOW_DIR) {
2275 int reinit_count = 0;
2276 int i;
2277 for (i = 0; i < adapter->num_tx_queues; i++) {
2278 struct ixgbe_ring *ring = adapter->tx_ring[i];
2279 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2280 &ring->state))
2281 reinit_count++;
2282 }
2283 if (reinit_count) {
2284 /* no more flow director interrupts until after init */
2285 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2286 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2287 ixgbe_service_event_schedule(adapter);
2288 }
2289 }
2290 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002291 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002292 break;
2293 default:
2294 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002295 }
2296
Alexander Duyck2c4af692011-07-15 07:29:55 +00002297 ixgbe_check_fan_failure(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002298
Alexander Duyck2c4af692011-07-15 07:29:55 +00002299 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002300 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002301 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002302
Alexander Duyck2c4af692011-07-15 07:29:55 +00002303 return IRQ_HANDLED;
2304}
2305
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002306static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002307{
2308 struct ixgbe_q_vector *q_vector = data;
2309
Auke Kok9a799d72007-09-15 14:07:45 -07002310 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002311
2312 if (q_vector->rx.ring || q_vector->tx.ring)
2313 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002314
2315 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002316}
2317
Auke Kok9a799d72007-09-15 14:07:45 -07002318/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002319 * ixgbe_poll - NAPI Rx polling callback
2320 * @napi: structure for representing this polling device
2321 * @budget: how many packets driver is allowed to clean
2322 *
2323 * This function is used for legacy and MSI, NAPI mode
2324 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002325int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002326{
2327 struct ixgbe_q_vector *q_vector =
2328 container_of(napi, struct ixgbe_q_vector, napi);
2329 struct ixgbe_adapter *adapter = q_vector->adapter;
2330 struct ixgbe_ring *ring;
2331 int per_ring_budget;
2332 bool clean_complete = true;
2333
2334#ifdef CONFIG_IXGBE_DCA
2335 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2336 ixgbe_update_dca(q_vector);
2337#endif
2338
2339 ixgbe_for_each_ring(ring, q_vector->tx)
2340 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2341
2342 /* attempt to distribute budget to each queue fairly, but don't allow
2343 * the budget to go below 1 because we'll exit polling */
2344 if (q_vector->rx.count > 1)
2345 per_ring_budget = max(budget/q_vector->rx.count, 1);
2346 else
2347 per_ring_budget = budget;
2348
2349 ixgbe_for_each_ring(ring, q_vector->rx)
2350 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2351 per_ring_budget);
2352
2353 /* If all work not completed, return budget and keep polling */
2354 if (!clean_complete)
2355 return budget;
2356
2357 /* all work done, exit the polling mode */
2358 napi_complete(napi);
2359 if (adapter->rx_itr_setting & 1)
2360 ixgbe_set_itr(q_vector);
2361 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2362 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2363
2364 return 0;
2365}
2366
2367/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002368 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2369 * @adapter: board private structure
2370 *
2371 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2372 * interrupts from the kernel.
2373 **/
2374static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2375{
2376 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002377 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2378 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002379 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002380
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002381 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002382 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002383 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002384
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002385 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002386 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002387 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002388 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002389 } else if (q_vector->rx.ring) {
2390 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2391 "%s-%s-%d", netdev->name, "rx", ri++);
2392 } else if (q_vector->tx.ring) {
2393 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2394 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002395 } else {
2396 /* skip this unused q_vector */
2397 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002398 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002399 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2400 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002401 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002402 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002403 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002404 goto free_queue_irqs;
2405 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002406 /* If Flow Director is enabled, set interrupt affinity */
2407 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2408 /* assign the mask for this irq */
2409 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002410 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002411 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002412 }
2413
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002414 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002415 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002416 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002417 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002418 goto free_queue_irqs;
2419 }
2420
2421 return 0;
2422
2423free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002424 while (vector) {
2425 vector--;
2426 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2427 NULL);
2428 free_irq(adapter->msix_entries[vector].vector,
2429 adapter->q_vector[vector]);
2430 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002431 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2432 pci_disable_msix(adapter->pdev);
2433 kfree(adapter->msix_entries);
2434 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002435 return err;
2436}
2437
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002438/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002439 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002440 * @irq: interrupt number
2441 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002442 **/
2443static irqreturn_t ixgbe_intr(int irq, void *data)
2444{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002445 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002446 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002447 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002448 u32 eicr;
2449
Don Skidmore54037502009-02-21 15:42:56 -08002450 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002451 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002452 * before the read of EICR.
2453 */
2454 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2455
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002456 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002457 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002458 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002459 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002460 /*
2461 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002462 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002463 * have disabled interrupts due to EIAM
2464 * finish the workaround of silicon errata on 82598. Unmask
2465 * the interrupt that we masked before the EICR read.
2466 */
2467 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2468 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002469 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002470 }
Auke Kok9a799d72007-09-15 14:07:45 -07002471
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002472 if (eicr & IXGBE_EICR_LSC)
2473 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002474
Alexander Duyckbd508172010-11-16 19:27:03 -08002475 switch (hw->mac.type) {
2476 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002477 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002478 /* Fall through */
2479 case ixgbe_mac_X540:
2480 if (eicr & IXGBE_EICR_ECC)
2481 e_info(link, "Received unrecoverable ECC err, please "
2482 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002483 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002484 break;
2485 default:
2486 break;
2487 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002488
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002489 ixgbe_check_fan_failure(adapter, eicr);
2490
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002491 /* would disable interrupts here but EIAM disabled it */
2492 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002493
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002494 /*
2495 * re-enable link(maybe) and non-queue interrupts, no flush.
2496 * ixgbe_poll will re-enable the queue interrupts
2497 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002498 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2499 ixgbe_irq_enable(adapter, false, false);
2500
Auke Kok9a799d72007-09-15 14:07:45 -07002501 return IRQ_HANDLED;
2502}
2503
2504/**
2505 * ixgbe_request_irq - initialize interrupts
2506 * @adapter: board private structure
2507 *
2508 * Attempts to configure interrupts using the best available
2509 * capabilities of the hardware and kernel.
2510 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002511static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002512{
2513 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002514 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002515
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002516 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002517 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002518 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002519 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002520 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002521 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002522 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002523 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002524
Alexander Duyckde88eee2012-02-08 07:49:59 +00002525 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002526 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002527
Auke Kok9a799d72007-09-15 14:07:45 -07002528 return err;
2529}
2530
2531static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2532{
Auke Kok9a799d72007-09-15 14:07:45 -07002533 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002534 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002535
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002536 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002537 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002538 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002539 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002540
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002541 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002542 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002543 if (!adapter->q_vector[i]->rx.ring &&
2544 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002545 continue;
2546
Alexander Duyck207867f2011-07-15 03:05:37 +00002547 /* clear the affinity_mask in the IRQ descriptor */
2548 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2549 NULL);
2550
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002551 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002552 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002553 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002554 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002555 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002556 }
2557}
2558
2559/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002560 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2561 * @adapter: board private structure
2562 **/
2563static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2564{
Alexander Duyckbd508172010-11-16 19:27:03 -08002565 switch (adapter->hw.mac.type) {
2566 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002567 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002568 break;
2569 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002570 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002571 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2572 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002573 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002574 break;
2575 default:
2576 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002577 }
2578 IXGBE_WRITE_FLUSH(&adapter->hw);
2579 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2580 int i;
2581 for (i = 0; i < adapter->num_msix_vectors; i++)
2582 synchronize_irq(adapter->msix_entries[i].vector);
2583 } else {
2584 synchronize_irq(adapter->pdev->irq);
2585 }
2586}
2587
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002588/**
Auke Kok9a799d72007-09-15 14:07:45 -07002589 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2590 *
2591 **/
2592static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2593{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002594 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002595
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002596 /* rx/tx vector */
2597 if (adapter->rx_itr_setting == 1)
2598 q_vector->itr = IXGBE_20K_ITR;
2599 else
2600 q_vector->itr = adapter->rx_itr_setting;
2601
2602 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002603
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002604 ixgbe_set_ivar(adapter, 0, 0, 0);
2605 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002606
Emil Tantilov396e7992010-07-01 20:05:12 +00002607 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002608}
2609
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002610/**
2611 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2612 * @adapter: board private structure
2613 * @ring: structure containing ring specific data
2614 *
2615 * Configure the Tx descriptor ring after a reset.
2616 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002617void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2618 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002619{
2620 struct ixgbe_hw *hw = &adapter->hw;
2621 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002622 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002623 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002624 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002625
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002626 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002627 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002628 IXGBE_WRITE_FLUSH(hw);
2629
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002630 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002631 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002632 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2633 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2634 ring->count * sizeof(union ixgbe_adv_tx_desc));
2635 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2636 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002637 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002638
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002639 /*
2640 * set WTHRESH to encourage burst writeback, it should not be set
2641 * higher than 1 when ITR is 0 as it could cause false TX hangs
2642 *
2643 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2644 * to or less than the number of on chip descriptors, which is
2645 * currently 40.
2646 */
Alexander Duycke954b372012-02-08 07:49:38 +00002647 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002648 txdctl |= (1 << 16); /* WTHRESH = 1 */
2649 else
2650 txdctl |= (8 << 16); /* WTHRESH = 8 */
2651
Alexander Duycke954b372012-02-08 07:49:38 +00002652 /*
2653 * Setting PTHRESH to 32 both improves performance
2654 * and avoids a TX hang with DFP enabled
2655 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002656 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2657 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002658
2659 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002660 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2661 adapter->atr_sample_rate) {
2662 ring->atr_sample_rate = adapter->atr_sample_rate;
2663 ring->atr_count = 0;
2664 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2665 } else {
2666 ring->atr_sample_rate = 0;
2667 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002668
John Fastabendc84d3242010-11-16 19:27:12 -08002669 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2670
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002671 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002672 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2673
Alexander Duyckb2d96e02012-02-07 08:14:33 +00002674 netdev_tx_reset_queue(txring_txq(ring));
2675
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002676 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2677 if (hw->mac.type == ixgbe_mac_82598EB &&
2678 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2679 return;
2680
2681 /* poll to verify queue is enabled */
2682 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002683 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002684 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2685 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2686 if (!wait_loop)
2687 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002688}
2689
Alexander Duyck120ff942010-08-19 13:34:50 +00002690static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2691{
2692 struct ixgbe_hw *hw = &adapter->hw;
2693 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002694 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002695 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002696
2697 if (hw->mac.type == ixgbe_mac_82598EB)
2698 return;
2699
2700 /* disable the arbiter while setting MTQC */
2701 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2702 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2703 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2704
2705 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002706 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002707 case (IXGBE_FLAG_SRIOV_ENABLED):
2708 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2709 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2710 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002711 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002712 if (!tcs)
2713 reg = IXGBE_MTQC_64Q_1PB;
2714 else if (tcs <= 4)
2715 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2716 else
2717 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2718
2719 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2720
2721 /* Enable Security TX Buffer IFG for multiple pb */
2722 if (tcs) {
2723 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2724 reg |= IXGBE_SECTX_DCB;
2725 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2726 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002727 break;
2728 }
2729
2730 /* re-enable the arbiter */
2731 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2732 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2733}
2734
Auke Kok9a799d72007-09-15 14:07:45 -07002735/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002736 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002737 * @adapter: board private structure
2738 *
2739 * Configure the Tx unit of the MAC after a reset.
2740 **/
2741static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2742{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002743 struct ixgbe_hw *hw = &adapter->hw;
2744 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002745 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002746
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002747 ixgbe_setup_mtqc(adapter);
2748
2749 if (hw->mac.type != ixgbe_mac_82598EB) {
2750 /* DMATXCTL.EN must be before Tx queues are enabled */
2751 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2752 dmatxctl |= IXGBE_DMATXCTL_TE;
2753 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2754 }
2755
Auke Kok9a799d72007-09-15 14:07:45 -07002756 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002757 for (i = 0; i < adapter->num_tx_queues; i++)
2758 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002759}
2760
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002761#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002762
Yi Zoua6616b42009-08-06 13:05:23 +00002763static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002764 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002765{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002766 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002767 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002768
Alexander Duyckbd508172010-11-16 19:27:03 -08002769 switch (adapter->hw.mac.type) {
2770 case ixgbe_mac_82598EB: {
2771 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2772 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002773 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002774 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002775 break;
2776 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002777 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002778 default:
2779 break;
2780 }
2781
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002782 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002783
2784 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2785 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002786 if (adapter->num_vfs)
2787 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002788
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002789 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2790 IXGBE_SRRCTL_BSIZEHDR_MASK;
2791
Alexander Duyckf8003262012-03-03 02:35:52 +00002792#if PAGE_SIZE > IXGBE_MAX_RXBUFFER
2793 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002794#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002795 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002796#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00002797 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002798
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002799 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002800}
2801
Alexander Duyck05abb122010-08-19 13:35:41 +00002802static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002803{
Alexander Duyck05abb122010-08-19 13:35:41 +00002804 struct ixgbe_hw *hw = &adapter->hw;
2805 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002806 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2807 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002808 u32 mrqc = 0, reta = 0;
2809 u32 rxcsum;
2810 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002811 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002812 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2813
2814 if (tcs)
2815 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002816
Alexander Duyck05abb122010-08-19 13:35:41 +00002817 /* Fill out hash function seeds */
2818 for (i = 0; i < 10; i++)
2819 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002820
Alexander Duyck05abb122010-08-19 13:35:41 +00002821 /* Fill out redirection table */
2822 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002823 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002824 j = 0;
2825 /* reta = 4-byte sliding window of
2826 * 0x00..(indices-1)(indices-1)00..etc. */
2827 reta = (reta << 8) | (j * 0x11);
2828 if ((i & 3) == 3)
2829 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2830 }
2831
2832 /* Disable indicating checksum in descriptor, enables RSS hash */
2833 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2834 rxcsum |= IXGBE_RXCSUM_PCSD;
2835 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2836
John Fastabend8b1c0b22011-05-03 02:26:48 +00002837 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2838 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002839 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002840 } else {
2841 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2842 | IXGBE_FLAG_SRIOV_ENABLED);
2843
2844 switch (mask) {
2845 case (IXGBE_FLAG_RSS_ENABLED):
2846 if (!tcs)
2847 mrqc = IXGBE_MRQC_RSSEN;
2848 else if (tcs <= 4)
2849 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2850 else
2851 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2852 break;
2853 case (IXGBE_FLAG_SRIOV_ENABLED):
2854 mrqc = IXGBE_MRQC_VMDQEN;
2855 break;
2856 default:
2857 break;
2858 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002859 }
2860
Alexander Duyck05abb122010-08-19 13:35:41 +00002861 /* Perform hash on these packet types */
2862 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2863 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2864 | IXGBE_MRQC_RSS_FIELD_IPV6
2865 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2866
Alexander Duyckef6afc02012-02-08 07:51:53 +00002867 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2868 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2869 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2870 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2871
Alexander Duyck05abb122010-08-19 13:35:41 +00002872 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002873}
2874
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002875/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002876 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2877 * @adapter: address of board private structure
2878 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002879 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002880static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002881 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002882{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002883 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002884 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002885 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002886
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002887 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002888 return;
2889
Alexander Duyck73670962010-08-19 13:38:34 +00002890 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002891 rscctrl |= IXGBE_RSCCTL_RSCEN;
2892 /*
2893 * we must limit the number of descriptors so that the
2894 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00002895 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002896 */
Alexander Duyckf8003262012-03-03 02:35:52 +00002897#if (PAGE_SIZE <= 8192)
2898 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2899#elif (PAGE_SIZE <= 16384)
2900 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002901#else
Alexander Duyckf8003262012-03-03 02:35:52 +00002902 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002903#endif
Alexander Duyck73670962010-08-19 13:38:34 +00002904 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002905}
2906
Alexander Duyck9e10e042010-08-19 13:40:06 +00002907/**
2908 * ixgbe_set_uta - Set unicast filter table address
2909 * @adapter: board private structure
2910 *
2911 * The unicast table address is a register array of 32-bit registers.
2912 * The table is meant to be used in a way similar to how the MTA is used
2913 * however due to certain limitations in the hardware it is necessary to
2914 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2915 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2916 **/
2917static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2918{
2919 struct ixgbe_hw *hw = &adapter->hw;
2920 int i;
2921
2922 /* The UTA table only exists on 82599 hardware and newer */
2923 if (hw->mac.type < ixgbe_mac_82599EB)
2924 return;
2925
2926 /* we only need to do this if VMDq is enabled */
2927 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2928 return;
2929
2930 for (i = 0; i < 128; i++)
2931 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2932}
2933
2934#define IXGBE_MAX_RX_DESC_POLL 10
2935static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2936 struct ixgbe_ring *ring)
2937{
2938 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002939 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2940 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002941 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002942
2943 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2944 if (hw->mac.type == ixgbe_mac_82598EB &&
2945 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2946 return;
2947
2948 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002949 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002950 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2951 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2952
2953 if (!wait_loop) {
2954 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2955 "the polling period\n", reg_idx);
2956 }
2957}
2958
Yi Zou2d39d572011-01-06 14:29:56 +00002959void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2960 struct ixgbe_ring *ring)
2961{
2962 struct ixgbe_hw *hw = &adapter->hw;
2963 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2964 u32 rxdctl;
2965 u8 reg_idx = ring->reg_idx;
2966
2967 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2968 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2969
2970 /* write value back with RXDCTL.ENABLE bit cleared */
2971 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2972
2973 if (hw->mac.type == ixgbe_mac_82598EB &&
2974 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2975 return;
2976
2977 /* the hardware may take up to 100us to really disable the rx queue */
2978 do {
2979 udelay(10);
2980 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2981 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2982
2983 if (!wait_loop) {
2984 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2985 "the polling period\n", reg_idx);
2986 }
2987}
2988
Alexander Duyck84418e32010-08-19 13:40:54 +00002989void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2990 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002991{
2992 struct ixgbe_hw *hw = &adapter->hw;
2993 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002994 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002995 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002996
Alexander Duyck9e10e042010-08-19 13:40:06 +00002997 /* disable queue to avoid issues while updating state */
2998 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002999 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003000
Alexander Duyckacd37172010-08-19 13:36:05 +00003001 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3002 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3003 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3004 ring->count * sizeof(union ixgbe_adv_rx_desc));
3005 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3006 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003007 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003008
3009 ixgbe_configure_srrctl(adapter, ring);
3010 ixgbe_configure_rscctl(adapter, ring);
3011
Greg Rosee9f98072011-01-26 01:06:07 +00003012 /* If operating in IOV mode set RLPML for X540 */
3013 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3014 hw->mac.type == ixgbe_mac_X540) {
3015 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3016 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3017 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3018 }
3019
Alexander Duyck9e10e042010-08-19 13:40:06 +00003020 if (hw->mac.type == ixgbe_mac_82598EB) {
3021 /*
3022 * enable cache line friendly hardware writes:
3023 * PTHRESH=32 descriptors (half the internal cache),
3024 * this also removes ugly rx_no_buffer_count increment
3025 * HTHRESH=4 descriptors (to minimize latency on fetch)
3026 * WTHRESH=8 burst writeback up to two cache lines
3027 */
3028 rxdctl &= ~0x3FFFFF;
3029 rxdctl |= 0x080420;
3030 }
3031
3032 /* enable receive descriptor ring */
3033 rxdctl |= IXGBE_RXDCTL_ENABLE;
3034 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3035
3036 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003037 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003038}
3039
Alexander Duyck48654522010-08-19 13:36:27 +00003040static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3041{
3042 struct ixgbe_hw *hw = &adapter->hw;
3043 int p;
3044
3045 /* PSRTYPE must be initialized in non 82598 adapters */
3046 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003047 IXGBE_PSRTYPE_UDPHDR |
3048 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003049 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003050 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003051
3052 if (hw->mac.type == ixgbe_mac_82598EB)
3053 return;
3054
3055 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3056 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3057
3058 for (p = 0; p < adapter->num_rx_pools; p++)
3059 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3060 psrtype);
3061}
3062
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003063static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3064{
3065 struct ixgbe_hw *hw = &adapter->hw;
3066 u32 gcr_ext;
3067 u32 vt_reg_bits;
3068 u32 reg_offset, vf_shift;
3069 u32 vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003070 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003071
3072 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3073 return;
3074
3075 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3076 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3077 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3078 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3079
3080 vf_shift = adapter->num_vfs % 32;
Greg Rose4cd69232012-01-25 07:59:37 +00003081 reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003082
3083 /* Enable only the PF's pool for Tx/Rx */
3084 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3085 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3086 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3087 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3088 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3089
3090 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3091 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3092
3093 /*
3094 * Set up VF register offsets for selected VT Mode,
3095 * i.e. 32 or 64 VFs for SR-IOV
3096 */
3097 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3098 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3099 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3100 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3101
3102 /* enable Tx loopback for VF/PF communication */
3103 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003104 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003105 hw->mac.ops.set_mac_anti_spoofing(hw,
Greg Rosede4c7f62011-09-29 05:57:33 +00003106 (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003107 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003108 /* For VFs that have spoof checking turned off */
3109 for (i = 0; i < adapter->num_vfs; i++) {
3110 if (!adapter->vfinfo[i].spoofchk_enabled)
3111 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3112 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003113}
3114
Alexander Duyck477de6e2010-08-19 13:38:11 +00003115static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003116{
Auke Kok9a799d72007-09-15 14:07:45 -07003117 struct ixgbe_hw *hw = &adapter->hw;
3118 struct net_device *netdev = adapter->netdev;
3119 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003120 struct ixgbe_ring *rx_ring;
3121 int i;
3122 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003123
Alexander Duyck477de6e2010-08-19 13:38:11 +00003124#ifdef IXGBE_FCOE
3125 /* adjust max frame to be able to do baby jumbo for FCoE */
3126 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3127 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3128 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3129
3130#endif /* IXGBE_FCOE */
3131 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3132 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3133 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3134 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3135
3136 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003137 }
3138
Alexander Duyck919e78a2011-08-26 09:52:38 +00003139 /* MHADD will allow an extra 4 bytes past for vlan tagged frames */
3140 max_frame += VLAN_HLEN;
3141
Auke Kok9a799d72007-09-15 14:07:45 -07003142 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003143 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3144 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003145 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3146
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003147 /*
3148 * Setup the HW Rx Head and Tail Descriptor Pointers and
3149 * the Base and Length of the Rx Descriptor Ring
3150 */
Auke Kok9a799d72007-09-15 14:07:45 -07003151 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003152 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003153 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3154 set_ring_rsc_enabled(rx_ring);
3155 else
3156 clear_ring_rsc_enabled(rx_ring);
Yi Zou63f39bd2009-05-17 12:34:35 +00003157#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003158 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003159 struct ixgbe_ring_feature *f;
3160 f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckf8003262012-03-03 02:35:52 +00003161 if ((i >= f->mask) && (i < f->mask + f->indices))
3162 set_bit(__IXGBE_RX_FCOE_BUFSZ, &rx_ring->state);
Yi Zou63f39bd2009-05-17 12:34:35 +00003163 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003164#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003165 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003166}
3167
Alexander Duyck73670962010-08-19 13:38:34 +00003168static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3169{
3170 struct ixgbe_hw *hw = &adapter->hw;
3171 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3172
3173 switch (hw->mac.type) {
3174 case ixgbe_mac_82598EB:
3175 /*
3176 * For VMDq support of different descriptor types or
3177 * buffer sizes through the use of multiple SRRCTL
3178 * registers, RDRXCTL.MVMEN must be set to 1
3179 *
3180 * also, the manual doesn't mention it clearly but DCA hints
3181 * will only use queue 0's tags unless this bit is set. Side
3182 * effects of setting this bit are only that SRRCTL must be
3183 * fully programmed [0..15]
3184 */
3185 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3186 break;
3187 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003188 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003189 /* Disable RSC for ACK packets */
3190 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3191 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3192 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3193 /* hardware requires some bits to be set by default */
3194 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3195 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3196 break;
3197 default:
3198 /* We should do nothing since we don't know this hardware */
3199 return;
3200 }
3201
3202 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3203}
3204
Alexander Duyck477de6e2010-08-19 13:38:11 +00003205/**
3206 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3207 * @adapter: board private structure
3208 *
3209 * Configure the Rx unit of the MAC after a reset.
3210 **/
3211static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3212{
3213 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003214 int i;
3215 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003216
3217 /* disable receives while setting up the descriptors */
3218 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3219 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3220
3221 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003222 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003223
Alexander Duyck9e10e042010-08-19 13:40:06 +00003224 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003225 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003226
Alexander Duyck9e10e042010-08-19 13:40:06 +00003227 ixgbe_set_uta(adapter);
3228
Alexander Duyck477de6e2010-08-19 13:38:11 +00003229 /* set_rx_buffer_len must be called before ring initialization */
3230 ixgbe_set_rx_buffer_len(adapter);
3231
3232 /*
3233 * Setup the HW Rx Head and Tail Descriptor Pointers and
3234 * the Base and Length of the Rx Descriptor Ring
3235 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003236 for (i = 0; i < adapter->num_rx_queues; i++)
3237 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003238
Alexander Duyck9e10e042010-08-19 13:40:06 +00003239 /* disable drop enable for 82598 parts */
3240 if (hw->mac.type == ixgbe_mac_82598EB)
3241 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3242
3243 /* enable all receives */
3244 rxctrl |= IXGBE_RXCTRL_RXEN;
3245 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003246}
3247
Jiri Pirko8e586132011-12-08 19:52:37 -05003248static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003249{
3250 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003251 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003252 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003253
3254 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003255 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003256 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003257
3258 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003259}
3260
Jiri Pirko8e586132011-12-08 19:52:37 -05003261static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003262{
3263 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003264 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003265 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003266
Auke Kok9a799d72007-09-15 14:07:45 -07003267 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003268 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003269 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003270
3271 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003272}
3273
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003274/**
3275 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3276 * @adapter: driver data
3277 */
3278static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3279{
3280 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003281 u32 vlnctrl;
3282
3283 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3284 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3285 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3286}
3287
3288/**
3289 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3290 * @adapter: driver data
3291 */
3292static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3293{
3294 struct ixgbe_hw *hw = &adapter->hw;
3295 u32 vlnctrl;
3296
3297 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3298 vlnctrl |= IXGBE_VLNCTRL_VFE;
3299 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3300 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3301}
3302
3303/**
3304 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3305 * @adapter: driver data
3306 */
3307static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3308{
3309 struct ixgbe_hw *hw = &adapter->hw;
3310 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003311 int i, j;
3312
3313 switch (hw->mac.type) {
3314 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003315 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3316 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003317 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3318 break;
3319 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003320 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003321 for (i = 0; i < adapter->num_rx_queues; i++) {
3322 j = adapter->rx_ring[i]->reg_idx;
3323 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3324 vlnctrl &= ~IXGBE_RXDCTL_VME;
3325 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3326 }
3327 break;
3328 default:
3329 break;
3330 }
3331}
3332
3333/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003334 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003335 * @adapter: driver data
3336 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003337static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003338{
3339 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003340 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003341 int i, j;
3342
3343 switch (hw->mac.type) {
3344 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003345 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3346 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003347 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3348 break;
3349 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003350 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003351 for (i = 0; i < adapter->num_rx_queues; i++) {
3352 j = adapter->rx_ring[i]->reg_idx;
3353 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3354 vlnctrl |= IXGBE_RXDCTL_VME;
3355 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3356 }
3357 break;
3358 default:
3359 break;
3360 }
3361}
3362
Auke Kok9a799d72007-09-15 14:07:45 -07003363static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3364{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003365 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003366
Jesse Grossf62bbb52010-10-20 13:56:10 +00003367 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3368
3369 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3370 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003371}
3372
3373/**
Alexander Duyck28500622010-06-15 09:25:48 +00003374 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3375 * @netdev: network interface device structure
3376 *
3377 * Writes unicast address list to the RAR table.
3378 * Returns: -ENOMEM on failure/insufficient address space
3379 * 0 on no addresses written
3380 * X on writing X addresses to the RAR table
3381 **/
3382static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3383{
3384 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3385 struct ixgbe_hw *hw = &adapter->hw;
3386 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb15c2011-05-13 01:33:48 +00003387 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003388 int count = 0;
3389
3390 /* return ENOMEM indicating insufficient memory for addresses */
3391 if (netdev_uc_count(netdev) > rar_entries)
3392 return -ENOMEM;
3393
3394 if (!netdev_uc_empty(netdev) && rar_entries) {
3395 struct netdev_hw_addr *ha;
3396 /* return error if we do not support writing to RAR table */
3397 if (!hw->mac.ops.set_rar)
3398 return -ENOMEM;
3399
3400 netdev_for_each_uc_addr(ha, netdev) {
3401 if (!rar_entries)
3402 break;
3403 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3404 vfn, IXGBE_RAH_AV);
3405 count++;
3406 }
3407 }
3408 /* write the addresses in reverse order to avoid write combining */
3409 for (; rar_entries > 0 ; rar_entries--)
3410 hw->mac.ops.clear_rar(hw, rar_entries);
3411
3412 return count;
3413}
3414
3415/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003416 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003417 * @netdev: network interface device structure
3418 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003419 * The set_rx_method entry point is called whenever the unicast/multicast
3420 * address list or the network interface flags are updated. This routine is
3421 * responsible for configuring the hardware for proper unicast, multicast and
3422 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003423 **/
Greg Rose7f870472010-01-09 02:25:29 +00003424void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003425{
3426 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3427 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003428 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3429 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003430
3431 /* Check for Promiscuous and All Multicast modes */
3432
3433 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3434
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003435 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003436 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003437 fctrl |= IXGBE_FCTRL_BAM;
3438 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3439 fctrl |= IXGBE_FCTRL_PMCF;
3440
Alexander Duyck28500622010-06-15 09:25:48 +00003441 /* clear the bits we are changing the status of */
3442 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3443
Auke Kok9a799d72007-09-15 14:07:45 -07003444 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003445 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003446 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003447 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003448 /* don't hardware filter vlans in promisc mode */
3449 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003450 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003451 if (netdev->flags & IFF_ALLMULTI) {
3452 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003453 vmolr |= IXGBE_VMOLR_MPE;
3454 } else {
3455 /*
3456 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003457 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003458 * that we can at least receive multicast traffic
3459 */
3460 hw->mac.ops.update_mc_addr_list(hw, netdev);
3461 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003462 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003463 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003464 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003465 /*
3466 * Write addresses to available RAR registers, if there is not
3467 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003468 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003469 */
3470 count = ixgbe_write_uc_addr_list(netdev);
3471 if (count < 0) {
3472 fctrl |= IXGBE_FCTRL_UPE;
3473 vmolr |= IXGBE_VMOLR_ROPE;
3474 }
3475 }
3476
3477 if (adapter->num_vfs) {
3478 ixgbe_restore_vf_multicasts(adapter);
3479 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3480 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3481 IXGBE_VMOLR_ROPE);
3482 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003483 }
3484
Ben Greear3f2d1c02012-03-08 08:28:41 +00003485 /* This is useful for sniffing bad packets. */
3486 if (adapter->netdev->features & NETIF_F_RXALL) {
3487 /* UPE and MPE will be handled by normal PROMISC logic
3488 * in e1000e_set_rx_mode */
3489 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3490 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3491 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3492
3493 fctrl &= ~(IXGBE_FCTRL_DPF);
3494 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3495 }
3496
Auke Kok9a799d72007-09-15 14:07:45 -07003497 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003498
3499 if (netdev->features & NETIF_F_HW_VLAN_RX)
3500 ixgbe_vlan_strip_enable(adapter);
3501 else
3502 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003503}
3504
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003505static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3506{
3507 int q_idx;
3508 struct ixgbe_q_vector *q_vector;
3509 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3510
3511 /* legacy and MSI only use one vector */
3512 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3513 q_vectors = 1;
3514
3515 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003516 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003517 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003518 }
3519}
3520
3521static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3522{
3523 int q_idx;
3524 struct ixgbe_q_vector *q_vector;
3525 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3526
3527 /* legacy and MSI only use one vector */
3528 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3529 q_vectors = 1;
3530
3531 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003532 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003533 napi_disable(&q_vector->napi);
3534 }
3535}
3536
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003537#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003538/*
3539 * ixgbe_configure_dcb - Configure DCB hardware
3540 * @adapter: ixgbe adapter struct
3541 *
3542 * This is called by the driver on open to configure the DCB hardware.
3543 * This is also called by the gennetlink interface when reconfiguring
3544 * the DCB state.
3545 */
3546static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3547{
3548 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend9806307a2010-10-28 00:59:57 +00003549 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003550
Alexander Duyck67ebd792010-08-19 13:34:04 +00003551 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3552 if (hw->mac.type == ixgbe_mac_82598EB)
3553 netif_set_gso_max_size(adapter->netdev, 65536);
3554 return;
3555 }
3556
3557 if (hw->mac.type == ixgbe_mac_82598EB)
3558 netif_set_gso_max_size(adapter->netdev, 32768);
3559
Alexander Duyck2f90b862008-11-20 20:52:10 -08003560
Alexander Duyck2f90b862008-11-20 20:52:10 -08003561 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003562 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003563
Alexander Duyck2f90b862008-11-20 20:52:10 -08003564 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003565
John Fastabendb1208182011-10-15 05:00:10 +00003566#ifdef IXGBE_FCOE
3567 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3568 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3569#endif
3570
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003571 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003572 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003573 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3574 DCB_TX_CONFIG);
3575 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3576 DCB_RX_CONFIG);
3577 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003578 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3579 ixgbe_dcb_hw_ets(&adapter->hw,
3580 adapter->ixgbe_ieee_ets,
3581 max_frame);
3582 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3583 adapter->ixgbe_ieee_pfc->pfc_en,
3584 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003585 }
John Fastabend8187cd42011-02-23 05:58:08 +00003586
3587 /* Enable RSS Hash per TC */
3588 if (hw->mac.type != ixgbe_mac_82598EB) {
3589 int i;
3590 u32 reg = 0;
3591
3592 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3593 u8 msb = 0;
3594 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3595
3596 while (cnt >>= 1)
3597 msb++;
3598
3599 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3600 }
3601 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3602 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003603}
John Fastabend9da712d2011-08-23 03:14:22 +00003604#endif
3605
3606/* Additional bittime to account for IXGBE framing */
3607#define IXGBE_ETH_FRAMING 20
3608
3609/*
3610 * ixgbe_hpbthresh - calculate high water mark for flow control
3611 *
3612 * @adapter: board private structure to calculate for
3613 * @pb - packet buffer to calculate
3614 */
3615static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3616{
3617 struct ixgbe_hw *hw = &adapter->hw;
3618 struct net_device *dev = adapter->netdev;
3619 int link, tc, kb, marker;
3620 u32 dv_id, rx_pba;
3621
3622 /* Calculate max LAN frame size */
3623 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3624
3625#ifdef IXGBE_FCOE
3626 /* FCoE traffic class uses FCOE jumbo frames */
3627 if (dev->features & NETIF_F_FCOE_MTU) {
3628 int fcoe_pb = 0;
3629
3630#ifdef CONFIG_IXGBE_DCB
3631 fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003632
3633#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003634 if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3635 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3636 }
3637#endif
3638
3639 /* Calculate delay value for device */
3640 switch (hw->mac.type) {
3641 case ixgbe_mac_X540:
3642 dv_id = IXGBE_DV_X540(link, tc);
3643 break;
3644 default:
3645 dv_id = IXGBE_DV(link, tc);
3646 break;
3647 }
3648
3649 /* Loopback switch introduces additional latency */
3650 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3651 dv_id += IXGBE_B2BT(tc);
3652
3653 /* Delay value is calculated in bit times convert to KB */
3654 kb = IXGBE_BT2KB(dv_id);
3655 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3656
3657 marker = rx_pba - kb;
3658
3659 /* It is possible that the packet buffer is not large enough
3660 * to provide required headroom. In this case throw an error
3661 * to user and a do the best we can.
3662 */
3663 if (marker < 0) {
3664 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3665 "headroom to support flow control."
3666 "Decrease MTU or number of traffic classes\n", pb);
3667 marker = tc + 1;
3668 }
3669
3670 return marker;
3671}
3672
3673/*
3674 * ixgbe_lpbthresh - calculate low water mark for for flow control
3675 *
3676 * @adapter: board private structure to calculate for
3677 * @pb - packet buffer to calculate
3678 */
3679static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3680{
3681 struct ixgbe_hw *hw = &adapter->hw;
3682 struct net_device *dev = adapter->netdev;
3683 int tc;
3684 u32 dv_id;
3685
3686 /* Calculate max LAN frame size */
3687 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3688
3689 /* Calculate delay value for device */
3690 switch (hw->mac.type) {
3691 case ixgbe_mac_X540:
3692 dv_id = IXGBE_LOW_DV_X540(tc);
3693 break;
3694 default:
3695 dv_id = IXGBE_LOW_DV(tc);
3696 break;
3697 }
3698
3699 /* Delay value is calculated in bit times convert to KB */
3700 return IXGBE_BT2KB(dv_id);
3701}
3702
3703/*
3704 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3705 */
3706static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3707{
3708 struct ixgbe_hw *hw = &adapter->hw;
3709 int num_tc = netdev_get_num_tc(adapter->netdev);
3710 int i;
3711
3712 if (!num_tc)
3713 num_tc = 1;
3714
3715 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3716
3717 for (i = 0; i < num_tc; i++) {
3718 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3719
3720 /* Low water marks must not be larger than high water marks */
3721 if (hw->fc.low_water > hw->fc.high_water[i])
3722 hw->fc.low_water = 0;
3723 }
3724}
John Fastabend80605c652011-05-02 12:34:10 +00003725
3726static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3727{
John Fastabend80605c652011-05-02 12:34:10 +00003728 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003729 int hdrm;
3730 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003731
3732 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3733 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003734 hdrm = 32 << adapter->fdir_pballoc;
3735 else
3736 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003737
Alexander Duyckf7e10272011-07-21 00:40:35 +00003738 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003739 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003740}
3741
Alexander Duycke4911d52011-05-11 07:18:52 +00003742static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3743{
3744 struct ixgbe_hw *hw = &adapter->hw;
3745 struct hlist_node *node, *node2;
3746 struct ixgbe_fdir_filter *filter;
3747
3748 spin_lock(&adapter->fdir_perfect_lock);
3749
3750 if (!hlist_empty(&adapter->fdir_filter_list))
3751 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3752
3753 hlist_for_each_entry_safe(filter, node, node2,
3754 &adapter->fdir_filter_list, fdir_node) {
3755 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003756 &filter->filter,
3757 filter->sw_idx,
3758 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3759 IXGBE_FDIR_DROP_QUEUE :
3760 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003761 }
3762
3763 spin_unlock(&adapter->fdir_perfect_lock);
3764}
3765
Auke Kok9a799d72007-09-15 14:07:45 -07003766static void ixgbe_configure(struct ixgbe_adapter *adapter)
3767{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003768 struct ixgbe_hw *hw = &adapter->hw;
3769
John Fastabend80605c652011-05-02 12:34:10 +00003770 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003771#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003772 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003773#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003774
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003775 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003776 ixgbe_restore_vlan(adapter);
3777
Yi Zoueacd73f2009-05-13 13:11:06 +00003778#ifdef IXGBE_FCOE
3779 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3780 ixgbe_configure_fcoe(adapter);
3781
3782#endif /* IXGBE_FCOE */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003783
3784 switch (hw->mac.type) {
3785 case ixgbe_mac_82599EB:
3786 case ixgbe_mac_X540:
3787 hw->mac.ops.disable_rx_buff(hw);
3788 break;
3789 default:
3790 break;
3791 }
3792
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003793 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003794 ixgbe_init_fdir_signature_82599(&adapter->hw,
3795 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003796 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3797 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3798 adapter->fdir_pballoc);
3799 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003800 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003801
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003802 switch (hw->mac.type) {
3803 case ixgbe_mac_82599EB:
3804 case ixgbe_mac_X540:
3805 hw->mac.ops.enable_rx_buff(hw);
3806 break;
3807 default:
3808 break;
3809 }
3810
Alexander Duyck933d41f2010-09-07 21:34:29 +00003811 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003812
Auke Kok9a799d72007-09-15 14:07:45 -07003813 ixgbe_configure_tx(adapter);
3814 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003815}
3816
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003817static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3818{
3819 switch (hw->phy.type) {
3820 case ixgbe_phy_sfp_avago:
3821 case ixgbe_phy_sfp_ftl:
3822 case ixgbe_phy_sfp_intel:
3823 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003824 case ixgbe_phy_sfp_passive_tyco:
3825 case ixgbe_phy_sfp_passive_unknown:
3826 case ixgbe_phy_sfp_active_unknown:
3827 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003828 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003829 case ixgbe_phy_nl:
3830 if (hw->mac.type == ixgbe_mac_82598EB)
3831 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003832 default:
3833 return false;
3834 }
3835}
3836
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003837/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003838 * ixgbe_sfp_link_config - set up SFP+ link
3839 * @adapter: pointer to private adapter struct
3840 **/
3841static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3842{
Alexander Duyck70864002011-04-27 09:13:56 +00003843 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003844 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003845 * is that an SFP was inserted/removed after the reset
3846 * but before SFP detection was enabled. As such the best
3847 * solution is to just start searching as soon as we start
3848 */
3849 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3850 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003851
Alexander Duyck70864002011-04-27 09:13:56 +00003852 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003853}
3854
3855/**
3856 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003857 * @hw: pointer to private hardware struct
3858 *
3859 * Returns 0 on success, negative on failure
3860 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003861static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003862{
3863 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003864 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003865 u32 ret = IXGBE_ERR_LINK_SETUP;
3866
3867 if (hw->mac.ops.check_link)
3868 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3869
3870 if (ret)
3871 goto link_cfg_out;
3872
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003873 autoneg = hw->phy.autoneg_advertised;
3874 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003875 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3876 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003877 if (ret)
3878 goto link_cfg_out;
3879
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003880 if (hw->mac.ops.setup_link)
3881 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003882link_cfg_out:
3883 return ret;
3884}
3885
Alexander Duycka34bcff2010-08-19 13:39:20 +00003886static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003887{
Auke Kok9a799d72007-09-15 14:07:45 -07003888 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003889 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003890
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003891 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003892 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3893 IXGBE_GPIE_OCD;
3894 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003895 /*
3896 * use EIAM to auto-mask when MSI-X interrupt is asserted
3897 * this saves a register write for every interrupt
3898 */
3899 switch (hw->mac.type) {
3900 case ixgbe_mac_82598EB:
3901 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3902 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003903 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003904 case ixgbe_mac_X540:
3905 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003906 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3907 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3908 break;
3909 }
3910 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003911 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3912 * specifically only auto mask tx and rx interrupts */
3913 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003914 }
3915
Alexander Duycka34bcff2010-08-19 13:39:20 +00003916 /* XXX: to interrupt immediately for EICS writes, enable this */
3917 /* gpie |= IXGBE_GPIE_EIMEN; */
3918
3919 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3920 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3921 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003922 }
3923
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003924 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00003925 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
3926 switch (adapter->hw.mac.type) {
3927 case ixgbe_mac_82599EB:
3928 gpie |= IXGBE_SDP0_GPIEN;
3929 break;
3930 case ixgbe_mac_X540:
3931 gpie |= IXGBE_EIMS_TS;
3932 break;
3933 default:
3934 break;
3935 }
3936 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00003937
Alexander Duycka34bcff2010-08-19 13:39:20 +00003938 /* Enable fan failure interrupt */
3939 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003940 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003941
Don Skidmore2698b202011-04-13 07:01:52 +00003942 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003943 gpie |= IXGBE_SDP1_GPIEN;
3944 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003945 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003946
3947 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3948}
3949
Alexander Duyckc7ccde02011-07-21 00:40:40 +00003950static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00003951{
3952 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003953 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003954 u32 ctrl_ext;
3955
3956 ixgbe_get_hw_control(adapter);
3957 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003958
Auke Kok9a799d72007-09-15 14:07:45 -07003959 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3960 ixgbe_configure_msix(adapter);
3961 else
3962 ixgbe_configure_msi_and_legacy(adapter);
3963
Don Skidmorec6ecf392010-12-03 03:31:51 +00003964 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3965 if (hw->mac.ops.enable_tx_laser &&
3966 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003967 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003968 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003969 hw->mac.ops.enable_tx_laser(hw);
3970
Auke Kok9a799d72007-09-15 14:07:45 -07003971 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003972 ixgbe_napi_enable_all(adapter);
3973
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003974 if (ixgbe_is_sfp(hw)) {
3975 ixgbe_sfp_link_config(adapter);
3976 } else {
3977 err = ixgbe_non_sfp_link_config(hw);
3978 if (err)
3979 e_err(probe, "link_config FAILED %d\n", err);
3980 }
3981
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003982 /* clear any pending interrupts, may auto mask */
3983 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003984 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003985
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003986 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003987 * If this adapter has a fan, check to see if we had a failure
3988 * before we enabled the interrupt.
3989 */
3990 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3991 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3992 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003993 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003994 }
3995
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003996 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003997 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003998
Auke Kok9a799d72007-09-15 14:07:45 -07003999 /* bring the link up in the watchdog, this could race with our first
4000 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004001 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4002 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004003 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004004
4005 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4006 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4007 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4008 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004009}
4010
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004011void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4012{
4013 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004014 /* put off any impending NetWatchDogTimeout */
4015 adapter->netdev->trans_start = jiffies;
4016
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004017 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004018 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004019 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004020 /*
4021 * If SR-IOV enabled then wait a bit before bringing the adapter
4022 * back up to give the VFs time to respond to the reset. The
4023 * two second wait is based upon the watchdog timer cycle in
4024 * the VF driver.
4025 */
4026 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4027 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004028 ixgbe_up(adapter);
4029 clear_bit(__IXGBE_RESETTING, &adapter->state);
4030}
4031
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004032void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004033{
4034 /* hardware has been reset, we need to reload some things */
4035 ixgbe_configure(adapter);
4036
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004037 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004038}
4039
4040void ixgbe_reset(struct ixgbe_adapter *adapter)
4041{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004042 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004043 int err;
4044
Alexander Duyck70864002011-04-27 09:13:56 +00004045 /* lock SFP init bit to prevent race conditions with the watchdog */
4046 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4047 usleep_range(1000, 2000);
4048
4049 /* clear all SFP and link config related flags while holding SFP_INIT */
4050 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4051 IXGBE_FLAG2_SFP_NEEDS_RESET);
4052 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4053
Don Skidmore8ca783a2009-05-26 20:40:47 -07004054 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004055 switch (err) {
4056 case 0:
4057 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004058 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004059 break;
4060 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004061 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004062 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004063 case IXGBE_ERR_EEPROM_VERSION:
4064 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004065 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004066 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004067 "your hardware. If you are experiencing problems "
4068 "please contact your Intel or hardware "
4069 "representative who provided you with this "
4070 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004071 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004072 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004073 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004074 }
Auke Kok9a799d72007-09-15 14:07:45 -07004075
Alexander Duyck70864002011-04-27 09:13:56 +00004076 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4077
Auke Kok9a799d72007-09-15 14:07:45 -07004078 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004079 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
4080 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07004081}
4082
Auke Kok9a799d72007-09-15 14:07:45 -07004083/**
Alexander Duyckf8003262012-03-03 02:35:52 +00004084 * ixgbe_init_rx_page_offset - initialize page offset values for Rx buffers
4085 * @rx_ring: ring to setup
4086 *
4087 * On many IA platforms the L1 cache has a critical stride of 4K, this
4088 * results in each receive buffer starting in the same cache set. To help
4089 * reduce the pressure on this cache set we can interleave the offsets so
4090 * that only every other buffer will be in the same cache set.
4091 **/
4092static void ixgbe_init_rx_page_offset(struct ixgbe_ring *rx_ring)
4093{
4094 struct ixgbe_rx_buffer *rx_buffer = rx_ring->rx_buffer_info;
4095 u16 i;
4096
4097 for (i = 0; i < rx_ring->count; i += 2) {
4098 rx_buffer[0].page_offset = 0;
4099 rx_buffer[1].page_offset = ixgbe_rx_bufsz(rx_ring);
4100 rx_buffer = &rx_buffer[2];
4101 }
4102}
4103
4104/**
Auke Kok9a799d72007-09-15 14:07:45 -07004105 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004106 * @rx_ring: ring to free buffers from
4107 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004108static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004109{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004110 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004111 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004112 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004113
Alexander Duyck84418e32010-08-19 13:40:54 +00004114 /* ring already cleared, nothing to do */
4115 if (!rx_ring->rx_buffer_info)
4116 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004117
Alexander Duyck84418e32010-08-19 13:40:54 +00004118 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004119 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004120 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004121
Alexander Duyckf8003262012-03-03 02:35:52 +00004122 rx_buffer = &rx_ring->rx_buffer_info[i];
4123 if (rx_buffer->skb) {
4124 struct sk_buff *skb = rx_buffer->skb;
4125 if (IXGBE_CB(skb)->page_released) {
4126 dma_unmap_page(dev,
4127 IXGBE_CB(skb)->dma,
4128 ixgbe_rx_bufsz(rx_ring),
4129 DMA_FROM_DEVICE);
4130 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004131 }
4132 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004133 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004134 rx_buffer->skb = NULL;
4135 if (rx_buffer->dma)
4136 dma_unmap_page(dev, rx_buffer->dma,
4137 ixgbe_rx_pg_size(rx_ring),
4138 DMA_FROM_DEVICE);
4139 rx_buffer->dma = 0;
4140 if (rx_buffer->page)
4141 put_page(rx_buffer->page);
4142 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004143 }
4144
4145 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4146 memset(rx_ring->rx_buffer_info, 0, size);
4147
Alexander Duyckf8003262012-03-03 02:35:52 +00004148 ixgbe_init_rx_page_offset(rx_ring);
4149
Auke Kok9a799d72007-09-15 14:07:45 -07004150 /* Zero out the descriptor ring */
4151 memset(rx_ring->desc, 0, rx_ring->size);
4152
Alexander Duyckf8003262012-03-03 02:35:52 +00004153 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004154 rx_ring->next_to_clean = 0;
4155 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004156}
4157
4158/**
4159 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004160 * @tx_ring: ring to be cleaned
4161 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004162static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004163{
4164 struct ixgbe_tx_buffer *tx_buffer_info;
4165 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004166 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004167
Alexander Duyck84418e32010-08-19 13:40:54 +00004168 /* ring already cleared, nothing to do */
4169 if (!tx_ring->tx_buffer_info)
4170 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004171
Alexander Duyck84418e32010-08-19 13:40:54 +00004172 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004173 for (i = 0; i < tx_ring->count; i++) {
4174 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004175 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004176 }
4177
4178 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4179 memset(tx_ring->tx_buffer_info, 0, size);
4180
4181 /* Zero out the descriptor ring */
4182 memset(tx_ring->desc, 0, tx_ring->size);
4183
4184 tx_ring->next_to_use = 0;
4185 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004186}
4187
4188/**
Auke Kok9a799d72007-09-15 14:07:45 -07004189 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4190 * @adapter: board private structure
4191 **/
4192static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4193{
4194 int i;
4195
4196 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004197 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004198}
4199
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004200/**
4201 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4202 * @adapter: board private structure
4203 **/
4204static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4205{
4206 int i;
4207
4208 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004209 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004210}
4211
Alexander Duycke4911d52011-05-11 07:18:52 +00004212static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4213{
4214 struct hlist_node *node, *node2;
4215 struct ixgbe_fdir_filter *filter;
4216
4217 spin_lock(&adapter->fdir_perfect_lock);
4218
4219 hlist_for_each_entry_safe(filter, node, node2,
4220 &adapter->fdir_filter_list, fdir_node) {
4221 hlist_del(&filter->fdir_node);
4222 kfree(filter);
4223 }
4224 adapter->fdir_filter_count = 0;
4225
4226 spin_unlock(&adapter->fdir_perfect_lock);
4227}
4228
Auke Kok9a799d72007-09-15 14:07:45 -07004229void ixgbe_down(struct ixgbe_adapter *adapter)
4230{
4231 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004232 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004233 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004234 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004235
4236 /* signal that we are down to the interrupt handler */
4237 set_bit(__IXGBE_DOWN, &adapter->state);
4238
4239 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004240 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4241 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004242
Yi Zou2d39d572011-01-06 14:29:56 +00004243 /* disable all enabled rx queues */
4244 for (i = 0; i < adapter->num_rx_queues; i++)
4245 /* this call also flushes the previous write */
4246 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4247
Don Skidmore032b4322011-03-18 09:32:53 +00004248 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004249
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004250 netif_tx_stop_all_queues(netdev);
4251
Alexander Duyck70864002011-04-27 09:13:56 +00004252 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004253 netif_carrier_off(netdev);
4254 netif_tx_disable(netdev);
4255
4256 ixgbe_irq_disable(adapter);
4257
4258 ixgbe_napi_disable_all(adapter);
4259
Alexander Duyckd034acf2011-04-27 09:25:34 +00004260 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4261 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004262 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4263
4264 del_timer_sync(&adapter->service_timer);
4265
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004266 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004267 /* Clear EITR Select mapping */
4268 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4269
4270 /* Mark all the VFs as inactive */
4271 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004272 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004273
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004274 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004275 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004276
Auke Kok9a799d72007-09-15 14:07:45 -07004277 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004278 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004279 }
4280
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004281 /* disable transmits in the hardware now that interrupts are off */
4282 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004283 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004284 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004285 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004286
4287 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004288 switch (hw->mac.type) {
4289 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004290 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004291 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004292 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4293 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004294 break;
4295 default:
4296 break;
4297 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004298
Paul Larson6f4a0e42008-06-24 17:00:56 -07004299 if (!pci_channel_offline(adapter->pdev))
4300 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004301
4302 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4303 if (hw->mac.ops.disable_tx_laser &&
4304 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004305 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004306 (hw->mac.type == ixgbe_mac_82599EB))))
4307 hw->mac.ops.disable_tx_laser(hw);
4308
Auke Kok9a799d72007-09-15 14:07:45 -07004309 ixgbe_clean_all_tx_rings(adapter);
4310 ixgbe_clean_all_rx_rings(adapter);
4311
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004312#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004313 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004314 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004315#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004316}
4317
Auke Kok9a799d72007-09-15 14:07:45 -07004318/**
Auke Kok9a799d72007-09-15 14:07:45 -07004319 * ixgbe_tx_timeout - Respond to a Tx Hang
4320 * @netdev: network interface device structure
4321 **/
4322static void ixgbe_tx_timeout(struct net_device *netdev)
4323{
4324 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4325
4326 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004327 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004328}
4329
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004330/**
Auke Kok9a799d72007-09-15 14:07:45 -07004331 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4332 * @adapter: board private structure to initialize
4333 *
4334 * ixgbe_sw_init initializes the Adapter private data structure.
4335 * Fields are initialized based on PCI device information and
4336 * OS network device settings (MTU size).
4337 **/
4338static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4339{
4340 struct ixgbe_hw *hw = &adapter->hw;
4341 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004342 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004343#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004344 int j;
4345 struct tc_configuration *tc;
4346#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004347
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004348 /* PCI config space info */
4349
4350 hw->vendor_id = pdev->vendor;
4351 hw->device_id = pdev->device;
4352 hw->revision_id = pdev->revision;
4353 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4354 hw->subsystem_device_id = pdev->subsystem_device;
4355
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004356 /* Set capability flags */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004357 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004358 adapter->ring_feature[RING_F_RSS].indices = rss;
4359 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08004360 switch (hw->mac.type) {
4361 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004362 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4363 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004364 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004365 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004366 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00004367 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4368 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004369 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004370 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4371 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004372 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4373 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004374 /* Flow Director hash filters enabled */
4375 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4376 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004377 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004378 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004379 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004380#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004381 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4382 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4383 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004384#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004385 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004386 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004387#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004388#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004389 break;
4390 default:
4391 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004392 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004393
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004394 /* n-tuple support exists, always init our spinlock */
4395 spin_lock_init(&adapter->fdir_perfect_lock);
4396
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004397#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004398 switch (hw->mac.type) {
4399 case ixgbe_mac_X540:
4400 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4401 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4402 break;
4403 default:
4404 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4405 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4406 break;
4407 }
4408
Alexander Duyck2f90b862008-11-20 20:52:10 -08004409 /* Configure DCB traffic classes */
4410 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4411 tc = &adapter->dcb_cfg.tc_config[j];
4412 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4413 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4414 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4415 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4416 tc->dcb_pfc = pfc_disabled;
4417 }
John Fastabend4de2a022011-09-27 03:52:01 +00004418
4419 /* Initialize default user to priority mapping, UPx->TC0 */
4420 tc = &adapter->dcb_cfg.tc_config[0];
4421 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4422 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4423
Alexander Duyck2f90b862008-11-20 20:52:10 -08004424 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4425 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004426 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004427 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004428 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004429 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00004430 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004431
4432#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004433
4434 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004435 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004436 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004437#ifdef CONFIG_DCB
4438 adapter->last_lfc_mode = hw->fc.current_mode;
4439#endif
John Fastabend9da712d2011-08-23 03:14:22 +00004440 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004441 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4442 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004443 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004444
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004445 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004446 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004447 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004448
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004449 /* set default ring sizes */
4450 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4451 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4452
Alexander Duyckbd198052011-06-11 01:45:08 +00004453 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004454 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004455
Auke Kok9a799d72007-09-15 14:07:45 -07004456 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004457 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004458 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004459 return -EIO;
4460 }
4461
Auke Kok9a799d72007-09-15 14:07:45 -07004462 set_bit(__IXGBE_DOWN, &adapter->state);
4463
4464 return 0;
4465}
4466
4467/**
4468 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004469 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004470 *
4471 * Return 0 on success, negative on failure
4472 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004473int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004474{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004475 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004476 int orig_node = dev_to_node(dev);
4477 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004478 int size;
4479
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004480 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004481
4482 if (tx_ring->q_vector)
4483 numa_node = tx_ring->q_vector->numa_node;
4484
4485 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004486 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004487 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004488 if (!tx_ring->tx_buffer_info)
4489 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004490
4491 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004492 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004493 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004494
Alexander Duyckde88eee2012-02-08 07:49:59 +00004495 set_dev_node(dev, numa_node);
4496 tx_ring->desc = dma_alloc_coherent(dev,
4497 tx_ring->size,
4498 &tx_ring->dma,
4499 GFP_KERNEL);
4500 set_dev_node(dev, orig_node);
4501 if (!tx_ring->desc)
4502 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4503 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004504 if (!tx_ring->desc)
4505 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004506
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004507 tx_ring->next_to_use = 0;
4508 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004509 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004510
4511err:
4512 vfree(tx_ring->tx_buffer_info);
4513 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004514 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004515 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004516}
4517
4518/**
Alexander Duyck69888672008-09-11 20:05:39 -07004519 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4520 * @adapter: board private structure
4521 *
4522 * If this function returns with an error, then it's possible one or
4523 * more of the rings is populated (while the rest are not). It is the
4524 * callers duty to clean those orphaned rings.
4525 *
4526 * Return 0 on success, negative on failure
4527 **/
4528static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4529{
4530 int i, err = 0;
4531
4532 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004533 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004534 if (!err)
4535 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004536 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004537 break;
4538 }
4539
4540 return err;
4541}
4542
4543/**
Auke Kok9a799d72007-09-15 14:07:45 -07004544 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004545 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004546 *
4547 * Returns 0 on success, negative on failure
4548 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004549int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004550{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004551 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004552 int orig_node = dev_to_node(dev);
4553 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004554 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004555
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004556 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004557
4558 if (rx_ring->q_vector)
4559 numa_node = rx_ring->q_vector->numa_node;
4560
4561 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004562 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004563 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004564 if (!rx_ring->rx_buffer_info)
4565 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004566
Auke Kok9a799d72007-09-15 14:07:45 -07004567 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004568 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4569 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004570
Alexander Duyckde88eee2012-02-08 07:49:59 +00004571 set_dev_node(dev, numa_node);
4572 rx_ring->desc = dma_alloc_coherent(dev,
4573 rx_ring->size,
4574 &rx_ring->dma,
4575 GFP_KERNEL);
4576 set_dev_node(dev, orig_node);
4577 if (!rx_ring->desc)
4578 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4579 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004580 if (!rx_ring->desc)
4581 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004582
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004583 rx_ring->next_to_clean = 0;
4584 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004585
Alexander Duyckf8003262012-03-03 02:35:52 +00004586 ixgbe_init_rx_page_offset(rx_ring);
4587
Auke Kok9a799d72007-09-15 14:07:45 -07004588 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004589err:
4590 vfree(rx_ring->rx_buffer_info);
4591 rx_ring->rx_buffer_info = NULL;
4592 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004593 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004594}
4595
4596/**
Alexander Duyck69888672008-09-11 20:05:39 -07004597 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4598 * @adapter: board private structure
4599 *
4600 * If this function returns with an error, then it's possible one or
4601 * more of the rings is populated (while the rest are not). It is the
4602 * callers duty to clean those orphaned rings.
4603 *
4604 * Return 0 on success, negative on failure
4605 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004606static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4607{
4608 int i, err = 0;
4609
4610 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004611 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004612 if (!err)
4613 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004614 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004615 break;
4616 }
4617
4618 return err;
4619}
4620
4621/**
Auke Kok9a799d72007-09-15 14:07:45 -07004622 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004623 * @tx_ring: Tx descriptor ring for a specific queue
4624 *
4625 * Free all transmit software resources
4626 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004627void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004628{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004629 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004630
4631 vfree(tx_ring->tx_buffer_info);
4632 tx_ring->tx_buffer_info = NULL;
4633
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004634 /* if not set, then don't free */
4635 if (!tx_ring->desc)
4636 return;
4637
4638 dma_free_coherent(tx_ring->dev, tx_ring->size,
4639 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004640
4641 tx_ring->desc = NULL;
4642}
4643
4644/**
4645 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4646 * @adapter: board private structure
4647 *
4648 * Free all transmit software resources
4649 **/
4650static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4651{
4652 int i;
4653
4654 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004655 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004656 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004657}
4658
4659/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004660 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004661 * @rx_ring: ring to clean the resources from
4662 *
4663 * Free all receive software resources
4664 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004665void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004666{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004667 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004668
4669 vfree(rx_ring->rx_buffer_info);
4670 rx_ring->rx_buffer_info = NULL;
4671
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004672 /* if not set, then don't free */
4673 if (!rx_ring->desc)
4674 return;
4675
4676 dma_free_coherent(rx_ring->dev, rx_ring->size,
4677 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004678
4679 rx_ring->desc = NULL;
4680}
4681
4682/**
4683 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4684 * @adapter: board private structure
4685 *
4686 * Free all receive software resources
4687 **/
4688static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4689{
4690 int i;
4691
4692 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004693 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004694 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004695}
4696
4697/**
Auke Kok9a799d72007-09-15 14:07:45 -07004698 * ixgbe_change_mtu - Change the Maximum Transfer Unit
4699 * @netdev: network interface device structure
4700 * @new_mtu: new value for maximum frame size
4701 *
4702 * Returns 0 on success, negative on failure
4703 **/
4704static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
4705{
4706 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4707 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
4708
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07004709 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00004710 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
4711 return -EINVAL;
4712
4713 /*
4714 * For 82599EB we cannot allow PF to change MTU greater than 1500
4715 * in SR-IOV mode as it may cause buffer overruns in guest VFs that
4716 * don't allocate and chain buffers correctly.
4717 */
4718 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
4719 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
4720 (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
Greg Rosee9f98072011-01-26 01:06:07 +00004721 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -07004722
Emil Tantilov396e7992010-07-01 20:05:12 +00004723 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00004724
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004725 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07004726 netdev->mtu = new_mtu;
4727
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004728 if (netif_running(netdev))
4729 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004730
4731 return 0;
4732}
4733
4734/**
4735 * ixgbe_open - Called when a network interface is made active
4736 * @netdev: network interface device structure
4737 *
4738 * Returns 0 on success, negative value on failure
4739 *
4740 * The open entry point is called when a network interface is made
4741 * active by the system (IFF_UP). At this point all resources needed
4742 * for transmit and receive operations are allocated, the interrupt
4743 * handler is registered with the OS, the watchdog timer is started,
4744 * and the stack is notified that the interface is ready.
4745 **/
4746static int ixgbe_open(struct net_device *netdev)
4747{
4748 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4749 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07004750
Auke Kok4bebfaa2008-02-11 09:26:01 -08004751 /* disallow open during test */
4752 if (test_bit(__IXGBE_TESTING, &adapter->state))
4753 return -EBUSY;
4754
Jesse Brandeburg54386462009-04-17 20:44:27 +00004755 netif_carrier_off(netdev);
4756
Auke Kok9a799d72007-09-15 14:07:45 -07004757 /* allocate transmit descriptors */
4758 err = ixgbe_setup_all_tx_resources(adapter);
4759 if (err)
4760 goto err_setup_tx;
4761
Auke Kok9a799d72007-09-15 14:07:45 -07004762 /* allocate receive descriptors */
4763 err = ixgbe_setup_all_rx_resources(adapter);
4764 if (err)
4765 goto err_setup_rx;
4766
4767 ixgbe_configure(adapter);
4768
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004769 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004770 if (err)
4771 goto err_req_irq;
4772
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004773 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004774
4775 return 0;
4776
Auke Kok9a799d72007-09-15 14:07:45 -07004777err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07004778err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004779 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004780err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004781 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004782 ixgbe_reset(adapter);
4783
4784 return err;
4785}
4786
4787/**
4788 * ixgbe_close - Disables a network interface
4789 * @netdev: network interface device structure
4790 *
4791 * Returns 0, this is not allowed to fail
4792 *
4793 * The close entry point is called when an interface is de-activated
4794 * by the OS. The hardware is still under the drivers control, but
4795 * needs to be disabled. A global MAC reset is issued to stop the
4796 * hardware, and all transmit and receive resources are freed.
4797 **/
4798static int ixgbe_close(struct net_device *netdev)
4799{
4800 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07004801
4802 ixgbe_down(adapter);
4803 ixgbe_free_irq(adapter);
4804
Alexander Duycke4911d52011-05-11 07:18:52 +00004805 ixgbe_fdir_filter_exit(adapter);
4806
Auke Kok9a799d72007-09-15 14:07:45 -07004807 ixgbe_free_all_tx_resources(adapter);
4808 ixgbe_free_all_rx_resources(adapter);
4809
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08004810 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004811
4812 return 0;
4813}
4814
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004815#ifdef CONFIG_PM
4816static int ixgbe_resume(struct pci_dev *pdev)
4817{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004818 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
4819 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004820 u32 err;
4821
4822 pci_set_power_state(pdev, PCI_D0);
4823 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08004824 /*
4825 * pci_restore_state clears dev->state_saved so call
4826 * pci_save_state to restore it.
4827 */
4828 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00004829
4830 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004831 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004832 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004833 return err;
4834 }
4835 pci_set_master(pdev);
4836
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07004837 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004838
Benjamin Poirier34948a92012-04-06 07:20:21 +00004839 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004840 err = ixgbe_init_interrupt_scheme(adapter);
Benjamin Poirier34948a92012-04-06 07:20:21 +00004841 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004842 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004843 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004844 return err;
4845 }
4846
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004847 ixgbe_reset(adapter);
4848
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00004849 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
4850
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004851 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004852 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004853 if (err)
4854 return err;
4855 }
4856
4857 netif_device_attach(netdev);
4858
4859 return 0;
4860}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004861#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00004862
4863static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004864{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004865 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
4866 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004867 struct ixgbe_hw *hw = &adapter->hw;
4868 u32 ctrl, fctrl;
4869 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004870#ifdef CONFIG_PM
4871 int retval = 0;
4872#endif
4873
4874 netif_device_detach(netdev);
4875
4876 if (netif_running(netdev)) {
4877 ixgbe_down(adapter);
4878 ixgbe_free_irq(adapter);
4879 ixgbe_free_all_tx_resources(adapter);
4880 ixgbe_free_all_rx_resources(adapter);
4881 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004882
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08004883 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00004884#ifdef CONFIG_DCB
4885 kfree(adapter->ixgbe_ieee_pfc);
4886 kfree(adapter->ixgbe_ieee_ets);
4887#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08004888
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004889#ifdef CONFIG_PM
4890 retval = pci_save_state(pdev);
4891 if (retval)
4892 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004893
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004894#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004895 if (wufc) {
4896 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004897
Don Skidmorec509e752012-04-05 08:12:05 +00004898 /*
4899 * enable the optics for both mult-speed fiber and
4900 * 82599 SFP+ fiber as we can WoL.
4901 */
4902 if (hw->mac.ops.enable_tx_laser &&
4903 (hw->phy.multispeed_fiber ||
4904 (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber &&
4905 hw->mac.type == ixgbe_mac_82599EB)))
4906 hw->mac.ops.enable_tx_laser(hw);
4907
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004908 /* turn on all-multi mode if wake on multicast is enabled */
4909 if (wufc & IXGBE_WUFC_MC) {
4910 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4911 fctrl |= IXGBE_FCTRL_MPE;
4912 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4913 }
4914
4915 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
4916 ctrl |= IXGBE_CTRL_GIO_DIS;
4917 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
4918
4919 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
4920 } else {
4921 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
4922 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
4923 }
4924
Alexander Duyckbd508172010-11-16 19:27:03 -08004925 switch (hw->mac.type) {
4926 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07004927 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08004928 break;
4929 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004930 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08004931 pci_wake_from_d3(pdev, !!wufc);
4932 break;
4933 default:
4934 break;
4935 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004936
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00004937 *enable_wake = !!wufc;
4938
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004939 ixgbe_release_hw_control(adapter);
4940
4941 pci_disable_device(pdev);
4942
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004943 return 0;
4944}
4945
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00004946#ifdef CONFIG_PM
4947static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
4948{
4949 int retval;
4950 bool wake;
4951
4952 retval = __ixgbe_shutdown(pdev, &wake);
4953 if (retval)
4954 return retval;
4955
4956 if (wake) {
4957 pci_prepare_to_sleep(pdev);
4958 } else {
4959 pci_wake_from_d3(pdev, false);
4960 pci_set_power_state(pdev, PCI_D3hot);
4961 }
4962
4963 return 0;
4964}
4965#endif /* CONFIG_PM */
4966
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004967static void ixgbe_shutdown(struct pci_dev *pdev)
4968{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00004969 bool wake;
4970
4971 __ixgbe_shutdown(pdev, &wake);
4972
4973 if (system_state == SYSTEM_POWER_OFF) {
4974 pci_wake_from_d3(pdev, wake);
4975 pci_set_power_state(pdev, PCI_D3hot);
4976 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004977}
4978
4979/**
Auke Kok9a799d72007-09-15 14:07:45 -07004980 * ixgbe_update_stats - Update the board statistics counters.
4981 * @adapter: board private structure
4982 **/
4983void ixgbe_update_stats(struct ixgbe_adapter *adapter)
4984{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00004985 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07004986 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08004987 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08004988 u64 total_mpc = 0;
4989 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08004990 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
4991 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00004992 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00004993#ifdef IXGBE_FCOE
4994 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
4995 unsigned int cpu;
4996 u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
4997#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004998
Don Skidmored08935c2010-06-11 13:20:29 +00004999 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5000 test_bit(__IXGBE_RESETTING, &adapter->state))
5001 return;
5002
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005003 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005004 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005005 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005006 for (i = 0; i < 16; i++)
5007 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005008 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005009 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005010 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5011 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005012 }
5013 adapter->rsc_total_count = rsc_count;
5014 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005015 }
5016
Alexander Duyck5b7da512010-11-16 19:26:50 -08005017 for (i = 0; i < adapter->num_rx_queues; i++) {
5018 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5019 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5020 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5021 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005022 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005023 bytes += rx_ring->stats.bytes;
5024 packets += rx_ring->stats.packets;
5025 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005026 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005027 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5028 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005029 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005030 netdev->stats.rx_bytes = bytes;
5031 netdev->stats.rx_packets = packets;
5032
5033 bytes = 0;
5034 packets = 0;
5035 /* gather some stats to the adapter struct that are per queue */
5036 for (i = 0; i < adapter->num_tx_queues; i++) {
5037 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5038 restart_queue += tx_ring->tx_stats.restart_queue;
5039 tx_busy += tx_ring->tx_stats.tx_busy;
5040 bytes += tx_ring->stats.bytes;
5041 packets += tx_ring->stats.packets;
5042 }
5043 adapter->restart_queue = restart_queue;
5044 adapter->tx_busy = tx_busy;
5045 netdev->stats.tx_bytes = bytes;
5046 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005047
Joe Perches7ca647b2010-09-07 21:35:40 +00005048 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005049
5050 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005051 for (i = 0; i < 8; i++) {
5052 /* for packet buffers not used, the register should read 0 */
5053 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5054 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005055 hwstats->mpc[i] += mpc;
5056 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005057 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5058 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005059 switch (hw->mac.type) {
5060 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005061 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5062 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5063 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005064 hwstats->pxonrxc[i] +=
5065 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005066 break;
5067 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005068 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005069 hwstats->pxonrxc[i] +=
5070 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005071 break;
5072 default:
5073 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005074 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005075 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005076
5077 /*16 register reads */
5078 for (i = 0; i < 16; i++) {
5079 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5080 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5081 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5082 (hw->mac.type == ixgbe_mac_X540)) {
5083 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5084 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5085 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5086 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5087 }
5088 }
5089
Joe Perches7ca647b2010-09-07 21:35:40 +00005090 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005091 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005092 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005093
John Fastabendc84d3242010-11-16 19:27:12 -08005094 ixgbe_update_xoff_received(adapter);
5095
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005096 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005097 switch (hw->mac.type) {
5098 case ixgbe_mac_82598EB:
5099 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005100 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5101 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5102 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5103 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005104 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005105 /* OS2BMC stats are X540 only*/
5106 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5107 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5108 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5109 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5110 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005111 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005112 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005113 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005114 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005115 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005116 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005117 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005118 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5119 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005120#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005121 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5122 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5123 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5124 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5125 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5126 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005127 /* Add up per cpu counters for total ddp aloc fail */
5128 if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
5129 for_each_possible_cpu(cpu) {
5130 fcoe_noddp_counts_sum +=
5131 *per_cpu_ptr(fcoe->pcpu_noddp, cpu);
5132 fcoe_noddp_ext_buff_counts_sum +=
5133 *per_cpu_ptr(fcoe->
5134 pcpu_noddp_ext_buff, cpu);
5135 }
5136 }
5137 hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
5138 hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
Yi Zou6d455222009-05-13 13:12:16 +00005139#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005140 break;
5141 default:
5142 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005143 }
Auke Kok9a799d72007-09-15 14:07:45 -07005144 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005145 hwstats->bprc += bprc;
5146 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005147 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005148 hwstats->mprc -= bprc;
5149 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5150 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5151 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5152 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5153 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5154 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5155 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5156 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005157 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005158 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005159 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005160 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005161 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5162 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005163 /*
5164 * 82598 errata - tx of flow control packets is included in tx counters
5165 */
5166 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005167 hwstats->gptc -= xon_off_tot;
5168 hwstats->mptc -= xon_off_tot;
5169 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5170 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5171 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5172 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5173 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5174 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5175 hwstats->ptc64 -= xon_off_tot;
5176 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5177 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5178 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5179 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5180 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5181 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005182
5183 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005184 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005185
5186 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005187 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005188 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005189 netdev->stats.rx_length_errors = hwstats->rlec;
5190 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005191 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005192}
5193
5194/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005195 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5196 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005197 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005198static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005199{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005200 struct ixgbe_hw *hw = &adapter->hw;
5201 int i;
5202
Alexander Duyckd034acf2011-04-27 09:25:34 +00005203 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5204 return;
5205
5206 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5207
5208 /* if interface is down do nothing */
5209 if (test_bit(__IXGBE_DOWN, &adapter->state))
5210 return;
5211
5212 /* do nothing if we are not using signature filters */
5213 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5214 return;
5215
5216 adapter->fdir_overflow++;
5217
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005218 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5219 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005220 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005221 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005222 /* re-enable flow director interrupts */
5223 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005224 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005225 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005226 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005227 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005228}
5229
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005230/**
5231 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5232 * @adapter - pointer to the device adapter structure
5233 *
5234 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005235 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005236 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005237 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005238 */
5239static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5240{
Auke Kok9a799d72007-09-15 14:07:45 -07005241 struct ixgbe_hw *hw = &adapter->hw;
5242 u64 eics = 0;
5243 int i;
5244
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005245 /* If we're down or resetting, just bail */
5246 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5247 test_bit(__IXGBE_RESETTING, &adapter->state))
5248 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005249
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005250 /* Force detection of hung controller */
5251 if (netif_carrier_ok(adapter->netdev)) {
5252 for (i = 0; i < adapter->num_tx_queues; i++)
5253 set_check_for_tx_hang(adapter->tx_ring[i]);
5254 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005255
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005256 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005257 /*
5258 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005259 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005260 * would set *both* EIMS and EICS for any bit in EIAM
5261 */
5262 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5263 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005264 } else {
5265 /* get one bit for every active tx/rx interrupt vector */
5266 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5267 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005268 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005269 eics |= ((u64)1 << i);
5270 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005271 }
5272
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005273 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005274 ixgbe_irq_rearm_queues(adapter, eics);
5275
Alexander Duyckfe49f042009-06-04 16:00:09 +00005276}
5277
5278/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005279 * ixgbe_watchdog_update_link - update the link status
5280 * @adapter - pointer to the device adapter structure
5281 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005282 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005283static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005284{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005285 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005286 u32 link_speed = adapter->link_speed;
5287 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005288 int i;
5289
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005290 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5291 return;
5292
5293 if (hw->mac.ops.check_link) {
5294 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005295 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005296 /* always assume link is up, if no check link function */
5297 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5298 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005299 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005300 if (link_up) {
5301 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5302 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5303 hw->mac.ops.fc_enable(hw, i);
5304 } else {
5305 hw->mac.ops.fc_enable(hw, 0);
5306 }
5307 }
5308
5309 if (link_up ||
5310 time_after(jiffies, (adapter->link_check_timeout +
5311 IXGBE_TRY_LINK_TIMEOUT))) {
5312 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5313 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5314 IXGBE_WRITE_FLUSH(hw);
5315 }
5316
5317 adapter->link_up = link_up;
5318 adapter->link_speed = link_speed;
5319}
5320
5321/**
5322 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5323 * print link up message
5324 * @adapter - pointer to the device adapter structure
5325 **/
5326static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5327{
5328 struct net_device *netdev = adapter->netdev;
5329 struct ixgbe_hw *hw = &adapter->hw;
5330 u32 link_speed = adapter->link_speed;
5331 bool flow_rx, flow_tx;
5332
5333 /* only continue if link was previously down */
5334 if (netif_carrier_ok(netdev))
5335 return;
5336
5337 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5338
5339 switch (hw->mac.type) {
5340 case ixgbe_mac_82598EB: {
5341 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5342 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5343 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5344 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5345 }
5346 break;
5347 case ixgbe_mac_X540:
5348 case ixgbe_mac_82599EB: {
5349 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5350 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5351 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5352 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5353 }
5354 break;
5355 default:
5356 flow_tx = false;
5357 flow_rx = false;
5358 break;
5359 }
5360 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5361 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5362 "10 Gbps" :
5363 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5364 "1 Gbps" :
5365 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5366 "100 Mbps" :
5367 "unknown speed"))),
5368 ((flow_rx && flow_tx) ? "RX/TX" :
5369 (flow_rx ? "RX" :
5370 (flow_tx ? "TX" : "None"))));
5371
5372 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005373 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005374}
5375
5376/**
5377 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5378 * print link down message
5379 * @adapter - pointer to the adapter structure
5380 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005381static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005382{
5383 struct net_device *netdev = adapter->netdev;
5384 struct ixgbe_hw *hw = &adapter->hw;
5385
5386 adapter->link_up = false;
5387 adapter->link_speed = 0;
5388
5389 /* only continue if link was up previously */
5390 if (!netif_carrier_ok(netdev))
5391 return;
5392
5393 /* poll for SFP+ cable when link is down */
5394 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5395 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5396
5397 e_info(drv, "NIC Link is Down\n");
5398 netif_carrier_off(netdev);
5399}
5400
5401/**
5402 * ixgbe_watchdog_flush_tx - flush queues on link down
5403 * @adapter - pointer to the device adapter structure
5404 **/
5405static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5406{
5407 int i;
5408 int some_tx_pending = 0;
5409
5410 if (!netif_carrier_ok(adapter->netdev)) {
5411 for (i = 0; i < adapter->num_tx_queues; i++) {
5412 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5413 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5414 some_tx_pending = 1;
5415 break;
5416 }
5417 }
5418
5419 if (some_tx_pending) {
5420 /* We've lost link, so the controller stops DMA,
5421 * but we've got queued Tx work that's never going
5422 * to get done, so reset controller to flush Tx.
5423 * (Do the reset outside of interrupt context).
5424 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005425 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005426 }
5427 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005428}
5429
Greg Rosea985b6c32010-11-18 03:02:52 +00005430static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5431{
5432 u32 ssvpc;
5433
5434 /* Do not perform spoof check for 82598 */
5435 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5436 return;
5437
5438 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5439
5440 /*
5441 * ssvpc register is cleared on read, if zero then no
5442 * spoofed packets in the last interval.
5443 */
5444 if (!ssvpc)
5445 return;
5446
5447 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5448}
5449
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005450/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005451 * ixgbe_watchdog_subtask - check and bring link up
5452 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005453 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005454static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005455{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005456 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005457 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5458 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005459 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005460
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005461 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005462
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005463 if (adapter->link_up)
5464 ixgbe_watchdog_link_is_up(adapter);
5465 else
5466 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005467
Greg Rosea985b6c32010-11-18 03:02:52 +00005468 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005469 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005470
5471 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005472}
5473
Alexander Duyck70864002011-04-27 09:13:56 +00005474/**
5475 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5476 * @adapter - the ixgbe adapter structure
5477 **/
5478static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5479{
5480 struct ixgbe_hw *hw = &adapter->hw;
5481 s32 err;
5482
5483 /* not searching for SFP so there is nothing to do here */
5484 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5485 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5486 return;
5487
5488 /* someone else is in init, wait until next service event */
5489 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5490 return;
5491
5492 err = hw->phy.ops.identify_sfp(hw);
5493 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5494 goto sfp_out;
5495
5496 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5497 /* If no cable is present, then we need to reset
5498 * the next time we find a good cable. */
5499 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5500 }
5501
5502 /* exit on error */
5503 if (err)
5504 goto sfp_out;
5505
5506 /* exit if reset not needed */
5507 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5508 goto sfp_out;
5509
5510 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5511
5512 /*
5513 * A module may be identified correctly, but the EEPROM may not have
5514 * support for that module. setup_sfp() will fail in that case, so
5515 * we should not allow that module to load.
5516 */
5517 if (hw->mac.type == ixgbe_mac_82598EB)
5518 err = hw->phy.ops.reset(hw);
5519 else
5520 err = hw->mac.ops.setup_sfp(hw);
5521
5522 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5523 goto sfp_out;
5524
5525 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5526 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5527
5528sfp_out:
5529 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5530
5531 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5532 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5533 e_dev_err("failed to initialize because an unsupported "
5534 "SFP+ module type was detected.\n");
5535 e_dev_err("Reload the driver after installing a "
5536 "supported module.\n");
5537 unregister_netdev(adapter->netdev);
5538 }
5539}
5540
5541/**
5542 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5543 * @adapter - the ixgbe adapter structure
5544 **/
5545static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5546{
5547 struct ixgbe_hw *hw = &adapter->hw;
5548 u32 autoneg;
5549 bool negotiation;
5550
5551 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5552 return;
5553
5554 /* someone else is in init, wait until next service event */
5555 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5556 return;
5557
5558 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5559
5560 autoneg = hw->phy.autoneg_advertised;
5561 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5562 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00005563 if (hw->mac.ops.setup_link)
5564 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5565
5566 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5567 adapter->link_check_timeout = jiffies;
5568 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5569}
5570
Greg Rose83c61fa2011-09-07 05:59:35 +00005571#ifdef CONFIG_PCI_IOV
5572static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5573{
5574 int vf;
5575 struct ixgbe_hw *hw = &adapter->hw;
5576 struct net_device *netdev = adapter->netdev;
5577 u32 gpc;
5578 u32 ciaa, ciad;
5579
5580 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5581 if (gpc) /* If incrementing then no need for the check below */
5582 return;
5583 /*
5584 * Check to see if a bad DMA write target from an errant or
5585 * malicious VF has caused a PCIe error. If so then we can
5586 * issue a VFLR to the offending VF(s) and then resume without
5587 * requesting a full slot reset.
5588 */
5589
5590 for (vf = 0; vf < adapter->num_vfs; vf++) {
5591 ciaa = (vf << 16) | 0x80000000;
5592 /* 32 bit read so align, we really want status at offset 6 */
5593 ciaa |= PCI_COMMAND;
5594 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5595 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5596 ciaa &= 0x7FFFFFFF;
5597 /* disable debug mode asap after reading data */
5598 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5599 /* Get the upper 16 bits which will be the PCI status reg */
5600 ciad >>= 16;
5601 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5602 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5603 /* Issue VFLR */
5604 ciaa = (vf << 16) | 0x80000000;
5605 ciaa |= 0xA8;
5606 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5607 ciad = 0x00008000; /* VFLR */
5608 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5609 ciaa &= 0x7FFFFFFF;
5610 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5611 }
5612 }
5613}
5614
5615#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005616/**
5617 * ixgbe_service_timer - Timer Call-back
5618 * @data: pointer to adapter cast into an unsigned long
5619 **/
5620static void ixgbe_service_timer(unsigned long data)
5621{
5622 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5623 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005624 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005625
5626 /* poll faster when waiting for link */
5627 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5628 next_event_offset = HZ / 10;
5629 else
5630 next_event_offset = HZ * 2;
5631
Greg Rose83c61fa2011-09-07 05:59:35 +00005632#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005633 /*
5634 * don't bother with SR-IOV VF DMA hang check if there are
5635 * no VFs or the link is down
5636 */
5637 if (!adapter->num_vfs ||
5638 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5639 goto normal_timer_service;
5640
5641 /* If we have VFs allocated then we must check for DMA hangs */
5642 ixgbe_check_for_bad_vf(adapter);
5643 next_event_offset = HZ / 50;
5644 adapter->timer_event_accumulator++;
5645
5646 if (adapter->timer_event_accumulator >= 100)
5647 adapter->timer_event_accumulator = 0;
5648 else
5649 ready = false;
5650
5651normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005652#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005653 /* Reset the timer */
5654 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5655
Greg Rose83c61fa2011-09-07 05:59:35 +00005656 if (ready)
5657 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005658}
5659
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005660static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5661{
5662 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5663 return;
5664
5665 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5666
5667 /* If we're already down or resetting, just bail */
5668 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5669 test_bit(__IXGBE_RESETTING, &adapter->state))
5670 return;
5671
5672 ixgbe_dump(adapter);
5673 netdev_err(adapter->netdev, "Reset adapter\n");
5674 adapter->tx_timeout_count++;
5675
5676 ixgbe_reinit_locked(adapter);
5677}
5678
Alexander Duyck70864002011-04-27 09:13:56 +00005679/**
5680 * ixgbe_service_task - manages and runs subtasks
5681 * @work: pointer to work_struct containing our data
5682 **/
5683static void ixgbe_service_task(struct work_struct *work)
5684{
5685 struct ixgbe_adapter *adapter = container_of(work,
5686 struct ixgbe_adapter,
5687 service_task);
5688
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005689 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005690 ixgbe_sfp_detection_subtask(adapter);
5691 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005692 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005693 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005694 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005695 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005696
5697 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005698}
5699
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005700static int ixgbe_tso(struct ixgbe_ring *tx_ring,
5701 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005702 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00005703{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005704 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005705 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005706 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005707
Alexander Duyck897ab152011-05-27 05:31:47 +00005708 if (!skb_is_gso(skb))
5709 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005710
Alexander Duyck897ab152011-05-27 05:31:47 +00005711 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005712 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00005713 if (err)
5714 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00005715 }
5716
Alexander Duyck897ab152011-05-27 05:31:47 +00005717 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
5718 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
5719
Alexander Duyck244e27a2012-02-08 07:51:11 +00005720 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005721 struct iphdr *iph = ip_hdr(skb);
5722 iph->tot_len = 0;
5723 iph->check = 0;
5724 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5725 iph->daddr, 0,
5726 IPPROTO_TCP,
5727 0);
5728 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005729 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5730 IXGBE_TX_FLAGS_CSUM |
5731 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00005732 } else if (skb_is_gso_v6(skb)) {
5733 ipv6_hdr(skb)->payload_len = 0;
5734 tcp_hdr(skb)->check =
5735 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5736 &ipv6_hdr(skb)->daddr,
5737 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00005738 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5739 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00005740 }
5741
Alexander Duyck091a6242012-02-08 07:51:01 +00005742 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00005743 l4len = tcp_hdrlen(skb);
5744 *hdr_len = skb_transport_offset(skb) + l4len;
5745
Alexander Duyck091a6242012-02-08 07:51:01 +00005746 /* update gso size and bytecount with header size */
5747 first->gso_segs = skb_shinfo(skb)->gso_segs;
5748 first->bytecount += (first->gso_segs - 1) * *hdr_len;
5749
Alexander Duyck897ab152011-05-27 05:31:47 +00005750 /* mss_l4len_id: use 1 as index for TSO */
5751 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
5752 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
5753 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
5754
5755 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
5756 vlan_macip_lens = skb_network_header_len(skb);
5757 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005758 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00005759
5760 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005761 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00005762
5763 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00005764}
5765
Alexander Duyck244e27a2012-02-08 07:51:11 +00005766static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
5767 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07005768{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005769 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005770 u32 vlan_macip_lens = 0;
5771 u32 mss_l4len_idx = 0;
5772 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005773
Alexander Duyck897ab152011-05-27 05:31:47 +00005774 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005775 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
5776 !(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
5777 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00005778 } else {
5779 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005780 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005781 case __constant_htons(ETH_P_IP):
5782 vlan_macip_lens |= skb_network_header_len(skb);
5783 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5784 l4_hdr = ip_hdr(skb)->protocol;
5785 break;
5786 case __constant_htons(ETH_P_IPV6):
5787 vlan_macip_lens |= skb_network_header_len(skb);
5788 l4_hdr = ipv6_hdr(skb)->nexthdr;
5789 break;
5790 default:
5791 if (unlikely(net_ratelimit())) {
5792 dev_warn(tx_ring->dev,
5793 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00005794 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00005795 }
5796 break;
5797 }
Auke Kok9a799d72007-09-15 14:07:45 -07005798
Alexander Duyck897ab152011-05-27 05:31:47 +00005799 switch (l4_hdr) {
5800 case IPPROTO_TCP:
5801 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5802 mss_l4len_idx = tcp_hdrlen(skb) <<
5803 IXGBE_ADVTXD_L4LEN_SHIFT;
5804 break;
5805 case IPPROTO_SCTP:
5806 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5807 mss_l4len_idx = sizeof(struct sctphdr) <<
5808 IXGBE_ADVTXD_L4LEN_SHIFT;
5809 break;
5810 case IPPROTO_UDP:
5811 mss_l4len_idx = sizeof(struct udphdr) <<
5812 IXGBE_ADVTXD_L4LEN_SHIFT;
5813 break;
5814 default:
5815 if (unlikely(net_ratelimit())) {
5816 dev_warn(tx_ring->dev,
5817 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00005818 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00005819 }
5820 break;
5821 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00005822
5823 /* update TX checksum flag */
5824 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07005825 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005826
Alexander Duyck244e27a2012-02-08 07:51:11 +00005827 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00005828 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005829 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00005830
5831 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
5832 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07005833}
5834
Alexander Duyckd3d00232011-07-15 02:31:25 +00005835static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
5836{
5837 /* set type for advanced descriptor with frame checksum insertion */
5838 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
5839 IXGBE_ADVTXD_DCMD_IFCS |
5840 IXGBE_ADVTXD_DCMD_DEXT);
5841
5842 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00005843 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005844 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
5845
5846 /* set segmentation enable bits for TSO/FSO */
5847#ifdef IXGBE_FCOE
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005848 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
Alexander Duyckd3d00232011-07-15 02:31:25 +00005849#else
5850 if (tx_flags & IXGBE_TX_FLAGS_TSO)
5851#endif
5852 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
5853
5854 return cmd_type;
5855}
5856
Alexander Duyck729739b2012-02-08 07:51:06 +00005857static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
5858 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005859{
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005860 __le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005861
5862 /* enable L4 checksum for TSO and TX checksum offload */
5863 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
5864 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
5865
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005866 /* enble IPv4 checksum for TSO */
5867 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
5868 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005869
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005870 /* use index 1 context for TSO/FSO/FCOE */
5871#ifdef IXGBE_FCOE
5872 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
5873#else
5874 if (tx_flags & IXGBE_TX_FLAGS_TSO)
Alexander Duyckd3d00232011-07-15 02:31:25 +00005875#endif
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005876 olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);
5877
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005878 /*
5879 * Check Context must be set if Tx switch is enabled, which it
5880 * always is for case where virtual functions are running
5881 */
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005882#ifdef IXGBE_FCOE
5883 if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
5884#else
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005885 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00005886#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00005887 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
5888
Alexander Duyck729739b2012-02-08 07:51:06 +00005889 tx_desc->read.olinfo_status = olinfo_status;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005890}
5891
5892#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
5893 IXGBE_TXD_CMD_RS)
5894
5895static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00005896 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00005897 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07005898{
Alexander Duyckd3d00232011-07-15 02:31:25 +00005899 dma_addr_t dma;
Alexander Duyck729739b2012-02-08 07:51:06 +00005900 struct sk_buff *skb = first->skb;
5901 struct ixgbe_tx_buffer *tx_buffer;
5902 union ixgbe_adv_tx_desc *tx_desc;
5903 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
Alexander Duyckd3d00232011-07-15 02:31:25 +00005904 unsigned int data_len = skb->data_len;
5905 unsigned int size = skb_headlen(skb);
Alexander Duyck729739b2012-02-08 07:51:06 +00005906 unsigned int paylen = skb->len - hdr_len;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005907 u32 tx_flags = first->tx_flags;
Alexander Duyck729739b2012-02-08 07:51:06 +00005908 __le32 cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005909 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07005910
Alexander Duyck729739b2012-02-08 07:51:06 +00005911 tx_desc = IXGBE_TX_DESC(tx_ring, i);
5912
5913 ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
5914 cmd_type = ixgbe_tx_cmd_type(tx_flags);
5915
Alexander Duyckd3d00232011-07-15 02:31:25 +00005916#ifdef IXGBE_FCOE
5917 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00005918 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00005919 size -= sizeof(struct fcoe_crc_eof) - data_len;
5920 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00005921 } else {
5922 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00005923 }
Auke Kok9a799d72007-09-15 14:07:45 -07005924 }
5925
Alexander Duyckd3d00232011-07-15 02:31:25 +00005926#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00005927 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
5928 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00005929 goto dma_error;
5930
Alexander Duyck729739b2012-02-08 07:51:06 +00005931 /* record length, and DMA address */
5932 dma_unmap_len_set(first, len, size);
5933 dma_unmap_addr_set(first, dma, dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005934
Alexander Duyck729739b2012-02-08 07:51:06 +00005935 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005936
5937 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00005938 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00005939 tx_desc->read.cmd_type_len =
5940 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005941
Alexander Duyckd3d00232011-07-15 02:31:25 +00005942 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00005943 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005944 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00005945 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005946 i = 0;
5947 }
Alexander Duyck729739b2012-02-08 07:51:06 +00005948
5949 dma += IXGBE_MAX_DATA_PER_TXD;
5950 size -= IXGBE_MAX_DATA_PER_TXD;
5951
5952 tx_desc->read.buffer_addr = cpu_to_le64(dma);
5953 tx_desc->read.olinfo_status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005954 }
5955
Alexander Duyck729739b2012-02-08 07:51:06 +00005956 if (likely(!data_len))
5957 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005958
Ben Greearf43f3132012-03-06 09:42:04 +00005959 if (unlikely(skb->no_fcs))
5960 cmd_type &= ~(cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS));
Alexander Duyckd3d00232011-07-15 02:31:25 +00005961 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005962
Alexander Duyck729739b2012-02-08 07:51:06 +00005963 i++;
5964 tx_desc++;
5965 if (i == tx_ring->count) {
5966 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
5967 i = 0;
5968 }
Auke Kok9a799d72007-09-15 14:07:45 -07005969
Alexander Duyckd3d00232011-07-15 02:31:25 +00005970#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00005971 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00005972#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00005973 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00005974#endif
5975 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07005976
Alexander Duyck729739b2012-02-08 07:51:06 +00005977 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
5978 DMA_TO_DEVICE);
5979 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00005980 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07005981
Alexander Duyck729739b2012-02-08 07:51:06 +00005982 tx_buffer = &tx_ring->tx_buffer_info[i];
5983 dma_unmap_len_set(tx_buffer, len, size);
5984 dma_unmap_addr_set(tx_buffer, dma, dma);
5985
5986 tx_desc->read.buffer_addr = cpu_to_le64(dma);
5987 tx_desc->read.olinfo_status = 0;
5988
5989 frag++;
Auke Kok9a799d72007-09-15 14:07:45 -07005990 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00005991
Alexander Duyck729739b2012-02-08 07:51:06 +00005992 /* write last descriptor with RS and EOP bits */
5993 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
5994 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00005995
Alexander Duyck091a6242012-02-08 07:51:01 +00005996 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00005997
Alexander Duyckd3d00232011-07-15 02:31:25 +00005998 /* set the timestamp */
5999 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006000
6001 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006002 * Force memory writes to complete before letting h/w know there
6003 * are new descriptors to fetch. (Only applicable for weak-ordered
6004 * memory model archs, such as IA-64).
6005 *
6006 * We also need this memory barrier to make certain all of the
6007 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006008 */
6009 wmb();
6010
Alexander Duyckd3d00232011-07-15 02:31:25 +00006011 /* set next_to_watch value indicating a packet is present */
6012 first->next_to_watch = tx_desc;
6013
Alexander Duyck729739b2012-02-08 07:51:06 +00006014 i++;
6015 if (i == tx_ring->count)
6016 i = 0;
6017
6018 tx_ring->next_to_use = i;
6019
Alexander Duyckd3d00232011-07-15 02:31:25 +00006020 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006021 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006022
6023 return;
6024dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006025 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006026
6027 /* clear dma mappings for failed tx_buffer_info map */
6028 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006029 tx_buffer = &tx_ring->tx_buffer_info[i];
6030 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6031 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006032 break;
6033 if (i == 0)
6034 i = tx_ring->count;
6035 i--;
6036 }
6037
Alexander Duyckd3d00232011-07-15 02:31:25 +00006038 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006039}
6040
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006041static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006042 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006043{
Alexander Duyck69830522011-01-06 14:29:58 +00006044 struct ixgbe_q_vector *q_vector = ring->q_vector;
6045 union ixgbe_atr_hash_dword input = { .dword = 0 };
6046 union ixgbe_atr_hash_dword common = { .dword = 0 };
6047 union {
6048 unsigned char *network;
6049 struct iphdr *ipv4;
6050 struct ipv6hdr *ipv6;
6051 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006052 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006053 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006054
Alexander Duyck69830522011-01-06 14:29:58 +00006055 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6056 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006057 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006058
Alexander Duyck69830522011-01-06 14:29:58 +00006059 /* do nothing if sampling is disabled */
6060 if (!ring->atr_sample_rate)
6061 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006062
Alexander Duyck69830522011-01-06 14:29:58 +00006063 ring->atr_count++;
6064
6065 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006066 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006067
6068 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006069 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006070 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006071 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006072 hdr.ipv4->protocol != IPPROTO_TCP))
6073 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006074
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006075 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006076
Alexander Duyck66f32a82011-06-29 05:43:22 +00006077 /* skip this packet since it is invalid or the socket is closing */
6078 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006079 return;
6080
6081 /* sample on all syn packets or once every atr sample count */
6082 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6083 return;
6084
6085 /* reset sample count */
6086 ring->atr_count = 0;
6087
Alexander Duyck244e27a2012-02-08 07:51:11 +00006088 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006089
6090 /*
6091 * src and dst are inverted, think how the receiver sees them
6092 *
6093 * The input is broken into two sections, a non-compressed section
6094 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6095 * is XORed together and stored in the compressed dword.
6096 */
6097 input.formatted.vlan_id = vlan_id;
6098
6099 /*
6100 * since src port and flex bytes occupy the same word XOR them together
6101 * and write the value to source port portion of compressed dword
6102 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006103 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006104 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6105 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006106 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006107 common.port.dst ^= th->source;
6108
Alexander Duyck244e27a2012-02-08 07:51:11 +00006109 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006110 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6111 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6112 } else {
6113 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6114 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6115 hdr.ipv6->saddr.s6_addr32[1] ^
6116 hdr.ipv6->saddr.s6_addr32[2] ^
6117 hdr.ipv6->saddr.s6_addr32[3] ^
6118 hdr.ipv6->daddr.s6_addr32[0] ^
6119 hdr.ipv6->daddr.s6_addr32[1] ^
6120 hdr.ipv6->daddr.s6_addr32[2] ^
6121 hdr.ipv6->daddr.s6_addr32[3];
6122 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006123
6124 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006125 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6126 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006127}
6128
Alexander Duyck63544e92011-05-27 05:31:42 +00006129static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006130{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006131 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006132 /* Herbert's original patch had:
6133 * smp_mb__after_netif_stop_queue();
6134 * but since that doesn't exist yet, just open code it. */
6135 smp_mb();
6136
6137 /* We need to check again in a case another CPU has just
6138 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006139 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006140 return -EBUSY;
6141
6142 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006143 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006144 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006145 return 0;
6146}
6147
Alexander Duyck82d4e462011-06-11 01:44:58 +00006148static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006149{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006150 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006151 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006152 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006153}
6154
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006155static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6156{
6157 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006158 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6159 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006160#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006161 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006162
John Fastabende5b64632011-03-08 03:44:52 +00006163 if (((protocol == htons(ETH_P_FCOE)) ||
6164 (protocol == htons(ETH_P_FIP))) &&
6165 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6166 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6167 txq += adapter->ring_feature[RING_F_FCOE].mask;
6168 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006169 }
6170#endif
6171
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006172 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6173 while (unlikely(txq >= dev->real_num_tx_queues))
6174 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006175 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006176 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006177
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006178 return skb_tx_hash(dev, skb);
6179}
6180
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006181netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006182 struct ixgbe_adapter *adapter,
6183 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006184{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006185 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006186 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006187 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006188#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6189 unsigned short f;
6190#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006191 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006192 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006193 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006194
Alexander Duycka535c302011-05-27 05:31:52 +00006195 /*
6196 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006197 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006198 * + 2 desc gap to keep tail from touching head,
6199 * + 1 desc for context descriptor,
6200 * otherwise try next time
6201 */
6202#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6203 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6204 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6205#else
6206 count += skb_shinfo(skb)->nr_frags;
6207#endif
6208 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6209 tx_ring->tx_stats.tx_busy++;
6210 return NETDEV_TX_BUSY;
6211 }
6212
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006213 /* record the location of the first descriptor for this packet */
6214 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6215 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006216 first->bytecount = skb->len;
6217 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006218
Alexander Duyck66f32a82011-06-29 05:43:22 +00006219 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006220 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006221 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6222 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6223 /* else if it is a SW VLAN check the next protocol and store the tag */
6224 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6225 struct vlan_hdr *vhdr, _vhdr;
6226 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6227 if (!vhdr)
6228 goto out_drop;
6229
6230 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006231 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6232 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006233 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006234 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006235
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006236#ifdef CONFIG_PCI_IOV
6237 /*
6238 * Use the l2switch_enable flag - would be false if the DMA
6239 * Tx switch had been disabled.
6240 */
6241 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6242 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6243
6244#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006245 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006246 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006247 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6248 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006249 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006250 tx_flags |= (skb->priority & 0x7) <<
6251 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006252 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6253 struct vlan_ethhdr *vhdr;
6254 if (skb_header_cloned(skb) &&
6255 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6256 goto out_drop;
6257 vhdr = (struct vlan_ethhdr *)skb->data;
6258 vhdr->h_vlan_TCI = htons(tx_flags >>
6259 IXGBE_TX_FLAGS_VLAN_SHIFT);
6260 } else {
6261 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6262 }
6263 }
Alexander Duycka535c302011-05-27 05:31:52 +00006264
Alexander Duyck244e27a2012-02-08 07:51:11 +00006265 /* record initial flags and protocol */
6266 first->tx_flags = tx_flags;
6267 first->protocol = protocol;
6268
Yi Zoueacd73f2009-05-13 13:11:06 +00006269#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006270 /* setup tx offload for FCoE */
6271 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6272 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006273 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006274 if (tso < 0)
6275 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006276
Alexander Duyck66f32a82011-06-29 05:43:22 +00006277 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006278 }
Auke Kok9a799d72007-09-15 14:07:45 -07006279
Auke Kok9a799d72007-09-15 14:07:45 -07006280#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006281 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006282 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006283 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006284 else if (!tso)
6285 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006286
6287 /* add the ATR filter if ATR is on */
6288 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006289 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006290
6291#ifdef IXGBE_FCOE
6292xmit_fcoe:
6293#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006294 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006295
6296 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006297
6298 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006299
6300out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006301 dev_kfree_skb_any(first->skb);
6302 first->skb = NULL;
6303
Alexander Duyck897ab152011-05-27 05:31:47 +00006304 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006305}
6306
Alexander Duycka50c29d2012-02-08 07:50:40 +00006307static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6308 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006309{
6310 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006311 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006312
Alexander Duycka50c29d2012-02-08 07:50:40 +00006313 if (skb->len <= 0) {
6314 dev_kfree_skb_any(skb);
6315 return NETDEV_TX_OK;
6316 }
6317
6318 /*
6319 * The minimum packet size for olinfo paylen is 17 so pad the skb
6320 * in order to meet this minimum size requirement.
6321 */
6322 if (skb->len < 17) {
6323 if (skb_padto(skb, 17))
6324 return NETDEV_TX_OK;
6325 skb->len = 17;
6326 }
6327
Auke Kok9a799d72007-09-15 14:07:45 -07006328 tx_ring = adapter->tx_ring[skb->queue_mapping];
6329 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6330}
6331
6332/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006333 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006334 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006335 * @p: pointer to an address structure
6336 *
Auke Kok9a799d72007-09-15 14:07:45 -07006337 * Returns 0 on success, negative on failure
6338 **/
6339static int ixgbe_set_mac(struct net_device *netdev, void *p)
6340{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006341 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6342 struct ixgbe_hw *hw = &adapter->hw;
6343 struct sockaddr *addr = p;
6344
6345 if (!is_valid_ether_addr(addr->sa_data))
6346 return -EADDRNOTAVAIL;
6347
6348 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6349 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6350
6351 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6352 IXGBE_RAH_AV);
6353
6354 return 0;
6355}
6356
6357static int
6358ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6359{
6360 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6361 struct ixgbe_hw *hw = &adapter->hw;
6362 u16 value;
6363 int rc;
6364
6365 if (prtad != hw->phy.mdio.prtad)
6366 return -EINVAL;
6367 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6368 if (!rc)
6369 rc = value;
6370 return rc;
6371}
6372
6373static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6374 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006375{
6376 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00006377 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006378
6379 if (prtad != hw->phy.mdio.prtad)
6380 return -EINVAL;
6381 return hw->phy.ops.write_reg(hw, addr, devad, value);
6382}
6383
6384static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6385{
6386 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6387
6388 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6389}
6390
6391/**
6392 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6393 * netdev->dev_addrs
6394 * @netdev: network interface device structure
6395 *
6396 * Returns non-zero on failure
6397 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00006398static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006399{
6400 int err = 0;
6401 struct ixgbe_adapter *adapter = netdev_priv(dev);
6402 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6403
6404 if (is_valid_ether_addr(mac->san_addr)) {
6405 rtnl_lock();
6406 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6407 rtnl_unlock();
6408 }
6409 return err;
6410}
6411
6412/**
6413 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6414 * netdev->dev_addrs
6415 * @netdev: network interface device structure
6416 *
Auke Kok9a799d72007-09-15 14:07:45 -07006417 * Returns non-zero on failure
6418 **/
6419static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6420{
6421 int err = 0;
6422 struct ixgbe_adapter *adapter = netdev_priv(dev);
6423 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6424
6425 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006426 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07006427 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006428 rtnl_unlock();
6429 }
6430 return err;
6431}
Auke Kok9a799d72007-09-15 14:07:45 -07006432
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006433#ifdef CONFIG_NET_POLL_CONTROLLER
6434/*
6435 * Polling 'interrupt' - used by things like netconsole to send skbs
6436 * without having to re-enable interrupts. It's not called while
6437 * the interrupt routine is executing.
6438 */
6439static void ixgbe_netpoll(struct net_device *netdev)
6440{
6441 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006442 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006443
6444 /* if interface is down do nothing */
6445 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006446 return;
6447
6448 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08006449 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006450 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00006451 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006452 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00006453 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006454 }
6455 } else {
6456 ixgbe_intr(adapter->pdev->irq, netdev);
6457 }
6458 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
6459}
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006460
Alexander Duyck581330b2012-02-08 07:51:47 +00006461#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006462static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6463 struct rtnl_link_stats64 *stats)
6464{
6465 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6466 int i;
6467
Eric Dumazet1a515022010-11-16 19:26:42 -08006468 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006469 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006470 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006471 u64 bytes, packets;
6472 unsigned int start;
6473
Eric Dumazet1a515022010-11-16 19:26:42 -08006474 if (ring) {
6475 do {
6476 start = u64_stats_fetch_begin_bh(&ring->syncp);
6477 packets = ring->stats.packets;
6478 bytes = ring->stats.bytes;
6479 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6480 stats->rx_packets += packets;
6481 stats->rx_bytes += bytes;
6482 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006483 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006484
6485 for (i = 0; i < adapter->num_tx_queues; i++) {
6486 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6487 u64 bytes, packets;
6488 unsigned int start;
6489
6490 if (ring) {
6491 do {
6492 start = u64_stats_fetch_begin_bh(&ring->syncp);
6493 packets = ring->stats.packets;
6494 bytes = ring->stats.bytes;
6495 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6496 stats->tx_packets += packets;
6497 stats->tx_bytes += bytes;
6498 }
6499 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006500 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006501 /* following stats updated by ixgbe_watchdog_task() */
6502 stats->multicast = netdev->stats.multicast;
6503 stats->rx_errors = netdev->stats.rx_errors;
6504 stats->rx_length_errors = netdev->stats.rx_length_errors;
6505 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6506 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6507 return stats;
6508}
6509
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006510#ifdef CONFIG_IXGBE_DCB
John Fastabend8b1c0b22011-05-03 02:26:48 +00006511/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6512 * #adapter: pointer to ixgbe_adapter
6513 * @tc: number of traffic classes currently enabled
6514 *
6515 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6516 * 802.1Q priority maps to a packet buffer that exists.
6517 */
6518static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6519{
6520 struct ixgbe_hw *hw = &adapter->hw;
6521 u32 reg, rsave;
6522 int i;
6523
6524 /* 82598 have a static priority to TC mapping that can not
6525 * be changed so no validation is needed.
6526 */
6527 if (hw->mac.type == ixgbe_mac_82598EB)
6528 return;
6529
6530 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6531 rsave = reg;
6532
6533 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6534 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6535
6536 /* If up2tc is out of bounds default to zero */
6537 if (up2tc > tc)
6538 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6539 }
6540
6541 if (reg != rsave)
6542 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6543
6544 return;
6545}
6546
John Fastabend8b1c0b22011-05-03 02:26:48 +00006547/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
6548 * classes.
6549 *
6550 * @netdev: net device to configure
6551 * @tc: number of traffic classes to enable
6552 */
6553int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6554{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006555 struct ixgbe_adapter *adapter = netdev_priv(dev);
6556 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006557
John Fastabende7589ea2011-07-18 22:38:36 +00006558 /* Multiple traffic classes requires multiple queues */
6559 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6560 e_err(drv, "Enable failed, needs MSI-X\n");
6561 return -EINVAL;
6562 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00006563
6564 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006565 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006566 (hw->mac.type == ixgbe_mac_82598EB &&
6567 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006568 return -EINVAL;
6569
6570 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006571 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006572 * hardware is not flexible enough to do this dynamically.
6573 */
6574 if (netif_running(dev))
6575 ixgbe_close(dev);
6576 ixgbe_clear_interrupt_scheme(adapter);
6577
John Fastabende7589ea2011-07-18 22:38:36 +00006578 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006579 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00006580 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006581 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
6582 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6583
6584 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6585 adapter->hw.fc.requested_mode = ixgbe_fc_none;
6586 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006587 netdev_reset_tc(dev);
John Fastabende7589ea2011-07-18 22:38:36 +00006588 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6589
6590 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
6591 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6592
6593 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6594 adapter->dcb_cfg.pfc_mode_enable = false;
6595 }
6596
John Fastabend8b1c0b22011-05-03 02:26:48 +00006597 ixgbe_init_interrupt_scheme(adapter);
6598 ixgbe_validate_rtr(adapter, tc);
6599 if (netif_running(dev))
6600 ixgbe_open(dev);
6601
6602 return 0;
6603}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006604
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006605#endif /* CONFIG_IXGBE_DCB */
Don Skidmore082757a2011-07-21 05:55:00 +00006606void ixgbe_do_reset(struct net_device *netdev)
6607{
6608 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6609
6610 if (netif_running(netdev))
6611 ixgbe_reinit_locked(adapter);
6612 else
6613 ixgbe_reset(adapter);
6614}
6615
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006616static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006617 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006618{
6619 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6620
6621#ifdef CONFIG_DCB
6622 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
Alexander Duyck567d2de2012-02-11 07:18:57 +00006623 features &= ~NETIF_F_HW_VLAN_RX;
Don Skidmore082757a2011-07-21 05:55:00 +00006624#endif
6625
6626 /* return error if RXHASH is being enabled when RSS is not supported */
6627 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
Alexander Duyck567d2de2012-02-11 07:18:57 +00006628 features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00006629
6630 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006631 if (!(features & NETIF_F_RXCSUM))
6632 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00006633
Alexander Duyck567d2de2012-02-11 07:18:57 +00006634 /* Turn off LRO if not RSC capable */
6635 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
6636 features &= ~NETIF_F_LRO;
6637
Don Skidmore082757a2011-07-21 05:55:00 +00006638
Alexander Duyck567d2de2012-02-11 07:18:57 +00006639 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00006640}
6641
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006642static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006643 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006644{
6645 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00006646 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00006647 bool need_reset = false;
6648
Don Skidmore082757a2011-07-21 05:55:00 +00006649 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006650 if (!(features & NETIF_F_LRO)) {
6651 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00006652 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006653 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
6654 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
6655 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6656 if (adapter->rx_itr_setting == 1 ||
6657 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
6658 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
6659 need_reset = true;
6660 } else if ((changed ^ features) & NETIF_F_LRO) {
6661 e_info(probe, "rx-usecs set too low, "
6662 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00006663 }
6664 }
6665
6666 /*
6667 * Check if Flow Director n-tuple support was enabled or disabled. If
6668 * the state changed, we need to reset.
6669 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006670 if (!(features & NETIF_F_NTUPLE)) {
6671 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
6672 /* turn off Flow Director, set ATR and reset */
6673 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
6674 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
6675 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
Don Skidmore082757a2011-07-21 05:55:00 +00006676 need_reset = true;
6677 }
Don Skidmore082757a2011-07-21 05:55:00 +00006678 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006679 } else if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
6680 /* turn off ATR, enable perfect filters and reset */
6681 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6682 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Don Skidmore082757a2011-07-21 05:55:00 +00006683 need_reset = true;
6684 }
6685
Ben Greear3f2d1c02012-03-08 08:28:41 +00006686 if (changed & NETIF_F_RXALL)
6687 need_reset = true;
6688
Alexander Duyck567d2de2012-02-11 07:18:57 +00006689 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00006690 if (need_reset)
6691 ixgbe_do_reset(netdev);
6692
6693 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00006694}
6695
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006696static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00006697 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006698 .ndo_stop = ixgbe_close,
6699 .ndo_start_xmit = ixgbe_xmit_frame,
6700 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00006701 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006702 .ndo_validate_addr = eth_validate_addr,
6703 .ndo_set_mac_address = ixgbe_set_mac,
6704 .ndo_change_mtu = ixgbe_change_mtu,
6705 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006706 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
6707 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00006708 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00006709 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
6710 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
6711 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00006712 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00006713 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00006714 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006715#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00006716 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006717#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006718#ifdef CONFIG_NET_POLL_CONTROLLER
6719 .ndo_poll_controller = ixgbe_netpoll,
6720#endif
Yi Zou332d4a72009-05-13 13:11:53 +00006721#ifdef IXGBE_FCOE
6722 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00006723 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00006724 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00006725 .ndo_fcoe_enable = ixgbe_fcoe_enable,
6726 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00006727 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00006728 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00006729#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00006730 .ndo_set_features = ixgbe_set_features,
6731 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006732};
6733
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006734static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006735 const struct ixgbe_info *ii)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006736{
6737#ifdef CONFIG_PCI_IOV
6738 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006739
Greg Rosec6bda302011-08-24 02:37:55 +00006740 if (hw->mac.type == ixgbe_mac_82598EB)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006741 return;
6742
6743 /* The 82599 supports up to 64 VFs per physical function
6744 * but this implementation limits allocation to 63 so that
6745 * basic networking resources are still available to the
6746 * physical function
6747 */
6748 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
Greg Rosec6bda302011-08-24 02:37:55 +00006749 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006750#endif /* CONFIG_PCI_IOV */
6751}
6752
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006753/**
Auke Kok9a799d72007-09-15 14:07:45 -07006754 * ixgbe_probe - Device Initialization Routine
6755 * @pdev: PCI device information struct
6756 * @ent: entry in ixgbe_pci_tbl
6757 *
6758 * Returns 0 on success, negative on failure
6759 *
6760 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
6761 * The OS initialization, configuring of the adapter private structure,
6762 * and a hardware reset occur.
6763 **/
6764static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006765 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07006766{
6767 struct net_device *netdev;
6768 struct ixgbe_adapter *adapter = NULL;
6769 struct ixgbe_hw *hw;
6770 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07006771 static int cards_found;
6772 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00006773 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00006774 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00006775#ifdef IXGBE_FCOE
6776 u16 device_caps;
6777#endif
Don Skidmore289700db2010-12-03 03:32:58 +00006778 u32 eec;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00006779 u16 wol_cap;
Auke Kok9a799d72007-09-15 14:07:45 -07006780
Andy Gospodarekbded64a2010-07-21 06:40:31 +00006781 /* Catch broken hardware that put the wrong VF device ID in
6782 * the PCIe SR-IOV capability.
6783 */
6784 if (pdev->is_virtfn) {
6785 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
6786 pci_name(pdev), pdev->vendor, pdev->device);
6787 return -EINVAL;
6788 }
6789
gouji-new9ce77662009-05-06 10:44:45 +00006790 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006791 if (err)
6792 return err;
6793
Nick Nunley1b507732010-04-27 13:10:27 +00006794 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
6795 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07006796 pci_using_dac = 1;
6797 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00006798 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006799 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00006800 err = dma_set_coherent_mask(&pdev->dev,
6801 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07006802 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006803 dev_err(&pdev->dev,
6804 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006805 goto err_dma;
6806 }
6807 }
6808 pci_using_dac = 0;
6809 }
6810
gouji-new9ce77662009-05-06 10:44:45 +00006811 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00006812 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07006813 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00006814 dev_err(&pdev->dev,
6815 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07006816 goto err_pci_reg;
6817 }
6818
Frans Pop19d5afd2009-10-02 10:04:12 -07006819 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08006820
Auke Kok9a799d72007-09-15 14:07:45 -07006821 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07006822 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006823
John Fastabende901acd2011-04-26 07:26:08 +00006824#ifdef CONFIG_IXGBE_DCB
6825 indices *= MAX_TRAFFIC_CLASS;
6826#endif
6827
John Fastabendc85a2612010-02-25 23:15:21 +00006828 if (ii->mac == ixgbe_mac_82598EB)
6829 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
6830 else
6831 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
6832
John Fastabende901acd2011-04-26 07:26:08 +00006833#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00006834 indices += min_t(unsigned int, num_possible_cpus(),
6835 IXGBE_MAX_FCOE_INDICES);
6836#endif
John Fastabendc85a2612010-02-25 23:15:21 +00006837 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07006838 if (!netdev) {
6839 err = -ENOMEM;
6840 goto err_alloc_etherdev;
6841 }
6842
Auke Kok9a799d72007-09-15 14:07:45 -07006843 SET_NETDEV_DEV(netdev, &pdev->dev);
6844
Auke Kok9a799d72007-09-15 14:07:45 -07006845 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08006846 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006847
6848 adapter->netdev = netdev;
6849 adapter->pdev = pdev;
6850 hw = &adapter->hw;
6851 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00006852 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07006853
Jeff Kirsher05857982008-09-11 19:57:00 -07006854 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00006855 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07006856 if (!hw->hw_addr) {
6857 err = -EIO;
6858 goto err_ioremap;
6859 }
6860
6861 for (i = 1; i <= 5; i++) {
6862 if (pci_resource_len(pdev, i) == 0)
6863 continue;
6864 }
6865
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006866 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07006867 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006868 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00006869 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07006870
Auke Kok9a799d72007-09-15 14:07:45 -07006871 adapter->bd_number = cards_found;
6872
Auke Kok9a799d72007-09-15 14:07:45 -07006873 /* Setup hw api */
6874 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08006875 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07006876
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006877 /* EEPROM */
6878 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
6879 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
6880 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
6881 if (!(eec & (1 << 8)))
6882 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
6883
6884 /* PHY */
6885 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08006886 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00006887 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
6888 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
6889 hw->phy.mdio.mmds = 0;
6890 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
6891 hw->phy.mdio.dev = netdev;
6892 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
6893 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08006894
Don Skidmore8ca783a2009-05-26 20:40:47 -07006895 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07006896
6897 /* setup the private structure */
6898 err = ixgbe_sw_init(adapter);
6899 if (err)
6900 goto err_sw_init;
6901
Don Skidmoree86bff02010-02-11 04:14:08 +00006902 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08006903 switch (adapter->hw.mac.type) {
6904 case ixgbe_mac_82599EB:
6905 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00006906 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08006907 break;
6908 default:
6909 break;
6910 }
Don Skidmoree86bff02010-02-11 04:14:08 +00006911
Don Skidmorebf069c92009-05-07 10:39:54 +00006912 /*
6913 * If there is a fan on this device and it has failed log the
6914 * failure.
6915 */
6916 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
6917 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
6918 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00006919 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00006920 }
6921
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00006922 if (allow_unsupported_sfp)
6923 hw->allow_unsupported_sfp = allow_unsupported_sfp;
6924
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006925 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006926 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006927 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07006928 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07006929 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
6930 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07006931 err = 0;
6932 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00006933 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00006934 "module type was detected.\n");
6935 e_dev_err("Reload the driver after installing a supported "
6936 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00006937 goto err_sw_init;
6938 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006939 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07006940 goto err_sw_init;
6941 }
6942
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006943 ixgbe_probe_vf(adapter, ii);
6944
Emil Tantilov396e7992010-07-01 20:05:12 +00006945 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00006946 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00006947 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00006948 NETIF_F_HW_VLAN_TX |
6949 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00006950 NETIF_F_HW_VLAN_FILTER |
6951 NETIF_F_TSO |
6952 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00006953 NETIF_F_RXHASH |
6954 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006955
Don Skidmore082757a2011-07-21 05:55:00 +00006956 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006957
Don Skidmore58be7662011-04-12 09:42:11 +00006958 switch (adapter->hw.mac.type) {
6959 case ixgbe_mac_82599EB:
6960 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006961 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00006962 netdev->hw_features |= NETIF_F_SCTP_CSUM |
6963 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00006964 break;
6965 default:
6966 break;
6967 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00006968
Ben Greear3f2d1c02012-03-08 08:28:41 +00006969 netdev->hw_features |= NETIF_F_RXALL;
6970
Jeff Kirsherad31c402008-06-05 04:05:30 -07006971 netdev->vlan_features |= NETIF_F_TSO;
6972 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07006973 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00006974 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07006975 netdev->vlan_features |= NETIF_F_SG;
6976
Jiri Pirko01789342011-08-16 06:29:00 +00006977 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00006978 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00006979
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006980 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6981 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
6982 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006983
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08006984#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08006985 netdev->dcbnl_ops = &dcbnl_ops;
6986#endif
6987
Yi Zoueacd73f2009-05-13 13:11:06 +00006988#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00006989 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00006990 if (hw->mac.ops.get_device_caps) {
6991 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00006992 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
6993 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00006994 }
6995 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00006996 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
6997 netdev->vlan_features |= NETIF_F_FCOE_CRC;
6998 netdev->vlan_features |= NETIF_F_FSO;
6999 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7000 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007001#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007002 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007003 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007004 netdev->vlan_features |= NETIF_F_HIGHDMA;
7005 }
Auke Kok9a799d72007-09-15 14:07:45 -07007006
Don Skidmore082757a2011-07-21 05:55:00 +00007007 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7008 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007009 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007010 netdev->features |= NETIF_F_LRO;
7011
Auke Kok9a799d72007-09-15 14:07:45 -07007012 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007013 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007014 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007015 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007016 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007017 }
7018
7019 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7020 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7021
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007022 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007023 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007024 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007025 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007026 }
7027
Alexander Duyck70864002011-04-27 09:13:56 +00007028 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007029 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007030
Alexander Duyck70864002011-04-27 09:13:56 +00007031 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7032 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007033
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007034 err = ixgbe_init_interrupt_scheme(adapter);
7035 if (err)
7036 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007037
Don Skidmore082757a2011-07-21 05:55:00 +00007038 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7039 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007040 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007041 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007042
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007043 /* WOL not supported for all but the following */
7044 adapter->wol = 0;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007045 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007046 case IXGBE_DEV_ID_82599_SFP:
Don Skidmore0e22d042011-12-10 06:49:43 +00007047 /* Only these subdevice supports WOL */
7048 switch (pdev->subsystem_device) {
7049 case IXGBE_SUBDEV_ID_82599_560FLR:
7050 /* only support first port */
7051 if (hw->bus.func != 0)
7052 break;
7053 case IXGBE_SUBDEV_ID_82599_SFP:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007054 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0e22d042011-12-10 06:49:43 +00007055 break;
7056 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00007057 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007058 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7059 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007060 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007061 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007062 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007063 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007064 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007065 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007066 case IXGBE_DEV_ID_X540T:
7067 /* Check eeprom to see if it is enabled */
7068 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7069 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7070
7071 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7072 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7073 (hw->bus.func == 0)))
7074 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007075 break;
7076 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007077 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7078
Emil Tantilov15e52092011-09-29 05:01:29 +00007079 /* save off EEPROM version number */
7080 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7081 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7082
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007083 /* pick up the PCI bus settings for reporting later */
7084 hw->mac.ops.get_bus_info(hw);
7085
Auke Kok9a799d72007-09-15 14:07:45 -07007086 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007087 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007088 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7089 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007090 "Unknown"),
7091 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7092 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7093 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7094 "Unknown"),
7095 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007096
7097 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7098 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007099 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007100 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007101 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007102 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007103 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007104 else
Don Skidmore289700db2010-12-03 03:32:58 +00007105 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7106 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007107
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007108 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007109 e_dev_warn("PCI-Express bandwidth available for this card is "
7110 "not sufficient for optimal performance.\n");
7111 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7112 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007113 }
7114
Auke Kok9a799d72007-09-15 14:07:45 -07007115 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007116 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007117 if (err == IXGBE_ERR_EEPROM_VERSION) {
7118 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007119 e_dev_warn("This device is a pre-production adapter/LOM. "
7120 "Please be aware there may be issues associated "
7121 "with your hardware. If you are experiencing "
7122 "problems please contact your Intel or hardware "
7123 "representative who provided you with this "
7124 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007125 }
Auke Kok9a799d72007-09-15 14:07:45 -07007126 strcpy(netdev->name, "eth%d");
7127 err = register_netdev(netdev);
7128 if (err)
7129 goto err_register;
7130
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007131 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7132 if (hw->mac.ops.disable_tx_laser &&
7133 ((hw->phy.multispeed_fiber) ||
7134 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7135 (hw->mac.type == ixgbe_mac_82599EB))))
7136 hw->mac.ops.disable_tx_laser(hw);
7137
Jesse Brandeburg54386462009-04-17 20:44:27 +00007138 /* carrier off reporting is important to ethtool even BEFORE open */
7139 netif_carrier_off(netdev);
7140
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007141#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007142 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007143 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007144 ixgbe_setup_dca(adapter);
7145 }
7146#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007147 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007148 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007149 for (i = 0; i < adapter->num_vfs; i++)
7150 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7151 }
7152
Jacob Keller2466dd92011-09-08 03:50:54 +00007153 /* firmware requires driver version to be 0xFFFFFFFF
7154 * since os does not support feature
7155 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007156 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007157 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7158 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007159
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007160 /* add san mac addr to netdev */
7161 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007162
Neerav Parikhea818752012-01-04 20:23:40 +00007163 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007164 cards_found++;
7165 return 0;
7166
7167err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007168 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007169 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007170err_sw_init:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007171 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7172 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007173 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007174 iounmap(hw->hw_addr);
7175err_ioremap:
7176 free_netdev(netdev);
7177err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007178 pci_release_selected_regions(pdev,
7179 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007180err_pci_reg:
7181err_dma:
7182 pci_disable_device(pdev);
7183 return err;
7184}
7185
7186/**
7187 * ixgbe_remove - Device Removal Routine
7188 * @pdev: PCI device information struct
7189 *
7190 * ixgbe_remove is called by the PCI subsystem to alert the driver
7191 * that it should release a PCI device. The could be caused by a
7192 * Hot-Plug event, or because the driver is going to be removed from
7193 * memory.
7194 **/
7195static void __devexit ixgbe_remove(struct pci_dev *pdev)
7196{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007197 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7198 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007199
7200 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007201 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007202
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007203#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007204 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7205 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7206 dca_remove_requester(&pdev->dev);
7207 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7208 }
7209
7210#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007211#ifdef IXGBE_FCOE
7212 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7213 ixgbe_cleanup_fcoe(adapter);
7214
7215#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007216
7217 /* remove the added san mac */
7218 ixgbe_del_sanmac_netdev(netdev);
7219
Donald Skidmorec4900be2008-11-20 21:11:42 -08007220 if (netdev->reg_state == NETREG_REGISTERED)
7221 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007222
Greg Rosec6bda302011-08-24 02:37:55 +00007223 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7224 if (!(ixgbe_check_vf_assignment(adapter)))
7225 ixgbe_disable_sriov(adapter);
7226 else
7227 e_dev_warn("Unloading driver while VFs are assigned "
7228 "- VFs will not be deallocated\n");
7229 }
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007230
Alexander Duyck7a921c92009-05-06 10:43:28 +00007231 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007232
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007233 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007234
7235 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007236 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007237 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007238
Emil Tantilov849c4542010-06-03 16:53:41 +00007239 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007240
Auke Kok9a799d72007-09-15 14:07:45 -07007241 free_netdev(netdev);
7242
Frans Pop19d5afd2009-10-02 10:04:12 -07007243 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007244
Auke Kok9a799d72007-09-15 14:07:45 -07007245 pci_disable_device(pdev);
7246}
7247
7248/**
7249 * ixgbe_io_error_detected - called when PCI error is detected
7250 * @pdev: Pointer to PCI device
7251 * @state: The current pci connection state
7252 *
7253 * This function is called after a PCI bus error affecting
7254 * this device has been detected.
7255 */
7256static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007257 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007258{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007259 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7260 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007261
Greg Rose83c61fa2011-09-07 05:59:35 +00007262#ifdef CONFIG_PCI_IOV
7263 struct pci_dev *bdev, *vfdev;
7264 u32 dw0, dw1, dw2, dw3;
7265 int vf, pos;
7266 u16 req_id, pf_func;
7267
7268 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7269 adapter->num_vfs == 0)
7270 goto skip_bad_vf_detection;
7271
7272 bdev = pdev->bus->self;
7273 while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
7274 bdev = bdev->bus->self;
7275
7276 if (!bdev)
7277 goto skip_bad_vf_detection;
7278
7279 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7280 if (!pos)
7281 goto skip_bad_vf_detection;
7282
7283 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7284 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7285 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7286 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7287
7288 req_id = dw1 >> 16;
7289 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7290 if (!(req_id & 0x0080))
7291 goto skip_bad_vf_detection;
7292
7293 pf_func = req_id & 0x01;
7294 if ((pf_func & 1) == (pdev->devfn & 1)) {
7295 unsigned int device_id;
7296
7297 vf = (req_id & 0x7F) >> 1;
7298 e_dev_err("VF %d has caused a PCIe error\n", vf);
7299 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7300 "%8.8x\tdw3: %8.8x\n",
7301 dw0, dw1, dw2, dw3);
7302 switch (adapter->hw.mac.type) {
7303 case ixgbe_mac_82599EB:
7304 device_id = IXGBE_82599_VF_DEVICE_ID;
7305 break;
7306 case ixgbe_mac_X540:
7307 device_id = IXGBE_X540_VF_DEVICE_ID;
7308 break;
7309 default:
7310 device_id = 0;
7311 break;
7312 }
7313
7314 /* Find the pci device of the offending VF */
7315 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
7316 while (vfdev) {
7317 if (vfdev->devfn == (req_id & 0xFF))
7318 break;
7319 vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
7320 device_id, vfdev);
7321 }
7322 /*
7323 * There's a slim chance the VF could have been hot plugged,
7324 * so if it is no longer present we don't need to issue the
7325 * VFLR. Just clean up the AER in that case.
7326 */
7327 if (vfdev) {
7328 e_dev_err("Issuing VFLR to VF %d\n", vf);
7329 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
7330 }
7331
7332 pci_cleanup_aer_uncorrect_error_status(pdev);
7333 }
7334
7335 /*
7336 * Even though the error may have occurred on the other port
7337 * we still need to increment the vf error reference count for
7338 * both ports because the I/O resume function will be called
7339 * for both of them.
7340 */
7341 adapter->vferr_refcount++;
7342
7343 return PCI_ERS_RESULT_RECOVERED;
7344
7345skip_bad_vf_detection:
7346#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007347 netif_device_detach(netdev);
7348
Breno Leitao3044b8d2009-05-06 10:44:26 +00007349 if (state == pci_channel_io_perm_failure)
7350 return PCI_ERS_RESULT_DISCONNECT;
7351
Auke Kok9a799d72007-09-15 14:07:45 -07007352 if (netif_running(netdev))
7353 ixgbe_down(adapter);
7354 pci_disable_device(pdev);
7355
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007356 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007357 return PCI_ERS_RESULT_NEED_RESET;
7358}
7359
7360/**
7361 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7362 * @pdev: Pointer to PCI device
7363 *
7364 * Restart the card from scratch, as if from a cold-boot.
7365 */
7366static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7367{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007368 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007369 pci_ers_result_t result;
7370 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007371
gouji-new9ce77662009-05-06 10:44:45 +00007372 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007373 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007374 result = PCI_ERS_RESULT_DISCONNECT;
7375 } else {
7376 pci_set_master(pdev);
7377 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007378 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007379
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007380 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007381
7382 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007383 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007384 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007385 }
Auke Kok9a799d72007-09-15 14:07:45 -07007386
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007387 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7388 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007389 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7390 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007391 /* non-fatal, continue */
7392 }
Auke Kok9a799d72007-09-15 14:07:45 -07007393
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007394 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007395}
7396
7397/**
7398 * ixgbe_io_resume - called when traffic can start flowing again.
7399 * @pdev: Pointer to PCI device
7400 *
7401 * This callback is called when the error recovery driver tells us that
7402 * its OK to resume normal operation.
7403 */
7404static void ixgbe_io_resume(struct pci_dev *pdev)
7405{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007406 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7407 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007408
Greg Rose83c61fa2011-09-07 05:59:35 +00007409#ifdef CONFIG_PCI_IOV
7410 if (adapter->vferr_refcount) {
7411 e_info(drv, "Resuming after VF err\n");
7412 adapter->vferr_refcount--;
7413 return;
7414 }
7415
7416#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007417 if (netif_running(netdev))
7418 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007419
7420 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007421}
7422
7423static struct pci_error_handlers ixgbe_err_handler = {
7424 .error_detected = ixgbe_io_error_detected,
7425 .slot_reset = ixgbe_io_slot_reset,
7426 .resume = ixgbe_io_resume,
7427};
7428
7429static struct pci_driver ixgbe_driver = {
7430 .name = ixgbe_driver_name,
7431 .id_table = ixgbe_pci_tbl,
7432 .probe = ixgbe_probe,
7433 .remove = __devexit_p(ixgbe_remove),
7434#ifdef CONFIG_PM
7435 .suspend = ixgbe_suspend,
7436 .resume = ixgbe_resume,
7437#endif
7438 .shutdown = ixgbe_shutdown,
7439 .err_handler = &ixgbe_err_handler
7440};
7441
7442/**
7443 * ixgbe_init_module - Driver Registration Routine
7444 *
7445 * ixgbe_init_module is the first routine called when the driver is
7446 * loaded. All it does is register with the PCI subsystem.
7447 **/
7448static int __init ixgbe_init_module(void)
7449{
7450 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007451 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007452 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007453
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007454#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007455 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007456#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007457
Auke Kok9a799d72007-09-15 14:07:45 -07007458 ret = pci_register_driver(&ixgbe_driver);
7459 return ret;
7460}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007461
Auke Kok9a799d72007-09-15 14:07:45 -07007462module_init(ixgbe_init_module);
7463
7464/**
7465 * ixgbe_exit_module - Driver Exit Cleanup Routine
7466 *
7467 * ixgbe_exit_module is called just before the driver is removed
7468 * from memory.
7469 **/
7470static void __exit ixgbe_exit_module(void)
7471{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007472#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007473 dca_unregister_notify(&dca_notifier);
7474#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007475 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007476 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007477}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007478
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007479#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007480static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007481 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007482{
7483 int ret_val;
7484
7485 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007486 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007487
7488 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7489}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007490
Alexander Duyckb4533682009-03-31 21:32:42 +00007491#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007492
Auke Kok9a799d72007-09-15 14:07:45 -07007493module_exit(ixgbe_exit_module);
7494
7495/* ixgbe_main.c */