blob: 8c1db96be070ceecbef529b932b9a85d5d96bc4b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#include <drm/drmP.h>
26#include <drm/amdgpu_drm.h>
27#include <drm/drm_gem.h>
28#include "amdgpu_drv.h"
29
30#include <drm/drm_pciids.h>
31#include <linux/console.h>
32#include <linux/module.h>
33#include <linux/pm_runtime.h>
34#include <linux/vga_switcheroo.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090035#include <drm/drm_crtc_helper.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036
37#include "amdgpu.h"
38#include "amdgpu_irq.h"
39
Oded Gabbay130e0372015-06-12 21:35:14 +030040#include "amdgpu_amdkfd.h"
41
Alex Deucherd38ceaf2015-04-20 16:55:21 -040042/*
43 * KMS wrapper.
44 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020045 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020046 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
47 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020048 * - 3.3.0 - Add VM support for UVD on supported hardware.
Marek Olšák83a59b62016-08-17 23:58:58 +020049 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
Alex Deucher8dd31d72016-08-22 17:58:14 -040050 * - 3.5.0 - Add support for new UVD_NO_OP register.
Monk Liu753ad492016-08-26 13:28:28 +080051 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
Alex Deucher9cee3c1f2016-09-21 18:04:50 -040052 * - 3.7.0 - Add support for VCE clock list packet
Alex Deucherb62b5932016-09-26 16:44:54 -040053 * - 3.8.0 - Add support raster config init in the kernel
Junwei Zhangef704312016-09-28 13:27:15 +080054 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
Alex Deuchera5b11da2017-03-08 17:23:21 -050055 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
Alex Deucher5ebbac42017-03-08 18:25:15 -050056 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
Alex Deucherdfe38bd2017-03-08 18:27:07 -050057 * - 3.12.0 - Add query for double offchip LDS buffers
Alex Deucher8eafd502017-03-16 10:45:58 -040058 * - 3.13.0 - Add PRT support
Alex Deucher203eb0c2017-04-10 15:36:32 -040059 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
Junwei Zhang44eb8c12017-04-27 16:27:43 +080060 * - 3.15.0 - Export more gpu info for gfx9
Chunming Zhoub98b8db2017-04-24 11:47:05 +080061 * - 3.16.0 - Add reserved vmid support
Marek Olšák68e2c5f2017-05-17 20:05:08 +020062 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
Flora Cuidbfe85e2017-06-20 11:08:35 +080063 * - 3.18.0 - Export gpu always on cu bitmap
Leo Liu33476312017-08-16 10:18:28 -040064 * - 3.19.0 - Add support for UVD MJPEG decode
Christian Königfd8bf082017-08-29 16:14:32 +020065 * - 3.20.0 - Add support for local BOs
Marek Olšák7ca24cf2017-09-12 22:42:14 +020066 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
Alex Deucherb285f1d2017-10-09 16:28:16 -040067 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
Alex Deucherc057c112017-10-12 16:26:34 -040068 * - 3.23.0 - Add query for VRAM lost counter
Andres Rodriguezf8e3e0e2018-01-04 12:48:07 -050069 * - 3.24.0 - Add high priority compute support for gfx9
Rex Zhu7b158d12018-01-18 11:00:19 +080070 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
Marek Olšákd240cd92018-04-03 13:05:03 -040071 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
Andrey Grodzovsky964d0fb2018-07-06 14:16:54 -040072 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040073 */
74#define KMS_DRIVER_MAJOR 3
Andrey Grodzovsky964d0fb2018-07-06 14:16:54 -040075#define KMS_DRIVER_MINOR 27
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076#define KMS_DRIVER_PATCHLEVEL 0
77
78int amdgpu_vram_limit = 0;
John Brooks218b5dc2017-06-27 22:33:17 -040079int amdgpu_vis_vram_limit = 0;
Alex Deucher83e74db2017-08-21 11:58:25 -040080int amdgpu_gart_size = -1; /* auto */
Christian König36d38372017-07-07 13:17:45 +020081int amdgpu_gtt_size = -1; /* auto */
Marek Olšák95844d22016-08-17 23:49:27 +020082int amdgpu_moverate = -1; /* auto */
Alex Deucherd38ceaf2015-04-20 16:55:21 -040083int amdgpu_benchmarking = 0;
84int amdgpu_testing = 0;
85int amdgpu_audio = -1;
86int amdgpu_disp_priority = 0;
87int amdgpu_hw_i2c = 0;
88int amdgpu_pcie_gen2 = -1;
89int amdgpu_msi = -1;
Andrey Grodzovsky88546952017-12-13 14:36:53 -050090int amdgpu_lockup_timeout = 10000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091int amdgpu_dpm = -1;
Huang Ruie635ee02016-11-01 15:35:38 +080092int amdgpu_fw_load_type = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093int amdgpu_aspm = -1;
94int amdgpu_runtime_pm = -1;
Rex Zhu0b693f02017-09-19 14:36:08 +080095uint amdgpu_ip_block_mask = 0xffffffff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096int amdgpu_bapm = -1;
97int amdgpu_deep_color = 0;
Junwei Zhangbab4fee2017-04-05 13:54:56 +080098int amdgpu_vm_size = -1;
Roger Hed07f14b2017-08-15 16:05:59 +080099int amdgpu_vm_fragment_size = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400100int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +0200101int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +0200102int amdgpu_vm_debug = 0;
Christian König60bfcd32017-05-10 14:26:09 +0200103int amdgpu_vram_page_split = 512;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400104int amdgpu_vm_update_mode = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105int amdgpu_exp_hw_support = 0;
Harry Wentland45622362017-09-12 15:58:20 -0400106int amdgpu_dc = -1;
Chunming Zhoub70f0142015-12-10 15:46:50 +0800107int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800108int amdgpu_sched_hw_submission = 2;
Rex Zhu0b693f02017-09-19 14:36:08 +0800109uint amdgpu_pcie_gen_cap = 0;
110uint amdgpu_pcie_lane_cap = 0;
111uint amdgpu_cg_mask = 0xffffffff;
112uint amdgpu_pg_mask = 0xffffffff;
113uint amdgpu_sdma_phase_quantum = 32;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200114char *amdgpu_disable_cu = NULL;
Emily Deng9accf2f2016-08-10 16:01:25 +0800115char *amdgpu_virtual_display = NULL;
rex zhu22994e12018-06-27 18:08:43 +0800116/* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
117uint amdgpu_pp_feature_mask = 0xfffd3fff;
Alex Deucherbce23e02017-03-28 12:52:08 -0400118int amdgpu_ngg = 0;
119int amdgpu_prim_buf_per_se = 0;
120int amdgpu_pos_buf_per_se = 0;
121int amdgpu_cntl_sb_buf_per_se = 0;
122int amdgpu_param_buf_per_se = 0;
Monk Liu65781c72017-05-11 13:36:44 +0800123int amdgpu_job_hang_limit = 0;
Hawking Zhange8835e02017-05-26 14:40:36 +0800124int amdgpu_lbpw = -1;
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400125int amdgpu_compute_multipipe = -1;
Andrey Grodzovskydcebf022017-12-12 14:09:30 -0500126int amdgpu_gpu_recovery = -1; /* auto */
Shaoyun Liubfca0282018-02-01 17:37:50 -0500127int amdgpu_emu_mode = 0;
Rex Zhu7951e372018-04-13 16:13:41 +0800128uint amdgpu_smu_memory_pool_size = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129
Sonny Jiang8405cf32018-06-26 15:48:34 -0400130/**
131 * DOC: vramlimit (int)
132 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
133 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
135module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
136
Sonny Jiang8405cf32018-06-26 15:48:34 -0400137/**
138 * DOC: vis_vramlimit (int)
139 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
140 */
John Brooks218b5dc2017-06-27 22:33:17 -0400141MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
142module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
143
Sonny Jiang8405cf32018-06-26 15:48:34 -0400144/**
145 * DOC: gartsize (uint)
146 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
147 */
Alex Deuchera4da14c2017-08-22 12:21:07 -0400148MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
Christian Königf9321cc2017-07-07 13:44:05 +0200149module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400150
Sonny Jiang8405cf32018-06-26 15:48:34 -0400151/**
152 * DOC: gttsize (int)
153 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
154 * otherwise 3/4 RAM size).
155 */
Christian König36d38372017-07-07 13:17:45 +0200156MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
157module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400158
Sonny Jiang8405cf32018-06-26 15:48:34 -0400159/**
160 * DOC: moverate (int)
161 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
162 */
Marek Olšák95844d22016-08-17 23:49:27 +0200163MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
164module_param_named(moverate, amdgpu_moverate, int, 0600);
165
Sonny Jiang8405cf32018-06-26 15:48:34 -0400166/**
167 * DOC: benchmark (int)
168 * Run benchmarks. The default is 0 (Skip benchmarks).
169 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400170MODULE_PARM_DESC(benchmark, "Run benchmark");
171module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
172
Sonny Jiang8405cf32018-06-26 15:48:34 -0400173/**
174 * DOC: test (int)
175 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
176 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177MODULE_PARM_DESC(test, "Run tests");
178module_param_named(test, amdgpu_testing, int, 0444);
179
Sonny Jiang8405cf32018-06-26 15:48:34 -0400180/**
181 * DOC: audio (int)
182 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
183 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
185module_param_named(audio, amdgpu_audio, int, 0444);
186
Sonny Jiang8405cf32018-06-26 15:48:34 -0400187/**
188 * DOC: disp_priority (int)
189 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
190 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
192module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
193
Sonny Jiang8405cf32018-06-26 15:48:34 -0400194/**
195 * DOC: hw_i2c (int)
196 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
197 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
199module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
200
Sonny Jiang8405cf32018-06-26 15:48:34 -0400201/**
202 * DOC: pcie_gen2 (int)
203 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
204 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
206module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
207
Sonny Jiang8405cf32018-06-26 15:48:34 -0400208/**
209 * DOC: msi (int)
210 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
211 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400212MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
213module_param_named(msi, amdgpu_msi, int, 0444);
214
Sonny Jiang8405cf32018-06-26 15:48:34 -0400215/**
216 * DOC: lockup_timeout (int)
217 * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
218 * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
219 */
Andrey Grodzovsky88546952017-12-13 14:36:53 -0500220MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
222
Sonny Jiang8405cf32018-06-26 15:48:34 -0400223/**
224 * DOC: dpm (int)
225 * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
226 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400227MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
228module_param_named(dpm, amdgpu_dpm, int, 0444);
229
Sonny Jiang8405cf32018-06-26 15:48:34 -0400230/**
231 * DOC: fw_load_type (int)
232 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
233 */
Huang Ruie635ee02016-11-01 15:35:38 +0800234MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
235module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400236
Sonny Jiang8405cf32018-06-26 15:48:34 -0400237/**
238 * DOC: aspm (int)
239 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
240 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
242module_param_named(aspm, amdgpu_aspm, int, 0444);
243
Sonny Jiang8405cf32018-06-26 15:48:34 -0400244/**
245 * DOC: runpm (int)
246 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
247 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
248 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
250module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
251
Sonny Jiang8405cf32018-06-26 15:48:34 -0400252/**
253 * DOC: ip_block_mask (uint)
254 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
255 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
256 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
257 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
258 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400259MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
260module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
261
Sonny Jiang8405cf32018-06-26 15:48:34 -0400262/**
263 * DOC: bapm (int)
264 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
265 * The default -1 (auto, enabled)
266 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
268module_param_named(bapm, amdgpu_bapm, int, 0444);
269
Sonny Jiang8405cf32018-06-26 15:48:34 -0400270/**
271 * DOC: deep_color (int)
272 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
273 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400274MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
275module_param_named(deep_color, amdgpu_deep_color, int, 0444);
276
Sonny Jiang8405cf32018-06-26 15:48:34 -0400277/**
278 * DOC: vm_size (int)
279 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
280 */
Christian Königed885b22015-10-15 17:34:20 +0200281MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282module_param_named(vm_size, amdgpu_vm_size, int, 0444);
283
Sonny Jiang8405cf32018-06-26 15:48:34 -0400284/**
285 * DOC: vm_fragment_size (int)
286 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
287 */
Roger Hed07f14b2017-08-15 16:05:59 +0800288MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
289module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
290
Sonny Jiang8405cf32018-06-26 15:48:34 -0400291/**
292 * DOC: vm_block_size (int)
293 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
294 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400295MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
296module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
297
Sonny Jiang8405cf32018-06-26 15:48:34 -0400298/**
299 * DOC: vm_fault_stop (int)
300 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
301 */
Christian Königd9c13152015-09-28 12:31:26 +0200302MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
303module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
304
Sonny Jiang8405cf32018-06-26 15:48:34 -0400305/**
306 * DOC: vm_debug (int)
307 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
308 */
Christian Königb495bd32015-09-10 14:00:35 +0200309MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
310module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
311
Sonny Jiang8405cf32018-06-26 15:48:34 -0400312/**
313 * DOC: vm_update_mode (int)
314 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
315 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
316 */
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400317MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
318module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
319
Sonny Jiang8405cf32018-06-26 15:48:34 -0400320/**
321 * DOC: vram_page_split (int)
322 * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
323 */
Kent Russellccfee952017-06-28 15:16:41 -0400324MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
Christian König6a7f76e2016-08-24 15:51:49 +0200325module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
326
Sonny Jiang8405cf32018-06-26 15:48:34 -0400327/**
328 * DOC: exp_hw_support (int)
329 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
330 */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400331MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
332module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
333
Sonny Jiang8405cf32018-06-26 15:48:34 -0400334/**
335 * DOC: dc (int)
336 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
337 */
Harry Wentland45622362017-09-12 15:58:20 -0400338MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
339module_param_named(dc, amdgpu_dc, int, 0444);
340
Sonny Jiang8405cf32018-06-26 15:48:34 -0400341/**
342 * DOC: sched_jobs (int)
343 * Override the max number of jobs supported in the sw queue. The default is 32.
344 */
Chunming Zhoub70f0142015-12-10 15:46:50 +0800345MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800346module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
347
Sonny Jiang8405cf32018-06-26 15:48:34 -0400348/**
349 * DOC: sched_hw_submission (int)
350 * Override the max number of HW submissions. The default is 2.
351 */
Jammy Zhou4afcb302015-07-30 16:44:05 +0800352MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
353module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
354
Sonny Jiang8405cf32018-06-26 15:48:34 -0400355/**
356 * DOC: ppfeaturemask (uint)
357 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
358 * The default is the current set of stable power features.
359 */
Rex Zhu5141e9d2016-09-06 16:34:37 +0800360MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
Evan Quan88826352017-07-06 09:36:27 +0800361module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800362
Sonny Jiang8405cf32018-06-26 15:48:34 -0400363/**
364 * DOC: pcie_gen_cap (uint)
365 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
366 * The default is 0 (automatic for each asic).
367 */
Alex Deuchercd474ba2016-02-04 10:21:23 -0500368MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
369module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
370
Sonny Jiang8405cf32018-06-26 15:48:34 -0400371/**
372 * DOC: pcie_lane_cap (uint)
373 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
374 * The default is 0 (automatic for each asic).
375 */
Alex Deuchercd474ba2016-02-04 10:21:23 -0500376MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
377module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
378
Sonny Jiang8405cf32018-06-26 15:48:34 -0400379/**
380 * DOC: cg_mask (uint)
381 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
382 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
383 */
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200384MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
385module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
386
Sonny Jiang8405cf32018-06-26 15:48:34 -0400387/**
388 * DOC: pg_mask (uint)
389 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
390 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
391 */
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200392MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
393module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
394
Sonny Jiang8405cf32018-06-26 15:48:34 -0400395/**
396 * DOC: sdma_phase_quantum (uint)
397 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
398 */
Felix Kuehlinga6673862016-07-15 18:37:05 -0400399MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
400module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
401
Sonny Jiang8405cf32018-06-26 15:48:34 -0400402/**
403 * DOC: disable_cu (charp)
404 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
405 */
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200406MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
407module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
408
Sonny Jiang8405cf32018-06-26 15:48:34 -0400409/**
410 * DOC: virtual_display (charp)
411 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
412 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
413 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
414 * device at 26:00.0. The default is NULL.
415 */
Emily Deng0f663562016-09-30 13:02:18 -0400416MODULE_PARM_DESC(virtual_display,
417 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
Emily Deng9accf2f2016-08-10 16:01:25 +0800418module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
Emily Denge4430592016-08-08 11:37:29 +0800419
Sonny Jiang8405cf32018-06-26 15:48:34 -0400420/**
421 * DOC: ngg (int)
422 * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
423 */
Alex Deucherbce23e02017-03-28 12:52:08 -0400424MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
425module_param_named(ngg, amdgpu_ngg, int, 0444);
426
Sonny Jiang8405cf32018-06-26 15:48:34 -0400427/**
428 * DOC: prim_buf_per_se (int)
429 * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
430 */
Alex Deucherbce23e02017-03-28 12:52:08 -0400431MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
432module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
433
Sonny Jiang8405cf32018-06-26 15:48:34 -0400434/**
435 * DOC: pos_buf_per_se (int)
436 * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
437 */
Alex Deucherbce23e02017-03-28 12:52:08 -0400438MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
439module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
440
Sonny Jiang8405cf32018-06-26 15:48:34 -0400441/**
442 * DOC: cntl_sb_buf_per_se (int)
443 * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
444 */
Alex Deucherbce23e02017-03-28 12:52:08 -0400445MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
446module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
447
Sonny Jiang8405cf32018-06-26 15:48:34 -0400448/**
449 * DOC: param_buf_per_se (int)
450 * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
451 */
Alex Deucherbce23e02017-03-28 12:52:08 -0400452MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
453module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
454
Sonny Jiang8405cf32018-06-26 15:48:34 -0400455/**
456 * DOC: job_hang_limit (int)
457 * Set how much time allow a job hang and not drop it. The default is 0.
458 */
Monk Liu65781c72017-05-11 13:36:44 +0800459MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
460module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
461
Sonny Jiang8405cf32018-06-26 15:48:34 -0400462/**
463 * DOC: lbpw (int)
464 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
465 */
Hawking Zhange8835e02017-05-26 14:40:36 +0800466MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
467module_param_named(lbpw, amdgpu_lbpw, int, 0444);
Alex Deucherbce23e02017-03-28 12:52:08 -0400468
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400469MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
470module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
471
Sonny Jiang8405cf32018-06-26 15:48:34 -0400472/**
473 * DOC: gpu_recovery (int)
474 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
475 */
Alex Deucherd869ae02018-02-27 11:44:31 -0500476MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
Andrey Grodzovskydcebf022017-12-12 14:09:30 -0500477module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
478
Sonny Jiang8405cf32018-06-26 15:48:34 -0400479/**
480 * DOC: emu_mode (int)
481 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
482 */
Alex Deucherd869ae02018-02-27 11:44:31 -0500483MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
Shaoyun Liubfca0282018-02-01 17:37:50 -0500484module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
485
Sonny Jiang8405cf32018-06-26 15:48:34 -0400486/**
487 * DOC: si_support (int)
488 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
489 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
490 * otherwise using amdgpu driver.
491 */
Felix Kuehling6dd13092017-06-05 18:53:55 +0900492#ifdef CONFIG_DRM_AMDGPU_SI
Michel Dänzer53efaf52017-06-30 17:36:07 +0900493
494#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
Felix Kuehling6dd13092017-06-05 18:53:55 +0900495int amdgpu_si_support = 0;
496MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
Michel Dänzer53efaf52017-06-30 17:36:07 +0900497#else
498int amdgpu_si_support = 1;
499MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
500#endif
501
Felix Kuehling6dd13092017-06-05 18:53:55 +0900502module_param_named(si_support, amdgpu_si_support, int, 0444);
503#endif
504
Sonny Jiang8405cf32018-06-26 15:48:34 -0400505/**
506 * DOC: cik_support (int)
507 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
508 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
509 * otherwise using amdgpu driver.
510 */
Felix Kuehling7df28982017-06-05 18:43:27 +0900511#ifdef CONFIG_DRM_AMDGPU_CIK
Michel Dänzer53efaf52017-06-30 17:36:07 +0900512
513#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
Michel Dänzer2b059652017-05-29 18:05:20 +0900514int amdgpu_cik_support = 0;
515MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
Michel Dänzer53efaf52017-06-30 17:36:07 +0900516#else
517int amdgpu_cik_support = 1;
518MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
519#endif
520
Felix Kuehling7df28982017-06-05 18:43:27 +0900521module_param_named(cik_support, amdgpu_cik_support, int, 0444);
522#endif
523
Sonny Jiang8405cf32018-06-26 15:48:34 -0400524/**
525 * DOC: smu_memory_pool_size (uint)
526 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
527 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
528 */
Rex Zhu7951e372018-04-13 16:13:41 +0800529MODULE_PARM_DESC(smu_memory_pool_size,
530 "reserve gtt for smu debug usage, 0 = disable,"
531 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
532module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
533
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200534static const struct pci_device_id pciidlist[] = {
Ken Wang78fbb682016-01-21 17:33:00 +0800535#ifdef CONFIG_DRM_AMDGPU_SI
536 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
537 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
538 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
539 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
540 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
541 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
542 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
543 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
544 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
545 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
546 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
547 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
548 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
549 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
550 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
551 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
552 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
553 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
554 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
555 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
556 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
557 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
558 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
559 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
560 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
561 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
562 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
563 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
564 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
565 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
566 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
567 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
568 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
569 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
570 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
571 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
572 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
573 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
574 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
575 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
576 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
577 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
578 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
579 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
580 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
581 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
582 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
583 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
584 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
585 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
586 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
587 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
588 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
589 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
590 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
591 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
592 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
593 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
594 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
595 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
596 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
597 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
598 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
599 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
600 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
601 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
602 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
603 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
604 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
605 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
606 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
607 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
608#endif
Alex Deucher89330c32015-04-20 17:36:52 -0400609#ifdef CONFIG_DRM_AMDGPU_CIK
610 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800611 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
612 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
613 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
614 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
615 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
616 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
617 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
618 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
619 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
620 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
621 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
622 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
623 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
624 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
625 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
626 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
627 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
628 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
629 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
630 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
631 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
632 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400633 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800634 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
635 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
636 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
637 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400638 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
639 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
640 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
641 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
642 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
643 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400644 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400645 /* Hawaii */
646 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
647 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
648 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
649 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
650 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
651 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
652 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
653 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
654 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
655 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
656 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
657 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
658 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800659 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
660 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
661 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
662 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
663 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
664 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
665 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
666 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
667 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
668 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
669 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
670 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
671 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
672 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
673 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
674 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400675 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800676 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
677 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
678 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
679 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
680 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
681 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
682 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
683 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
684 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
685 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
686 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
687 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
688 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
689 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
690 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
691 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400692#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400693 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500694 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
695 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
696 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
697 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
698 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400699 /* tonga */
700 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
701 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
702 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400703 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400704 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
705 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400706 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400707 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
708 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800709 /* fiji */
710 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Frank Mine1d99212016-04-27 19:07:18 +0800711 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400712 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800713 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
714 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
715 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
716 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
717 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400718 /* stoney */
719 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400720 /* Polaris11 */
721 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800722 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400723 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400724 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800725 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400726 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800727 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
728 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
729 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400730 /* Polaris10 */
731 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800732 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
733 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
734 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
735 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junshan Fang7dae6182017-01-19 10:36:18 +0800736 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400737 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800738 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
739 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
740 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
741 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
742 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800743 /* Polaris12 */
744 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
745 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
746 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
747 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
748 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Evan Quancf8c73a2017-03-17 10:22:51 +0800749 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junshan Fang6e884912017-06-15 14:02:20 +0800750 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Junwei Zhangfc8e9c52016-08-04 12:54:22 +0800751 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
Leo Liue9307932017-11-09 13:25:31 -0500752 /* VEGAM */
753 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
754 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
Junwei Zhangca2f1cc2017-03-03 16:54:00 -0500755 /* Vega 10 */
Alex Deucherdfbf0c12017-06-02 14:38:03 -0400756 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
757 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
758 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
759 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
760 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
761 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
762 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
763 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
764 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
Alex Deucherdc53d542017-09-01 16:28:27 -0400765 /* Vega 12 */
766 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
767 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
768 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
769 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
770 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
Feifei Xu1204a262018-01-22 19:08:33 +0800771 /* Vega 20 */
Alex Deucher950f23e2018-05-14 11:28:04 -0500772 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
773 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
774 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
775 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
776 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
777 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20|AMD_EXP_HW_SUPPORT},
Chunming Zhoudf515052017-05-11 16:31:52 -0400778 /* Raven */
Alex Deucheracc34502017-06-02 14:50:01 -0400779 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
Chunming Zhoudf515052017-05-11 16:31:52 -0400780
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400781 {0, 0, 0}
782};
783
784MODULE_DEVICE_TABLE(pci, pciidlist);
785
786static struct drm_driver kms_driver;
787
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788static int amdgpu_pci_probe(struct pci_dev *pdev,
789 const struct pci_device_id *ent)
790{
Alex Deucherb58c1132017-06-02 17:16:31 -0400791 struct drm_device *dev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 unsigned long flags = ent->driver_data;
Pixel Ding1daee8b2017-11-08 11:03:14 +0800793 int ret, retry = 0;
Alex Deucher3fa203a2018-01-23 17:05:03 -0500794 bool supports_atomic = false;
795
796 if (!amdgpu_virtual_display &&
797 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
798 supports_atomic = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800800 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400801 DRM_INFO("This hardware requires experimental hardware support.\n"
802 "See modparam exp_hw_support\n");
803 return -ENODEV;
804 }
805
Oded Gabbayefb1c652016-02-09 13:30:12 +0200806 /*
807 * Initialize amdkfd before starting radeon. If it was not loaded yet,
808 * defer radeon probing
809 */
810 ret = amdgpu_amdkfd_init();
811 if (ret == -EPROBE_DEFER)
812 return ret;
813
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 /* Get rid of things like offb */
Michał Mirosława62dfac02018-09-01 16:08:46 +0200815 ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816 if (ret)
817 return ret;
818
Alex Deucherb58c1132017-06-02 17:16:31 -0400819 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
820 if (IS_ERR(dev))
821 return PTR_ERR(dev);
822
Ville Syrjälä351c4db2018-09-13 19:31:47 +0300823 if (!supports_atomic)
824 dev->driver_features &= ~DRIVER_ATOMIC;
825
Alex Deucherb58c1132017-06-02 17:16:31 -0400826 ret = pci_enable_device(pdev);
827 if (ret)
828 goto err_free;
829
830 dev->pdev = pdev;
831
832 pci_set_drvdata(pdev, dev);
833
Pixel Ding1daee8b2017-11-08 11:03:14 +0800834retry_init:
Alex Deucherb58c1132017-06-02 17:16:31 -0400835 ret = drm_dev_register(dev, ent->driver_data);
Pixel Ding1daee8b2017-11-08 11:03:14 +0800836 if (ret == -EAGAIN && ++retry <= 3) {
837 DRM_INFO("retry init %d\n", retry);
838 /* Don't request EX mode too frequently which is attacking */
839 msleep(5000);
840 goto retry_init;
841 } else if (ret)
Alex Deucherb58c1132017-06-02 17:16:31 -0400842 goto err_pci;
843
844 return 0;
845
846err_pci:
847 pci_disable_device(pdev);
848err_free:
Thomas Zimmermannc3c18302018-06-28 16:10:25 +0200849 drm_dev_put(dev);
Alex Deucherb58c1132017-06-02 17:16:31 -0400850 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851}
852
853static void
854amdgpu_pci_remove(struct pci_dev *pdev)
855{
856 struct drm_device *dev = pci_get_drvdata(pdev);
857
Alex Deucherb58c1132017-06-02 17:16:31 -0400858 drm_dev_unregister(dev);
Thomas Zimmermannc3c18302018-06-28 16:10:25 +0200859 drm_dev_put(dev);
Xiangliang.Yufd4495e2017-09-21 10:19:49 +0800860 pci_disable_device(pdev);
861 pci_set_drvdata(pdev, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862}
863
Alex Deucher61e11302016-08-22 13:50:22 -0400864static void
865amdgpu_pci_shutdown(struct pci_dev *pdev)
866{
Alex Deucherfaefba92016-12-06 10:38:29 -0500867 struct drm_device *dev = pci_get_drvdata(pdev);
868 struct amdgpu_device *adev = dev->dev_private;
869
Alex Deucher61e11302016-08-22 13:50:22 -0400870 /* if we are running in a VM, make sure the device
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400871 * torn down properly on reboot/shutdown.
872 * unfortunately we can't detect certain
873 * hypervisors so just do this all the time.
Alex Deucher61e11302016-08-22 13:50:22 -0400874 */
Alex Deuchercdd61df2017-12-14 16:47:40 -0500875 amdgpu_device_ip_suspend(adev);
Alex Deucher61e11302016-08-22 13:50:22 -0400876}
877
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878static int amdgpu_pmops_suspend(struct device *dev)
879{
880 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800881
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400882 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400883 return amdgpu_device_suspend(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884}
885
886static int amdgpu_pmops_resume(struct device *dev)
887{
888 struct pci_dev *pdev = to_pci_dev(dev);
889 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher85e154c2016-08-27 14:53:08 -0400890
891 /* GPU comes up enabled by the bios on resume */
892 if (amdgpu_device_is_px(drm_dev)) {
893 pm_runtime_disable(dev);
894 pm_runtime_set_active(dev);
895 pm_runtime_enable(dev);
896 }
897
Alex Deucher810ddc32016-08-23 13:25:49 -0400898 return amdgpu_device_resume(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400899}
900
901static int amdgpu_pmops_freeze(struct device *dev)
902{
903 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800904
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400905 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400906 return amdgpu_device_suspend(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400907}
908
909static int amdgpu_pmops_thaw(struct device *dev)
910{
911 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800912
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 struct drm_device *drm_dev = pci_get_drvdata(pdev);
jimqu74b0b152016-09-07 17:09:12 +0800914 return amdgpu_device_resume(drm_dev, false, true);
915}
916
917static int amdgpu_pmops_poweroff(struct device *dev)
918{
919 struct pci_dev *pdev = to_pci_dev(dev);
920
921 struct drm_device *drm_dev = pci_get_drvdata(pdev);
922 return amdgpu_device_suspend(drm_dev, true, true);
923}
924
925static int amdgpu_pmops_restore(struct device *dev)
926{
927 struct pci_dev *pdev = to_pci_dev(dev);
928
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400930 return amdgpu_device_resume(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931}
932
933static int amdgpu_pmops_runtime_suspend(struct device *dev)
934{
935 struct pci_dev *pdev = to_pci_dev(dev);
936 struct drm_device *drm_dev = pci_get_drvdata(pdev);
937 int ret;
938
939 if (!amdgpu_device_is_px(drm_dev)) {
940 pm_runtime_forbid(dev);
941 return -EBUSY;
942 }
943
944 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
945 drm_kms_helper_poll_disable(drm_dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946
Alex Deucher810ddc32016-08-23 13:25:49 -0400947 ret = amdgpu_device_suspend(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948 pci_save_state(pdev);
949 pci_disable_device(pdev);
950 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400951 if (amdgpu_is_atpx_hybrid())
952 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400953 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400954 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
956
957 return 0;
958}
959
960static int amdgpu_pmops_runtime_resume(struct device *dev)
961{
962 struct pci_dev *pdev = to_pci_dev(dev);
963 struct drm_device *drm_dev = pci_get_drvdata(pdev);
964 int ret;
965
966 if (!amdgpu_device_is_px(drm_dev))
967 return -EINVAL;
968
969 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
970
Alex Deucher522761c2016-06-02 09:18:34 -0400971 if (amdgpu_is_atpx_hybrid() ||
972 !amdgpu_has_atpx_dgpu_power_cntl())
973 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400974 pci_restore_state(pdev);
975 ret = pci_enable_device(pdev);
976 if (ret)
977 return ret;
978 pci_set_master(pdev);
979
Alex Deucher810ddc32016-08-23 13:25:49 -0400980 ret = amdgpu_device_resume(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400981 drm_kms_helper_poll_enable(drm_dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
983 return 0;
984}
985
986static int amdgpu_pmops_runtime_idle(struct device *dev)
987{
988 struct pci_dev *pdev = to_pci_dev(dev);
989 struct drm_device *drm_dev = pci_get_drvdata(pdev);
990 struct drm_crtc *crtc;
991
992 if (!amdgpu_device_is_px(drm_dev)) {
993 pm_runtime_forbid(dev);
994 return -EBUSY;
995 }
996
997 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
998 if (crtc->enabled) {
999 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1000 return -EBUSY;
1001 }
1002 }
1003
1004 pm_runtime_mark_last_busy(dev);
1005 pm_runtime_autosuspend(dev);
1006 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1007 return 1;
1008}
1009
1010long amdgpu_drm_ioctl(struct file *filp,
1011 unsigned int cmd, unsigned long arg)
1012{
1013 struct drm_file *file_priv = filp->private_data;
1014 struct drm_device *dev;
1015 long ret;
1016 dev = file_priv->minor->dev;
1017 ret = pm_runtime_get_sync(dev->dev);
1018 if (ret < 0)
1019 return ret;
1020
1021 ret = drm_ioctl(filp, cmd, arg);
1022
1023 pm_runtime_mark_last_busy(dev->dev);
1024 pm_runtime_put_autosuspend(dev->dev);
1025 return ret;
1026}
1027
1028static const struct dev_pm_ops amdgpu_pm_ops = {
1029 .suspend = amdgpu_pmops_suspend,
1030 .resume = amdgpu_pmops_resume,
1031 .freeze = amdgpu_pmops_freeze,
1032 .thaw = amdgpu_pmops_thaw,
jimqu74b0b152016-09-07 17:09:12 +08001033 .poweroff = amdgpu_pmops_poweroff,
1034 .restore = amdgpu_pmops_restore,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001035 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1036 .runtime_resume = amdgpu_pmops_runtime_resume,
1037 .runtime_idle = amdgpu_pmops_runtime_idle,
1038};
1039
Andrey Grodzovsky48ad3682018-05-30 15:28:52 -04001040static int amdgpu_flush(struct file *f, fl_owner_t id)
1041{
1042 struct drm_file *file_priv = f->private_data;
1043 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1044
Andrey Grodzovskyc49d8282018-06-05 12:56:26 -04001045 amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
Andrey Grodzovsky48ad3682018-05-30 15:28:52 -04001046
1047 return 0;
1048}
1049
1050
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001051static const struct file_operations amdgpu_driver_kms_fops = {
1052 .owner = THIS_MODULE,
1053 .open = drm_open,
Andrey Grodzovsky48ad3682018-05-30 15:28:52 -04001054 .flush = amdgpu_flush,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 .release = drm_release,
1056 .unlocked_ioctl = amdgpu_drm_ioctl,
1057 .mmap = amdgpu_mmap,
1058 .poll = drm_poll,
1059 .read = drm_read,
1060#ifdef CONFIG_COMPAT
1061 .compat_ioctl = amdgpu_kms_compat_ioctl,
1062#endif
1063};
1064
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001065static bool
1066amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1067 bool in_vblank_irq, int *vpos, int *hpos,
1068 ktime_t *stime, ktime_t *etime,
1069 const struct drm_display_mode *mode)
1070{
Samuel Liaa8e2862018-01-19 15:53:16 -05001071 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1072 stime, etime, mode);
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001073}
1074
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001075static struct drm_driver kms_driver = {
1076 .driver_features =
Ville Syrjälä351c4db2018-09-13 19:31:47 +03001077 DRIVER_USE_AGP | DRIVER_ATOMIC |
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001078 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Dave Airlie660e8552017-03-13 22:18:15 +00001079 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001080 .load = amdgpu_driver_load_kms,
1081 .open = amdgpu_driver_open_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001082 .postclose = amdgpu_driver_postclose_kms,
1083 .lastclose = amdgpu_driver_lastclose_kms,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001084 .unload = amdgpu_driver_unload_kms,
1085 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1086 .enable_vblank = amdgpu_enable_vblank_kms,
1087 .disable_vblank = amdgpu_disable_vblank_kms,
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001088 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1089 .get_scanout_position = amdgpu_get_crtc_scanout_position,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001090 .irq_handler = amdgpu_irq_handler,
1091 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +02001092 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001093 .gem_open_object = amdgpu_gem_object_open,
1094 .gem_close_object = amdgpu_gem_object_close,
1095 .dumb_create = amdgpu_mode_dumb_create,
1096 .dumb_map_offset = amdgpu_mode_dumb_mmap,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001097 .fops = &amdgpu_driver_kms_fops,
1098
1099 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1100 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1101 .gem_prime_export = amdgpu_gem_prime_export,
Samuel Li09052fc2017-12-08 16:18:59 -05001102 .gem_prime_import = amdgpu_gem_prime_import,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
1104 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1105 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1106 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1107 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
Samuel Lidfced2e2017-08-22 15:25:33 -04001108 .gem_prime_mmap = amdgpu_gem_prime_mmap,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001109
1110 .name = DRIVER_NAME,
1111 .desc = DRIVER_DESC,
1112 .date = DRIVER_DATE,
1113 .major = KMS_DRIVER_MAJOR,
1114 .minor = KMS_DRIVER_MINOR,
1115 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1116};
1117
1118static struct drm_driver *driver;
1119static struct pci_driver *pdriver;
1120
1121static struct pci_driver amdgpu_kms_pci_driver = {
1122 .name = DRIVER_NAME,
1123 .id_table = pciidlist,
1124 .probe = amdgpu_pci_probe,
1125 .remove = amdgpu_pci_remove,
Alex Deucher61e11302016-08-22 13:50:22 -04001126 .shutdown = amdgpu_pci_shutdown,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001127 .driver.pm = &amdgpu_pm_ops,
1128};
1129
Rex Zhud573de22016-05-12 13:27:28 +08001130
1131
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001132static int __init amdgpu_init(void)
1133{
Christian König245ae5e2016-10-28 17:39:08 +02001134 int r;
1135
Takashi Iwaic60e22f2018-03-30 22:45:11 +02001136 if (vgacon_text_force()) {
1137 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1138 return -EINVAL;
1139 }
1140
Christian König245ae5e2016-10-28 17:39:08 +02001141 r = amdgpu_sync_init();
1142 if (r)
1143 goto error_sync;
1144
1145 r = amdgpu_fence_slab_init();
1146 if (r)
1147 goto error_fence;
1148
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001149 DRM_INFO("amdgpu kernel modesetting enabled.\n");
1150 driver = &kms_driver;
1151 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001152 driver->num_ioctls = amdgpu_max_kms_ioctl;
1153 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154 /* let modprobe override vga console setting */
Daniel Vetter10631d72017-05-24 16:51:40 +02001155 return pci_register_driver(pdriver);
Christian König245ae5e2016-10-28 17:39:08 +02001156
Christian König245ae5e2016-10-28 17:39:08 +02001157error_fence:
1158 amdgpu_sync_fini();
1159
1160error_sync:
1161 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001162}
1163
1164static void __exit amdgpu_exit(void)
1165{
Oded Gabbay130e0372015-06-12 21:35:14 +03001166 amdgpu_amdkfd_fini();
Daniel Vetter10631d72017-05-24 16:51:40 +02001167 pci_unregister_driver(pdriver);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001168 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +01001169 amdgpu_sync_fini();
Rex Zhud573de22016-05-12 13:27:28 +08001170 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001171}
1172
1173module_init(amdgpu_init);
1174module_exit(amdgpu_exit);
1175
1176MODULE_AUTHOR(DRIVER_AUTHOR);
1177MODULE_DESCRIPTION(DRIVER_DESC);
1178MODULE_LICENSE("GPL and additional rights");