blob: 8f3eb3033da094fe40d9a8bf3264eab7b7b910d6 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilsona0442462016-04-29 09:07:05 +010037/* Rough estimate of the typical request size, performing a flush,
38 * set-context and then emitting the batch.
39 */
40#define LEGACY_REQUEST_SIZE 200
41
Oscar Mateo82e104c2014-07-24 17:04:26 +010042int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043{
Dave Gordon4f547412014-11-27 11:22:48 +000044 int space = head - tail;
45 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010046 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000047 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010048}
49
Dave Gordonebd0fd42014-11-27 11:22:49 +000050void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
51{
52 if (ringbuf->last_retired_head != -1) {
53 ringbuf->head = ringbuf->last_retired_head;
54 ringbuf->last_retired_head = -1;
55 }
56
57 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
58 ringbuf->tail, ringbuf->size);
59}
60
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000061bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010062{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000063 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000064 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020065}
Chris Wilson09246732013-08-10 22:16:32 +010066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000067static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020068{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000069 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010070 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000071 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010072 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000073 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010074}
75
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000076static int
John Harrisona84c3ae2015-05-29 17:43:57 +010077gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010078 u32 invalidate_domains,
79 u32 flush_domains)
80{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000081 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 u32 cmd;
83 int ret;
84
85 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020086 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010087 cmd |= MI_NO_WRITE_FLUSH;
88
89 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
90 cmd |= MI_READ_FLUSH;
91
John Harrison5fb9de12015-05-29 17:44:07 +010092 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010093 if (ret)
94 return ret;
95
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000096 intel_ring_emit(engine, cmd);
97 intel_ring_emit(engine, MI_NOOP);
98 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010099
100 return 0;
101}
102
103static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100104gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100105 u32 invalidate_domains,
106 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700107{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000108 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000109 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100110 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000111 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100112
Chris Wilson36d527d2011-03-19 22:26:49 +0000113 /*
114 * read/write caches:
115 *
116 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
117 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
118 * also flushed at 2d versus 3d pipeline switches.
119 *
120 * read-only caches:
121 *
122 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
123 * MI_READ_FLUSH is set, and is always flushed on 965.
124 *
125 * I915_GEM_DOMAIN_COMMAND may not exist?
126 *
127 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
128 * invalidated when MI_EXE_FLUSH is set.
129 *
130 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
131 * invalidated with every MI_FLUSH.
132 *
133 * TLBs:
134 *
135 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
136 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
137 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
138 * are flushed at any MI_FLUSH.
139 */
140
141 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100142 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000143 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000144 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
145 cmd |= MI_EXE_FLUSH;
146
147 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
148 (IS_G4X(dev) || IS_GEN5(dev)))
149 cmd |= MI_INVALIDATE_ISP;
150
John Harrison5fb9de12015-05-29 17:44:07 +0100151 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000152 if (ret)
153 return ret;
154
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000155 intel_ring_emit(engine, cmd);
156 intel_ring_emit(engine, MI_NOOP);
157 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000158
159 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800160}
161
Jesse Barnes8d315282011-10-16 10:23:31 +0200162/**
163 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
164 * implementing two workarounds on gen6. From section 1.4.7.1
165 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
166 *
167 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
168 * produced by non-pipelined state commands), software needs to first
169 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
170 * 0.
171 *
172 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
173 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
174 *
175 * And the workaround for these two requires this workaround first:
176 *
177 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
178 * BEFORE the pipe-control with a post-sync op and no write-cache
179 * flushes.
180 *
181 * And this last workaround is tricky because of the requirements on
182 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
183 * volume 2 part 1:
184 *
185 * "1 of the following must also be set:
186 * - Render Target Cache Flush Enable ([12] of DW1)
187 * - Depth Cache Flush Enable ([0] of DW1)
188 * - Stall at Pixel Scoreboard ([1] of DW1)
189 * - Depth Stall ([13] of DW1)
190 * - Post-Sync Operation ([13] of DW1)
191 * - Notify Enable ([8] of DW1)"
192 *
193 * The cache flushes require the workaround flush that triggered this
194 * one, so we can't use it. Depth stall would trigger the same.
195 * Post-sync nonzero is what triggered this second workaround, so we
196 * can't use that one either. Notify enable is IRQs, which aren't
197 * really our business. That leaves only stall at scoreboard.
198 */
199static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100200intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200201{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000202 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000203 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200204 int ret;
205
John Harrison5fb9de12015-05-29 17:44:07 +0100206 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 if (ret)
208 return ret;
209
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000210 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
211 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200212 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000213 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
214 intel_ring_emit(engine, 0); /* low dword */
215 intel_ring_emit(engine, 0); /* high dword */
216 intel_ring_emit(engine, MI_NOOP);
217 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200218
John Harrison5fb9de12015-05-29 17:44:07 +0100219 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200220 if (ret)
221 return ret;
222
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000223 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
224 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
225 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
226 intel_ring_emit(engine, 0);
227 intel_ring_emit(engine, 0);
228 intel_ring_emit(engine, MI_NOOP);
229 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200230
231 return 0;
232}
233
234static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100235gen6_render_ring_flush(struct drm_i915_gem_request *req,
236 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200237{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000238 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200239 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000240 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 int ret;
242
Paulo Zanonib3111502012-08-17 18:35:42 -0300243 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100244 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300245 if (ret)
246 return ret;
247
Jesse Barnes8d315282011-10-16 10:23:31 +0200248 /* Just flush everything. Experiments have shown that reducing the
249 * number of bits based on the write domains has little performance
250 * impact.
251 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100252 if (flush_domains) {
253 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
254 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
255 /*
256 * Ensure that any following seqno writes only happen
257 * when the render cache is indeed flushed.
258 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200259 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100260 }
261 if (invalidate_domains) {
262 flags |= PIPE_CONTROL_TLB_INVALIDATE;
263 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
264 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
265 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
266 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
268 /*
269 * TLB invalidate requires a post-sync write.
270 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700271 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100272 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200273
John Harrison5fb9de12015-05-29 17:44:07 +0100274 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 if (ret)
276 return ret;
277
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000278 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
279 intel_ring_emit(engine, flags);
280 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
281 intel_ring_emit(engine, 0);
282 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200283
284 return 0;
285}
286
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100287static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100288gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300289{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000290 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300291 int ret;
292
John Harrison5fb9de12015-05-29 17:44:07 +0100293 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 if (ret)
295 return ret;
296
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000297 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
298 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300299 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000300 intel_ring_emit(engine, 0);
301 intel_ring_emit(engine, 0);
302 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300303
304 return 0;
305}
306
307static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100308gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 u32 invalidate_domains, u32 flush_domains)
310{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000311 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300312 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000313 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300314 int ret;
315
Paulo Zanonif3987632012-08-17 18:35:43 -0300316 /*
317 * Ensure that any following seqno writes only happen when the render
318 * cache is indeed flushed.
319 *
320 * Workaround: 4th PIPE_CONTROL command (except the ones with only
321 * read-cache invalidate bits set) must have the CS_STALL bit set. We
322 * don't try to be clever and just set it unconditionally.
323 */
324 flags |= PIPE_CONTROL_CS_STALL;
325
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300326 /* Just flush everything. Experiments have shown that reducing the
327 * number of bits based on the write domains has little performance
328 * impact.
329 */
330 if (flush_domains) {
331 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
332 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800333 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100334 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300335 }
336 if (invalidate_domains) {
337 flags |= PIPE_CONTROL_TLB_INVALIDATE;
338 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
339 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
340 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
341 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
342 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000343 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344 /*
345 * TLB invalidate requires a post-sync write.
346 */
347 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200348 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300349
Chris Wilsonadd284a2014-12-16 08:44:32 +0000350 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
351
Paulo Zanonif3987632012-08-17 18:35:43 -0300352 /* Workaround: we must issue a pipe_control with CS-stall bit
353 * set before a pipe_control command that has the state cache
354 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100355 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 }
357
John Harrison5fb9de12015-05-29 17:44:07 +0100358 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300359 if (ret)
360 return ret;
361
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
363 intel_ring_emit(engine, flags);
364 intel_ring_emit(engine, scratch_addr);
365 intel_ring_emit(engine, 0);
366 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300367
368 return 0;
369}
370
Ben Widawskya5f3d682013-11-02 21:07:27 -0700371static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100372gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300373 u32 flags, u32 scratch_addr)
374{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000375 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300376 int ret;
377
John Harrison5fb9de12015-05-29 17:44:07 +0100378 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300379 if (ret)
380 return ret;
381
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
383 intel_ring_emit(engine, flags);
384 intel_ring_emit(engine, scratch_addr);
385 intel_ring_emit(engine, 0);
386 intel_ring_emit(engine, 0);
387 intel_ring_emit(engine, 0);
388 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300389
390 return 0;
391}
392
393static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100394gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395 u32 invalidate_domains, u32 flush_domains)
396{
397 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000398 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800399 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700400
401 flags |= PIPE_CONTROL_CS_STALL;
402
403 if (flush_domains) {
404 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
405 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800406 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100407 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700408 }
409 if (invalidate_domains) {
410 flags |= PIPE_CONTROL_TLB_INVALIDATE;
411 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
412 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
413 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
414 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
415 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
416 flags |= PIPE_CONTROL_QW_WRITE;
417 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800418
419 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100420 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800421 PIPE_CONTROL_CS_STALL |
422 PIPE_CONTROL_STALL_AT_SCOREBOARD,
423 0);
424 if (ret)
425 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700426 }
427
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100428 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700429}
430
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000431static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100432 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800433{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000434 struct drm_i915_private *dev_priv = engine->dev->dev_private;
435 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800436}
437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800439{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000440 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000441 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800442
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000443 if (INTEL_INFO(engine->dev)->gen >= 8)
444 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
445 RING_ACTHD_UDW(engine->mmio_base));
446 else if (INTEL_INFO(engine->dev)->gen >= 4)
447 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000448 else
449 acthd = I915_READ(ACTHD);
450
451 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452}
453
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000454static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200455{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000456 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200457 u32 addr;
458
459 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200461 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
462 I915_WRITE(HWS_PGA, addr);
463}
464
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000465static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000466{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000467 struct drm_device *dev = engine->dev;
468 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200469 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000470
471 /* The ring status page addresses are no longer next to the rest of
472 * the ring registers as of gen7.
473 */
474 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000475 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000476 case RCS:
477 mmio = RENDER_HWS_PGA_GEN7;
478 break;
479 case BCS:
480 mmio = BLT_HWS_PGA_GEN7;
481 break;
482 /*
483 * VCS2 actually doesn't exist on Gen7. Only shut up
484 * gcc switch check warning
485 */
486 case VCS2:
487 case VCS:
488 mmio = BSD_HWS_PGA_GEN7;
489 break;
490 case VECS:
491 mmio = VEBOX_HWS_PGA_GEN7;
492 break;
493 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000494 } else if (IS_GEN6(engine->dev)) {
495 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000496 } else {
497 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000498 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000499 }
500
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000501 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000502 POSTING_READ(mmio);
503
504 /*
505 * Flush the TLB for this page
506 *
507 * FIXME: These two bits have disappeared on gen8, so a question
508 * arises: do we still need this and if so how should we go about
509 * invalidating the TLB?
510 */
511 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000512 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000513
514 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000515 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000516
517 I915_WRITE(reg,
518 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
519 INSTPM_SYNC_FLUSH));
520 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
521 1000))
522 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000523 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000524 }
525}
526
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000527static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100528{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000529 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100530
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000531 if (!IS_GEN2(engine->dev)) {
532 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
533 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
534 DRM_ERROR("%s : timed out trying to stop ring\n",
535 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 /* Sometimes we observe that the idle flag is not
537 * set even though the ring is empty. So double
538 * check before giving up.
539 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100541 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100542 }
543 }
544
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000545 I915_WRITE_CTL(engine, 0);
546 I915_WRITE_HEAD(engine, 0);
547 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 if (!IS_GEN2(engine->dev)) {
550 (void)I915_READ_CTL(engine);
551 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100552 }
553
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000554 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100555}
556
Tomas Elffc0768c2016-03-21 16:26:59 +0000557void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
558{
559 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
560}
561
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000562static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800563{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000564 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300565 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000566 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100567 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200568 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800569
Mika Kuoppala59bad942015-01-16 11:34:40 +0200570 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200571
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000572 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100573 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000574 DRM_DEBUG_KMS("%s head not reset to zero "
575 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->name,
577 I915_READ_CTL(engine),
578 I915_READ_HEAD(engine),
579 I915_READ_TAIL(engine),
580 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800581
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000582 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000583 DRM_ERROR("failed to set %s head to zero "
584 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000585 engine->name,
586 I915_READ_CTL(engine),
587 I915_READ_HEAD(engine),
588 I915_READ_TAIL(engine),
589 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 ret = -EIO;
591 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000592 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700593 }
594
Chris Wilson9991ae72014-04-02 16:36:07 +0100595 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100597 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000598 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100599
Jiri Kosinaece4a172014-08-07 16:29:53 +0200600 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000601 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200602
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200603 /* Initialize the ring. This must happen _after_ we've cleared the ring
604 * registers with the above sequence (the readback of the HEAD registers
605 * also enforces ordering), otherwise the hw might lose the new ring
606 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100608
609 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000610 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100611 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000612 engine->name, I915_READ_HEAD(engine));
613 I915_WRITE_HEAD(engine, 0);
614 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100615
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100617 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000618 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800619
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800620 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
622 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
623 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000624 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100625 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000626 engine->name,
627 I915_READ_CTL(engine),
628 I915_READ_CTL(engine) & RING_VALID,
629 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
630 I915_READ_START(engine),
631 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200632 ret = -EIO;
633 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800634 }
635
Dave Gordonebd0fd42014-11-27 11:22:49 +0000636 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000637 ringbuf->head = I915_READ_HEAD(engine);
638 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000639 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000640
Tomas Elffc0768c2016-03-21 16:26:59 +0000641 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100642
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200643out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200644 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200645
646 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700647}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800648
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100649void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000650intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100651{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000652 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100653
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000654 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 return;
656
657 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000658 kunmap(sg_page(engine->scratch.obj->pages->sgl));
659 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100660 }
661
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662 drm_gem_object_unreference(&engine->scratch.obj->base);
663 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100664}
665
666int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000667intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669 int ret;
670
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000671 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672
Dave Gordond37cd8a2016-04-22 19:14:32 +0100673 engine->scratch.obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100674 if (IS_ERR(engine->scratch.obj)) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000675 DRM_ERROR("Failed to allocate seqno page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +0100676 ret = PTR_ERR(engine->scratch.obj);
677 engine->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000678 goto err;
679 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100680
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000681 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
682 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100683 if (ret)
684 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000685
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000686 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000687 if (ret)
688 goto err_unref;
689
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000690 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
691 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
692 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800693 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000694 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800695 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200697 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699 return 0;
700
701err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000702 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000704 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000705err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706 return ret;
707}
708
John Harrisone2be4fa2015-05-29 17:43:54 +0100709static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100710{
Mika Kuoppala72253422014-10-07 17:21:26 +0300711 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000712 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100714 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300715 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100716
Francisco Jerez02235802015-10-07 14:44:01 +0300717 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300718 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100719
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100721 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100722 if (ret)
723 return ret;
724
John Harrison5fb9de12015-05-29 17:44:07 +0100725 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300726 if (ret)
727 return ret;
728
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300730 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000731 intel_ring_emit_reg(engine, w->reg[i].addr);
732 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300733 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000734 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300735
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000736 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300737
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000738 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100739 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300740 if (ret)
741 return ret;
742
743 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
744
745 return 0;
746}
747
John Harrison87531812015-05-29 17:43:44 +0100748static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100749{
750 int ret;
751
John Harrisone2be4fa2015-05-29 17:43:54 +0100752 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753 if (ret != 0)
754 return ret;
755
John Harrisonbe013632015-05-29 17:43:45 +0100756 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100757 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000758 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100759
Chris Wilsone26e1b92016-01-29 16:49:05 +0000760 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100761}
762
Mika Kuoppala72253422014-10-07 17:21:26 +0300763static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200764 i915_reg_t addr,
765 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300766{
767 const u32 idx = dev_priv->workarounds.count;
768
769 if (WARN_ON(idx >= I915_MAX_WA_REGS))
770 return -ENOSPC;
771
772 dev_priv->workarounds.reg[idx].addr = addr;
773 dev_priv->workarounds.reg[idx].value = val;
774 dev_priv->workarounds.reg[idx].mask = mask;
775
776 dev_priv->workarounds.count++;
777
778 return 0;
779}
780
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100781#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000782 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300783 if (r) \
784 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100785 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
787#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000788 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
790#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000791 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiau98533252014-12-08 17:33:51 +0000793#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000794 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300795
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000796#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
797#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300798
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000799#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300800
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000801static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
802 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000803{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000804 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000805 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000806 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000807
808 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
809 return -EINVAL;
810
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000811 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000812 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000813 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000814
815 return 0;
816}
817
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000818static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100819{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000820 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100821 struct drm_i915_private *dev_priv = dev->dev_private;
822
823 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100824
Arun Siluvery717d84d2015-09-25 17:40:39 +0100825 /* WaDisableAsyncFlipPerfMode:bdw,chv */
826 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
827
Arun Siluveryd0581192015-09-25 17:40:40 +0100828 /* WaDisablePartialInstShootdown:bdw,chv */
829 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
830 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
831
Arun Siluverya340af52015-09-25 17:40:45 +0100832 /* Use Force Non-Coherent whenever executing a 3D context. This is a
833 * workaround for for a possible hang in the unlikely event a TLB
834 * invalidation occurs during a PSD flush.
835 */
836 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100837 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100838 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100839 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100840 HDC_FORCE_NON_COHERENT);
841
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100842 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
843 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
844 * polygons in the same 8x4 pixel/sample area to be processed without
845 * stalling waiting for the earlier ones to write to Hierarchical Z
846 * buffer."
847 *
848 * This optimization is off by default for BDW and CHV; turn it on.
849 */
850 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
851
Arun Siluvery48404632015-09-25 17:40:43 +0100852 /* Wa4x4STCOptimizationDisable:bdw,chv */
853 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
854
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100855 /*
856 * BSpec recommends 8x4 when MSAA is used,
857 * however in practice 16x4 seems fastest.
858 *
859 * Note that PS/WM thread counts depend on the WIZ hashing
860 * disable bit, which we don't touch here, but it's good
861 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
862 */
863 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
864 GEN6_WIZ_HASHING_MASK,
865 GEN6_WIZ_HASHING_16x4);
866
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100867 return 0;
868}
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300871{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100872 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000873 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300874 struct drm_i915_private *dev_priv = dev->dev_private;
875
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000876 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100877 if (ret)
878 return ret;
879
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700880 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100881 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100882
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700883 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
885 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100886
Mika Kuoppala72253422014-10-07 17:21:26 +0300887 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
888 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Mika Kuoppala72253422014-10-07 17:21:26 +0300890 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000891 /* WaForceContextSaveRestoreNonCoherent:bdw */
892 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000893 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300894 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100895
Arun Siluvery86d7f232014-08-26 14:44:50 +0100896 return 0;
897}
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300900{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100901 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000902 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 struct drm_i915_private *dev_priv = dev->dev_private;
904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000905 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100906 if (ret)
907 return ret;
908
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300909 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100910 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300911
Kenneth Graunked60de812015-01-10 18:02:22 -0800912 /* Improve HiZ throughput on CHV. */
913 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
914
Mika Kuoppala72253422014-10-07 17:21:26 +0300915 return 0;
916}
917
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000918static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000919{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000920 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000921 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak8ea6f892015-05-19 17:05:42 +0300922 uint32_t tmp;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000923 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000924
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300925 /* WaEnableLbsSlaRetryTimerDecrement:skl */
926 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
927 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
928
929 /* WaDisableKillLogic:bxt,skl */
930 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
931 ECOCHK_DIS_TLB);
932
Tim Gore950b2aa2016-03-16 16:13:46 +0000933 /* WaClearFlowControlGpgpuContextSave:skl,bxt */
Nick Hoathb0e6f6d2015-05-07 14:15:29 +0100934 /* WaDisablePartialInstShootdown:skl,bxt */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000935 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000936 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000937 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
938
Nick Hoatha119a6e2015-05-07 14:15:30 +0100939 /* Syncing dependencies between camera and graphics:skl,bxt */
Nick Hoath84241712015-02-05 10:47:20 +0000940 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
941 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
942
Jani Nikulae87a0052015-10-20 15:22:02 +0300943 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
944 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
945 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000946 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
947 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000948
Jani Nikulae87a0052015-10-20 15:22:02 +0300949 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
950 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
951 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
953 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100954 /*
955 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
956 * but we do that in per ctx batchbuffer as there is an issue
957 * with this register not getting restored on ctx restore
958 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000959 }
960
Jani Nikulae87a0052015-10-20 15:22:02 +0300961 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100962 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt */
963 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
964 GEN9_ENABLE_YV12_BUGFIX |
965 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000966
Nick Hoath50683682015-05-07 14:15:35 +0100967 /* Wa4x4STCOptimizationDisable:skl,bxt */
Nick Hoath27160c92015-05-07 14:15:36 +0100968 /* WaDisablePartialResolveInVc:skl,bxt */
Arun Siluvery60294682015-09-25 14:33:37 +0100969 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
970 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000971
Nick Hoath16be17a2015-05-07 14:15:37 +0100972 /* WaCcsTlbPrefetchDisable:skl,bxt */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000973 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
974 GEN9_CCS_TLB_PREFETCH_ENABLE);
975
Imre Deak5a2ae952015-05-19 15:04:59 +0300976 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300977 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
978 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200979 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
980 PIXEL_MASK_CAMMING_DISABLE);
981
Imre Deak8ea6f892015-05-19 17:05:42 +0300982 /* WaForceContextSaveRestoreNonCoherent:skl,bxt */
983 tmp = HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT;
Mika Kuoppala97ea6be2016-04-05 15:56:17 +0300984 if (IS_SKL_REVID(dev, SKL_REVID_F0, REVID_FOREVER) ||
Jani Nikulae87a0052015-10-20 15:22:02 +0300985 IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak8ea6f892015-05-19 17:05:42 +0300986 tmp |= HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE;
987 WA_SET_BIT_MASKED(HDC_CHICKEN0, tmp);
988
Arun Siluvery8c761602015-09-08 10:31:48 +0100989 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300990 if (IS_SKYLAKE(dev) || IS_BXT_REVID(dev, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +0100991 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
992 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +0100993
Robert Beckett6b6d5622015-09-08 10:31:52 +0100994 /* WaDisableSTUnitPowerOptimization:skl,bxt */
995 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
996
Arun Siluvery6ecf56a2016-01-21 21:43:54 +0000997 /* WaOCLCoherentLineFlush:skl,bxt */
998 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
999 GEN8_LQSC_FLUSH_COHERENT_LINES));
1000
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001001 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001003 if (ret)
1004 return ret;
1005
Arun Siluvery3669ab62016-01-21 21:43:49 +00001006 /* WaAllowUMDToModifyHDCChicken1:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001007 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001008 if (ret)
1009 return ret;
1010
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001011 return 0;
1012}
1013
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001014static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001015{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001016 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u8 vals[3] = { 0, 0, 0 };
1019 unsigned int i;
1020
1021 for (i = 0; i < 3; i++) {
1022 u8 ss;
1023
1024 /*
1025 * Only consider slices where one, and only one, subslice has 7
1026 * EUs
1027 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001028 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001029 continue;
1030
1031 /*
1032 * subslice_7eu[i] != 0 (because of the check above) and
1033 * ss_max == 4 (maximum number of subslices possible per slice)
1034 *
1035 * -> 0 <= ss <= 3;
1036 */
1037 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1038 vals[i] = 3 - ss;
1039 }
1040
1041 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1042 return 0;
1043
1044 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1045 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1046 GEN9_IZ_HASHING_MASK(2) |
1047 GEN9_IZ_HASHING_MASK(1) |
1048 GEN9_IZ_HASHING_MASK(0),
1049 GEN9_IZ_HASHING(2, vals[2]) |
1050 GEN9_IZ_HASHING(1, vals[1]) |
1051 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001052
Mika Kuoppala72253422014-10-07 17:21:26 +03001053 return 0;
1054}
1055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001056static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001057{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001058 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001059 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001060 struct drm_i915_private *dev_priv = dev->dev_private;
1061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001062 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001063 if (ret)
1064 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001065
Arun Siluverya78536e2016-01-21 21:43:53 +00001066 /*
1067 * Actual WA is to disable percontext preemption granularity control
1068 * until D0 which is the default case so this is equivalent to
1069 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1070 */
1071 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1072 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1073 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1074 }
1075
Jani Nikulae87a0052015-10-20 15:22:02 +03001076 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001077 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1078 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1079 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1080 }
1081
1082 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1083 * involving this register should also be added to WA batch as required.
1084 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001085 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001086 /* WaDisableLSQCROPERFforOCL:skl */
1087 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1088 GEN8_LQSC_RO_PERF_DIS);
1089
1090 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001091 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001092 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1093 GEN9_GAPS_TSV_CREDIT_DISABLE));
1094 }
1095
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001096 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001097 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001098 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1099 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1100
Mika Kuoppala97ea6be2016-04-05 15:56:17 +03001101 /* This is tied to WaForceContextSaveRestoreNonCoherent */
1102 if (IS_SKL_REVID(dev, 0, REVID_FOREVER)) {
Nick Hoathb62adbd2015-05-07 14:15:34 +01001103 /*
1104 *Use Force Non-Coherent whenever executing a 3D context. This
1105 * is a workaround for a possible hang in the unlikely event
1106 * a TLB invalidation occurs during a PSD flush.
1107 */
1108 /* WaForceEnableNonCoherent:skl */
1109 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1110 HDC_FORCE_NON_COHERENT);
Mika Kuoppalae2386592015-12-18 16:14:53 +02001111
1112 /* WaDisableHDCInvalidation:skl */
1113 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1114 BDW_DISABLE_HDC_INVALIDATION);
Nick Hoathb62adbd2015-05-07 14:15:34 +01001115 }
1116
Jani Nikulae87a0052015-10-20 15:22:02 +03001117 /* WaBarrierPerformanceFixDisable:skl */
1118 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001119 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1120 HDC_FENCE_DEST_SLM_DISABLE |
1121 HDC_BARRIER_PERFORMANCE_DISABLE);
1122
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001123 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001124 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001125 WA_SET_BIT_MASKED(
1126 GEN7_HALF_SLICE_CHICKEN1,
1127 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001128
Arun Siluvery61074972016-01-21 21:43:52 +00001129 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001130 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001131 if (ret)
1132 return ret;
1133
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001134 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001135}
1136
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001137static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001138{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001139 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001140 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001141 struct drm_i915_private *dev_priv = dev->dev_private;
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001144 if (ret)
1145 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001146
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001147 /* WaStoreMultiplePTEenable:bxt */
1148 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001149 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001150 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1151
1152 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001153 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001154 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1155 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1156 }
1157
Nick Hoathdfb601e2015-04-10 13:12:24 +01001158 /* WaDisableThreadStallDopClockGating:bxt */
1159 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1160 STALL_DOP_GATING_DISABLE);
1161
Nick Hoath983b4b92015-04-10 13:12:25 +01001162 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001163 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001164 WA_SET_BIT_MASKED(
1165 GEN7_HALF_SLICE_CHICKEN1,
1166 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1167 }
1168
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001169 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1170 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1171 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001172 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001173 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001174 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001175 if (ret)
1176 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001177
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001178 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001179 if (ret)
1180 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001181 }
1182
Tim Gore050fc462016-04-22 09:46:01 +01001183 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
1184 if (IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
Imre Deak36579cb2016-05-03 15:54:20 +03001185 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
1186 L3_HIGH_PRIO_CREDITS(2));
Tim Gore050fc462016-04-22 09:46:01 +01001187
Nick Hoathcae04372015-03-17 11:39:38 +02001188 return 0;
1189}
1190
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001191int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001192{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001193 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001194 struct drm_i915_private *dev_priv = dev->dev_private;
1195
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001196 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001197
1198 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001199 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001200
1201 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001202 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001203
1204 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001205 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001206
Damien Lespiau8d205492015-02-09 19:33:15 +00001207 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001209
1210 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001211 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001212
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001213 return 0;
1214}
1215
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001216static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001218 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001219 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001220 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001221 if (ret)
1222 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001223
Akash Goel61a563a2014-03-25 18:01:50 +05301224 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1225 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001226 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001227
1228 /* We need to disable the AsyncFlip performance optimisations in order
1229 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1230 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001231 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001232 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001233 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001234 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001235 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1236
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001237 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301238 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001239 if (INTEL_INFO(dev)->gen == 6)
1240 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001241 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001242
Akash Goel01fa0302014-03-24 23:00:04 +05301243 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001244 if (IS_GEN7(dev))
1245 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301246 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001247 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001248
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001249 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001250 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1251 * "If this bit is set, STCunit will have LRA as replacement
1252 * policy. [...] This bit must be reset. LRA replacement
1253 * policy is not supported."
1254 */
1255 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001256 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001257 }
1258
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001259 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001260 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001261
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001262 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001265 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001266}
1267
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001268static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001269{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001270 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001271 struct drm_i915_private *dev_priv = dev->dev_private;
1272
1273 if (dev_priv->semaphore_obj) {
1274 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1275 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1276 dev_priv->semaphore_obj = NULL;
1277 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001278
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001279 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001280}
1281
John Harrisonf7169682015-05-29 17:44:05 +01001282static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001283 unsigned int num_dwords)
1284{
1285#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001286 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001287 struct drm_device *dev = signaller->dev;
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001290 enum intel_engine_id id;
1291 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001292
1293 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1294 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1295#undef MBOX_UPDATE_DWORDS
1296
John Harrison5fb9de12015-05-29 17:44:07 +01001297 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001298 if (ret)
1299 return ret;
1300
Dave Gordonc3232b12016-03-23 18:19:53 +00001301 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001302 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001303 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001304 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1305 continue;
1306
John Harrisonf7169682015-05-29 17:44:05 +01001307 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001308 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1309 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1310 PIPE_CONTROL_QW_WRITE |
Chris Wilsonf9a4ea32016-04-29 13:18:24 +01001311 PIPE_CONTROL_CS_STALL);
Ben Widawsky3e789982014-06-30 09:53:37 -07001312 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1313 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001314 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001315 intel_ring_emit(signaller, 0);
1316 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001317 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001318 intel_ring_emit(signaller, 0);
1319 }
1320
1321 return 0;
1322}
1323
John Harrisonf7169682015-05-29 17:44:05 +01001324static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001325 unsigned int num_dwords)
1326{
1327#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001328 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001329 struct drm_device *dev = signaller->dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
1331 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001332 enum intel_engine_id id;
1333 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001334
1335 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1336 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1337#undef MBOX_UPDATE_DWORDS
1338
John Harrison5fb9de12015-05-29 17:44:07 +01001339 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001340 if (ret)
1341 return ret;
1342
Dave Gordonc3232b12016-03-23 18:19:53 +00001343 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001344 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001345 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001346 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1347 continue;
1348
John Harrisonf7169682015-05-29 17:44:05 +01001349 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001350 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1351 MI_FLUSH_DW_OP_STOREDW);
1352 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1353 MI_FLUSH_DW_USE_GTT);
1354 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001355 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001356 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson215a7e32016-04-29 13:18:23 +01001357 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001358 intel_ring_emit(signaller, 0);
1359 }
1360
1361 return 0;
1362}
1363
John Harrisonf7169682015-05-29 17:44:05 +01001364static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001365 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001366{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001367 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001368 struct drm_device *dev = signaller->dev;
1369 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001370 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001371 enum intel_engine_id id;
1372 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001373
Ben Widawskya1444b72014-06-30 09:53:35 -07001374#define MBOX_UPDATE_DWORDS 3
1375 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1376 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1377#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001378
John Harrison5fb9de12015-05-29 17:44:07 +01001379 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001380 if (ret)
1381 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001382
Dave Gordonc3232b12016-03-23 18:19:53 +00001383 for_each_engine_id(useless, dev_priv, id) {
1384 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001385
1386 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001387 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001388
Ben Widawsky78325f22014-04-29 14:52:29 -07001389 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001390 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001391 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001392 }
1393 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001394
Ben Widawskya1444b72014-06-30 09:53:35 -07001395 /* If num_dwords was rounded, make sure the tail pointer is correct */
1396 if (num_rings % 2 == 0)
1397 intel_ring_emit(signaller, MI_NOOP);
1398
Ben Widawsky024a43e2014-04-29 14:52:30 -07001399 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400}
1401
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001402/**
1403 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001404 *
1405 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001406 *
1407 * Update the mailbox registers in the *other* rings with the current seqno.
1408 * This acts like a signal in the canonical semaphore.
1409 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001410static int
John Harrisonee044a82015-05-29 17:44:00 +01001411gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001412{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001413 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001414 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001415
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001416 if (engine->semaphore.signal)
1417 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001418 else
John Harrison5fb9de12015-05-29 17:44:07 +01001419 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001420
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421 if (ret)
1422 return ret;
1423
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001424 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1425 intel_ring_emit(engine,
1426 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1427 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1428 intel_ring_emit(engine, MI_USER_INTERRUPT);
1429 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001430
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001431 return 0;
1432}
1433
Chris Wilsona58c01a2016-04-29 13:18:21 +01001434static int
1435gen8_render_add_request(struct drm_i915_gem_request *req)
1436{
1437 struct intel_engine_cs *engine = req->engine;
1438 int ret;
1439
1440 if (engine->semaphore.signal)
1441 ret = engine->semaphore.signal(req, 8);
1442 else
1443 ret = intel_ring_begin(req, 8);
1444 if (ret)
1445 return ret;
1446
1447 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
1448 intel_ring_emit(engine, (PIPE_CONTROL_GLOBAL_GTT_IVB |
1449 PIPE_CONTROL_CS_STALL |
1450 PIPE_CONTROL_QW_WRITE));
1451 intel_ring_emit(engine, intel_hws_seqno_address(req->engine));
1452 intel_ring_emit(engine, 0);
1453 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1454 /* We're thrashing one dword of HWS. */
1455 intel_ring_emit(engine, 0);
1456 intel_ring_emit(engine, MI_USER_INTERRUPT);
1457 intel_ring_emit(engine, MI_NOOP);
1458 __intel_ring_advance(engine);
1459
1460 return 0;
1461}
1462
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001463static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1464 u32 seqno)
1465{
1466 struct drm_i915_private *dev_priv = dev->dev_private;
1467 return dev_priv->last_seqno < seqno;
1468}
1469
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001470/**
1471 * intel_ring_sync - sync the waiter to the signaller on seqno
1472 *
1473 * @waiter - ring that is waiting
1474 * @signaller - ring which has, or will signal
1475 * @seqno - seqno which the waiter will block on
1476 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001477
1478static int
John Harrison599d9242015-05-29 17:44:04 +01001479gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001480 struct intel_engine_cs *signaller,
1481 u32 seqno)
1482{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001483 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001484 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
Chris Wilson6ef48d72016-04-29 13:18:25 +01001485 struct i915_hw_ppgtt *ppgtt;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001486 int ret;
1487
John Harrison5fb9de12015-05-29 17:44:07 +01001488 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001489 if (ret)
1490 return ret;
1491
1492 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1493 MI_SEMAPHORE_GLOBAL_GTT |
1494 MI_SEMAPHORE_SAD_GTE_SDD);
1495 intel_ring_emit(waiter, seqno);
1496 intel_ring_emit(waiter,
1497 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1498 intel_ring_emit(waiter,
1499 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1500 intel_ring_advance(waiter);
Chris Wilson6ef48d72016-04-29 13:18:25 +01001501
1502 /* When the !RCS engines idle waiting upon a semaphore, they lose their
1503 * pagetables and we must reload them before executing the batch.
1504 * We do this on the i915_switch_context() following the wait and
1505 * before the dispatch.
1506 */
1507 ppgtt = waiter_req->ctx->ppgtt;
1508 if (ppgtt && waiter_req->engine->id != RCS)
1509 ppgtt->pd_dirty_rings |= intel_engine_flag(waiter_req->engine);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001510 return 0;
1511}
1512
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001513static int
John Harrison599d9242015-05-29 17:44:04 +01001514gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001515 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001516 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001517{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001518 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001519 u32 dw1 = MI_SEMAPHORE_MBOX |
1520 MI_SEMAPHORE_COMPARE |
1521 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001522 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1523 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001524
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001525 /* Throughout all of the GEM code, seqno passed implies our current
1526 * seqno is >= the last seqno executed. However for hardware the
1527 * comparison is strictly greater than.
1528 */
1529 seqno -= 1;
1530
Ben Widawskyebc348b2014-04-29 14:52:28 -07001531 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001532
John Harrison5fb9de12015-05-29 17:44:07 +01001533 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001534 if (ret)
1535 return ret;
1536
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001537 /* If seqno wrap happened, omit the wait with no-ops */
1538 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001539 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001540 intel_ring_emit(waiter, seqno);
1541 intel_ring_emit(waiter, 0);
1542 intel_ring_emit(waiter, MI_NOOP);
1543 } else {
1544 intel_ring_emit(waiter, MI_NOOP);
1545 intel_ring_emit(waiter, MI_NOOP);
1546 intel_ring_emit(waiter, MI_NOOP);
1547 intel_ring_emit(waiter, MI_NOOP);
1548 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001549 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001550
1551 return 0;
1552}
1553
Chris Wilsonc6df5412010-12-15 09:56:50 +00001554#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1555do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001556 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1557 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001558 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1559 intel_ring_emit(ring__, 0); \
1560 intel_ring_emit(ring__, 0); \
1561} while (0)
1562
1563static int
John Harrisonee044a82015-05-29 17:44:00 +01001564pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001565{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001566 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001567 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001568 int ret;
1569
1570 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1571 * incoherent with writes to memory, i.e. completely fubar,
1572 * so we need to use PIPE_NOTIFY instead.
1573 *
1574 * However, we also need to workaround the qword write
1575 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1576 * memory before requesting an interrupt.
1577 */
John Harrison5fb9de12015-05-29 17:44:07 +01001578 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001579 if (ret)
1580 return ret;
1581
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001582 intel_ring_emit(engine,
1583 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001584 PIPE_CONTROL_WRITE_FLUSH |
1585 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001586 intel_ring_emit(engine,
1587 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1588 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1589 intel_ring_emit(engine, 0);
1590 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001591 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001592 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001593 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001594 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001595 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001596 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001597 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001598 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001599 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001600 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001601
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001602 intel_ring_emit(engine,
1603 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001604 PIPE_CONTROL_WRITE_FLUSH |
1605 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001606 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001607 intel_ring_emit(engine,
1608 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1609 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1610 intel_ring_emit(engine, 0);
1611 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001612
Chris Wilsonc6df5412010-12-15 09:56:50 +00001613 return 0;
1614}
1615
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001616static void
1617gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001618{
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001619 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1620
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001621 /* Workaround to force correct ordering between irq and seqno writes on
1622 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001623 * ACTHD) before reading the status page.
1624 *
1625 * Note that this effectively stalls the read by the time it takes to
1626 * do a memory transaction, which more or less ensures that the write
1627 * from the GPU has sufficient time to invalidate the CPU cacheline.
1628 * Alternatively we could delay the interrupt from the CS ring to give
1629 * the write time to land, but that would incur a delay after every
1630 * batch i.e. much more frequent than a delay when waiting for the
1631 * interrupt (with the same net latency).
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001632 *
1633 * Also note that to prevent whole machine hangs on gen7, we have to
1634 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001635 */
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001636 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001637 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsonbcbdb6d2016-04-27 09:02:01 +01001638 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001639}
1640
1641static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001642ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001643{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001644 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001645}
1646
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001647static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001648ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001649{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001651}
1652
Chris Wilsonc6df5412010-12-15 09:56:50 +00001653static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001654pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001655{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001656 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001657}
1658
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001659static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001660pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001661{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001662 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001663}
1664
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001665static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001666gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001667{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001669 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001670 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001671
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001672 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001673 return false;
1674
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001676 if (engine->irq_refcount++ == 0)
1677 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001678 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001679
1680 return true;
1681}
1682
1683static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001684gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001685{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001686 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001687 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001689
Chris Wilson7338aef2012-04-24 21:48:47 +01001690 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001691 if (--engine->irq_refcount == 0)
1692 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001693 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001694}
1695
1696static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001697i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001698{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001699 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001700 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001701 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001702
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001703 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001704 return false;
1705
Chris Wilson7338aef2012-04-24 21:48:47 +01001706 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001707 if (engine->irq_refcount++ == 0) {
1708 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001709 I915_WRITE(IMR, dev_priv->irq_mask);
1710 POSTING_READ(IMR);
1711 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001713
1714 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001715}
1716
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001717static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001718i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001719{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001720 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001721 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001722 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001723
Chris Wilson7338aef2012-04-24 21:48:47 +01001724 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001725 if (--engine->irq_refcount == 0) {
1726 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001727 I915_WRITE(IMR, dev_priv->irq_mask);
1728 POSTING_READ(IMR);
1729 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001730 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001731}
1732
Chris Wilsonc2798b12012-04-22 21:13:57 +01001733static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001734i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001735{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001736 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001738 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001739
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001740 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001741 return false;
1742
Chris Wilson7338aef2012-04-24 21:48:47 +01001743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001744 if (engine->irq_refcount++ == 0) {
1745 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001746 I915_WRITE16(IMR, dev_priv->irq_mask);
1747 POSTING_READ16(IMR);
1748 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001749 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001750
1751 return true;
1752}
1753
1754static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001755i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001756{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001757 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001758 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001759 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001760
Chris Wilson7338aef2012-04-24 21:48:47 +01001761 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001762 if (--engine->irq_refcount == 0) {
1763 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001764 I915_WRITE16(IMR, dev_priv->irq_mask);
1765 POSTING_READ16(IMR);
1766 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001767 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001768}
1769
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001770static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001771bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001772 u32 invalidate_domains,
1773 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001774{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001775 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001776 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001777
John Harrison5fb9de12015-05-29 17:44:07 +01001778 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001779 if (ret)
1780 return ret;
1781
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001782 intel_ring_emit(engine, MI_FLUSH);
1783 intel_ring_emit(engine, MI_NOOP);
1784 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001785 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001786}
1787
Chris Wilson3cce4692010-10-27 16:11:02 +01001788static int
John Harrisonee044a82015-05-29 17:44:00 +01001789i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001790{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001791 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001792 int ret;
1793
John Harrison5fb9de12015-05-29 17:44:07 +01001794 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001795 if (ret)
1796 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001797
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001798 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1799 intel_ring_emit(engine,
1800 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1801 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1802 intel_ring_emit(engine, MI_USER_INTERRUPT);
1803 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001804
Chris Wilson3cce4692010-10-27 16:11:02 +01001805 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001806}
1807
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001808static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001809gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001810{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001811 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001812 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001813 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001814
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001815 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1816 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001817
Chris Wilson7338aef2012-04-24 21:48:47 +01001818 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001819 if (engine->irq_refcount++ == 0) {
1820 if (HAS_L3_DPF(dev) && engine->id == RCS)
1821 I915_WRITE_IMR(engine,
1822 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001823 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001824 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001825 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1826 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001827 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001828 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001829
1830 return true;
1831}
1832
1833static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001834gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001835{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001836 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001838 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001839
Chris Wilson7338aef2012-04-24 21:48:47 +01001840 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001841 if (--engine->irq_refcount == 0) {
1842 if (HAS_L3_DPF(dev) && engine->id == RCS)
1843 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001844 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001845 I915_WRITE_IMR(engine, ~0);
1846 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001847 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001848 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001849}
1850
Ben Widawskya19d2932013-05-28 19:22:30 -07001851static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001852hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001853{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001855 struct drm_i915_private *dev_priv = dev->dev_private;
1856 unsigned long flags;
1857
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001858 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001859 return false;
1860
Daniel Vetter59cdb632013-07-04 23:35:28 +02001861 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001862 if (engine->irq_refcount++ == 0) {
1863 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1864 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001865 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001866 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001867
1868 return true;
1869}
1870
1871static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001872hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001873{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001874 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001875 struct drm_i915_private *dev_priv = dev->dev_private;
1876 unsigned long flags;
1877
Daniel Vetter59cdb632013-07-04 23:35:28 +02001878 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001879 if (--engine->irq_refcount == 0) {
1880 I915_WRITE_IMR(engine, ~0);
1881 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001882 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001883 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001884}
1885
Ben Widawskyabd58f02013-11-02 21:07:09 -07001886static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001888{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001889 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001890 struct drm_i915_private *dev_priv = dev->dev_private;
1891 unsigned long flags;
1892
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001893 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001894 return false;
1895
1896 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 if (engine->irq_refcount++ == 0) {
1898 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1899 I915_WRITE_IMR(engine,
1900 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001901 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1902 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001903 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001904 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001905 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001906 }
1907 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1908
1909 return true;
1910}
1911
1912static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001913gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001914{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001915 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001916 struct drm_i915_private *dev_priv = dev->dev_private;
1917 unsigned long flags;
1918
1919 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001920 if (--engine->irq_refcount == 0) {
1921 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1922 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001923 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1924 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001925 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001926 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001927 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001928 }
1929 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1930}
1931
Zou Nan haid1b851f2010-05-21 09:08:57 +08001932static int
John Harrison53fddaf2015-05-29 17:44:02 +01001933i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001934 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001935 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001936{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001937 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001938 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001939
John Harrison5fb9de12015-05-29 17:44:07 +01001940 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001941 if (ret)
1942 return ret;
1943
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001944 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001945 MI_BATCH_BUFFER_START |
1946 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001947 (dispatch_flags & I915_DISPATCH_SECURE ?
1948 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001949 intel_ring_emit(engine, offset);
1950 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001951
Zou Nan haid1b851f2010-05-21 09:08:57 +08001952 return 0;
1953}
1954
Daniel Vetterb45305f2012-12-17 16:21:27 +01001955/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1956#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001957#define I830_TLB_ENTRIES (2)
1958#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001959static int
John Harrison53fddaf2015-05-29 17:44:02 +01001960i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001961 u64 offset, u32 len,
1962 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001963{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001964 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001965 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001966 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967
John Harrison5fb9de12015-05-29 17:44:07 +01001968 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001969 if (ret)
1970 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001971
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001972 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001973 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1974 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1975 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1976 intel_ring_emit(engine, cs_offset);
1977 intel_ring_emit(engine, 0xdeadbeef);
1978 intel_ring_emit(engine, MI_NOOP);
1979 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001980
John Harrison8e004ef2015-02-13 11:48:10 +00001981 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001982 if (len > I830_BATCH_LIMIT)
1983 return -ENOSPC;
1984
John Harrison5fb9de12015-05-29 17:44:07 +01001985 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001986 if (ret)
1987 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001988
1989 /* Blit the batch (which has now all relocs applied) to the
1990 * stable batch scratch bo area (so that the CS never
1991 * stumbles over its tlb invalidation bug) ...
1992 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001993 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1994 intel_ring_emit(engine,
1995 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1996 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1997 intel_ring_emit(engine, cs_offset);
1998 intel_ring_emit(engine, 4096);
1999 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002000
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002001 intel_ring_emit(engine, MI_FLUSH);
2002 intel_ring_emit(engine, MI_NOOP);
2003 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002004
2005 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002006 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01002007 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002008
Ville Syrjälä9d611c02015-12-14 18:23:49 +02002009 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002010 if (ret)
2011 return ret;
2012
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002013 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2014 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2015 0 : MI_BATCH_NON_SECURE));
2016 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002017
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002018 return 0;
2019}
2020
2021static int
John Harrison53fddaf2015-05-29 17:44:02 +01002022i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002023 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002024 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002025{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002026 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002027 int ret;
2028
John Harrison5fb9de12015-05-29 17:44:07 +01002029 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002030 if (ret)
2031 return ret;
2032
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002033 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2034 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2035 0 : MI_BATCH_NON_SECURE));
2036 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002037
Eric Anholt62fdfea2010-05-21 13:26:39 -07002038 return 0;
2039}
2040
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002041static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002042{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002043 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002044
2045 if (!dev_priv->status_page_dmah)
2046 return;
2047
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2049 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002050}
2051
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002052static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002053{
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002057 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002058 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002059
Chris Wilson9da3da62012-06-01 15:20:22 +01002060 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002061 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002062 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002063 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002064}
2065
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002066static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002067{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002068 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002069
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002070 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002071 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002072 int ret;
2073
Dave Gordond37cd8a2016-04-22 19:14:32 +01002074 obj = i915_gem_object_create(engine->dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002075 if (IS_ERR(obj)) {
Chris Wilsone3efda42014-04-09 09:19:41 +01002076 DRM_ERROR("Failed to allocate status page\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002077 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002078 }
2079
2080 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2081 if (ret)
2082 goto err_unref;
2083
Chris Wilson1f767e02014-07-03 17:33:03 -04002084 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002085 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002086 /* On g33, we cannot place HWS above 256MiB, so
2087 * restrict its pinning to the low mappable arena.
2088 * Though this restriction is not documented for
2089 * gen4, gen5, or byt, they also behave similarly
2090 * and hang if the HWS is placed at the top of the
2091 * GTT. To generalise, it appears that all !llc
2092 * platforms have issues with us placing the HWS
2093 * above the mappable region (even though we never
2094 * actualy map it).
2095 */
2096 flags |= PIN_MAPPABLE;
2097 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002098 if (ret) {
2099err_unref:
2100 drm_gem_object_unreference(&obj->base);
2101 return ret;
2102 }
2103
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002104 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002105 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002106
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002107 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2108 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2109 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002110
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002111 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002112 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002113
2114 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002115}
2116
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002117static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002118{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002119 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002120
2121 if (!dev_priv->status_page_dmah) {
2122 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002123 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002124 if (!dev_priv->status_page_dmah)
2125 return -ENOMEM;
2126 }
2127
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002128 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2129 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002130
2131 return 0;
2132}
2133
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002134void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2135{
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002136 GEM_BUG_ON(ringbuf->vma == NULL);
2137 GEM_BUG_ON(ringbuf->virtual_start == NULL);
2138
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002139 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002140 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002141 else
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002142 i915_vma_unpin_iomap(ringbuf->vma);
Dave Gordon83052162016-04-12 14:46:16 +01002143 ringbuf->virtual_start = NULL;
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002144
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002145 i915_gem_object_ggtt_unpin(ringbuf->obj);
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002146 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002147}
2148
2149int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2150 struct intel_ringbuffer *ringbuf)
2151{
2152 struct drm_i915_private *dev_priv = to_i915(dev);
2153 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002154 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2155 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002156 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002157 int ret;
2158
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002159 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002160 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002161 if (ret)
2162 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002163
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002164 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002165 if (ret)
2166 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002167
Dave Gordon83052162016-04-12 14:46:16 +01002168 addr = i915_gem_object_pin_map(obj);
2169 if (IS_ERR(addr)) {
2170 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002171 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002172 }
2173 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002174 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2175 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002176 if (ret)
2177 return ret;
2178
2179 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002180 if (ret)
2181 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002182
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002183 /* Access through the GTT requires the device to be awake. */
2184 assert_rpm_wakelock_held(dev_priv);
2185
Chris Wilson3d77e9b2016-04-28 09:56:40 +01002186 addr = i915_vma_pin_iomap(i915_gem_obj_to_ggtt(obj));
2187 if (IS_ERR(addr)) {
2188 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002189 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002190 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002191 }
2192
Dave Gordon83052162016-04-12 14:46:16 +01002193 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002194 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002195 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002196
2197err_unpin:
2198 i915_gem_object_ggtt_unpin(obj);
2199 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002200}
2201
Chris Wilson01101fa2015-09-03 13:01:39 +01002202static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002203{
Oscar Mateo2919d292014-07-03 16:28:02 +01002204 drm_gem_object_unreference(&ringbuf->obj->base);
2205 ringbuf->obj = NULL;
2206}
2207
Chris Wilson01101fa2015-09-03 13:01:39 +01002208static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2209 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002210{
Chris Wilsone3efda42014-04-09 09:19:41 +01002211 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002212
2213 obj = NULL;
2214 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002215 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002216 if (obj == NULL)
Dave Gordond37cd8a2016-04-22 19:14:32 +01002217 obj = i915_gem_object_create(dev, ringbuf->size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002218 if (IS_ERR(obj))
2219 return PTR_ERR(obj);
Chris Wilsone3efda42014-04-09 09:19:41 +01002220
Akash Goel24f3a8c2014-06-17 10:59:42 +05302221 /* mark ring buffers as read-only from GPU side by default */
2222 obj->gt_ro = 1;
2223
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002224 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002225
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002226 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002227}
2228
Chris Wilson01101fa2015-09-03 13:01:39 +01002229struct intel_ringbuffer *
2230intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2231{
2232 struct intel_ringbuffer *ring;
2233 int ret;
2234
2235 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002236 if (ring == NULL) {
2237 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2238 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002239 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002240 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002241
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002242 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002243 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002244
2245 ring->size = size;
2246 /* Workaround an erratum on the i830 which causes a hang if
2247 * the TAIL pointer points to within the last 2 cachelines
2248 * of the buffer.
2249 */
2250 ring->effective_size = size;
2251 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2252 ring->effective_size -= 2 * CACHELINE_BYTES;
2253
2254 ring->last_retired_head = -1;
2255 intel_ring_update_space(ring);
2256
2257 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2258 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002259 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2260 engine->name, ret);
2261 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002262 kfree(ring);
2263 return ERR_PTR(ret);
2264 }
2265
2266 return ring;
2267}
2268
2269void
2270intel_ringbuffer_free(struct intel_ringbuffer *ring)
2271{
2272 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002273 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002274 kfree(ring);
2275}
2276
Ben Widawskyc43b5632012-04-16 14:07:40 -07002277static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002278 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002279{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002280 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002281 int ret;
2282
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002283 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002284
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002285 engine->dev = dev;
2286 INIT_LIST_HEAD(&engine->active_list);
2287 INIT_LIST_HEAD(&engine->request_list);
2288 INIT_LIST_HEAD(&engine->execlist_queue);
2289 INIT_LIST_HEAD(&engine->buffers);
2290 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2291 memset(engine->semaphore.sync_seqno, 0,
2292 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002293
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002294 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002295
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002296 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002297 if (IS_ERR(ringbuf)) {
2298 ret = PTR_ERR(ringbuf);
2299 goto error;
2300 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002301 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002302
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002303 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002304 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002305 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002306 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002307 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002308 WARN_ON(engine->id != RCS);
2309 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002310 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002311 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002312 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002313
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002314 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2315 if (ret) {
2316 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002317 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002318 intel_destroy_ringbuffer_obj(ringbuf);
2319 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002320 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002323 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002324 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002325
Oscar Mateo8ee14972014-05-22 14:13:34 +01002326 return 0;
2327
2328error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002329 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002330 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002331}
2332
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002333void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002334{
John Harrison6402c332014-10-31 12:00:26 +00002335 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002336
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002337 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002338 return;
2339
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002340 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002341
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002342 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002343 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002344 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002345
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002346 intel_unpin_ringbuffer_obj(engine->buffer);
2347 intel_ringbuffer_free(engine->buffer);
2348 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002349 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002350
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002351 if (engine->cleanup)
2352 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 if (I915_NEED_GFX_HWS(engine->dev)) {
2355 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002356 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002357 WARN_ON(engine->id != RCS);
2358 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002359 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002360
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002361 i915_cmd_parser_fini_ring(engine);
2362 i915_gem_batch_pool_fini(&engine->batch_pool);
2363 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002364}
2365
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002366int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002367{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002368 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002369
Chris Wilson3e960502012-11-27 16:22:54 +00002370 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002371 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002372 return 0;
2373
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002374 req = list_entry(engine->request_list.prev,
2375 struct drm_i915_gem_request,
2376 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002377
Chris Wilsonb4716182015-04-27 13:41:17 +01002378 /* Make sure we do not trigger any retires */
2379 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002380 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002381 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002382}
2383
John Harrison6689cb22015-03-19 12:30:08 +00002384int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002385{
Chris Wilson63103462016-04-28 09:56:49 +01002386 int ret;
2387
2388 /* Flush enough space to reduce the likelihood of waiting after
2389 * we start building the request - in which case we will just
2390 * have to repeat work.
2391 */
Chris Wilsona0442462016-04-29 09:07:05 +01002392 request->reserved_space += LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002393
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002394 request->ringbuf = request->engine->buffer;
Chris Wilson63103462016-04-28 09:56:49 +01002395
2396 ret = intel_ring_begin(request, 0);
2397 if (ret)
2398 return ret;
2399
Chris Wilsona0442462016-04-29 09:07:05 +01002400 request->reserved_space -= LEGACY_REQUEST_SIZE;
Chris Wilson63103462016-04-28 09:56:49 +01002401 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002402}
2403
Chris Wilson987046a2016-04-28 09:56:46 +01002404static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002405{
Chris Wilson987046a2016-04-28 09:56:46 +01002406 struct intel_ringbuffer *ringbuf = req->ringbuf;
2407 struct intel_engine_cs *engine = req->engine;
2408 struct drm_i915_gem_request *target;
2409
2410 intel_ring_update_space(ringbuf);
2411 if (ringbuf->space >= bytes)
2412 return 0;
2413
2414 /*
2415 * Space is reserved in the ringbuffer for finalising the request,
2416 * as that cannot be allowed to fail. During request finalisation,
2417 * reserved_space is set to 0 to stop the overallocation and the
2418 * assumption is that then we never need to wait (which has the
2419 * risk of failing with EINTR).
2420 *
2421 * See also i915_gem_request_alloc() and i915_add_request().
2422 */
Chris Wilson0251a962016-04-28 09:56:47 +01002423 GEM_BUG_ON(!req->reserved_space);
Chris Wilson987046a2016-04-28 09:56:46 +01002424
2425 list_for_each_entry(target, &engine->request_list, list) {
2426 unsigned space;
2427
2428 /*
2429 * The request queue is per-engine, so can contain requests
2430 * from multiple ringbuffers. Here, we must ignore any that
2431 * aren't from the ringbuffer we're considering.
2432 */
2433 if (target->ringbuf != ringbuf)
2434 continue;
2435
2436 /* Would completion of this request free enough space? */
2437 space = __intel_ring_space(target->postfix, ringbuf->tail,
2438 ringbuf->size);
2439 if (space >= bytes)
2440 break;
2441 }
2442
2443 if (WARN_ON(&target->list == &engine->request_list))
2444 return -ENOSPC;
2445
2446 return i915_wait_request(target);
2447}
2448
2449int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2450{
2451 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002452 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson987046a2016-04-28 09:56:46 +01002453 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2454 int bytes = num_dwords * sizeof(u32);
2455 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002456 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002457
Chris Wilson0251a962016-04-28 09:56:47 +01002458 total_bytes = bytes + req->reserved_space;
John Harrison29b1b412015-06-18 13:10:09 +01002459
John Harrison79bbcc22015-06-30 12:40:55 +01002460 if (unlikely(bytes > remain_usable)) {
2461 /*
2462 * Not enough space for the basic request. So need to flush
2463 * out the remainder and then wait for base + reserved.
2464 */
2465 wait_bytes = remain_actual + total_bytes;
2466 need_wrap = true;
Chris Wilson987046a2016-04-28 09:56:46 +01002467 } else if (unlikely(total_bytes > remain_usable)) {
2468 /*
2469 * The base request will fit but the reserved space
2470 * falls off the end. So we don't need an immediate wrap
2471 * and only need to effectively wait for the reserved
2472 * size space from the start of ringbuffer.
2473 */
Chris Wilson0251a962016-04-28 09:56:47 +01002474 wait_bytes = remain_actual + req->reserved_space;
John Harrison79bbcc22015-06-30 12:40:55 +01002475 } else {
Chris Wilson987046a2016-04-28 09:56:46 +01002476 /* No wrapping required, just waiting. */
2477 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002478 }
2479
Chris Wilson987046a2016-04-28 09:56:46 +01002480 if (wait_bytes > ringbuf->space) {
2481 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002482 if (unlikely(ret))
2483 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002484
Chris Wilson987046a2016-04-28 09:56:46 +01002485 intel_ring_update_space(ringbuf);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002486 }
2487
Chris Wilson987046a2016-04-28 09:56:46 +01002488 if (unlikely(need_wrap)) {
2489 GEM_BUG_ON(remain_actual > ringbuf->space);
2490 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002491
Chris Wilson987046a2016-04-28 09:56:46 +01002492 /* Fill the tail with MI_NOOP */
2493 memset(ringbuf->virtual_start + ringbuf->tail,
2494 0, remain_actual);
2495 ringbuf->tail = 0;
2496 ringbuf->space -= remain_actual;
2497 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002498
Chris Wilson987046a2016-04-28 09:56:46 +01002499 ringbuf->space -= bytes;
2500 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002501 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002502}
2503
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002504/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002505int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002506{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002507 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002508 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002509 int ret;
2510
2511 if (num_dwords == 0)
2512 return 0;
2513
Chris Wilson18393f62014-04-09 09:19:40 +01002514 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002515 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002516 if (ret)
2517 return ret;
2518
2519 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002520 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002521
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002522 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002523
2524 return 0;
2525}
2526
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002527void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002528{
Chris Wilsond04bce42016-04-07 07:29:12 +01002529 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002530
Chris Wilson29dcb572016-04-07 07:29:13 +01002531 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2532 * so long as the semaphore value in the register/page is greater
2533 * than the sync value), so whenever we reset the seqno,
2534 * so long as we reset the tracking semaphore value to 0, it will
2535 * always be before the next request's seqno. If we don't reset
2536 * the semaphore value, then when the seqno moves backwards all
2537 * future waits will complete instantly (causing rendering corruption).
2538 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002539 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002540 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2541 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002542 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002543 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002544 }
Chris Wilsona058d932016-04-07 07:29:15 +01002545 if (dev_priv->semaphore_obj) {
2546 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2547 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2548 void *semaphores = kmap(page);
2549 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2550 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2551 kunmap(page);
2552 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002553 memset(engine->semaphore.sync_seqno, 0,
2554 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002555
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002556 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002557 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002558
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002559 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002560}
2561
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002562static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002563 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002564{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002565 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002566
2567 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002568
Chris Wilson12f55812012-07-05 17:14:01 +01002569 /* Disable notification that the ring is IDLE. The GT
2570 * will then assume that it is busy and bring it out of rc6.
2571 */
2572 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2573 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2574
2575 /* Clear the context id. Here be magic! */
2576 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2577
2578 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002579 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002580 GEN6_BSD_SLEEP_INDICATOR) == 0,
2581 50))
2582 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002583
Chris Wilson12f55812012-07-05 17:14:01 +01002584 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002585 I915_WRITE_TAIL(engine, value);
2586 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002587
2588 /* Let the ring send IDLE messages to the GT again,
2589 * and so let it sleep to conserve power when idle.
2590 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002591 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002592 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002593}
2594
John Harrisona84c3ae2015-05-29 17:43:57 +01002595static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002596 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002597{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002598 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002599 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002600 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002601
John Harrison5fb9de12015-05-29 17:44:07 +01002602 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002603 if (ret)
2604 return ret;
2605
Chris Wilson71a77e02011-02-02 12:13:49 +00002606 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002607 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002608 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002609
2610 /* We always require a command barrier so that subsequent
2611 * commands, such as breadcrumb interrupts, are strictly ordered
2612 * wrt the contents of the write cache being flushed to memory
2613 * (and thus being coherent from the CPU).
2614 */
2615 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2616
Jesse Barnes9a289772012-10-26 09:42:42 -07002617 /*
2618 * Bspec vol 1c.5 - video engine command streamer:
2619 * "If ENABLED, all TLBs will be invalidated once the flush
2620 * operation is complete. This bit is only valid when the
2621 * Post-Sync Operation field is a value of 1h or 3h."
2622 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002623 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002624 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2625
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002626 intel_ring_emit(engine, cmd);
2627 intel_ring_emit(engine,
2628 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2629 if (INTEL_INFO(engine->dev)->gen >= 8) {
2630 intel_ring_emit(engine, 0); /* upper addr */
2631 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002632 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002633 intel_ring_emit(engine, 0);
2634 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002635 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002636 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002637 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002638}
2639
2640static int
John Harrison53fddaf2015-05-29 17:44:02 +01002641gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002642 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002643 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002644{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002645 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002646 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002647 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002648 int ret;
2649
John Harrison5fb9de12015-05-29 17:44:07 +01002650 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002651 if (ret)
2652 return ret;
2653
2654 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002655 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002656 (dispatch_flags & I915_DISPATCH_RS ?
2657 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002658 intel_ring_emit(engine, lower_32_bits(offset));
2659 intel_ring_emit(engine, upper_32_bits(offset));
2660 intel_ring_emit(engine, MI_NOOP);
2661 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002662
2663 return 0;
2664}
2665
2666static int
John Harrison53fddaf2015-05-29 17:44:02 +01002667hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002668 u64 offset, u32 len,
2669 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002670{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002671 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002672 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002673
John Harrison5fb9de12015-05-29 17:44:07 +01002674 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002675 if (ret)
2676 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002677
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002678 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002679 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002680 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002681 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2682 (dispatch_flags & I915_DISPATCH_RS ?
2683 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002684 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002685 intel_ring_emit(engine, offset);
2686 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002687
2688 return 0;
2689}
2690
2691static int
John Harrison53fddaf2015-05-29 17:44:02 +01002692gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002693 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002694 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002695{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002696 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002697 int ret;
2698
John Harrison5fb9de12015-05-29 17:44:07 +01002699 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002700 if (ret)
2701 return ret;
2702
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002703 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002704 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002705 (dispatch_flags & I915_DISPATCH_SECURE ?
2706 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002707 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002708 intel_ring_emit(engine, offset);
2709 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002710
Akshay Joshi0206e352011-08-16 15:34:10 -04002711 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002712}
2713
Chris Wilson549f7362010-10-19 11:19:32 +01002714/* Blitter support (SandyBridge+) */
2715
John Harrisona84c3ae2015-05-29 17:43:57 +01002716static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002717 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002718{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002719 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002720 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002721 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002722 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002723
John Harrison5fb9de12015-05-29 17:44:07 +01002724 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002725 if (ret)
2726 return ret;
2727
Chris Wilson71a77e02011-02-02 12:13:49 +00002728 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002729 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002730 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002731
2732 /* We always require a command barrier so that subsequent
2733 * commands, such as breadcrumb interrupts, are strictly ordered
2734 * wrt the contents of the write cache being flushed to memory
2735 * (and thus being coherent from the CPU).
2736 */
2737 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2738
Jesse Barnes9a289772012-10-26 09:42:42 -07002739 /*
2740 * Bspec vol 1c.3 - blitter engine command streamer:
2741 * "If ENABLED, all TLBs will be invalidated once the flush
2742 * operation is complete. This bit is only valid when the
2743 * Post-Sync Operation field is a value of 1h or 3h."
2744 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002745 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002746 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002747 intel_ring_emit(engine, cmd);
2748 intel_ring_emit(engine,
2749 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002750 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002751 intel_ring_emit(engine, 0); /* upper addr */
2752 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002753 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002754 intel_ring_emit(engine, 0);
2755 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002756 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002757 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002758
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002759 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002760}
2761
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002762int intel_init_render_ring_buffer(struct drm_device *dev)
2763{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002764 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002765 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002766 struct drm_i915_gem_object *obj;
2767 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002768
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002769 engine->name = "render ring";
2770 engine->id = RCS;
2771 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson215a7e32016-04-29 13:18:23 +01002772 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002773 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002774
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002775 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002776 if (i915_semaphore_is_enabled(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002777 obj = i915_gem_object_create(dev, 4096);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002778 if (IS_ERR(obj)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002779 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2780 i915.semaphores = 0;
2781 } else {
2782 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2783 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2784 if (ret != 0) {
2785 drm_gem_object_unreference(&obj->base);
2786 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2787 i915.semaphores = 0;
2788 } else
2789 dev_priv->semaphore_obj = obj;
2790 }
2791 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002792
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002793 engine->init_context = intel_rcs_ctx_init;
Chris Wilsona58c01a2016-04-29 13:18:21 +01002794 engine->add_request = gen8_render_add_request;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002795 engine->flush = gen8_render_ring_flush;
2796 engine->irq_get = gen8_ring_get_irq;
2797 engine->irq_put = gen8_ring_put_irq;
2798 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002799 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002800 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002801 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002802 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002803 engine->semaphore.sync_to = gen8_ring_sync;
2804 engine->semaphore.signal = gen8_rcs_signal;
2805 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002806 }
2807 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002808 engine->init_context = intel_rcs_ctx_init;
2809 engine->add_request = gen6_add_request;
2810 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002811 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002812 engine->flush = gen6_render_ring_flush;
2813 engine->irq_get = gen6_ring_get_irq;
2814 engine->irq_put = gen6_ring_put_irq;
2815 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002816 engine->irq_seqno_barrier = gen6_seqno_barrier;
2817 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002818 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002819 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002820 engine->semaphore.sync_to = gen6_ring_sync;
2821 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002822 /*
2823 * The current semaphore is only applied on pre-gen8
2824 * platform. And there is no VCS2 ring on the pre-gen8
2825 * platform. So the semaphore between RCS and VCS2 is
2826 * initialized as INVALID. Gen8 will initialize the
2827 * sema between VCS2 and RCS later.
2828 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002829 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2830 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2831 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2832 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2833 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2834 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2835 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2836 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2837 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2838 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002839 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002840 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002841 engine->add_request = pc_render_add_request;
2842 engine->flush = gen4_render_ring_flush;
2843 engine->get_seqno = pc_render_get_seqno;
2844 engine->set_seqno = pc_render_set_seqno;
2845 engine->irq_get = gen5_ring_get_irq;
2846 engine->irq_put = gen5_ring_put_irq;
2847 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002848 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002849 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002850 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002851 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002852 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002853 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002854 engine->flush = gen4_render_ring_flush;
2855 engine->get_seqno = ring_get_seqno;
2856 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002857 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002858 engine->irq_get = i8xx_ring_get_irq;
2859 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002860 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->irq_get = i9xx_ring_get_irq;
2862 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002863 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002864 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002865 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002866 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002867
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002868 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002869 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002870 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002872 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002874 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002875 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002876 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002877 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002878 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002879 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2880 engine->init_hw = init_render_ring;
2881 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002882
Daniel Vetterb45305f2012-12-17 16:21:27 +01002883 /* Workaround batchbuffer to combat CS tlb bug. */
2884 if (HAS_BROKEN_CS_TLB(dev)) {
Dave Gordond37cd8a2016-04-22 19:14:32 +01002885 obj = i915_gem_object_create(dev, I830_WA_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002886 if (IS_ERR(obj)) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01002887 DRM_ERROR("Failed to allocate batch bo\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002888 return PTR_ERR(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002889 }
2890
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002891 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002892 if (ret != 0) {
2893 drm_gem_object_unreference(&obj->base);
2894 DRM_ERROR("Failed to ping batch bo\n");
2895 return ret;
2896 }
2897
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002898 engine->scratch.obj = obj;
2899 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002900 }
2901
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002902 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002903 if (ret)
2904 return ret;
2905
2906 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002907 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002908 if (ret)
2909 return ret;
2910 }
2911
2912 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002913}
2914
2915int intel_init_bsd_ring_buffer(struct drm_device *dev)
2916{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002917 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002918 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002919
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002920 engine->name = "bsd ring";
2921 engine->id = VCS;
2922 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01002923 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002924
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002925 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002926 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002928 /* gen6 bsd needs a special wa for tail updates */
2929 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002930 engine->write_tail = gen6_bsd_ring_write_tail;
2931 engine->flush = gen6_bsd_ring_flush;
2932 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002933 engine->irq_seqno_barrier = gen6_seqno_barrier;
2934 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002935 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002936 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002937 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002938 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002939 engine->irq_get = gen8_ring_get_irq;
2940 engine->irq_put = gen8_ring_put_irq;
2941 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002942 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002943 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002944 engine->semaphore.sync_to = gen8_ring_sync;
2945 engine->semaphore.signal = gen8_xcs_signal;
2946 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002947 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002948 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002949 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2950 engine->irq_get = gen6_ring_get_irq;
2951 engine->irq_put = gen6_ring_put_irq;
2952 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002953 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002954 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002955 engine->semaphore.sync_to = gen6_ring_sync;
2956 engine->semaphore.signal = gen6_signal;
2957 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2958 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2959 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2960 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2961 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2962 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2963 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2964 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2965 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2966 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002967 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002968 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002969 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 engine->mmio_base = BSD_RING_BASE;
2971 engine->flush = bsd_ring_flush;
2972 engine->add_request = i9xx_add_request;
2973 engine->get_seqno = ring_get_seqno;
2974 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002975 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002976 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2977 engine->irq_get = gen5_ring_get_irq;
2978 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002979 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002980 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2981 engine->irq_get = i9xx_ring_get_irq;
2982 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002983 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002984 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002985 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002986 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002987
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002988 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002989}
Chris Wilson549f7362010-10-19 11:19:32 +01002990
Zhao Yakui845f74a2014-04-17 10:37:37 +08002991/**
Damien Lespiau62659922015-01-29 14:13:40 +00002992 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002993 */
2994int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2995{
2996 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002997 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002998
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002999 engine->name = "bsd2 ring";
3000 engine->id = VCS2;
3001 engine->exec_id = I915_EXEC_BSD;
Chris Wilson215a7e32016-04-29 13:18:23 +01003002 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003003
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003004 engine->write_tail = ring_write_tail;
3005 engine->mmio_base = GEN8_BSD2_RING_BASE;
3006 engine->flush = gen6_bsd_ring_flush;
3007 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003008 engine->irq_seqno_barrier = gen6_seqno_barrier;
3009 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003010 engine->set_seqno = ring_set_seqno;
3011 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003012 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003013 engine->irq_get = gen8_ring_get_irq;
3014 engine->irq_put = gen8_ring_put_irq;
3015 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003016 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003017 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003018 engine->semaphore.sync_to = gen8_ring_sync;
3019 engine->semaphore.signal = gen8_xcs_signal;
3020 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003021 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003022 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003023
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003024 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003025}
3026
Chris Wilson549f7362010-10-19 11:19:32 +01003027int intel_init_blt_ring_buffer(struct drm_device *dev)
3028{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003029 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003030 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003031
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003032 engine->name = "blitter ring";
3033 engine->id = BCS;
3034 engine->exec_id = I915_EXEC_BLT;
Chris Wilson215a7e32016-04-29 13:18:23 +01003035 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003036
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003037 engine->mmio_base = BLT_RING_BASE;
3038 engine->write_tail = ring_write_tail;
3039 engine->flush = gen6_ring_flush;
3040 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003041 engine->irq_seqno_barrier = gen6_seqno_barrier;
3042 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003043 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003044 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003045 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003046 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003047 engine->irq_get = gen8_ring_get_irq;
3048 engine->irq_put = gen8_ring_put_irq;
3049 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003050 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003051 engine->semaphore.sync_to = gen8_ring_sync;
3052 engine->semaphore.signal = gen8_xcs_signal;
3053 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003054 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003055 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003056 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3057 engine->irq_get = gen6_ring_get_irq;
3058 engine->irq_put = gen6_ring_put_irq;
3059 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003060 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003061 engine->semaphore.signal = gen6_signal;
3062 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003063 /*
3064 * The current semaphore is only applied on pre-gen8
3065 * platform. And there is no VCS2 ring on the pre-gen8
3066 * platform. So the semaphore between BCS and VCS2 is
3067 * initialized as INVALID. Gen8 will initialize the
3068 * sema between BCS and VCS2 later.
3069 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003070 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3071 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3072 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3073 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3074 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3075 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3076 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3077 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3078 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3079 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003080 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003081 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003082 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003083
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003084 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003085}
Chris Wilsona7b97612012-07-20 12:41:08 +01003086
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003087int intel_init_vebox_ring_buffer(struct drm_device *dev)
3088{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003089 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003090 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003091
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003092 engine->name = "video enhancement ring";
3093 engine->id = VECS;
3094 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson215a7e32016-04-29 13:18:23 +01003095 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003096
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003097 engine->mmio_base = VEBOX_RING_BASE;
3098 engine->write_tail = ring_write_tail;
3099 engine->flush = gen6_ring_flush;
3100 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003101 engine->irq_seqno_barrier = gen6_seqno_barrier;
3102 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003103 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003104
3105 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003107 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003108 engine->irq_get = gen8_ring_get_irq;
3109 engine->irq_put = gen8_ring_put_irq;
3110 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003111 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003112 engine->semaphore.sync_to = gen8_ring_sync;
3113 engine->semaphore.signal = gen8_xcs_signal;
3114 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003115 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003116 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003117 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3118 engine->irq_get = hsw_vebox_get_irq;
3119 engine->irq_put = hsw_vebox_put_irq;
3120 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003121 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 engine->semaphore.sync_to = gen6_ring_sync;
3123 engine->semaphore.signal = gen6_signal;
3124 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3125 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3126 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3127 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3128 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3129 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3130 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3131 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3132 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3133 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003134 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003135 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003137
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003138 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003139}
3140
Chris Wilsona7b97612012-07-20 12:41:08 +01003141int
John Harrison4866d722015-05-29 17:43:55 +01003142intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003143{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003144 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003145 int ret;
3146
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003147 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003148 return 0;
3149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003150 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003151 if (ret)
3152 return ret;
3153
John Harrisona84c3ae2015-05-29 17:43:57 +01003154 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003155
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003156 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003157 return 0;
3158}
3159
3160int
John Harrison2f200552015-05-29 17:43:53 +01003161intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003162{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003163 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003164 uint32_t flush_domains;
3165 int ret;
3166
3167 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003168 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003169 flush_domains = I915_GEM_GPU_DOMAINS;
3170
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003171 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003172 if (ret)
3173 return ret;
3174
John Harrisona84c3ae2015-05-29 17:43:57 +01003175 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003176
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003177 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003178 return 0;
3179}
Chris Wilsone3efda42014-04-09 09:19:41 +01003180
3181void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003182intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003183{
3184 int ret;
3185
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003186 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003187 return;
3188
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003189 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003190 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003191 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003192 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003193
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003194 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003195}