blob: 447ee3d27d21952980ce2031f12862abe940de18 [file] [log] [blame]
Michael Chanc0c050c2015-10-22 16:01:17 -04001/* Broadcom NetXtreme-C/E network driver.
2 *
Michael Chan11f15ed2016-04-05 14:08:55 -04003 * Copyright (c) 2014-2016 Broadcom Corporation
Michael Chanbac9a7e2017-02-12 19:18:10 -05004 * Copyright (c) 2016-2017 Broadcom Limited
Michael Chanc0c050c2015-10-22 16:01:17 -04005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
9 */
10
11#include <linux/module.h>
12
13#include <linux/stringify.h>
14#include <linux/kernel.h>
15#include <linux/timer.h>
16#include <linux/errno.h>
17#include <linux/ioport.h>
18#include <linux/slab.h>
19#include <linux/vmalloc.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/etherdevice.h>
24#include <linux/skbuff.h>
25#include <linux/dma-mapping.h>
26#include <linux/bitops.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/delay.h>
30#include <asm/byteorder.h>
31#include <asm/page.h>
32#include <linux/time.h>
33#include <linux/mii.h>
34#include <linux/if.h>
35#include <linux/if_vlan.h>
Rob Swindell5ac67d82016-09-19 03:58:03 -040036#include <linux/rtc.h>
Michael Chanc6d30e82017-02-06 16:55:42 -050037#include <linux/bpf.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040038#include <net/ip.h>
39#include <net/tcp.h>
40#include <net/udp.h>
41#include <net/checksum.h>
42#include <net/ip6_checksum.h>
Alexander Duyckad51b8e2016-06-16 12:21:19 -070043#include <net/udp_tunnel.h>
Michael Chanc0c050c2015-10-22 16:01:17 -040044#include <linux/workqueue.h>
45#include <linux/prefetch.h>
46#include <linux/cache.h>
47#include <linux/log2.h>
48#include <linux/aer.h>
49#include <linux/bitmap.h>
50#include <linux/cpu_rmap.h>
51
52#include "bnxt_hsi.h"
53#include "bnxt.h"
Michael Chana588e452016-12-07 00:26:21 -050054#include "bnxt_ulp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040055#include "bnxt_sriov.h"
56#include "bnxt_ethtool.h"
Michael Chan7df4ae92016-12-02 21:17:17 -050057#include "bnxt_dcb.h"
Michael Chanc6d30e82017-02-06 16:55:42 -050058#include "bnxt_xdp.h"
Michael Chanc0c050c2015-10-22 16:01:17 -040059
60#define BNXT_TX_TIMEOUT (5 * HZ)
61
62static const char version[] =
63 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
64
65MODULE_LICENSE("GPL");
66MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
67MODULE_VERSION(DRV_MODULE_VERSION);
68
69#define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
70#define BNXT_RX_DMA_OFFSET NET_SKB_PAD
71#define BNXT_RX_COPY_THRESH 256
72
Michael Chan4419dbe2016-02-10 17:33:49 -050073#define BNXT_TX_PUSH_THRESH 164
Michael Chanc0c050c2015-10-22 16:01:17 -040074
75enum board_idx {
David Christensenfbc9a522015-12-27 18:19:29 -050076 BCM57301,
Michael Chanc0c050c2015-10-22 16:01:17 -040077 BCM57302,
78 BCM57304,
Michael Chan1f681682016-07-25 12:33:37 -040079 BCM57417_NPAR,
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -040080 BCM58700,
Michael Chanb24eb6a2016-06-13 02:25:36 -040081 BCM57311,
82 BCM57312,
David Christensenfbc9a522015-12-27 18:19:29 -050083 BCM57402,
Michael Chanc0c050c2015-10-22 16:01:17 -040084 BCM57404,
85 BCM57406,
Michael Chan1f681682016-07-25 12:33:37 -040086 BCM57402_NPAR,
87 BCM57407,
Michael Chanb24eb6a2016-06-13 02:25:36 -040088 BCM57412,
89 BCM57414,
90 BCM57416,
91 BCM57417,
Michael Chan1f681682016-07-25 12:33:37 -040092 BCM57412_NPAR,
Michael Chan5049e332016-05-15 03:04:50 -040093 BCM57314,
Michael Chan1f681682016-07-25 12:33:37 -040094 BCM57417_SFP,
95 BCM57416_SFP,
96 BCM57404_NPAR,
97 BCM57406_NPAR,
98 BCM57407_SFP,
Michael Chanadbc8302016-09-19 03:58:01 -040099 BCM57407_NPAR,
Michael Chan1f681682016-07-25 12:33:37 -0400100 BCM57414_NPAR,
101 BCM57416_NPAR,
Deepak Khungar32b40792017-02-12 19:18:18 -0500102 BCM57452,
103 BCM57454,
Michael Chanadbc8302016-09-19 03:58:01 -0400104 NETXTREME_E_VF,
105 NETXTREME_C_VF,
Michael Chanc0c050c2015-10-22 16:01:17 -0400106};
107
108/* indexed by enum above */
109static const struct {
110 char *name;
111} board_info[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400112 { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
113 { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
114 { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400115 { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400116 { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
117 { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
118 { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
119 { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
120 { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
121 { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400122 { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400123 { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
124 { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
125 { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
126 { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
127 { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400128 { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400129 { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
130 { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
131 { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
Michael Chan1f681682016-07-25 12:33:37 -0400132 { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
133 { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
Michael Chanadbc8302016-09-19 03:58:01 -0400134 { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
135 { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
Michael Chan1f681682016-07-25 12:33:37 -0400136 { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
137 { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
Deepak Khungar32b40792017-02-12 19:18:18 -0500138 { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
139 { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
Michael Chanadbc8302016-09-19 03:58:01 -0400140 { "Broadcom NetXtreme-E Ethernet Virtual Function" },
141 { "Broadcom NetXtreme-C Ethernet Virtual Function" },
Michael Chanc0c050c2015-10-22 16:01:17 -0400142};
143
144static const struct pci_device_id bnxt_pci_tbl[] = {
Michael Chanadbc8302016-09-19 03:58:01 -0400145 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
David Christensenfbc9a522015-12-27 18:19:29 -0500146 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400147 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
148 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
Michael Chan1f681682016-07-25 12:33:37 -0400149 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -0400150 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400151 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
152 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
David Christensenfbc9a522015-12-27 18:19:29 -0500153 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400154 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
155 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
Michael Chan1f681682016-07-25 12:33:37 -0400156 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
157 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
Michael Chanb24eb6a2016-06-13 02:25:36 -0400158 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
159 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
160 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
161 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
Michael Chan1f681682016-07-25 12:33:37 -0400162 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
Michael Chan5049e332016-05-15 03:04:50 -0400163 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
Michael Chan1f681682016-07-25 12:33:37 -0400164 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
165 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
166 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
167 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
168 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
Michael Chanadbc8302016-09-19 03:58:01 -0400169 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
170 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400171 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400172 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
Michael Chan1f681682016-07-25 12:33:37 -0400173 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
Michael Chanadbc8302016-09-19 03:58:01 -0400174 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
Deepak Khungar32b40792017-02-12 19:18:18 -0500175 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
176 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
Michael Chanc0c050c2015-10-22 16:01:17 -0400177#ifdef CONFIG_BNXT_SRIOV
Michael Chanadbc8302016-09-19 03:58:01 -0400178 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
179 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
180 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
181 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
182 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
183 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
Michael Chanc0c050c2015-10-22 16:01:17 -0400184#endif
185 { 0 }
186};
187
188MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
189
190static const u16 bnxt_vf_req_snif[] = {
191 HWRM_FUNC_CFG,
192 HWRM_PORT_PHY_QCFG,
193 HWRM_CFA_L2_FILTER_ALLOC,
194};
195
Michael Chan25be8622016-04-05 14:09:00 -0400196static const u16 bnxt_async_events_arr[] = {
Michael Chan87c374d2016-12-02 21:17:16 -0500197 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
198 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
199 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
200 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
201 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
Michael Chan25be8622016-04-05 14:09:00 -0400202};
203
Michael Chanc0c050c2015-10-22 16:01:17 -0400204static bool bnxt_vf_pciid(enum board_idx idx)
205{
Michael Chanadbc8302016-09-19 03:58:01 -0400206 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF);
Michael Chanc0c050c2015-10-22 16:01:17 -0400207}
208
209#define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
210#define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
211#define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
212
213#define BNXT_CP_DB_REARM(db, raw_cons) \
214 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
215
216#define BNXT_CP_DB(db, raw_cons) \
217 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
218
219#define BNXT_CP_DB_IRQ_DIS(db) \
220 writel(DB_CP_IRQ_DIS_FLAGS, db)
221
Michael Chan38413402017-02-06 16:55:43 -0500222const u16 bnxt_lhint_arr[] = {
Michael Chanc0c050c2015-10-22 16:01:17 -0400223 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
224 TX_BD_FLAGS_LHINT_512_TO_1023,
225 TX_BD_FLAGS_LHINT_1024_TO_2047,
226 TX_BD_FLAGS_LHINT_1024_TO_2047,
227 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
228 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
229 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
230 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
231 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
232 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
233 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
234 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
235 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
236 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
237 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
238 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
239 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
240 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
241 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
242};
243
244static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
245{
246 struct bnxt *bp = netdev_priv(dev);
247 struct tx_bd *txbd;
248 struct tx_bd_ext *txbd1;
249 struct netdev_queue *txq;
250 int i;
251 dma_addr_t mapping;
252 unsigned int length, pad = 0;
253 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
254 u16 prod, last_frag;
255 struct pci_dev *pdev = bp->pdev;
Michael Chanc0c050c2015-10-22 16:01:17 -0400256 struct bnxt_tx_ring_info *txr;
257 struct bnxt_sw_tx_bd *tx_buf;
258
259 i = skb_get_queue_mapping(skb);
260 if (unlikely(i >= bp->tx_nr_rings)) {
261 dev_kfree_skb_any(skb);
262 return NETDEV_TX_OK;
263 }
264
Michael Chanc0c050c2015-10-22 16:01:17 -0400265 txq = netdev_get_tx_queue(dev, i);
Michael Chana960dec2017-02-06 16:55:39 -0500266 txr = &bp->tx_ring[bp->tx_ring_map[i]];
Michael Chanc0c050c2015-10-22 16:01:17 -0400267 prod = txr->tx_prod;
268
269 free_size = bnxt_tx_avail(bp, txr);
270 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
271 netif_tx_stop_queue(txq);
272 return NETDEV_TX_BUSY;
273 }
274
275 length = skb->len;
276 len = skb_headlen(skb);
277 last_frag = skb_shinfo(skb)->nr_frags;
278
279 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
280
281 txbd->tx_bd_opaque = prod;
282
283 tx_buf = &txr->tx_buf_ring[prod];
284 tx_buf->skb = skb;
285 tx_buf->nr_frags = last_frag;
286
287 vlan_tag_flags = 0;
288 cfa_action = 0;
289 if (skb_vlan_tag_present(skb)) {
290 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
291 skb_vlan_tag_get(skb);
292 /* Currently supports 8021Q, 8021AD vlan offloads
293 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
294 */
295 if (skb->vlan_proto == htons(ETH_P_8021Q))
296 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
297 }
298
299 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
Michael Chan4419dbe2016-02-10 17:33:49 -0500300 struct tx_push_buffer *tx_push_buf = txr->tx_push;
301 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
302 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
303 void *pdata = tx_push_buf->data;
304 u64 *end;
305 int j, push_len;
Michael Chanc0c050c2015-10-22 16:01:17 -0400306
307 /* Set COAL_NOW to be ready quickly for the next push */
308 tx_push->tx_bd_len_flags_type =
309 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
310 TX_BD_TYPE_LONG_TX_BD |
311 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
312 TX_BD_FLAGS_COAL_NOW |
313 TX_BD_FLAGS_PACKET_END |
314 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
315
316 if (skb->ip_summed == CHECKSUM_PARTIAL)
317 tx_push1->tx_bd_hsize_lflags =
318 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
319 else
320 tx_push1->tx_bd_hsize_lflags = 0;
321
322 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
323 tx_push1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
324
Michael Chanfbb0fa82016-02-22 02:10:26 -0500325 end = pdata + length;
326 end = PTR_ALIGN(end, 8) - 1;
Michael Chan4419dbe2016-02-10 17:33:49 -0500327 *end = 0;
328
Michael Chanc0c050c2015-10-22 16:01:17 -0400329 skb_copy_from_linear_data(skb, pdata, len);
330 pdata += len;
331 for (j = 0; j < last_frag; j++) {
332 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
333 void *fptr;
334
335 fptr = skb_frag_address_safe(frag);
336 if (!fptr)
337 goto normal_tx;
338
339 memcpy(pdata, fptr, skb_frag_size(frag));
340 pdata += skb_frag_size(frag);
341 }
342
Michael Chan4419dbe2016-02-10 17:33:49 -0500343 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
344 txbd->tx_bd_haddr = txr->data_mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400345 prod = NEXT_TX(prod);
346 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
347 memcpy(txbd, tx_push1, sizeof(*txbd));
348 prod = NEXT_TX(prod);
Michael Chan4419dbe2016-02-10 17:33:49 -0500349 tx_push->doorbell =
Michael Chanc0c050c2015-10-22 16:01:17 -0400350 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
351 txr->tx_prod = prod;
352
Michael Chanb9a84602016-06-06 02:37:14 -0400353 tx_buf->is_push = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -0400354 netdev_tx_sent_queue(txq, skb->len);
Michael Chanb9a84602016-06-06 02:37:14 -0400355 wmb(); /* Sync is_push and byte queue before pushing data */
Michael Chanc0c050c2015-10-22 16:01:17 -0400356
Michael Chan4419dbe2016-02-10 17:33:49 -0500357 push_len = (length + sizeof(*tx_push) + 7) / 8;
358 if (push_len > 16) {
359 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
Michael Chan9d137442016-09-05 01:57:35 -0400360 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
361 (push_len - 16) << 1);
Michael Chan4419dbe2016-02-10 17:33:49 -0500362 } else {
363 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
364 push_len);
365 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400366
Michael Chanc0c050c2015-10-22 16:01:17 -0400367 goto tx_done;
368 }
369
370normal_tx:
371 if (length < BNXT_MIN_PKT_SIZE) {
372 pad = BNXT_MIN_PKT_SIZE - length;
373 if (skb_pad(skb, pad)) {
374 /* SKB already freed. */
375 tx_buf->skb = NULL;
376 return NETDEV_TX_OK;
377 }
378 length = BNXT_MIN_PKT_SIZE;
379 }
380
381 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
382
383 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
384 dev_kfree_skb_any(skb);
385 tx_buf->skb = NULL;
386 return NETDEV_TX_OK;
387 }
388
389 dma_unmap_addr_set(tx_buf, mapping, mapping);
390 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
391 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
392
393 txbd->tx_bd_haddr = cpu_to_le64(mapping);
394
395 prod = NEXT_TX(prod);
396 txbd1 = (struct tx_bd_ext *)
397 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
398
399 txbd1->tx_bd_hsize_lflags = 0;
400 if (skb_is_gso(skb)) {
401 u32 hdr_len;
402
403 if (skb->encapsulation)
404 hdr_len = skb_inner_network_offset(skb) +
405 skb_inner_network_header_len(skb) +
406 inner_tcp_hdrlen(skb);
407 else
408 hdr_len = skb_transport_offset(skb) +
409 tcp_hdrlen(skb);
410
411 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
412 TX_BD_FLAGS_T_IPID |
413 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
414 length = skb_shinfo(skb)->gso_size;
415 txbd1->tx_bd_mss = cpu_to_le32(length);
416 length += hdr_len;
417 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
418 txbd1->tx_bd_hsize_lflags =
419 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
420 txbd1->tx_bd_mss = 0;
421 }
422
423 length >>= 9;
424 flags |= bnxt_lhint_arr[length];
425 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
426
427 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
428 txbd1->tx_bd_cfa_action = cpu_to_le32(cfa_action);
429 for (i = 0; i < last_frag; i++) {
430 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
431
432 prod = NEXT_TX(prod);
433 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
434
435 len = skb_frag_size(frag);
436 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
437 DMA_TO_DEVICE);
438
439 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
440 goto tx_dma_error;
441
442 tx_buf = &txr->tx_buf_ring[prod];
443 dma_unmap_addr_set(tx_buf, mapping, mapping);
444
445 txbd->tx_bd_haddr = cpu_to_le64(mapping);
446
447 flags = len << TX_BD_LEN_SHIFT;
448 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
449 }
450
451 flags &= ~TX_BD_LEN;
452 txbd->tx_bd_len_flags_type =
453 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
454 TX_BD_FLAGS_PACKET_END);
455
456 netdev_tx_sent_queue(txq, skb->len);
457
458 /* Sync BD data before updating doorbell */
459 wmb();
460
461 prod = NEXT_TX(prod);
462 txr->tx_prod = prod;
463
464 writel(DB_KEY_TX | prod, txr->tx_doorbell);
465 writel(DB_KEY_TX | prod, txr->tx_doorbell);
466
467tx_done:
468
469 mmiowb();
470
471 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
472 netif_tx_stop_queue(txq);
473
474 /* netif_tx_stop_queue() must be done before checking
475 * tx index in bnxt_tx_avail() below, because in
476 * bnxt_tx_int(), we update tx index before checking for
477 * netif_tx_queue_stopped().
478 */
479 smp_mb();
480 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
481 netif_tx_wake_queue(txq);
482 }
483 return NETDEV_TX_OK;
484
485tx_dma_error:
486 last_frag = i;
487
488 /* start back at beginning and unmap skb */
489 prod = txr->tx_prod;
490 tx_buf = &txr->tx_buf_ring[prod];
491 tx_buf->skb = NULL;
492 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
493 skb_headlen(skb), PCI_DMA_TODEVICE);
494 prod = NEXT_TX(prod);
495
496 /* unmap remaining mapped pages */
497 for (i = 0; i < last_frag; i++) {
498 prod = NEXT_TX(prod);
499 tx_buf = &txr->tx_buf_ring[prod];
500 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
501 skb_frag_size(&skb_shinfo(skb)->frags[i]),
502 PCI_DMA_TODEVICE);
503 }
504
505 dev_kfree_skb_any(skb);
506 return NETDEV_TX_OK;
507}
508
509static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
510{
Michael Chanb6ab4b02016-01-02 23:44:59 -0500511 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chana960dec2017-02-06 16:55:39 -0500512 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
Michael Chanc0c050c2015-10-22 16:01:17 -0400513 u16 cons = txr->tx_cons;
514 struct pci_dev *pdev = bp->pdev;
515 int i;
516 unsigned int tx_bytes = 0;
517
518 for (i = 0; i < nr_pkts; i++) {
519 struct bnxt_sw_tx_bd *tx_buf;
520 struct sk_buff *skb;
521 int j, last;
522
523 tx_buf = &txr->tx_buf_ring[cons];
524 cons = NEXT_TX(cons);
525 skb = tx_buf->skb;
526 tx_buf->skb = NULL;
527
528 if (tx_buf->is_push) {
529 tx_buf->is_push = 0;
530 goto next_tx_int;
531 }
532
533 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
534 skb_headlen(skb), PCI_DMA_TODEVICE);
535 last = tx_buf->nr_frags;
536
537 for (j = 0; j < last; j++) {
538 cons = NEXT_TX(cons);
539 tx_buf = &txr->tx_buf_ring[cons];
540 dma_unmap_page(
541 &pdev->dev,
542 dma_unmap_addr(tx_buf, mapping),
543 skb_frag_size(&skb_shinfo(skb)->frags[j]),
544 PCI_DMA_TODEVICE);
545 }
546
547next_tx_int:
548 cons = NEXT_TX(cons);
549
550 tx_bytes += skb->len;
551 dev_kfree_skb_any(skb);
552 }
553
554 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
555 txr->tx_cons = cons;
556
557 /* Need to make the tx_cons update visible to bnxt_start_xmit()
558 * before checking for netif_tx_queue_stopped(). Without the
559 * memory barrier, there is a small possibility that bnxt_start_xmit()
560 * will miss it and cause the queue to be stopped forever.
561 */
562 smp_mb();
563
564 if (unlikely(netif_tx_queue_stopped(txq)) &&
565 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
566 __netif_tx_lock(txq, smp_processor_id());
567 if (netif_tx_queue_stopped(txq) &&
568 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
569 txr->dev_state != BNXT_DEV_STATE_CLOSING)
570 netif_tx_wake_queue(txq);
571 __netif_tx_unlock(txq);
572 }
573}
574
Michael Chanc61fb992017-02-06 16:55:36 -0500575static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
576 gfp_t gfp)
577{
578 struct device *dev = &bp->pdev->dev;
579 struct page *page;
580
581 page = alloc_page(gfp);
582 if (!page)
583 return NULL;
584
585 *mapping = dma_map_page(dev, page, 0, PAGE_SIZE, bp->rx_dir);
586 if (dma_mapping_error(dev, *mapping)) {
587 __free_page(page);
588 return NULL;
589 }
590 *mapping += bp->rx_dma_offset;
591 return page;
592}
593
Michael Chanc0c050c2015-10-22 16:01:17 -0400594static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
595 gfp_t gfp)
596{
597 u8 *data;
598 struct pci_dev *pdev = bp->pdev;
599
600 data = kmalloc(bp->rx_buf_size, gfp);
601 if (!data)
602 return NULL;
603
Michael Chanb3dba772017-02-06 16:55:35 -0500604 *mapping = dma_map_single(&pdev->dev, data + bp->rx_dma_offset,
Michael Chan745fc052017-02-06 16:55:34 -0500605 bp->rx_buf_use_size, bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400606
607 if (dma_mapping_error(&pdev->dev, *mapping)) {
608 kfree(data);
609 data = NULL;
610 }
611 return data;
612}
613
Michael Chan38413402017-02-06 16:55:43 -0500614int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
615 u16 prod, gfp_t gfp)
Michael Chanc0c050c2015-10-22 16:01:17 -0400616{
617 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
618 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanc0c050c2015-10-22 16:01:17 -0400619 dma_addr_t mapping;
620
Michael Chanc61fb992017-02-06 16:55:36 -0500621 if (BNXT_RX_PAGE_MODE(bp)) {
622 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
Michael Chanc0c050c2015-10-22 16:01:17 -0400623
Michael Chanc61fb992017-02-06 16:55:36 -0500624 if (!page)
625 return -ENOMEM;
626
627 rx_buf->data = page;
628 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
629 } else {
630 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
631
632 if (!data)
633 return -ENOMEM;
634
635 rx_buf->data = data;
636 rx_buf->data_ptr = data + bp->rx_offset;
637 }
Michael Chan11cd1192017-02-06 16:55:33 -0500638 rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400639
640 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -0400641 return 0;
642}
643
Michael Chanc6d30e82017-02-06 16:55:42 -0500644void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
Michael Chanc0c050c2015-10-22 16:01:17 -0400645{
646 u16 prod = rxr->rx_prod;
647 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
648 struct rx_bd *cons_bd, *prod_bd;
649
650 prod_rx_buf = &rxr->rx_buf_ring[prod];
651 cons_rx_buf = &rxr->rx_buf_ring[cons];
652
653 prod_rx_buf->data = data;
Michael Chan6bb19472017-02-06 16:55:32 -0500654 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -0400655
Michael Chan11cd1192017-02-06 16:55:33 -0500656 prod_rx_buf->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400657
658 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
659 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
660
661 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
662}
663
664static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
665{
666 u16 next, max = rxr->rx_agg_bmap_size;
667
668 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
669 if (next >= max)
670 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
671 return next;
672}
673
674static inline int bnxt_alloc_rx_page(struct bnxt *bp,
675 struct bnxt_rx_ring_info *rxr,
676 u16 prod, gfp_t gfp)
677{
678 struct rx_bd *rxbd =
679 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
680 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
681 struct pci_dev *pdev = bp->pdev;
682 struct page *page;
683 dma_addr_t mapping;
684 u16 sw_prod = rxr->rx_sw_agg_prod;
Michael Chan89d0a062016-04-25 02:30:51 -0400685 unsigned int offset = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -0400686
Michael Chan89d0a062016-04-25 02:30:51 -0400687 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
688 page = rxr->rx_page;
689 if (!page) {
690 page = alloc_page(gfp);
691 if (!page)
692 return -ENOMEM;
693 rxr->rx_page = page;
694 rxr->rx_page_offset = 0;
695 }
696 offset = rxr->rx_page_offset;
697 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
698 if (rxr->rx_page_offset == PAGE_SIZE)
699 rxr->rx_page = NULL;
700 else
701 get_page(page);
702 } else {
703 page = alloc_page(gfp);
704 if (!page)
705 return -ENOMEM;
706 }
Michael Chanc0c050c2015-10-22 16:01:17 -0400707
Michael Chan89d0a062016-04-25 02:30:51 -0400708 mapping = dma_map_page(&pdev->dev, page, offset, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400709 PCI_DMA_FROMDEVICE);
710 if (dma_mapping_error(&pdev->dev, mapping)) {
711 __free_page(page);
712 return -EIO;
713 }
714
715 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
716 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
717
718 __set_bit(sw_prod, rxr->rx_agg_bmap);
719 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
720 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
721
722 rx_agg_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400723 rx_agg_buf->offset = offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400724 rx_agg_buf->mapping = mapping;
725 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
726 rxbd->rx_bd_opaque = sw_prod;
727 return 0;
728}
729
730static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
731 u32 agg_bufs)
732{
733 struct bnxt *bp = bnapi->bp;
734 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500735 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400736 u16 prod = rxr->rx_agg_prod;
737 u16 sw_prod = rxr->rx_sw_agg_prod;
738 u32 i;
739
740 for (i = 0; i < agg_bufs; i++) {
741 u16 cons;
742 struct rx_agg_cmp *agg;
743 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
744 struct rx_bd *prod_bd;
745 struct page *page;
746
747 agg = (struct rx_agg_cmp *)
748 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
749 cons = agg->rx_agg_cmp_opaque;
750 __clear_bit(cons, rxr->rx_agg_bmap);
751
752 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
753 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
754
755 __set_bit(sw_prod, rxr->rx_agg_bmap);
756 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
757 cons_rx_buf = &rxr->rx_agg_ring[cons];
758
759 /* It is possible for sw_prod to be equal to cons, so
760 * set cons_rx_buf->page to NULL first.
761 */
762 page = cons_rx_buf->page;
763 cons_rx_buf->page = NULL;
764 prod_rx_buf->page = page;
Michael Chan89d0a062016-04-25 02:30:51 -0400765 prod_rx_buf->offset = cons_rx_buf->offset;
Michael Chanc0c050c2015-10-22 16:01:17 -0400766
767 prod_rx_buf->mapping = cons_rx_buf->mapping;
768
769 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
770
771 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
772 prod_bd->rx_bd_opaque = sw_prod;
773
774 prod = NEXT_RX_AGG(prod);
775 sw_prod = NEXT_RX_AGG(sw_prod);
776 cp_cons = NEXT_CMP(cp_cons);
777 }
778 rxr->rx_agg_prod = prod;
779 rxr->rx_sw_agg_prod = sw_prod;
780}
781
Michael Chanc61fb992017-02-06 16:55:36 -0500782static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
783 struct bnxt_rx_ring_info *rxr,
784 u16 cons, void *data, u8 *data_ptr,
785 dma_addr_t dma_addr,
786 unsigned int offset_and_len)
787{
788 unsigned int payload = offset_and_len >> 16;
789 unsigned int len = offset_and_len & 0xffff;
790 struct skb_frag_struct *frag;
791 struct page *page = data;
792 u16 prod = rxr->rx_prod;
793 struct sk_buff *skb;
794 int off, err;
795
796 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
797 if (unlikely(err)) {
798 bnxt_reuse_rx_data(rxr, cons, data);
799 return NULL;
800 }
801 dma_addr -= bp->rx_dma_offset;
802 dma_unmap_page(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir);
803
804 if (unlikely(!payload))
805 payload = eth_get_headlen(data_ptr, len);
806
807 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
808 if (!skb) {
809 __free_page(page);
810 return NULL;
811 }
812
813 off = (void *)data_ptr - page_address(page);
814 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
815 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
816 payload + NET_IP_ALIGN);
817
818 frag = &skb_shinfo(skb)->frags[0];
819 skb_frag_size_sub(frag, payload);
820 frag->page_offset += payload;
821 skb->data_len -= payload;
822 skb->tail += payload;
823
824 return skb;
825}
826
Michael Chanc0c050c2015-10-22 16:01:17 -0400827static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
828 struct bnxt_rx_ring_info *rxr, u16 cons,
Michael Chan6bb19472017-02-06 16:55:32 -0500829 void *data, u8 *data_ptr,
830 dma_addr_t dma_addr,
831 unsigned int offset_and_len)
Michael Chanc0c050c2015-10-22 16:01:17 -0400832{
Michael Chan6bb19472017-02-06 16:55:32 -0500833 u16 prod = rxr->rx_prod;
Michael Chanc0c050c2015-10-22 16:01:17 -0400834 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -0500835 int err;
Michael Chanc0c050c2015-10-22 16:01:17 -0400836
837 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
838 if (unlikely(err)) {
839 bnxt_reuse_rx_data(rxr, cons, data);
840 return NULL;
841 }
842
843 skb = build_skb(data, 0);
844 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -0500845 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400846 if (!skb) {
847 kfree(data);
848 return NULL;
849 }
850
Michael Chanb3dba772017-02-06 16:55:35 -0500851 skb_reserve(skb, bp->rx_offset);
Michael Chan6bb19472017-02-06 16:55:32 -0500852 skb_put(skb, offset_and_len & 0xffff);
Michael Chanc0c050c2015-10-22 16:01:17 -0400853 return skb;
854}
855
856static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
857 struct sk_buff *skb, u16 cp_cons,
858 u32 agg_bufs)
859{
860 struct pci_dev *pdev = bp->pdev;
861 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -0500862 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -0400863 u16 prod = rxr->rx_agg_prod;
864 u32 i;
865
866 for (i = 0; i < agg_bufs; i++) {
867 u16 cons, frag_len;
868 struct rx_agg_cmp *agg;
869 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
870 struct page *page;
871 dma_addr_t mapping;
872
873 agg = (struct rx_agg_cmp *)
874 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
875 cons = agg->rx_agg_cmp_opaque;
876 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
877 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
878
879 cons_rx_buf = &rxr->rx_agg_ring[cons];
Michael Chan89d0a062016-04-25 02:30:51 -0400880 skb_fill_page_desc(skb, i, cons_rx_buf->page,
881 cons_rx_buf->offset, frag_len);
Michael Chanc0c050c2015-10-22 16:01:17 -0400882 __clear_bit(cons, rxr->rx_agg_bmap);
883
884 /* It is possible for bnxt_alloc_rx_page() to allocate
885 * a sw_prod index that equals the cons index, so we
886 * need to clear the cons entry now.
887 */
Michael Chan11cd1192017-02-06 16:55:33 -0500888 mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -0400889 page = cons_rx_buf->page;
890 cons_rx_buf->page = NULL;
891
892 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
893 struct skb_shared_info *shinfo;
894 unsigned int nr_frags;
895
896 shinfo = skb_shinfo(skb);
897 nr_frags = --shinfo->nr_frags;
898 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
899
900 dev_kfree_skb(skb);
901
902 cons_rx_buf->page = page;
903
904 /* Update prod since possibly some pages have been
905 * allocated already.
906 */
907 rxr->rx_agg_prod = prod;
908 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
909 return NULL;
910 }
911
Michael Chan2839f282016-04-25 02:30:50 -0400912 dma_unmap_page(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
Michael Chanc0c050c2015-10-22 16:01:17 -0400913 PCI_DMA_FROMDEVICE);
914
915 skb->data_len += frag_len;
916 skb->len += frag_len;
917 skb->truesize += PAGE_SIZE;
918
919 prod = NEXT_RX_AGG(prod);
920 cp_cons = NEXT_CMP(cp_cons);
921 }
922 rxr->rx_agg_prod = prod;
923 return skb;
924}
925
926static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
927 u8 agg_bufs, u32 *raw_cons)
928{
929 u16 last;
930 struct rx_agg_cmp *agg;
931
932 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
933 last = RING_CMP(*raw_cons);
934 agg = (struct rx_agg_cmp *)
935 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
936 return RX_AGG_CMP_VALID(agg, *raw_cons);
937}
938
939static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
940 unsigned int len,
941 dma_addr_t mapping)
942{
943 struct bnxt *bp = bnapi->bp;
944 struct pci_dev *pdev = bp->pdev;
945 struct sk_buff *skb;
946
947 skb = napi_alloc_skb(&bnapi->napi, len);
948 if (!skb)
949 return NULL;
950
Michael Chan745fc052017-02-06 16:55:34 -0500951 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
952 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400953
Michael Chan6bb19472017-02-06 16:55:32 -0500954 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
955 len + NET_IP_ALIGN);
Michael Chanc0c050c2015-10-22 16:01:17 -0400956
Michael Chan745fc052017-02-06 16:55:34 -0500957 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
958 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -0400959
960 skb_put(skb, len);
961 return skb;
962}
963
Michael Chanfa7e2812016-05-10 19:18:00 -0400964static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
965 u32 *raw_cons, void *cmp)
966{
967 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
968 struct rx_cmp *rxcmp = cmp;
969 u32 tmp_raw_cons = *raw_cons;
970 u8 cmp_type, agg_bufs = 0;
971
972 cmp_type = RX_CMP_TYPE(rxcmp);
973
974 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
975 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
976 RX_CMP_AGG_BUFS) >>
977 RX_CMP_AGG_BUFS_SHIFT;
978 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
979 struct rx_tpa_end_cmp *tpa_end = cmp;
980
981 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
982 RX_TPA_END_CMP_AGG_BUFS) >>
983 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
984 }
985
986 if (agg_bufs) {
987 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
988 return -EBUSY;
989 }
990 *raw_cons = tmp_raw_cons;
991 return 0;
992}
993
994static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
995{
996 if (!rxr->bnapi->in_reset) {
997 rxr->bnapi->in_reset = true;
998 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
999 schedule_work(&bp->sp_task);
1000 }
1001 rxr->rx_next_cons = 0xffff;
1002}
1003
Michael Chanc0c050c2015-10-22 16:01:17 -04001004static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1005 struct rx_tpa_start_cmp *tpa_start,
1006 struct rx_tpa_start_cmp_ext *tpa_start1)
1007{
1008 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1009 u16 cons, prod;
1010 struct bnxt_tpa_info *tpa_info;
1011 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1012 struct rx_bd *prod_bd;
1013 dma_addr_t mapping;
1014
1015 cons = tpa_start->rx_tpa_start_cmp_opaque;
1016 prod = rxr->rx_prod;
1017 cons_rx_buf = &rxr->rx_buf_ring[cons];
1018 prod_rx_buf = &rxr->rx_buf_ring[prod];
1019 tpa_info = &rxr->rx_tpa[agg_id];
1020
Michael Chanfa7e2812016-05-10 19:18:00 -04001021 if (unlikely(cons != rxr->rx_next_cons)) {
1022 bnxt_sched_reset(bp, rxr);
1023 return;
1024 }
1025
Michael Chanc0c050c2015-10-22 16:01:17 -04001026 prod_rx_buf->data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001027 prod_rx_buf->data_ptr = tpa_info->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001028
1029 mapping = tpa_info->mapping;
Michael Chan11cd1192017-02-06 16:55:33 -05001030 prod_rx_buf->mapping = mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001031
1032 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1033
1034 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1035
1036 tpa_info->data = cons_rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001037 tpa_info->data_ptr = cons_rx_buf->data_ptr;
Michael Chanc0c050c2015-10-22 16:01:17 -04001038 cons_rx_buf->data = NULL;
Michael Chan11cd1192017-02-06 16:55:33 -05001039 tpa_info->mapping = cons_rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001040
1041 tpa_info->len =
1042 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1043 RX_TPA_START_CMP_LEN_SHIFT;
1044 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1045 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1046
1047 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1048 tpa_info->gso_type = SKB_GSO_TCPV4;
1049 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1050 if (hash_type == 3)
1051 tpa_info->gso_type = SKB_GSO_TCPV6;
1052 tpa_info->rss_hash =
1053 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1054 } else {
1055 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1056 tpa_info->gso_type = 0;
1057 if (netif_msg_rx_err(bp))
1058 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1059 }
1060 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1061 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
Michael Chan94758f82016-06-13 02:25:35 -04001062 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
Michael Chanc0c050c2015-10-22 16:01:17 -04001063
1064 rxr->rx_prod = NEXT_RX(prod);
1065 cons = NEXT_RX(cons);
Michael Chan376a5b82016-05-10 19:17:59 -04001066 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001067 cons_rx_buf = &rxr->rx_buf_ring[cons];
1068
1069 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1070 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1071 cons_rx_buf->data = NULL;
1072}
1073
1074static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1075 u16 cp_cons, u32 agg_bufs)
1076{
1077 if (agg_bufs)
1078 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1079}
1080
Michael Chan94758f82016-06-13 02:25:35 -04001081static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1082 int payload_off, int tcp_ts,
1083 struct sk_buff *skb)
1084{
1085#ifdef CONFIG_INET
1086 struct tcphdr *th;
1087 int len, nw_off;
1088 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1089 u32 hdr_info = tpa_info->hdr_info;
1090 bool loopback = false;
1091
1092 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1093 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1094 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1095
1096 /* If the packet is an internal loopback packet, the offsets will
1097 * have an extra 4 bytes.
1098 */
1099 if (inner_mac_off == 4) {
1100 loopback = true;
1101 } else if (inner_mac_off > 4) {
1102 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1103 ETH_HLEN - 2));
1104
1105 /* We only support inner iPv4/ipv6. If we don't see the
1106 * correct protocol ID, it must be a loopback packet where
1107 * the offsets are off by 4.
1108 */
Dan Carpenter09a76362016-07-07 11:23:09 +03001109 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
Michael Chan94758f82016-06-13 02:25:35 -04001110 loopback = true;
1111 }
1112 if (loopback) {
1113 /* internal loopback packet, subtract all offsets by 4 */
1114 inner_ip_off -= 4;
1115 inner_mac_off -= 4;
1116 outer_ip_off -= 4;
1117 }
1118
1119 nw_off = inner_ip_off - ETH_HLEN;
1120 skb_set_network_header(skb, nw_off);
1121 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1122 struct ipv6hdr *iph = ipv6_hdr(skb);
1123
1124 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1125 len = skb->len - skb_transport_offset(skb);
1126 th = tcp_hdr(skb);
1127 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1128 } else {
1129 struct iphdr *iph = ip_hdr(skb);
1130
1131 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1132 len = skb->len - skb_transport_offset(skb);
1133 th = tcp_hdr(skb);
1134 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1135 }
1136
1137 if (inner_mac_off) { /* tunnel */
1138 struct udphdr *uh = NULL;
1139 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1140 ETH_HLEN - 2));
1141
1142 if (proto == htons(ETH_P_IP)) {
1143 struct iphdr *iph = (struct iphdr *)skb->data;
1144
1145 if (iph->protocol == IPPROTO_UDP)
1146 uh = (struct udphdr *)(iph + 1);
1147 } else {
1148 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1149
1150 if (iph->nexthdr == IPPROTO_UDP)
1151 uh = (struct udphdr *)(iph + 1);
1152 }
1153 if (uh) {
1154 if (uh->check)
1155 skb_shinfo(skb)->gso_type |=
1156 SKB_GSO_UDP_TUNNEL_CSUM;
1157 else
1158 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1159 }
1160 }
1161#endif
1162 return skb;
1163}
1164
Michael Chanc0c050c2015-10-22 16:01:17 -04001165#define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1166#define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1167
Michael Chan309369c2016-06-13 02:25:34 -04001168static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1169 int payload_off, int tcp_ts,
Michael Chanc0c050c2015-10-22 16:01:17 -04001170 struct sk_buff *skb)
1171{
Michael Chand1611c32015-10-25 22:27:57 -04001172#ifdef CONFIG_INET
Michael Chanc0c050c2015-10-22 16:01:17 -04001173 struct tcphdr *th;
Michael Chan719ca812017-01-17 22:07:19 -05001174 int len, nw_off, tcp_opt_len = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001175
Michael Chan309369c2016-06-13 02:25:34 -04001176 if (tcp_ts)
Michael Chanc0c050c2015-10-22 16:01:17 -04001177 tcp_opt_len = 12;
1178
Michael Chanc0c050c2015-10-22 16:01:17 -04001179 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1180 struct iphdr *iph;
1181
1182 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1183 ETH_HLEN;
1184 skb_set_network_header(skb, nw_off);
1185 iph = ip_hdr(skb);
1186 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1187 len = skb->len - skb_transport_offset(skb);
1188 th = tcp_hdr(skb);
1189 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1190 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1191 struct ipv6hdr *iph;
1192
1193 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1194 ETH_HLEN;
1195 skb_set_network_header(skb, nw_off);
1196 iph = ipv6_hdr(skb);
1197 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1198 len = skb->len - skb_transport_offset(skb);
1199 th = tcp_hdr(skb);
1200 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1201 } else {
1202 dev_kfree_skb_any(skb);
1203 return NULL;
1204 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001205
1206 if (nw_off) { /* tunnel */
1207 struct udphdr *uh = NULL;
1208
1209 if (skb->protocol == htons(ETH_P_IP)) {
1210 struct iphdr *iph = (struct iphdr *)skb->data;
1211
1212 if (iph->protocol == IPPROTO_UDP)
1213 uh = (struct udphdr *)(iph + 1);
1214 } else {
1215 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1216
1217 if (iph->nexthdr == IPPROTO_UDP)
1218 uh = (struct udphdr *)(iph + 1);
1219 }
1220 if (uh) {
1221 if (uh->check)
1222 skb_shinfo(skb)->gso_type |=
1223 SKB_GSO_UDP_TUNNEL_CSUM;
1224 else
1225 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1226 }
1227 }
1228#endif
1229 return skb;
1230}
1231
Michael Chan309369c2016-06-13 02:25:34 -04001232static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1233 struct bnxt_tpa_info *tpa_info,
1234 struct rx_tpa_end_cmp *tpa_end,
1235 struct rx_tpa_end_cmp_ext *tpa_end1,
1236 struct sk_buff *skb)
1237{
1238#ifdef CONFIG_INET
1239 int payload_off;
1240 u16 segs;
1241
1242 segs = TPA_END_TPA_SEGS(tpa_end);
1243 if (segs == 1)
1244 return skb;
1245
1246 NAPI_GRO_CB(skb)->count = segs;
1247 skb_shinfo(skb)->gso_size =
1248 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1249 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1250 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1251 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1252 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1253 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
Michael Chan59109062016-12-29 12:13:35 -05001254 if (likely(skb))
1255 tcp_gro_complete(skb);
Michael Chan309369c2016-06-13 02:25:34 -04001256#endif
1257 return skb;
1258}
1259
Michael Chanc0c050c2015-10-22 16:01:17 -04001260static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1261 struct bnxt_napi *bnapi,
1262 u32 *raw_cons,
1263 struct rx_tpa_end_cmp *tpa_end,
1264 struct rx_tpa_end_cmp_ext *tpa_end1,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001265 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001266{
1267 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001268 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001269 u8 agg_id = TPA_END_AGG_ID(tpa_end);
Michael Chan6bb19472017-02-06 16:55:32 -05001270 u8 *data_ptr, agg_bufs;
Michael Chanc0c050c2015-10-22 16:01:17 -04001271 u16 cp_cons = RING_CMP(*raw_cons);
1272 unsigned int len;
1273 struct bnxt_tpa_info *tpa_info;
1274 dma_addr_t mapping;
1275 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001276 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001277
Michael Chanfa7e2812016-05-10 19:18:00 -04001278 if (unlikely(bnapi->in_reset)) {
1279 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1280
1281 if (rc < 0)
1282 return ERR_PTR(-EBUSY);
1283 return NULL;
1284 }
1285
Michael Chanc0c050c2015-10-22 16:01:17 -04001286 tpa_info = &rxr->rx_tpa[agg_id];
1287 data = tpa_info->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001288 data_ptr = tpa_info->data_ptr;
1289 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001290 len = tpa_info->len;
1291 mapping = tpa_info->mapping;
1292
1293 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1294 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1295
1296 if (agg_bufs) {
1297 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1298 return ERR_PTR(-EBUSY);
1299
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001300 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001301 cp_cons = NEXT_CMP(cp_cons);
1302 }
1303
1304 if (unlikely(agg_bufs > MAX_SKB_FRAGS)) {
1305 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1306 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1307 agg_bufs, (int)MAX_SKB_FRAGS);
1308 return NULL;
1309 }
1310
1311 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001312 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04001313 if (!skb) {
1314 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1315 return NULL;
1316 }
1317 } else {
1318 u8 *new_data;
1319 dma_addr_t new_mapping;
1320
1321 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1322 if (!new_data) {
1323 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1324 return NULL;
1325 }
1326
1327 tpa_info->data = new_data;
Michael Chanb3dba772017-02-06 16:55:35 -05001328 tpa_info->data_ptr = new_data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04001329 tpa_info->mapping = new_mapping;
1330
1331 skb = build_skb(data, 0);
1332 dma_unmap_single(&bp->pdev->dev, mapping, bp->rx_buf_use_size,
Michael Chan745fc052017-02-06 16:55:34 -05001333 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001334
1335 if (!skb) {
1336 kfree(data);
1337 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1338 return NULL;
1339 }
Michael Chanb3dba772017-02-06 16:55:35 -05001340 skb_reserve(skb, bp->rx_offset);
Michael Chanc0c050c2015-10-22 16:01:17 -04001341 skb_put(skb, len);
1342 }
1343
1344 if (agg_bufs) {
1345 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1346 if (!skb) {
1347 /* Page reuse already handled by bnxt_rx_pages(). */
1348 return NULL;
1349 }
1350 }
1351 skb->protocol = eth_type_trans(skb, bp->dev);
1352
1353 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1354 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1355
Michael Chan8852ddb2016-06-06 02:37:16 -04001356 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1357 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001358 u16 vlan_proto = tpa_info->metadata >>
1359 RX_CMP_FLAGS2_METADATA_TPID_SFT;
Michael Chan8852ddb2016-06-06 02:37:16 -04001360 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001361
Michael Chan8852ddb2016-06-06 02:37:16 -04001362 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001363 }
1364
1365 skb_checksum_none_assert(skb);
1366 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1367 skb->ip_summed = CHECKSUM_UNNECESSARY;
1368 skb->csum_level =
1369 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1370 }
1371
1372 if (TPA_END_GRO(tpa_end))
Michael Chan309369c2016-06-13 02:25:34 -04001373 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001374
1375 return skb;
1376}
1377
1378/* returns the following:
1379 * 1 - 1 packet successfully received
1380 * 0 - successful TPA_START, packet not completed yet
1381 * -EBUSY - completion ring does not have all the agg buffers yet
1382 * -ENOMEM - packet aborted due to out of memory
1383 * -EIO - packet aborted due to hw error indicated in BD
1384 */
1385static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001386 u8 *event)
Michael Chanc0c050c2015-10-22 16:01:17 -04001387{
1388 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chanb6ab4b02016-01-02 23:44:59 -05001389 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001390 struct net_device *dev = bp->dev;
1391 struct rx_cmp *rxcmp;
1392 struct rx_cmp_ext *rxcmp1;
1393 u32 tmp_raw_cons = *raw_cons;
1394 u16 cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1395 struct bnxt_sw_rx_bd *rx_buf;
1396 unsigned int len;
Michael Chan6bb19472017-02-06 16:55:32 -05001397 u8 *data_ptr, agg_bufs, cmp_type;
Michael Chanc0c050c2015-10-22 16:01:17 -04001398 dma_addr_t dma_addr;
1399 struct sk_buff *skb;
Michael Chan6bb19472017-02-06 16:55:32 -05001400 void *data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001401 int rc = 0;
Michael Chanc61fb992017-02-06 16:55:36 -05001402 u32 misc;
Michael Chanc0c050c2015-10-22 16:01:17 -04001403
1404 rxcmp = (struct rx_cmp *)
1405 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1406
1407 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1408 cp_cons = RING_CMP(tmp_raw_cons);
1409 rxcmp1 = (struct rx_cmp_ext *)
1410 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1411
1412 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1413 return -EBUSY;
1414
1415 cmp_type = RX_CMP_TYPE(rxcmp);
1416
1417 prod = rxr->rx_prod;
1418
1419 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1420 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1421 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1422
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001423 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001424 goto next_rx_no_prod;
1425
1426 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1427 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1428 (struct rx_tpa_end_cmp *)rxcmp,
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001429 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001430
1431 if (unlikely(IS_ERR(skb)))
1432 return -EBUSY;
1433
1434 rc = -ENOMEM;
1435 if (likely(skb)) {
1436 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001437 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001438 rc = 1;
1439 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001440 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001441 goto next_rx_no_prod;
1442 }
1443
1444 cons = rxcmp->rx_cmp_opaque;
1445 rx_buf = &rxr->rx_buf_ring[cons];
1446 data = rx_buf->data;
Michael Chan6bb19472017-02-06 16:55:32 -05001447 data_ptr = rx_buf->data_ptr;
Michael Chanfa7e2812016-05-10 19:18:00 -04001448 if (unlikely(cons != rxr->rx_next_cons)) {
1449 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1450
1451 bnxt_sched_reset(bp, rxr);
1452 return rc1;
1453 }
Michael Chan6bb19472017-02-06 16:55:32 -05001454 prefetch(data_ptr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001455
Michael Chanc61fb992017-02-06 16:55:36 -05001456 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1457 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001458
1459 if (agg_bufs) {
1460 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1461 return -EBUSY;
1462
1463 cp_cons = NEXT_CMP(cp_cons);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001464 *event |= BNXT_AGG_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001465 }
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001466 *event |= BNXT_RX_EVENT;
Michael Chanc0c050c2015-10-22 16:01:17 -04001467
1468 rx_buf->data = NULL;
1469 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1470 bnxt_reuse_rx_data(rxr, cons, data);
1471 if (agg_bufs)
1472 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1473
1474 rc = -EIO;
1475 goto next_rx;
1476 }
1477
1478 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
Michael Chan11cd1192017-02-06 16:55:33 -05001479 dma_addr = rx_buf->mapping;
Michael Chanc0c050c2015-10-22 16:01:17 -04001480
Michael Chanc6d30e82017-02-06 16:55:42 -05001481 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1482 rc = 1;
1483 goto next_rx;
1484 }
1485
Michael Chanc0c050c2015-10-22 16:01:17 -04001486 if (len <= bp->rx_copy_thresh) {
Michael Chan6bb19472017-02-06 16:55:32 -05001487 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
Michael Chanc0c050c2015-10-22 16:01:17 -04001488 bnxt_reuse_rx_data(rxr, cons, data);
1489 if (!skb) {
1490 rc = -ENOMEM;
1491 goto next_rx;
1492 }
1493 } else {
Michael Chanc61fb992017-02-06 16:55:36 -05001494 u32 payload;
1495
Michael Chanc6d30e82017-02-06 16:55:42 -05001496 if (rx_buf->data_ptr == data_ptr)
1497 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1498 else
1499 payload = 0;
Michael Chan6bb19472017-02-06 16:55:32 -05001500 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
Michael Chanc61fb992017-02-06 16:55:36 -05001501 payload | len);
Michael Chanc0c050c2015-10-22 16:01:17 -04001502 if (!skb) {
1503 rc = -ENOMEM;
1504 goto next_rx;
1505 }
1506 }
1507
1508 if (agg_bufs) {
1509 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1510 if (!skb) {
1511 rc = -ENOMEM;
1512 goto next_rx;
1513 }
1514 }
1515
1516 if (RX_CMP_HASH_VALID(rxcmp)) {
1517 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1518 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1519
1520 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1521 if (hash_type != 1 && hash_type != 3)
1522 type = PKT_HASH_TYPE_L3;
1523 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1524 }
1525
1526 skb->protocol = eth_type_trans(skb, dev);
1527
Michael Chan8852ddb2016-06-06 02:37:16 -04001528 if ((rxcmp1->rx_cmp_flags2 &
1529 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1530 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001531 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
Michael Chan8852ddb2016-06-06 02:37:16 -04001532 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_VID_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04001533 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1534
Michael Chan8852ddb2016-06-06 02:37:16 -04001535 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
Michael Chanc0c050c2015-10-22 16:01:17 -04001536 }
1537
1538 skb_checksum_none_assert(skb);
1539 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1540 if (dev->features & NETIF_F_RXCSUM) {
1541 skb->ip_summed = CHECKSUM_UNNECESSARY;
1542 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1543 }
1544 } else {
Satish Baddipadige665e3502015-12-27 18:19:21 -05001545 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1546 if (dev->features & NETIF_F_RXCSUM)
1547 cpr->rx_l4_csum_errors++;
1548 }
Michael Chanc0c050c2015-10-22 16:01:17 -04001549 }
1550
1551 skb_record_rx_queue(skb, bnapi->index);
Michael Chanb356a2e2016-12-29 12:13:31 -05001552 napi_gro_receive(&bnapi->napi, skb);
Michael Chanc0c050c2015-10-22 16:01:17 -04001553 rc = 1;
1554
1555next_rx:
1556 rxr->rx_prod = NEXT_RX(prod);
Michael Chan376a5b82016-05-10 19:17:59 -04001557 rxr->rx_next_cons = NEXT_RX(cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001558
1559next_rx_no_prod:
1560 *raw_cons = tmp_raw_cons;
1561
1562 return rc;
1563}
1564
Michael Chan4bb13ab2016-04-05 14:09:01 -04001565#define BNXT_GET_EVENT_PORT(data) \
Michael Chan87c374d2016-12-02 21:17:16 -05001566 ((data) & \
1567 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
Michael Chan4bb13ab2016-04-05 14:09:01 -04001568
Michael Chanc0c050c2015-10-22 16:01:17 -04001569static int bnxt_async_event_process(struct bnxt *bp,
1570 struct hwrm_async_event_cmpl *cmpl)
1571{
1572 u16 event_id = le16_to_cpu(cmpl->event_id);
1573
1574 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1575 switch (event_id) {
Michael Chan87c374d2016-12-02 21:17:16 -05001576 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
Michael Chan8cbde112016-04-11 04:11:14 -04001577 u32 data1 = le32_to_cpu(cmpl->event_data1);
1578 struct bnxt_link_info *link_info = &bp->link_info;
1579
1580 if (BNXT_VF(bp))
1581 goto async_event_process_exit;
1582 if (data1 & 0x20000) {
1583 u16 fw_speed = link_info->force_link_speed;
1584 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1585
1586 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1587 speed);
1588 }
Michael Chan286ef9d2016-11-16 21:13:08 -05001589 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
Michael Chan8cbde112016-04-11 04:11:14 -04001590 /* fall thru */
1591 }
Michael Chan87c374d2016-12-02 21:17:16 -05001592 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
Michael Chanc0c050c2015-10-22 16:01:17 -04001593 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
Jeffrey Huang19241362016-02-26 04:00:00 -05001594 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001595 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
Jeffrey Huang19241362016-02-26 04:00:00 -05001596 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001597 break;
Michael Chan87c374d2016-12-02 21:17:16 -05001598 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
Michael Chan4bb13ab2016-04-05 14:09:01 -04001599 u32 data1 = le32_to_cpu(cmpl->event_data1);
1600 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1601
1602 if (BNXT_VF(bp))
1603 break;
1604
1605 if (bp->pf.port_id != port_id)
1606 break;
1607
Michael Chan4bb13ab2016-04-05 14:09:01 -04001608 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1609 break;
1610 }
Michael Chan87c374d2016-12-02 21:17:16 -05001611 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
Michael Chanfc0f1922016-06-13 02:25:30 -04001612 if (BNXT_PF(bp))
1613 goto async_event_process_exit;
1614 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1615 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001616 default:
Jeffrey Huang19241362016-02-26 04:00:00 -05001617 goto async_event_process_exit;
Michael Chanc0c050c2015-10-22 16:01:17 -04001618 }
Jeffrey Huang19241362016-02-26 04:00:00 -05001619 schedule_work(&bp->sp_task);
1620async_event_process_exit:
Michael Chana588e452016-12-07 00:26:21 -05001621 bnxt_ulp_async_events(bp, cmpl);
Michael Chanc0c050c2015-10-22 16:01:17 -04001622 return 0;
1623}
1624
1625static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1626{
1627 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1628 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1629 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1630 (struct hwrm_fwd_req_cmpl *)txcmp;
1631
1632 switch (cmpl_type) {
1633 case CMPL_BASE_TYPE_HWRM_DONE:
1634 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1635 if (seq_id == bp->hwrm_intr_seq_id)
1636 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1637 else
1638 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1639 break;
1640
1641 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1642 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1643
1644 if ((vf_id < bp->pf.first_vf_id) ||
1645 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1646 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1647 vf_id);
1648 return -EINVAL;
1649 }
1650
1651 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1652 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1653 schedule_work(&bp->sp_task);
1654 break;
1655
1656 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1657 bnxt_async_event_process(bp,
1658 (struct hwrm_async_event_cmpl *)txcmp);
1659
1660 default:
1661 break;
1662 }
1663
1664 return 0;
1665}
1666
1667static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1668{
1669 struct bnxt_napi *bnapi = dev_instance;
1670 struct bnxt *bp = bnapi->bp;
1671 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1672 u32 cons = RING_CMP(cpr->cp_raw_cons);
1673
1674 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1675 napi_schedule(&bnapi->napi);
1676 return IRQ_HANDLED;
1677}
1678
1679static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1680{
1681 u32 raw_cons = cpr->cp_raw_cons;
1682 u16 cons = RING_CMP(raw_cons);
1683 struct tx_cmp *txcmp;
1684
1685 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1686
1687 return TX_CMP_VALID(txcmp, raw_cons);
1688}
1689
Michael Chanc0c050c2015-10-22 16:01:17 -04001690static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1691{
1692 struct bnxt_napi *bnapi = dev_instance;
1693 struct bnxt *bp = bnapi->bp;
1694 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1695 u32 cons = RING_CMP(cpr->cp_raw_cons);
1696 u32 int_status;
1697
1698 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1699
1700 if (!bnxt_has_work(bp, cpr)) {
Jeffrey Huang11809492015-11-05 16:25:49 -05001701 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
Michael Chanc0c050c2015-10-22 16:01:17 -04001702 /* return if erroneous interrupt */
1703 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1704 return IRQ_NONE;
1705 }
1706
1707 /* disable ring IRQ */
1708 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1709
1710 /* Return here if interrupt is shared and is disabled. */
1711 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1712 return IRQ_HANDLED;
1713
1714 napi_schedule(&bnapi->napi);
1715 return IRQ_HANDLED;
1716}
1717
1718static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1719{
1720 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1721 u32 raw_cons = cpr->cp_raw_cons;
1722 u32 cons;
1723 int tx_pkts = 0;
1724 int rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001725 u8 event = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04001726 struct tx_cmp *txcmp;
1727
1728 while (1) {
1729 int rc;
1730
1731 cons = RING_CMP(raw_cons);
1732 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1733
1734 if (!TX_CMP_VALID(txcmp, raw_cons))
1735 break;
1736
Michael Chan67a95e22016-05-04 16:56:43 -04001737 /* The valid test of the entry must be done first before
1738 * reading any further.
1739 */
Michael Chanb67daab2016-05-15 03:04:51 -04001740 dma_rmb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001741 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1742 tx_pkts++;
1743 /* return full budget so NAPI will complete. */
1744 if (unlikely(tx_pkts > bp->tx_wake_thresh))
1745 rx_pkts = budget;
1746 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001747 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Michael Chanc0c050c2015-10-22 16:01:17 -04001748 if (likely(rc >= 0))
1749 rx_pkts += rc;
1750 else if (rc == -EBUSY) /* partial completion */
1751 break;
Michael Chanc0c050c2015-10-22 16:01:17 -04001752 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1753 CMPL_BASE_TYPE_HWRM_DONE) ||
1754 (TX_CMP_TYPE(txcmp) ==
1755 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1756 (TX_CMP_TYPE(txcmp) ==
1757 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1758 bnxt_hwrm_handler(bp, txcmp);
1759 }
1760 raw_cons = NEXT_RAW_CMP(raw_cons);
1761
1762 if (rx_pkts == budget)
1763 break;
1764 }
1765
Michael Chan38413402017-02-06 16:55:43 -05001766 if (event & BNXT_TX_EVENT) {
1767 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1768 void __iomem *db = txr->tx_doorbell;
1769 u16 prod = txr->tx_prod;
1770
1771 /* Sync BD data before updating doorbell */
1772 wmb();
1773
1774 writel(DB_KEY_TX | prod, db);
1775 writel(DB_KEY_TX | prod, db);
1776 }
1777
Michael Chanc0c050c2015-10-22 16:01:17 -04001778 cpr->cp_raw_cons = raw_cons;
1779 /* ACK completion ring before freeing tx ring and producing new
1780 * buffers in rx/agg rings to prevent overflowing the completion
1781 * ring.
1782 */
1783 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1784
1785 if (tx_pkts)
Michael Chanfa3e93e2017-02-06 16:55:41 -05001786 bnapi->tx_int(bp, bnapi, tx_pkts);
Michael Chanc0c050c2015-10-22 16:01:17 -04001787
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001788 if (event & BNXT_RX_EVENT) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001789 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chanc0c050c2015-10-22 16:01:17 -04001790
1791 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1792 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001793 if (event & BNXT_AGG_EVENT) {
Michael Chanc0c050c2015-10-22 16:01:17 -04001794 writel(DB_KEY_RX | rxr->rx_agg_prod,
1795 rxr->rx_agg_doorbell);
1796 writel(DB_KEY_RX | rxr->rx_agg_prod,
1797 rxr->rx_agg_doorbell);
1798 }
1799 }
1800 return rx_pkts;
1801}
1802
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001803static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1804{
1805 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1806 struct bnxt *bp = bnapi->bp;
1807 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1808 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1809 struct tx_cmp *txcmp;
1810 struct rx_cmp_ext *rxcmp1;
1811 u32 cp_cons, tmp_raw_cons;
1812 u32 raw_cons = cpr->cp_raw_cons;
1813 u32 rx_pkts = 0;
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001814 u8 event = 0;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001815
1816 while (1) {
1817 int rc;
1818
1819 cp_cons = RING_CMP(raw_cons);
1820 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1821
1822 if (!TX_CMP_VALID(txcmp, raw_cons))
1823 break;
1824
1825 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1826 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1827 cp_cons = RING_CMP(tmp_raw_cons);
1828 rxcmp1 = (struct rx_cmp_ext *)
1829 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1830
1831 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1832 break;
1833
1834 /* force an error to recycle the buffer */
1835 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1836 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1837
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001838 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001839 if (likely(rc == -EIO))
1840 rx_pkts++;
1841 else if (rc == -EBUSY) /* partial completion */
1842 break;
1843 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1844 CMPL_BASE_TYPE_HWRM_DONE)) {
1845 bnxt_hwrm_handler(bp, txcmp);
1846 } else {
1847 netdev_err(bp->dev,
1848 "Invalid completion received on special ring\n");
1849 }
1850 raw_cons = NEXT_RAW_CMP(raw_cons);
1851
1852 if (rx_pkts == budget)
1853 break;
1854 }
1855
1856 cpr->cp_raw_cons = raw_cons;
1857 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1858 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1859 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
1860
Michael Chan4e5dbbda2017-02-06 16:55:37 -05001861 if (event & BNXT_AGG_EVENT) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001862 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1863 writel(DB_KEY_RX | rxr->rx_agg_prod, rxr->rx_agg_doorbell);
1864 }
1865
1866 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001867 napi_complete_done(napi, rx_pkts);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04001868 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
1869 }
1870 return rx_pkts;
1871}
1872
Michael Chanc0c050c2015-10-22 16:01:17 -04001873static int bnxt_poll(struct napi_struct *napi, int budget)
1874{
1875 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1876 struct bnxt *bp = bnapi->bp;
1877 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1878 int work_done = 0;
1879
Michael Chanc0c050c2015-10-22 16:01:17 -04001880 while (1) {
1881 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
1882
1883 if (work_done >= budget)
1884 break;
1885
1886 if (!bnxt_has_work(bp, cpr)) {
Michael Chane7b95692016-12-29 12:13:32 -05001887 if (napi_complete_done(napi, work_done))
1888 BNXT_CP_DB_REARM(cpr->cp_doorbell,
1889 cpr->cp_raw_cons);
Michael Chanc0c050c2015-10-22 16:01:17 -04001890 break;
1891 }
1892 }
1893 mmiowb();
Michael Chanc0c050c2015-10-22 16:01:17 -04001894 return work_done;
1895}
1896
Michael Chanc0c050c2015-10-22 16:01:17 -04001897static void bnxt_free_tx_skbs(struct bnxt *bp)
1898{
1899 int i, max_idx;
1900 struct pci_dev *pdev = bp->pdev;
1901
Michael Chanb6ab4b02016-01-02 23:44:59 -05001902 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001903 return;
1904
1905 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
1906 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001907 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001908 int j;
1909
Michael Chanc0c050c2015-10-22 16:01:17 -04001910 for (j = 0; j < max_idx;) {
1911 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
1912 struct sk_buff *skb = tx_buf->skb;
1913 int k, last;
1914
1915 if (!skb) {
1916 j++;
1917 continue;
1918 }
1919
1920 tx_buf->skb = NULL;
1921
1922 if (tx_buf->is_push) {
1923 dev_kfree_skb(skb);
1924 j += 2;
1925 continue;
1926 }
1927
1928 dma_unmap_single(&pdev->dev,
1929 dma_unmap_addr(tx_buf, mapping),
1930 skb_headlen(skb),
1931 PCI_DMA_TODEVICE);
1932
1933 last = tx_buf->nr_frags;
1934 j += 2;
Michael Chand612a572016-01-28 03:11:22 -05001935 for (k = 0; k < last; k++, j++) {
1936 int ring_idx = j & bp->tx_ring_mask;
Michael Chanc0c050c2015-10-22 16:01:17 -04001937 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
1938
Michael Chand612a572016-01-28 03:11:22 -05001939 tx_buf = &txr->tx_buf_ring[ring_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04001940 dma_unmap_page(
1941 &pdev->dev,
1942 dma_unmap_addr(tx_buf, mapping),
1943 skb_frag_size(frag), PCI_DMA_TODEVICE);
1944 }
1945 dev_kfree_skb(skb);
1946 }
1947 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
1948 }
1949}
1950
1951static void bnxt_free_rx_skbs(struct bnxt *bp)
1952{
1953 int i, max_idx, max_agg_idx;
1954 struct pci_dev *pdev = bp->pdev;
1955
Michael Chanb6ab4b02016-01-02 23:44:59 -05001956 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04001957 return;
1958
1959 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
1960 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
1961 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05001962 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04001963 int j;
1964
Michael Chanc0c050c2015-10-22 16:01:17 -04001965 if (rxr->rx_tpa) {
1966 for (j = 0; j < MAX_TPA; j++) {
1967 struct bnxt_tpa_info *tpa_info =
1968 &rxr->rx_tpa[j];
1969 u8 *data = tpa_info->data;
1970
1971 if (!data)
1972 continue;
1973
Michael Chan745fc052017-02-06 16:55:34 -05001974 dma_unmap_single(&pdev->dev, tpa_info->mapping,
1975 bp->rx_buf_use_size,
1976 bp->rx_dir);
Michael Chanc0c050c2015-10-22 16:01:17 -04001977
1978 tpa_info->data = NULL;
1979
1980 kfree(data);
1981 }
1982 }
1983
1984 for (j = 0; j < max_idx; j++) {
1985 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
Michael Chan3ed3a832017-03-28 19:47:31 -04001986 dma_addr_t mapping = rx_buf->mapping;
Michael Chan6bb19472017-02-06 16:55:32 -05001987 void *data = rx_buf->data;
Michael Chanc0c050c2015-10-22 16:01:17 -04001988
1989 if (!data)
1990 continue;
1991
Michael Chanc0c050c2015-10-22 16:01:17 -04001992 rx_buf->data = NULL;
1993
Michael Chan3ed3a832017-03-28 19:47:31 -04001994 if (BNXT_RX_PAGE_MODE(bp)) {
1995 mapping -= bp->rx_dma_offset;
1996 dma_unmap_page(&pdev->dev, mapping,
1997 PAGE_SIZE, bp->rx_dir);
Michael Chanc61fb992017-02-06 16:55:36 -05001998 __free_page(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04001999 } else {
2000 dma_unmap_single(&pdev->dev, mapping,
2001 bp->rx_buf_use_size,
2002 bp->rx_dir);
Michael Chanc61fb992017-02-06 16:55:36 -05002003 kfree(data);
Michael Chan3ed3a832017-03-28 19:47:31 -04002004 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002005 }
2006
2007 for (j = 0; j < max_agg_idx; j++) {
2008 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2009 &rxr->rx_agg_ring[j];
2010 struct page *page = rx_agg_buf->page;
2011
2012 if (!page)
2013 continue;
2014
Michael Chan11cd1192017-02-06 16:55:33 -05002015 dma_unmap_page(&pdev->dev, rx_agg_buf->mapping,
Michael Chan2839f282016-04-25 02:30:50 -04002016 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002017
2018 rx_agg_buf->page = NULL;
2019 __clear_bit(j, rxr->rx_agg_bmap);
2020
2021 __free_page(page);
2022 }
Michael Chan89d0a062016-04-25 02:30:51 -04002023 if (rxr->rx_page) {
2024 __free_page(rxr->rx_page);
2025 rxr->rx_page = NULL;
2026 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002027 }
2028}
2029
2030static void bnxt_free_skbs(struct bnxt *bp)
2031{
2032 bnxt_free_tx_skbs(bp);
2033 bnxt_free_rx_skbs(bp);
2034}
2035
2036static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2037{
2038 struct pci_dev *pdev = bp->pdev;
2039 int i;
2040
2041 for (i = 0; i < ring->nr_pages; i++) {
2042 if (!ring->pg_arr[i])
2043 continue;
2044
2045 dma_free_coherent(&pdev->dev, ring->page_size,
2046 ring->pg_arr[i], ring->dma_arr[i]);
2047
2048 ring->pg_arr[i] = NULL;
2049 }
2050 if (ring->pg_tbl) {
2051 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2052 ring->pg_tbl, ring->pg_tbl_map);
2053 ring->pg_tbl = NULL;
2054 }
2055 if (ring->vmem_size && *ring->vmem) {
2056 vfree(*ring->vmem);
2057 *ring->vmem = NULL;
2058 }
2059}
2060
2061static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2062{
2063 int i;
2064 struct pci_dev *pdev = bp->pdev;
2065
2066 if (ring->nr_pages > 1) {
2067 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2068 ring->nr_pages * 8,
2069 &ring->pg_tbl_map,
2070 GFP_KERNEL);
2071 if (!ring->pg_tbl)
2072 return -ENOMEM;
2073 }
2074
2075 for (i = 0; i < ring->nr_pages; i++) {
2076 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2077 ring->page_size,
2078 &ring->dma_arr[i],
2079 GFP_KERNEL);
2080 if (!ring->pg_arr[i])
2081 return -ENOMEM;
2082
2083 if (ring->nr_pages > 1)
2084 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2085 }
2086
2087 if (ring->vmem_size) {
2088 *ring->vmem = vzalloc(ring->vmem_size);
2089 if (!(*ring->vmem))
2090 return -ENOMEM;
2091 }
2092 return 0;
2093}
2094
2095static void bnxt_free_rx_rings(struct bnxt *bp)
2096{
2097 int i;
2098
Michael Chanb6ab4b02016-01-02 23:44:59 -05002099 if (!bp->rx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002100 return;
2101
2102 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002103 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002104 struct bnxt_ring_struct *ring;
2105
Michael Chanc6d30e82017-02-06 16:55:42 -05002106 if (rxr->xdp_prog)
2107 bpf_prog_put(rxr->xdp_prog);
2108
Michael Chanc0c050c2015-10-22 16:01:17 -04002109 kfree(rxr->rx_tpa);
2110 rxr->rx_tpa = NULL;
2111
2112 kfree(rxr->rx_agg_bmap);
2113 rxr->rx_agg_bmap = NULL;
2114
2115 ring = &rxr->rx_ring_struct;
2116 bnxt_free_ring(bp, ring);
2117
2118 ring = &rxr->rx_agg_ring_struct;
2119 bnxt_free_ring(bp, ring);
2120 }
2121}
2122
2123static int bnxt_alloc_rx_rings(struct bnxt *bp)
2124{
2125 int i, rc, agg_rings = 0, tpa_rings = 0;
2126
Michael Chanb6ab4b02016-01-02 23:44:59 -05002127 if (!bp->rx_ring)
2128 return -ENOMEM;
2129
Michael Chanc0c050c2015-10-22 16:01:17 -04002130 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2131 agg_rings = 1;
2132
2133 if (bp->flags & BNXT_FLAG_TPA)
2134 tpa_rings = 1;
2135
2136 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002137 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002138 struct bnxt_ring_struct *ring;
2139
Michael Chanc0c050c2015-10-22 16:01:17 -04002140 ring = &rxr->rx_ring_struct;
2141
2142 rc = bnxt_alloc_ring(bp, ring);
2143 if (rc)
2144 return rc;
2145
2146 if (agg_rings) {
2147 u16 mem_size;
2148
2149 ring = &rxr->rx_agg_ring_struct;
2150 rc = bnxt_alloc_ring(bp, ring);
2151 if (rc)
2152 return rc;
2153
2154 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2155 mem_size = rxr->rx_agg_bmap_size / 8;
2156 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2157 if (!rxr->rx_agg_bmap)
2158 return -ENOMEM;
2159
2160 if (tpa_rings) {
2161 rxr->rx_tpa = kcalloc(MAX_TPA,
2162 sizeof(struct bnxt_tpa_info),
2163 GFP_KERNEL);
2164 if (!rxr->rx_tpa)
2165 return -ENOMEM;
2166 }
2167 }
2168 }
2169 return 0;
2170}
2171
2172static void bnxt_free_tx_rings(struct bnxt *bp)
2173{
2174 int i;
2175 struct pci_dev *pdev = bp->pdev;
2176
Michael Chanb6ab4b02016-01-02 23:44:59 -05002177 if (!bp->tx_ring)
Michael Chanc0c050c2015-10-22 16:01:17 -04002178 return;
2179
2180 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002181 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002182 struct bnxt_ring_struct *ring;
2183
Michael Chanc0c050c2015-10-22 16:01:17 -04002184 if (txr->tx_push) {
2185 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2186 txr->tx_push, txr->tx_push_mapping);
2187 txr->tx_push = NULL;
2188 }
2189
2190 ring = &txr->tx_ring_struct;
2191
2192 bnxt_free_ring(bp, ring);
2193 }
2194}
2195
2196static int bnxt_alloc_tx_rings(struct bnxt *bp)
2197{
2198 int i, j, rc;
2199 struct pci_dev *pdev = bp->pdev;
2200
2201 bp->tx_push_size = 0;
2202 if (bp->tx_push_thresh) {
2203 int push_size;
2204
2205 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2206 bp->tx_push_thresh);
2207
Michael Chan4419dbe2016-02-10 17:33:49 -05002208 if (push_size > 256) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002209 push_size = 0;
2210 bp->tx_push_thresh = 0;
2211 }
2212
2213 bp->tx_push_size = push_size;
2214 }
2215
2216 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002217 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002218 struct bnxt_ring_struct *ring;
2219
Michael Chanc0c050c2015-10-22 16:01:17 -04002220 ring = &txr->tx_ring_struct;
2221
2222 rc = bnxt_alloc_ring(bp, ring);
2223 if (rc)
2224 return rc;
2225
2226 if (bp->tx_push_size) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002227 dma_addr_t mapping;
2228
2229 /* One pre-allocated DMA buffer to backup
2230 * TX push operation
2231 */
2232 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2233 bp->tx_push_size,
2234 &txr->tx_push_mapping,
2235 GFP_KERNEL);
2236
2237 if (!txr->tx_push)
2238 return -ENOMEM;
2239
Michael Chanc0c050c2015-10-22 16:01:17 -04002240 mapping = txr->tx_push_mapping +
2241 sizeof(struct tx_push_bd);
Michael Chan4419dbe2016-02-10 17:33:49 -05002242 txr->data_mapping = cpu_to_le64(mapping);
Michael Chanc0c050c2015-10-22 16:01:17 -04002243
Michael Chan4419dbe2016-02-10 17:33:49 -05002244 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
Michael Chanc0c050c2015-10-22 16:01:17 -04002245 }
2246 ring->queue_id = bp->q_info[j].queue_id;
Michael Chan5f449242017-02-06 16:55:40 -05002247 if (i < bp->tx_nr_rings_xdp)
2248 continue;
Michael Chanc0c050c2015-10-22 16:01:17 -04002249 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2250 j++;
2251 }
2252 return 0;
2253}
2254
2255static void bnxt_free_cp_rings(struct bnxt *bp)
2256{
2257 int i;
2258
2259 if (!bp->bnapi)
2260 return;
2261
2262 for (i = 0; i < bp->cp_nr_rings; i++) {
2263 struct bnxt_napi *bnapi = bp->bnapi[i];
2264 struct bnxt_cp_ring_info *cpr;
2265 struct bnxt_ring_struct *ring;
2266
2267 if (!bnapi)
2268 continue;
2269
2270 cpr = &bnapi->cp_ring;
2271 ring = &cpr->cp_ring_struct;
2272
2273 bnxt_free_ring(bp, ring);
2274 }
2275}
2276
2277static int bnxt_alloc_cp_rings(struct bnxt *bp)
2278{
2279 int i, rc;
2280
2281 for (i = 0; i < bp->cp_nr_rings; i++) {
2282 struct bnxt_napi *bnapi = bp->bnapi[i];
2283 struct bnxt_cp_ring_info *cpr;
2284 struct bnxt_ring_struct *ring;
2285
2286 if (!bnapi)
2287 continue;
2288
2289 cpr = &bnapi->cp_ring;
2290 ring = &cpr->cp_ring_struct;
2291
2292 rc = bnxt_alloc_ring(bp, ring);
2293 if (rc)
2294 return rc;
2295 }
2296 return 0;
2297}
2298
2299static void bnxt_init_ring_struct(struct bnxt *bp)
2300{
2301 int i;
2302
2303 for (i = 0; i < bp->cp_nr_rings; i++) {
2304 struct bnxt_napi *bnapi = bp->bnapi[i];
2305 struct bnxt_cp_ring_info *cpr;
2306 struct bnxt_rx_ring_info *rxr;
2307 struct bnxt_tx_ring_info *txr;
2308 struct bnxt_ring_struct *ring;
2309
2310 if (!bnapi)
2311 continue;
2312
2313 cpr = &bnapi->cp_ring;
2314 ring = &cpr->cp_ring_struct;
2315 ring->nr_pages = bp->cp_nr_pages;
2316 ring->page_size = HW_CMPD_RING_SIZE;
2317 ring->pg_arr = (void **)cpr->cp_desc_ring;
2318 ring->dma_arr = cpr->cp_desc_mapping;
2319 ring->vmem_size = 0;
2320
Michael Chanb6ab4b02016-01-02 23:44:59 -05002321 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002322 if (!rxr)
2323 goto skip_rx;
2324
Michael Chanc0c050c2015-10-22 16:01:17 -04002325 ring = &rxr->rx_ring_struct;
2326 ring->nr_pages = bp->rx_nr_pages;
2327 ring->page_size = HW_RXBD_RING_SIZE;
2328 ring->pg_arr = (void **)rxr->rx_desc_ring;
2329 ring->dma_arr = rxr->rx_desc_mapping;
2330 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2331 ring->vmem = (void **)&rxr->rx_buf_ring;
2332
2333 ring = &rxr->rx_agg_ring_struct;
2334 ring->nr_pages = bp->rx_agg_nr_pages;
2335 ring->page_size = HW_RXBD_RING_SIZE;
2336 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2337 ring->dma_arr = rxr->rx_agg_desc_mapping;
2338 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2339 ring->vmem = (void **)&rxr->rx_agg_ring;
2340
Michael Chan3b2b7d92016-01-02 23:45:00 -05002341skip_rx:
Michael Chanb6ab4b02016-01-02 23:44:59 -05002342 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002343 if (!txr)
2344 continue;
2345
Michael Chanc0c050c2015-10-22 16:01:17 -04002346 ring = &txr->tx_ring_struct;
2347 ring->nr_pages = bp->tx_nr_pages;
2348 ring->page_size = HW_RXBD_RING_SIZE;
2349 ring->pg_arr = (void **)txr->tx_desc_ring;
2350 ring->dma_arr = txr->tx_desc_mapping;
2351 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2352 ring->vmem = (void **)&txr->tx_buf_ring;
2353 }
2354}
2355
2356static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2357{
2358 int i;
2359 u32 prod;
2360 struct rx_bd **rx_buf_ring;
2361
2362 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2363 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2364 int j;
2365 struct rx_bd *rxbd;
2366
2367 rxbd = rx_buf_ring[i];
2368 if (!rxbd)
2369 continue;
2370
2371 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2372 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2373 rxbd->rx_bd_opaque = prod;
2374 }
2375 }
2376}
2377
2378static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2379{
2380 struct net_device *dev = bp->dev;
Michael Chanc0c050c2015-10-22 16:01:17 -04002381 struct bnxt_rx_ring_info *rxr;
2382 struct bnxt_ring_struct *ring;
2383 u32 prod, type;
2384 int i;
2385
Michael Chanc0c050c2015-10-22 16:01:17 -04002386 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2387 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2388
2389 if (NET_IP_ALIGN == 2)
2390 type |= RX_BD_FLAGS_SOP;
2391
Michael Chanb6ab4b02016-01-02 23:44:59 -05002392 rxr = &bp->rx_ring[ring_nr];
Michael Chanc0c050c2015-10-22 16:01:17 -04002393 ring = &rxr->rx_ring_struct;
2394 bnxt_init_rxbd_pages(ring, type);
2395
Michael Chanc6d30e82017-02-06 16:55:42 -05002396 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2397 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2398 if (IS_ERR(rxr->xdp_prog)) {
2399 int rc = PTR_ERR(rxr->xdp_prog);
2400
2401 rxr->xdp_prog = NULL;
2402 return rc;
2403 }
2404 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002405 prod = rxr->rx_prod;
2406 for (i = 0; i < bp->rx_ring_size; i++) {
2407 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2408 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2409 ring_nr, i, bp->rx_ring_size);
2410 break;
2411 }
2412 prod = NEXT_RX(prod);
2413 }
2414 rxr->rx_prod = prod;
2415 ring->fw_ring_id = INVALID_HW_RING_ID;
2416
Michael Chanedd0c2c2015-12-27 18:19:19 -05002417 ring = &rxr->rx_agg_ring_struct;
2418 ring->fw_ring_id = INVALID_HW_RING_ID;
2419
Michael Chanc0c050c2015-10-22 16:01:17 -04002420 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2421 return 0;
2422
Michael Chan2839f282016-04-25 02:30:50 -04002423 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
Michael Chanc0c050c2015-10-22 16:01:17 -04002424 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2425
2426 bnxt_init_rxbd_pages(ring, type);
2427
2428 prod = rxr->rx_agg_prod;
2429 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2430 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2431 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2432 ring_nr, i, bp->rx_ring_size);
2433 break;
2434 }
2435 prod = NEXT_RX_AGG(prod);
2436 }
2437 rxr->rx_agg_prod = prod;
Michael Chanc0c050c2015-10-22 16:01:17 -04002438
2439 if (bp->flags & BNXT_FLAG_TPA) {
2440 if (rxr->rx_tpa) {
2441 u8 *data;
2442 dma_addr_t mapping;
2443
2444 for (i = 0; i < MAX_TPA; i++) {
2445 data = __bnxt_alloc_rx_data(bp, &mapping,
2446 GFP_KERNEL);
2447 if (!data)
2448 return -ENOMEM;
2449
2450 rxr->rx_tpa[i].data = data;
Michael Chanb3dba772017-02-06 16:55:35 -05002451 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
Michael Chanc0c050c2015-10-22 16:01:17 -04002452 rxr->rx_tpa[i].mapping = mapping;
2453 }
2454 } else {
2455 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2456 return -ENOMEM;
2457 }
2458 }
2459
2460 return 0;
2461}
2462
Sankar Patchineelam22479252017-03-28 19:47:29 -04002463static void bnxt_init_cp_rings(struct bnxt *bp)
2464{
2465 int i;
2466
2467 for (i = 0; i < bp->cp_nr_rings; i++) {
2468 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2469 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2470
2471 ring->fw_ring_id = INVALID_HW_RING_ID;
2472 }
2473}
2474
Michael Chanc0c050c2015-10-22 16:01:17 -04002475static int bnxt_init_rx_rings(struct bnxt *bp)
2476{
2477 int i, rc = 0;
2478
Michael Chanc61fb992017-02-06 16:55:36 -05002479 if (BNXT_RX_PAGE_MODE(bp)) {
Michael Chanc6d30e82017-02-06 16:55:42 -05002480 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2481 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
Michael Chanc61fb992017-02-06 16:55:36 -05002482 } else {
2483 bp->rx_offset = BNXT_RX_OFFSET;
2484 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2485 }
Michael Chanb3dba772017-02-06 16:55:35 -05002486
Michael Chanc0c050c2015-10-22 16:01:17 -04002487 for (i = 0; i < bp->rx_nr_rings; i++) {
2488 rc = bnxt_init_one_rx_ring(bp, i);
2489 if (rc)
2490 break;
2491 }
2492
2493 return rc;
2494}
2495
2496static int bnxt_init_tx_rings(struct bnxt *bp)
2497{
2498 u16 i;
2499
2500 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2501 MAX_SKB_FRAGS + 1);
2502
2503 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05002504 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04002505 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2506
2507 ring->fw_ring_id = INVALID_HW_RING_ID;
2508 }
2509
2510 return 0;
2511}
2512
2513static void bnxt_free_ring_grps(struct bnxt *bp)
2514{
2515 kfree(bp->grp_info);
2516 bp->grp_info = NULL;
2517}
2518
2519static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2520{
2521 int i;
2522
2523 if (irq_re_init) {
2524 bp->grp_info = kcalloc(bp->cp_nr_rings,
2525 sizeof(struct bnxt_ring_grp_info),
2526 GFP_KERNEL);
2527 if (!bp->grp_info)
2528 return -ENOMEM;
2529 }
2530 for (i = 0; i < bp->cp_nr_rings; i++) {
2531 if (irq_re_init)
2532 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2533 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2534 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2535 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2536 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2537 }
2538 return 0;
2539}
2540
2541static void bnxt_free_vnics(struct bnxt *bp)
2542{
2543 kfree(bp->vnic_info);
2544 bp->vnic_info = NULL;
2545 bp->nr_vnics = 0;
2546}
2547
2548static int bnxt_alloc_vnics(struct bnxt *bp)
2549{
2550 int num_vnics = 1;
2551
2552#ifdef CONFIG_RFS_ACCEL
2553 if (bp->flags & BNXT_FLAG_RFS)
2554 num_vnics += bp->rx_nr_rings;
2555#endif
2556
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04002557 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2558 num_vnics++;
2559
Michael Chanc0c050c2015-10-22 16:01:17 -04002560 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2561 GFP_KERNEL);
2562 if (!bp->vnic_info)
2563 return -ENOMEM;
2564
2565 bp->nr_vnics = num_vnics;
2566 return 0;
2567}
2568
2569static void bnxt_init_vnics(struct bnxt *bp)
2570{
2571 int i;
2572
2573 for (i = 0; i < bp->nr_vnics; i++) {
2574 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2575
2576 vnic->fw_vnic_id = INVALID_HW_RING_ID;
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04002577 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2578 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04002579 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2580
2581 if (bp->vnic_info[i].rss_hash_key) {
2582 if (i == 0)
2583 prandom_bytes(vnic->rss_hash_key,
2584 HW_HASH_KEY_SIZE);
2585 else
2586 memcpy(vnic->rss_hash_key,
2587 bp->vnic_info[0].rss_hash_key,
2588 HW_HASH_KEY_SIZE);
2589 }
2590 }
2591}
2592
2593static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2594{
2595 int pages;
2596
2597 pages = ring_size / desc_per_pg;
2598
2599 if (!pages)
2600 return 1;
2601
2602 pages++;
2603
2604 while (pages & (pages - 1))
2605 pages++;
2606
2607 return pages;
2608}
2609
Michael Chanc6d30e82017-02-06 16:55:42 -05002610void bnxt_set_tpa_flags(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04002611{
2612 bp->flags &= ~BNXT_FLAG_TPA;
Michael Chan341138c2017-01-13 01:32:01 -05002613 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2614 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04002615 if (bp->dev->features & NETIF_F_LRO)
2616 bp->flags |= BNXT_FLAG_LRO;
Michael Chan94758f82016-06-13 02:25:35 -04002617 if (bp->dev->features & NETIF_F_GRO)
Michael Chanc0c050c2015-10-22 16:01:17 -04002618 bp->flags |= BNXT_FLAG_GRO;
2619}
2620
2621/* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2622 * be set on entry.
2623 */
2624void bnxt_set_ring_params(struct bnxt *bp)
2625{
2626 u32 ring_size, rx_size, rx_space;
2627 u32 agg_factor = 0, agg_ring_size = 0;
2628
2629 /* 8 for CRC and VLAN */
2630 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2631
2632 rx_space = rx_size + NET_SKB_PAD +
2633 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2634
2635 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2636 ring_size = bp->rx_ring_size;
2637 bp->rx_agg_ring_size = 0;
2638 bp->rx_agg_nr_pages = 0;
2639
2640 if (bp->flags & BNXT_FLAG_TPA)
Michael Chan2839f282016-04-25 02:30:50 -04002641 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
Michael Chanc0c050c2015-10-22 16:01:17 -04002642
2643 bp->flags &= ~BNXT_FLAG_JUMBO;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05002644 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04002645 u32 jumbo_factor;
2646
2647 bp->flags |= BNXT_FLAG_JUMBO;
2648 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2649 if (jumbo_factor > agg_factor)
2650 agg_factor = jumbo_factor;
2651 }
2652 agg_ring_size = ring_size * agg_factor;
2653
2654 if (agg_ring_size) {
2655 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2656 RX_DESC_CNT);
2657 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2658 u32 tmp = agg_ring_size;
2659
2660 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2661 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2662 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2663 tmp, agg_ring_size);
2664 }
2665 bp->rx_agg_ring_size = agg_ring_size;
2666 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2667 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2668 rx_space = rx_size + NET_SKB_PAD +
2669 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2670 }
2671
2672 bp->rx_buf_use_size = rx_size;
2673 bp->rx_buf_size = rx_space;
2674
2675 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2676 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2677
2678 ring_size = bp->tx_ring_size;
2679 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2680 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2681
2682 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2683 bp->cp_ring_size = ring_size;
2684
2685 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2686 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2687 bp->cp_nr_pages = MAX_CP_PAGES;
2688 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2689 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2690 ring_size, bp->cp_ring_size);
2691 }
2692 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2693 bp->cp_ring_mask = bp->cp_bit - 1;
2694}
2695
Michael Chanc61fb992017-02-06 16:55:36 -05002696int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
Michael Chan6bb19472017-02-06 16:55:32 -05002697{
Michael Chanc61fb992017-02-06 16:55:36 -05002698 if (page_mode) {
2699 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2700 return -EOPNOTSUPP;
2701 bp->dev->max_mtu = BNXT_MAX_PAGE_MODE_MTU;
2702 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2703 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
2704 bp->dev->hw_features &= ~NETIF_F_LRO;
2705 bp->dev->features &= ~NETIF_F_LRO;
2706 bp->rx_dir = DMA_BIDIRECTIONAL;
2707 bp->rx_skb_func = bnxt_rx_page_skb;
2708 } else {
2709 bp->dev->max_mtu = BNXT_MAX_MTU;
2710 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2711 bp->rx_dir = DMA_FROM_DEVICE;
2712 bp->rx_skb_func = bnxt_rx_skb;
2713 }
Michael Chan6bb19472017-02-06 16:55:32 -05002714 return 0;
2715}
2716
Michael Chanc0c050c2015-10-22 16:01:17 -04002717static void bnxt_free_vnic_attributes(struct bnxt *bp)
2718{
2719 int i;
2720 struct bnxt_vnic_info *vnic;
2721 struct pci_dev *pdev = bp->pdev;
2722
2723 if (!bp->vnic_info)
2724 return;
2725
2726 for (i = 0; i < bp->nr_vnics; i++) {
2727 vnic = &bp->vnic_info[i];
2728
2729 kfree(vnic->fw_grp_ids);
2730 vnic->fw_grp_ids = NULL;
2731
2732 kfree(vnic->uc_list);
2733 vnic->uc_list = NULL;
2734
2735 if (vnic->mc_list) {
2736 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2737 vnic->mc_list, vnic->mc_list_mapping);
2738 vnic->mc_list = NULL;
2739 }
2740
2741 if (vnic->rss_table) {
2742 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2743 vnic->rss_table,
2744 vnic->rss_table_dma_addr);
2745 vnic->rss_table = NULL;
2746 }
2747
2748 vnic->rss_hash_key = NULL;
2749 vnic->flags = 0;
2750 }
2751}
2752
2753static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2754{
2755 int i, rc = 0, size;
2756 struct bnxt_vnic_info *vnic;
2757 struct pci_dev *pdev = bp->pdev;
2758 int max_rings;
2759
2760 for (i = 0; i < bp->nr_vnics; i++) {
2761 vnic = &bp->vnic_info[i];
2762
2763 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2764 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2765
2766 if (mem_size > 0) {
2767 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2768 if (!vnic->uc_list) {
2769 rc = -ENOMEM;
2770 goto out;
2771 }
2772 }
2773 }
2774
2775 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2776 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2777 vnic->mc_list =
2778 dma_alloc_coherent(&pdev->dev,
2779 vnic->mc_list_size,
2780 &vnic->mc_list_mapping,
2781 GFP_KERNEL);
2782 if (!vnic->mc_list) {
2783 rc = -ENOMEM;
2784 goto out;
2785 }
2786 }
2787
2788 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2789 max_rings = bp->rx_nr_rings;
2790 else
2791 max_rings = 1;
2792
2793 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2794 if (!vnic->fw_grp_ids) {
2795 rc = -ENOMEM;
2796 goto out;
2797 }
2798
Michael Chanae10ae72016-12-29 12:13:38 -05002799 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2800 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2801 continue;
2802
Michael Chanc0c050c2015-10-22 16:01:17 -04002803 /* Allocate rss table and hash key */
2804 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2805 &vnic->rss_table_dma_addr,
2806 GFP_KERNEL);
2807 if (!vnic->rss_table) {
2808 rc = -ENOMEM;
2809 goto out;
2810 }
2811
2812 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
2813
2814 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
2815 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
2816 }
2817 return 0;
2818
2819out:
2820 return rc;
2821}
2822
2823static void bnxt_free_hwrm_resources(struct bnxt *bp)
2824{
2825 struct pci_dev *pdev = bp->pdev;
2826
2827 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
2828 bp->hwrm_cmd_resp_dma_addr);
2829
2830 bp->hwrm_cmd_resp_addr = NULL;
2831 if (bp->hwrm_dbg_resp_addr) {
2832 dma_free_coherent(&pdev->dev, HWRM_DBG_REG_BUF_SIZE,
2833 bp->hwrm_dbg_resp_addr,
2834 bp->hwrm_dbg_resp_dma_addr);
2835
2836 bp->hwrm_dbg_resp_addr = NULL;
2837 }
2838}
2839
2840static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
2841{
2842 struct pci_dev *pdev = bp->pdev;
2843
2844 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2845 &bp->hwrm_cmd_resp_dma_addr,
2846 GFP_KERNEL);
2847 if (!bp->hwrm_cmd_resp_addr)
2848 return -ENOMEM;
2849 bp->hwrm_dbg_resp_addr = dma_alloc_coherent(&pdev->dev,
2850 HWRM_DBG_REG_BUF_SIZE,
2851 &bp->hwrm_dbg_resp_dma_addr,
2852 GFP_KERNEL);
2853 if (!bp->hwrm_dbg_resp_addr)
2854 netdev_warn(bp->dev, "fail to alloc debug register dma mem\n");
2855
2856 return 0;
2857}
2858
2859static void bnxt_free_stats(struct bnxt *bp)
2860{
2861 u32 size, i;
2862 struct pci_dev *pdev = bp->pdev;
2863
Michael Chan3bdf56c2016-03-07 15:38:45 -05002864 if (bp->hw_rx_port_stats) {
2865 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
2866 bp->hw_rx_port_stats,
2867 bp->hw_rx_port_stats_map);
2868 bp->hw_rx_port_stats = NULL;
2869 bp->flags &= ~BNXT_FLAG_PORT_STATS;
2870 }
2871
Michael Chanc0c050c2015-10-22 16:01:17 -04002872 if (!bp->bnapi)
2873 return;
2874
2875 size = sizeof(struct ctx_hw_stats);
2876
2877 for (i = 0; i < bp->cp_nr_rings; i++) {
2878 struct bnxt_napi *bnapi = bp->bnapi[i];
2879 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2880
2881 if (cpr->hw_stats) {
2882 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
2883 cpr->hw_stats_map);
2884 cpr->hw_stats = NULL;
2885 }
2886 }
2887}
2888
2889static int bnxt_alloc_stats(struct bnxt *bp)
2890{
2891 u32 size, i;
2892 struct pci_dev *pdev = bp->pdev;
2893
2894 size = sizeof(struct ctx_hw_stats);
2895
2896 for (i = 0; i < bp->cp_nr_rings; i++) {
2897 struct bnxt_napi *bnapi = bp->bnapi[i];
2898 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2899
2900 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
2901 &cpr->hw_stats_map,
2902 GFP_KERNEL);
2903 if (!cpr->hw_stats)
2904 return -ENOMEM;
2905
2906 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
2907 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05002908
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04002909 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
Michael Chan3bdf56c2016-03-07 15:38:45 -05002910 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
2911 sizeof(struct tx_port_stats) + 1024;
2912
2913 bp->hw_rx_port_stats =
2914 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
2915 &bp->hw_rx_port_stats_map,
2916 GFP_KERNEL);
2917 if (!bp->hw_rx_port_stats)
2918 return -ENOMEM;
2919
2920 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
2921 512;
2922 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
2923 sizeof(struct rx_port_stats) + 512;
2924 bp->flags |= BNXT_FLAG_PORT_STATS;
2925 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002926 return 0;
2927}
2928
2929static void bnxt_clear_ring_indices(struct bnxt *bp)
2930{
2931 int i;
2932
2933 if (!bp->bnapi)
2934 return;
2935
2936 for (i = 0; i < bp->cp_nr_rings; i++) {
2937 struct bnxt_napi *bnapi = bp->bnapi[i];
2938 struct bnxt_cp_ring_info *cpr;
2939 struct bnxt_rx_ring_info *rxr;
2940 struct bnxt_tx_ring_info *txr;
2941
2942 if (!bnapi)
2943 continue;
2944
2945 cpr = &bnapi->cp_ring;
2946 cpr->cp_raw_cons = 0;
2947
Michael Chanb6ab4b02016-01-02 23:44:59 -05002948 txr = bnapi->tx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002949 if (txr) {
2950 txr->tx_prod = 0;
2951 txr->tx_cons = 0;
2952 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002953
Michael Chanb6ab4b02016-01-02 23:44:59 -05002954 rxr = bnapi->rx_ring;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002955 if (rxr) {
2956 rxr->rx_prod = 0;
2957 rxr->rx_agg_prod = 0;
2958 rxr->rx_sw_agg_prod = 0;
Michael Chan376a5b82016-05-10 19:17:59 -04002959 rxr->rx_next_cons = 0;
Michael Chan3b2b7d92016-01-02 23:45:00 -05002960 }
Michael Chanc0c050c2015-10-22 16:01:17 -04002961 }
2962}
2963
2964static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
2965{
2966#ifdef CONFIG_RFS_ACCEL
2967 int i;
2968
2969 /* Under rtnl_lock and all our NAPIs have been disabled. It's
2970 * safe to delete the hash table.
2971 */
2972 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
2973 struct hlist_head *head;
2974 struct hlist_node *tmp;
2975 struct bnxt_ntuple_filter *fltr;
2976
2977 head = &bp->ntp_fltr_hash_tbl[i];
2978 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
2979 hlist_del(&fltr->hash);
2980 kfree(fltr);
2981 }
2982 }
2983 if (irq_reinit) {
2984 kfree(bp->ntp_fltr_bmap);
2985 bp->ntp_fltr_bmap = NULL;
2986 }
2987 bp->ntp_fltr_count = 0;
2988#endif
2989}
2990
2991static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
2992{
2993#ifdef CONFIG_RFS_ACCEL
2994 int i, rc = 0;
2995
2996 if (!(bp->flags & BNXT_FLAG_RFS))
2997 return 0;
2998
2999 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3000 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3001
3002 bp->ntp_fltr_count = 0;
3003 bp->ntp_fltr_bmap = kzalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3004 GFP_KERNEL);
3005
3006 if (!bp->ntp_fltr_bmap)
3007 rc = -ENOMEM;
3008
3009 return rc;
3010#else
3011 return 0;
3012#endif
3013}
3014
3015static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3016{
3017 bnxt_free_vnic_attributes(bp);
3018 bnxt_free_tx_rings(bp);
3019 bnxt_free_rx_rings(bp);
3020 bnxt_free_cp_rings(bp);
3021 bnxt_free_ntp_fltrs(bp, irq_re_init);
3022 if (irq_re_init) {
3023 bnxt_free_stats(bp);
3024 bnxt_free_ring_grps(bp);
3025 bnxt_free_vnics(bp);
Michael Chana960dec2017-02-06 16:55:39 -05003026 kfree(bp->tx_ring_map);
3027 bp->tx_ring_map = NULL;
Michael Chanb6ab4b02016-01-02 23:44:59 -05003028 kfree(bp->tx_ring);
3029 bp->tx_ring = NULL;
3030 kfree(bp->rx_ring);
3031 bp->rx_ring = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04003032 kfree(bp->bnapi);
3033 bp->bnapi = NULL;
3034 } else {
3035 bnxt_clear_ring_indices(bp);
3036 }
3037}
3038
3039static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3040{
Michael Chan01657bc2016-01-02 23:45:03 -05003041 int i, j, rc, size, arr_size;
Michael Chanc0c050c2015-10-22 16:01:17 -04003042 void *bnapi;
3043
3044 if (irq_re_init) {
3045 /* Allocate bnapi mem pointer array and mem block for
3046 * all queues
3047 */
3048 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3049 bp->cp_nr_rings);
3050 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3051 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3052 if (!bnapi)
3053 return -ENOMEM;
3054
3055 bp->bnapi = bnapi;
3056 bnapi += arr_size;
3057 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3058 bp->bnapi[i] = bnapi;
3059 bp->bnapi[i]->index = i;
3060 bp->bnapi[i]->bp = bp;
3061 }
3062
Michael Chanb6ab4b02016-01-02 23:44:59 -05003063 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3064 sizeof(struct bnxt_rx_ring_info),
3065 GFP_KERNEL);
3066 if (!bp->rx_ring)
3067 return -ENOMEM;
3068
3069 for (i = 0; i < bp->rx_nr_rings; i++) {
3070 bp->rx_ring[i].bnapi = bp->bnapi[i];
3071 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3072 }
3073
3074 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3075 sizeof(struct bnxt_tx_ring_info),
3076 GFP_KERNEL);
3077 if (!bp->tx_ring)
3078 return -ENOMEM;
3079
Michael Chana960dec2017-02-06 16:55:39 -05003080 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3081 GFP_KERNEL);
3082
3083 if (!bp->tx_ring_map)
3084 return -ENOMEM;
3085
Michael Chan01657bc2016-01-02 23:45:03 -05003086 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3087 j = 0;
3088 else
3089 j = bp->rx_nr_rings;
3090
3091 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3092 bp->tx_ring[i].bnapi = bp->bnapi[j];
3093 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
Michael Chan5f449242017-02-06 16:55:40 -05003094 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
Michael Chan38413402017-02-06 16:55:43 -05003095 if (i >= bp->tx_nr_rings_xdp) {
Michael Chan5f449242017-02-06 16:55:40 -05003096 bp->tx_ring[i].txq_index = i -
3097 bp->tx_nr_rings_xdp;
Michael Chan38413402017-02-06 16:55:43 -05003098 bp->bnapi[j]->tx_int = bnxt_tx_int;
3099 } else {
Michael Chanfa3e93e2017-02-06 16:55:41 -05003100 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
Michael Chan38413402017-02-06 16:55:43 -05003101 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3102 }
Michael Chanb6ab4b02016-01-02 23:44:59 -05003103 }
3104
Michael Chanc0c050c2015-10-22 16:01:17 -04003105 rc = bnxt_alloc_stats(bp);
3106 if (rc)
3107 goto alloc_mem_err;
3108
3109 rc = bnxt_alloc_ntp_fltrs(bp);
3110 if (rc)
3111 goto alloc_mem_err;
3112
3113 rc = bnxt_alloc_vnics(bp);
3114 if (rc)
3115 goto alloc_mem_err;
3116 }
3117
3118 bnxt_init_ring_struct(bp);
3119
3120 rc = bnxt_alloc_rx_rings(bp);
3121 if (rc)
3122 goto alloc_mem_err;
3123
3124 rc = bnxt_alloc_tx_rings(bp);
3125 if (rc)
3126 goto alloc_mem_err;
3127
3128 rc = bnxt_alloc_cp_rings(bp);
3129 if (rc)
3130 goto alloc_mem_err;
3131
3132 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3133 BNXT_VNIC_UCAST_FLAG;
3134 rc = bnxt_alloc_vnic_attributes(bp);
3135 if (rc)
3136 goto alloc_mem_err;
3137 return 0;
3138
3139alloc_mem_err:
3140 bnxt_free_mem(bp, true);
3141 return rc;
3142}
3143
Michael Chan9d8bc092016-12-29 12:13:33 -05003144static void bnxt_disable_int(struct bnxt *bp)
3145{
3146 int i;
3147
3148 if (!bp->bnapi)
3149 return;
3150
3151 for (i = 0; i < bp->cp_nr_rings; i++) {
3152 struct bnxt_napi *bnapi = bp->bnapi[i];
3153 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
Michael Chandaf1f1e2017-02-20 19:25:17 -05003154 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chan9d8bc092016-12-29 12:13:33 -05003155
Michael Chandaf1f1e2017-02-20 19:25:17 -05003156 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3157 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
Michael Chan9d8bc092016-12-29 12:13:33 -05003158 }
3159}
3160
3161static void bnxt_disable_int_sync(struct bnxt *bp)
3162{
3163 int i;
3164
3165 atomic_inc(&bp->intr_sem);
3166
3167 bnxt_disable_int(bp);
3168 for (i = 0; i < bp->cp_nr_rings; i++)
3169 synchronize_irq(bp->irq_tbl[i].vector);
3170}
3171
3172static void bnxt_enable_int(struct bnxt *bp)
3173{
3174 int i;
3175
3176 atomic_set(&bp->intr_sem, 0);
3177 for (i = 0; i < bp->cp_nr_rings; i++) {
3178 struct bnxt_napi *bnapi = bp->bnapi[i];
3179 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3180
3181 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3182 }
3183}
3184
Michael Chanc0c050c2015-10-22 16:01:17 -04003185void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3186 u16 cmpl_ring, u16 target_id)
3187{
Michael Chana8643e12016-02-26 04:00:05 -05003188 struct input *req = request;
Michael Chanc0c050c2015-10-22 16:01:17 -04003189
Michael Chana8643e12016-02-26 04:00:05 -05003190 req->req_type = cpu_to_le16(req_type);
3191 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3192 req->target_id = cpu_to_le16(target_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003193 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3194}
3195
Michael Chanfbfbc482016-02-26 04:00:07 -05003196static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3197 int timeout, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003198{
Michael Chana11fa2b2016-05-15 03:04:47 -04003199 int i, intr_process, rc, tmo_count;
Michael Chana8643e12016-02-26 04:00:05 -05003200 struct input *req = msg;
Michael Chanc0c050c2015-10-22 16:01:17 -04003201 u32 *data = msg;
3202 __le32 *resp_len, *valid;
3203 u16 cp_ring_id, len = 0;
3204 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
3205
Michael Chana8643e12016-02-26 04:00:05 -05003206 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
Michael Chanc0c050c2015-10-22 16:01:17 -04003207 memset(resp, 0, PAGE_SIZE);
Michael Chana8643e12016-02-26 04:00:05 -05003208 cp_ring_id = le16_to_cpu(req->cmpl_ring);
Michael Chanc0c050c2015-10-22 16:01:17 -04003209 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3210
3211 /* Write request msg to hwrm channel */
3212 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3213
Michael Chane6ef2692016-03-28 19:46:05 -04003214 for (i = msg_len; i < BNXT_HWRM_MAX_REQ_LEN; i += 4)
Michael Chand79979a2016-01-07 19:56:57 -05003215 writel(0, bp->bar0 + i);
3216
Michael Chanc0c050c2015-10-22 16:01:17 -04003217 /* currently supports only one outstanding message */
3218 if (intr_process)
Michael Chana8643e12016-02-26 04:00:05 -05003219 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003220
3221 /* Ring channel doorbell */
3222 writel(1, bp->bar0 + 0x100);
3223
Michael Chanff4fe812016-02-26 04:00:04 -05003224 if (!timeout)
3225 timeout = DFLT_HWRM_CMD_TIMEOUT;
3226
Michael Chanc0c050c2015-10-22 16:01:17 -04003227 i = 0;
Michael Chana11fa2b2016-05-15 03:04:47 -04003228 tmo_count = timeout * 40;
Michael Chanc0c050c2015-10-22 16:01:17 -04003229 if (intr_process) {
3230 /* Wait until hwrm response cmpl interrupt is processed */
3231 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
Michael Chana11fa2b2016-05-15 03:04:47 -04003232 i++ < tmo_count) {
3233 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003234 }
3235
3236 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3237 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
Michael Chana8643e12016-02-26 04:00:05 -05003238 le16_to_cpu(req->req_type));
Michael Chanc0c050c2015-10-22 16:01:17 -04003239 return -1;
3240 }
3241 } else {
3242 /* Check if response len is updated */
3243 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
Michael Chana11fa2b2016-05-15 03:04:47 -04003244 for (i = 0; i < tmo_count; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003245 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3246 HWRM_RESP_LEN_SFT;
3247 if (len)
3248 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003249 usleep_range(25, 40);
Michael Chanc0c050c2015-10-22 16:01:17 -04003250 }
3251
Michael Chana11fa2b2016-05-15 03:04:47 -04003252 if (i >= tmo_count) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003253 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003254 timeout, le16_to_cpu(req->req_type),
Michael Chan8578d6c2016-05-15 03:04:48 -04003255 le16_to_cpu(req->seq_id), len);
Michael Chanc0c050c2015-10-22 16:01:17 -04003256 return -1;
3257 }
3258
3259 /* Last word of resp contains valid bit */
3260 valid = bp->hwrm_cmd_resp_addr + len - 4;
Michael Chana11fa2b2016-05-15 03:04:47 -04003261 for (i = 0; i < 5; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003262 if (le32_to_cpu(*valid) & HWRM_RESP_VALID_MASK)
3263 break;
Michael Chana11fa2b2016-05-15 03:04:47 -04003264 udelay(1);
Michael Chanc0c050c2015-10-22 16:01:17 -04003265 }
3266
Michael Chana11fa2b2016-05-15 03:04:47 -04003267 if (i >= 5) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003268 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
Michael Chana8643e12016-02-26 04:00:05 -05003269 timeout, le16_to_cpu(req->req_type),
3270 le16_to_cpu(req->seq_id), len, *valid);
Michael Chanc0c050c2015-10-22 16:01:17 -04003271 return -1;
3272 }
3273 }
3274
3275 rc = le16_to_cpu(resp->error_code);
Michael Chanfbfbc482016-02-26 04:00:07 -05003276 if (rc && !silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04003277 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3278 le16_to_cpu(resp->req_type),
3279 le16_to_cpu(resp->seq_id), rc);
Michael Chanfbfbc482016-02-26 04:00:07 -05003280 return rc;
3281}
3282
3283int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3284{
3285 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04003286}
3287
3288int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3289{
3290 int rc;
3291
3292 mutex_lock(&bp->hwrm_cmd_lock);
3293 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3294 mutex_unlock(&bp->hwrm_cmd_lock);
3295 return rc;
3296}
3297
Michael Chan90e209212016-02-26 04:00:08 -05003298int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3299 int timeout)
3300{
3301 int rc;
3302
3303 mutex_lock(&bp->hwrm_cmd_lock);
3304 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3305 mutex_unlock(&bp->hwrm_cmd_lock);
3306 return rc;
3307}
3308
Michael Chana1653b12016-12-07 00:26:20 -05003309int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3310 int bmap_size)
Michael Chanc0c050c2015-10-22 16:01:17 -04003311{
3312 struct hwrm_func_drv_rgtr_input req = {0};
Michael Chan25be8622016-04-05 14:09:00 -04003313 DECLARE_BITMAP(async_events_bmap, 256);
3314 u32 *events = (u32 *)async_events_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003315 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003316
3317 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3318
3319 req.enables =
Michael Chana1653b12016-12-07 00:26:20 -05003320 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
Michael Chanc0c050c2015-10-22 16:01:17 -04003321
Michael Chan25be8622016-04-05 14:09:00 -04003322 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3323 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3324 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3325
Michael Chana1653b12016-12-07 00:26:20 -05003326 if (bmap && bmap_size) {
3327 for (i = 0; i < bmap_size; i++) {
3328 if (test_bit(i, bmap))
3329 __set_bit(i, async_events_bmap);
3330 }
3331 }
3332
Michael Chan25be8622016-04-05 14:09:00 -04003333 for (i = 0; i < 8; i++)
3334 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3335
Michael Chana1653b12016-12-07 00:26:20 -05003336 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3337}
3338
3339static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3340{
3341 struct hwrm_func_drv_rgtr_input req = {0};
3342
3343 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3344
3345 req.enables =
3346 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3347 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3348
Michael Chan11f15ed2016-04-05 14:08:55 -04003349 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
Michael Chanc0c050c2015-10-22 16:01:17 -04003350 req.ver_maj = DRV_VER_MAJ;
3351 req.ver_min = DRV_VER_MIN;
3352 req.ver_upd = DRV_VER_UPD;
3353
3354 if (BNXT_PF(bp)) {
Michael Chande68f5de2015-12-09 19:35:41 -05003355 DECLARE_BITMAP(vf_req_snif_bmap, 256);
Michael Chanc0c050c2015-10-22 16:01:17 -04003356 u32 *data = (u32 *)vf_req_snif_bmap;
Michael Chana1653b12016-12-07 00:26:20 -05003357 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04003358
Michael Chande68f5de2015-12-09 19:35:41 -05003359 memset(vf_req_snif_bmap, 0, sizeof(vf_req_snif_bmap));
Michael Chanc0c050c2015-10-22 16:01:17 -04003360 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++)
3361 __set_bit(bnxt_vf_req_snif[i], vf_req_snif_bmap);
3362
Michael Chande68f5de2015-12-09 19:35:41 -05003363 for (i = 0; i < 8; i++)
3364 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3365
Michael Chanc0c050c2015-10-22 16:01:17 -04003366 req.enables |=
3367 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3368 }
3369
3370 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3371}
3372
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05003373static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3374{
3375 struct hwrm_func_drv_unrgtr_input req = {0};
3376
3377 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3378 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3379}
3380
Michael Chanc0c050c2015-10-22 16:01:17 -04003381static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3382{
3383 u32 rc = 0;
3384 struct hwrm_tunnel_dst_port_free_input req = {0};
3385
3386 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3387 req.tunnel_type = tunnel_type;
3388
3389 switch (tunnel_type) {
3390 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3391 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3392 break;
3393 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3394 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3395 break;
3396 default:
3397 break;
3398 }
3399
3400 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3401 if (rc)
3402 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3403 rc);
3404 return rc;
3405}
3406
3407static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3408 u8 tunnel_type)
3409{
3410 u32 rc = 0;
3411 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3412 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3413
3414 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3415
3416 req.tunnel_type = tunnel_type;
3417 req.tunnel_dst_port_val = port;
3418
3419 mutex_lock(&bp->hwrm_cmd_lock);
3420 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3421 if (rc) {
3422 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3423 rc);
3424 goto err_out;
3425 }
3426
Christophe Jaillet57aac712016-11-22 06:14:40 +01003427 switch (tunnel_type) {
3428 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
Michael Chanc0c050c2015-10-22 16:01:17 -04003429 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003430 break;
3431 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
Michael Chanc0c050c2015-10-22 16:01:17 -04003432 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
Christophe Jaillet57aac712016-11-22 06:14:40 +01003433 break;
3434 default:
3435 break;
3436 }
3437
Michael Chanc0c050c2015-10-22 16:01:17 -04003438err_out:
3439 mutex_unlock(&bp->hwrm_cmd_lock);
3440 return rc;
3441}
3442
3443static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3444{
3445 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3446 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3447
3448 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
Michael Chanc1935542015-12-27 18:19:28 -05003449 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003450
3451 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3452 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3453 req.mask = cpu_to_le32(vnic->rx_mask);
3454 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3455}
3456
3457#ifdef CONFIG_RFS_ACCEL
3458static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3459 struct bnxt_ntuple_filter *fltr)
3460{
3461 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3462
3463 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3464 req.ntuple_filter_id = fltr->filter_id;
3465 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3466}
3467
3468#define BNXT_NTP_FLTR_FLAGS \
3469 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3470 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3471 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3472 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3473 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3474 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3475 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3476 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3477 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3478 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3479 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3480 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3481 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
Michael Chanc1935542015-12-27 18:19:28 -05003482 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003483
Michael Chan61aad722017-02-12 19:18:14 -05003484#define BNXT_NTP_TUNNEL_FLTR_FLAG \
3485 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3486
Michael Chanc0c050c2015-10-22 16:01:17 -04003487static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3488 struct bnxt_ntuple_filter *fltr)
3489{
3490 int rc = 0;
3491 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3492 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3493 bp->hwrm_cmd_resp_addr;
3494 struct flow_keys *keys = &fltr->fkeys;
3495 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3496
3497 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
Michael Chana54c4d72016-07-25 12:33:35 -04003498 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
Michael Chanc0c050c2015-10-22 16:01:17 -04003499
3500 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3501
3502 req.ethertype = htons(ETH_P_IP);
3503 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
Michael Chanc1935542015-12-27 18:19:28 -05003504 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
Michael Chanc0c050c2015-10-22 16:01:17 -04003505 req.ip_protocol = keys->basic.ip_proto;
3506
Michael Chandda0e742016-12-29 12:13:40 -05003507 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3508 int i;
3509
3510 req.ethertype = htons(ETH_P_IPV6);
3511 req.ip_addr_type =
3512 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3513 *(struct in6_addr *)&req.src_ipaddr[0] =
3514 keys->addrs.v6addrs.src;
3515 *(struct in6_addr *)&req.dst_ipaddr[0] =
3516 keys->addrs.v6addrs.dst;
3517 for (i = 0; i < 4; i++) {
3518 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3519 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3520 }
3521 } else {
3522 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3523 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3524 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3525 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3526 }
Michael Chan61aad722017-02-12 19:18:14 -05003527 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3528 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3529 req.tunnel_type =
3530 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3531 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003532
3533 req.src_port = keys->ports.src;
3534 req.src_port_mask = cpu_to_be16(0xffff);
3535 req.dst_port = keys->ports.dst;
3536 req.dst_port_mask = cpu_to_be16(0xffff);
3537
Michael Chanc1935542015-12-27 18:19:28 -05003538 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003539 mutex_lock(&bp->hwrm_cmd_lock);
3540 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3541 if (!rc)
3542 fltr->filter_id = resp->ntuple_filter_id;
3543 mutex_unlock(&bp->hwrm_cmd_lock);
3544 return rc;
3545}
3546#endif
3547
3548static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3549 u8 *mac_addr)
3550{
3551 u32 rc = 0;
3552 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3553 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3554
3555 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003556 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3557 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3558 req.flags |=
3559 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
Michael Chanc1935542015-12-27 18:19:28 -05003560 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003561 req.enables =
3562 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
Michael Chanc1935542015-12-27 18:19:28 -05003563 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
Michael Chanc0c050c2015-10-22 16:01:17 -04003564 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3565 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3566 req.l2_addr_mask[0] = 0xff;
3567 req.l2_addr_mask[1] = 0xff;
3568 req.l2_addr_mask[2] = 0xff;
3569 req.l2_addr_mask[3] = 0xff;
3570 req.l2_addr_mask[4] = 0xff;
3571 req.l2_addr_mask[5] = 0xff;
3572
3573 mutex_lock(&bp->hwrm_cmd_lock);
3574 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3575 if (!rc)
3576 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3577 resp->l2_filter_id;
3578 mutex_unlock(&bp->hwrm_cmd_lock);
3579 return rc;
3580}
3581
3582static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3583{
3584 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3585 int rc = 0;
3586
3587 /* Any associated ntuple filters will also be cleared by firmware. */
3588 mutex_lock(&bp->hwrm_cmd_lock);
3589 for (i = 0; i < num_of_vnics; i++) {
3590 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3591
3592 for (j = 0; j < vnic->uc_filter_count; j++) {
3593 struct hwrm_cfa_l2_filter_free_input req = {0};
3594
3595 bnxt_hwrm_cmd_hdr_init(bp, &req,
3596 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3597
3598 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3599
3600 rc = _hwrm_send_message(bp, &req, sizeof(req),
3601 HWRM_CMD_TIMEOUT);
3602 }
3603 vnic->uc_filter_count = 0;
3604 }
3605 mutex_unlock(&bp->hwrm_cmd_lock);
3606
3607 return rc;
3608}
3609
3610static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3611{
3612 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3613 struct hwrm_vnic_tpa_cfg_input req = {0};
3614
3615 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3616
3617 if (tpa_flags) {
3618 u16 mss = bp->dev->mtu - 40;
3619 u32 nsegs, n, segs = 0, flags;
3620
3621 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3622 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3623 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3624 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3625 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3626 if (tpa_flags & BNXT_FLAG_GRO)
3627 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3628
3629 req.flags = cpu_to_le32(flags);
3630
3631 req.enables =
3632 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
Michael Chanc1935542015-12-27 18:19:28 -05003633 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3634 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04003635
3636 /* Number of segs are log2 units, and first packet is not
3637 * included as part of this units.
3638 */
Michael Chan2839f282016-04-25 02:30:50 -04003639 if (mss <= BNXT_RX_PAGE_SIZE) {
3640 n = BNXT_RX_PAGE_SIZE / mss;
Michael Chanc0c050c2015-10-22 16:01:17 -04003641 nsegs = (MAX_SKB_FRAGS - 1) * n;
3642 } else {
Michael Chan2839f282016-04-25 02:30:50 -04003643 n = mss / BNXT_RX_PAGE_SIZE;
3644 if (mss & (BNXT_RX_PAGE_SIZE - 1))
Michael Chanc0c050c2015-10-22 16:01:17 -04003645 n++;
3646 nsegs = (MAX_SKB_FRAGS - n) / n;
3647 }
3648
3649 segs = ilog2(nsegs);
3650 req.max_agg_segs = cpu_to_le16(segs);
3651 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
Michael Chanc1935542015-12-27 18:19:28 -05003652
3653 req.min_agg_len = cpu_to_le32(512);
Michael Chanc0c050c2015-10-22 16:01:17 -04003654 }
3655 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3656
3657 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3658}
3659
3660static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3661{
3662 u32 i, j, max_rings;
3663 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3664 struct hwrm_vnic_rss_cfg_input req = {0};
3665
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003666 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
Michael Chanc0c050c2015-10-22 16:01:17 -04003667 return 0;
3668
3669 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
3670 if (set_rss) {
Michael Chan87da7f72016-11-16 21:13:09 -05003671 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003672 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
3673 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
3674 max_rings = bp->rx_nr_rings - 1;
3675 else
3676 max_rings = bp->rx_nr_rings;
3677 } else {
Michael Chanc0c050c2015-10-22 16:01:17 -04003678 max_rings = 1;
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003679 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003680
3681 /* Fill the RSS indirection table with ring group ids */
3682 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
3683 if (j == max_rings)
3684 j = 0;
3685 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
3686 }
3687
3688 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
3689 req.hash_key_tbl_addr =
3690 cpu_to_le64(vnic->rss_hash_key_dma_addr);
3691 }
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003692 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003693 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3694}
3695
3696static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
3697{
3698 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3699 struct hwrm_vnic_plcmodes_cfg_input req = {0};
3700
3701 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
3702 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
3703 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
3704 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
3705 req.enables =
3706 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
3707 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
3708 /* thresholds not implemented in firmware yet */
3709 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
3710 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
3711 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3712 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3713}
3714
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003715static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
3716 u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003717{
3718 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
3719
3720 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
3721 req.rss_cos_lb_ctx_id =
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003722 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
Michael Chanc0c050c2015-10-22 16:01:17 -04003723
3724 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003725 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003726}
3727
3728static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
3729{
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003730 int i, j;
Michael Chanc0c050c2015-10-22 16:01:17 -04003731
3732 for (i = 0; i < bp->nr_vnics; i++) {
3733 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3734
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003735 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
3736 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
3737 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
3738 }
Michael Chanc0c050c2015-10-22 16:01:17 -04003739 }
3740 bp->rsscos_nr_ctxs = 0;
3741}
3742
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003743static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
Michael Chanc0c050c2015-10-22 16:01:17 -04003744{
3745 int rc;
3746 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
3747 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
3748 bp->hwrm_cmd_resp_addr;
3749
3750 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
3751 -1);
3752
3753 mutex_lock(&bp->hwrm_cmd_lock);
3754 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3755 if (!rc)
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003756 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
Michael Chanc0c050c2015-10-22 16:01:17 -04003757 le16_to_cpu(resp->rss_cos_lb_ctx_id);
3758 mutex_unlock(&bp->hwrm_cmd_lock);
3759
3760 return rc;
3761}
3762
Michael Chana588e452016-12-07 00:26:21 -05003763int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
Michael Chanc0c050c2015-10-22 16:01:17 -04003764{
Michael Chanb81a90d2016-01-02 23:45:01 -05003765 unsigned int ring = 0, grp_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04003766 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3767 struct hwrm_vnic_cfg_input req = {0};
Michael Chancf6645f2016-06-13 02:25:28 -04003768 u16 def_vlan = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003769
3770 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003771
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003772 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
3773 /* Only RSS support for now TBD: COS & LB */
3774 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
3775 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
3776 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3777 VNIC_CFG_REQ_ENABLES_MRU);
Michael Chanae10ae72016-12-29 12:13:38 -05003778 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
3779 req.rss_rule =
3780 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
3781 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
3782 VNIC_CFG_REQ_ENABLES_MRU);
3783 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04003784 } else {
3785 req.rss_rule = cpu_to_le16(0xffff);
3786 }
3787
3788 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
3789 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003790 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
3791 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
3792 } else {
3793 req.cos_rule = cpu_to_le16(0xffff);
3794 }
3795
Michael Chanc0c050c2015-10-22 16:01:17 -04003796 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003797 ring = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04003798 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
Michael Chanb81a90d2016-01-02 23:45:01 -05003799 ring = vnic_id - 1;
Prashant Sreedharan76595192016-07-18 07:15:22 -04003800 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
3801 ring = bp->rx_nr_rings - 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04003802
Michael Chanb81a90d2016-01-02 23:45:01 -05003803 grp_idx = bp->rx_ring[ring].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003804 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3805 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
3806
3807 req.lb_rule = cpu_to_le16(0xffff);
3808 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
3809 VLAN_HLEN);
3810
Michael Chancf6645f2016-06-13 02:25:28 -04003811#ifdef CONFIG_BNXT_SRIOV
3812 if (BNXT_VF(bp))
3813 def_vlan = bp->vf.vlan;
3814#endif
3815 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
Michael Chanc0c050c2015-10-22 16:01:17 -04003816 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
Michael Chana588e452016-12-07 00:26:21 -05003817 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
3818 req.flags |=
3819 cpu_to_le32(VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE);
Michael Chanc0c050c2015-10-22 16:01:17 -04003820
3821 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3822}
3823
3824static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
3825{
3826 u32 rc = 0;
3827
3828 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
3829 struct hwrm_vnic_free_input req = {0};
3830
3831 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
3832 req.vnic_id =
3833 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
3834
3835 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3836 if (rc)
3837 return rc;
3838 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
3839 }
3840 return rc;
3841}
3842
3843static void bnxt_hwrm_vnic_free(struct bnxt *bp)
3844{
3845 u16 i;
3846
3847 for (i = 0; i < bp->nr_vnics; i++)
3848 bnxt_hwrm_vnic_free_one(bp, i);
3849}
3850
Michael Chanb81a90d2016-01-02 23:45:01 -05003851static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
3852 unsigned int start_rx_ring_idx,
3853 unsigned int nr_rings)
Michael Chanc0c050c2015-10-22 16:01:17 -04003854{
Michael Chanb81a90d2016-01-02 23:45:01 -05003855 int rc = 0;
3856 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04003857 struct hwrm_vnic_alloc_input req = {0};
3858 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3859
3860 /* map ring groups to this vnic */
Michael Chanb81a90d2016-01-02 23:45:01 -05003861 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
3862 grp_idx = bp->rx_ring[i].bnapi->index;
3863 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
Michael Chanc0c050c2015-10-22 16:01:17 -04003864 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05003865 j, nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04003866 break;
3867 }
3868 bp->vnic_info[vnic_id].fw_grp_ids[j] =
Michael Chanb81a90d2016-01-02 23:45:01 -05003869 bp->grp_info[grp_idx].fw_grp_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04003870 }
3871
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04003872 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
3873 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04003874 if (vnic_id == 0)
3875 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
3876
3877 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
3878
3879 mutex_lock(&bp->hwrm_cmd_lock);
3880 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3881 if (!rc)
3882 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
3883 mutex_unlock(&bp->hwrm_cmd_lock);
3884 return rc;
3885}
3886
Michael Chan8fdefd62016-12-29 12:13:36 -05003887static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
3888{
3889 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
3890 struct hwrm_vnic_qcaps_input req = {0};
3891 int rc;
3892
3893 if (bp->hwrm_spec_code < 0x10600)
3894 return 0;
3895
3896 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
3897 mutex_lock(&bp->hwrm_cmd_lock);
3898 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3899 if (!rc) {
3900 if (resp->flags &
3901 cpu_to_le32(VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP))
3902 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
3903 }
3904 mutex_unlock(&bp->hwrm_cmd_lock);
3905 return rc;
3906}
3907
Michael Chanc0c050c2015-10-22 16:01:17 -04003908static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
3909{
3910 u16 i;
3911 u32 rc = 0;
3912
3913 mutex_lock(&bp->hwrm_cmd_lock);
3914 for (i = 0; i < bp->rx_nr_rings; i++) {
3915 struct hwrm_ring_grp_alloc_input req = {0};
3916 struct hwrm_ring_grp_alloc_output *resp =
3917 bp->hwrm_cmd_resp_addr;
Michael Chanb81a90d2016-01-02 23:45:01 -05003918 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04003919
3920 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
3921
Michael Chanb81a90d2016-01-02 23:45:01 -05003922 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
3923 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
3924 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
3925 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
Michael Chanc0c050c2015-10-22 16:01:17 -04003926
3927 rc = _hwrm_send_message(bp, &req, sizeof(req),
3928 HWRM_CMD_TIMEOUT);
3929 if (rc)
3930 break;
3931
Michael Chanb81a90d2016-01-02 23:45:01 -05003932 bp->grp_info[grp_idx].fw_grp_id =
3933 le32_to_cpu(resp->ring_group_id);
Michael Chanc0c050c2015-10-22 16:01:17 -04003934 }
3935 mutex_unlock(&bp->hwrm_cmd_lock);
3936 return rc;
3937}
3938
3939static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
3940{
3941 u16 i;
3942 u32 rc = 0;
3943 struct hwrm_ring_grp_free_input req = {0};
3944
3945 if (!bp->grp_info)
3946 return 0;
3947
3948 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
3949
3950 mutex_lock(&bp->hwrm_cmd_lock);
3951 for (i = 0; i < bp->cp_nr_rings; i++) {
3952 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
3953 continue;
3954 req.ring_group_id =
3955 cpu_to_le32(bp->grp_info[i].fw_grp_id);
3956
3957 rc = _hwrm_send_message(bp, &req, sizeof(req),
3958 HWRM_CMD_TIMEOUT);
3959 if (rc)
3960 break;
3961 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
3962 }
3963 mutex_unlock(&bp->hwrm_cmd_lock);
3964 return rc;
3965}
3966
3967static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
3968 struct bnxt_ring_struct *ring,
3969 u32 ring_type, u32 map_index,
3970 u32 stats_ctx_id)
3971{
3972 int rc = 0, err = 0;
3973 struct hwrm_ring_alloc_input req = {0};
3974 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3975 u16 ring_id;
3976
3977 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
3978
3979 req.enables = 0;
3980 if (ring->nr_pages > 1) {
3981 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
3982 /* Page size is in log2 units */
3983 req.page_size = BNXT_PAGE_SHIFT;
3984 req.page_tbl_depth = 1;
3985 } else {
3986 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
3987 }
3988 req.fbo = 0;
3989 /* Association of ring index with doorbell index and MSIX number */
3990 req.logical_id = cpu_to_le16(map_index);
3991
3992 switch (ring_type) {
3993 case HWRM_RING_ALLOC_TX:
3994 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
3995 /* Association of transmit ring with completion ring */
3996 req.cmpl_ring_id =
3997 cpu_to_le16(bp->grp_info[map_index].cp_fw_ring_id);
3998 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
3999 req.stat_ctx_id = cpu_to_le32(stats_ctx_id);
4000 req.queue_id = cpu_to_le16(ring->queue_id);
4001 break;
4002 case HWRM_RING_ALLOC_RX:
4003 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4004 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4005 break;
4006 case HWRM_RING_ALLOC_AGG:
4007 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4008 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4009 break;
4010 case HWRM_RING_ALLOC_CMPL:
Michael Chanbac9a7e2017-02-12 19:18:10 -05004011 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
Michael Chanc0c050c2015-10-22 16:01:17 -04004012 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4013 if (bp->flags & BNXT_FLAG_USING_MSIX)
4014 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4015 break;
4016 default:
4017 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4018 ring_type);
4019 return -1;
4020 }
4021
4022 mutex_lock(&bp->hwrm_cmd_lock);
4023 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4024 err = le16_to_cpu(resp->error_code);
4025 ring_id = le16_to_cpu(resp->ring_id);
4026 mutex_unlock(&bp->hwrm_cmd_lock);
4027
4028 if (rc || err) {
4029 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004030 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004031 netdev_err(bp->dev, "hwrm_ring_alloc cp failed. rc:%x err:%x\n",
4032 rc, err);
4033 return -1;
4034
4035 case RING_FREE_REQ_RING_TYPE_RX:
4036 netdev_err(bp->dev, "hwrm_ring_alloc rx failed. rc:%x err:%x\n",
4037 rc, err);
4038 return -1;
4039
4040 case RING_FREE_REQ_RING_TYPE_TX:
4041 netdev_err(bp->dev, "hwrm_ring_alloc tx failed. rc:%x err:%x\n",
4042 rc, err);
4043 return -1;
4044
4045 default:
4046 netdev_err(bp->dev, "Invalid ring\n");
4047 return -1;
4048 }
4049 }
4050 ring->fw_ring_id = ring_id;
4051 return rc;
4052}
4053
Michael Chan486b5c22016-12-29 12:13:42 -05004054static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4055{
4056 int rc;
4057
4058 if (BNXT_PF(bp)) {
4059 struct hwrm_func_cfg_input req = {0};
4060
4061 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4062 req.fid = cpu_to_le16(0xffff);
4063 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4064 req.async_event_cr = cpu_to_le16(idx);
4065 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4066 } else {
4067 struct hwrm_func_vf_cfg_input req = {0};
4068
4069 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4070 req.enables =
4071 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4072 req.async_event_cr = cpu_to_le16(idx);
4073 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4074 }
4075 return rc;
4076}
4077
Michael Chanc0c050c2015-10-22 16:01:17 -04004078static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4079{
4080 int i, rc = 0;
4081
Michael Chanedd0c2c2015-12-27 18:19:19 -05004082 for (i = 0; i < bp->cp_nr_rings; i++) {
4083 struct bnxt_napi *bnapi = bp->bnapi[i];
4084 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4085 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004086
Prashant Sreedharan33e52d82016-03-28 19:46:04 -04004087 cpr->cp_doorbell = bp->bar1 + i * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004088 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL, i,
4089 INVALID_STATS_CTX_ID);
4090 if (rc)
4091 goto err_out;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004092 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4093 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
Michael Chan486b5c22016-12-29 12:13:42 -05004094
4095 if (!i) {
4096 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4097 if (rc)
4098 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4099 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004100 }
4101
Michael Chanedd0c2c2015-12-27 18:19:19 -05004102 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004103 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004104 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004105 u32 map_idx = txr->bnapi->index;
4106 u16 fw_stats_ctx = bp->grp_info[map_idx].fw_stats_ctx;
Michael Chanc0c050c2015-10-22 16:01:17 -04004107
Michael Chanb81a90d2016-01-02 23:45:01 -05004108 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4109 map_idx, fw_stats_ctx);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004110 if (rc)
4111 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004112 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004113 }
4114
Michael Chanedd0c2c2015-12-27 18:19:19 -05004115 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004116 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004117 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004118 u32 map_idx = rxr->bnapi->index;
Michael Chanc0c050c2015-10-22 16:01:17 -04004119
Michael Chanb81a90d2016-01-02 23:45:01 -05004120 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4121 map_idx, INVALID_STATS_CTX_ID);
Michael Chanedd0c2c2015-12-27 18:19:19 -05004122 if (rc)
4123 goto err_out;
Michael Chanb81a90d2016-01-02 23:45:01 -05004124 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanedd0c2c2015-12-27 18:19:19 -05004125 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004126 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004127 }
4128
4129 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4130 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004131 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004132 struct bnxt_ring_struct *ring =
4133 &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004134 u32 grp_idx = rxr->bnapi->index;
4135 u32 map_idx = grp_idx + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004136
4137 rc = hwrm_ring_alloc_send_msg(bp, ring,
4138 HWRM_RING_ALLOC_AGG,
Michael Chanb81a90d2016-01-02 23:45:01 -05004139 map_idx,
Michael Chanc0c050c2015-10-22 16:01:17 -04004140 INVALID_STATS_CTX_ID);
4141 if (rc)
4142 goto err_out;
4143
Michael Chanb81a90d2016-01-02 23:45:01 -05004144 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
Michael Chanc0c050c2015-10-22 16:01:17 -04004145 writel(DB_KEY_RX | rxr->rx_agg_prod,
4146 rxr->rx_agg_doorbell);
Michael Chanb81a90d2016-01-02 23:45:01 -05004147 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004148 }
4149 }
4150err_out:
4151 return rc;
4152}
4153
4154static int hwrm_ring_free_send_msg(struct bnxt *bp,
4155 struct bnxt_ring_struct *ring,
4156 u32 ring_type, int cmpl_ring_id)
4157{
4158 int rc;
4159 struct hwrm_ring_free_input req = {0};
4160 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4161 u16 error_code;
4162
Prashant Sreedharan74608fc2016-01-28 03:11:20 -05004163 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004164 req.ring_type = ring_type;
4165 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4166
4167 mutex_lock(&bp->hwrm_cmd_lock);
4168 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4169 error_code = le16_to_cpu(resp->error_code);
4170 mutex_unlock(&bp->hwrm_cmd_lock);
4171
4172 if (rc || error_code) {
4173 switch (ring_type) {
Michael Chanbac9a7e2017-02-12 19:18:10 -05004174 case RING_FREE_REQ_RING_TYPE_L2_CMPL:
Michael Chanc0c050c2015-10-22 16:01:17 -04004175 netdev_err(bp->dev, "hwrm_ring_free cp failed. rc:%d\n",
4176 rc);
4177 return rc;
4178 case RING_FREE_REQ_RING_TYPE_RX:
4179 netdev_err(bp->dev, "hwrm_ring_free rx failed. rc:%d\n",
4180 rc);
4181 return rc;
4182 case RING_FREE_REQ_RING_TYPE_TX:
4183 netdev_err(bp->dev, "hwrm_ring_free tx failed. rc:%d\n",
4184 rc);
4185 return rc;
4186 default:
4187 netdev_err(bp->dev, "Invalid ring\n");
4188 return -1;
4189 }
4190 }
4191 return 0;
4192}
4193
Michael Chanedd0c2c2015-12-27 18:19:19 -05004194static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
Michael Chanc0c050c2015-10-22 16:01:17 -04004195{
Michael Chanedd0c2c2015-12-27 18:19:19 -05004196 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04004197
4198 if (!bp->bnapi)
Michael Chanedd0c2c2015-12-27 18:19:19 -05004199 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04004200
Michael Chanedd0c2c2015-12-27 18:19:19 -05004201 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004202 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004203 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004204 u32 grp_idx = txr->bnapi->index;
4205 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004206
Michael Chanedd0c2c2015-12-27 18:19:19 -05004207 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4208 hwrm_ring_free_send_msg(bp, ring,
4209 RING_FREE_REQ_RING_TYPE_TX,
4210 close_path ? cmpl_ring_id :
4211 INVALID_HW_RING_ID);
4212 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004213 }
4214 }
4215
Michael Chanedd0c2c2015-12-27 18:19:19 -05004216 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004217 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004218 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004219 u32 grp_idx = rxr->bnapi->index;
4220 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004221
Michael Chanedd0c2c2015-12-27 18:19:19 -05004222 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4223 hwrm_ring_free_send_msg(bp, ring,
4224 RING_FREE_REQ_RING_TYPE_RX,
4225 close_path ? cmpl_ring_id :
4226 INVALID_HW_RING_ID);
4227 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004228 bp->grp_info[grp_idx].rx_fw_ring_id =
4229 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004230 }
4231 }
4232
Michael Chanedd0c2c2015-12-27 18:19:19 -05004233 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05004234 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
Michael Chanedd0c2c2015-12-27 18:19:19 -05004235 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
Michael Chanb81a90d2016-01-02 23:45:01 -05004236 u32 grp_idx = rxr->bnapi->index;
4237 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04004238
Michael Chanedd0c2c2015-12-27 18:19:19 -05004239 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4240 hwrm_ring_free_send_msg(bp, ring,
4241 RING_FREE_REQ_RING_TYPE_RX,
4242 close_path ? cmpl_ring_id :
4243 INVALID_HW_RING_ID);
4244 ring->fw_ring_id = INVALID_HW_RING_ID;
Michael Chanb81a90d2016-01-02 23:45:01 -05004245 bp->grp_info[grp_idx].agg_fw_ring_id =
4246 INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004247 }
4248 }
4249
Michael Chan9d8bc092016-12-29 12:13:33 -05004250 /* The completion rings are about to be freed. After that the
4251 * IRQ doorbell will not work anymore. So we need to disable
4252 * IRQ here.
4253 */
4254 bnxt_disable_int_sync(bp);
4255
Michael Chanedd0c2c2015-12-27 18:19:19 -05004256 for (i = 0; i < bp->cp_nr_rings; i++) {
4257 struct bnxt_napi *bnapi = bp->bnapi[i];
4258 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4259 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
Michael Chanc0c050c2015-10-22 16:01:17 -04004260
Michael Chanedd0c2c2015-12-27 18:19:19 -05004261 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4262 hwrm_ring_free_send_msg(bp, ring,
Michael Chanbac9a7e2017-02-12 19:18:10 -05004263 RING_FREE_REQ_RING_TYPE_L2_CMPL,
Michael Chanedd0c2c2015-12-27 18:19:19 -05004264 INVALID_HW_RING_ID);
4265 ring->fw_ring_id = INVALID_HW_RING_ID;
4266 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
Michael Chanc0c050c2015-10-22 16:01:17 -04004267 }
4268 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004269}
4270
Michael Chan391be5c2016-12-29 12:13:41 -05004271/* Caller must hold bp->hwrm_cmd_lock */
4272int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4273{
4274 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4275 struct hwrm_func_qcfg_input req = {0};
4276 int rc;
4277
4278 if (bp->hwrm_spec_code < 0x10601)
4279 return 0;
4280
4281 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4282 req.fid = cpu_to_le16(fid);
4283 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4284 if (!rc)
4285 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4286
4287 return rc;
4288}
4289
Michael Chand1e79252017-02-06 16:55:38 -05004290static int bnxt_hwrm_reserve_tx_rings(struct bnxt *bp, int *tx_rings)
Michael Chan391be5c2016-12-29 12:13:41 -05004291{
4292 struct hwrm_func_cfg_input req = {0};
4293 int rc;
4294
4295 if (bp->hwrm_spec_code < 0x10601)
4296 return 0;
4297
4298 if (BNXT_VF(bp))
4299 return 0;
4300
4301 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4302 req.fid = cpu_to_le16(0xffff);
4303 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS);
4304 req.num_tx_rings = cpu_to_le16(*tx_rings);
4305 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4306 if (rc)
4307 return rc;
4308
4309 mutex_lock(&bp->hwrm_cmd_lock);
4310 rc = __bnxt_hwrm_get_tx_rings(bp, 0xffff, tx_rings);
4311 mutex_unlock(&bp->hwrm_cmd_lock);
4312 return rc;
4313}
4314
Michael Chanbb053f52016-02-26 04:00:02 -05004315static void bnxt_hwrm_set_coal_params(struct bnxt *bp, u32 max_bufs,
4316 u32 buf_tmrs, u16 flags,
4317 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4318{
4319 req->flags = cpu_to_le16(flags);
4320 req->num_cmpl_dma_aggr = cpu_to_le16((u16)max_bufs);
4321 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(max_bufs >> 16);
4322 req->cmpl_aggr_dma_tmr = cpu_to_le16((u16)buf_tmrs);
4323 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(buf_tmrs >> 16);
4324 /* Minimum time between 2 interrupts set to buf_tmr x 2 */
4325 req->int_lat_tmr_min = cpu_to_le16((u16)buf_tmrs * 2);
4326 req->int_lat_tmr_max = cpu_to_le16((u16)buf_tmrs * 4);
4327 req->num_cmpl_aggr_int = cpu_to_le16((u16)max_bufs * 4);
4328}
4329
Michael Chanc0c050c2015-10-22 16:01:17 -04004330int bnxt_hwrm_set_coal(struct bnxt *bp)
4331{
4332 int i, rc = 0;
Michael Chandfc9c942016-02-26 04:00:03 -05004333 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4334 req_tx = {0}, *req;
Michael Chanc0c050c2015-10-22 16:01:17 -04004335 u16 max_buf, max_buf_irq;
4336 u16 buf_tmr, buf_tmr_irq;
4337 u32 flags;
4338
Michael Chandfc9c942016-02-26 04:00:03 -05004339 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4340 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4341 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4342 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004343
Michael Chandfb5b892016-02-26 04:00:01 -05004344 /* Each rx completion (2 records) should be DMAed immediately.
4345 * DMA 1/4 of the completion buffers at a time.
4346 */
4347 max_buf = min_t(u16, bp->rx_coal_bufs / 4, 2);
Michael Chanc0c050c2015-10-22 16:01:17 -04004348 /* max_buf must not be zero */
4349 max_buf = clamp_t(u16, max_buf, 1, 63);
Michael Chandfb5b892016-02-26 04:00:01 -05004350 max_buf_irq = clamp_t(u16, bp->rx_coal_bufs_irq, 1, 63);
4351 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks);
4352 /* buf timer set to 1/4 of interrupt timer */
4353 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4354 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->rx_coal_ticks_irq);
4355 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004356
4357 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4358
4359 /* RING_IDLE generates more IRQs for lower latency. Enable it only
4360 * if coal_ticks is less than 25 us.
4361 */
Michael Chandfb5b892016-02-26 04:00:01 -05004362 if (bp->rx_coal_ticks < 25)
Michael Chanc0c050c2015-10-22 16:01:17 -04004363 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
4364
Michael Chanbb053f52016-02-26 04:00:02 -05004365 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
Michael Chandfc9c942016-02-26 04:00:03 -05004366 buf_tmr_irq << 16 | buf_tmr, flags, &req_rx);
4367
4368 /* max_buf must not be zero */
4369 max_buf = clamp_t(u16, bp->tx_coal_bufs, 1, 63);
4370 max_buf_irq = clamp_t(u16, bp->tx_coal_bufs_irq, 1, 63);
4371 buf_tmr = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks);
4372 /* buf timer set to 1/4 of interrupt timer */
4373 buf_tmr = max_t(u16, buf_tmr / 4, 1);
4374 buf_tmr_irq = BNXT_USEC_TO_COAL_TIMER(bp->tx_coal_ticks_irq);
4375 buf_tmr_irq = max_t(u16, buf_tmr_irq, 1);
4376
4377 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4378 bnxt_hwrm_set_coal_params(bp, max_buf_irq << 16 | max_buf,
4379 buf_tmr_irq << 16 | buf_tmr, flags, &req_tx);
Michael Chanc0c050c2015-10-22 16:01:17 -04004380
4381 mutex_lock(&bp->hwrm_cmd_lock);
4382 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chandfc9c942016-02-26 04:00:03 -05004383 struct bnxt_napi *bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04004384
Michael Chandfc9c942016-02-26 04:00:03 -05004385 req = &req_rx;
4386 if (!bnapi->rx_ring)
4387 req = &req_tx;
4388 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
4389
4390 rc = _hwrm_send_message(bp, req, sizeof(*req),
Michael Chanc0c050c2015-10-22 16:01:17 -04004391 HWRM_CMD_TIMEOUT);
4392 if (rc)
4393 break;
4394 }
4395 mutex_unlock(&bp->hwrm_cmd_lock);
4396 return rc;
4397}
4398
4399static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
4400{
4401 int rc = 0, i;
4402 struct hwrm_stat_ctx_free_input req = {0};
4403
4404 if (!bp->bnapi)
4405 return 0;
4406
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004407 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4408 return 0;
4409
Michael Chanc0c050c2015-10-22 16:01:17 -04004410 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
4411
4412 mutex_lock(&bp->hwrm_cmd_lock);
4413 for (i = 0; i < bp->cp_nr_rings; i++) {
4414 struct bnxt_napi *bnapi = bp->bnapi[i];
4415 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4416
4417 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
4418 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
4419
4420 rc = _hwrm_send_message(bp, &req, sizeof(req),
4421 HWRM_CMD_TIMEOUT);
4422 if (rc)
4423 break;
4424
4425 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
4426 }
4427 }
4428 mutex_unlock(&bp->hwrm_cmd_lock);
4429 return rc;
4430}
4431
4432static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
4433{
4434 int rc = 0, i;
4435 struct hwrm_stat_ctx_alloc_input req = {0};
4436 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4437
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004438 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4439 return 0;
4440
Michael Chanc0c050c2015-10-22 16:01:17 -04004441 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
4442
Michael Chan51f30782016-07-01 18:46:29 -04004443 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
Michael Chanc0c050c2015-10-22 16:01:17 -04004444
4445 mutex_lock(&bp->hwrm_cmd_lock);
4446 for (i = 0; i < bp->cp_nr_rings; i++) {
4447 struct bnxt_napi *bnapi = bp->bnapi[i];
4448 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4449
4450 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
4451
4452 rc = _hwrm_send_message(bp, &req, sizeof(req),
4453 HWRM_CMD_TIMEOUT);
4454 if (rc)
4455 break;
4456
4457 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
4458
4459 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
4460 }
4461 mutex_unlock(&bp->hwrm_cmd_lock);
Pan Bian89aa8442016-12-03 17:56:17 +08004462 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04004463}
4464
Michael Chancf6645f2016-06-13 02:25:28 -04004465static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
4466{
4467 struct hwrm_func_qcfg_input req = {0};
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004468 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chancf6645f2016-06-13 02:25:28 -04004469 int rc;
4470
4471 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4472 req.fid = cpu_to_le16(0xffff);
4473 mutex_lock(&bp->hwrm_cmd_lock);
4474 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4475 if (rc)
4476 goto func_qcfg_exit;
4477
4478#ifdef CONFIG_BNXT_SRIOV
4479 if (BNXT_VF(bp)) {
Michael Chancf6645f2016-06-13 02:25:28 -04004480 struct bnxt_vf_info *vf = &bp->vf;
4481
4482 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
4483 }
4484#endif
Michael Chanbc39f882017-03-08 18:44:34 -05004485 if (BNXT_PF(bp) && (le16_to_cpu(resp->flags) &
4486 FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED))
4487 bp->flags |= BNXT_FLAG_FW_LLDP_AGENT;
4488
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04004489 switch (resp->port_partition_type) {
4490 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
4491 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
4492 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
4493 bp->port_partition_type = resp->port_partition_type;
4494 break;
4495 }
Michael Chancf6645f2016-06-13 02:25:28 -04004496
4497func_qcfg_exit:
4498 mutex_unlock(&bp->hwrm_cmd_lock);
4499 return rc;
4500}
4501
Michael Chan7b08f662016-12-07 00:26:18 -05004502static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04004503{
4504 int rc = 0;
4505 struct hwrm_func_qcaps_input req = {0};
4506 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4507
4508 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
4509 req.fid = cpu_to_le16(0xffff);
4510
4511 mutex_lock(&bp->hwrm_cmd_lock);
4512 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4513 if (rc)
4514 goto hwrm_func_qcaps_exit;
4515
Michael Chane4060d32016-12-07 00:26:19 -05004516 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED))
4517 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
4518 if (resp->flags & cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED))
4519 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
4520
Michael Chan7cc5a202016-09-19 03:58:05 -04004521 bp->tx_push_thresh = 0;
4522 if (resp->flags &
4523 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED))
4524 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
4525
Michael Chanc0c050c2015-10-22 16:01:17 -04004526 if (BNXT_PF(bp)) {
4527 struct bnxt_pf_info *pf = &bp->pf;
4528
4529 pf->fw_fid = le16_to_cpu(resp->fid);
4530 pf->port_id = le16_to_cpu(resp->port_id);
Michael Chan87027db2016-07-01 18:46:28 -04004531 bp->dev->dev_port = pf->port_id;
Michael Chan11f15ed2016-04-05 14:08:55 -04004532 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
Jeffrey Huangbdd43472015-12-02 01:54:07 -05004533 memcpy(bp->dev->dev_addr, pf->mac_addr, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04004534 pf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4535 pf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4536 pf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004537 pf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004538 pf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4539 if (!pf->max_hw_ring_grps)
4540 pf->max_hw_ring_grps = pf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004541 pf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4542 pf->max_vnics = le16_to_cpu(resp->max_vnics);
4543 pf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
4544 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
4545 pf->max_vfs = le16_to_cpu(resp->max_vfs);
4546 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
4547 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
4548 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
4549 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
4550 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
4551 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
Michael Chanc1ef1462017-04-04 18:14:07 -04004552 if (resp->flags &
4553 cpu_to_le32(FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED))
4554 bp->flags |= BNXT_FLAG_WOL_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04004555 } else {
Michael Chan379a80a2015-10-23 15:06:19 -04004556#ifdef CONFIG_BNXT_SRIOV
Michael Chanc0c050c2015-10-22 16:01:17 -04004557 struct bnxt_vf_info *vf = &bp->vf;
4558
4559 vf->fw_fid = le16_to_cpu(resp->fid);
Michael Chanc0c050c2015-10-22 16:01:17 -04004560
4561 vf->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
4562 vf->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
4563 vf->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
4564 vf->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
Michael Chanb72d4a62015-12-27 18:19:27 -05004565 vf->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
4566 if (!vf->max_hw_ring_grps)
4567 vf->max_hw_ring_grps = vf->max_tx_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004568 vf->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
4569 vf->max_vnics = le16_to_cpu(resp->max_vnics);
4570 vf->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
Michael Chan7cc5a202016-09-19 03:58:05 -04004571
4572 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004573 mutex_unlock(&bp->hwrm_cmd_lock);
4574
4575 if (is_valid_ether_addr(vf->mac_addr)) {
Michael Chan7cc5a202016-09-19 03:58:05 -04004576 /* overwrite netdev dev_adr with admin VF MAC */
4577 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
Michael Chan001154e2016-09-19 03:58:06 -04004578 } else {
Tobias Klauser1faaa782017-02-21 15:27:28 +01004579 eth_hw_addr_random(bp->dev);
Michael Chan001154e2016-09-19 03:58:06 -04004580 rc = bnxt_approve_mac(bp, bp->dev->dev_addr);
4581 }
4582 return rc;
Michael Chan379a80a2015-10-23 15:06:19 -04004583#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04004584 }
4585
Michael Chanc0c050c2015-10-22 16:01:17 -04004586hwrm_func_qcaps_exit:
4587 mutex_unlock(&bp->hwrm_cmd_lock);
4588 return rc;
4589}
4590
4591static int bnxt_hwrm_func_reset(struct bnxt *bp)
4592{
4593 struct hwrm_func_reset_input req = {0};
4594
4595 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
4596 req.enables = 0;
4597
4598 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
4599}
4600
4601static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
4602{
4603 int rc = 0;
4604 struct hwrm_queue_qportcfg_input req = {0};
4605 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
4606 u8 i, *qptr;
4607
4608 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
4609
4610 mutex_lock(&bp->hwrm_cmd_lock);
4611 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4612 if (rc)
4613 goto qportcfg_exit;
4614
4615 if (!resp->max_configurable_queues) {
4616 rc = -EINVAL;
4617 goto qportcfg_exit;
4618 }
4619 bp->max_tc = resp->max_configurable_queues;
Michael Chan87c374d2016-12-02 21:17:16 -05004620 bp->max_lltc = resp->max_configurable_lossless_queues;
Michael Chanc0c050c2015-10-22 16:01:17 -04004621 if (bp->max_tc > BNXT_MAX_QUEUE)
4622 bp->max_tc = BNXT_MAX_QUEUE;
4623
Michael Chan441cabb2016-09-19 03:58:02 -04004624 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
4625 bp->max_tc = 1;
4626
Michael Chan87c374d2016-12-02 21:17:16 -05004627 if (bp->max_lltc > bp->max_tc)
4628 bp->max_lltc = bp->max_tc;
4629
Michael Chanc0c050c2015-10-22 16:01:17 -04004630 qptr = &resp->queue_id0;
4631 for (i = 0; i < bp->max_tc; i++) {
4632 bp->q_info[i].queue_id = *qptr++;
4633 bp->q_info[i].queue_profile = *qptr++;
4634 }
4635
4636qportcfg_exit:
4637 mutex_unlock(&bp->hwrm_cmd_lock);
4638 return rc;
4639}
4640
4641static int bnxt_hwrm_ver_get(struct bnxt *bp)
4642{
4643 int rc;
4644 struct hwrm_ver_get_input req = {0};
4645 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
4646
Michael Chane6ef2692016-03-28 19:46:05 -04004647 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
Michael Chanc0c050c2015-10-22 16:01:17 -04004648 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
4649 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
4650 req.hwrm_intf_min = HWRM_VERSION_MINOR;
4651 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
4652 mutex_lock(&bp->hwrm_cmd_lock);
4653 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4654 if (rc)
4655 goto hwrm_ver_get_exit;
4656
4657 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
4658
Michael Chan11f15ed2016-04-05 14:08:55 -04004659 bp->hwrm_spec_code = resp->hwrm_intf_maj << 16 |
4660 resp->hwrm_intf_min << 8 | resp->hwrm_intf_upd;
Michael Chanc1935542015-12-27 18:19:28 -05004661 if (resp->hwrm_intf_maj < 1) {
4662 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04004663 resp->hwrm_intf_maj, resp->hwrm_intf_min,
Michael Chanc1935542015-12-27 18:19:28 -05004664 resp->hwrm_intf_upd);
4665 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04004666 }
Rob Swindell3ebf6f02016-02-26 04:00:06 -05004667 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d/%d.%d.%d",
Michael Chanc0c050c2015-10-22 16:01:17 -04004668 resp->hwrm_fw_maj, resp->hwrm_fw_min, resp->hwrm_fw_bld,
4669 resp->hwrm_intf_maj, resp->hwrm_intf_min, resp->hwrm_intf_upd);
4670
Michael Chanff4fe812016-02-26 04:00:04 -05004671 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
4672 if (!bp->hwrm_cmd_timeout)
4673 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
4674
Michael Chane6ef2692016-03-28 19:46:05 -04004675 if (resp->hwrm_intf_maj >= 1)
4676 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
4677
Michael Chan659c8052016-06-13 02:25:33 -04004678 bp->chip_num = le16_to_cpu(resp->chip_num);
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04004679 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
4680 !resp->chip_metal)
4681 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
Michael Chan659c8052016-06-13 02:25:33 -04004682
Michael Chanc0c050c2015-10-22 16:01:17 -04004683hwrm_ver_get_exit:
4684 mutex_unlock(&bp->hwrm_cmd_lock);
4685 return rc;
4686}
4687
Rob Swindell5ac67d82016-09-19 03:58:03 -04004688int bnxt_hwrm_fw_set_time(struct bnxt *bp)
4689{
Rob Swindell878786d2016-09-20 03:36:33 -04004690#if IS_ENABLED(CONFIG_RTC_LIB)
Rob Swindell5ac67d82016-09-19 03:58:03 -04004691 struct hwrm_fw_set_time_input req = {0};
4692 struct rtc_time tm;
4693 struct timeval tv;
4694
4695 if (bp->hwrm_spec_code < 0x10400)
4696 return -EOPNOTSUPP;
4697
4698 do_gettimeofday(&tv);
4699 rtc_time_to_tm(tv.tv_sec, &tm);
4700 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
4701 req.year = cpu_to_le16(1900 + tm.tm_year);
4702 req.month = 1 + tm.tm_mon;
4703 req.day = tm.tm_mday;
4704 req.hour = tm.tm_hour;
4705 req.minute = tm.tm_min;
4706 req.second = tm.tm_sec;
4707 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
Rob Swindell878786d2016-09-20 03:36:33 -04004708#else
4709 return -EOPNOTSUPP;
4710#endif
Rob Swindell5ac67d82016-09-19 03:58:03 -04004711}
4712
Michael Chan3bdf56c2016-03-07 15:38:45 -05004713static int bnxt_hwrm_port_qstats(struct bnxt *bp)
4714{
4715 int rc;
4716 struct bnxt_pf_info *pf = &bp->pf;
4717 struct hwrm_port_qstats_input req = {0};
4718
4719 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
4720 return 0;
4721
4722 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
4723 req.port_id = cpu_to_le16(pf->port_id);
4724 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
4725 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
4726 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4727 return rc;
4728}
4729
Michael Chanc0c050c2015-10-22 16:01:17 -04004730static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
4731{
4732 if (bp->vxlan_port_cnt) {
4733 bnxt_hwrm_tunnel_dst_port_free(
4734 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
4735 }
4736 bp->vxlan_port_cnt = 0;
4737 if (bp->nge_port_cnt) {
4738 bnxt_hwrm_tunnel_dst_port_free(
4739 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
4740 }
4741 bp->nge_port_cnt = 0;
4742}
4743
4744static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
4745{
4746 int rc, i;
4747 u32 tpa_flags = 0;
4748
4749 if (set_tpa)
4750 tpa_flags = bp->flags & BNXT_FLAG_TPA;
4751 for (i = 0; i < bp->nr_vnics; i++) {
4752 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
4753 if (rc) {
4754 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
Sankar Patchineelam23e12c82017-03-28 19:47:30 -04004755 i, rc);
Michael Chanc0c050c2015-10-22 16:01:17 -04004756 return rc;
4757 }
4758 }
4759 return 0;
4760}
4761
4762static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
4763{
4764 int i;
4765
4766 for (i = 0; i < bp->nr_vnics; i++)
4767 bnxt_hwrm_vnic_set_rss(bp, i, false);
4768}
4769
4770static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
4771 bool irq_re_init)
4772{
4773 if (bp->vnic_info) {
4774 bnxt_hwrm_clear_vnic_filter(bp);
4775 /* clear all RSS setting before free vnic ctx */
4776 bnxt_hwrm_clear_vnic_rss(bp);
4777 bnxt_hwrm_vnic_ctx_free(bp);
4778 /* before free the vnic, undo the vnic tpa settings */
4779 if (bp->flags & BNXT_FLAG_TPA)
4780 bnxt_set_tpa(bp, false);
4781 bnxt_hwrm_vnic_free(bp);
4782 }
4783 bnxt_hwrm_ring_free(bp, close_path);
4784 bnxt_hwrm_ring_grp_free(bp);
4785 if (irq_re_init) {
4786 bnxt_hwrm_stat_ctx_free(bp);
4787 bnxt_hwrm_free_tunnel_ports(bp);
4788 }
4789}
4790
4791static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
4792{
Michael Chanae10ae72016-12-29 12:13:38 -05004793 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
Michael Chanc0c050c2015-10-22 16:01:17 -04004794 int rc;
4795
Michael Chanae10ae72016-12-29 12:13:38 -05004796 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
4797 goto skip_rss_ctx;
4798
Michael Chanc0c050c2015-10-22 16:01:17 -04004799 /* allocate context for vnic */
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004800 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
Michael Chanc0c050c2015-10-22 16:01:17 -04004801 if (rc) {
4802 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4803 vnic_id, rc);
4804 goto vnic_setup_err;
4805 }
4806 bp->rsscos_nr_ctxs++;
4807
Prashant Sreedharan94ce9ca2016-07-18 07:15:21 -04004808 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
4809 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
4810 if (rc) {
4811 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
4812 vnic_id, rc);
4813 goto vnic_setup_err;
4814 }
4815 bp->rsscos_nr_ctxs++;
4816 }
4817
Michael Chanae10ae72016-12-29 12:13:38 -05004818skip_rss_ctx:
Michael Chanc0c050c2015-10-22 16:01:17 -04004819 /* configure default vnic, ring grp */
4820 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
4821 if (rc) {
4822 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
4823 vnic_id, rc);
4824 goto vnic_setup_err;
4825 }
4826
4827 /* Enable RSS hashing on vnic */
4828 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
4829 if (rc) {
4830 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
4831 vnic_id, rc);
4832 goto vnic_setup_err;
4833 }
4834
4835 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4836 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
4837 if (rc) {
4838 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
4839 vnic_id, rc);
4840 }
4841 }
4842
4843vnic_setup_err:
4844 return rc;
4845}
4846
4847static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
4848{
4849#ifdef CONFIG_RFS_ACCEL
4850 int i, rc = 0;
4851
4852 for (i = 0; i < bp->rx_nr_rings; i++) {
Michael Chanae10ae72016-12-29 12:13:38 -05004853 struct bnxt_vnic_info *vnic;
Michael Chanc0c050c2015-10-22 16:01:17 -04004854 u16 vnic_id = i + 1;
4855 u16 ring_id = i;
4856
4857 if (vnic_id >= bp->nr_vnics)
4858 break;
4859
Michael Chanae10ae72016-12-29 12:13:38 -05004860 vnic = &bp->vnic_info[vnic_id];
4861 vnic->flags |= BNXT_VNIC_RFS_FLAG;
4862 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
4863 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
Michael Chanb81a90d2016-01-02 23:45:01 -05004864 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
Michael Chanc0c050c2015-10-22 16:01:17 -04004865 if (rc) {
4866 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
4867 vnic_id, rc);
4868 break;
4869 }
4870 rc = bnxt_setup_vnic(bp, vnic_id);
4871 if (rc)
4872 break;
4873 }
4874 return rc;
4875#else
4876 return 0;
4877#endif
4878}
4879
Michael Chan17c71ac2016-07-01 18:46:27 -04004880/* Allow PF and VF with default VLAN to be in promiscuous mode */
4881static bool bnxt_promisc_ok(struct bnxt *bp)
4882{
4883#ifdef CONFIG_BNXT_SRIOV
4884 if (BNXT_VF(bp) && !bp->vf.vlan)
4885 return false;
4886#endif
4887 return true;
4888}
4889
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004890static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
4891{
4892 unsigned int rc = 0;
4893
4894 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
4895 if (rc) {
4896 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4897 rc);
4898 return rc;
4899 }
4900
4901 rc = bnxt_hwrm_vnic_cfg(bp, 1);
4902 if (rc) {
4903 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
4904 rc);
4905 return rc;
4906 }
4907 return rc;
4908}
4909
Michael Chanb664f002015-12-02 01:54:08 -05004910static int bnxt_cfg_rx_mode(struct bnxt *);
Michael Chan7d2837d2016-05-04 16:56:44 -04004911static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
Michael Chanb664f002015-12-02 01:54:08 -05004912
Michael Chanc0c050c2015-10-22 16:01:17 -04004913static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
4914{
Michael Chan7d2837d2016-05-04 16:56:44 -04004915 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
Michael Chanc0c050c2015-10-22 16:01:17 -04004916 int rc = 0;
Prashant Sreedharan76595192016-07-18 07:15:22 -04004917 unsigned int rx_nr_rings = bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04004918
4919 if (irq_re_init) {
4920 rc = bnxt_hwrm_stat_ctx_alloc(bp);
4921 if (rc) {
4922 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
4923 rc);
4924 goto err_out;
4925 }
4926 }
4927
4928 rc = bnxt_hwrm_ring_alloc(bp);
4929 if (rc) {
4930 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
4931 goto err_out;
4932 }
4933
4934 rc = bnxt_hwrm_ring_grp_alloc(bp);
4935 if (rc) {
4936 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
4937 goto err_out;
4938 }
4939
Prashant Sreedharan76595192016-07-18 07:15:22 -04004940 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4941 rx_nr_rings--;
4942
Michael Chanc0c050c2015-10-22 16:01:17 -04004943 /* default vnic 0 */
Prashant Sreedharan76595192016-07-18 07:15:22 -04004944 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04004945 if (rc) {
4946 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
4947 goto err_out;
4948 }
4949
4950 rc = bnxt_setup_vnic(bp, 0);
4951 if (rc)
4952 goto err_out;
4953
4954 if (bp->flags & BNXT_FLAG_RFS) {
4955 rc = bnxt_alloc_rfs_vnics(bp);
4956 if (rc)
4957 goto err_out;
4958 }
4959
4960 if (bp->flags & BNXT_FLAG_TPA) {
4961 rc = bnxt_set_tpa(bp, true);
4962 if (rc)
4963 goto err_out;
4964 }
4965
4966 if (BNXT_VF(bp))
4967 bnxt_update_vf_mac(bp);
4968
4969 /* Filter for default vnic 0 */
4970 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
4971 if (rc) {
4972 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
4973 goto err_out;
4974 }
Michael Chan7d2837d2016-05-04 16:56:44 -04004975 vnic->uc_filter_count = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04004976
Michael Chan7d2837d2016-05-04 16:56:44 -04004977 vnic->rx_mask = CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
Michael Chanc0c050c2015-10-22 16:01:17 -04004978
Michael Chan17c71ac2016-07-01 18:46:27 -04004979 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chan7d2837d2016-05-04 16:56:44 -04004980 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
4981
4982 if (bp->dev->flags & IFF_ALLMULTI) {
4983 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
4984 vnic->mc_list_count = 0;
4985 } else {
4986 u32 mask = 0;
4987
4988 bnxt_mc_list_updated(bp, &mask);
4989 vnic->rx_mask |= mask;
4990 }
Michael Chanc0c050c2015-10-22 16:01:17 -04004991
Michael Chanb664f002015-12-02 01:54:08 -05004992 rc = bnxt_cfg_rx_mode(bp);
4993 if (rc)
Michael Chanc0c050c2015-10-22 16:01:17 -04004994 goto err_out;
Michael Chanc0c050c2015-10-22 16:01:17 -04004995
4996 rc = bnxt_hwrm_set_coal(bp);
4997 if (rc)
4998 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
Prashant Sreedharandc52c6c2016-07-18 07:15:24 -04004999 rc);
5000
5001 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5002 rc = bnxt_setup_nitroa0_vnic(bp);
5003 if (rc)
5004 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
5005 rc);
5006 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005007
Michael Chancf6645f2016-06-13 02:25:28 -04005008 if (BNXT_VF(bp)) {
5009 bnxt_hwrm_func_qcfg(bp);
5010 netdev_update_features(bp->dev);
5011 }
5012
Michael Chanc0c050c2015-10-22 16:01:17 -04005013 return 0;
5014
5015err_out:
5016 bnxt_hwrm_resource_free(bp, 0, true);
5017
5018 return rc;
5019}
5020
5021static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5022{
5023 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5024 return 0;
5025}
5026
5027static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5028{
Sankar Patchineelam22479252017-03-28 19:47:29 -04005029 bnxt_init_cp_rings(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005030 bnxt_init_rx_rings(bp);
5031 bnxt_init_tx_rings(bp);
5032 bnxt_init_ring_grps(bp, irq_re_init);
5033 bnxt_init_vnics(bp);
5034
5035 return bnxt_init_chip(bp, irq_re_init);
5036}
5037
Michael Chanc0c050c2015-10-22 16:01:17 -04005038static int bnxt_set_real_num_queues(struct bnxt *bp)
5039{
5040 int rc;
5041 struct net_device *dev = bp->dev;
5042
Michael Chan5f449242017-02-06 16:55:40 -05005043 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5044 bp->tx_nr_rings_xdp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005045 if (rc)
5046 return rc;
5047
5048 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5049 if (rc)
5050 return rc;
5051
5052#ifdef CONFIG_RFS_ACCEL
Michael Chan45019a12015-12-27 18:19:22 -05005053 if (bp->flags & BNXT_FLAG_RFS)
Michael Chanc0c050c2015-10-22 16:01:17 -04005054 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
Michael Chanc0c050c2015-10-22 16:01:17 -04005055#endif
5056
5057 return rc;
5058}
5059
Michael Chan6e6c5a52016-01-02 23:45:02 -05005060static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5061 bool shared)
5062{
5063 int _rx = *rx, _tx = *tx;
5064
5065 if (shared) {
5066 *rx = min_t(int, _rx, max);
5067 *tx = min_t(int, _tx, max);
5068 } else {
5069 if (max < 2)
5070 return -ENOMEM;
5071
5072 while (_rx + _tx > max) {
5073 if (_rx > _tx && _rx > 1)
5074 _rx--;
5075 else if (_tx > 1)
5076 _tx--;
5077 }
5078 *rx = _rx;
5079 *tx = _tx;
5080 }
5081 return 0;
5082}
5083
Michael Chan78095922016-12-07 00:26:16 -05005084static void bnxt_setup_msix(struct bnxt *bp)
5085{
5086 const int len = sizeof(bp->irq_tbl[0].name);
5087 struct net_device *dev = bp->dev;
5088 int tcs, i;
5089
5090 tcs = netdev_get_num_tc(dev);
5091 if (tcs > 1) {
Michael Chand1e79252017-02-06 16:55:38 -05005092 int i, off, count;
Michael Chan78095922016-12-07 00:26:16 -05005093
Michael Chand1e79252017-02-06 16:55:38 -05005094 for (i = 0; i < tcs; i++) {
5095 count = bp->tx_nr_rings_per_tc;
5096 off = i * count;
5097 netdev_set_tc_queue(dev, i, count, off);
Michael Chan78095922016-12-07 00:26:16 -05005098 }
5099 }
5100
5101 for (i = 0; i < bp->cp_nr_rings; i++) {
5102 char *attr;
5103
5104 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5105 attr = "TxRx";
5106 else if (i < bp->rx_nr_rings)
5107 attr = "rx";
5108 else
5109 attr = "tx";
5110
5111 snprintf(bp->irq_tbl[i].name, len, "%s-%s-%d", dev->name, attr,
5112 i);
5113 bp->irq_tbl[i].handler = bnxt_msix;
5114 }
5115}
5116
5117static void bnxt_setup_inta(struct bnxt *bp)
5118{
5119 const int len = sizeof(bp->irq_tbl[0].name);
5120
5121 if (netdev_get_num_tc(bp->dev))
5122 netdev_reset_tc(bp->dev);
5123
5124 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5125 0);
5126 bp->irq_tbl[0].handler = bnxt_inta;
5127}
5128
5129static int bnxt_setup_int_mode(struct bnxt *bp)
5130{
5131 int rc;
5132
5133 if (bp->flags & BNXT_FLAG_USING_MSIX)
5134 bnxt_setup_msix(bp);
5135 else
5136 bnxt_setup_inta(bp);
5137
5138 rc = bnxt_set_real_num_queues(bp);
5139 return rc;
5140}
5141
Michael Chanb7429952017-01-13 01:32:00 -05005142#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05005143static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5144{
5145#if defined(CONFIG_BNXT_SRIOV)
5146 if (BNXT_VF(bp))
5147 return bp->vf.max_rsscos_ctxs;
5148#endif
5149 return bp->pf.max_rsscos_ctxs;
5150}
5151
5152static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5153{
5154#if defined(CONFIG_BNXT_SRIOV)
5155 if (BNXT_VF(bp))
5156 return bp->vf.max_vnics;
5157#endif
5158 return bp->pf.max_vnics;
5159}
Michael Chanb7429952017-01-13 01:32:00 -05005160#endif
Michael Chan8079e8f2016-12-29 12:13:37 -05005161
Michael Chane4060d32016-12-07 00:26:19 -05005162unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5163{
5164#if defined(CONFIG_BNXT_SRIOV)
5165 if (BNXT_VF(bp))
5166 return bp->vf.max_stat_ctxs;
5167#endif
5168 return bp->pf.max_stat_ctxs;
5169}
5170
Michael Chana588e452016-12-07 00:26:21 -05005171void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5172{
5173#if defined(CONFIG_BNXT_SRIOV)
5174 if (BNXT_VF(bp))
5175 bp->vf.max_stat_ctxs = max;
5176 else
5177#endif
5178 bp->pf.max_stat_ctxs = max;
5179}
5180
Michael Chane4060d32016-12-07 00:26:19 -05005181unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5182{
5183#if defined(CONFIG_BNXT_SRIOV)
5184 if (BNXT_VF(bp))
5185 return bp->vf.max_cp_rings;
5186#endif
5187 return bp->pf.max_cp_rings;
5188}
5189
Michael Chana588e452016-12-07 00:26:21 -05005190void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max)
5191{
5192#if defined(CONFIG_BNXT_SRIOV)
5193 if (BNXT_VF(bp))
5194 bp->vf.max_cp_rings = max;
5195 else
5196#endif
5197 bp->pf.max_cp_rings = max;
5198}
5199
Michael Chan78095922016-12-07 00:26:16 -05005200static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5201{
5202#if defined(CONFIG_BNXT_SRIOV)
5203 if (BNXT_VF(bp))
Michael Chan68a946b2017-04-04 18:14:17 -04005204 return min_t(unsigned int, bp->vf.max_irqs,
5205 bp->vf.max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005206#endif
Michael Chan68a946b2017-04-04 18:14:17 -04005207 return min_t(unsigned int, bp->pf.max_irqs, bp->pf.max_cp_rings);
Michael Chan78095922016-12-07 00:26:16 -05005208}
5209
Michael Chan33c26572016-12-07 00:26:15 -05005210void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5211{
5212#if defined(CONFIG_BNXT_SRIOV)
5213 if (BNXT_VF(bp))
5214 bp->vf.max_irqs = max_irqs;
5215 else
5216#endif
5217 bp->pf.max_irqs = max_irqs;
5218}
5219
Michael Chan78095922016-12-07 00:26:16 -05005220static int bnxt_init_msix(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005221{
Michael Chan01657bc2016-01-02 23:45:03 -05005222 int i, total_vecs, rc = 0, min = 1;
Michael Chan78095922016-12-07 00:26:16 -05005223 struct msix_entry *msix_ent;
Michael Chanc0c050c2015-10-22 16:01:17 -04005224
Michael Chan78095922016-12-07 00:26:16 -05005225 total_vecs = bnxt_get_max_func_irqs(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005226 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5227 if (!msix_ent)
5228 return -ENOMEM;
5229
5230 for (i = 0; i < total_vecs; i++) {
5231 msix_ent[i].entry = i;
5232 msix_ent[i].vector = 0;
5233 }
5234
Michael Chan01657bc2016-01-02 23:45:03 -05005235 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5236 min = 2;
5237
5238 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
Michael Chanc0c050c2015-10-22 16:01:17 -04005239 if (total_vecs < 0) {
5240 rc = -ENODEV;
5241 goto msix_setup_exit;
5242 }
5243
5244 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
5245 if (bp->irq_tbl) {
Michael Chan78095922016-12-07 00:26:16 -05005246 for (i = 0; i < total_vecs; i++)
5247 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chanc0c050c2015-10-22 16:01:17 -04005248
Michael Chan78095922016-12-07 00:26:16 -05005249 bp->total_irqs = total_vecs;
Michael Chanc0c050c2015-10-22 16:01:17 -04005250 /* Trim rings based upon num of vectors allocated */
Michael Chan6e6c5a52016-01-02 23:45:02 -05005251 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
Michael Chan01657bc2016-01-02 23:45:03 -05005252 total_vecs, min == 1);
Michael Chan6e6c5a52016-01-02 23:45:02 -05005253 if (rc)
5254 goto msix_setup_exit;
5255
Michael Chanc0c050c2015-10-22 16:01:17 -04005256 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan78095922016-12-07 00:26:16 -05005257 bp->cp_nr_rings = (min == 1) ?
5258 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
5259 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005260
Michael Chanc0c050c2015-10-22 16:01:17 -04005261 } else {
5262 rc = -ENOMEM;
5263 goto msix_setup_exit;
5264 }
5265 bp->flags |= BNXT_FLAG_USING_MSIX;
5266 kfree(msix_ent);
5267 return 0;
5268
5269msix_setup_exit:
Michael Chan78095922016-12-07 00:26:16 -05005270 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
5271 kfree(bp->irq_tbl);
5272 bp->irq_tbl = NULL;
Michael Chanc0c050c2015-10-22 16:01:17 -04005273 pci_disable_msix(bp->pdev);
5274 kfree(msix_ent);
5275 return rc;
5276}
5277
Michael Chan78095922016-12-07 00:26:16 -05005278static int bnxt_init_inta(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005279{
Michael Chanc0c050c2015-10-22 16:01:17 -04005280 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
Michael Chan78095922016-12-07 00:26:16 -05005281 if (!bp->irq_tbl)
5282 return -ENOMEM;
5283
5284 bp->total_irqs = 1;
Michael Chanc0c050c2015-10-22 16:01:17 -04005285 bp->rx_nr_rings = 1;
5286 bp->tx_nr_rings = 1;
5287 bp->cp_nr_rings = 1;
5288 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
Michael Chan01657bc2016-01-02 23:45:03 -05005289 bp->flags |= BNXT_FLAG_SHARED_RINGS;
Michael Chanc0c050c2015-10-22 16:01:17 -04005290 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan78095922016-12-07 00:26:16 -05005291 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005292}
5293
Michael Chan78095922016-12-07 00:26:16 -05005294static int bnxt_init_int_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005295{
5296 int rc = 0;
5297
5298 if (bp->flags & BNXT_FLAG_MSIX_CAP)
Michael Chan78095922016-12-07 00:26:16 -05005299 rc = bnxt_init_msix(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005300
Michael Chan1fa72e22016-04-25 02:30:49 -04005301 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005302 /* fallback to INTA */
Michael Chan78095922016-12-07 00:26:16 -05005303 rc = bnxt_init_inta(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04005304 }
5305 return rc;
5306}
5307
Michael Chan78095922016-12-07 00:26:16 -05005308static void bnxt_clear_int_mode(struct bnxt *bp)
5309{
5310 if (bp->flags & BNXT_FLAG_USING_MSIX)
5311 pci_disable_msix(bp->pdev);
5312
5313 kfree(bp->irq_tbl);
5314 bp->irq_tbl = NULL;
5315 bp->flags &= ~BNXT_FLAG_USING_MSIX;
5316}
5317
Michael Chanc0c050c2015-10-22 16:01:17 -04005318static void bnxt_free_irq(struct bnxt *bp)
5319{
5320 struct bnxt_irq *irq;
5321 int i;
5322
5323#ifdef CONFIG_RFS_ACCEL
5324 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
5325 bp->dev->rx_cpu_rmap = NULL;
5326#endif
5327 if (!bp->irq_tbl)
5328 return;
5329
5330 for (i = 0; i < bp->cp_nr_rings; i++) {
5331 irq = &bp->irq_tbl[i];
5332 if (irq->requested)
5333 free_irq(irq->vector, bp->bnapi[i]);
5334 irq->requested = 0;
5335 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005336}
5337
5338static int bnxt_request_irq(struct bnxt *bp)
5339{
Michael Chanb81a90d2016-01-02 23:45:01 -05005340 int i, j, rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04005341 unsigned long flags = 0;
5342#ifdef CONFIG_RFS_ACCEL
5343 struct cpu_rmap *rmap = bp->dev->rx_cpu_rmap;
5344#endif
5345
5346 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
5347 flags = IRQF_SHARED;
5348
Michael Chanb81a90d2016-01-02 23:45:01 -05005349 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005350 struct bnxt_irq *irq = &bp->irq_tbl[i];
5351#ifdef CONFIG_RFS_ACCEL
Michael Chanb81a90d2016-01-02 23:45:01 -05005352 if (rmap && bp->bnapi[i]->rx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005353 rc = irq_cpu_rmap_add(rmap, irq->vector);
5354 if (rc)
5355 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
Michael Chanb81a90d2016-01-02 23:45:01 -05005356 j);
5357 j++;
Michael Chanc0c050c2015-10-22 16:01:17 -04005358 }
5359#endif
5360 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
5361 bp->bnapi[i]);
5362 if (rc)
5363 break;
5364
5365 irq->requested = 1;
5366 }
5367 return rc;
5368}
5369
5370static void bnxt_del_napi(struct bnxt *bp)
5371{
5372 int i;
5373
5374 if (!bp->bnapi)
5375 return;
5376
5377 for (i = 0; i < bp->cp_nr_rings; i++) {
5378 struct bnxt_napi *bnapi = bp->bnapi[i];
5379
5380 napi_hash_del(&bnapi->napi);
5381 netif_napi_del(&bnapi->napi);
5382 }
Eric Dumazete5f6f562016-11-16 06:31:52 -08005383 /* We called napi_hash_del() before netif_napi_del(), we need
5384 * to respect an RCU grace period before freeing napi structures.
5385 */
5386 synchronize_net();
Michael Chanc0c050c2015-10-22 16:01:17 -04005387}
5388
5389static void bnxt_init_napi(struct bnxt *bp)
5390{
5391 int i;
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005392 unsigned int cp_nr_rings = bp->cp_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04005393 struct bnxt_napi *bnapi;
5394
5395 if (bp->flags & BNXT_FLAG_USING_MSIX) {
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005396 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5397 cp_nr_rings--;
5398 for (i = 0; i < cp_nr_rings; i++) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005399 bnapi = bp->bnapi[i];
5400 netif_napi_add(bp->dev, &bnapi->napi,
5401 bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005402 }
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005403 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5404 bnapi = bp->bnapi[cp_nr_rings];
5405 netif_napi_add(bp->dev, &bnapi->napi,
5406 bnxt_poll_nitroa0, 64);
Prashant Sreedharan10bbdaf2016-07-18 07:15:23 -04005407 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005408 } else {
5409 bnapi = bp->bnapi[0];
5410 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
Michael Chanc0c050c2015-10-22 16:01:17 -04005411 }
5412}
5413
5414static void bnxt_disable_napi(struct bnxt *bp)
5415{
5416 int i;
5417
5418 if (!bp->bnapi)
5419 return;
5420
Michael Chanb356a2e2016-12-29 12:13:31 -05005421 for (i = 0; i < bp->cp_nr_rings; i++)
Michael Chanc0c050c2015-10-22 16:01:17 -04005422 napi_disable(&bp->bnapi[i]->napi);
Michael Chanc0c050c2015-10-22 16:01:17 -04005423}
5424
5425static void bnxt_enable_napi(struct bnxt *bp)
5426{
5427 int i;
5428
5429 for (i = 0; i < bp->cp_nr_rings; i++) {
Michael Chanfa7e2812016-05-10 19:18:00 -04005430 bp->bnapi[i]->in_reset = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005431 napi_enable(&bp->bnapi[i]->napi);
5432 }
5433}
5434
Michael Chan7df4ae92016-12-02 21:17:17 -05005435void bnxt_tx_disable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005436{
5437 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005438 struct bnxt_tx_ring_info *txr;
5439 struct netdev_queue *txq;
5440
Michael Chanb6ab4b02016-01-02 23:44:59 -05005441 if (bp->tx_ring) {
Michael Chanc0c050c2015-10-22 16:01:17 -04005442 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005443 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005444 txq = netdev_get_tx_queue(bp->dev, i);
Michael Chanc0c050c2015-10-22 16:01:17 -04005445 txr->dev_state = BNXT_DEV_STATE_CLOSING;
Michael Chanc0c050c2015-10-22 16:01:17 -04005446 }
5447 }
5448 /* Stop all TX queues */
5449 netif_tx_disable(bp->dev);
5450 netif_carrier_off(bp->dev);
5451}
5452
Michael Chan7df4ae92016-12-02 21:17:17 -05005453void bnxt_tx_enable(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04005454{
5455 int i;
Michael Chanc0c050c2015-10-22 16:01:17 -04005456 struct bnxt_tx_ring_info *txr;
5457 struct netdev_queue *txq;
5458
5459 for (i = 0; i < bp->tx_nr_rings; i++) {
Michael Chanb6ab4b02016-01-02 23:44:59 -05005460 txr = &bp->tx_ring[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04005461 txq = netdev_get_tx_queue(bp->dev, i);
5462 txr->dev_state = 0;
5463 }
5464 netif_tx_wake_all_queues(bp->dev);
5465 if (bp->link_info.link_up)
5466 netif_carrier_on(bp->dev);
5467}
5468
5469static void bnxt_report_link(struct bnxt *bp)
5470{
5471 if (bp->link_info.link_up) {
5472 const char *duplex;
5473 const char *flow_ctrl;
Deepak Khungar38a21b32017-04-21 20:11:24 -04005474 u32 speed;
5475 u16 fec;
Michael Chanc0c050c2015-10-22 16:01:17 -04005476
5477 netif_carrier_on(bp->dev);
5478 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
5479 duplex = "full";
5480 else
5481 duplex = "half";
5482 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
5483 flow_ctrl = "ON - receive & transmit";
5484 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
5485 flow_ctrl = "ON - transmit";
5486 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
5487 flow_ctrl = "ON - receive";
5488 else
5489 flow_ctrl = "none";
5490 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
Deepak Khungar38a21b32017-04-21 20:11:24 -04005491 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04005492 speed, duplex, flow_ctrl);
Michael Chan170ce012016-04-05 14:08:57 -04005493 if (bp->flags & BNXT_FLAG_EEE_CAP)
5494 netdev_info(bp->dev, "EEE is %s\n",
5495 bp->eee.eee_active ? "active" :
5496 "not active");
Michael Chane70c7522017-02-12 19:18:16 -05005497 fec = bp->link_info.fec_cfg;
5498 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
5499 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
5500 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
5501 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
5502 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
Michael Chanc0c050c2015-10-22 16:01:17 -04005503 } else {
5504 netif_carrier_off(bp->dev);
5505 netdev_err(bp->dev, "NIC Link is Down\n");
5506 }
5507}
5508
Michael Chan170ce012016-04-05 14:08:57 -04005509static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
5510{
5511 int rc = 0;
5512 struct hwrm_port_phy_qcaps_input req = {0};
5513 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
Michael Chan93ed8112016-06-13 02:25:37 -04005514 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chan170ce012016-04-05 14:08:57 -04005515
5516 if (bp->hwrm_spec_code < 0x10201)
5517 return 0;
5518
5519 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
5520
5521 mutex_lock(&bp->hwrm_cmd_lock);
5522 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5523 if (rc)
5524 goto hwrm_phy_qcaps_exit;
5525
5526 if (resp->eee_supported & PORT_PHY_QCAPS_RESP_EEE_SUPPORTED) {
5527 struct ethtool_eee *eee = &bp->eee;
5528 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
5529
5530 bp->flags |= BNXT_FLAG_EEE_CAP;
5531 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5532 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
5533 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
5534 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
5535 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
5536 }
Michael Chan520ad892017-03-08 18:44:35 -05005537 if (resp->supported_speeds_auto_mode)
5538 link_info->support_auto_speeds =
5539 le16_to_cpu(resp->supported_speeds_auto_mode);
Michael Chan170ce012016-04-05 14:08:57 -04005540
5541hwrm_phy_qcaps_exit:
5542 mutex_unlock(&bp->hwrm_cmd_lock);
5543 return rc;
5544}
5545
Michael Chanc0c050c2015-10-22 16:01:17 -04005546static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
5547{
5548 int rc = 0;
5549 struct bnxt_link_info *link_info = &bp->link_info;
5550 struct hwrm_port_phy_qcfg_input req = {0};
5551 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5552 u8 link_up = link_info->link_up;
Michael Chan286ef9d2016-11-16 21:13:08 -05005553 u16 diff;
Michael Chanc0c050c2015-10-22 16:01:17 -04005554
5555 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
5556
5557 mutex_lock(&bp->hwrm_cmd_lock);
5558 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5559 if (rc) {
5560 mutex_unlock(&bp->hwrm_cmd_lock);
5561 return rc;
5562 }
5563
5564 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
5565 link_info->phy_link_status = resp->link;
5566 link_info->duplex = resp->duplex;
5567 link_info->pause = resp->pause;
5568 link_info->auto_mode = resp->auto_mode;
5569 link_info->auto_pause_setting = resp->auto_pause;
Michael Chan32773602016-03-07 15:38:42 -05005570 link_info->lp_pause = resp->link_partner_adv_pause;
Michael Chanc0c050c2015-10-22 16:01:17 -04005571 link_info->force_pause_setting = resp->force_pause;
Michael Chanc1935542015-12-27 18:19:28 -05005572 link_info->duplex_setting = resp->duplex;
Michael Chanc0c050c2015-10-22 16:01:17 -04005573 if (link_info->phy_link_status == BNXT_LINK_LINK)
5574 link_info->link_speed = le16_to_cpu(resp->link_speed);
5575 else
5576 link_info->link_speed = 0;
5577 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
Michael Chanc0c050c2015-10-22 16:01:17 -04005578 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
5579 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
Michael Chan32773602016-03-07 15:38:42 -05005580 link_info->lp_auto_link_speeds =
5581 le16_to_cpu(resp->link_partner_adv_speeds);
Michael Chanc0c050c2015-10-22 16:01:17 -04005582 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
5583 link_info->phy_ver[0] = resp->phy_maj;
5584 link_info->phy_ver[1] = resp->phy_min;
5585 link_info->phy_ver[2] = resp->phy_bld;
5586 link_info->media_type = resp->media_type;
Michael Chan03efbec2016-04-11 04:11:11 -04005587 link_info->phy_type = resp->phy_type;
Michael Chan11f15ed2016-04-05 14:08:55 -04005588 link_info->transceiver = resp->xcvr_pkg_type;
Michael Chan170ce012016-04-05 14:08:57 -04005589 link_info->phy_addr = resp->eee_config_phy_addr &
5590 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
Ajit Khaparde42ee18f2016-05-15 03:04:44 -04005591 link_info->module_status = resp->module_status;
Michael Chanc0c050c2015-10-22 16:01:17 -04005592
Michael Chan170ce012016-04-05 14:08:57 -04005593 if (bp->flags & BNXT_FLAG_EEE_CAP) {
5594 struct ethtool_eee *eee = &bp->eee;
5595 u16 fw_speeds;
5596
5597 eee->eee_active = 0;
5598 if (resp->eee_config_phy_addr &
5599 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
5600 eee->eee_active = 1;
5601 fw_speeds = le16_to_cpu(
5602 resp->link_partner_adv_eee_link_speed_mask);
5603 eee->lp_advertised =
5604 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5605 }
5606
5607 /* Pull initial EEE config */
5608 if (!chng_link_state) {
5609 if (resp->eee_config_phy_addr &
5610 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
5611 eee->eee_enabled = 1;
5612
5613 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
5614 eee->advertised =
5615 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
5616
5617 if (resp->eee_config_phy_addr &
5618 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
5619 __le32 tmr;
5620
5621 eee->tx_lpi_enabled = 1;
5622 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
5623 eee->tx_lpi_timer = le32_to_cpu(tmr) &
5624 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
5625 }
5626 }
5627 }
Michael Chane70c7522017-02-12 19:18:16 -05005628
5629 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
5630 if (bp->hwrm_spec_code >= 0x10504)
5631 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
5632
Michael Chanc0c050c2015-10-22 16:01:17 -04005633 /* TODO: need to add more logic to report VF link */
5634 if (chng_link_state) {
5635 if (link_info->phy_link_status == BNXT_LINK_LINK)
5636 link_info->link_up = 1;
5637 else
5638 link_info->link_up = 0;
5639 if (link_up != link_info->link_up)
5640 bnxt_report_link(bp);
5641 } else {
5642 /* alwasy link down if not require to update link state */
5643 link_info->link_up = 0;
5644 }
5645 mutex_unlock(&bp->hwrm_cmd_lock);
Michael Chan286ef9d2016-11-16 21:13:08 -05005646
5647 diff = link_info->support_auto_speeds ^ link_info->advertising;
5648 if ((link_info->support_auto_speeds | diff) !=
5649 link_info->support_auto_speeds) {
5650 /* An advertised speed is no longer supported, so we need to
Michael Chan0eaa24b2017-01-25 02:55:08 -05005651 * update the advertisement settings. Caller holds RTNL
5652 * so we can modify link settings.
Michael Chan286ef9d2016-11-16 21:13:08 -05005653 */
Michael Chan286ef9d2016-11-16 21:13:08 -05005654 link_info->advertising = link_info->support_auto_speeds;
Michael Chan0eaa24b2017-01-25 02:55:08 -05005655 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
Michael Chan286ef9d2016-11-16 21:13:08 -05005656 bnxt_hwrm_set_link_setting(bp, true, false);
Michael Chan286ef9d2016-11-16 21:13:08 -05005657 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005658 return 0;
5659}
5660
Michael Chan10289be2016-05-15 03:04:49 -04005661static void bnxt_get_port_module_status(struct bnxt *bp)
5662{
5663 struct bnxt_link_info *link_info = &bp->link_info;
5664 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
5665 u8 module_status;
5666
5667 if (bnxt_update_link(bp, true))
5668 return;
5669
5670 module_status = link_info->module_status;
5671 switch (module_status) {
5672 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
5673 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
5674 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
5675 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
5676 bp->pf.port_id);
5677 if (bp->hwrm_spec_code >= 0x10201) {
5678 netdev_warn(bp->dev, "Module part number %s\n",
5679 resp->phy_vendor_partnumber);
5680 }
5681 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
5682 netdev_warn(bp->dev, "TX is disabled\n");
5683 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
5684 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
5685 }
5686}
5687
Michael Chanc0c050c2015-10-22 16:01:17 -04005688static void
5689bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
5690{
5691 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
Michael Chanc9ee9512016-04-05 14:08:56 -04005692 if (bp->hwrm_spec_code >= 0x10201)
5693 req->auto_pause =
5694 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
Michael Chanc0c050c2015-10-22 16:01:17 -04005695 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5696 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
5697 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
Michael Chan49b5c7a2016-03-28 19:46:06 -04005698 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
Michael Chanc0c050c2015-10-22 16:01:17 -04005699 req->enables |=
5700 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5701 } else {
5702 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
5703 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
5704 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
5705 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
5706 req->enables |=
5707 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
Michael Chanc9ee9512016-04-05 14:08:56 -04005708 if (bp->hwrm_spec_code >= 0x10201) {
5709 req->auto_pause = req->force_pause;
5710 req->enables |= cpu_to_le32(
5711 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
5712 }
Michael Chanc0c050c2015-10-22 16:01:17 -04005713 }
5714}
5715
5716static void bnxt_hwrm_set_link_common(struct bnxt *bp,
5717 struct hwrm_port_phy_cfg_input *req)
5718{
5719 u8 autoneg = bp->link_info.autoneg;
5720 u16 fw_link_speed = bp->link_info.req_link_speed;
Michael Chan68515a12016-12-29 12:13:34 -05005721 u16 advertising = bp->link_info.advertising;
Michael Chanc0c050c2015-10-22 16:01:17 -04005722
5723 if (autoneg & BNXT_AUTONEG_SPEED) {
5724 req->auto_mode |=
Michael Chan11f15ed2016-04-05 14:08:55 -04005725 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
Michael Chanc0c050c2015-10-22 16:01:17 -04005726
5727 req->enables |= cpu_to_le32(
5728 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
5729 req->auto_link_speed_mask = cpu_to_le16(advertising);
5730
5731 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
5732 req->flags |=
5733 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
5734 } else {
5735 req->force_link_speed = cpu_to_le16(fw_link_speed);
5736 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
5737 }
5738
Michael Chanc0c050c2015-10-22 16:01:17 -04005739 /* tell chimp that the setting takes effect immediately */
5740 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
5741}
5742
5743int bnxt_hwrm_set_pause(struct bnxt *bp)
5744{
5745 struct hwrm_port_phy_cfg_input req = {0};
5746 int rc;
5747
5748 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5749 bnxt_hwrm_set_pause_common(bp, &req);
5750
5751 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
5752 bp->link_info.force_link_chng)
5753 bnxt_hwrm_set_link_common(bp, &req);
5754
5755 mutex_lock(&bp->hwrm_cmd_lock);
5756 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5757 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
5758 /* since changing of pause setting doesn't trigger any link
5759 * change event, the driver needs to update the current pause
5760 * result upon successfully return of the phy_cfg command
5761 */
5762 bp->link_info.pause =
5763 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
5764 bp->link_info.auto_pause_setting = 0;
5765 if (!bp->link_info.force_link_chng)
5766 bnxt_report_link(bp);
5767 }
5768 bp->link_info.force_link_chng = false;
5769 mutex_unlock(&bp->hwrm_cmd_lock);
5770 return rc;
5771}
5772
Michael Chan939f7f02016-04-05 14:08:58 -04005773static void bnxt_hwrm_set_eee(struct bnxt *bp,
5774 struct hwrm_port_phy_cfg_input *req)
5775{
5776 struct ethtool_eee *eee = &bp->eee;
5777
5778 if (eee->eee_enabled) {
5779 u16 eee_speeds;
5780 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
5781
5782 if (eee->tx_lpi_enabled)
5783 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
5784 else
5785 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
5786
5787 req->flags |= cpu_to_le32(flags);
5788 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
5789 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
5790 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
5791 } else {
5792 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
5793 }
5794}
5795
5796int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
Michael Chanc0c050c2015-10-22 16:01:17 -04005797{
5798 struct hwrm_port_phy_cfg_input req = {0};
5799
5800 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
5801 if (set_pause)
5802 bnxt_hwrm_set_pause_common(bp, &req);
5803
5804 bnxt_hwrm_set_link_common(bp, &req);
Michael Chan939f7f02016-04-05 14:08:58 -04005805
5806 if (set_eee)
5807 bnxt_hwrm_set_eee(bp, &req);
Michael Chanc0c050c2015-10-22 16:01:17 -04005808 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5809}
5810
Michael Chan33f7d552016-04-11 04:11:12 -04005811static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
5812{
5813 struct hwrm_port_phy_cfg_input req = {0};
5814
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04005815 if (!BNXT_SINGLE_PF(bp))
Michael Chan33f7d552016-04-11 04:11:12 -04005816 return 0;
5817
5818 if (pci_num_vf(bp->pdev))
5819 return 0;
5820
5821 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
Michael Chan16d663a2016-11-16 21:13:07 -05005822 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
Michael Chan33f7d552016-04-11 04:11:12 -04005823 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5824}
5825
Michael Chan5ad2cbe2017-01-13 01:32:03 -05005826static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
5827{
5828 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5829 struct hwrm_port_led_qcaps_input req = {0};
5830 struct bnxt_pf_info *pf = &bp->pf;
5831 int rc;
5832
5833 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
5834 return 0;
5835
5836 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
5837 req.port_id = cpu_to_le16(pf->port_id);
5838 mutex_lock(&bp->hwrm_cmd_lock);
5839 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5840 if (rc) {
5841 mutex_unlock(&bp->hwrm_cmd_lock);
5842 return rc;
5843 }
5844 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
5845 int i;
5846
5847 bp->num_leds = resp->num_leds;
5848 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
5849 bp->num_leds);
5850 for (i = 0; i < bp->num_leds; i++) {
5851 struct bnxt_led_info *led = &bp->leds[i];
5852 __le16 caps = led->led_state_caps;
5853
5854 if (!led->led_group_id ||
5855 !BNXT_LED_ALT_BLINK_CAP(caps)) {
5856 bp->num_leds = 0;
5857 break;
5858 }
5859 }
5860 }
5861 mutex_unlock(&bp->hwrm_cmd_lock);
5862 return 0;
5863}
5864
Michael Chan5282db62017-04-04 18:14:10 -04005865int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
5866{
5867 struct hwrm_wol_filter_alloc_input req = {0};
5868 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
5869 int rc;
5870
5871 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
5872 req.port_id = cpu_to_le16(bp->pf.port_id);
5873 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
5874 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
5875 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
5876 mutex_lock(&bp->hwrm_cmd_lock);
5877 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5878 if (!rc)
5879 bp->wol_filter_id = resp->wol_filter_id;
5880 mutex_unlock(&bp->hwrm_cmd_lock);
5881 return rc;
5882}
5883
5884int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
5885{
5886 struct hwrm_wol_filter_free_input req = {0};
5887 int rc;
5888
5889 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
5890 req.port_id = cpu_to_le16(bp->pf.port_id);
5891 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
5892 req.wol_filter_id = bp->wol_filter_id;
5893 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5894 return rc;
5895}
5896
Michael Chanc1ef1462017-04-04 18:14:07 -04005897static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
5898{
5899 struct hwrm_wol_filter_qcfg_input req = {0};
5900 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5901 u16 next_handle = 0;
5902 int rc;
5903
5904 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
5905 req.port_id = cpu_to_le16(bp->pf.port_id);
5906 req.handle = cpu_to_le16(handle);
5907 mutex_lock(&bp->hwrm_cmd_lock);
5908 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5909 if (!rc) {
5910 next_handle = le16_to_cpu(resp->next_handle);
5911 if (next_handle != 0) {
5912 if (resp->wol_type ==
5913 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
5914 bp->wol = 1;
5915 bp->wol_filter_id = resp->wol_filter_id;
5916 }
5917 }
5918 }
5919 mutex_unlock(&bp->hwrm_cmd_lock);
5920 return next_handle;
5921}
5922
5923static void bnxt_get_wol_settings(struct bnxt *bp)
5924{
5925 u16 handle = 0;
5926
5927 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
5928 return;
5929
5930 do {
5931 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
5932 } while (handle && handle != 0xffff);
5933}
5934
Michael Chan939f7f02016-04-05 14:08:58 -04005935static bool bnxt_eee_config_ok(struct bnxt *bp)
5936{
5937 struct ethtool_eee *eee = &bp->eee;
5938 struct bnxt_link_info *link_info = &bp->link_info;
5939
5940 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
5941 return true;
5942
5943 if (eee->eee_enabled) {
5944 u32 advertising =
5945 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
5946
5947 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5948 eee->eee_enabled = 0;
5949 return false;
5950 }
5951 if (eee->advertised & ~advertising) {
5952 eee->advertised = advertising & eee->supported;
5953 return false;
5954 }
5955 }
5956 return true;
5957}
5958
Michael Chanc0c050c2015-10-22 16:01:17 -04005959static int bnxt_update_phy_setting(struct bnxt *bp)
5960{
5961 int rc;
5962 bool update_link = false;
5963 bool update_pause = false;
Michael Chan939f7f02016-04-05 14:08:58 -04005964 bool update_eee = false;
Michael Chanc0c050c2015-10-22 16:01:17 -04005965 struct bnxt_link_info *link_info = &bp->link_info;
5966
5967 rc = bnxt_update_link(bp, true);
5968 if (rc) {
5969 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
5970 rc);
5971 return rc;
5972 }
Michael Chan33dac242017-02-12 19:18:15 -05005973 if (!BNXT_SINGLE_PF(bp))
5974 return 0;
5975
Michael Chanc0c050c2015-10-22 16:01:17 -04005976 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
Michael Chanc9ee9512016-04-05 14:08:56 -04005977 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
5978 link_info->req_flow_ctrl)
Michael Chanc0c050c2015-10-22 16:01:17 -04005979 update_pause = true;
5980 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
5981 link_info->force_pause_setting != link_info->req_flow_ctrl)
5982 update_pause = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005983 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
5984 if (BNXT_AUTO_MODE(link_info->auto_mode))
5985 update_link = true;
5986 if (link_info->req_link_speed != link_info->force_link_speed)
5987 update_link = true;
Michael Chande730182016-02-19 19:43:20 -05005988 if (link_info->req_duplex != link_info->duplex_setting)
5989 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005990 } else {
5991 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
5992 update_link = true;
5993 if (link_info->advertising != link_info->auto_link_speeds)
5994 update_link = true;
Michael Chanc0c050c2015-10-22 16:01:17 -04005995 }
5996
Michael Chan16d663a2016-11-16 21:13:07 -05005997 /* The last close may have shutdown the link, so need to call
5998 * PHY_CFG to bring it back up.
5999 */
6000 if (!netif_carrier_ok(bp->dev))
6001 update_link = true;
6002
Michael Chan939f7f02016-04-05 14:08:58 -04006003 if (!bnxt_eee_config_ok(bp))
6004 update_eee = true;
6005
Michael Chanc0c050c2015-10-22 16:01:17 -04006006 if (update_link)
Michael Chan939f7f02016-04-05 14:08:58 -04006007 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
Michael Chanc0c050c2015-10-22 16:01:17 -04006008 else if (update_pause)
6009 rc = bnxt_hwrm_set_pause(bp);
6010 if (rc) {
6011 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
6012 rc);
6013 return rc;
6014 }
6015
6016 return rc;
6017}
6018
Jeffrey Huang11809492015-11-05 16:25:49 -05006019/* Common routine to pre-map certain register block to different GRC window.
6020 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
6021 * in PF and 3 windows in VF that can be customized to map in different
6022 * register blocks.
6023 */
6024static void bnxt_preset_reg_win(struct bnxt *bp)
6025{
6026 if (BNXT_PF(bp)) {
6027 /* CAG registers map to GRC window #4 */
6028 writel(BNXT_CAG_REG_BASE,
6029 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
6030 }
6031}
6032
Michael Chanc0c050c2015-10-22 16:01:17 -04006033static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6034{
6035 int rc = 0;
6036
Jeffrey Huang11809492015-11-05 16:25:49 -05006037 bnxt_preset_reg_win(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006038 netif_carrier_off(bp->dev);
6039 if (irq_re_init) {
6040 rc = bnxt_setup_int_mode(bp);
6041 if (rc) {
6042 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
6043 rc);
6044 return rc;
6045 }
6046 }
6047 if ((bp->flags & BNXT_FLAG_RFS) &&
6048 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
6049 /* disable RFS if falling back to INTA */
6050 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
6051 bp->flags &= ~BNXT_FLAG_RFS;
6052 }
6053
6054 rc = bnxt_alloc_mem(bp, irq_re_init);
6055 if (rc) {
6056 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6057 goto open_err_free_mem;
6058 }
6059
6060 if (irq_re_init) {
6061 bnxt_init_napi(bp);
6062 rc = bnxt_request_irq(bp);
6063 if (rc) {
6064 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
6065 goto open_err;
6066 }
6067 }
6068
6069 bnxt_enable_napi(bp);
6070
6071 rc = bnxt_init_nic(bp, irq_re_init);
6072 if (rc) {
6073 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6074 goto open_err;
6075 }
6076
6077 if (link_re_init) {
6078 rc = bnxt_update_phy_setting(bp);
6079 if (rc)
Michael Chanba41d462016-02-19 19:43:21 -05006080 netdev_warn(bp->dev, "failed to update phy settings\n");
Michael Chanc0c050c2015-10-22 16:01:17 -04006081 }
6082
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006083 if (irq_re_init)
Alexander Duyckad51b8e2016-06-16 12:21:19 -07006084 udp_tunnel_get_rx_info(bp->dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006085
Michael Chancaefe522015-12-09 19:35:42 -05006086 set_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006087 bnxt_enable_int(bp);
6088 /* Enable TX queues */
6089 bnxt_tx_enable(bp);
6090 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan10289be2016-05-15 03:04:49 -04006091 /* Poll link status and check for SFP+ module status */
6092 bnxt_get_port_module_status(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006093
6094 return 0;
6095
6096open_err:
6097 bnxt_disable_napi(bp);
6098 bnxt_del_napi(bp);
6099
6100open_err_free_mem:
6101 bnxt_free_skbs(bp);
6102 bnxt_free_irq(bp);
6103 bnxt_free_mem(bp, true);
6104 return rc;
6105}
6106
6107/* rtnl_lock held */
6108int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6109{
6110 int rc = 0;
6111
6112 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
6113 if (rc) {
6114 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
6115 dev_close(bp->dev);
6116 }
6117 return rc;
6118}
6119
Michael Chanf7dc1ea2017-04-04 18:14:13 -04006120/* rtnl_lock held, open the NIC half way by allocating all resources, but
6121 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
6122 * self tests.
6123 */
6124int bnxt_half_open_nic(struct bnxt *bp)
6125{
6126 int rc = 0;
6127
6128 rc = bnxt_alloc_mem(bp, false);
6129 if (rc) {
6130 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6131 goto half_open_err;
6132 }
6133 rc = bnxt_init_nic(bp, false);
6134 if (rc) {
6135 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
6136 goto half_open_err;
6137 }
6138 return 0;
6139
6140half_open_err:
6141 bnxt_free_skbs(bp);
6142 bnxt_free_mem(bp, false);
6143 dev_close(bp->dev);
6144 return rc;
6145}
6146
6147/* rtnl_lock held, this call can only be made after a previous successful
6148 * call to bnxt_half_open_nic().
6149 */
6150void bnxt_half_close_nic(struct bnxt *bp)
6151{
6152 bnxt_hwrm_resource_free(bp, false, false);
6153 bnxt_free_skbs(bp);
6154 bnxt_free_mem(bp, false);
6155}
6156
Michael Chanc0c050c2015-10-22 16:01:17 -04006157static int bnxt_open(struct net_device *dev)
6158{
6159 struct bnxt *bp = netdev_priv(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006160
Michael Chanc0c050c2015-10-22 16:01:17 -04006161 return __bnxt_open_nic(bp, true, true);
6162}
6163
Michael Chanc0c050c2015-10-22 16:01:17 -04006164int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6165{
6166 int rc = 0;
6167
6168#ifdef CONFIG_BNXT_SRIOV
6169 if (bp->sriov_cfg) {
6170 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
6171 !bp->sriov_cfg,
6172 BNXT_SRIOV_CFG_WAIT_TMO);
6173 if (rc)
6174 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
6175 }
6176#endif
6177 /* Change device state to avoid TX queue wake up's */
6178 bnxt_tx_disable(bp);
6179
Michael Chancaefe522015-12-09 19:35:42 -05006180 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chan4cebdce2015-12-09 19:35:43 -05006181 smp_mb__after_atomic();
6182 while (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state))
6183 msleep(20);
Michael Chanc0c050c2015-10-22 16:01:17 -04006184
Michael Chan9d8bc092016-12-29 12:13:33 -05006185 /* Flush rings and and disable interrupts */
Michael Chanc0c050c2015-10-22 16:01:17 -04006186 bnxt_shutdown_nic(bp, irq_re_init);
6187
6188 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
6189
6190 bnxt_disable_napi(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006191 del_timer_sync(&bp->timer);
6192 bnxt_free_skbs(bp);
6193
6194 if (irq_re_init) {
6195 bnxt_free_irq(bp);
6196 bnxt_del_napi(bp);
6197 }
6198 bnxt_free_mem(bp, irq_re_init);
6199 return rc;
6200}
6201
6202static int bnxt_close(struct net_device *dev)
6203{
6204 struct bnxt *bp = netdev_priv(dev);
6205
6206 bnxt_close_nic(bp, true, true);
Michael Chan33f7d552016-04-11 04:11:12 -04006207 bnxt_hwrm_shutdown_link(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006208 return 0;
6209}
6210
6211/* rtnl_lock held */
6212static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6213{
6214 switch (cmd) {
6215 case SIOCGMIIPHY:
6216 /* fallthru */
6217 case SIOCGMIIREG: {
6218 if (!netif_running(dev))
6219 return -EAGAIN;
6220
6221 return 0;
6222 }
6223
6224 case SIOCSMIIREG:
6225 if (!netif_running(dev))
6226 return -EAGAIN;
6227
6228 return 0;
6229
6230 default:
6231 /* do nothing */
6232 break;
6233 }
6234 return -EOPNOTSUPP;
6235}
6236
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006237static void
Michael Chanc0c050c2015-10-22 16:01:17 -04006238bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6239{
6240 u32 i;
6241 struct bnxt *bp = netdev_priv(dev);
6242
Michael Chanc0c050c2015-10-22 16:01:17 -04006243 if (!bp->bnapi)
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006244 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04006245
6246 /* TODO check if we need to synchronize with bnxt_close path */
6247 for (i = 0; i < bp->cp_nr_rings; i++) {
6248 struct bnxt_napi *bnapi = bp->bnapi[i];
6249 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6250 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
6251
6252 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
6253 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
6254 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
6255
6256 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
6257 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
6258 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
6259
6260 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
6261 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
6262 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
6263
6264 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
6265 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
6266 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
6267
6268 stats->rx_missed_errors +=
6269 le64_to_cpu(hw_stats->rx_discard_pkts);
6270
6271 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
6272
Michael Chanc0c050c2015-10-22 16:01:17 -04006273 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
6274 }
6275
Michael Chan9947f832016-03-07 15:38:46 -05006276 if (bp->flags & BNXT_FLAG_PORT_STATS) {
6277 struct rx_port_stats *rx = bp->hw_rx_port_stats;
6278 struct tx_port_stats *tx = bp->hw_tx_port_stats;
6279
6280 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
6281 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
6282 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
6283 le64_to_cpu(rx->rx_ovrsz_frames) +
6284 le64_to_cpu(rx->rx_runt_frames);
6285 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
6286 le64_to_cpu(rx->rx_jbr_frames);
6287 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
6288 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
6289 stats->tx_errors = le64_to_cpu(tx->tx_err);
6290 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006291}
6292
6293static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
6294{
6295 struct net_device *dev = bp->dev;
6296 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6297 struct netdev_hw_addr *ha;
6298 u8 *haddr;
6299 int mc_count = 0;
6300 bool update = false;
6301 int off = 0;
6302
6303 netdev_for_each_mc_addr(ha, dev) {
6304 if (mc_count >= BNXT_MAX_MC_ADDRS) {
6305 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6306 vnic->mc_list_count = 0;
6307 return false;
6308 }
6309 haddr = ha->addr;
6310 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
6311 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
6312 update = true;
6313 }
6314 off += ETH_ALEN;
6315 mc_count++;
6316 }
6317 if (mc_count)
6318 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
6319
6320 if (mc_count != vnic->mc_list_count) {
6321 vnic->mc_list_count = mc_count;
6322 update = true;
6323 }
6324 return update;
6325}
6326
6327static bool bnxt_uc_list_updated(struct bnxt *bp)
6328{
6329 struct net_device *dev = bp->dev;
6330 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6331 struct netdev_hw_addr *ha;
6332 int off = 0;
6333
6334 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
6335 return true;
6336
6337 netdev_for_each_uc_addr(ha, dev) {
6338 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
6339 return true;
6340
6341 off += ETH_ALEN;
6342 }
6343 return false;
6344}
6345
6346static void bnxt_set_rx_mode(struct net_device *dev)
6347{
6348 struct bnxt *bp = netdev_priv(dev);
6349 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6350 u32 mask = vnic->rx_mask;
6351 bool mc_update = false;
6352 bool uc_update;
6353
6354 if (!netif_running(dev))
6355 return;
6356
6357 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
6358 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
6359 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST);
6360
Michael Chan17c71ac2016-07-01 18:46:27 -04006361 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006362 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6363
6364 uc_update = bnxt_uc_list_updated(bp);
6365
6366 if (dev->flags & IFF_ALLMULTI) {
6367 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
6368 vnic->mc_list_count = 0;
6369 } else {
6370 mc_update = bnxt_mc_list_updated(bp, &mask);
6371 }
6372
6373 if (mask != vnic->rx_mask || uc_update || mc_update) {
6374 vnic->rx_mask = mask;
6375
6376 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
6377 schedule_work(&bp->sp_task);
6378 }
6379}
6380
Michael Chanb664f002015-12-02 01:54:08 -05006381static int bnxt_cfg_rx_mode(struct bnxt *bp)
Michael Chanc0c050c2015-10-22 16:01:17 -04006382{
6383 struct net_device *dev = bp->dev;
6384 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
6385 struct netdev_hw_addr *ha;
6386 int i, off = 0, rc;
6387 bool uc_update;
6388
6389 netif_addr_lock_bh(dev);
6390 uc_update = bnxt_uc_list_updated(bp);
6391 netif_addr_unlock_bh(dev);
6392
6393 if (!uc_update)
6394 goto skip_uc;
6395
6396 mutex_lock(&bp->hwrm_cmd_lock);
6397 for (i = 1; i < vnic->uc_filter_count; i++) {
6398 struct hwrm_cfa_l2_filter_free_input req = {0};
6399
6400 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
6401 -1);
6402
6403 req.l2_filter_id = vnic->fw_l2_filter_id[i];
6404
6405 rc = _hwrm_send_message(bp, &req, sizeof(req),
6406 HWRM_CMD_TIMEOUT);
6407 }
6408 mutex_unlock(&bp->hwrm_cmd_lock);
6409
6410 vnic->uc_filter_count = 1;
6411
6412 netif_addr_lock_bh(dev);
6413 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
6414 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
6415 } else {
6416 netdev_for_each_uc_addr(ha, dev) {
6417 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
6418 off += ETH_ALEN;
6419 vnic->uc_filter_count++;
6420 }
6421 }
6422 netif_addr_unlock_bh(dev);
6423
6424 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
6425 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
6426 if (rc) {
6427 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
6428 rc);
6429 vnic->uc_filter_count = i;
Michael Chanb664f002015-12-02 01:54:08 -05006430 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006431 }
6432 }
6433
6434skip_uc:
6435 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
6436 if (rc)
6437 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
6438 rc);
Michael Chanb664f002015-12-02 01:54:08 -05006439
6440 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006441}
6442
Michael Chan8079e8f2016-12-29 12:13:37 -05006443/* If the chip and firmware supports RFS */
6444static bool bnxt_rfs_supported(struct bnxt *bp)
6445{
6446 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
6447 return true;
Michael Chanae10ae72016-12-29 12:13:38 -05006448 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6449 return true;
Michael Chan8079e8f2016-12-29 12:13:37 -05006450 return false;
6451}
6452
6453/* If runtime conditions support RFS */
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006454static bool bnxt_rfs_capable(struct bnxt *bp)
6455{
6456#ifdef CONFIG_RFS_ACCEL
Michael Chan8079e8f2016-12-29 12:13:37 -05006457 int vnics, max_vnics, max_rss_ctxs;
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006458
Michael Chan964fd482017-02-12 19:18:13 -05006459 if (!(bp->flags & BNXT_FLAG_MSIX_CAP))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006460 return false;
6461
6462 vnics = 1 + bp->rx_nr_rings;
Michael Chan8079e8f2016-12-29 12:13:37 -05006463 max_vnics = bnxt_get_max_func_vnics(bp);
6464 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
Michael Chanae10ae72016-12-29 12:13:38 -05006465
6466 /* RSS contexts not a limiting factor */
6467 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
6468 max_rss_ctxs = max_vnics;
Michael Chan8079e8f2016-12-29 12:13:37 -05006469 if (vnics > max_vnics || vnics > max_rss_ctxs) {
Vasundhara Volama2304902016-07-25 12:33:36 -04006470 netdev_warn(bp->dev,
6471 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
Michael Chan8079e8f2016-12-29 12:13:37 -05006472 min(max_rss_ctxs - 1, max_vnics - 1));
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006473 return false;
Vasundhara Volama2304902016-07-25 12:33:36 -04006474 }
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006475
6476 return true;
6477#else
6478 return false;
6479#endif
6480}
6481
Michael Chanc0c050c2015-10-22 16:01:17 -04006482static netdev_features_t bnxt_fix_features(struct net_device *dev,
6483 netdev_features_t features)
6484{
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006485 struct bnxt *bp = netdev_priv(dev);
6486
Vasundhara Volama2304902016-07-25 12:33:36 -04006487 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006488 features &= ~NETIF_F_NTUPLE;
Michael Chan5a9f6b22016-06-06 02:37:15 -04006489
6490 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
6491 * turned on or off together.
6492 */
6493 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
6494 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
6495 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
6496 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6497 NETIF_F_HW_VLAN_STAG_RX);
6498 else
6499 features |= NETIF_F_HW_VLAN_CTAG_RX |
6500 NETIF_F_HW_VLAN_STAG_RX;
6501 }
Michael Chancf6645f2016-06-13 02:25:28 -04006502#ifdef CONFIG_BNXT_SRIOV
6503 if (BNXT_VF(bp)) {
6504 if (bp->vf.vlan) {
6505 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
6506 NETIF_F_HW_VLAN_STAG_RX);
6507 }
6508 }
6509#endif
Michael Chanc0c050c2015-10-22 16:01:17 -04006510 return features;
6511}
6512
6513static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
6514{
6515 struct bnxt *bp = netdev_priv(dev);
6516 u32 flags = bp->flags;
6517 u32 changes;
6518 int rc = 0;
6519 bool re_init = false;
6520 bool update_tpa = false;
6521
6522 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04006523 if ((features & NETIF_F_GRO) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
Michael Chanc0c050c2015-10-22 16:01:17 -04006524 flags |= BNXT_FLAG_GRO;
6525 if (features & NETIF_F_LRO)
6526 flags |= BNXT_FLAG_LRO;
6527
Michael Chanbdbd1eb2016-12-29 12:13:43 -05006528 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
6529 flags &= ~BNXT_FLAG_TPA;
6530
Michael Chanc0c050c2015-10-22 16:01:17 -04006531 if (features & NETIF_F_HW_VLAN_CTAG_RX)
6532 flags |= BNXT_FLAG_STRIP_VLAN;
6533
6534 if (features & NETIF_F_NTUPLE)
6535 flags |= BNXT_FLAG_RFS;
6536
6537 changes = flags ^ bp->flags;
6538 if (changes & BNXT_FLAG_TPA) {
6539 update_tpa = true;
6540 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
6541 (flags & BNXT_FLAG_TPA) == 0)
6542 re_init = true;
6543 }
6544
6545 if (changes & ~BNXT_FLAG_TPA)
6546 re_init = true;
6547
6548 if (flags != bp->flags) {
6549 u32 old_flags = bp->flags;
6550
6551 bp->flags = flags;
6552
Michael Chan2bcfa6f2015-12-27 18:19:24 -05006553 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04006554 if (update_tpa)
6555 bnxt_set_ring_params(bp);
6556 return rc;
6557 }
6558
6559 if (re_init) {
6560 bnxt_close_nic(bp, false, false);
6561 if (update_tpa)
6562 bnxt_set_ring_params(bp);
6563
6564 return bnxt_open_nic(bp, false, false);
6565 }
6566 if (update_tpa) {
6567 rc = bnxt_set_tpa(bp,
6568 (flags & BNXT_FLAG_TPA) ?
6569 true : false);
6570 if (rc)
6571 bp->flags = old_flags;
6572 }
6573 }
6574 return rc;
6575}
6576
Michael Chan9f554592016-01-02 23:44:58 -05006577static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
6578{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006579 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006580 int i = bnapi->index;
6581
Michael Chan3b2b7d92016-01-02 23:45:00 -05006582 if (!txr)
6583 return;
6584
Michael Chan9f554592016-01-02 23:44:58 -05006585 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
6586 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
6587 txr->tx_cons);
6588}
6589
6590static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
6591{
Michael Chanb6ab4b02016-01-02 23:44:59 -05006592 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
Michael Chan9f554592016-01-02 23:44:58 -05006593 int i = bnapi->index;
6594
Michael Chan3b2b7d92016-01-02 23:45:00 -05006595 if (!rxr)
6596 return;
6597
Michael Chan9f554592016-01-02 23:44:58 -05006598 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
6599 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
6600 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
6601 rxr->rx_sw_agg_prod);
6602}
6603
6604static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
6605{
6606 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
6607 int i = bnapi->index;
6608
6609 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
6610 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
6611}
6612
Michael Chanc0c050c2015-10-22 16:01:17 -04006613static void bnxt_dbg_dump_states(struct bnxt *bp)
6614{
6615 int i;
6616 struct bnxt_napi *bnapi;
Michael Chanc0c050c2015-10-22 16:01:17 -04006617
6618 for (i = 0; i < bp->cp_nr_rings; i++) {
6619 bnapi = bp->bnapi[i];
Michael Chanc0c050c2015-10-22 16:01:17 -04006620 if (netif_msg_drv(bp)) {
Michael Chan9f554592016-01-02 23:44:58 -05006621 bnxt_dump_tx_sw_state(bnapi);
6622 bnxt_dump_rx_sw_state(bnapi);
6623 bnxt_dump_cp_sw_state(bnapi);
Michael Chanc0c050c2015-10-22 16:01:17 -04006624 }
6625 }
6626}
6627
Michael Chan6988bd92016-06-13 02:25:29 -04006628static void bnxt_reset_task(struct bnxt *bp, bool silent)
Michael Chanc0c050c2015-10-22 16:01:17 -04006629{
Michael Chan6988bd92016-06-13 02:25:29 -04006630 if (!silent)
6631 bnxt_dbg_dump_states(bp);
Michael Chan028de142015-12-09 19:35:44 -05006632 if (netif_running(bp->dev)) {
Michael Chanb386cd32017-03-08 18:44:33 -05006633 int rc;
6634
6635 if (!silent)
6636 bnxt_ulp_stop(bp);
Michael Chan028de142015-12-09 19:35:44 -05006637 bnxt_close_nic(bp, false, false);
Michael Chanb386cd32017-03-08 18:44:33 -05006638 rc = bnxt_open_nic(bp, false, false);
6639 if (!silent && !rc)
6640 bnxt_ulp_start(bp);
Michael Chan028de142015-12-09 19:35:44 -05006641 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006642}
6643
6644static void bnxt_tx_timeout(struct net_device *dev)
6645{
6646 struct bnxt *bp = netdev_priv(dev);
6647
6648 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
6649 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
6650 schedule_work(&bp->sp_task);
6651}
6652
6653#ifdef CONFIG_NET_POLL_CONTROLLER
6654static void bnxt_poll_controller(struct net_device *dev)
6655{
6656 struct bnxt *bp = netdev_priv(dev);
6657 int i;
6658
6659 for (i = 0; i < bp->cp_nr_rings; i++) {
6660 struct bnxt_irq *irq = &bp->irq_tbl[i];
6661
6662 disable_irq(irq->vector);
6663 irq->handler(irq->vector, bp->bnapi[i]);
6664 enable_irq(irq->vector);
6665 }
6666}
6667#endif
6668
6669static void bnxt_timer(unsigned long data)
6670{
6671 struct bnxt *bp = (struct bnxt *)data;
6672 struct net_device *dev = bp->dev;
6673
6674 if (!netif_running(dev))
6675 return;
6676
6677 if (atomic_read(&bp->intr_sem) != 0)
6678 goto bnxt_restart_timer;
6679
Michael Chan3bdf56c2016-03-07 15:38:45 -05006680 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS)) {
6681 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
6682 schedule_work(&bp->sp_task);
6683 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006684bnxt_restart_timer:
6685 mod_timer(&bp->timer, jiffies + bp->current_interval);
6686}
6687
Michael Chana551ee92017-01-25 02:55:07 -05006688static void bnxt_rtnl_lock_sp(struct bnxt *bp)
Michael Chan6988bd92016-06-13 02:25:29 -04006689{
Michael Chana551ee92017-01-25 02:55:07 -05006690 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
6691 * set. If the device is being closed, bnxt_close() may be holding
Michael Chan6988bd92016-06-13 02:25:29 -04006692 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
6693 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
6694 */
6695 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6696 rtnl_lock();
Michael Chana551ee92017-01-25 02:55:07 -05006697}
6698
6699static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
6700{
Michael Chan6988bd92016-06-13 02:25:29 -04006701 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6702 rtnl_unlock();
6703}
6704
Michael Chana551ee92017-01-25 02:55:07 -05006705/* Only called from bnxt_sp_task() */
6706static void bnxt_reset(struct bnxt *bp, bool silent)
6707{
6708 bnxt_rtnl_lock_sp(bp);
6709 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6710 bnxt_reset_task(bp, silent);
6711 bnxt_rtnl_unlock_sp(bp);
6712}
6713
Michael Chanc0c050c2015-10-22 16:01:17 -04006714static void bnxt_cfg_ntp_filters(struct bnxt *);
6715
6716static void bnxt_sp_task(struct work_struct *work)
6717{
6718 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04006719
Michael Chan4cebdce2015-12-09 19:35:43 -05006720 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6721 smp_mb__after_atomic();
6722 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
6723 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006724 return;
Michael Chan4cebdce2015-12-09 19:35:43 -05006725 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006726
6727 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
6728 bnxt_cfg_rx_mode(bp);
6729
6730 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
6731 bnxt_cfg_ntp_filters(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04006732 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
6733 bnxt_hwrm_exec_fwd_req(bp);
6734 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6735 bnxt_hwrm_tunnel_dst_port_alloc(
6736 bp, bp->vxlan_port,
6737 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6738 }
6739 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6740 bnxt_hwrm_tunnel_dst_port_free(
6741 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
6742 }
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07006743 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
6744 bnxt_hwrm_tunnel_dst_port_alloc(
6745 bp, bp->nge_port,
6746 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6747 }
6748 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
6749 bnxt_hwrm_tunnel_dst_port_free(
6750 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
6751 }
Michael Chan3bdf56c2016-03-07 15:38:45 -05006752 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event))
6753 bnxt_hwrm_port_qstats(bp);
6754
Michael Chana551ee92017-01-25 02:55:07 -05006755 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
6756 * must be the last functions to be called before exiting.
6757 */
Michael Chan0eaa24b2017-01-25 02:55:08 -05006758 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
6759 int rc = 0;
6760
6761 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
6762 &bp->sp_event))
6763 bnxt_hwrm_phy_qcaps(bp);
6764
6765 bnxt_rtnl_lock_sp(bp);
6766 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6767 rc = bnxt_update_link(bp, true);
6768 bnxt_rtnl_unlock_sp(bp);
6769 if (rc)
6770 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
6771 rc);
6772 }
Michael Chan90c694b2017-01-25 02:55:09 -05006773 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
6774 bnxt_rtnl_lock_sp(bp);
6775 if (test_bit(BNXT_STATE_OPEN, &bp->state))
6776 bnxt_get_port_module_status(bp);
6777 bnxt_rtnl_unlock_sp(bp);
6778 }
Michael Chanc0c050c2015-10-22 16:01:17 -04006779 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
6780 bnxt_reset(bp, false);
6781
6782 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
6783 bnxt_reset(bp, true);
6784
Michael Chanc0c050c2015-10-22 16:01:17 -04006785 smp_mb__before_atomic();
6786 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
6787}
6788
Michael Chand1e79252017-02-06 16:55:38 -05006789/* Under rtnl_lock */
Michael Chan5f449242017-02-06 16:55:40 -05006790int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs, int tx_xdp)
Michael Chand1e79252017-02-06 16:55:38 -05006791{
6792 int max_rx, max_tx, tx_sets = 1;
6793 int tx_rings_needed;
6794 bool sh = true;
6795 int rc;
6796
6797 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
6798 sh = false;
6799
6800 if (tcs)
6801 tx_sets = tcs;
6802
6803 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
6804 if (rc)
6805 return rc;
6806
6807 if (max_rx < rx)
6808 return -ENOMEM;
6809
Michael Chan5f449242017-02-06 16:55:40 -05006810 tx_rings_needed = tx * tx_sets + tx_xdp;
Michael Chand1e79252017-02-06 16:55:38 -05006811 if (max_tx < tx_rings_needed)
6812 return -ENOMEM;
6813
6814 if (bnxt_hwrm_reserve_tx_rings(bp, &tx_rings_needed) ||
Michael Chan5f449242017-02-06 16:55:40 -05006815 tx_rings_needed < (tx * tx_sets + tx_xdp))
Michael Chand1e79252017-02-06 16:55:38 -05006816 return -ENOMEM;
6817 return 0;
6818}
6819
Sathya Perla17086392017-02-20 19:25:18 -05006820static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
6821{
6822 if (bp->bar2) {
6823 pci_iounmap(pdev, bp->bar2);
6824 bp->bar2 = NULL;
6825 }
6826
6827 if (bp->bar1) {
6828 pci_iounmap(pdev, bp->bar1);
6829 bp->bar1 = NULL;
6830 }
6831
6832 if (bp->bar0) {
6833 pci_iounmap(pdev, bp->bar0);
6834 bp->bar0 = NULL;
6835 }
6836}
6837
6838static void bnxt_cleanup_pci(struct bnxt *bp)
6839{
6840 bnxt_unmap_bars(bp, bp->pdev);
6841 pci_release_regions(bp->pdev);
6842 pci_disable_device(bp->pdev);
6843}
6844
Michael Chanc0c050c2015-10-22 16:01:17 -04006845static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
6846{
6847 int rc;
6848 struct bnxt *bp = netdev_priv(dev);
6849
6850 SET_NETDEV_DEV(dev, &pdev->dev);
6851
6852 /* enable device (incl. PCI PM wakeup), and bus-mastering */
6853 rc = pci_enable_device(pdev);
6854 if (rc) {
6855 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
6856 goto init_err;
6857 }
6858
6859 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
6860 dev_err(&pdev->dev,
6861 "Cannot find PCI device base address, aborting\n");
6862 rc = -ENODEV;
6863 goto init_err_disable;
6864 }
6865
6866 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6867 if (rc) {
6868 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
6869 goto init_err_disable;
6870 }
6871
6872 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
6873 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
6874 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
6875 goto init_err_disable;
6876 }
6877
6878 pci_set_master(pdev);
6879
6880 bp->dev = dev;
6881 bp->pdev = pdev;
6882
6883 bp->bar0 = pci_ioremap_bar(pdev, 0);
6884 if (!bp->bar0) {
6885 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
6886 rc = -ENOMEM;
6887 goto init_err_release;
6888 }
6889
6890 bp->bar1 = pci_ioremap_bar(pdev, 2);
6891 if (!bp->bar1) {
6892 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
6893 rc = -ENOMEM;
6894 goto init_err_release;
6895 }
6896
6897 bp->bar2 = pci_ioremap_bar(pdev, 4);
6898 if (!bp->bar2) {
6899 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
6900 rc = -ENOMEM;
6901 goto init_err_release;
6902 }
6903
Satish Baddipadige6316ea62016-03-07 15:38:48 -05006904 pci_enable_pcie_error_reporting(pdev);
6905
Michael Chanc0c050c2015-10-22 16:01:17 -04006906 INIT_WORK(&bp->sp_task, bnxt_sp_task);
6907
6908 spin_lock_init(&bp->ntp_fltr_lock);
6909
6910 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
6911 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
6912
Michael Chandfb5b892016-02-26 04:00:01 -05006913 /* tick values in micro seconds */
Michael Chandfc9c942016-02-26 04:00:03 -05006914 bp->rx_coal_ticks = 12;
6915 bp->rx_coal_bufs = 30;
Michael Chandfb5b892016-02-26 04:00:01 -05006916 bp->rx_coal_ticks_irq = 1;
6917 bp->rx_coal_bufs_irq = 2;
Michael Chanc0c050c2015-10-22 16:01:17 -04006918
Michael Chandfc9c942016-02-26 04:00:03 -05006919 bp->tx_coal_ticks = 25;
6920 bp->tx_coal_bufs = 30;
6921 bp->tx_coal_ticks_irq = 2;
6922 bp->tx_coal_bufs_irq = 2;
6923
Michael Chan51f30782016-07-01 18:46:29 -04006924 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
6925
Michael Chanc0c050c2015-10-22 16:01:17 -04006926 init_timer(&bp->timer);
6927 bp->timer.data = (unsigned long)bp;
6928 bp->timer.function = bnxt_timer;
6929 bp->current_interval = BNXT_TIMER_INTERVAL;
6930
Michael Chancaefe522015-12-09 19:35:42 -05006931 clear_bit(BNXT_STATE_OPEN, &bp->state);
Michael Chanc0c050c2015-10-22 16:01:17 -04006932 return 0;
6933
6934init_err_release:
Sathya Perla17086392017-02-20 19:25:18 -05006935 bnxt_unmap_bars(bp, pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04006936 pci_release_regions(pdev);
6937
6938init_err_disable:
6939 pci_disable_device(pdev);
6940
6941init_err:
6942 return rc;
6943}
6944
6945/* rtnl_lock held */
6946static int bnxt_change_mac_addr(struct net_device *dev, void *p)
6947{
6948 struct sockaddr *addr = p;
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006949 struct bnxt *bp = netdev_priv(dev);
6950 int rc = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006951
6952 if (!is_valid_ether_addr(addr->sa_data))
6953 return -EADDRNOTAVAIL;
6954
Michael Chan84c33dd2016-04-11 04:11:13 -04006955 rc = bnxt_approve_mac(bp, addr->sa_data);
6956 if (rc)
6957 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006958
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006959 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
6960 return 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04006961
Jeffrey Huang1fc2cfd2015-12-02 01:54:06 -05006962 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
6963 if (netif_running(dev)) {
6964 bnxt_close_nic(bp, false, false);
6965 rc = bnxt_open_nic(bp, false, false);
6966 }
6967
6968 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04006969}
6970
6971/* rtnl_lock held */
6972static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
6973{
6974 struct bnxt *bp = netdev_priv(dev);
6975
Michael Chanc0c050c2015-10-22 16:01:17 -04006976 if (netif_running(dev))
6977 bnxt_close_nic(bp, false, false);
6978
6979 dev->mtu = new_mtu;
6980 bnxt_set_ring_params(bp);
6981
6982 if (netif_running(dev))
6983 return bnxt_open_nic(bp, false, false);
6984
6985 return 0;
6986}
6987
Michael Chanc5e3deb2016-12-02 21:17:15 -05006988int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
Michael Chanc0c050c2015-10-22 16:01:17 -04006989{
6990 struct bnxt *bp = netdev_priv(dev);
Michael Chan3ffb6a32016-11-11 00:11:42 -05006991 bool sh = false;
Michael Chand1e79252017-02-06 16:55:38 -05006992 int rc;
John Fastabend16e5cc62016-02-16 21:16:43 -08006993
Michael Chanc0c050c2015-10-22 16:01:17 -04006994 if (tc > bp->max_tc) {
Michael Chanb451c8b2017-02-12 19:18:17 -05006995 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
Michael Chanc0c050c2015-10-22 16:01:17 -04006996 tc, bp->max_tc);
6997 return -EINVAL;
6998 }
6999
7000 if (netdev_get_num_tc(dev) == tc)
7001 return 0;
7002
Michael Chan3ffb6a32016-11-11 00:11:42 -05007003 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
7004 sh = true;
7005
Michael Chan5f449242017-02-06 16:55:40 -05007006 rc = bnxt_reserve_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
7007 tc, bp->tx_nr_rings_xdp);
Michael Chand1e79252017-02-06 16:55:38 -05007008 if (rc)
7009 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007010
7011 /* Needs to close the device and do hw resource re-allocations */
7012 if (netif_running(bp->dev))
7013 bnxt_close_nic(bp, true, false);
7014
7015 if (tc) {
7016 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
7017 netdev_set_num_tc(dev, tc);
7018 } else {
7019 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7020 netdev_reset_tc(dev);
7021 }
Michael Chan3ffb6a32016-11-11 00:11:42 -05007022 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7023 bp->tx_nr_rings + bp->rx_nr_rings;
Michael Chanc0c050c2015-10-22 16:01:17 -04007024 bp->num_stat_ctxs = bp->cp_nr_rings;
7025
7026 if (netif_running(bp->dev))
7027 return bnxt_open_nic(bp, true, false);
7028
7029 return 0;
7030}
7031
Michael Chanc5e3deb2016-12-02 21:17:15 -05007032static int bnxt_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
7033 struct tc_to_netdev *ntc)
7034{
7035 if (ntc->type != TC_SETUP_MQPRIO)
7036 return -EINVAL;
7037
Amritha Nambiar56f36ac2017-03-15 10:39:25 -07007038 ntc->mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
7039
7040 return bnxt_setup_mq_tc(dev, ntc->mqprio->num_tc);
Michael Chanc5e3deb2016-12-02 21:17:15 -05007041}
7042
Michael Chanc0c050c2015-10-22 16:01:17 -04007043#ifdef CONFIG_RFS_ACCEL
7044static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
7045 struct bnxt_ntuple_filter *f2)
7046{
7047 struct flow_keys *keys1 = &f1->fkeys;
7048 struct flow_keys *keys2 = &f2->fkeys;
7049
7050 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
7051 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
7052 keys1->ports.ports == keys2->ports.ports &&
7053 keys1->basic.ip_proto == keys2->basic.ip_proto &&
7054 keys1->basic.n_proto == keys2->basic.n_proto &&
Michael Chan61aad722017-02-12 19:18:14 -05007055 keys1->control.flags == keys2->control.flags &&
Michael Chana54c4d72016-07-25 12:33:35 -04007056 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
7057 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
Michael Chanc0c050c2015-10-22 16:01:17 -04007058 return true;
7059
7060 return false;
7061}
7062
7063static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
7064 u16 rxq_index, u32 flow_id)
7065{
7066 struct bnxt *bp = netdev_priv(dev);
7067 struct bnxt_ntuple_filter *fltr, *new_fltr;
7068 struct flow_keys *fkeys;
7069 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
Michael Chana54c4d72016-07-25 12:33:35 -04007070 int rc = 0, idx, bit_id, l2_idx = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007071 struct hlist_head *head;
7072
Michael Chana54c4d72016-07-25 12:33:35 -04007073 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
7074 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7075 int off = 0, j;
7076
7077 netif_addr_lock_bh(dev);
7078 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
7079 if (ether_addr_equal(eth->h_dest,
7080 vnic->uc_list + off)) {
7081 l2_idx = j + 1;
7082 break;
7083 }
7084 }
7085 netif_addr_unlock_bh(dev);
7086 if (!l2_idx)
7087 return -EINVAL;
7088 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007089 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
7090 if (!new_fltr)
7091 return -ENOMEM;
7092
7093 fkeys = &new_fltr->fkeys;
7094 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
7095 rc = -EPROTONOSUPPORT;
7096 goto err_free;
7097 }
7098
Michael Chandda0e742016-12-29 12:13:40 -05007099 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
7100 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
Michael Chanc0c050c2015-10-22 16:01:17 -04007101 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
7102 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
7103 rc = -EPROTONOSUPPORT;
7104 goto err_free;
7105 }
Michael Chandda0e742016-12-29 12:13:40 -05007106 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
7107 bp->hwrm_spec_code < 0x10601) {
7108 rc = -EPROTONOSUPPORT;
7109 goto err_free;
7110 }
Michael Chan61aad722017-02-12 19:18:14 -05007111 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
7112 bp->hwrm_spec_code < 0x10601) {
7113 rc = -EPROTONOSUPPORT;
7114 goto err_free;
7115 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007116
Michael Chana54c4d72016-07-25 12:33:35 -04007117 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
Michael Chanc0c050c2015-10-22 16:01:17 -04007118 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
7119
7120 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
7121 head = &bp->ntp_fltr_hash_tbl[idx];
7122 rcu_read_lock();
7123 hlist_for_each_entry_rcu(fltr, head, hash) {
7124 if (bnxt_fltr_match(fltr, new_fltr)) {
7125 rcu_read_unlock();
7126 rc = 0;
7127 goto err_free;
7128 }
7129 }
7130 rcu_read_unlock();
7131
7132 spin_lock_bh(&bp->ntp_fltr_lock);
Michael Chan84e86b92015-11-05 16:25:50 -05007133 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
7134 BNXT_NTP_FLTR_MAX_FLTR, 0);
7135 if (bit_id < 0) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007136 spin_unlock_bh(&bp->ntp_fltr_lock);
7137 rc = -ENOMEM;
7138 goto err_free;
7139 }
7140
Michael Chan84e86b92015-11-05 16:25:50 -05007141 new_fltr->sw_id = (u16)bit_id;
Michael Chanc0c050c2015-10-22 16:01:17 -04007142 new_fltr->flow_id = flow_id;
Michael Chana54c4d72016-07-25 12:33:35 -04007143 new_fltr->l2_fltr_idx = l2_idx;
Michael Chanc0c050c2015-10-22 16:01:17 -04007144 new_fltr->rxq = rxq_index;
7145 hlist_add_head_rcu(&new_fltr->hash, head);
7146 bp->ntp_fltr_count++;
7147 spin_unlock_bh(&bp->ntp_fltr_lock);
7148
7149 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
7150 schedule_work(&bp->sp_task);
7151
7152 return new_fltr->sw_id;
7153
7154err_free:
7155 kfree(new_fltr);
7156 return rc;
7157}
7158
7159static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7160{
7161 int i;
7162
7163 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
7164 struct hlist_head *head;
7165 struct hlist_node *tmp;
7166 struct bnxt_ntuple_filter *fltr;
7167 int rc;
7168
7169 head = &bp->ntp_fltr_hash_tbl[i];
7170 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
7171 bool del = false;
7172
7173 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
7174 if (rps_may_expire_flow(bp->dev, fltr->rxq,
7175 fltr->flow_id,
7176 fltr->sw_id)) {
7177 bnxt_hwrm_cfa_ntuple_filter_free(bp,
7178 fltr);
7179 del = true;
7180 }
7181 } else {
7182 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
7183 fltr);
7184 if (rc)
7185 del = true;
7186 else
7187 set_bit(BNXT_FLTR_VALID, &fltr->state);
7188 }
7189
7190 if (del) {
7191 spin_lock_bh(&bp->ntp_fltr_lock);
7192 hlist_del_rcu(&fltr->hash);
7193 bp->ntp_fltr_count--;
7194 spin_unlock_bh(&bp->ntp_fltr_lock);
7195 synchronize_rcu();
7196 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
7197 kfree(fltr);
7198 }
7199 }
7200 }
Jeffrey Huang19241362016-02-26 04:00:00 -05007201 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
7202 netdev_info(bp->dev, "Receive PF driver unload event!");
Michael Chanc0c050c2015-10-22 16:01:17 -04007203}
7204
7205#else
7206
7207static void bnxt_cfg_ntp_filters(struct bnxt *bp)
7208{
7209}
7210
7211#endif /* CONFIG_RFS_ACCEL */
7212
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007213static void bnxt_udp_tunnel_add(struct net_device *dev,
7214 struct udp_tunnel_info *ti)
Michael Chanc0c050c2015-10-22 16:01:17 -04007215{
7216 struct bnxt *bp = netdev_priv(dev);
7217
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007218 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7219 return;
7220
Michael Chanc0c050c2015-10-22 16:01:17 -04007221 if (!netif_running(dev))
7222 return;
7223
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007224 switch (ti->type) {
7225 case UDP_TUNNEL_TYPE_VXLAN:
7226 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
7227 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007228
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007229 bp->vxlan_port_cnt++;
7230 if (bp->vxlan_port_cnt == 1) {
7231 bp->vxlan_port = ti->port;
7232 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
Michael Chanc0c050c2015-10-22 16:01:17 -04007233 schedule_work(&bp->sp_task);
7234 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007235 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007236 case UDP_TUNNEL_TYPE_GENEVE:
7237 if (bp->nge_port_cnt && bp->nge_port != ti->port)
7238 return;
7239
7240 bp->nge_port_cnt++;
7241 if (bp->nge_port_cnt == 1) {
7242 bp->nge_port = ti->port;
7243 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
7244 }
7245 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007246 default:
7247 return;
Michael Chanc0c050c2015-10-22 16:01:17 -04007248 }
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007249
7250 schedule_work(&bp->sp_task);
7251}
7252
7253static void bnxt_udp_tunnel_del(struct net_device *dev,
7254 struct udp_tunnel_info *ti)
7255{
7256 struct bnxt *bp = netdev_priv(dev);
7257
7258 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
7259 return;
7260
7261 if (!netif_running(dev))
7262 return;
7263
7264 switch (ti->type) {
7265 case UDP_TUNNEL_TYPE_VXLAN:
7266 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
7267 return;
7268 bp->vxlan_port_cnt--;
7269
7270 if (bp->vxlan_port_cnt != 0)
7271 return;
7272
7273 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
7274 break;
Alexander Duyck7cdd5fc2016-06-16 12:21:36 -07007275 case UDP_TUNNEL_TYPE_GENEVE:
7276 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
7277 return;
7278 bp->nge_port_cnt--;
7279
7280 if (bp->nge_port_cnt != 0)
7281 return;
7282
7283 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
7284 break;
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007285 default:
7286 return;
7287 }
7288
7289 schedule_work(&bp->sp_task);
Michael Chanc0c050c2015-10-22 16:01:17 -04007290}
7291
7292static const struct net_device_ops bnxt_netdev_ops = {
7293 .ndo_open = bnxt_open,
7294 .ndo_start_xmit = bnxt_start_xmit,
7295 .ndo_stop = bnxt_close,
7296 .ndo_get_stats64 = bnxt_get_stats64,
7297 .ndo_set_rx_mode = bnxt_set_rx_mode,
7298 .ndo_do_ioctl = bnxt_ioctl,
7299 .ndo_validate_addr = eth_validate_addr,
7300 .ndo_set_mac_address = bnxt_change_mac_addr,
7301 .ndo_change_mtu = bnxt_change_mtu,
7302 .ndo_fix_features = bnxt_fix_features,
7303 .ndo_set_features = bnxt_set_features,
7304 .ndo_tx_timeout = bnxt_tx_timeout,
7305#ifdef CONFIG_BNXT_SRIOV
7306 .ndo_get_vf_config = bnxt_get_vf_config,
7307 .ndo_set_vf_mac = bnxt_set_vf_mac,
7308 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
7309 .ndo_set_vf_rate = bnxt_set_vf_bw,
7310 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
7311 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
7312#endif
7313#ifdef CONFIG_NET_POLL_CONTROLLER
7314 .ndo_poll_controller = bnxt_poll_controller,
7315#endif
7316 .ndo_setup_tc = bnxt_setup_tc,
7317#ifdef CONFIG_RFS_ACCEL
7318 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
7319#endif
Alexander Duyckad51b8e2016-06-16 12:21:19 -07007320 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
7321 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
Michael Chanc6d30e82017-02-06 16:55:42 -05007322 .ndo_xdp = bnxt_xdp,
Michael Chanc0c050c2015-10-22 16:01:17 -04007323};
7324
7325static void bnxt_remove_one(struct pci_dev *pdev)
7326{
7327 struct net_device *dev = pci_get_drvdata(pdev);
7328 struct bnxt *bp = netdev_priv(dev);
7329
7330 if (BNXT_PF(bp))
7331 bnxt_sriov_disable(bp);
7332
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007333 pci_disable_pcie_error_reporting(pdev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007334 unregister_netdev(dev);
7335 cancel_work_sync(&bp->sp_task);
7336 bp->sp_event = 0;
7337
Michael Chan78095922016-12-07 00:26:16 -05007338 bnxt_clear_int_mode(bp);
Jeffrey Huangbe58a0d2015-12-27 18:19:18 -05007339 bnxt_hwrm_func_drv_unrgtr(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007340 bnxt_free_hwrm_resources(bp);
Michael Chaneb513652017-04-04 18:14:12 -04007341 bnxt_ethtool_free(bp);
Michael Chan7df4ae92016-12-02 21:17:17 -05007342 bnxt_dcb_free(bp);
Michael Chana588e452016-12-07 00:26:21 -05007343 kfree(bp->edev);
7344 bp->edev = NULL;
Michael Chanc6d30e82017-02-06 16:55:42 -05007345 if (bp->xdp_prog)
7346 bpf_prog_put(bp->xdp_prog);
Sathya Perla17086392017-02-20 19:25:18 -05007347 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007348 free_netdev(dev);
Michael Chanc0c050c2015-10-22 16:01:17 -04007349}
7350
7351static int bnxt_probe_phy(struct bnxt *bp)
7352{
7353 int rc = 0;
7354 struct bnxt_link_info *link_info = &bp->link_info;
Michael Chanc0c050c2015-10-22 16:01:17 -04007355
Michael Chan170ce012016-04-05 14:08:57 -04007356 rc = bnxt_hwrm_phy_qcaps(bp);
7357 if (rc) {
7358 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
7359 rc);
7360 return rc;
7361 }
7362
Michael Chanc0c050c2015-10-22 16:01:17 -04007363 rc = bnxt_update_link(bp, false);
7364 if (rc) {
7365 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
7366 rc);
7367 return rc;
7368 }
7369
Michael Chan93ed8112016-06-13 02:25:37 -04007370 /* Older firmware does not have supported_auto_speeds, so assume
7371 * that all supported speeds can be autonegotiated.
7372 */
7373 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
7374 link_info->support_auto_speeds = link_info->support_speeds;
7375
Michael Chanc0c050c2015-10-22 16:01:17 -04007376 /*initialize the ethool setting copy with NVM settings */
Michael Chan0d8abf02016-02-10 17:33:47 -05007377 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
Michael Chanc9ee9512016-04-05 14:08:56 -04007378 link_info->autoneg = BNXT_AUTONEG_SPEED;
7379 if (bp->hwrm_spec_code >= 0x10201) {
7380 if (link_info->auto_pause_setting &
7381 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
7382 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7383 } else {
7384 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
7385 }
Michael Chan0d8abf02016-02-10 17:33:47 -05007386 link_info->advertising = link_info->auto_link_speeds;
Michael Chan0d8abf02016-02-10 17:33:47 -05007387 } else {
7388 link_info->req_link_speed = link_info->force_link_speed;
7389 link_info->req_duplex = link_info->duplex_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007390 }
Michael Chanc9ee9512016-04-05 14:08:56 -04007391 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
7392 link_info->req_flow_ctrl =
7393 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
7394 else
7395 link_info->req_flow_ctrl = link_info->force_pause_setting;
Michael Chanc0c050c2015-10-22 16:01:17 -04007396 return rc;
7397}
7398
7399static int bnxt_get_max_irq(struct pci_dev *pdev)
7400{
7401 u16 ctrl;
7402
7403 if (!pdev->msix_cap)
7404 return 1;
7405
7406 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
7407 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
7408}
7409
Michael Chan6e6c5a52016-01-02 23:45:02 -05007410static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7411 int *max_cp)
Michael Chanc0c050c2015-10-22 16:01:17 -04007412{
Michael Chan6e6c5a52016-01-02 23:45:02 -05007413 int max_ring_grps = 0;
Michael Chanc0c050c2015-10-22 16:01:17 -04007414
Michael Chan379a80a2015-10-23 15:06:19 -04007415#ifdef CONFIG_BNXT_SRIOV
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007416 if (!BNXT_PF(bp)) {
Michael Chanc0c050c2015-10-22 16:01:17 -04007417 *max_tx = bp->vf.max_tx_rings;
7418 *max_rx = bp->vf.max_rx_rings;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007419 *max_cp = min_t(int, bp->vf.max_irqs, bp->vf.max_cp_rings);
7420 *max_cp = min_t(int, *max_cp, bp->vf.max_stat_ctxs);
Michael Chanb72d4a62015-12-27 18:19:27 -05007421 max_ring_grps = bp->vf.max_hw_ring_grps;
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007422 } else
Michael Chan379a80a2015-10-23 15:06:19 -04007423#endif
Arnd Bergmann415b6f12016-01-12 16:05:08 +01007424 {
7425 *max_tx = bp->pf.max_tx_rings;
7426 *max_rx = bp->pf.max_rx_rings;
7427 *max_cp = min_t(int, bp->pf.max_irqs, bp->pf.max_cp_rings);
7428 *max_cp = min_t(int, *max_cp, bp->pf.max_stat_ctxs);
7429 max_ring_grps = bp->pf.max_hw_ring_grps;
Michael Chanc0c050c2015-10-22 16:01:17 -04007430 }
Prashant Sreedharan76595192016-07-18 07:15:22 -04007431 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
7432 *max_cp -= 1;
7433 *max_rx -= 2;
7434 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007435 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7436 *max_rx >>= 1;
Michael Chanb72d4a62015-12-27 18:19:27 -05007437 *max_rx = min_t(int, *max_rx, max_ring_grps);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007438}
7439
7440int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
7441{
7442 int rx, tx, cp;
7443
7444 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
7445 if (!rx || !tx || !cp)
7446 return -ENOMEM;
7447
7448 *max_rx = rx;
7449 *max_tx = tx;
7450 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
7451}
7452
Michael Chane4060d32016-12-07 00:26:19 -05007453static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
7454 bool shared)
7455{
7456 int rc;
7457
7458 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007459 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
7460 /* Not enough rings, try disabling agg rings. */
7461 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
7462 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
7463 if (rc)
7464 return rc;
7465 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
7466 bp->dev->hw_features &= ~NETIF_F_LRO;
7467 bp->dev->features &= ~NETIF_F_LRO;
7468 bnxt_set_ring_params(bp);
7469 }
Michael Chane4060d32016-12-07 00:26:19 -05007470
7471 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
7472 int max_cp, max_stat, max_irq;
7473
7474 /* Reserve minimum resources for RoCE */
7475 max_cp = bnxt_get_max_func_cp_rings(bp);
7476 max_stat = bnxt_get_max_func_stat_ctxs(bp);
7477 max_irq = bnxt_get_max_func_irqs(bp);
7478 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
7479 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
7480 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
7481 return 0;
7482
7483 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
7484 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
7485 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
7486 max_cp = min_t(int, max_cp, max_irq);
7487 max_cp = min_t(int, max_cp, max_stat);
7488 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
7489 if (rc)
7490 rc = 0;
7491 }
7492 return rc;
7493}
7494
Michael Chan6e6c5a52016-01-02 23:45:02 -05007495static int bnxt_set_dflt_rings(struct bnxt *bp)
7496{
7497 int dflt_rings, max_rx_rings, max_tx_rings, rc;
7498 bool sh = true;
7499
7500 if (sh)
7501 bp->flags |= BNXT_FLAG_SHARED_RINGS;
7502 dflt_rings = netif_get_num_default_rss_queues();
Michael Chane4060d32016-12-07 00:26:19 -05007503 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
Michael Chan6e6c5a52016-01-02 23:45:02 -05007504 if (rc)
7505 return rc;
7506 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
7507 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
Michael Chan391be5c2016-12-29 12:13:41 -05007508
7509 rc = bnxt_hwrm_reserve_tx_rings(bp, &bp->tx_nr_rings_per_tc);
7510 if (rc)
7511 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
7512
Michael Chan6e6c5a52016-01-02 23:45:02 -05007513 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
7514 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
7515 bp->tx_nr_rings + bp->rx_nr_rings;
7516 bp->num_stat_ctxs = bp->cp_nr_rings;
Prashant Sreedharan76595192016-07-18 07:15:22 -04007517 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
7518 bp->rx_nr_rings++;
7519 bp->cp_nr_rings++;
7520 }
Michael Chan6e6c5a52016-01-02 23:45:02 -05007521 return rc;
Michael Chanc0c050c2015-10-22 16:01:17 -04007522}
7523
Michael Chan7b08f662016-12-07 00:26:18 -05007524void bnxt_restore_pf_fw_resources(struct bnxt *bp)
7525{
7526 ASSERT_RTNL();
7527 bnxt_hwrm_func_qcaps(bp);
Michael Chana588e452016-12-07 00:26:21 -05007528 bnxt_subtract_ulp_resources(bp, BNXT_ROCE_ULP);
Michael Chan7b08f662016-12-07 00:26:18 -05007529}
7530
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007531static void bnxt_parse_log_pcie_link(struct bnxt *bp)
7532{
7533 enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
7534 enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
7535
7536 if (pcie_get_minimum_link(bp->pdev, &speed, &width) ||
7537 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN)
7538 netdev_info(bp->dev, "Failed to determine PCIe Link Info\n");
7539 else
7540 netdev_info(bp->dev, "PCIe: Speed %s Width x%d\n",
7541 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
7542 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
7543 speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
7544 "Unknown", width);
7545}
7546
Michael Chanc0c050c2015-10-22 16:01:17 -04007547static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7548{
7549 static int version_printed;
7550 struct net_device *dev;
7551 struct bnxt *bp;
Michael Chan6e6c5a52016-01-02 23:45:02 -05007552 int rc, max_irqs;
Michael Chanc0c050c2015-10-22 16:01:17 -04007553
Ray Jui4e003382017-02-20 19:25:16 -05007554 if (pci_is_bridge(pdev))
Prashant Sreedharanfa853dd2016-07-18 07:15:25 -04007555 return -ENODEV;
7556
Michael Chanc0c050c2015-10-22 16:01:17 -04007557 if (version_printed++ == 0)
7558 pr_info("%s", version);
7559
7560 max_irqs = bnxt_get_max_irq(pdev);
7561 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
7562 if (!dev)
7563 return -ENOMEM;
7564
7565 bp = netdev_priv(dev);
7566
7567 if (bnxt_vf_pciid(ent->driver_data))
7568 bp->flags |= BNXT_FLAG_VF;
7569
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007570 if (pdev->msix_cap)
Michael Chanc0c050c2015-10-22 16:01:17 -04007571 bp->flags |= BNXT_FLAG_MSIX_CAP;
Michael Chanc0c050c2015-10-22 16:01:17 -04007572
7573 rc = bnxt_init_board(pdev, dev);
7574 if (rc < 0)
7575 goto init_err_free;
7576
7577 dev->netdev_ops = &bnxt_netdev_ops;
7578 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
7579 dev->ethtool_ops = &bnxt_ethtool_ops;
Michael Chanc0c050c2015-10-22 16:01:17 -04007580 pci_set_drvdata(pdev, dev);
7581
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007582 rc = bnxt_alloc_hwrm_resources(bp);
7583 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007584 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007585
7586 mutex_init(&bp->hwrm_cmd_lock);
7587 rc = bnxt_hwrm_ver_get(bp);
7588 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007589 goto init_err_pci_clean;
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007590
Michael Chan3c2217a2017-03-08 18:44:32 -05007591 rc = bnxt_hwrm_func_reset(bp);
7592 if (rc)
7593 goto init_err_pci_clean;
7594
Rob Swindell5ac67d82016-09-19 03:58:03 -04007595 bnxt_hwrm_fw_set_time(bp);
7596
Michael Chanc0c050c2015-10-22 16:01:17 -04007597 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7598 NETIF_F_TSO | NETIF_F_TSO6 |
7599 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Tom Herbert7e133182016-05-18 09:06:10 -07007600 NETIF_F_GSO_IPXIP4 |
Alexander Duyck152971e2016-05-02 09:38:55 -07007601 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
7602 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
Prashant Sreedharan3e8060f2016-07-18 07:15:20 -04007603 NETIF_F_RXCSUM | NETIF_F_GRO;
7604
7605 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
7606 dev->hw_features |= NETIF_F_LRO;
Michael Chanc0c050c2015-10-22 16:01:17 -04007607
Michael Chanc0c050c2015-10-22 16:01:17 -04007608 dev->hw_enc_features =
7609 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
7610 NETIF_F_TSO | NETIF_F_TSO6 |
7611 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
Alexander Duyck152971e2016-05-02 09:38:55 -07007612 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07007613 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
Alexander Duyck152971e2016-05-02 09:38:55 -07007614 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
7615 NETIF_F_GSO_GRE_CSUM;
Michael Chanc0c050c2015-10-22 16:01:17 -04007616 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
7617 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
7618 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
7619 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
7620 dev->priv_flags |= IFF_UNICAST_FLT;
7621
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007622 /* MTU range: 60 - 9500 */
7623 dev->min_mtu = ETH_ZLEN;
Michael Chanc61fb992017-02-06 16:55:36 -05007624 dev->max_mtu = BNXT_MAX_MTU;
Jarod Wilsone1c6dcc2016-10-17 15:54:04 -04007625
Michael Chan7df4ae92016-12-02 21:17:17 -05007626 bnxt_dcb_init(bp);
7627
Michael Chanc0c050c2015-10-22 16:01:17 -04007628#ifdef CONFIG_BNXT_SRIOV
7629 init_waitqueue_head(&bp->sriov_cfg_wait);
7630#endif
Michael Chan309369c2016-06-13 02:25:34 -04007631 bp->gro_func = bnxt_gro_func_5730x;
Michael Chan94758f82016-06-13 02:25:35 -04007632 if (BNXT_CHIP_NUM_57X1X(bp->chip_num))
7633 bp->gro_func = bnxt_gro_func_5731x;
Michael Chan309369c2016-06-13 02:25:34 -04007634
Michael Chanc0c050c2015-10-22 16:01:17 -04007635 rc = bnxt_hwrm_func_drv_rgtr(bp);
7636 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007637 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007638
Michael Chana1653b12016-12-07 00:26:20 -05007639 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
7640 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007641 goto init_err_pci_clean;
Michael Chana1653b12016-12-07 00:26:20 -05007642
Michael Chana588e452016-12-07 00:26:21 -05007643 bp->ulp_probe = bnxt_ulp_probe;
7644
Michael Chanc0c050c2015-10-22 16:01:17 -04007645 /* Get the MAX capabilities for this function */
7646 rc = bnxt_hwrm_func_qcaps(bp);
7647 if (rc) {
7648 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
7649 rc);
7650 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05007651 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007652 }
7653
7654 rc = bnxt_hwrm_queue_qportcfg(bp);
7655 if (rc) {
7656 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
7657 rc);
7658 rc = -1;
Sathya Perla17086392017-02-20 19:25:18 -05007659 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007660 }
7661
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007662 bnxt_hwrm_func_qcfg(bp);
Michael Chan5ad2cbe2017-01-13 01:32:03 -05007663 bnxt_hwrm_port_led_qcaps(bp);
Michael Chaneb513652017-04-04 18:14:12 -04007664 bnxt_ethtool_init(bp);
Satish Baddipadige567b2ab2016-06-13 02:25:31 -04007665
Michael Chanc61fb992017-02-06 16:55:36 -05007666 bnxt_set_rx_skb_mode(bp, false);
Michael Chanc0c050c2015-10-22 16:01:17 -04007667 bnxt_set_tpa_flags(bp);
7668 bnxt_set_ring_params(bp);
Michael Chan33c26572016-12-07 00:26:15 -05007669 bnxt_set_max_func_irqs(bp, max_irqs);
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007670 rc = bnxt_set_dflt_rings(bp);
7671 if (rc) {
7672 netdev_err(bp->dev, "Not enough rings available.\n");
7673 rc = -ENOMEM;
Sathya Perla17086392017-02-20 19:25:18 -05007674 goto init_err_pci_clean;
Michael Chanbdbd1eb2016-12-29 12:13:43 -05007675 }
Michael Chanc0c050c2015-10-22 16:01:17 -04007676
Michael Chan87da7f72016-11-16 21:13:09 -05007677 /* Default RSS hash cfg. */
7678 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
7679 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
7680 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
7681 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
7682 if (!BNXT_CHIP_NUM_57X0X(bp->chip_num) &&
7683 !BNXT_CHIP_TYPE_NITRO_A0(bp) &&
7684 bp->hwrm_spec_code >= 0x10501) {
7685 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
7686 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
7687 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
7688 }
7689
Michael Chan8fdefd62016-12-29 12:13:36 -05007690 bnxt_hwrm_vnic_qcaps(bp);
Michael Chan8079e8f2016-12-29 12:13:37 -05007691 if (bnxt_rfs_supported(bp)) {
Michael Chan2bcfa6f2015-12-27 18:19:24 -05007692 dev->hw_features |= NETIF_F_NTUPLE;
7693 if (bnxt_rfs_capable(bp)) {
7694 bp->flags |= BNXT_FLAG_RFS;
7695 dev->features |= NETIF_F_NTUPLE;
7696 }
7697 }
7698
Michael Chanc0c050c2015-10-22 16:01:17 -04007699 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
7700 bp->flags |= BNXT_FLAG_STRIP_VLAN;
7701
7702 rc = bnxt_probe_phy(bp);
7703 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007704 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007705
Michael Chan78095922016-12-07 00:26:16 -05007706 rc = bnxt_init_int_mode(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007707 if (rc)
Sathya Perla17086392017-02-20 19:25:18 -05007708 goto init_err_pci_clean;
Michael Chanc0c050c2015-10-22 16:01:17 -04007709
Michael Chanc1ef1462017-04-04 18:14:07 -04007710 bnxt_get_wol_settings(bp);
Michael Chand196ece2017-04-04 18:14:08 -04007711 if (bp->flags & BNXT_FLAG_WOL_CAP)
7712 device_set_wakeup_enable(&pdev->dev, bp->wol);
7713 else
7714 device_set_wakeup_capable(&pdev->dev, false);
Michael Chanc1ef1462017-04-04 18:14:07 -04007715
Michael Chan78095922016-12-07 00:26:16 -05007716 rc = register_netdev(dev);
7717 if (rc)
7718 goto init_err_clr_int;
7719
Michael Chanc0c050c2015-10-22 16:01:17 -04007720 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
7721 board_info[ent->driver_data].name,
7722 (long)pci_resource_start(pdev, 0), dev->dev_addr);
7723
Ajit Khaparde90c4f782016-05-15 03:04:45 -04007724 bnxt_parse_log_pcie_link(bp);
7725
Michael Chanc0c050c2015-10-22 16:01:17 -04007726 return 0;
7727
Michael Chan78095922016-12-07 00:26:16 -05007728init_err_clr_int:
7729 bnxt_clear_int_mode(bp);
7730
Sathya Perla17086392017-02-20 19:25:18 -05007731init_err_pci_clean:
7732 bnxt_cleanup_pci(bp);
Michael Chanc0c050c2015-10-22 16:01:17 -04007733
7734init_err_free:
7735 free_netdev(dev);
7736 return rc;
7737}
7738
Michael Chand196ece2017-04-04 18:14:08 -04007739static void bnxt_shutdown(struct pci_dev *pdev)
7740{
7741 struct net_device *dev = pci_get_drvdata(pdev);
7742 struct bnxt *bp;
7743
7744 if (!dev)
7745 return;
7746
7747 rtnl_lock();
7748 bp = netdev_priv(dev);
7749 if (!bp)
7750 goto shutdown_exit;
7751
7752 if (netif_running(dev))
7753 dev_close(dev);
7754
7755 if (system_state == SYSTEM_POWER_OFF) {
7756 bnxt_clear_int_mode(bp);
7757 pci_wake_from_d3(pdev, bp->wol);
7758 pci_set_power_state(pdev, PCI_D3hot);
7759 }
7760
7761shutdown_exit:
7762 rtnl_unlock();
7763}
7764
Michael Chanf65a2042017-04-04 18:14:11 -04007765#ifdef CONFIG_PM_SLEEP
7766static int bnxt_suspend(struct device *device)
7767{
7768 struct pci_dev *pdev = to_pci_dev(device);
7769 struct net_device *dev = pci_get_drvdata(pdev);
7770 struct bnxt *bp = netdev_priv(dev);
7771 int rc = 0;
7772
7773 rtnl_lock();
7774 if (netif_running(dev)) {
7775 netif_device_detach(dev);
7776 rc = bnxt_close(dev);
7777 }
7778 bnxt_hwrm_func_drv_unrgtr(bp);
7779 rtnl_unlock();
7780 return rc;
7781}
7782
7783static int bnxt_resume(struct device *device)
7784{
7785 struct pci_dev *pdev = to_pci_dev(device);
7786 struct net_device *dev = pci_get_drvdata(pdev);
7787 struct bnxt *bp = netdev_priv(dev);
7788 int rc = 0;
7789
7790 rtnl_lock();
7791 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
7792 rc = -ENODEV;
7793 goto resume_exit;
7794 }
7795 rc = bnxt_hwrm_func_reset(bp);
7796 if (rc) {
7797 rc = -EBUSY;
7798 goto resume_exit;
7799 }
7800 bnxt_get_wol_settings(bp);
7801 if (netif_running(dev)) {
7802 rc = bnxt_open(dev);
7803 if (!rc)
7804 netif_device_attach(dev);
7805 }
7806
7807resume_exit:
7808 rtnl_unlock();
7809 return rc;
7810}
7811
7812static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
7813#define BNXT_PM_OPS (&bnxt_pm_ops)
7814
7815#else
7816
7817#define BNXT_PM_OPS NULL
7818
7819#endif /* CONFIG_PM_SLEEP */
7820
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007821/**
7822 * bnxt_io_error_detected - called when PCI error is detected
7823 * @pdev: Pointer to PCI device
7824 * @state: The current pci connection state
7825 *
7826 * This function is called after a PCI bus error affecting
7827 * this device has been detected.
7828 */
7829static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
7830 pci_channel_state_t state)
7831{
7832 struct net_device *netdev = pci_get_drvdata(pdev);
Michael Chana588e452016-12-07 00:26:21 -05007833 struct bnxt *bp = netdev_priv(netdev);
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007834
7835 netdev_info(netdev, "PCI I/O error detected\n");
7836
7837 rtnl_lock();
7838 netif_device_detach(netdev);
7839
Michael Chana588e452016-12-07 00:26:21 -05007840 bnxt_ulp_stop(bp);
7841
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007842 if (state == pci_channel_io_perm_failure) {
7843 rtnl_unlock();
7844 return PCI_ERS_RESULT_DISCONNECT;
7845 }
7846
7847 if (netif_running(netdev))
7848 bnxt_close(netdev);
7849
7850 pci_disable_device(pdev);
7851 rtnl_unlock();
7852
7853 /* Request a slot slot reset. */
7854 return PCI_ERS_RESULT_NEED_RESET;
7855}
7856
7857/**
7858 * bnxt_io_slot_reset - called after the pci bus has been reset.
7859 * @pdev: Pointer to PCI device
7860 *
7861 * Restart the card from scratch, as if from a cold-boot.
7862 * At this point, the card has exprienced a hard reset,
7863 * followed by fixups by BIOS, and has its config space
7864 * set up identically to what it was at cold boot.
7865 */
7866static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
7867{
7868 struct net_device *netdev = pci_get_drvdata(pdev);
7869 struct bnxt *bp = netdev_priv(netdev);
7870 int err = 0;
7871 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
7872
7873 netdev_info(bp->dev, "PCI Slot Reset\n");
7874
7875 rtnl_lock();
7876
7877 if (pci_enable_device(pdev)) {
7878 dev_err(&pdev->dev,
7879 "Cannot re-enable PCI device after reset.\n");
7880 } else {
7881 pci_set_master(pdev);
7882
Michael Chanaa8ed022016-12-07 00:26:17 -05007883 err = bnxt_hwrm_func_reset(bp);
7884 if (!err && netif_running(netdev))
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007885 err = bnxt_open(netdev);
7886
Michael Chana588e452016-12-07 00:26:21 -05007887 if (!err) {
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007888 result = PCI_ERS_RESULT_RECOVERED;
Michael Chana588e452016-12-07 00:26:21 -05007889 bnxt_ulp_start(bp);
7890 }
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007891 }
7892
7893 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
7894 dev_close(netdev);
7895
7896 rtnl_unlock();
7897
7898 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7899 if (err) {
7900 dev_err(&pdev->dev,
7901 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7902 err); /* non-fatal, continue */
7903 }
7904
7905 return PCI_ERS_RESULT_RECOVERED;
7906}
7907
7908/**
7909 * bnxt_io_resume - called when traffic can start flowing again.
7910 * @pdev: Pointer to PCI device
7911 *
7912 * This callback is called when the error recovery driver tells
7913 * us that its OK to resume normal operation.
7914 */
7915static void bnxt_io_resume(struct pci_dev *pdev)
7916{
7917 struct net_device *netdev = pci_get_drvdata(pdev);
7918
7919 rtnl_lock();
7920
7921 netif_device_attach(netdev);
7922
7923 rtnl_unlock();
7924}
7925
7926static const struct pci_error_handlers bnxt_err_handler = {
7927 .error_detected = bnxt_io_error_detected,
7928 .slot_reset = bnxt_io_slot_reset,
7929 .resume = bnxt_io_resume
7930};
7931
Michael Chanc0c050c2015-10-22 16:01:17 -04007932static struct pci_driver bnxt_pci_driver = {
7933 .name = DRV_MODULE_NAME,
7934 .id_table = bnxt_pci_tbl,
7935 .probe = bnxt_init_one,
7936 .remove = bnxt_remove_one,
Michael Chand196ece2017-04-04 18:14:08 -04007937 .shutdown = bnxt_shutdown,
Michael Chanf65a2042017-04-04 18:14:11 -04007938 .driver.pm = BNXT_PM_OPS,
Satish Baddipadige6316ea62016-03-07 15:38:48 -05007939 .err_handler = &bnxt_err_handler,
Michael Chanc0c050c2015-10-22 16:01:17 -04007940#if defined(CONFIG_BNXT_SRIOV)
7941 .sriov_configure = bnxt_sriov_configure,
7942#endif
7943};
7944
7945module_pci_driver(bnxt_pci_driver);