blob: 96b361f9a32dcd1c49d4523ce1a47ad82adf915a [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070094#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020095#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070096
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070097#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
98#define GEN6_MBC_SNPCR_SHIFT 21
99#define GEN6_MBC_SNPCR_MASK (3<<21)
100#define GEN6_MBC_SNPCR_MAX (0<<21)
101#define GEN6_MBC_SNPCR_MED (1<<21)
102#define GEN6_MBC_SNPCR_LOW (2<<21)
103#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
104
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100105#define GEN6_MBCTL 0x0907c
106#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
107#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
108#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
109#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
110#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
111
Eric Anholtcff458c2010-11-18 09:31:14 +0800112#define GEN6_GDRST 0x941c
113#define GEN6_GRDOM_FULL (1 << 0)
114#define GEN6_GRDOM_RENDER (1 << 1)
115#define GEN6_GRDOM_MEDIA (1 << 2)
116#define GEN6_GRDOM_BLT (1 << 3)
117
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700125#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
127#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
128
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300130#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200131#define ECOBITS_PPGTT_CACHE64B (3<<8)
132#define ECOBITS_PPGTT_CACHE4B (0<<8)
133
Daniel Vetterbe901a52012-04-11 20:42:39 +0200134#define GAB_CTL 0x24000
135#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
136
Jesse Barnes585fb112008-07-29 11:54:06 -0700137/* VGA stuff */
138
139#define VGA_ST01_MDA 0x3ba
140#define VGA_ST01_CGA 0x3da
141
142#define VGA_MSR_WRITE 0x3c2
143#define VGA_MSR_READ 0x3cc
144#define VGA_MSR_MEM_EN (1<<1)
145#define VGA_MSR_CGA_MODE (1<<0)
146
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200147/*
148 * SR01 is the only VGA register touched on non-UMS setups.
149 * VLV doesn't do UMS, so the sequencer index/data registers
150 * are the only VGA registers which need to include
151 * display_mmio_offset.
152 */
153#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100154#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200155#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700156
157#define VGA_AR_INDEX 0x3c0
158#define VGA_AR_VID_EN (1<<5)
159#define VGA_AR_DATA_WRITE 0x3c0
160#define VGA_AR_DATA_READ 0x3c1
161
162#define VGA_GR_INDEX 0x3ce
163#define VGA_GR_DATA 0x3cf
164/* GR05 */
165#define VGA_GR_MEM_READ_MODE_SHIFT 3
166#define VGA_GR_MEM_READ_MODE_PLANE 1
167/* GR06 */
168#define VGA_GR_MEM_MODE_MASK 0xc
169#define VGA_GR_MEM_MODE_SHIFT 2
170#define VGA_GR_MEM_A0000_AFFFF 0
171#define VGA_GR_MEM_A0000_BFFFF 1
172#define VGA_GR_MEM_B0000_B7FFF 2
173#define VGA_GR_MEM_B0000_BFFFF 3
174
175#define VGA_DACMASK 0x3c6
176#define VGA_DACRX 0x3c7
177#define VGA_DACWX 0x3c8
178#define VGA_DACDATA 0x3c9
179
180#define VGA_CR_INDEX_MDA 0x3b4
181#define VGA_CR_DATA_MDA 0x3b5
182#define VGA_CR_INDEX_CGA 0x3d4
183#define VGA_CR_DATA_CGA 0x3d5
184
185/*
186 * Memory interface instructions used by the kernel
187 */
188#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
189
190#define MI_NOOP MI_INSTR(0, 0)
191#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
192#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200193#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700194#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
195#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
196#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
197#define MI_FLUSH MI_INSTR(0x04, 0)
198#define MI_READ_FLUSH (1 << 0)
199#define MI_EXE_FLUSH (1 << 1)
200#define MI_NO_WRITE_FLUSH (1 << 2)
201#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
202#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800203#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800205#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
206#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700207#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400208#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200209#define MI_OVERLAY_CONTINUE (0x0<<21)
210#define MI_OVERLAY_ON (0x1<<21)
211#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700212#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500213#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700214#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500215#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200216/* IVB has funny definitions for which plane to flip. */
217#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
220#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
221#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
222#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700223#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
224#define MI_ARB_ENABLE (1<<0)
225#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200226
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800227#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
228#define MI_MM_SPACE_GTT (1<<8)
229#define MI_MM_SPACE_PHYSICAL (0<<8)
230#define MI_SAVE_EXT_STATE_EN (1<<3)
231#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800232#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800233#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700234#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
235#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
236#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
237#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000238/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
239 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
240 * simply ignores the register load under certain conditions.
241 * - One can actually load arbitrary many arbitrary registers: Simply issue x
242 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
243 */
244#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000245#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700246#define MI_FLUSH_DW_STORE_INDEX (1<<21)
247#define MI_INVALIDATE_TLB (1<<18)
248#define MI_FLUSH_DW_OP_STOREDW (1<<14)
249#define MI_INVALIDATE_BSD (1<<7)
250#define MI_FLUSH_DW_USE_GTT (1<<2)
251#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700252#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100253#define MI_BATCH_NON_SECURE (1)
254/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
255#define MI_BATCH_NON_SECURE_I965 (1<<8)
256#define MI_BATCH_PPGTT_HSW (1<<8)
257#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100259#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000260#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
261#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
262#define MI_SEMAPHORE_UPDATE (1<<21)
263#define MI_SEMAPHORE_COMPARE (1<<20)
264#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700265#define MI_SEMAPHORE_SYNC_RV (2<<16)
266#define MI_SEMAPHORE_SYNC_RB (0<<16)
267#define MI_SEMAPHORE_SYNC_VR (0<<16)
268#define MI_SEMAPHORE_SYNC_VB (2<<16)
269#define MI_SEMAPHORE_SYNC_BR (2<<16)
270#define MI_SEMAPHORE_SYNC_BV (0<<16)
271#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700272/*
273 * 3D instructions used by the kernel
274 */
275#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
276
277#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
278#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279#define SC_UPDATE_SCISSOR (0x1<<1)
280#define SC_ENABLE_MASK (0x1<<0)
281#define SC_ENABLE (0x1<<0)
282#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
283#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
284#define SCI_YMIN_MASK (0xffff<<16)
285#define SCI_XMIN_MASK (0xffff<<0)
286#define SCI_YMAX_MASK (0xffff<<16)
287#define SCI_XMAX_MASK (0xffff<<0)
288#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
289#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
290#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
291#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
292#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
293#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
294#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
295#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
296#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
297#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
298#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
299#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
300#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
301#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
302#define BLT_DEPTH_8 (0<<24)
303#define BLT_DEPTH_16_565 (1<<24)
304#define BLT_DEPTH_16_1555 (2<<24)
305#define BLT_DEPTH_32 (3<<24)
306#define BLT_ROP_GXCOPY (0xcc<<16)
307#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
308#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
309#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
310#define ASYNC_FLIP (1<<22)
311#define DISPLAY_PLANE_A (0<<20)
312#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200313#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200314#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200315#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700316#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200317#define PIPE_CONTROL_QW_WRITE (1<<14)
318#define PIPE_CONTROL_DEPTH_STALL (1<<13)
319#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200320#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200321#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
322#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
323#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
324#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200325#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
326#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
327#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200328#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200329#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700330#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700331
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100332
333/*
334 * Reset registers
335 */
336#define DEBUG_RESET_I830 0x6070
337#define DEBUG_RESET_FULL (1<<7)
338#define DEBUG_RESET_RENDER (1<<8)
339#define DEBUG_RESET_DISPLAY (1<<9)
340
Jesse Barnes57f350b2012-03-28 13:39:25 -0700341/*
342 * DPIO - a special bus for various display related registers to hide behind:
343 * 0x800c: m1, m2, n, p1, p2, k dividers
344 * 0x8014: REF and SFR select
345 * 0x8014: N divider, VCO select
346 * 0x801c/3c: core clock bits
347 * 0x8048/68: low pass filter coefficients
348 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200349 *
350 * DPIO is VLV only.
Jesse Barnes57f350b2012-03-28 13:39:25 -0700351 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200352#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700353#define DPIO_RID (0<<24)
354#define DPIO_OP_WRITE (1<<16)
355#define DPIO_OP_READ (0<<16)
356#define DPIO_PORTID (0x12<<8)
357#define DPIO_BYTE (0xf<<4)
358#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200359#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
360#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
361#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700362#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
363#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
364#define DPIO_SFR_BYPASS (1<<1)
365#define DPIO_RESET (1<<0)
366
367#define _DPIO_DIV_A 0x800c
368#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
369#define DPIO_K_SHIFT (24) /* 4 bits */
370#define DPIO_P1_SHIFT (21) /* 3 bits */
371#define DPIO_P2_SHIFT (16) /* 5 bits */
372#define DPIO_N_SHIFT (12) /* 4 bits */
373#define DPIO_ENABLE_CALIBRATION (1<<11)
374#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
375#define DPIO_M2DIV_MASK 0xff
376#define _DPIO_DIV_B 0x802c
377#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
378
379#define _DPIO_REFSFR_A 0x8014
380#define DPIO_REFSEL_OVERRIDE 27
381#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
382#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
383#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530384#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700385#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
386#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
387#define _DPIO_REFSFR_B 0x8034
388#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
389
390#define _DPIO_CORE_CLK_A 0x801c
391#define _DPIO_CORE_CLK_B 0x803c
392#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
393
394#define _DPIO_LFP_COEFF_A 0x8048
395#define _DPIO_LFP_COEFF_B 0x8068
396#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
397
398#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100399
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530400#define DPIO_DATA_CHANNEL1 0x8220
401#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530402
Jesse Barnes585fb112008-07-29 11:54:06 -0700403/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800404 * Fence registers
405 */
406#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700407#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800408#define I830_FENCE_START_MASK 0x07f80000
409#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800410#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800411#define I830_FENCE_PITCH_SHIFT 4
412#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200413#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700414#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200415#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800416
417#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800418#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800419
420#define FENCE_REG_965_0 0x03000
421#define I965_FENCE_PITCH_SHIFT 2
422#define I965_FENCE_TILING_Y_SHIFT 1
423#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200424#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800425
Eric Anholt4e901fd2009-10-26 16:44:17 -0700426#define FENCE_REG_SANDYBRIDGE_0 0x100000
427#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
428
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100429/* control register for cpu gtt access */
430#define TILECTL 0x101000
431#define TILECTL_SWZCTL (1 << 0)
432#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
433#define TILECTL_BACKSNOOP_DIS (1 << 3)
434
Jesse Barnesde151cf2008-11-12 10:03:55 -0800435/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700436 * Instruction and interrupt control regs
437 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700438#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200439#define RENDER_RING_BASE 0x02000
440#define BSD_RING_BASE 0x04000
441#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100442#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200443#define RING_TAIL(base) ((base)+0x30)
444#define RING_HEAD(base) ((base)+0x34)
445#define RING_START(base) ((base)+0x38)
446#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000447#define RING_SYNC_0(base) ((base)+0x40)
448#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700449#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
450#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
451#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
452#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
453#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
454#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000455#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200456#define RING_HWS_PGA(base) ((base)+0x80)
457#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100458#define ARB_MODE 0x04030
459#define ARB_MODE_SWIZZLE_SNB (1<<4)
460#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700461#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100462#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
463#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700464#define BSD_HWS_PGA_GEN7 (0x04180)
465#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200466#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000467#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000468#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700469#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700470#define TAIL_ADDR 0x001FFFF8
471#define HEAD_WRAP_COUNT 0xFFE00000
472#define HEAD_WRAP_ONE 0x00200000
473#define HEAD_ADDR 0x001FFFFC
474#define RING_NR_PAGES 0x001FF000
475#define RING_REPORT_MASK 0x00000006
476#define RING_REPORT_64K 0x00000002
477#define RING_REPORT_128K 0x00000004
478#define RING_NO_REPORT 0x00000000
479#define RING_VALID_MASK 0x00000001
480#define RING_VALID 0x00000001
481#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100482#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
483#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000484#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000485#if 0
486#define PRB0_TAIL 0x02030
487#define PRB0_HEAD 0x02034
488#define PRB0_START 0x02038
489#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700490#define PRB1_TAIL 0x02040 /* 915+ only */
491#define PRB1_HEAD 0x02044 /* 915+ only */
492#define PRB1_START 0x02048 /* 915+ only */
493#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000494#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700495#define IPEIR_I965 0x02064
496#define IPEHR_I965 0x02068
497#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700498#define GEN7_INSTDONE_1 0x0206c
499#define GEN7_SC_INSTDONE 0x07100
500#define GEN7_SAMPLER_INSTDONE 0x0e160
501#define GEN7_ROW_INSTDONE 0x0e164
502#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100503#define RING_IPEIR(base) ((base)+0x64)
504#define RING_IPEHR(base) ((base)+0x68)
505#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100506#define RING_INSTPS(base) ((base)+0x70)
507#define RING_DMA_FADD(base) ((base)+0x78)
508#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700509#define INSTPS 0x02070 /* 965+ only */
510#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700511#define ACTHD_I965 0x02074
512#define HWS_PGA 0x02080
513#define HWS_ADDRESS_MASK 0xfffff000
514#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700515#define PWRCTXA 0x2088 /* 965GM+ only */
516#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700517#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700518#define IPEHR 0x0208c
519#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700520#define NOPID 0x02094
521#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200522#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800523
Chris Wilsonf4068392010-10-27 20:36:41 +0100524#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700525#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700526#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100527
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300528#define FPGA_DBG 0x42300
529#define FPGA_DBG_RM_NOCLAIM (1<<31)
530
Chris Wilson0f3b6842013-01-15 12:05:55 +0000531#define DERRMR 0x44050
532
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700533/* GM45+ chicken bits -- debug workaround bits that may be required
534 * for various sorts of correct behavior. The top 16 bits of each are
535 * the enables for writing to the corresponding low bit.
536 */
537#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100538#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700539#define _3D_CHICKEN2 0x0208c
540/* Disables pipelining of read flushes past the SF-WIZ interface.
541 * Required on all Ironlake steppings according to the B-Spec, but the
542 * particular danger of not doing so is not specified.
543 */
544# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
545#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500546#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700547#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700548
Eric Anholt71cf39b2010-03-08 23:41:55 -0800549#define MI_MODE 0x0209c
550# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800551# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000552# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800553
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700554#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100555#define GEN6_GT_MODE_HI (1 << 9)
556#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700557
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000558#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700559#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100560#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000561#define GFX_RUN_LIST_ENABLE (1<<15)
562#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
563#define GFX_SURFACE_FAULT_ENABLE (1<<12)
564#define GFX_REPLAY_MODE (1<<11)
565#define GFX_PSMI_GRANULARITY (1<<10)
566#define GFX_PPGTT_ENABLE (1<<9)
567
Daniel Vettera7e806d2012-07-11 16:27:55 +0200568#define VLV_DISPLAY_BASE 0x180000
569
Jesse Barnes585fb112008-07-29 11:54:06 -0700570#define SCPD0 0x0209c /* 915+ only */
571#define IER 0x020a0
572#define IIR 0x020a4
573#define IMR 0x020a8
574#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200575#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700576#define GCFG_DIS (1<<8)
Ville Syrjäläff7630102013-01-24 15:29:52 +0200577#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
578#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
579#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
580#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
581#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnes585fb112008-07-29 11:54:06 -0700582#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
583#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
584#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800585#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700586#define I915_HWB_OOM_INTERRUPT (1<<13)
587#define I915_SYNC_STATUS_INTERRUPT (1<<12)
588#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
589#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
590#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
591#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
592#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
593#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
594#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
595#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
596#define I915_DEBUG_INTERRUPT (1<<2)
597#define I915_USER_INTERRUPT (1<<1)
598#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800599#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200600#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700601#define EIR 0x020b0
602#define EMR 0x020b4
603#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700604#define GM45_ERROR_PAGE_TABLE (1<<5)
605#define GM45_ERROR_MEM_PRIV (1<<4)
606#define I915_ERROR_PAGE_TABLE (1<<4)
607#define GM45_ERROR_CP_PRIV (1<<3)
608#define I915_ERROR_MEMORY_REFRESH (1<<1)
609#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700610#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800611#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000612#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
613 will not assert AGPBUSY# and will only
614 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800615#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700616#define ACTHD 0x020c8
617#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000618#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700619#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800620#define FW_BLC_SELF_EN_MASK (1<<31)
621#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
622#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800623#define MM_BURST_LENGTH 0x00700000
624#define MM_FIFO_WATERMARK 0x0001F000
625#define LM_BURST_LENGTH 0x00000700
626#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700627#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700628
629/* Make render/texture TLB fetches lower priorty than associated data
630 * fetches. This is not turned on by default
631 */
632#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
633
634/* Isoch request wait on GTT enable (Display A/B/C streams).
635 * Make isoch requests stall on the TLB update. May cause
636 * display underruns (test mode only)
637 */
638#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
639
640/* Block grant count for isoch requests when block count is
641 * set to a finite value.
642 */
643#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
644#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
645#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
646#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
647#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
648
649/* Enable render writes to complete in C2/C3/C4 power states.
650 * If this isn't enabled, render writes are prevented in low
651 * power states. That seems bad to me.
652 */
653#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
654
655/* This acknowledges an async flip immediately instead
656 * of waiting for 2TLB fetches.
657 */
658#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
659
660/* Enables non-sequential data reads through arbiter
661 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400662#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700663
664/* Disable FSB snooping of cacheable write cycles from binner/render
665 * command stream
666 */
667#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
668
669/* Arbiter time slice for non-isoch streams */
670#define MI_ARB_TIME_SLICE_MASK (7 << 5)
671#define MI_ARB_TIME_SLICE_1 (0 << 5)
672#define MI_ARB_TIME_SLICE_2 (1 << 5)
673#define MI_ARB_TIME_SLICE_4 (2 << 5)
674#define MI_ARB_TIME_SLICE_6 (3 << 5)
675#define MI_ARB_TIME_SLICE_8 (4 << 5)
676#define MI_ARB_TIME_SLICE_10 (5 << 5)
677#define MI_ARB_TIME_SLICE_14 (6 << 5)
678#define MI_ARB_TIME_SLICE_16 (7 << 5)
679
680/* Low priority grace period page size */
681#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
682#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
683
684/* Disable display A/B trickle feed */
685#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
686
687/* Set display plane priority */
688#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
689#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
690
Jesse Barnes585fb112008-07-29 11:54:06 -0700691#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200692#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700693#define CM0_IZ_OPT_DISABLE (1<<6)
694#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200695#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700696#define CM0_DEPTH_EVICT_DISABLE (1<<4)
697#define CM0_COLOR_EVICT_DISABLE (1<<3)
698#define CM0_DEPTH_WRITE_DISABLE (1<<1)
699#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000700#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700701#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800702#define GFX_FLSH_CNTL_GEN6 0x101008
703#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700704#define ECOSKPD 0x021d0
705#define ECO_GATING_CX_ONLY (1<<3)
706#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700707
Jesse Barnesfb046852012-03-28 13:39:26 -0700708#define CACHE_MODE_1 0x7004 /* IVB+ */
709#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
710
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700711/* GEN6 interrupt control
712 * Note that the per-ring interrupt bits do alias with the global interrupt bits
713 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800714#define GEN6_RENDER_HWSTAM 0x2098
715#define GEN6_RENDER_IMR 0x20a8
716#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
717#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200718#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800719#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
720#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
721#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
722#define GEN6_RENDER_SYNC_STATUS (1 << 2)
723#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
724#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
725
726#define GEN6_BLITTER_HWSTAM 0x22098
727#define GEN6_BLITTER_IMR 0x220a8
728#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
729#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
730#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
731#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100732
Jesse Barnes4efe0702011-01-18 11:25:41 -0800733#define GEN6_BLITTER_ECOSKPD 0x221d0
734#define GEN6_BLITTER_LOCK_SHIFT 16
735#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
736
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100737#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100738#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
739#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
740#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
741#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100742
Chris Wilsonec6a8902011-06-21 18:37:59 +0100743#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100744#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000745#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100746
747#define GEN6_BSD_RNCID 0x12198
748
Ben Widawskya1e969e2012-04-14 18:41:32 -0700749#define GEN7_FF_THREAD_MODE 0x20a0
750#define GEN7_FF_SCHED_MASK 0x0077070
751#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
752#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
753#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
754#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800755#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700756#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
757#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
758#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
759#define GEN7_FF_VS_SCHED_HW (0x0<<12)
760#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
761#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
762#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
763#define GEN7_FF_DS_SCHED_HW (0x0<<4)
764
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100765/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700766 * Framebuffer compression (915+ only)
767 */
768
769#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
770#define FBC_LL_BASE 0x03204 /* 4k page aligned */
771#define FBC_CONTROL 0x03208
772#define FBC_CTL_EN (1<<31)
773#define FBC_CTL_PERIODIC (1<<30)
774#define FBC_CTL_INTERVAL_SHIFT (16)
775#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200776#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700777#define FBC_CTL_STRIDE_SHIFT (5)
778#define FBC_CTL_FENCENO (1<<0)
779#define FBC_COMMAND 0x0320c
780#define FBC_CMD_COMPRESS (1<<0)
781#define FBC_STATUS 0x03210
782#define FBC_STAT_COMPRESSING (1<<31)
783#define FBC_STAT_COMPRESSED (1<<30)
784#define FBC_STAT_MODIFIED (1<<29)
785#define FBC_STAT_CURRENT_LINE (1<<0)
786#define FBC_CONTROL2 0x03214
787#define FBC_CTL_FENCE_DBL (0<<4)
788#define FBC_CTL_IDLE_IMM (0<<2)
789#define FBC_CTL_IDLE_FULL (1<<2)
790#define FBC_CTL_IDLE_LINE (2<<2)
791#define FBC_CTL_IDLE_DEBUG (3<<2)
792#define FBC_CTL_CPU_FENCE (1<<1)
793#define FBC_CTL_PLANEA (0<<0)
794#define FBC_CTL_PLANEB (1<<0)
795#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700796#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700797
798#define FBC_LL_SIZE (1536)
799
Jesse Barnes74dff282009-09-14 15:39:40 -0700800/* Framebuffer compression for GM45+ */
801#define DPFC_CB_BASE 0x3200
802#define DPFC_CONTROL 0x3208
803#define DPFC_CTL_EN (1<<31)
804#define DPFC_CTL_PLANEA (0<<30)
805#define DPFC_CTL_PLANEB (1<<30)
806#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100807#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700808#define DPFC_SR_EN (1<<10)
809#define DPFC_CTL_LIMIT_1X (0<<6)
810#define DPFC_CTL_LIMIT_2X (1<<6)
811#define DPFC_CTL_LIMIT_4X (2<<6)
812#define DPFC_RECOMP_CTL 0x320c
813#define DPFC_RECOMP_STALL_EN (1<<27)
814#define DPFC_RECOMP_STALL_WM_SHIFT (16)
815#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
816#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
817#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
818#define DPFC_STATUS 0x3210
819#define DPFC_INVAL_SEG_SHIFT (16)
820#define DPFC_INVAL_SEG_MASK (0x07ff0000)
821#define DPFC_COMP_SEG_SHIFT (0)
822#define DPFC_COMP_SEG_MASK (0x000003ff)
823#define DPFC_STATUS2 0x3214
824#define DPFC_FENCE_YOFF 0x3218
825#define DPFC_CHICKEN 0x3224
826#define DPFC_HT_MODIFY (1<<31)
827
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800828/* Framebuffer compression for Ironlake */
829#define ILK_DPFC_CB_BASE 0x43200
830#define ILK_DPFC_CONTROL 0x43208
831/* The bit 28-8 is reserved */
832#define DPFC_RESERVED (0x1FFFFF00)
833#define ILK_DPFC_RECOMP_CTL 0x4320c
834#define ILK_DPFC_STATUS 0x43210
835#define ILK_DPFC_FENCE_YOFF 0x43218
836#define ILK_DPFC_CHICKEN 0x43224
837#define ILK_FBC_RT_BASE 0x2128
838#define ILK_FBC_RT_VALID (1<<0)
839
840#define ILK_DISPLAY_CHICKEN1 0x42000
841#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400842#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800843
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800844
Jesse Barnes585fb112008-07-29 11:54:06 -0700845/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800846 * Framebuffer compression for Sandybridge
847 *
848 * The following two registers are of type GTTMMADR
849 */
850#define SNB_DPFC_CTL_SA 0x100100
851#define SNB_CPU_FENCE_ENABLE (1<<29)
852#define DPFC_CPU_FENCE_OFFSET 0x100104
853
854
855/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700856 * GPIO regs
857 */
858#define GPIOA 0x5010
859#define GPIOB 0x5014
860#define GPIOC 0x5018
861#define GPIOD 0x501c
862#define GPIOE 0x5020
863#define GPIOF 0x5024
864#define GPIOG 0x5028
865#define GPIOH 0x502c
866# define GPIO_CLOCK_DIR_MASK (1 << 0)
867# define GPIO_CLOCK_DIR_IN (0 << 1)
868# define GPIO_CLOCK_DIR_OUT (1 << 1)
869# define GPIO_CLOCK_VAL_MASK (1 << 2)
870# define GPIO_CLOCK_VAL_OUT (1 << 3)
871# define GPIO_CLOCK_VAL_IN (1 << 4)
872# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
873# define GPIO_DATA_DIR_MASK (1 << 8)
874# define GPIO_DATA_DIR_IN (0 << 9)
875# define GPIO_DATA_DIR_OUT (1 << 9)
876# define GPIO_DATA_VAL_MASK (1 << 10)
877# define GPIO_DATA_VAL_OUT (1 << 11)
878# define GPIO_DATA_VAL_IN (1 << 12)
879# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
880
Chris Wilsonf899fc62010-07-20 15:44:45 -0700881#define GMBUS0 0x5100 /* clock/port select */
882#define GMBUS_RATE_100KHZ (0<<8)
883#define GMBUS_RATE_50KHZ (1<<8)
884#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
885#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
886#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
887#define GMBUS_PORT_DISABLED 0
888#define GMBUS_PORT_SSC 1
889#define GMBUS_PORT_VGADDC 2
890#define GMBUS_PORT_PANEL 3
891#define GMBUS_PORT_DPC 4 /* HDMIC */
892#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800893#define GMBUS_PORT_DPD 6 /* HDMID */
894#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800895#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700896#define GMBUS1 0x5104 /* command/status */
897#define GMBUS_SW_CLR_INT (1<<31)
898#define GMBUS_SW_RDY (1<<30)
899#define GMBUS_ENT (1<<29) /* enable timeout */
900#define GMBUS_CYCLE_NONE (0<<25)
901#define GMBUS_CYCLE_WAIT (1<<25)
902#define GMBUS_CYCLE_INDEX (2<<25)
903#define GMBUS_CYCLE_STOP (4<<25)
904#define GMBUS_BYTE_COUNT_SHIFT 16
905#define GMBUS_SLAVE_INDEX_SHIFT 8
906#define GMBUS_SLAVE_ADDR_SHIFT 1
907#define GMBUS_SLAVE_READ (1<<0)
908#define GMBUS_SLAVE_WRITE (0<<0)
909#define GMBUS2 0x5108 /* status */
910#define GMBUS_INUSE (1<<15)
911#define GMBUS_HW_WAIT_PHASE (1<<14)
912#define GMBUS_STALL_TIMEOUT (1<<13)
913#define GMBUS_INT (1<<12)
914#define GMBUS_HW_RDY (1<<11)
915#define GMBUS_SATOER (1<<10)
916#define GMBUS_ACTIVE (1<<9)
917#define GMBUS3 0x510c /* data buffer bytes 3-0 */
918#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
919#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
920#define GMBUS_NAK_EN (1<<3)
921#define GMBUS_IDLE_EN (1<<2)
922#define GMBUS_HW_WAIT_EN (1<<1)
923#define GMBUS_HW_RDY_EN (1<<0)
924#define GMBUS5 0x5120 /* byte index */
925#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800926
Jesse Barnes585fb112008-07-29 11:54:06 -0700927/*
928 * Clock control & power management
929 */
930
931#define VGA0 0x6000
932#define VGA1 0x6004
933#define VGA_PD 0x6010
934#define VGA0_PD_P2_DIV_4 (1 << 7)
935#define VGA0_PD_P1_DIV_2 (1 << 5)
936#define VGA0_PD_P1_SHIFT 0
937#define VGA0_PD_P1_MASK (0x1f << 0)
938#define VGA1_PD_P2_DIV_4 (1 << 15)
939#define VGA1_PD_P1_DIV_2 (1 << 13)
940#define VGA1_PD_P1_SHIFT 8
941#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200942#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
943#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800944#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700945#define DPLL_VCO_ENABLE (1 << 31)
946#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700947#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700948#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700949#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700950#define DPLL_VGA_MODE_DIS (1 << 28)
951#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
952#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
953#define DPLL_MODE_MASK (3 << 26)
954#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
955#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
956#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
957#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
958#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
959#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500960#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700962#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700963
Jesse Barnes585fb112008-07-29 11:54:06 -0700964#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
965/*
966 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
967 * this field (only one bit may be set).
968 */
969#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
970#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500971#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700972/* i830, required in DVO non-gang */
973#define PLL_P2_DIVIDE_BY_4 (1 << 23)
974#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
975#define PLL_REF_INPUT_DREFCLK (0 << 13)
976#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
977#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
978#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
979#define PLL_REF_INPUT_MASK (3 << 13)
980#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500981/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800982# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
983# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
984# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
985# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
986# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
987
Jesse Barnes585fb112008-07-29 11:54:06 -0700988/*
989 * Parallel to Serial Load Pulse phase selection.
990 * Selects the phase for the 10X DPLL clock for the PCIe
991 * digital display port. The range is 4 to 13; 10 or more
992 * is just a flip delay. The default is 6
993 */
994#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
995#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
996/*
997 * SDVO multiplier for 945G/GM. Not used on 965.
998 */
999#define SDVO_MULTIPLIER_MASK 0x000000ff
1000#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1001#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001002#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001003/*
1004 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1005 *
1006 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1007 */
1008#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1009#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1010/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1011#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1012#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1013/*
1014 * SDVO/UDI pixel multiplier.
1015 *
1016 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1017 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1018 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1019 * dummy bytes in the datastream at an increased clock rate, with both sides of
1020 * the link knowing how many bytes are fill.
1021 *
1022 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1023 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1024 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1025 * through an SDVO command.
1026 *
1027 * This register field has values of multiplication factor minus 1, with
1028 * a maximum multiplier of 5 for SDVO.
1029 */
1030#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1031#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1032/*
1033 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1034 * This best be set to the default value (3) or the CRT won't work. No,
1035 * I don't entirely understand what this does...
1036 */
1037#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1038#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001039#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001040#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001041
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001042#define _FPA0 0x06040
1043#define _FPA1 0x06044
1044#define _FPB0 0x06048
1045#define _FPB1 0x0604c
1046#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1047#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001048#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001049#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001050#define FP_N_DIV_SHIFT 16
1051#define FP_M1_DIV_MASK 0x00003f00
1052#define FP_M1_DIV_SHIFT 8
1053#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001054#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001055#define FP_M2_DIV_SHIFT 0
1056#define DPLL_TEST 0x606c
1057#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1058#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1059#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1060#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1061#define DPLLB_TEST_N_BYPASS (1 << 19)
1062#define DPLLB_TEST_M_BYPASS (1 << 18)
1063#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1064#define DPLLA_TEST_N_BYPASS (1 << 3)
1065#define DPLLA_TEST_M_BYPASS (1 << 2)
1066#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1067#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001068#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001069#define DSTATE_PLL_D3_OFF (1<<3)
1070#define DSTATE_GFX_CLOCK_GATING (1<<1)
1071#define DSTATE_DOT_CLOCK_GATING (1<<0)
1072#define DSPCLK_GATE_D 0x6200
1073# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1074# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1075# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1076# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1077# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1078# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1079# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1080# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1081# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1082# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1083# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1084# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1085# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1086# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1087# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1088# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1089# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1090# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1091# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1092# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1093# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1094# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1095# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1096# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1097# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1098# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1099# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1100# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1101/**
1102 * This bit must be set on the 830 to prevent hangs when turning off the
1103 * overlay scaler.
1104 */
1105# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1106# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1107# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1108# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1109# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1110
1111#define RENCLK_GATE_D1 0x6204
1112# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1113# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1114# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1115# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1116# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1117# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1118# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1119# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1120# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1121/** This bit must be unset on 855,865 */
1122# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1123# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1124# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1125# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1126/** This bit must be set on 855,865. */
1127# define SV_CLOCK_GATE_DISABLE (1 << 0)
1128# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1129# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1130# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1131# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1132# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1133# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1134# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1135# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1136# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1137# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1138# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1139# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1140# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1141# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1142# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1143# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1144# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1145
1146# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1147/** This bit must always be set on 965G/965GM */
1148# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1149# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1150# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1151# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1152# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1153# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1154/** This bit must always be set on 965G */
1155# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1156# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1157# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1158# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1159# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1160# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1161# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1162# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1163# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1164# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1165# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1166# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1167# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1168# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1169# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1170# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1171# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1172# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1173# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1174
1175#define RENCLK_GATE_D2 0x6208
1176#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1177#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1178#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1179#define RAMCLK_GATE_D 0x6210 /* CRL only */
1180#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001181
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001182#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001183#define FW_CSPWRDWNEN (1<<15)
1184
Jesse Barnes585fb112008-07-29 11:54:06 -07001185/*
1186 * Palette regs
1187 */
1188
Ville Syrjälä4b059982013-01-24 15:29:47 +02001189#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1190#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001191#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001192
Eric Anholt673a3942008-07-30 12:06:12 -07001193/* MCH MMIO space */
1194
1195/*
1196 * MCHBAR mirror.
1197 *
1198 * This mirrors the MCHBAR MMIO space whose location is determined by
1199 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1200 * every way. It is not accessible from the CP register read instructions.
1201 *
1202 */
1203#define MCHBAR_MIRROR_BASE 0x10000
1204
Yuanhan Liu13982612010-12-15 15:42:31 +08001205#define MCHBAR_MIRROR_BASE_SNB 0x140000
1206
Eric Anholt673a3942008-07-30 12:06:12 -07001207/** 915-945 and GM965 MCH register controlling DRAM channel access */
1208#define DCC 0x10200
1209#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1210#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1211#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1212#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1213#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001214#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001215
Li Peng95534262010-05-18 18:58:44 +08001216/** Pineview MCH register contains DDR3 setting */
1217#define CSHRDDR3CTL 0x101a8
1218#define CSHRDDR3CTL_DDR3 (1 << 2)
1219
Eric Anholt673a3942008-07-30 12:06:12 -07001220/** 965 MCH register controlling DRAM channel configuration */
1221#define C0DRB3 0x10206
1222#define C1DRB3 0x10606
1223
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001224/** snb MCH registers for reading the DRAM channel configuration */
1225#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1226#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1227#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1228#define MAD_DIMM_ECC_MASK (0x3 << 24)
1229#define MAD_DIMM_ECC_OFF (0x0 << 24)
1230#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1231#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1232#define MAD_DIMM_ECC_ON (0x3 << 24)
1233#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1234#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1235#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1236#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1237#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1238#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1239#define MAD_DIMM_A_SELECT (0x1 << 16)
1240/* DIMM sizes are in multiples of 256mb. */
1241#define MAD_DIMM_B_SIZE_SHIFT 8
1242#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1243#define MAD_DIMM_A_SIZE_SHIFT 0
1244#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1245
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001246/** snb MCH registers for priority tuning */
1247#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1248#define MCH_SSKPD_WM0_MASK 0x3f
1249#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001250
Keith Packardb11248d2009-06-11 22:28:56 -07001251/* Clocking configuration register */
1252#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001253#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001254#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1255#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1256#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1257#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1258#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001259/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001260#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001261#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001262#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001263#define CLKCFG_MEM_533 (1 << 4)
1264#define CLKCFG_MEM_667 (2 << 4)
1265#define CLKCFG_MEM_800 (3 << 4)
1266#define CLKCFG_MEM_MASK (7 << 4)
1267
Jesse Barnesea056c12010-09-10 10:02:13 -07001268#define TSC1 0x11001
1269#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001270#define TR1 0x11006
1271#define TSFS 0x11020
1272#define TSFS_SLOPE_MASK 0x0000ff00
1273#define TSFS_SLOPE_SHIFT 8
1274#define TSFS_INTR_MASK 0x000000ff
1275
Jesse Barnesf97108d2010-01-29 11:27:07 -08001276#define CRSTANDVID 0x11100
1277#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1278#define PXVFREQ_PX_MASK 0x7f000000
1279#define PXVFREQ_PX_SHIFT 24
1280#define VIDFREQ_BASE 0x11110
1281#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1282#define VIDFREQ2 0x11114
1283#define VIDFREQ3 0x11118
1284#define VIDFREQ4 0x1111c
1285#define VIDFREQ_P0_MASK 0x1f000000
1286#define VIDFREQ_P0_SHIFT 24
1287#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1288#define VIDFREQ_P0_CSCLK_SHIFT 20
1289#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1290#define VIDFREQ_P0_CRCLK_SHIFT 16
1291#define VIDFREQ_P1_MASK 0x00001f00
1292#define VIDFREQ_P1_SHIFT 8
1293#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1294#define VIDFREQ_P1_CSCLK_SHIFT 4
1295#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1296#define INTTOEXT_BASE_ILK 0x11300
1297#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1298#define INTTOEXT_MAP3_SHIFT 24
1299#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1300#define INTTOEXT_MAP2_SHIFT 16
1301#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1302#define INTTOEXT_MAP1_SHIFT 8
1303#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1304#define INTTOEXT_MAP0_SHIFT 0
1305#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1306#define MEMSWCTL 0x11170 /* Ironlake only */
1307#define MEMCTL_CMD_MASK 0xe000
1308#define MEMCTL_CMD_SHIFT 13
1309#define MEMCTL_CMD_RCLK_OFF 0
1310#define MEMCTL_CMD_RCLK_ON 1
1311#define MEMCTL_CMD_CHFREQ 2
1312#define MEMCTL_CMD_CHVID 3
1313#define MEMCTL_CMD_VMMOFF 4
1314#define MEMCTL_CMD_VMMON 5
1315#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1316 when command complete */
1317#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1318#define MEMCTL_FREQ_SHIFT 8
1319#define MEMCTL_SFCAVM (1<<7)
1320#define MEMCTL_TGT_VID_MASK 0x007f
1321#define MEMIHYST 0x1117c
1322#define MEMINTREN 0x11180 /* 16 bits */
1323#define MEMINT_RSEXIT_EN (1<<8)
1324#define MEMINT_CX_SUPR_EN (1<<7)
1325#define MEMINT_CONT_BUSY_EN (1<<6)
1326#define MEMINT_AVG_BUSY_EN (1<<5)
1327#define MEMINT_EVAL_CHG_EN (1<<4)
1328#define MEMINT_MON_IDLE_EN (1<<3)
1329#define MEMINT_UP_EVAL_EN (1<<2)
1330#define MEMINT_DOWN_EVAL_EN (1<<1)
1331#define MEMINT_SW_CMD_EN (1<<0)
1332#define MEMINTRSTR 0x11182 /* 16 bits */
1333#define MEM_RSEXIT_MASK 0xc000
1334#define MEM_RSEXIT_SHIFT 14
1335#define MEM_CONT_BUSY_MASK 0x3000
1336#define MEM_CONT_BUSY_SHIFT 12
1337#define MEM_AVG_BUSY_MASK 0x0c00
1338#define MEM_AVG_BUSY_SHIFT 10
1339#define MEM_EVAL_CHG_MASK 0x0300
1340#define MEM_EVAL_BUSY_SHIFT 8
1341#define MEM_MON_IDLE_MASK 0x00c0
1342#define MEM_MON_IDLE_SHIFT 6
1343#define MEM_UP_EVAL_MASK 0x0030
1344#define MEM_UP_EVAL_SHIFT 4
1345#define MEM_DOWN_EVAL_MASK 0x000c
1346#define MEM_DOWN_EVAL_SHIFT 2
1347#define MEM_SW_CMD_MASK 0x0003
1348#define MEM_INT_STEER_GFX 0
1349#define MEM_INT_STEER_CMR 1
1350#define MEM_INT_STEER_SMI 2
1351#define MEM_INT_STEER_SCI 3
1352#define MEMINTRSTS 0x11184
1353#define MEMINT_RSEXIT (1<<7)
1354#define MEMINT_CONT_BUSY (1<<6)
1355#define MEMINT_AVG_BUSY (1<<5)
1356#define MEMINT_EVAL_CHG (1<<4)
1357#define MEMINT_MON_IDLE (1<<3)
1358#define MEMINT_UP_EVAL (1<<2)
1359#define MEMINT_DOWN_EVAL (1<<1)
1360#define MEMINT_SW_CMD (1<<0)
1361#define MEMMODECTL 0x11190
1362#define MEMMODE_BOOST_EN (1<<31)
1363#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1364#define MEMMODE_BOOST_FREQ_SHIFT 24
1365#define MEMMODE_IDLE_MODE_MASK 0x00030000
1366#define MEMMODE_IDLE_MODE_SHIFT 16
1367#define MEMMODE_IDLE_MODE_EVAL 0
1368#define MEMMODE_IDLE_MODE_CONT 1
1369#define MEMMODE_HWIDLE_EN (1<<15)
1370#define MEMMODE_SWMODE_EN (1<<14)
1371#define MEMMODE_RCLK_GATE (1<<13)
1372#define MEMMODE_HW_UPDATE (1<<12)
1373#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1374#define MEMMODE_FSTART_SHIFT 8
1375#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1376#define MEMMODE_FMAX_SHIFT 4
1377#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1378#define RCBMAXAVG 0x1119c
1379#define MEMSWCTL2 0x1119e /* Cantiga only */
1380#define SWMEMCMD_RENDER_OFF (0 << 13)
1381#define SWMEMCMD_RENDER_ON (1 << 13)
1382#define SWMEMCMD_SWFREQ (2 << 13)
1383#define SWMEMCMD_TARVID (3 << 13)
1384#define SWMEMCMD_VRM_OFF (4 << 13)
1385#define SWMEMCMD_VRM_ON (5 << 13)
1386#define CMDSTS (1<<12)
1387#define SFCAVM (1<<11)
1388#define SWFREQ_MASK 0x0380 /* P0-7 */
1389#define SWFREQ_SHIFT 7
1390#define TARVID_MASK 0x001f
1391#define MEMSTAT_CTG 0x111a0
1392#define RCBMINAVG 0x111a0
1393#define RCUPEI 0x111b0
1394#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001395#define RSTDBYCTL 0x111b8
1396#define RS1EN (1<<31)
1397#define RS2EN (1<<30)
1398#define RS3EN (1<<29)
1399#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1400#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1401#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1402#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1403#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1404#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1405#define RSX_STATUS_MASK (7<<20)
1406#define RSX_STATUS_ON (0<<20)
1407#define RSX_STATUS_RC1 (1<<20)
1408#define RSX_STATUS_RC1E (2<<20)
1409#define RSX_STATUS_RS1 (3<<20)
1410#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1411#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1412#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1413#define RSX_STATUS_RSVD2 (7<<20)
1414#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1415#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1416#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1417#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1418#define RS1CONTSAV_MASK (3<<14)
1419#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1420#define RS1CONTSAV_RSVD (1<<14)
1421#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1422#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1423#define NORMSLEXLAT_MASK (3<<12)
1424#define SLOW_RS123 (0<<12)
1425#define SLOW_RS23 (1<<12)
1426#define SLOW_RS3 (2<<12)
1427#define NORMAL_RS123 (3<<12)
1428#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1429#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1430#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1431#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1432#define RS_CSTATE_MASK (3<<4)
1433#define RS_CSTATE_C367_RS1 (0<<4)
1434#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1435#define RS_CSTATE_RSVD (2<<4)
1436#define RS_CSTATE_C367_RS2 (3<<4)
1437#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1438#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001439#define VIDCTL 0x111c0
1440#define VIDSTS 0x111c8
1441#define VIDSTART 0x111cc /* 8 bits */
1442#define MEMSTAT_ILK 0x111f8
1443#define MEMSTAT_VID_MASK 0x7f00
1444#define MEMSTAT_VID_SHIFT 8
1445#define MEMSTAT_PSTATE_MASK 0x00f8
1446#define MEMSTAT_PSTATE_SHIFT 3
1447#define MEMSTAT_MON_ACTV (1<<2)
1448#define MEMSTAT_SRC_CTL_MASK 0x0003
1449#define MEMSTAT_SRC_CTL_CORE 0
1450#define MEMSTAT_SRC_CTL_TRB 1
1451#define MEMSTAT_SRC_CTL_THM 2
1452#define MEMSTAT_SRC_CTL_STDBY 3
1453#define RCPREVBSYTUPAVG 0x113b8
1454#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001455#define PMMISC 0x11214
1456#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001457#define SDEW 0x1124c
1458#define CSIEW0 0x11250
1459#define CSIEW1 0x11254
1460#define CSIEW2 0x11258
1461#define PEW 0x1125c
1462#define DEW 0x11270
1463#define MCHAFE 0x112c0
1464#define CSIEC 0x112e0
1465#define DMIEC 0x112e4
1466#define DDREC 0x112e8
1467#define PEG0EC 0x112ec
1468#define PEG1EC 0x112f0
1469#define GFXEC 0x112f4
1470#define RPPREVBSYTUPAVG 0x113b8
1471#define RPPREVBSYTDNAVG 0x113bc
1472#define ECR 0x11600
1473#define ECR_GPFE (1<<31)
1474#define ECR_IMONE (1<<30)
1475#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1476#define OGW0 0x11608
1477#define OGW1 0x1160c
1478#define EG0 0x11610
1479#define EG1 0x11614
1480#define EG2 0x11618
1481#define EG3 0x1161c
1482#define EG4 0x11620
1483#define EG5 0x11624
1484#define EG6 0x11628
1485#define EG7 0x1162c
1486#define PXW 0x11664
1487#define PXWL 0x11680
1488#define LCFUSE02 0x116c0
1489#define LCFUSE_HIV_MASK 0x000000ff
1490#define CSIPLL0 0x12c10
1491#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001492#define PEG_BAND_GAP_DATA 0x14d68
1493
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001494#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1495#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1496#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1497
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001498#define GEN6_GT_PERF_STATUS 0x145948
1499#define GEN6_RP_STATE_LIMITS 0x145994
1500#define GEN6_RP_STATE_CAP 0x145998
1501
Jesse Barnes585fb112008-07-29 11:54:06 -07001502/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001503 * Logical Context regs
1504 */
1505#define CCID 0x2180
1506#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001507#define CXT_SIZE 0x21a0
1508#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1509#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1510#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1511#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1512#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1513#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1514 GEN6_CXT_RING_SIZE(cxt_reg) + \
1515 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1516 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1517 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001518#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001519#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1520#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001521#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1522#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1523#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1524#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001525#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1526 GEN7_CXT_RING_SIZE(ctx_reg) + \
1527 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001528 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1529 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1530 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001531#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1532#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1533#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1534#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1535 HSW_CXT_RING_SIZE(ctx_reg) + \
1536 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1537 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1538
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001539
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001540/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001541 * Overlay regs
1542 */
1543
1544#define OVADD 0x30000
1545#define DOVSTA 0x30008
1546#define OC_BUF (0x3<<20)
1547#define OGAMC5 0x30010
1548#define OGAMC4 0x30014
1549#define OGAMC3 0x30018
1550#define OGAMC2 0x3001c
1551#define OGAMC1 0x30020
1552#define OGAMC0 0x30024
1553
1554/*
1555 * Display engine regs
1556 */
1557
1558/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001559#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1560#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1561#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1562#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1563#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1564#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1565#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1566#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1567#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001568
1569/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001570#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1571#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1572#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1573#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1574#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1575#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1576#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1577#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1578#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001579
Jesse Barnes585fb112008-07-29 11:54:06 -07001580
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001581#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1582#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1583#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1584#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1585#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1586#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001588#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001589
Jesse Barnes585fb112008-07-29 11:54:06 -07001590/* VGA port control */
1591#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001592#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001593#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001594
Jesse Barnes585fb112008-07-29 11:54:06 -07001595#define ADPA_DAC_ENABLE (1<<31)
1596#define ADPA_DAC_DISABLE 0
1597#define ADPA_PIPE_SELECT_MASK (1<<30)
1598#define ADPA_PIPE_A_SELECT 0
1599#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001600#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001601/* CPT uses bits 29:30 for pch transcoder select */
1602#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1603#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1604#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1605#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1606#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1607#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1608#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1609#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1610#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1611#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1612#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1613#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1614#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1615#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1616#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1617#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1618#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1619#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1620#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001621#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1622#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001623#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001624#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01001625#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07001626#define ADPA_HSYNC_CNTL_ENABLE 0
1627#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1628#define ADPA_VSYNC_ACTIVE_LOW 0
1629#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1630#define ADPA_HSYNC_ACTIVE_LOW 0
1631#define ADPA_DPMS_MASK (~(3<<10))
1632#define ADPA_DPMS_ON (0<<10)
1633#define ADPA_DPMS_SUSPEND (1<<10)
1634#define ADPA_DPMS_STANDBY (2<<10)
1635#define ADPA_DPMS_OFF (3<<10)
1636
Chris Wilson939fe4d2010-10-09 10:33:26 +01001637
Jesse Barnes585fb112008-07-29 11:54:06 -07001638/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001639#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001640#define PORTB_HOTPLUG_INT_EN (1 << 29)
1641#define PORTC_HOTPLUG_INT_EN (1 << 28)
1642#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001643#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1644#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1645#define TV_HOTPLUG_INT_EN (1 << 18)
1646#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05001647#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
1648 PORTC_HOTPLUG_INT_EN | \
1649 PORTD_HOTPLUG_INT_EN | \
1650 SDVOC_HOTPLUG_INT_EN | \
1651 SDVOB_HOTPLUG_INT_EN | \
1652 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07001653#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001654#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1655/* must use period 64 on GM45 according to docs */
1656#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1657#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1658#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1659#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1660#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1661#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1662#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1663#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1664#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1665#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1666#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1667#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001668
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001669#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001670/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001671#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1672#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1673#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1674#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1675#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1676#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001677/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001678#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1679#define TV_HOTPLUG_INT_STATUS (1 << 10)
1680#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1681#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1682#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1683#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001684/* SDVO is different across gen3/4 */
1685#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1686#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1687#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1688#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1689#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1690#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05001691#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
1692 SDVOB_HOTPLUG_INT_STATUS_G4X | \
1693 SDVOC_HOTPLUG_INT_STATUS_G4X | \
1694 PORTB_HOTPLUG_INT_STATUS | \
1695 PORTC_HOTPLUG_INT_STATUS | \
1696 PORTD_HOTPLUG_INT_STATUS)
1697
1698#define HOTPLUG_INT_STATUS_I965 (CRT_HOTPLUG_INT_STATUS | \
1699 SDVOB_HOTPLUG_INT_STATUS_I965 | \
1700 SDVOC_HOTPLUG_INT_STATUS_I965 | \
1701 PORTB_HOTPLUG_INT_STATUS | \
1702 PORTC_HOTPLUG_INT_STATUS | \
1703 PORTD_HOTPLUG_INT_STATUS)
1704
1705#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
1706 SDVOB_HOTPLUG_INT_STATUS_I915 | \
1707 SDVOC_HOTPLUG_INT_STATUS_I915 | \
1708 PORTB_HOTPLUG_INT_STATUS | \
1709 PORTC_HOTPLUG_INT_STATUS | \
1710 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07001711
Paulo Zanonic20cd312013-02-19 16:21:45 -03001712/* SDVO and HDMI port control.
1713 * The same register may be used for SDVO or HDMI */
1714#define GEN3_SDVOB 0x61140
1715#define GEN3_SDVOC 0x61160
1716#define GEN4_HDMIB GEN3_SDVOB
1717#define GEN4_HDMIC GEN3_SDVOC
1718#define PCH_SDVOB 0xe1140
1719#define PCH_HDMIB PCH_SDVOB
1720#define PCH_HDMIC 0xe1150
1721#define PCH_HDMID 0xe1160
1722
1723/* Gen 3 SDVO bits: */
1724#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001725#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1726#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001727#define SDVO_PIPE_B_SELECT (1 << 30)
1728#define SDVO_STALL_SELECT (1 << 29)
1729#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001730/**
1731 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001732 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001733 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1734 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001735#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001736#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001737#define SDVO_PHASE_SELECT_MASK (15 << 19)
1738#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1739#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1740#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1741#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1742#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1743#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001744/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001745#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1746 SDVO_INTERRUPT_ENABLE)
1747#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1748
1749/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001750#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001751#define SDVO_ENCODING_SDVO (0 << 10)
1752#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001753#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1754#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001755#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001756#define SDVO_AUDIO_ENABLE (1 << 6)
1757/* VSYNC/HSYNC bits new with 965, default is to be set */
1758#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1759#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1760
1761/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001762#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001763#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1764
1765/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001766#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1767#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001768
Jesse Barnes585fb112008-07-29 11:54:06 -07001769
1770/* DVO port control */
1771#define DVOA 0x61120
1772#define DVOB 0x61140
1773#define DVOC 0x61160
1774#define DVO_ENABLE (1 << 31)
1775#define DVO_PIPE_B_SELECT (1 << 30)
1776#define DVO_PIPE_STALL_UNUSED (0 << 28)
1777#define DVO_PIPE_STALL (1 << 28)
1778#define DVO_PIPE_STALL_TV (2 << 28)
1779#define DVO_PIPE_STALL_MASK (3 << 28)
1780#define DVO_USE_VGA_SYNC (1 << 15)
1781#define DVO_DATA_ORDER_I740 (0 << 14)
1782#define DVO_DATA_ORDER_FP (1 << 14)
1783#define DVO_VSYNC_DISABLE (1 << 11)
1784#define DVO_HSYNC_DISABLE (1 << 10)
1785#define DVO_VSYNC_TRISTATE (1 << 9)
1786#define DVO_HSYNC_TRISTATE (1 << 8)
1787#define DVO_BORDER_ENABLE (1 << 7)
1788#define DVO_DATA_ORDER_GBRG (1 << 6)
1789#define DVO_DATA_ORDER_RGGB (0 << 6)
1790#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1791#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1792#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1793#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1794#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1795#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1796#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1797#define DVO_PRESERVE_MASK (0x7<<24)
1798#define DVOA_SRCDIM 0x61124
1799#define DVOB_SRCDIM 0x61144
1800#define DVOC_SRCDIM 0x61164
1801#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1802#define DVO_SRCDIM_VERTICAL_SHIFT 0
1803
1804/* LVDS port control */
1805#define LVDS 0x61180
1806/*
1807 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1808 * the DPLL semantics change when the LVDS is assigned to that pipe.
1809 */
1810#define LVDS_PORT_EN (1 << 31)
1811/* Selects pipe B for LVDS data. Must be set on pre-965. */
1812#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001813#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001814#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001815/* LVDS dithering flag on 965/g4x platform */
1816#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001817/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1818#define LVDS_VSYNC_POLARITY (1 << 21)
1819#define LVDS_HSYNC_POLARITY (1 << 20)
1820
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001821/* Enable border for unscaled (or aspect-scaled) display */
1822#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001823/*
1824 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1825 * pixel.
1826 */
1827#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1828#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1829#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1830/*
1831 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1832 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1833 * on.
1834 */
1835#define LVDS_A3_POWER_MASK (3 << 6)
1836#define LVDS_A3_POWER_DOWN (0 << 6)
1837#define LVDS_A3_POWER_UP (3 << 6)
1838/*
1839 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1840 * is set.
1841 */
1842#define LVDS_CLKB_POWER_MASK (3 << 4)
1843#define LVDS_CLKB_POWER_DOWN (0 << 4)
1844#define LVDS_CLKB_POWER_UP (3 << 4)
1845/*
1846 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1847 * setting for whether we are in dual-channel mode. The B3 pair will
1848 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1849 */
1850#define LVDS_B0B3_POWER_MASK (3 << 2)
1851#define LVDS_B0B3_POWER_DOWN (0 << 2)
1852#define LVDS_B0B3_POWER_UP (3 << 2)
1853
David Härdeman3c17fe42010-09-24 21:44:32 +02001854/* Video Data Island Packet control */
1855#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001856/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1857 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1858 * of the infoframe structure specified by CEA-861. */
1859#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001860#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001861/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001862#define VIDEO_DIP_ENABLE (1 << 31)
1863#define VIDEO_DIP_PORT_B (1 << 29)
1864#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001865#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001866#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001867#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001868#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1869#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001870#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001871#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1872#define VIDEO_DIP_SELECT_AVI (0 << 19)
1873#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1874#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001875#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001876#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1877#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1878#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001879#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001880/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001881#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1882#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001883#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001884#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1885#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001886#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001887
Jesse Barnes585fb112008-07-29 11:54:06 -07001888/* Panel power sequencing */
1889#define PP_STATUS 0x61200
1890#define PP_ON (1 << 31)
1891/*
1892 * Indicates that all dependencies of the panel are on:
1893 *
1894 * - PLL enabled
1895 * - pipe enabled
1896 * - LVDS/DVOB/DVOC on
1897 */
1898#define PP_READY (1 << 30)
1899#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001900#define PP_SEQUENCE_POWER_UP (1 << 28)
1901#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1902#define PP_SEQUENCE_MASK (3 << 28)
1903#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001904#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001905#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001906#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1907#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1908#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1909#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1910#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1911#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1912#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1913#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1914#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001915#define PP_CONTROL 0x61204
1916#define POWER_TARGET_ON (1 << 0)
1917#define PP_ON_DELAYS 0x61208
1918#define PP_OFF_DELAYS 0x6120c
1919#define PP_DIVISOR 0x61210
1920
1921/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001922#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07001923#define PFIT_ENABLE (1 << 31)
1924#define PFIT_PIPE_MASK (3 << 29)
1925#define PFIT_PIPE_SHIFT 29
1926#define VERT_INTERP_DISABLE (0 << 10)
1927#define VERT_INTERP_BILINEAR (1 << 10)
1928#define VERT_INTERP_MASK (3 << 10)
1929#define VERT_AUTO_SCALE (1 << 9)
1930#define HORIZ_INTERP_DISABLE (0 << 6)
1931#define HORIZ_INTERP_BILINEAR (1 << 6)
1932#define HORIZ_INTERP_MASK (3 << 6)
1933#define HORIZ_AUTO_SCALE (1 << 5)
1934#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001935#define PFIT_FILTER_FUZZY (0 << 24)
1936#define PFIT_SCALING_AUTO (0 << 26)
1937#define PFIT_SCALING_PROGRAMMED (1 << 26)
1938#define PFIT_SCALING_PILLAR (2 << 26)
1939#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001940#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001941/* Pre-965 */
1942#define PFIT_VERT_SCALE_SHIFT 20
1943#define PFIT_VERT_SCALE_MASK 0xfff00000
1944#define PFIT_HORIZ_SCALE_SHIFT 4
1945#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1946/* 965+ */
1947#define PFIT_VERT_SCALE_SHIFT_965 16
1948#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1949#define PFIT_HORIZ_SCALE_SHIFT_965 0
1950#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1951
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001952#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07001953
1954/* Backlight control */
Jesse Barnes12569ad2013-03-08 10:45:59 -08001955#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001956#define BLM_PWM_ENABLE (1 << 31)
1957#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1958#define BLM_PIPE_SELECT (1 << 29)
1959#define BLM_PIPE_SELECT_IVB (3 << 29)
1960#define BLM_PIPE_A (0 << 29)
1961#define BLM_PIPE_B (1 << 29)
1962#define BLM_PIPE_C (2 << 29) /* ivb + */
1963#define BLM_PIPE(pipe) ((pipe) << 29)
1964#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1965#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1966#define BLM_PHASE_IN_ENABLE (1 << 25)
1967#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1968#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1969#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1970#define BLM_PHASE_IN_COUNT_SHIFT (8)
1971#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1972#define BLM_PHASE_IN_INCR_SHIFT (0)
1973#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Jesse Barnes12569ad2013-03-08 10:45:59 -08001974#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001975/*
1976 * This is the most significant 15 bits of the number of backlight cycles in a
1977 * complete cycle of the modulated backlight control.
1978 *
1979 * The actual value is this field multiplied by two.
1980 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001981#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1982#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1983#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001984/*
1985 * This is the number of cycles out of the backlight modulation cycle for which
1986 * the backlight is on.
1987 *
1988 * This field must be no greater than the number of cycles in the complete
1989 * backlight modulation cycle.
1990 */
1991#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1992#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001993#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1994#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001995
Jesse Barnes12569ad2013-03-08 10:45:59 -08001996#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001997
Daniel Vetter7cf41602012-06-05 10:07:09 +02001998/* New registers for PCH-split platforms. Safe where new bits show up, the
1999 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2000#define BLC_PWM_CPU_CTL2 0x48250
2001#define BLC_PWM_CPU_CTL 0x48254
2002
2003/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2004 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2005#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002006#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002007#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2008#define BLM_PCH_POLARITY (1 << 29)
2009#define BLC_PWM_PCH_CTL2 0xc8254
2010
Jesse Barnes585fb112008-07-29 11:54:06 -07002011/* TV port control */
2012#define TV_CTL 0x68000
2013/** Enables the TV encoder */
2014# define TV_ENC_ENABLE (1 << 31)
2015/** Sources the TV encoder input from pipe B instead of A. */
2016# define TV_ENC_PIPEB_SELECT (1 << 30)
2017/** Outputs composite video (DAC A only) */
2018# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2019/** Outputs SVideo video (DAC B/C) */
2020# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2021/** Outputs Component video (DAC A/B/C) */
2022# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2023/** Outputs Composite and SVideo (DAC A/B/C) */
2024# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2025# define TV_TRILEVEL_SYNC (1 << 21)
2026/** Enables slow sync generation (945GM only) */
2027# define TV_SLOW_SYNC (1 << 20)
2028/** Selects 4x oversampling for 480i and 576p */
2029# define TV_OVERSAMPLE_4X (0 << 18)
2030/** Selects 2x oversampling for 720p and 1080i */
2031# define TV_OVERSAMPLE_2X (1 << 18)
2032/** Selects no oversampling for 1080p */
2033# define TV_OVERSAMPLE_NONE (2 << 18)
2034/** Selects 8x oversampling */
2035# define TV_OVERSAMPLE_8X (3 << 18)
2036/** Selects progressive mode rather than interlaced */
2037# define TV_PROGRESSIVE (1 << 17)
2038/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2039# define TV_PAL_BURST (1 << 16)
2040/** Field for setting delay of Y compared to C */
2041# define TV_YC_SKEW_MASK (7 << 12)
2042/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2043# define TV_ENC_SDP_FIX (1 << 11)
2044/**
2045 * Enables a fix for the 915GM only.
2046 *
2047 * Not sure what it does.
2048 */
2049# define TV_ENC_C0_FIX (1 << 10)
2050/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002051# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002052# define TV_FUSE_STATE_MASK (3 << 4)
2053/** Read-only state that reports all features enabled */
2054# define TV_FUSE_STATE_ENABLED (0 << 4)
2055/** Read-only state that reports that Macrovision is disabled in hardware*/
2056# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2057/** Read-only state that reports that TV-out is disabled in hardware. */
2058# define TV_FUSE_STATE_DISABLED (2 << 4)
2059/** Normal operation */
2060# define TV_TEST_MODE_NORMAL (0 << 0)
2061/** Encoder test pattern 1 - combo pattern */
2062# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2063/** Encoder test pattern 2 - full screen vertical 75% color bars */
2064# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2065/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2066# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2067/** Encoder test pattern 4 - random noise */
2068# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2069/** Encoder test pattern 5 - linear color ramps */
2070# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2071/**
2072 * This test mode forces the DACs to 50% of full output.
2073 *
2074 * This is used for load detection in combination with TVDAC_SENSE_MASK
2075 */
2076# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2077# define TV_TEST_MODE_MASK (7 << 0)
2078
2079#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002080# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002081/**
2082 * Reports that DAC state change logic has reported change (RO).
2083 *
2084 * This gets cleared when TV_DAC_STATE_EN is cleared
2085*/
2086# define TVDAC_STATE_CHG (1 << 31)
2087# define TVDAC_SENSE_MASK (7 << 28)
2088/** Reports that DAC A voltage is above the detect threshold */
2089# define TVDAC_A_SENSE (1 << 30)
2090/** Reports that DAC B voltage is above the detect threshold */
2091# define TVDAC_B_SENSE (1 << 29)
2092/** Reports that DAC C voltage is above the detect threshold */
2093# define TVDAC_C_SENSE (1 << 28)
2094/**
2095 * Enables DAC state detection logic, for load-based TV detection.
2096 *
2097 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2098 * to off, for load detection to work.
2099 */
2100# define TVDAC_STATE_CHG_EN (1 << 27)
2101/** Sets the DAC A sense value to high */
2102# define TVDAC_A_SENSE_CTL (1 << 26)
2103/** Sets the DAC B sense value to high */
2104# define TVDAC_B_SENSE_CTL (1 << 25)
2105/** Sets the DAC C sense value to high */
2106# define TVDAC_C_SENSE_CTL (1 << 24)
2107/** Overrides the ENC_ENABLE and DAC voltage levels */
2108# define DAC_CTL_OVERRIDE (1 << 7)
2109/** Sets the slew rate. Must be preserved in software */
2110# define ENC_TVDAC_SLEW_FAST (1 << 6)
2111# define DAC_A_1_3_V (0 << 4)
2112# define DAC_A_1_1_V (1 << 4)
2113# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002114# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002115# define DAC_B_1_3_V (0 << 2)
2116# define DAC_B_1_1_V (1 << 2)
2117# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002118# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002119# define DAC_C_1_3_V (0 << 0)
2120# define DAC_C_1_1_V (1 << 0)
2121# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002122# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002123
2124/**
2125 * CSC coefficients are stored in a floating point format with 9 bits of
2126 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2127 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2128 * -1 (0x3) being the only legal negative value.
2129 */
2130#define TV_CSC_Y 0x68010
2131# define TV_RY_MASK 0x07ff0000
2132# define TV_RY_SHIFT 16
2133# define TV_GY_MASK 0x00000fff
2134# define TV_GY_SHIFT 0
2135
2136#define TV_CSC_Y2 0x68014
2137# define TV_BY_MASK 0x07ff0000
2138# define TV_BY_SHIFT 16
2139/**
2140 * Y attenuation for component video.
2141 *
2142 * Stored in 1.9 fixed point.
2143 */
2144# define TV_AY_MASK 0x000003ff
2145# define TV_AY_SHIFT 0
2146
2147#define TV_CSC_U 0x68018
2148# define TV_RU_MASK 0x07ff0000
2149# define TV_RU_SHIFT 16
2150# define TV_GU_MASK 0x000007ff
2151# define TV_GU_SHIFT 0
2152
2153#define TV_CSC_U2 0x6801c
2154# define TV_BU_MASK 0x07ff0000
2155# define TV_BU_SHIFT 16
2156/**
2157 * U attenuation for component video.
2158 *
2159 * Stored in 1.9 fixed point.
2160 */
2161# define TV_AU_MASK 0x000003ff
2162# define TV_AU_SHIFT 0
2163
2164#define TV_CSC_V 0x68020
2165# define TV_RV_MASK 0x0fff0000
2166# define TV_RV_SHIFT 16
2167# define TV_GV_MASK 0x000007ff
2168# define TV_GV_SHIFT 0
2169
2170#define TV_CSC_V2 0x68024
2171# define TV_BV_MASK 0x07ff0000
2172# define TV_BV_SHIFT 16
2173/**
2174 * V attenuation for component video.
2175 *
2176 * Stored in 1.9 fixed point.
2177 */
2178# define TV_AV_MASK 0x000007ff
2179# define TV_AV_SHIFT 0
2180
2181#define TV_CLR_KNOBS 0x68028
2182/** 2s-complement brightness adjustment */
2183# define TV_BRIGHTNESS_MASK 0xff000000
2184# define TV_BRIGHTNESS_SHIFT 24
2185/** Contrast adjustment, as a 2.6 unsigned floating point number */
2186# define TV_CONTRAST_MASK 0x00ff0000
2187# define TV_CONTRAST_SHIFT 16
2188/** Saturation adjustment, as a 2.6 unsigned floating point number */
2189# define TV_SATURATION_MASK 0x0000ff00
2190# define TV_SATURATION_SHIFT 8
2191/** Hue adjustment, as an integer phase angle in degrees */
2192# define TV_HUE_MASK 0x000000ff
2193# define TV_HUE_SHIFT 0
2194
2195#define TV_CLR_LEVEL 0x6802c
2196/** Controls the DAC level for black */
2197# define TV_BLACK_LEVEL_MASK 0x01ff0000
2198# define TV_BLACK_LEVEL_SHIFT 16
2199/** Controls the DAC level for blanking */
2200# define TV_BLANK_LEVEL_MASK 0x000001ff
2201# define TV_BLANK_LEVEL_SHIFT 0
2202
2203#define TV_H_CTL_1 0x68030
2204/** Number of pixels in the hsync. */
2205# define TV_HSYNC_END_MASK 0x1fff0000
2206# define TV_HSYNC_END_SHIFT 16
2207/** Total number of pixels minus one in the line (display and blanking). */
2208# define TV_HTOTAL_MASK 0x00001fff
2209# define TV_HTOTAL_SHIFT 0
2210
2211#define TV_H_CTL_2 0x68034
2212/** Enables the colorburst (needed for non-component color) */
2213# define TV_BURST_ENA (1 << 31)
2214/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2215# define TV_HBURST_START_SHIFT 16
2216# define TV_HBURST_START_MASK 0x1fff0000
2217/** Length of the colorburst */
2218# define TV_HBURST_LEN_SHIFT 0
2219# define TV_HBURST_LEN_MASK 0x0001fff
2220
2221#define TV_H_CTL_3 0x68038
2222/** End of hblank, measured in pixels minus one from start of hsync */
2223# define TV_HBLANK_END_SHIFT 16
2224# define TV_HBLANK_END_MASK 0x1fff0000
2225/** Start of hblank, measured in pixels minus one from start of hsync */
2226# define TV_HBLANK_START_SHIFT 0
2227# define TV_HBLANK_START_MASK 0x0001fff
2228
2229#define TV_V_CTL_1 0x6803c
2230/** XXX */
2231# define TV_NBR_END_SHIFT 16
2232# define TV_NBR_END_MASK 0x07ff0000
2233/** XXX */
2234# define TV_VI_END_F1_SHIFT 8
2235# define TV_VI_END_F1_MASK 0x00003f00
2236/** XXX */
2237# define TV_VI_END_F2_SHIFT 0
2238# define TV_VI_END_F2_MASK 0x0000003f
2239
2240#define TV_V_CTL_2 0x68040
2241/** Length of vsync, in half lines */
2242# define TV_VSYNC_LEN_MASK 0x07ff0000
2243# define TV_VSYNC_LEN_SHIFT 16
2244/** Offset of the start of vsync in field 1, measured in one less than the
2245 * number of half lines.
2246 */
2247# define TV_VSYNC_START_F1_MASK 0x00007f00
2248# define TV_VSYNC_START_F1_SHIFT 8
2249/**
2250 * Offset of the start of vsync in field 2, measured in one less than the
2251 * number of half lines.
2252 */
2253# define TV_VSYNC_START_F2_MASK 0x0000007f
2254# define TV_VSYNC_START_F2_SHIFT 0
2255
2256#define TV_V_CTL_3 0x68044
2257/** Enables generation of the equalization signal */
2258# define TV_EQUAL_ENA (1 << 31)
2259/** Length of vsync, in half lines */
2260# define TV_VEQ_LEN_MASK 0x007f0000
2261# define TV_VEQ_LEN_SHIFT 16
2262/** Offset of the start of equalization in field 1, measured in one less than
2263 * the number of half lines.
2264 */
2265# define TV_VEQ_START_F1_MASK 0x0007f00
2266# define TV_VEQ_START_F1_SHIFT 8
2267/**
2268 * Offset of the start of equalization in field 2, measured in one less than
2269 * the number of half lines.
2270 */
2271# define TV_VEQ_START_F2_MASK 0x000007f
2272# define TV_VEQ_START_F2_SHIFT 0
2273
2274#define TV_V_CTL_4 0x68048
2275/**
2276 * Offset to start of vertical colorburst, measured in one less than the
2277 * number of lines from vertical start.
2278 */
2279# define TV_VBURST_START_F1_MASK 0x003f0000
2280# define TV_VBURST_START_F1_SHIFT 16
2281/**
2282 * Offset to the end of vertical colorburst, measured in one less than the
2283 * number of lines from the start of NBR.
2284 */
2285# define TV_VBURST_END_F1_MASK 0x000000ff
2286# define TV_VBURST_END_F1_SHIFT 0
2287
2288#define TV_V_CTL_5 0x6804c
2289/**
2290 * Offset to start of vertical colorburst, measured in one less than the
2291 * number of lines from vertical start.
2292 */
2293# define TV_VBURST_START_F2_MASK 0x003f0000
2294# define TV_VBURST_START_F2_SHIFT 16
2295/**
2296 * Offset to the end of vertical colorburst, measured in one less than the
2297 * number of lines from the start of NBR.
2298 */
2299# define TV_VBURST_END_F2_MASK 0x000000ff
2300# define TV_VBURST_END_F2_SHIFT 0
2301
2302#define TV_V_CTL_6 0x68050
2303/**
2304 * Offset to start of vertical colorburst, measured in one less than the
2305 * number of lines from vertical start.
2306 */
2307# define TV_VBURST_START_F3_MASK 0x003f0000
2308# define TV_VBURST_START_F3_SHIFT 16
2309/**
2310 * Offset to the end of vertical colorburst, measured in one less than the
2311 * number of lines from the start of NBR.
2312 */
2313# define TV_VBURST_END_F3_MASK 0x000000ff
2314# define TV_VBURST_END_F3_SHIFT 0
2315
2316#define TV_V_CTL_7 0x68054
2317/**
2318 * Offset to start of vertical colorburst, measured in one less than the
2319 * number of lines from vertical start.
2320 */
2321# define TV_VBURST_START_F4_MASK 0x003f0000
2322# define TV_VBURST_START_F4_SHIFT 16
2323/**
2324 * Offset to the end of vertical colorburst, measured in one less than the
2325 * number of lines from the start of NBR.
2326 */
2327# define TV_VBURST_END_F4_MASK 0x000000ff
2328# define TV_VBURST_END_F4_SHIFT 0
2329
2330#define TV_SC_CTL_1 0x68060
2331/** Turns on the first subcarrier phase generation DDA */
2332# define TV_SC_DDA1_EN (1 << 31)
2333/** Turns on the first subcarrier phase generation DDA */
2334# define TV_SC_DDA2_EN (1 << 30)
2335/** Turns on the first subcarrier phase generation DDA */
2336# define TV_SC_DDA3_EN (1 << 29)
2337/** Sets the subcarrier DDA to reset frequency every other field */
2338# define TV_SC_RESET_EVERY_2 (0 << 24)
2339/** Sets the subcarrier DDA to reset frequency every fourth field */
2340# define TV_SC_RESET_EVERY_4 (1 << 24)
2341/** Sets the subcarrier DDA to reset frequency every eighth field */
2342# define TV_SC_RESET_EVERY_8 (2 << 24)
2343/** Sets the subcarrier DDA to never reset the frequency */
2344# define TV_SC_RESET_NEVER (3 << 24)
2345/** Sets the peak amplitude of the colorburst.*/
2346# define TV_BURST_LEVEL_MASK 0x00ff0000
2347# define TV_BURST_LEVEL_SHIFT 16
2348/** Sets the increment of the first subcarrier phase generation DDA */
2349# define TV_SCDDA1_INC_MASK 0x00000fff
2350# define TV_SCDDA1_INC_SHIFT 0
2351
2352#define TV_SC_CTL_2 0x68064
2353/** Sets the rollover for the second subcarrier phase generation DDA */
2354# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2355# define TV_SCDDA2_SIZE_SHIFT 16
2356/** Sets the increent of the second subcarrier phase generation DDA */
2357# define TV_SCDDA2_INC_MASK 0x00007fff
2358# define TV_SCDDA2_INC_SHIFT 0
2359
2360#define TV_SC_CTL_3 0x68068
2361/** Sets the rollover for the third subcarrier phase generation DDA */
2362# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2363# define TV_SCDDA3_SIZE_SHIFT 16
2364/** Sets the increent of the third subcarrier phase generation DDA */
2365# define TV_SCDDA3_INC_MASK 0x00007fff
2366# define TV_SCDDA3_INC_SHIFT 0
2367
2368#define TV_WIN_POS 0x68070
2369/** X coordinate of the display from the start of horizontal active */
2370# define TV_XPOS_MASK 0x1fff0000
2371# define TV_XPOS_SHIFT 16
2372/** Y coordinate of the display from the start of vertical active (NBR) */
2373# define TV_YPOS_MASK 0x00000fff
2374# define TV_YPOS_SHIFT 0
2375
2376#define TV_WIN_SIZE 0x68074
2377/** Horizontal size of the display window, measured in pixels*/
2378# define TV_XSIZE_MASK 0x1fff0000
2379# define TV_XSIZE_SHIFT 16
2380/**
2381 * Vertical size of the display window, measured in pixels.
2382 *
2383 * Must be even for interlaced modes.
2384 */
2385# define TV_YSIZE_MASK 0x00000fff
2386# define TV_YSIZE_SHIFT 0
2387
2388#define TV_FILTER_CTL_1 0x68080
2389/**
2390 * Enables automatic scaling calculation.
2391 *
2392 * If set, the rest of the registers are ignored, and the calculated values can
2393 * be read back from the register.
2394 */
2395# define TV_AUTO_SCALE (1 << 31)
2396/**
2397 * Disables the vertical filter.
2398 *
2399 * This is required on modes more than 1024 pixels wide */
2400# define TV_V_FILTER_BYPASS (1 << 29)
2401/** Enables adaptive vertical filtering */
2402# define TV_VADAPT (1 << 28)
2403# define TV_VADAPT_MODE_MASK (3 << 26)
2404/** Selects the least adaptive vertical filtering mode */
2405# define TV_VADAPT_MODE_LEAST (0 << 26)
2406/** Selects the moderately adaptive vertical filtering mode */
2407# define TV_VADAPT_MODE_MODERATE (1 << 26)
2408/** Selects the most adaptive vertical filtering mode */
2409# define TV_VADAPT_MODE_MOST (3 << 26)
2410/**
2411 * Sets the horizontal scaling factor.
2412 *
2413 * This should be the fractional part of the horizontal scaling factor divided
2414 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2415 *
2416 * (src width - 1) / ((oversample * dest width) - 1)
2417 */
2418# define TV_HSCALE_FRAC_MASK 0x00003fff
2419# define TV_HSCALE_FRAC_SHIFT 0
2420
2421#define TV_FILTER_CTL_2 0x68084
2422/**
2423 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2424 *
2425 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2426 */
2427# define TV_VSCALE_INT_MASK 0x00038000
2428# define TV_VSCALE_INT_SHIFT 15
2429/**
2430 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2431 *
2432 * \sa TV_VSCALE_INT_MASK
2433 */
2434# define TV_VSCALE_FRAC_MASK 0x00007fff
2435# define TV_VSCALE_FRAC_SHIFT 0
2436
2437#define TV_FILTER_CTL_3 0x68088
2438/**
2439 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2440 *
2441 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2442 *
2443 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2444 */
2445# define TV_VSCALE_IP_INT_MASK 0x00038000
2446# define TV_VSCALE_IP_INT_SHIFT 15
2447/**
2448 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2449 *
2450 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2451 *
2452 * \sa TV_VSCALE_IP_INT_MASK
2453 */
2454# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2455# define TV_VSCALE_IP_FRAC_SHIFT 0
2456
2457#define TV_CC_CONTROL 0x68090
2458# define TV_CC_ENABLE (1 << 31)
2459/**
2460 * Specifies which field to send the CC data in.
2461 *
2462 * CC data is usually sent in field 0.
2463 */
2464# define TV_CC_FID_MASK (1 << 27)
2465# define TV_CC_FID_SHIFT 27
2466/** Sets the horizontal position of the CC data. Usually 135. */
2467# define TV_CC_HOFF_MASK 0x03ff0000
2468# define TV_CC_HOFF_SHIFT 16
2469/** Sets the vertical position of the CC data. Usually 21 */
2470# define TV_CC_LINE_MASK 0x0000003f
2471# define TV_CC_LINE_SHIFT 0
2472
2473#define TV_CC_DATA 0x68094
2474# define TV_CC_RDY (1 << 31)
2475/** Second word of CC data to be transmitted. */
2476# define TV_CC_DATA_2_MASK 0x007f0000
2477# define TV_CC_DATA_2_SHIFT 16
2478/** First word of CC data to be transmitted. */
2479# define TV_CC_DATA_1_MASK 0x0000007f
2480# define TV_CC_DATA_1_SHIFT 0
2481
2482#define TV_H_LUMA_0 0x68100
2483#define TV_H_LUMA_59 0x681ec
2484#define TV_H_CHROMA_0 0x68200
2485#define TV_H_CHROMA_59 0x682ec
2486#define TV_V_LUMA_0 0x68300
2487#define TV_V_LUMA_42 0x683a8
2488#define TV_V_CHROMA_0 0x68400
2489#define TV_V_CHROMA_42 0x684a8
2490
Keith Packard040d87f2009-05-30 20:42:33 -07002491/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002492#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002493#define DP_B 0x64100
2494#define DP_C 0x64200
2495#define DP_D 0x64300
2496
2497#define DP_PORT_EN (1 << 31)
2498#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002499#define DP_PIPE_MASK (1 << 30)
2500
Keith Packard040d87f2009-05-30 20:42:33 -07002501/* Link training mode - select a suitable mode for each stage */
2502#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2503#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2504#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2505#define DP_LINK_TRAIN_OFF (3 << 28)
2506#define DP_LINK_TRAIN_MASK (3 << 28)
2507#define DP_LINK_TRAIN_SHIFT 28
2508
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509/* CPT Link training mode */
2510#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2511#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2512#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2513#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2514#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2515#define DP_LINK_TRAIN_SHIFT_CPT 8
2516
Keith Packard040d87f2009-05-30 20:42:33 -07002517/* Signal voltages. These are mostly controlled by the other end */
2518#define DP_VOLTAGE_0_4 (0 << 25)
2519#define DP_VOLTAGE_0_6 (1 << 25)
2520#define DP_VOLTAGE_0_8 (2 << 25)
2521#define DP_VOLTAGE_1_2 (3 << 25)
2522#define DP_VOLTAGE_MASK (7 << 25)
2523#define DP_VOLTAGE_SHIFT 25
2524
2525/* Signal pre-emphasis levels, like voltages, the other end tells us what
2526 * they want
2527 */
2528#define DP_PRE_EMPHASIS_0 (0 << 22)
2529#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2530#define DP_PRE_EMPHASIS_6 (2 << 22)
2531#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2532#define DP_PRE_EMPHASIS_MASK (7 << 22)
2533#define DP_PRE_EMPHASIS_SHIFT 22
2534
2535/* How many wires to use. I guess 3 was too hard */
2536#define DP_PORT_WIDTH_1 (0 << 19)
2537#define DP_PORT_WIDTH_2 (1 << 19)
2538#define DP_PORT_WIDTH_4 (3 << 19)
2539#define DP_PORT_WIDTH_MASK (7 << 19)
2540
2541/* Mystic DPCD version 1.1 special mode */
2542#define DP_ENHANCED_FRAMING (1 << 18)
2543
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002544/* eDP */
2545#define DP_PLL_FREQ_270MHZ (0 << 16)
2546#define DP_PLL_FREQ_160MHZ (1 << 16)
2547#define DP_PLL_FREQ_MASK (3 << 16)
2548
Keith Packard040d87f2009-05-30 20:42:33 -07002549/** locked once port is enabled */
2550#define DP_PORT_REVERSAL (1 << 15)
2551
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002552/* eDP */
2553#define DP_PLL_ENABLE (1 << 14)
2554
Keith Packard040d87f2009-05-30 20:42:33 -07002555/** sends the clock on lane 15 of the PEG for debug */
2556#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2557
2558#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002559#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002560
2561/** limit RGB values to avoid confusing TVs */
2562#define DP_COLOR_RANGE_16_235 (1 << 8)
2563
2564/** Turn on the audio link */
2565#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2566
2567/** vs and hs sync polarity */
2568#define DP_SYNC_VS_HIGH (1 << 4)
2569#define DP_SYNC_HS_HIGH (1 << 3)
2570
2571/** A fantasy */
2572#define DP_DETECTED (1 << 2)
2573
2574/** The aux channel provides a way to talk to the
2575 * signal sink for DDC etc. Max packet size supported
2576 * is 20 bytes in each direction, hence the 5 fixed
2577 * data registers
2578 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002579#define DPA_AUX_CH_CTL 0x64010
2580#define DPA_AUX_CH_DATA1 0x64014
2581#define DPA_AUX_CH_DATA2 0x64018
2582#define DPA_AUX_CH_DATA3 0x6401c
2583#define DPA_AUX_CH_DATA4 0x64020
2584#define DPA_AUX_CH_DATA5 0x64024
2585
Keith Packard040d87f2009-05-30 20:42:33 -07002586#define DPB_AUX_CH_CTL 0x64110
2587#define DPB_AUX_CH_DATA1 0x64114
2588#define DPB_AUX_CH_DATA2 0x64118
2589#define DPB_AUX_CH_DATA3 0x6411c
2590#define DPB_AUX_CH_DATA4 0x64120
2591#define DPB_AUX_CH_DATA5 0x64124
2592
2593#define DPC_AUX_CH_CTL 0x64210
2594#define DPC_AUX_CH_DATA1 0x64214
2595#define DPC_AUX_CH_DATA2 0x64218
2596#define DPC_AUX_CH_DATA3 0x6421c
2597#define DPC_AUX_CH_DATA4 0x64220
2598#define DPC_AUX_CH_DATA5 0x64224
2599
2600#define DPD_AUX_CH_CTL 0x64310
2601#define DPD_AUX_CH_DATA1 0x64314
2602#define DPD_AUX_CH_DATA2 0x64318
2603#define DPD_AUX_CH_DATA3 0x6431c
2604#define DPD_AUX_CH_DATA4 0x64320
2605#define DPD_AUX_CH_DATA5 0x64324
2606
2607#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2608#define DP_AUX_CH_CTL_DONE (1 << 30)
2609#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2610#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2611#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2612#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2613#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2614#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2615#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2616#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2617#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2618#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2619#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2620#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2621#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2622#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2623#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2624#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2625#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2626#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2627#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2628
2629/*
2630 * Computing GMCH M and N values for the Display Port link
2631 *
2632 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2633 *
2634 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2635 *
2636 * The GMCH value is used internally
2637 *
2638 * bytes_per_pixel is the number of bytes coming out of the plane,
2639 * which is after the LUTs, so we want the bytes for our color format.
2640 * For our current usage, this is always 3, one byte for R, G and B.
2641 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002642#define _PIPEA_GMCH_DATA_M 0x70050
2643#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002644
2645/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2646#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2647#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2648
2649#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2650
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002651#define _PIPEA_GMCH_DATA_N 0x70054
2652#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002653#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2654
2655/*
2656 * Computing Link M and N values for the Display Port link
2657 *
2658 * Link M / N = pixel_clock / ls_clk
2659 *
2660 * (the DP spec calls pixel_clock the 'strm_clk')
2661 *
2662 * The Link value is transmitted in the Main Stream
2663 * Attributes and VB-ID.
2664 */
2665
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002666#define _PIPEA_DP_LINK_M 0x70060
2667#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002668#define PIPEA_DP_LINK_M_MASK (0xffffff)
2669
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002670#define _PIPEA_DP_LINK_N 0x70064
2671#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002672#define PIPEA_DP_LINK_N_MASK (0xffffff)
2673
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002674#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2675#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2676#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2677#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2678
Jesse Barnes585fb112008-07-29 11:54:06 -07002679/* Display & cursor control */
2680
2681/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002682#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002683#define DSL_LINEMASK_GEN2 0x00000fff
2684#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002685#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002686#define PIPECONF_ENABLE (1<<31)
2687#define PIPECONF_DISABLE 0
2688#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002689#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002690#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002691#define PIPECONF_SINGLE_WIDE 0
2692#define PIPECONF_PIPE_UNLOCKED 0
2693#define PIPECONF_PIPE_LOCKED (1<<25)
2694#define PIPECONF_PALETTE 0
2695#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002696#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002697#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002698#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002699/* Note that pre-gen3 does not support interlaced display directly. Panel
2700 * fitting must be disabled on pre-ilk for interlaced. */
2701#define PIPECONF_PROGRESSIVE (0 << 21)
2702#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2703#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2704#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2705#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2706/* Ironlake and later have a complete new set of values for interlaced. PFIT
2707 * means panel fitter required, PF means progressive fetch, DBL means power
2708 * saving pixel doubling. */
2709#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2710#define PIPECONF_INTERLACED_ILK (3 << 21)
2711#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2712#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002713#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002714#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002715#define PIPECONF_BPC_MASK (0x7 << 5)
2716#define PIPECONF_8BPC (0<<5)
2717#define PIPECONF_10BPC (1<<5)
2718#define PIPECONF_6BPC (2<<5)
2719#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002720#define PIPECONF_DITHER_EN (1<<4)
2721#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2722#define PIPECONF_DITHER_TYPE_SP (0<<2)
2723#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2724#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2725#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002726#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002727#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002728#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002729#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2730#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2731#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002732#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002733#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2734#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2735#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2736#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002737#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002738#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2739#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2740#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2741#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2742#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2743#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002744#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002745#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002746#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002747#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002748#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2749#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2750#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002751#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002752#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2753#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2754#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2755#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2756#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2757#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2758#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2759#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2760#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2761#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2762#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2763
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002764#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002765#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002766#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2767#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2768#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2769#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002770
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002771#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002772#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002773#define PIPEB_HLINE_INT_EN (1<<28)
2774#define PIPEB_VBLANK_INT_EN (1<<27)
2775#define SPRITED_FLIPDONE_INT_EN (1<<26)
2776#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2777#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002778#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002779#define PIPEA_HLINE_INT_EN (1<<20)
2780#define PIPEA_VBLANK_INT_EN (1<<19)
2781#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2782#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2783#define PLANEA_FLIPDONE_INT_EN (1<<16)
2784
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002785#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002786#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2787#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2788#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2789#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2790#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2791#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2792#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2793#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2794#define DPINVGTT_EN_MASK 0xff0000
2795#define CURSORB_INVALID_GTT_STATUS (1<<7)
2796#define CURSORA_INVALID_GTT_STATUS (1<<6)
2797#define SPRITED_INVALID_GTT_STATUS (1<<5)
2798#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2799#define PLANEB_INVALID_GTT_STATUS (1<<3)
2800#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2801#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2802#define PLANEA_INVALID_GTT_STATUS (1<<0)
2803#define DPINVGTT_STATUS_MASK 0xff
2804
Jesse Barnes585fb112008-07-29 11:54:06 -07002805#define DSPARB 0x70030
2806#define DSPARB_CSTART_MASK (0x7f << 7)
2807#define DSPARB_CSTART_SHIFT 7
2808#define DSPARB_BSTART_MASK (0x7f)
2809#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002810#define DSPARB_BEND_SHIFT 9 /* on 855 */
2811#define DSPARB_AEND_SHIFT 0
2812
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002813#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002814#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002815#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002816#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002817#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002818#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002819#define DSPFW_PLANEB_MASK (0x7f<<8)
2820#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002821#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002822#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002823#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002824#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002825#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002826#define DSPFW_HPLL_SR_EN (1<<31)
2827#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002828#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002829#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2830#define DSPFW_HPLL_CURSOR_SHIFT 16
2831#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2832#define DSPFW_HPLL_SR_MASK (0x1ff)
Jesse Barnes12569ad2013-03-08 10:45:59 -08002833#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
2834#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002835
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002836/* drain latency register values*/
2837#define DRAIN_LATENCY_PRECISION_32 32
2838#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002839#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002840#define DDL_CURSORA_PRECISION_32 (1<<31)
2841#define DDL_CURSORA_PRECISION_16 (0<<31)
2842#define DDL_CURSORA_SHIFT 24
2843#define DDL_PLANEA_PRECISION_32 (1<<7)
2844#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002845#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002846#define DDL_CURSORB_PRECISION_32 (1<<31)
2847#define DDL_CURSORB_PRECISION_16 (0<<31)
2848#define DDL_CURSORB_SHIFT 24
2849#define DDL_PLANEB_PRECISION_32 (1<<7)
2850#define DDL_PLANEB_PRECISION_16 (0<<7)
2851
Shaohua Li7662c8b2009-06-26 11:23:55 +08002852/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002853#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002854#define I915_FIFO_LINE_SIZE 64
2855#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002856
Jesse Barnesceb04242012-03-28 13:39:22 -07002857#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002858#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002859#define I965_FIFO_SIZE 512
2860#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002861#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002862#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002863#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002864
Jesse Barnesceb04242012-03-28 13:39:22 -07002865#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002866#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002867#define I915_MAX_WM 0x3f
2868
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002869#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2870#define PINEVIEW_FIFO_LINE_SIZE 64
2871#define PINEVIEW_MAX_WM 0x1ff
2872#define PINEVIEW_DFT_WM 0x3f
2873#define PINEVIEW_DFT_HPLLOFF_WM 0
2874#define PINEVIEW_GUARD_WM 10
2875#define PINEVIEW_CURSOR_FIFO 64
2876#define PINEVIEW_CURSOR_MAX_WM 0x3f
2877#define PINEVIEW_CURSOR_DFT_WM 0
2878#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002879
Jesse Barnesceb04242012-03-28 13:39:22 -07002880#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002881#define I965_CURSOR_FIFO 64
2882#define I965_CURSOR_MAX_WM 32
2883#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002884
2885/* define the Watermark register on Ironlake */
2886#define WM0_PIPEA_ILK 0x45100
2887#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2888#define WM0_PIPE_PLANE_SHIFT 16
2889#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2890#define WM0_PIPE_SPRITE_SHIFT 8
2891#define WM0_PIPE_CURSOR_MASK (0x1f)
2892
2893#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002894#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002895#define WM1_LP_ILK 0x45108
2896#define WM1_LP_SR_EN (1<<31)
2897#define WM1_LP_LATENCY_SHIFT 24
2898#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002899#define WM1_LP_FBC_MASK (0xf<<20)
2900#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002901#define WM1_LP_SR_MASK (0x1ff<<8)
2902#define WM1_LP_SR_SHIFT 8
2903#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002904#define WM2_LP_ILK 0x4510c
2905#define WM2_LP_EN (1<<31)
2906#define WM3_LP_ILK 0x45110
2907#define WM3_LP_EN (1<<31)
2908#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002909#define WM2S_LP_IVB 0x45124
2910#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002911#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002912
2913/* Memory latency timer register */
2914#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002915#define MLTR_WM1_SHIFT 0
2916#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002917/* the unit of memory self-refresh latency time is 0.5us */
2918#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002919#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2920#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2921#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002922
2923/* define the fifo size on Ironlake */
2924#define ILK_DISPLAY_FIFO 128
2925#define ILK_DISPLAY_MAXWM 64
2926#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002927#define ILK_CURSOR_FIFO 32
2928#define ILK_CURSOR_MAXWM 16
2929#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002930
2931#define ILK_DISPLAY_SR_FIFO 512
2932#define ILK_DISPLAY_MAX_SRWM 0x1ff
2933#define ILK_DISPLAY_DFT_SRWM 0x3f
2934#define ILK_CURSOR_SR_FIFO 64
2935#define ILK_CURSOR_MAX_SRWM 0x3f
2936#define ILK_CURSOR_DFT_SRWM 8
2937
2938#define ILK_FIFO_LINE_SIZE 64
2939
Yuanhan Liu13982612010-12-15 15:42:31 +08002940/* define the WM info on Sandybridge */
2941#define SNB_DISPLAY_FIFO 128
2942#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2943#define SNB_DISPLAY_DFTWM 8
2944#define SNB_CURSOR_FIFO 32
2945#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2946#define SNB_CURSOR_DFTWM 8
2947
2948#define SNB_DISPLAY_SR_FIFO 512
2949#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2950#define SNB_DISPLAY_DFT_SRWM 0x3f
2951#define SNB_CURSOR_SR_FIFO 64
2952#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2953#define SNB_CURSOR_DFT_SRWM 8
2954
2955#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2956
2957#define SNB_FIFO_LINE_SIZE 64
2958
2959
2960/* the address where we get all kinds of latency value */
2961#define SSKPD 0x5d10
2962#define SSKPD_WM_MASK 0x3f
2963#define SSKPD_WM0_SHIFT 0
2964#define SSKPD_WM1_SHIFT 8
2965#define SSKPD_WM2_SHIFT 16
2966#define SSKPD_WM3_SHIFT 24
2967
2968#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2969#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2970#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2971#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2972#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2973
Jesse Barnes585fb112008-07-29 11:54:06 -07002974/*
2975 * The two pipe frame counter registers are not synchronized, so
2976 * reading a stable value is somewhat tricky. The following code
2977 * should work:
2978 *
2979 * do {
2980 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2981 * PIPE_FRAME_HIGH_SHIFT;
2982 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2983 * PIPE_FRAME_LOW_SHIFT);
2984 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2985 * PIPE_FRAME_HIGH_SHIFT);
2986 * } while (high1 != high2);
2987 * frame = (high1 << 8) | low1;
2988 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002989#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07002990#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2991#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002992#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07002993#define PIPE_FRAME_LOW_MASK 0xff000000
2994#define PIPE_FRAME_LOW_SHIFT 24
2995#define PIPE_PIXEL_MASK 0x00ffffff
2996#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002997/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002998#define _PIPEA_FRMCOUNT_GM45 0x70040
2999#define _PIPEA_FLIPCOUNT_GM45 0x70044
3000#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003001
3002/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003003#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003004/* Old style CUR*CNTR flags (desktop 8xx) */
3005#define CURSOR_ENABLE 0x80000000
3006#define CURSOR_GAMMA_ENABLE 0x40000000
3007#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003008#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003009#define CURSOR_FORMAT_SHIFT 24
3010#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3011#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3012#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3013#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3014#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3015#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3016/* New style CUR*CNTR flags */
3017#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003018#define CURSOR_MODE_DISABLE 0x00
3019#define CURSOR_MODE_64_32B_AX 0x07
3020#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003021#define MCURSOR_PIPE_SELECT (1 << 28)
3022#define MCURSOR_PIPE_A 0x00
3023#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003024#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003025#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3026#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003027#define CURSOR_POS_MASK 0x007FF
3028#define CURSOR_POS_SIGN 0x8000
3029#define CURSOR_X_SHIFT 0
3030#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003031#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003032#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3033#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3034#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003035
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003036#define _CURBCNTR_IVB 0x71080
3037#define _CURBBASE_IVB 0x71084
3038#define _CURBPOS_IVB 0x71088
3039
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003040#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3041#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3042#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003043
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003044#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3045#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3046#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3047
Jesse Barnes585fb112008-07-29 11:54:06 -07003048/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003049#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003050#define DISPLAY_PLANE_ENABLE (1<<31)
3051#define DISPLAY_PLANE_DISABLE 0
3052#define DISPPLANE_GAMMA_ENABLE (1<<30)
3053#define DISPPLANE_GAMMA_DISABLE 0
3054#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003055#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003056#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003057#define DISPPLANE_BGRA555 (0x3<<26)
3058#define DISPPLANE_BGRX555 (0x4<<26)
3059#define DISPPLANE_BGRX565 (0x5<<26)
3060#define DISPPLANE_BGRX888 (0x6<<26)
3061#define DISPPLANE_BGRA888 (0x7<<26)
3062#define DISPPLANE_RGBX101010 (0x8<<26)
3063#define DISPPLANE_RGBA101010 (0x9<<26)
3064#define DISPPLANE_BGRX101010 (0xa<<26)
3065#define DISPPLANE_RGBX161616 (0xc<<26)
3066#define DISPPLANE_RGBX888 (0xe<<26)
3067#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003068#define DISPPLANE_STEREO_ENABLE (1<<25)
3069#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003070#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003071#define DISPPLANE_SEL_PIPE_SHIFT 24
3072#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003073#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003074#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003075#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3076#define DISPPLANE_SRC_KEY_DISABLE 0
3077#define DISPPLANE_LINE_DOUBLE (1<<20)
3078#define DISPPLANE_NO_LINE_DOUBLE 0
3079#define DISPPLANE_STEREO_POLARITY_FIRST 0
3080#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003081#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003082#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003083#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3084#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3085#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3086#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3087#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3088#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3089#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3090#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003091
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003092#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3093#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3094#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3095#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3096#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3097#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3098#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003099#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003100#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003101#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003102
Armin Reese446f2542012-03-30 16:20:16 -07003103/* Display/Sprite base address macros */
3104#define DISP_BASEADDR_MASK (0xfffff000)
3105#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3106#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3107#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003108 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003109
Jesse Barnes585fb112008-07-29 11:54:06 -07003110/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003111#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3112#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3113#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3114#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3115#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3116#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3117#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3118#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3119#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3120#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3121#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3122#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3123#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003124
3125/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003126#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3127#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3128#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3129#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3130#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003131#define _PIPEB_FRMCOUNT_GM45 0x71040
3132#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003133
Jesse Barnes585fb112008-07-29 11:54:06 -07003134
3135/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003136#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003137#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3138#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3139#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3140#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003141#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3142#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3143#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3144#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3145#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3146#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3147#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3148#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003149
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003150/* Sprite A control */
3151#define _DVSACNTR 0x72180
3152#define DVS_ENABLE (1<<31)
3153#define DVS_GAMMA_ENABLE (1<<30)
3154#define DVS_PIXFORMAT_MASK (3<<25)
3155#define DVS_FORMAT_YUV422 (0<<25)
3156#define DVS_FORMAT_RGBX101010 (1<<25)
3157#define DVS_FORMAT_RGBX888 (2<<25)
3158#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003159#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003160#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003161#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003162#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3163#define DVS_YUV_ORDER_YUYV (0<<16)
3164#define DVS_YUV_ORDER_UYVY (1<<16)
3165#define DVS_YUV_ORDER_YVYU (2<<16)
3166#define DVS_YUV_ORDER_VYUY (3<<16)
3167#define DVS_DEST_KEY (1<<2)
3168#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3169#define DVS_TILED (1<<10)
3170#define _DVSALINOFF 0x72184
3171#define _DVSASTRIDE 0x72188
3172#define _DVSAPOS 0x7218c
3173#define _DVSASIZE 0x72190
3174#define _DVSAKEYVAL 0x72194
3175#define _DVSAKEYMSK 0x72198
3176#define _DVSASURF 0x7219c
3177#define _DVSAKEYMAXVAL 0x721a0
3178#define _DVSATILEOFF 0x721a4
3179#define _DVSASURFLIVE 0x721ac
3180#define _DVSASCALE 0x72204
3181#define DVS_SCALE_ENABLE (1<<31)
3182#define DVS_FILTER_MASK (3<<29)
3183#define DVS_FILTER_MEDIUM (0<<29)
3184#define DVS_FILTER_ENHANCING (1<<29)
3185#define DVS_FILTER_SOFTENING (2<<29)
3186#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3187#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3188#define _DVSAGAMC 0x72300
3189
3190#define _DVSBCNTR 0x73180
3191#define _DVSBLINOFF 0x73184
3192#define _DVSBSTRIDE 0x73188
3193#define _DVSBPOS 0x7318c
3194#define _DVSBSIZE 0x73190
3195#define _DVSBKEYVAL 0x73194
3196#define _DVSBKEYMSK 0x73198
3197#define _DVSBSURF 0x7319c
3198#define _DVSBKEYMAXVAL 0x731a0
3199#define _DVSBTILEOFF 0x731a4
3200#define _DVSBSURFLIVE 0x731ac
3201#define _DVSBSCALE 0x73204
3202#define _DVSBGAMC 0x73300
3203
3204#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3205#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3206#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3207#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3208#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003209#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003210#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3211#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3212#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003213#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3214#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003215#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003216
3217#define _SPRA_CTL 0x70280
3218#define SPRITE_ENABLE (1<<31)
3219#define SPRITE_GAMMA_ENABLE (1<<30)
3220#define SPRITE_PIXFORMAT_MASK (7<<25)
3221#define SPRITE_FORMAT_YUV422 (0<<25)
3222#define SPRITE_FORMAT_RGBX101010 (1<<25)
3223#define SPRITE_FORMAT_RGBX888 (2<<25)
3224#define SPRITE_FORMAT_RGBX161616 (3<<25)
3225#define SPRITE_FORMAT_YUV444 (4<<25)
3226#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003227#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003228#define SPRITE_SOURCE_KEY (1<<22)
3229#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3230#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3231#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3232#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3233#define SPRITE_YUV_ORDER_YUYV (0<<16)
3234#define SPRITE_YUV_ORDER_UYVY (1<<16)
3235#define SPRITE_YUV_ORDER_YVYU (2<<16)
3236#define SPRITE_YUV_ORDER_VYUY (3<<16)
3237#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3238#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3239#define SPRITE_TILED (1<<10)
3240#define SPRITE_DEST_KEY (1<<2)
3241#define _SPRA_LINOFF 0x70284
3242#define _SPRA_STRIDE 0x70288
3243#define _SPRA_POS 0x7028c
3244#define _SPRA_SIZE 0x70290
3245#define _SPRA_KEYVAL 0x70294
3246#define _SPRA_KEYMSK 0x70298
3247#define _SPRA_SURF 0x7029c
3248#define _SPRA_KEYMAX 0x702a0
3249#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003250#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003251#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003252#define _SPRA_SCALE 0x70304
3253#define SPRITE_SCALE_ENABLE (1<<31)
3254#define SPRITE_FILTER_MASK (3<<29)
3255#define SPRITE_FILTER_MEDIUM (0<<29)
3256#define SPRITE_FILTER_ENHANCING (1<<29)
3257#define SPRITE_FILTER_SOFTENING (2<<29)
3258#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3259#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3260#define _SPRA_GAMC 0x70400
3261
3262#define _SPRB_CTL 0x71280
3263#define _SPRB_LINOFF 0x71284
3264#define _SPRB_STRIDE 0x71288
3265#define _SPRB_POS 0x7128c
3266#define _SPRB_SIZE 0x71290
3267#define _SPRB_KEYVAL 0x71294
3268#define _SPRB_KEYMSK 0x71298
3269#define _SPRB_SURF 0x7129c
3270#define _SPRB_KEYMAX 0x712a0
3271#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003272#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003273#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003274#define _SPRB_SCALE 0x71304
3275#define _SPRB_GAMC 0x71400
3276
3277#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3278#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3279#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3280#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3281#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3282#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3283#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3284#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3285#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3286#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003287#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003288#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3289#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003290#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003291
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003292#define _SPACNTR 0x72180
3293#define SP_ENABLE (1<<31)
3294#define SP_GEAMMA_ENABLE (1<<30)
3295#define SP_PIXFORMAT_MASK (0xf<<26)
3296#define SP_FORMAT_YUV422 (0<<26)
3297#define SP_FORMAT_BGR565 (5<<26)
3298#define SP_FORMAT_BGRX8888 (6<<26)
3299#define SP_FORMAT_BGRA8888 (7<<26)
3300#define SP_FORMAT_RGBX1010102 (8<<26)
3301#define SP_FORMAT_RGBA1010102 (9<<26)
3302#define SP_FORMAT_RGBX8888 (0xe<<26)
3303#define SP_FORMAT_RGBA8888 (0xf<<26)
3304#define SP_SOURCE_KEY (1<<22)
3305#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3306#define SP_YUV_ORDER_YUYV (0<<16)
3307#define SP_YUV_ORDER_UYVY (1<<16)
3308#define SP_YUV_ORDER_YVYU (2<<16)
3309#define SP_YUV_ORDER_VYUY (3<<16)
3310#define SP_TILED (1<<10)
3311#define _SPALINOFF 0x72184
3312#define _SPASTRIDE 0x72188
3313#define _SPAPOS 0x7218c
3314#define _SPASIZE 0x72190
3315#define _SPAKEYMINVAL 0x72194
3316#define _SPAKEYMSK 0x72198
3317#define _SPASURF 0x7219c
3318#define _SPAKEYMAXVAL 0x721a0
3319#define _SPATILEOFF 0x721a4
3320#define _SPACONSTALPHA 0x721a8
3321#define _SPAGAMC 0x721f4
3322
3323#define _SPBCNTR 0x72280
3324#define _SPBLINOFF 0x72284
3325#define _SPBSTRIDE 0x72288
3326#define _SPBPOS 0x7228c
3327#define _SPBSIZE 0x72290
3328#define _SPBKEYMINVAL 0x72294
3329#define _SPBKEYMSK 0x72298
3330#define _SPBSURF 0x7229c
3331#define _SPBKEYMAXVAL 0x722a0
3332#define _SPBTILEOFF 0x722a4
3333#define _SPBCONSTALPHA 0x722a8
3334#define _SPBGAMC 0x722f4
3335
3336#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3337#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3338#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3339#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3340#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3341#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3342#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3343#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3344#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3345#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3346#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3347#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3348
Jesse Barnes585fb112008-07-29 11:54:06 -07003349/* VBIOS regs */
3350#define VGACNTRL 0x71400
3351# define VGA_DISP_DISABLE (1 << 31)
3352# define VGA_2X_MODE (1 << 30)
3353# define VGA_PIPE_B_SELECT (1 << 29)
3354
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003355#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3356
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003357/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003358
3359#define CPU_VGACNTRL 0x41000
3360
3361#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3362#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3363#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3364#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3365#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3366#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3367#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3368#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3369#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3370
3371/* refresh rate hardware control */
3372#define RR_HW_CTL 0x45300
3373#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3374#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3375
3376#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003377#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003378#define FDI_PLL_BIOS_1 0x46004
3379#define FDI_PLL_BIOS_2 0x46008
3380#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3381#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3382#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3383
Eric Anholt8956c8b2010-03-18 13:21:14 -07003384#define PCH_3DCGDIS0 0x46020
3385# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3386# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3387
Eric Anholt06f37752010-12-14 10:06:46 -08003388#define PCH_3DCGDIS1 0x46024
3389# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3390
Zhenyu Wangb9055052009-06-05 15:38:38 +08003391#define FDI_PLL_FREQ_CTL 0x46030
3392#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3393#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3394#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3395
3396
Ville Syrjäläaab17132013-01-24 15:29:32 +02003397#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003398#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3399#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003400#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003401#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003402#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003403
Ville Syrjäläaab17132013-01-24 15:29:32 +02003404#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003405#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003406#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003407#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003408
Ville Syrjäläaab17132013-01-24 15:29:32 +02003409#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003410#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003411#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003412#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003413
Ville Syrjäläaab17132013-01-24 15:29:32 +02003414#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003415#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003416#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003417#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003418
3419/* PIPEB timing regs are same start from 0x61000 */
3420
Ville Syrjäläaab17132013-01-24 15:29:32 +02003421#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3422#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003423
Ville Syrjäläaab17132013-01-24 15:29:32 +02003424#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3425#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003426
Ville Syrjäläaab17132013-01-24 15:29:32 +02003427#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3428#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003429
Ville Syrjäläaab17132013-01-24 15:29:32 +02003430#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3431#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003432
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003433#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3434#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3435#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3436#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3437#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3438#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3439#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3440#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003441
3442/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003443/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3444#define _PFA_CTL_1 0x68080
3445#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003446#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003447#define PF_PIPE_SEL_MASK_IVB (3<<29)
3448#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003449#define PF_FILTER_MASK (3<<23)
3450#define PF_FILTER_PROGRAMMED (0<<23)
3451#define PF_FILTER_MED_3x3 (1<<23)
3452#define PF_FILTER_EDGE_ENHANCE (2<<23)
3453#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003454#define _PFA_WIN_SZ 0x68074
3455#define _PFB_WIN_SZ 0x68874
3456#define _PFA_WIN_POS 0x68070
3457#define _PFB_WIN_POS 0x68870
3458#define _PFA_VSCALE 0x68084
3459#define _PFB_VSCALE 0x68884
3460#define _PFA_HSCALE 0x68090
3461#define _PFB_HSCALE 0x68890
3462
3463#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3464#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3465#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3466#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3467#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003468
3469/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003470#define _LGC_PALETTE_A 0x4a000
3471#define _LGC_PALETTE_B 0x4a800
3472#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003473
3474/* interrupts */
3475#define DE_MASTER_IRQ_CONTROL (1 << 31)
3476#define DE_SPRITEB_FLIP_DONE (1 << 29)
3477#define DE_SPRITEA_FLIP_DONE (1 << 28)
3478#define DE_PLANEB_FLIP_DONE (1 << 27)
3479#define DE_PLANEA_FLIP_DONE (1 << 26)
3480#define DE_PCU_EVENT (1 << 25)
3481#define DE_GTT_FAULT (1 << 24)
3482#define DE_POISON (1 << 23)
3483#define DE_PERFORM_COUNTER (1 << 22)
3484#define DE_PCH_EVENT (1 << 21)
3485#define DE_AUX_CHANNEL_A (1 << 20)
3486#define DE_DP_A_HOTPLUG (1 << 19)
3487#define DE_GSE (1 << 18)
3488#define DE_PIPEB_VBLANK (1 << 15)
3489#define DE_PIPEB_EVEN_FIELD (1 << 14)
3490#define DE_PIPEB_ODD_FIELD (1 << 13)
3491#define DE_PIPEB_LINE_COMPARE (1 << 12)
3492#define DE_PIPEB_VSYNC (1 << 11)
3493#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3494#define DE_PIPEA_VBLANK (1 << 7)
3495#define DE_PIPEA_EVEN_FIELD (1 << 6)
3496#define DE_PIPEA_ODD_FIELD (1 << 5)
3497#define DE_PIPEA_LINE_COMPARE (1 << 4)
3498#define DE_PIPEA_VSYNC (1 << 3)
3499#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3500
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003501/* More Ivybridge lolz */
3502#define DE_ERR_DEBUG_IVB (1<<30)
3503#define DE_GSE_IVB (1<<29)
3504#define DE_PCH_EVENT_IVB (1<<28)
3505#define DE_DP_A_HOTPLUG_IVB (1<<27)
3506#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003507#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3508#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3509#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003510#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003511#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003512#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003513#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3514#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003515#define DE_PIPEA_VBLANK_IVB (1<<0)
3516
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003517#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3518#define MASTER_INTERRUPT_ENABLE (1<<31)
3519
Zhenyu Wangb9055052009-06-05 15:38:38 +08003520#define DEISR 0x44000
3521#define DEIMR 0x44004
3522#define DEIIR 0x44008
3523#define DEIER 0x4400c
3524
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003525/* GT interrupt.
3526 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3527 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003528#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3529#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003530#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003531#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3532#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003533#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003534#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3535#define GT_PIPE_NOTIFY (1 << 4)
3536#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3537#define GT_SYNC_STATUS (1 << 2)
3538#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003539
3540#define GTISR 0x44010
3541#define GTIMR 0x44014
3542#define GTIIR 0x44018
3543#define GTIER 0x4401c
3544
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003545#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003546/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3547#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003548#define ILK_DPARB_GATE (1<<22)
3549#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003550#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3551#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3552#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3553#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3554#define ILK_HDCP_DISABLE (1<<25)
3555#define ILK_eDP_A_DISABLE (1<<24)
3556#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003557
Damien Lespiau231e54f2012-10-19 17:55:41 +01003558#define ILK_DSPCLK_GATE_D 0x42020
3559#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3560#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3561#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3562#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3563#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003564
Eric Anholt116ac8d2011-12-21 10:31:09 -08003565#define IVB_CHICKEN3 0x4200c
3566# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3567# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3568
Zhenyu Wang553bd142009-09-02 10:57:52 +08003569#define DISP_ARB_CTL 0x45000
3570#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003571#define DISP_FBC_WM_DIS (1<<15)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003572#define GEN7_MSG_CTL 0x45010
3573#define WAIT_FOR_PCH_RESET_ACK (1<<1)
3574#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003575
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003576/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003577#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3578# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3579
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003580#define GEN7_L3CNTLREG1 0xB01C
3581#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003582#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003583
3584#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3585#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3586
Jesse Barnes61939d92012-10-02 17:43:38 -05003587#define GEN7_L3SQCREG4 0xb034
3588#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3589
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003590/* WaCatErrorRejectionIssue */
3591#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3592#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3593
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003594#define HSW_FUSE_STRAP 0x42014
3595#define HSW_CDCLK_LIMIT (1 << 24)
3596
Zhenyu Wangb9055052009-06-05 15:38:38 +08003597/* PCH */
3598
Adam Jackson23e81d62012-06-06 15:45:44 -04003599/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003600#define SDE_AUDIO_POWER_D (1 << 27)
3601#define SDE_AUDIO_POWER_C (1 << 26)
3602#define SDE_AUDIO_POWER_B (1 << 25)
3603#define SDE_AUDIO_POWER_SHIFT (25)
3604#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3605#define SDE_GMBUS (1 << 24)
3606#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3607#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3608#define SDE_AUDIO_HDCP_MASK (3 << 22)
3609#define SDE_AUDIO_TRANSB (1 << 21)
3610#define SDE_AUDIO_TRANSA (1 << 20)
3611#define SDE_AUDIO_TRANS_MASK (3 << 20)
3612#define SDE_POISON (1 << 19)
3613/* 18 reserved */
3614#define SDE_FDI_RXB (1 << 17)
3615#define SDE_FDI_RXA (1 << 16)
3616#define SDE_FDI_MASK (3 << 16)
3617#define SDE_AUXD (1 << 15)
3618#define SDE_AUXC (1 << 14)
3619#define SDE_AUXB (1 << 13)
3620#define SDE_AUX_MASK (7 << 13)
3621/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003622#define SDE_CRT_HOTPLUG (1 << 11)
3623#define SDE_PORTD_HOTPLUG (1 << 10)
3624#define SDE_PORTC_HOTPLUG (1 << 9)
3625#define SDE_PORTB_HOTPLUG (1 << 8)
3626#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003627#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
3628 SDE_SDVOB_HOTPLUG | \
3629 SDE_PORTB_HOTPLUG | \
3630 SDE_PORTC_HOTPLUG | \
3631 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08003632#define SDE_TRANSB_CRC_DONE (1 << 5)
3633#define SDE_TRANSB_CRC_ERR (1 << 4)
3634#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3635#define SDE_TRANSA_CRC_DONE (1 << 2)
3636#define SDE_TRANSA_CRC_ERR (1 << 1)
3637#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3638#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003639
3640/* south display engine interrupt: CPT/PPT */
3641#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3642#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3643#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3644#define SDE_AUDIO_POWER_SHIFT_CPT 29
3645#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3646#define SDE_AUXD_CPT (1 << 27)
3647#define SDE_AUXC_CPT (1 << 26)
3648#define SDE_AUXB_CPT (1 << 25)
3649#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003650#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3651#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3652#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003653#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01003654#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003655#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01003656 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003657 SDE_PORTD_HOTPLUG_CPT | \
3658 SDE_PORTC_HOTPLUG_CPT | \
3659 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003660#define SDE_GMBUS_CPT (1 << 17)
3661#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3662#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3663#define SDE_FDI_RXC_CPT (1 << 8)
3664#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3665#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3666#define SDE_FDI_RXB_CPT (1 << 4)
3667#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3668#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3669#define SDE_FDI_RXA_CPT (1 << 0)
3670#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3671 SDE_AUDIO_CP_REQ_B_CPT | \
3672 SDE_AUDIO_CP_REQ_A_CPT)
3673#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3674 SDE_AUDIO_CP_CHG_B_CPT | \
3675 SDE_AUDIO_CP_CHG_A_CPT)
3676#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3677 SDE_FDI_RXB_CPT | \
3678 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003679
3680#define SDEISR 0xc4000
3681#define SDEIMR 0xc4004
3682#define SDEIIR 0xc4008
3683#define SDEIER 0xc400c
3684
3685/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003686#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003687#define PORTD_HOTPLUG_ENABLE (1 << 20)
3688#define PORTD_PULSE_DURATION_2ms (0)
3689#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3690#define PORTD_PULSE_DURATION_6ms (2 << 18)
3691#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003692#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003693#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3694#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3695#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3696#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003697#define PORTC_HOTPLUG_ENABLE (1 << 12)
3698#define PORTC_PULSE_DURATION_2ms (0)
3699#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3700#define PORTC_PULSE_DURATION_6ms (2 << 10)
3701#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003702#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003703#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3704#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3705#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3706#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003707#define PORTB_HOTPLUG_ENABLE (1 << 4)
3708#define PORTB_PULSE_DURATION_2ms (0)
3709#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3710#define PORTB_PULSE_DURATION_6ms (2 << 2)
3711#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003712#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003713#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3714#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3715#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3716#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003717
3718#define PCH_GPIOA 0xc5010
3719#define PCH_GPIOB 0xc5014
3720#define PCH_GPIOC 0xc5018
3721#define PCH_GPIOD 0xc501c
3722#define PCH_GPIOE 0xc5020
3723#define PCH_GPIOF 0xc5024
3724
Eric Anholtf0217c42009-12-01 11:56:30 -08003725#define PCH_GMBUS0 0xc5100
3726#define PCH_GMBUS1 0xc5104
3727#define PCH_GMBUS2 0xc5108
3728#define PCH_GMBUS3 0xc510c
3729#define PCH_GMBUS4 0xc5110
3730#define PCH_GMBUS5 0xc5120
3731
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003732#define _PCH_DPLL_A 0xc6014
3733#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003734#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003735
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003736#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003737#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003738#define _PCH_FPA1 0xc6044
3739#define _PCH_FPB0 0xc6048
3740#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003741#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3742#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003743
3744#define PCH_DPLL_TEST 0xc606c
3745
3746#define PCH_DREF_CONTROL 0xC6200
3747#define DREF_CONTROL_MASK 0x7fc3
3748#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3749#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3750#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3751#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3752#define DREF_SSC_SOURCE_DISABLE (0<<11)
3753#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003754#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003755#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3756#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3757#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003758#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003759#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3760#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003761#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003762#define DREF_SSC4_DOWNSPREAD (0<<6)
3763#define DREF_SSC4_CENTERSPREAD (1<<6)
3764#define DREF_SSC1_DISABLE (0<<1)
3765#define DREF_SSC1_ENABLE (1<<1)
3766#define DREF_SSC4_DISABLE (0)
3767#define DREF_SSC4_ENABLE (1)
3768
3769#define PCH_RAWCLK_FREQ 0xc6204
3770#define FDL_TP1_TIMER_SHIFT 12
3771#define FDL_TP1_TIMER_MASK (3<<12)
3772#define FDL_TP2_TIMER_SHIFT 10
3773#define FDL_TP2_TIMER_MASK (3<<10)
3774#define RAWCLK_FREQ_MASK 0x3ff
3775
3776#define PCH_DPLL_TMR_CFG 0xc6208
3777
3778#define PCH_SSC4_PARMS 0xc6210
3779#define PCH_SSC4_AUX_PARMS 0xc6214
3780
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003781#define PCH_DPLL_SEL 0xc7000
3782#define TRANSA_DPLL_ENABLE (1<<3)
3783#define TRANSA_DPLLB_SEL (1<<0)
3784#define TRANSA_DPLLA_SEL 0
3785#define TRANSB_DPLL_ENABLE (1<<7)
3786#define TRANSB_DPLLB_SEL (1<<4)
3787#define TRANSB_DPLLA_SEL (0)
3788#define TRANSC_DPLL_ENABLE (1<<11)
3789#define TRANSC_DPLLB_SEL (1<<8)
3790#define TRANSC_DPLLA_SEL (0)
3791
Zhenyu Wangb9055052009-06-05 15:38:38 +08003792/* transcoder */
3793
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003794#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003795#define TRANS_HTOTAL_SHIFT 16
3796#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003797#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003798#define TRANS_HBLANK_END_SHIFT 16
3799#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003800#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003801#define TRANS_HSYNC_END_SHIFT 16
3802#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003803#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003804#define TRANS_VTOTAL_SHIFT 16
3805#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003806#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003807#define TRANS_VBLANK_END_SHIFT 16
3808#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003809#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003810#define TRANS_VSYNC_END_SHIFT 16
3811#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003812#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003813
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003814#define _TRANSA_DATA_M1 0xe0030
3815#define _TRANSA_DATA_N1 0xe0034
3816#define _TRANSA_DATA_M2 0xe0038
3817#define _TRANSA_DATA_N2 0xe003c
3818#define _TRANSA_DP_LINK_M1 0xe0040
3819#define _TRANSA_DP_LINK_N1 0xe0044
3820#define _TRANSA_DP_LINK_M2 0xe0048
3821#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003822
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003823/* Per-transcoder DIP controls */
3824
3825#define _VIDEO_DIP_CTL_A 0xe0200
3826#define _VIDEO_DIP_DATA_A 0xe0208
3827#define _VIDEO_DIP_GCP_A 0xe0210
3828
3829#define _VIDEO_DIP_CTL_B 0xe1200
3830#define _VIDEO_DIP_DATA_B 0xe1208
3831#define _VIDEO_DIP_GCP_B 0xe1210
3832
3833#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3834#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3835#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3836
Ville Syrjäläb9064872013-01-24 15:29:31 +02003837#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3838#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3839#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003840
Ville Syrjäläb9064872013-01-24 15:29:31 +02003841#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3842#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3843#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003844
3845#define VLV_TVIDEO_DIP_CTL(pipe) \
3846 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3847#define VLV_TVIDEO_DIP_DATA(pipe) \
3848 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3849#define VLV_TVIDEO_DIP_GCP(pipe) \
3850 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3851
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003852/* Haswell DIP controls */
3853#define HSW_VIDEO_DIP_CTL_A 0x60200
3854#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3855#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3856#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3857#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3858#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3859#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3860#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3861#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3862#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3863#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3864#define HSW_VIDEO_DIP_GCP_A 0x60210
3865
3866#define HSW_VIDEO_DIP_CTL_B 0x61200
3867#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3868#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3869#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3870#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3871#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3872#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3873#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3874#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3875#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3876#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3877#define HSW_VIDEO_DIP_GCP_B 0x61210
3878
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03003879#define HSW_TVIDEO_DIP_CTL(trans) \
3880 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3881#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
3882 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3883#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
3884 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3885#define HSW_TVIDEO_DIP_GCP(trans) \
3886 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3887#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
3888 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003889
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003890#define _TRANS_HTOTAL_B 0xe1000
3891#define _TRANS_HBLANK_B 0xe1004
3892#define _TRANS_HSYNC_B 0xe1008
3893#define _TRANS_VTOTAL_B 0xe100c
3894#define _TRANS_VBLANK_B 0xe1010
3895#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003896#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003897
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003898#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3899#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3900#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3901#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3902#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3903#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003904#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3905 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003906
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003907#define _TRANSB_DATA_M1 0xe1030
3908#define _TRANSB_DATA_N1 0xe1034
3909#define _TRANSB_DATA_M2 0xe1038
3910#define _TRANSB_DATA_N2 0xe103c
3911#define _TRANSB_DP_LINK_M1 0xe1040
3912#define _TRANSB_DP_LINK_N1 0xe1044
3913#define _TRANSB_DP_LINK_M2 0xe1048
3914#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003915
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003916#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3917#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3918#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3919#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3920#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3921#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3922#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3923#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3924
3925#define _TRANSACONF 0xf0008
3926#define _TRANSBCONF 0xf1008
3927#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003928#define TRANS_DISABLE (0<<31)
3929#define TRANS_ENABLE (1<<31)
3930#define TRANS_STATE_MASK (1<<30)
3931#define TRANS_STATE_DISABLE (0<<30)
3932#define TRANS_STATE_ENABLE (1<<30)
3933#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3934#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3935#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3936#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003937#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003938#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003939#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003940#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003941#define TRANS_8BPC (0<<5)
3942#define TRANS_10BPC (1<<5)
3943#define TRANS_6BPC (2<<5)
3944#define TRANS_12BPC (3<<5)
3945
Daniel Vetterce401412012-10-31 22:52:30 +01003946#define _TRANSA_CHICKEN1 0xf0060
3947#define _TRANSB_CHICKEN1 0xf1060
3948#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3949#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003950#define _TRANSA_CHICKEN2 0xf0064
3951#define _TRANSB_CHICKEN2 0xf1064
3952#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003953#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3954
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003955
Jesse Barnes291427f2011-07-29 12:42:37 -07003956#define SOUTH_CHICKEN1 0xc2000
3957#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3958#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003959#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3960#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3961#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003962#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02003963#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3964#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3965#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003966
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003967#define _FDI_RXA_CHICKEN 0xc200c
3968#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003969#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3970#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003971#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003972
Jesse Barnes382b0932010-10-07 16:01:25 -07003973#define SOUTH_DSPCLK_GATE_D 0xc2020
3974#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003975#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07003976
Zhenyu Wangb9055052009-06-05 15:38:38 +08003977/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003978#define _FDI_TXA_CTL 0x60100
3979#define _FDI_TXB_CTL 0x61100
3980#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003981#define FDI_TX_DISABLE (0<<31)
3982#define FDI_TX_ENABLE (1<<31)
3983#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3984#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3985#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3986#define FDI_LINK_TRAIN_NONE (3<<28)
3987#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3988#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3989#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3990#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3991#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3992#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3993#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3994#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003995/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3996 SNB has different settings. */
3997/* SNB A-stepping */
3998#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3999#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4000#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4001#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4002/* SNB B-stepping */
4003#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4004#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4005#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4006#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4007#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004008#define FDI_DP_PORT_WIDTH_X1 (0<<19)
4009#define FDI_DP_PORT_WIDTH_X2 (1<<19)
4010#define FDI_DP_PORT_WIDTH_X3 (2<<19)
4011#define FDI_DP_PORT_WIDTH_X4 (3<<19)
4012#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004013/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004014#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004015
4016/* Ivybridge has different bits for lolz */
4017#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4018#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4019#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4020#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4021
Zhenyu Wangb9055052009-06-05 15:38:38 +08004022/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004023#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004024#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004025#define FDI_SCRAMBLING_ENABLE (0<<7)
4026#define FDI_SCRAMBLING_DISABLE (1<<7)
4027
4028/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004029#define _FDI_RXA_CTL 0xf000c
4030#define _FDI_RXB_CTL 0xf100c
4031#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004032#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004033/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004034#define FDI_FS_ERRC_ENABLE (1<<27)
4035#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004036#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004037#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004038#define FDI_8BPC (0<<16)
4039#define FDI_10BPC (1<<16)
4040#define FDI_6BPC (2<<16)
4041#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004042#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004043#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4044#define FDI_RX_PLL_ENABLE (1<<13)
4045#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4046#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4047#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4048#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4049#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004050#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004051/* CPT */
4052#define FDI_AUTO_TRAINING (1<<10)
4053#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4054#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4055#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4056#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4057#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03004058/* LPT */
4059#define FDI_PORT_WIDTH_2X_LPT (1<<19)
4060#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004061
Paulo Zanoni04945642012-11-01 21:00:59 -02004062#define _FDI_RXA_MISC 0xf0010
4063#define _FDI_RXB_MISC 0xf1010
4064#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4065#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4066#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4067#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4068#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4069#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4070#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4071#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4072
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004073#define _FDI_RXA_TUSIZE1 0xf0030
4074#define _FDI_RXA_TUSIZE2 0xf0038
4075#define _FDI_RXB_TUSIZE1 0xf1030
4076#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004077#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4078#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004079
4080/* FDI_RX interrupt register format */
4081#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4082#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4083#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4084#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4085#define FDI_RX_FS_CODE_ERR (1<<6)
4086#define FDI_RX_FE_CODE_ERR (1<<5)
4087#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4088#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4089#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4090#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4091#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4092
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004093#define _FDI_RXA_IIR 0xf0014
4094#define _FDI_RXA_IMR 0xf0018
4095#define _FDI_RXB_IIR 0xf1014
4096#define _FDI_RXB_IMR 0xf1018
4097#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4098#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004099
4100#define FDI_PLL_CTL_1 0xfe000
4101#define FDI_PLL_CTL_2 0xfe004
4102
Zhenyu Wangb9055052009-06-05 15:38:38 +08004103#define PCH_LVDS 0xe1180
4104#define LVDS_DETECTED (1 << 1)
4105
Shobhit Kumar98364372012-06-15 11:55:14 -07004106/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004107#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4108#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4109#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4110#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4111#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004112
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004113#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4114#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4115#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4116#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4117#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004118
Jesse Barnes453c5422013-03-28 09:55:41 -07004119#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4120#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4121#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4122 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4123#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4124 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4125#define VLV_PIPE_PP_DIVISOR(pipe) \
4126 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4127
Zhenyu Wangb9055052009-06-05 15:38:38 +08004128#define PCH_PP_STATUS 0xc7200
4129#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004130#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004131#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004132#define EDP_FORCE_VDD (1 << 3)
4133#define EDP_BLC_ENABLE (1 << 2)
4134#define PANEL_POWER_RESET (1 << 1)
4135#define PANEL_POWER_OFF (0 << 0)
4136#define PANEL_POWER_ON (1 << 0)
4137#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004138#define PANEL_PORT_SELECT_MASK (3 << 30)
4139#define PANEL_PORT_SELECT_LVDS (0 << 30)
4140#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004141#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004142#define PANEL_PORT_SELECT_DPC (2 << 30)
4143#define PANEL_PORT_SELECT_DPD (3 << 30)
4144#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4145#define PANEL_POWER_UP_DELAY_SHIFT 16
4146#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4147#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4148
Zhenyu Wangb9055052009-06-05 15:38:38 +08004149#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004150#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4151#define PANEL_POWER_PORT_LVDS (0 << 30)
4152#define PANEL_POWER_PORT_DP_A (1 << 30)
4153#define PANEL_POWER_PORT_DP_C (2 << 30)
4154#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004155#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4156#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4157#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4158#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4159
Zhenyu Wangb9055052009-06-05 15:38:38 +08004160#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004161#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4162#define PP_REFERENCE_DIVIDER_SHIFT 8
4163#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4164#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004165
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004166#define PCH_DP_B 0xe4100
4167#define PCH_DPB_AUX_CH_CTL 0xe4110
4168#define PCH_DPB_AUX_CH_DATA1 0xe4114
4169#define PCH_DPB_AUX_CH_DATA2 0xe4118
4170#define PCH_DPB_AUX_CH_DATA3 0xe411c
4171#define PCH_DPB_AUX_CH_DATA4 0xe4120
4172#define PCH_DPB_AUX_CH_DATA5 0xe4124
4173
4174#define PCH_DP_C 0xe4200
4175#define PCH_DPC_AUX_CH_CTL 0xe4210
4176#define PCH_DPC_AUX_CH_DATA1 0xe4214
4177#define PCH_DPC_AUX_CH_DATA2 0xe4218
4178#define PCH_DPC_AUX_CH_DATA3 0xe421c
4179#define PCH_DPC_AUX_CH_DATA4 0xe4220
4180#define PCH_DPC_AUX_CH_DATA5 0xe4224
4181
4182#define PCH_DP_D 0xe4300
4183#define PCH_DPD_AUX_CH_CTL 0xe4310
4184#define PCH_DPD_AUX_CH_DATA1 0xe4314
4185#define PCH_DPD_AUX_CH_DATA2 0xe4318
4186#define PCH_DPD_AUX_CH_DATA3 0xe431c
4187#define PCH_DPD_AUX_CH_DATA4 0xe4320
4188#define PCH_DPD_AUX_CH_DATA5 0xe4324
4189
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004190/* CPT */
4191#define PORT_TRANS_A_SEL_CPT 0
4192#define PORT_TRANS_B_SEL_CPT (1<<29)
4193#define PORT_TRANS_C_SEL_CPT (2<<29)
4194#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004195#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004196#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4197#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004198
4199#define TRANS_DP_CTL_A 0xe0300
4200#define TRANS_DP_CTL_B 0xe1300
4201#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004202#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004203#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4204#define TRANS_DP_PORT_SEL_B (0<<29)
4205#define TRANS_DP_PORT_SEL_C (1<<29)
4206#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004207#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004208#define TRANS_DP_PORT_SEL_MASK (3<<29)
4209#define TRANS_DP_AUDIO_ONLY (1<<26)
4210#define TRANS_DP_ENH_FRAMING (1<<18)
4211#define TRANS_DP_8BPC (0<<9)
4212#define TRANS_DP_10BPC (1<<9)
4213#define TRANS_DP_6BPC (2<<9)
4214#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004215#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004216#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4217#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4218#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4219#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004220#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004221
4222/* SNB eDP training params */
4223/* SNB A-stepping */
4224#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4225#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4226#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4227#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4228/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004229#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4230#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4231#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4232#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4233#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004234#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4235
Keith Packard1a2eb462011-11-16 16:26:07 -08004236/* IVB */
4237#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4238#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4239#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4240#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4241#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4242#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4243#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4244
4245/* legacy values */
4246#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4247#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4248#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4249#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4250#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4251
4252#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4253
Zou Nan haicae58522010-11-09 17:17:32 +08004254#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004255#define FORCEWAKE_VLV 0x1300b0
4256#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004257#define FORCEWAKE_MEDIA_VLV 0x1300b8
4258#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004259#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004260#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004261#define VLV_GTLC_WAKE_CTRL 0x130090
4262#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004263#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004264#define FORCEWAKE_KERNEL 0x1
4265#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004266#define FORCEWAKE_MT_ACK 0x130040
4267#define ECOBUS 0xa180
4268#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004269
Ben Widawskydd202c62012-02-09 10:15:18 +01004270#define GTFIFODBG 0x120000
4271#define GT_FIFO_CPU_ERROR_MASK 7
4272#define GT_FIFO_OVFERR (1<<2)
4273#define GT_FIFO_IAWRERR (1<<1)
4274#define GT_FIFO_IARDERR (1<<0)
4275
Chris Wilson91355832011-03-04 19:22:40 +00004276#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004277#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004278
Daniel Vetter80e829f2012-03-31 11:21:57 +02004279#define GEN6_UCGCTL1 0x9400
4280# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004281# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004282
Eric Anholt406478d2011-11-07 16:07:04 -08004283#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004284# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004285# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004286# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004287# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004288# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004289
Jesse Barnese3f33d42012-06-14 11:04:50 -07004290#define GEN7_UCGCTL4 0x940c
4291#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4292
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004293#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004294#define GEN6_TURBO_DISABLE (1<<31)
4295#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03004296#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00004297#define GEN6_OFFSET(x) ((x)<<19)
4298#define GEN6_AGGRESSIVE_TURBO (0<<15)
4299#define GEN6_RC_VIDEO_FREQ 0xA00C
4300#define GEN6_RC_CONTROL 0xA090
4301#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4302#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4303#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4304#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4305#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4306#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4307#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4308#define GEN6_RP_DOWN_TIMEOUT 0xA010
4309#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004310#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004311#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004312#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004313#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004314#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004315#define GEN6_RP_CONTROL 0xA024
4316#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004317#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4318#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4319#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4320#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4321#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004322#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4323#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004324#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4325#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4326#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004327#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004328#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004329#define GEN6_RP_UP_THRESHOLD 0xA02C
4330#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004331#define GEN6_RP_CUR_UP_EI 0xA050
4332#define GEN6_CURICONT_MASK 0xffffff
4333#define GEN6_RP_CUR_UP 0xA054
4334#define GEN6_CURBSYTAVG_MASK 0xffffff
4335#define GEN6_RP_PREV_UP 0xA058
4336#define GEN6_RP_CUR_DOWN_EI 0xA05C
4337#define GEN6_CURIAVG_MASK 0xffffff
4338#define GEN6_RP_CUR_DOWN 0xA060
4339#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004340#define GEN6_RP_UP_EI 0xA068
4341#define GEN6_RP_DOWN_EI 0xA06C
4342#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4343#define GEN6_RC_STATE 0xA094
4344#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4345#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4346#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4347#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4348#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4349#define GEN6_RC_SLEEP 0xA0B0
4350#define GEN6_RC1e_THRESHOLD 0xA0B4
4351#define GEN6_RC6_THRESHOLD 0xA0B8
4352#define GEN6_RC6p_THRESHOLD 0xA0BC
4353#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004354#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004355
4356#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004357#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004358#define GEN6_PMIIR 0x44028
4359#define GEN6_PMIER 0x4402C
4360#define GEN6_PM_MBOX_EVENT (1<<25)
4361#define GEN6_PM_THERMAL_EVENT (1<<24)
4362#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4363#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4364#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4365#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4366#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004367#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4368 GEN6_PM_RP_DOWN_THRESHOLD | \
4369 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004370
Ben Widawskycce66a22012-03-27 18:59:38 -07004371#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4372#define GEN6_GT_GFX_RC6 0x138108
4373#define GEN6_GT_GFX_RC6p 0x13810C
4374#define GEN6_GT_GFX_RC6pp 0x138110
4375
Chris Wilson8fd26852010-12-08 18:40:43 +00004376#define GEN6_PCODE_MAILBOX 0x138124
4377#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004378#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004379#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4380#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004381#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4382#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004383#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4384#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004385#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004386#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004387
Jesse Barnesa0e4e192013-04-02 11:23:05 -07004388#define VLV_IOSF_DOORBELL_REQ 0x182100
4389#define IOSF_DEVFN_SHIFT 24
4390#define IOSF_OPCODE_SHIFT 16
4391#define IOSF_PORT_SHIFT 8
4392#define IOSF_BYTE_ENABLES_SHIFT 4
4393#define IOSF_BAR_SHIFT 1
4394#define IOSF_SB_BUSY (1<<0)
4395#define IOSF_PORT_PUNIT 0x4
4396#define VLV_IOSF_DATA 0x182104
4397#define VLV_IOSF_ADDR 0x182108
4398
4399#define PUNIT_OPCODE_REG_READ 6
4400#define PUNIT_OPCODE_REG_WRITE 7
4401
Ben Widawsky4d855292011-12-12 19:34:16 -08004402#define GEN6_GT_CORE_STATUS 0x138060
4403#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4404#define GEN6_RCn_MASK 7
4405#define GEN6_RC0 0
4406#define GEN6_RC3 2
4407#define GEN6_RC6 3
4408#define GEN6_RC7 4
4409
Ben Widawskye3689192012-05-25 16:56:22 -07004410#define GEN7_MISCCPCTL (0x9424)
4411#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4412
4413/* IVYBRIDGE DPF */
4414#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4415#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4416#define GEN7_PARITY_ERROR_VALID (1<<13)
4417#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4418#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4419#define GEN7_PARITY_ERROR_ROW(reg) \
4420 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4421#define GEN7_PARITY_ERROR_BANK(reg) \
4422 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4423#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4424 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4425#define GEN7_L3CDERRST1_ENABLE (1<<7)
4426
Ben Widawskyb9524a12012-05-25 16:56:24 -07004427#define GEN7_L3LOG_BASE 0xB070
4428#define GEN7_L3LOG_SIZE 0x80
4429
Jesse Barnes12f33822012-10-25 12:15:45 -07004430#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4431#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4432#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4433#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4434
Jesse Barnes8ab43972012-10-25 12:15:42 -07004435#define GEN7_ROW_CHICKEN2 0xe4f4
4436#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4437#define DOP_CLOCK_GATING_DISABLE (1<<0)
4438
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004439#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004440#define INTEL_AUDIO_DEVCL 0x808629FB
4441#define INTEL_AUDIO_DEVBLC 0x80862801
4442#define INTEL_AUDIO_DEVCTG 0x80862802
4443
4444#define G4X_AUD_CNTL_ST 0x620B4
4445#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4446#define G4X_ELDV_DEVCTG (1 << 14)
4447#define G4X_ELD_ADDR (0xf << 5)
4448#define G4X_ELD_ACK (1 << 4)
4449#define G4X_HDMIW_HDMIEDID 0x6210C
4450
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004451#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004452#define IBX_HDMIW_HDMIEDID_B 0xE2150
4453#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4454 IBX_HDMIW_HDMIEDID_A, \
4455 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004456#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004457#define IBX_AUD_CNTL_ST_B 0xE21B4
4458#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4459 IBX_AUD_CNTL_ST_A, \
4460 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004461#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4462#define IBX_ELD_ADDRESS (0x1f << 5)
4463#define IBX_ELD_ACK (1 << 4)
4464#define IBX_AUD_CNTL_ST2 0xE20C0
4465#define IBX_ELD_VALIDB (1 << 0)
4466#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004467
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004468#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004469#define CPT_HDMIW_HDMIEDID_B 0xE5150
4470#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4471 CPT_HDMIW_HDMIEDID_A, \
4472 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004473#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004474#define CPT_AUD_CNTL_ST_B 0xE51B4
4475#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4476 CPT_AUD_CNTL_ST_A, \
4477 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004478#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004479
Eric Anholtae662d32012-01-03 09:23:29 -08004480/* These are the 4 32-bit write offset registers for each stream
4481 * output buffer. It determines the offset from the
4482 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4483 */
4484#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4485
Wu Fengguangb6daa022012-01-06 14:41:31 -06004486#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004487#define IBX_AUD_CONFIG_B 0xe2100
4488#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4489 IBX_AUD_CONFIG_A, \
4490 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004491#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004492#define CPT_AUD_CONFIG_B 0xe5100
4493#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4494 CPT_AUD_CONFIG_A, \
4495 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004496#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4497#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4498#define AUD_CONFIG_UPPER_N_SHIFT 20
4499#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4500#define AUD_CONFIG_LOWER_N_SHIFT 4
4501#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4502#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4503#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4504#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4505
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004506/* HSW Audio */
4507#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4508#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4509#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4510 HSW_AUD_CONFIG_A, \
4511 HSW_AUD_CONFIG_B)
4512
4513#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4514#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4515#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4516 HSW_AUD_MISC_CTRL_A, \
4517 HSW_AUD_MISC_CTRL_B)
4518
4519#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4520#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4521#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4522 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4523 HSW_AUD_DIP_ELD_CTRL_ST_B)
4524
4525/* Audio Digital Converter */
4526#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4527#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4528#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4529 HSW_AUD_DIG_CNVT_1, \
4530 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004531#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004532
4533#define HSW_AUD_EDID_DATA_A 0x65050
4534#define HSW_AUD_EDID_DATA_B 0x65150
4535#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4536 HSW_AUD_EDID_DATA_A, \
4537 HSW_AUD_EDID_DATA_B)
4538
4539#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4540#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4541#define AUDIO_INACTIVE_C (1<<11)
4542#define AUDIO_INACTIVE_B (1<<7)
4543#define AUDIO_INACTIVE_A (1<<3)
4544#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4545#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4546#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4547#define AUDIO_ELD_VALID_A (1<<0)
4548#define AUDIO_ELD_VALID_B (1<<4)
4549#define AUDIO_ELD_VALID_C (1<<8)
4550#define AUDIO_CP_READY_A (1<<1)
4551#define AUDIO_CP_READY_B (1<<5)
4552#define AUDIO_CP_READY_C (1<<9)
4553
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004554/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004555#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4556#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4557#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4558#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004559#define HSW_PWR_WELL_ENABLE (1<<31)
4560#define HSW_PWR_WELL_STATE (1<<30)
4561#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004562#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4563#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004564#define HSW_PWR_WELL_FORCE_ON (1<<19)
4565#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004566
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004567/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004568#define TRANS_DDI_FUNC_CTL_A 0x60400
4569#define TRANS_DDI_FUNC_CTL_B 0x61400
4570#define TRANS_DDI_FUNC_CTL_C 0x62400
4571#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4572#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4573 TRANS_DDI_FUNC_CTL_B)
4574#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004575/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004576#define TRANS_DDI_PORT_MASK (7<<28)
4577#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4578#define TRANS_DDI_PORT_NONE (0<<28)
4579#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4580#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4581#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4582#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4583#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4584#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4585#define TRANS_DDI_BPC_MASK (7<<20)
4586#define TRANS_DDI_BPC_8 (0<<20)
4587#define TRANS_DDI_BPC_10 (1<<20)
4588#define TRANS_DDI_BPC_6 (2<<20)
4589#define TRANS_DDI_BPC_12 (3<<20)
4590#define TRANS_DDI_PVSYNC (1<<17)
4591#define TRANS_DDI_PHSYNC (1<<16)
4592#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4593#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4594#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4595#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4596#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4597#define TRANS_DDI_BFI_ENABLE (1<<4)
4598#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4599#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4600#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004601
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004602/* DisplayPort Transport Control */
4603#define DP_TP_CTL_A 0x64040
4604#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004605#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4606#define DP_TP_CTL_ENABLE (1<<31)
4607#define DP_TP_CTL_MODE_SST (0<<27)
4608#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004609#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004610#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004611#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4612#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4613#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004614#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4615#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004616#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004617#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004618
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004619/* DisplayPort Transport Status */
4620#define DP_TP_STATUS_A 0x64044
4621#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004622#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004623#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004624#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4625
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004626/* DDI Buffer Control */
4627#define DDI_BUF_CTL_A 0x64000
4628#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004629#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4630#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004631#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004632#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004633#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004634#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004635#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004636#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004637#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4638#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004639#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4640#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004641#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004642#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004643#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004644#define DDI_PORT_WIDTH_X1 (0<<1)
4645#define DDI_PORT_WIDTH_X2 (1<<1)
4646#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004647#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4648
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004649/* DDI Buffer Translations */
4650#define DDI_BUF_TRANS_A 0x64E00
4651#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004652#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004653
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004654/* Sideband Interface (SBI) is programmed indirectly, via
4655 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4656 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004657#define SBI_ADDR 0xC6000
4658#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004659#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004660#define SBI_CTL_DEST_ICLK (0x0<<16)
4661#define SBI_CTL_DEST_MPHY (0x1<<16)
4662#define SBI_CTL_OP_IORD (0x2<<8)
4663#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004664#define SBI_CTL_OP_CRRD (0x6<<8)
4665#define SBI_CTL_OP_CRWR (0x7<<8)
4666#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004667#define SBI_RESPONSE_SUCCESS (0x0<<1)
4668#define SBI_BUSY (0x1<<0)
4669#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004670
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004671/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004672#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004673#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4674#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4675#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4676#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004677#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004678#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004679#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004680#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004681#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004682#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004683#define SBI_SSCAUXDIV6 0x0610
4684#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004685#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004686#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004687
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004688/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004689#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004690#define PIXCLK_GATE_UNGATE (1<<0)
4691#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004692
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004693/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004694#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004695#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004696#define SPLL_PLL_SSC (1<<28)
4697#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004698#define SPLL_PLL_FREQ_810MHz (0<<26)
4699#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004700
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004701/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004702#define WRPLL_CTL1 0x46040
4703#define WRPLL_CTL2 0x46060
4704#define WRPLL_PLL_ENABLE (1<<31)
4705#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004706#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004707#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004708/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004709#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4710#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4711#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004712
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004713/* Port clock selection */
4714#define PORT_CLK_SEL_A 0x46100
4715#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004716#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004717#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4718#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4719#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004720#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004721#define PORT_CLK_SEL_WRPLL1 (4<<29)
4722#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004723#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004724
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004725/* Transcoder clock selection */
4726#define TRANS_CLK_SEL_A 0x46140
4727#define TRANS_CLK_SEL_B 0x46144
4728#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4729/* For each transcoder, we need to select the corresponding port clock */
4730#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4731#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004732
Paulo Zanonic9809792012-10-23 18:30:00 -02004733#define _TRANSA_MSA_MISC 0x60410
4734#define _TRANSB_MSA_MISC 0x61410
4735#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4736 _TRANSB_MSA_MISC)
4737#define TRANS_MSA_SYNC_CLK (1<<0)
4738#define TRANS_MSA_6_BPC (0<<5)
4739#define TRANS_MSA_8_BPC (1<<5)
4740#define TRANS_MSA_10_BPC (2<<5)
4741#define TRANS_MSA_12_BPC (3<<5)
4742#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004743
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004744/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004745#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004746#define LCPLL_PLL_DISABLE (1<<31)
4747#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004748#define LCPLL_CLK_FREQ_MASK (3<<26)
4749#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004750#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004751#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004752#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004753
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004754/* Pipe WM_LINETIME - watermark line time */
4755#define PIPE_WM_LINETIME_A 0x45270
4756#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004757#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4758 PIPE_WM_LINETIME_B)
4759#define PIPE_WM_LINETIME_MASK (0x1ff)
4760#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004761#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004762#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004763
4764/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004765#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004766#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4767#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4768#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4769
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004770#define WM_DBG 0x45280
4771#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4772#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4773#define WM_DBG_DISALLOW_SPRITE (1<<2)
4774
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004775/* pipe CSC */
4776#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4777#define _PIPE_A_CSC_COEFF_BY 0x49014
4778#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4779#define _PIPE_A_CSC_COEFF_BU 0x4901c
4780#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4781#define _PIPE_A_CSC_COEFF_BV 0x49024
4782#define _PIPE_A_CSC_MODE 0x49028
4783#define _PIPE_A_CSC_PREOFF_HI 0x49030
4784#define _PIPE_A_CSC_PREOFF_ME 0x49034
4785#define _PIPE_A_CSC_PREOFF_LO 0x49038
4786#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4787#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4788#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4789
4790#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4791#define _PIPE_B_CSC_COEFF_BY 0x49114
4792#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4793#define _PIPE_B_CSC_COEFF_BU 0x4911c
4794#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4795#define _PIPE_B_CSC_COEFF_BV 0x49124
4796#define _PIPE_B_CSC_MODE 0x49128
4797#define _PIPE_B_CSC_PREOFF_HI 0x49130
4798#define _PIPE_B_CSC_PREOFF_ME 0x49134
4799#define _PIPE_B_CSC_PREOFF_LO 0x49138
4800#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4801#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4802#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4803
4804#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4805#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4806#define CSC_MODE_YUV_TO_RGB (1 << 0)
4807
4808#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4809#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4810#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4811#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4812#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4813#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4814#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4815#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4816#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4817#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4818#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4819#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4820#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4821
Jesse Barnes585fb112008-07-29 11:54:06 -07004822#endif /* _I915_REG_H_ */