blob: c7d68e789642f8a05e2403c266c222c221995502 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000147static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800148{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200149 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800150
Ben Widawskyce1bb322013-04-05 13:12:44 -0700151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700156 return;
157 }
158
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800169 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200173 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800174
Jesse Barnes90711d52011-04-28 14:48:02 -0700175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100178 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Jani Nikula85327742017-02-01 15:46:09 +0200217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 } else
229 continue;
230
Rui Guo6a9c4b32013-06-19 21:10:23 +0800231 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800232 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800233 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800234 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800238}
239
Chris Wilson0673ad42016-06-24 14:00:22 +0100240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100243 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300244 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800252 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100253 /* Reject all old ums/dri params. */
254 return -ENODEV;
255 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
258 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300259 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100260 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 case I915_PARAM_NUM_FENCES_AVAIL:
262 value = dev_priv->num_fence_regs;
263 break;
264 case I915_PARAM_HAS_OVERLAY:
265 value = dev_priv->overlay ? 1 : 0;
266 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
276 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530277 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530320 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800321 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530322 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800323 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100324 case I915_PARAM_MMAP_GTT_VERSION:
325 /* Though we've started our numbering from 1, and so class all
326 * earlier versions as 0, in effect their value is undefined as
327 * the ioctl will report EINVAL for the unknown param!
328 */
329 value = i915_gem_mmap_gtt_version();
330 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000331 case I915_PARAM_HAS_SCHEDULER:
332 value = dev_priv->engine[RCS] &&
333 dev_priv->engine[RCS]->schedule;
334 break;
David Weinehall16162472016-09-02 13:46:17 +0300335 case I915_PARAM_MMAP_VERSION:
336 /* Remember to bump this if the version changes! */
337 case I915_PARAM_HAS_GEM:
338 case I915_PARAM_HAS_PAGEFLIPPING:
339 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
340 case I915_PARAM_HAS_RELAXED_FENCING:
341 case I915_PARAM_HAS_COHERENT_RINGS:
342 case I915_PARAM_HAS_RELAXED_DELTA:
343 case I915_PARAM_HAS_GEN7_SOL_RESET:
344 case I915_PARAM_HAS_WAIT_TIMEOUT:
345 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
346 case I915_PARAM_HAS_PINNED_BATCHES:
347 case I915_PARAM_HAS_EXEC_NO_RELOC:
348 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
349 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
350 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000351 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000352 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100353 case I915_PARAM_HAS_EXEC_CAPTURE:
David Weinehall16162472016-09-02 13:46:17 +0300354 /* For the time being all of these are always true;
355 * if some supported hardware does not have one of these
356 * features this value needs to be provided from
357 * INTEL_INFO(), a feature macro, or similar.
358 */
359 value = 1;
360 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 default:
362 DRM_DEBUG("Unknown parameter %d\n", param->param);
363 return -EINVAL;
364 }
365
Chris Wilsondda33002016-06-24 14:00:23 +0100366 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100368
369 return 0;
370}
371
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000372static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100373{
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
375 if (!dev_priv->bridge_dev) {
376 DRM_ERROR("bridge device not found\n");
377 return -1;
378 }
379 return 0;
380}
381
382/* Allocate space for the MCH regs if needed, return nonzero on error */
383static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000384intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100385{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000386 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 u32 temp_lo, temp_hi = 0;
388 u64 mchbar_addr;
389 int ret;
390
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000391 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100392 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
393 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
394 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
395
396 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
397#ifdef CONFIG_PNP
398 if (mchbar_addr &&
399 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
400 return 0;
401#endif
402
403 /* Get some space for it */
404 dev_priv->mch_res.name = "i915 MCHBAR";
405 dev_priv->mch_res.flags = IORESOURCE_MEM;
406 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
407 &dev_priv->mch_res,
408 MCHBAR_SIZE, MCHBAR_SIZE,
409 PCIBIOS_MIN_MEM,
410 0, pcibios_align_resource,
411 dev_priv->bridge_dev);
412 if (ret) {
413 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
414 dev_priv->mch_res.start = 0;
415 return ret;
416 }
417
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000418 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100419 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
420 upper_32_bits(dev_priv->mch_res.start));
421
422 pci_write_config_dword(dev_priv->bridge_dev, reg,
423 lower_32_bits(dev_priv->mch_res.start));
424 return 0;
425}
426
427/* Setup MCHBAR if possible, return true if we should disable it again */
428static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000429intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100430{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000431 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100432 u32 temp;
433 bool enabled;
434
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100435 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100436 return;
437
438 dev_priv->mchbar_need_disable = false;
439
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100440 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
442 enabled = !!(temp & DEVEN_MCHBAR_EN);
443 } else {
444 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
445 enabled = temp & 1;
446 }
447
448 /* If it's already enabled, don't have to do anything */
449 if (enabled)
450 return;
451
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000452 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return;
454
455 dev_priv->mchbar_need_disable = true;
456
457 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100458 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100459 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
460 temp | DEVEN_MCHBAR_EN);
461 } else {
462 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
463 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
464 }
465}
466
467static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000468intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100469{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000470 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100471
472 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100473 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100474 u32 deven_val;
475
476 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
477 &deven_val);
478 deven_val &= ~DEVEN_MCHBAR_EN;
479 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
480 deven_val);
481 } else {
482 u32 mchbar_val;
483
484 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
485 &mchbar_val);
486 mchbar_val &= ~1;
487 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
488 mchbar_val);
489 }
490 }
491
492 if (dev_priv->mch_res.start)
493 release_resource(&dev_priv->mch_res);
494}
495
496/* true = enable decode, false = disable decoder */
497static unsigned int i915_vga_set_decode(void *cookie, bool state)
498{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100500
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000501 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 if (state)
503 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
504 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505 else
506 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507}
508
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000509static int i915_resume_switcheroo(struct drm_device *dev);
510static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
511
Chris Wilson0673ad42016-06-24 14:00:22 +0100512static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
513{
514 struct drm_device *dev = pci_get_drvdata(pdev);
515 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
516
517 if (state == VGA_SWITCHEROO_ON) {
518 pr_info("switched on\n");
519 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
520 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300521 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 i915_resume_switcheroo(dev);
523 dev->switch_power_state = DRM_SWITCH_POWER_ON;
524 } else {
525 pr_info("switched off\n");
526 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
527 i915_suspend_switcheroo(dev, pmm);
528 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
529 }
530}
531
532static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
533{
534 struct drm_device *dev = pci_get_drvdata(pdev);
535
536 /*
537 * FIXME: open_count is protected by drm_global_mutex but that would lead to
538 * locking inversion with the driver load path. And the access here is
539 * completely racy anyway. So don't bother with locking for now.
540 */
541 return dev->open_count == 0;
542}
543
544static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
545 .set_gpu_state = i915_switcheroo_set_state,
546 .reprobe = NULL,
547 .can_switch = i915_switcheroo_can_switch,
548};
549
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100550static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100551{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100552 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700553 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000554 i915_gem_cleanup_engines(dev_priv);
555 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100556 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100557
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000558 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100559
560 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100561}
562
563static int i915_load_modeset_init(struct drm_device *dev)
564{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100565 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300566 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100567 int ret;
568
569 if (i915_inject_load_failure())
570 return -ENODEV;
571
Jani Nikula66578852017-03-10 15:27:57 +0200572 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100573
574 /* If we have > 1 VGA cards, then we need to arbitrate access
575 * to the common VGA resources.
576 *
577 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
578 * then we do not take part in VGA arbitration and the
579 * vga_client_register() fails with -ENODEV.
580 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000581 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100582 if (ret && ret != -ENODEV)
583 goto out;
584
585 intel_register_dsm_handler();
586
David Weinehall52a05c32016-08-22 13:32:44 +0300587 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100588 if (ret)
589 goto cleanup_vga_client;
590
591 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
592 intel_update_rawclk(dev_priv);
593
594 intel_power_domains_init_hw(dev_priv, false);
595
596 intel_csr_ucode_init(dev_priv);
597
598 ret = intel_irq_install(dev_priv);
599 if (ret)
600 goto cleanup_csr;
601
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000602 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100603
604 /* Important: The output setup functions called by modeset_init need
605 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300606 ret = intel_modeset_init(dev);
607 if (ret)
608 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100609
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100610 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000612 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700614 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100615
616 intel_modeset_gem_init(dev);
617
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000618 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100619 return 0;
620
621 ret = intel_fbdev_init(dev);
622 if (ret)
623 goto cleanup_gem;
624
625 /* Only enable hotplug handling once the fbdev is fully set up. */
626 intel_hpd_init(dev_priv);
627
628 drm_kms_helper_poll_init(dev);
629
630 return 0;
631
632cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000633 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300634 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100635 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700636cleanup_uc:
637 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100638cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100639 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000640 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641cleanup_csr:
642 intel_csr_ucode_fini(dev_priv);
643 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300644 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100645cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300646 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647out:
648 return ret;
649}
650
Chris Wilson0673ad42016-06-24 14:00:22 +0100651static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
652{
653 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100654 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100655 struct i915_ggtt *ggtt = &dev_priv->ggtt;
656 bool primary;
657 int ret;
658
659 ap = alloc_apertures(1);
660 if (!ap)
661 return -ENOMEM;
662
663 ap->ranges[0].base = ggtt->mappable_base;
664 ap->ranges[0].size = ggtt->mappable_end;
665
666 primary =
667 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
668
Daniel Vetter44adece2016-08-10 18:52:34 +0200669 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100670
671 kfree(ap);
672
673 return ret;
674}
Chris Wilson0673ad42016-06-24 14:00:22 +0100675
676#if !defined(CONFIG_VGA_CONSOLE)
677static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
678{
679 return 0;
680}
681#elif !defined(CONFIG_DUMMY_CONSOLE)
682static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
683{
684 return -ENODEV;
685}
686#else
687static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
688{
689 int ret = 0;
690
691 DRM_INFO("Replacing VGA console driver\n");
692
693 console_lock();
694 if (con_is_bound(&vga_con))
695 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
696 if (ret == 0) {
697 ret = do_unregister_con_driver(&vga_con);
698
699 /* Ignore "already unregistered". */
700 if (ret == -ENODEV)
701 ret = 0;
702 }
703 console_unlock();
704
705 return ret;
706}
707#endif
708
Chris Wilson0673ad42016-06-24 14:00:22 +0100709static void intel_init_dpio(struct drm_i915_private *dev_priv)
710{
711 /*
712 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
713 * CHV x1 PHY (DP/HDMI D)
714 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
715 */
716 if (IS_CHERRYVIEW(dev_priv)) {
717 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
718 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
719 } else if (IS_VALLEYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
721 }
722}
723
724static int i915_workqueues_init(struct drm_i915_private *dev_priv)
725{
726 /*
727 * The i915 workqueue is primarily used for batched retirement of
728 * requests (and thus managing bo) once the task has been completed
729 * by the GPU. i915_gem_retire_requests() is called directly when we
730 * need high-priority retirement, such as waiting for an explicit
731 * bo.
732 *
733 * It is also used for periodic low-priority events, such as
734 * idle-timers and recording error state.
735 *
736 * All tasks on the workqueue are expected to acquire the dev mutex
737 * so there is no point in running more than one instance of the
738 * workqueue at any time. Use an ordered one.
739 */
740 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
741 if (dev_priv->wq == NULL)
742 goto out_err;
743
744 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
745 if (dev_priv->hotplug.dp_wq == NULL)
746 goto out_free_wq;
747
Chris Wilson0673ad42016-06-24 14:00:22 +0100748 return 0;
749
Chris Wilson0673ad42016-06-24 14:00:22 +0100750out_free_wq:
751 destroy_workqueue(dev_priv->wq);
752out_err:
753 DRM_ERROR("Failed to allocate workqueues.\n");
754
755 return -ENOMEM;
756}
757
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000758static void i915_engines_cleanup(struct drm_i915_private *i915)
759{
760 struct intel_engine_cs *engine;
761 enum intel_engine_id id;
762
763 for_each_engine(engine, i915, id)
764 kfree(engine);
765}
766
Chris Wilson0673ad42016-06-24 14:00:22 +0100767static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
768{
Chris Wilson0673ad42016-06-24 14:00:22 +0100769 destroy_workqueue(dev_priv->hotplug.dp_wq);
770 destroy_workqueue(dev_priv->wq);
771}
772
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300773/*
774 * We don't keep the workarounds for pre-production hardware, so we expect our
775 * driver to fail on these machines in one way or another. A little warning on
776 * dmesg may help both the user and the bug triagers.
777 */
778static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
779{
Chris Wilson248a1242017-01-30 10:44:56 +0000780 bool pre = false;
781
782 pre |= IS_HSW_EARLY_SDV(dev_priv);
783 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000784 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000785
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000786 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300787 DRM_ERROR("This is a pre-production stepping. "
788 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000789 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
790 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300791}
792
Chris Wilson0673ad42016-06-24 14:00:22 +0100793/**
794 * i915_driver_init_early - setup state not requiring device access
795 * @dev_priv: device private
796 *
797 * Initialize everything that is a "SW-only" state, that is state not
798 * requiring accessing the device or exposing the driver via kernel internal
799 * or userspace interfaces. Example steps belonging here: lock initialization,
800 * system memory allocation, setting up device specific attributes and
801 * function hooks not requiring accessing the device.
802 */
803static int i915_driver_init_early(struct drm_i915_private *dev_priv,
804 const struct pci_device_id *ent)
805{
806 const struct intel_device_info *match_info =
807 (struct intel_device_info *)ent->driver_data;
808 struct intel_device_info *device_info;
809 int ret = 0;
810
811 if (i915_inject_load_failure())
812 return -ENODEV;
813
814 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100815 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100816 memcpy(device_info, match_info, sizeof(*device_info));
817 device_info->device_id = dev_priv->drm.pdev->device;
818
819 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
820 device_info->gen_mask = BIT(device_info->gen - 1);
821
822 spin_lock_init(&dev_priv->irq_lock);
823 spin_lock_init(&dev_priv->gpu_error.lock);
824 mutex_init(&dev_priv->backlight_lock);
825 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500826
Chris Wilson0673ad42016-06-24 14:00:22 +0100827 spin_lock_init(&dev_priv->mm.object_stat_lock);
828 spin_lock_init(&dev_priv->mmio_flip_lock);
829 mutex_init(&dev_priv->sb_lock);
830 mutex_init(&dev_priv->modeset_restore_lock);
831 mutex_init(&dev_priv->av_mutex);
832 mutex_init(&dev_priv->wm.wm_mutex);
833 mutex_init(&dev_priv->pps_mutex);
834
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100835 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100836 i915_memcpy_init_early(dev_priv);
837
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000838 ret = intel_engines_init_early(dev_priv);
839 if (ret)
840 return ret;
841
Chris Wilson0673ad42016-06-24 14:00:22 +0100842 ret = i915_workqueues_init(dev_priv);
843 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000844 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100845
Chris Wilson0673ad42016-06-24 14:00:22 +0100846 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000847 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100848
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000849 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100850 intel_init_dpio(dev_priv);
851 intel_power_domains_init(dev_priv);
852 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200853 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100854 intel_init_display_hooks(dev_priv);
855 intel_init_clock_gating_hooks(dev_priv);
856 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000857 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100858 if (ret < 0)
Zhenyu Wang26f837e2017-01-13 10:46:09 +0800859 goto err_workqueues;
Chris Wilson0673ad42016-06-24 14:00:22 +0100860
David Weinehall36cdd012016-08-22 13:59:31 +0300861 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100862
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100863 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100864
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300865 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100866
Robert Braggeec688e2016-11-07 19:49:47 +0000867 i915_perf_init(dev_priv);
868
Chris Wilson0673ad42016-06-24 14:00:22 +0100869 return 0;
870
871err_workqueues:
872 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000873err_engines:
874 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100875 return ret;
876}
877
878/**
879 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
880 * @dev_priv: device private
881 */
882static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
883{
Robert Braggeec688e2016-11-07 19:49:47 +0000884 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000885 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100886 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000887 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100888}
889
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000890static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100891{
David Weinehall52a05c32016-08-22 13:32:44 +0300892 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 int mmio_bar;
894 int mmio_size;
895
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100896 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100897 /*
898 * Before gen4, the registers and the GTT are behind different BARs.
899 * However, from gen4 onwards, the registers and the GTT are shared
900 * in the same BAR, so we want to restrict this ioremap from
901 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
902 * the register BAR remains the same size for all the earlier
903 * generations up to Ironlake.
904 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000905 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100906 mmio_size = 512 * 1024;
907 else
908 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300909 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910 if (dev_priv->regs == NULL) {
911 DRM_ERROR("failed to map registers\n");
912
913 return -EIO;
914 }
915
916 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000917 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100918
919 return 0;
920}
921
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000922static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100923{
David Weinehall52a05c32016-08-22 13:32:44 +0300924 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100925
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000926 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300927 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100928}
929
930/**
931 * i915_driver_init_mmio - setup device MMIO
932 * @dev_priv: device private
933 *
934 * Setup minimal device state necessary for MMIO accesses later in the
935 * initialization sequence. The setup here should avoid any other device-wide
936 * side effects or exposing the driver via kernel internal or user space
937 * interfaces.
938 */
939static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
940{
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 int ret;
942
943 if (i915_inject_load_failure())
944 return -ENODEV;
945
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000946 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 return -EIO;
948
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000949 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100950 if (ret < 0)
951 goto put_bridge;
952
953 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000954 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955
956 return 0;
957
958put_bridge:
959 pci_dev_put(dev_priv->bridge_dev);
960
961 return ret;
962}
963
964/**
965 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
966 * @dev_priv: device private
967 */
968static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
969{
Chris Wilson0673ad42016-06-24 14:00:22 +0100970 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000971 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100972 pci_dev_put(dev_priv->bridge_dev);
973}
974
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100975static void intel_sanitize_options(struct drm_i915_private *dev_priv)
976{
977 i915.enable_execlists =
978 intel_sanitize_enable_execlists(dev_priv,
979 i915.enable_execlists);
980
981 /*
982 * i915.enable_ppgtt is read-only, so do an early pass to validate the
983 * user's requested state against the hardware/driver capabilities. We
984 * do this now so that we can print out any log messages once rather
985 * than every time we check intel_enable_ppgtt().
986 */
987 i915.enable_ppgtt =
988 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
989 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100990
991 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
Tvrtko Ursulin784f2f12017-02-20 10:46:57 +0000992 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100993
994 intel_uc_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100995}
996
Chris Wilson0673ad42016-06-24 14:00:22 +0100997/**
998 * i915_driver_init_hw - setup state requiring device access
999 * @dev_priv: device private
1000 *
1001 * Setup state that requires accessing the device, but doesn't require
1002 * exposing the driver via kernel internal or userspace interfaces.
1003 */
1004static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1005{
David Weinehall52a05c32016-08-22 13:32:44 +03001006 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001007 int ret;
1008
1009 if (i915_inject_load_failure())
1010 return -ENODEV;
1011
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001012 intel_device_info_runtime_init(dev_priv);
1013
1014 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001015
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001016 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 if (ret)
1018 return ret;
1019
Chris Wilson0673ad42016-06-24 14:00:22 +01001020 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1021 * otherwise the vga fbdev driver falls over. */
1022 ret = i915_kick_out_firmware_fb(dev_priv);
1023 if (ret) {
1024 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1025 goto out_ggtt;
1026 }
1027
1028 ret = i915_kick_out_vgacon(dev_priv);
1029 if (ret) {
1030 DRM_ERROR("failed to remove conflicting VGA console\n");
1031 goto out_ggtt;
1032 }
1033
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001034 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001035 if (ret)
1036 return ret;
1037
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001038 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001039 if (ret) {
1040 DRM_ERROR("failed to enable GGTT\n");
1041 goto out_ggtt;
1042 }
1043
David Weinehall52a05c32016-08-22 13:32:44 +03001044 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001045
1046 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001047 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001048 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001049 if (ret) {
1050 DRM_ERROR("failed to set DMA mask\n");
1051
1052 goto out_ggtt;
1053 }
1054 }
1055
Chris Wilson0673ad42016-06-24 14:00:22 +01001056 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1057 * using 32bit addressing, overwriting memory if HWS is located
1058 * above 4GB.
1059 *
1060 * The documentation also mentions an issue with undefined
1061 * behaviour if any general state is accessed within a page above 4GB,
1062 * which also needs to be handled carefully.
1063 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001064 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001065 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001066
1067 if (ret) {
1068 DRM_ERROR("failed to set DMA mask\n");
1069
1070 goto out_ggtt;
1071 }
1072 }
1073
Chris Wilson0673ad42016-06-24 14:00:22 +01001074 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1075 PM_QOS_DEFAULT_VALUE);
1076
1077 intel_uncore_sanitize(dev_priv);
1078
1079 intel_opregion_setup(dev_priv);
1080
1081 i915_gem_load_init_fences(dev_priv);
1082
1083 /* On the 945G/GM, the chipset reports the MSI capability on the
1084 * integrated graphics even though the support isn't actually there
1085 * according to the published specs. It doesn't appear to function
1086 * correctly in testing on 945G.
1087 * This may be a side effect of MSI having been made available for PEG
1088 * and the registers being closely associated.
1089 *
1090 * According to chipset errata, on the 965GM, MSI interrupts may
1091 * be lost or delayed, but we use them anyways to avoid
1092 * stuck interrupts on some machines.
1093 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001094 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001095 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001096 DRM_DEBUG_DRIVER("can't enable MSI");
1097 }
1098
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001099 ret = intel_gvt_init(dev_priv);
1100 if (ret)
1101 goto out_ggtt;
1102
Chris Wilson0673ad42016-06-24 14:00:22 +01001103 return 0;
1104
1105out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001106 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001107
1108 return ret;
1109}
1110
1111/**
1112 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1113 * @dev_priv: device private
1114 */
1115static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1116{
David Weinehall52a05c32016-08-22 13:32:44 +03001117 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001118
David Weinehall52a05c32016-08-22 13:32:44 +03001119 if (pdev->msi_enabled)
1120 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001121
1122 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001123 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001124}
1125
1126/**
1127 * i915_driver_register - register the driver with the rest of the system
1128 * @dev_priv: device private
1129 *
1130 * Perform any steps necessary to make the driver available via kernel
1131 * internal or userspace interfaces.
1132 */
1133static void i915_driver_register(struct drm_i915_private *dev_priv)
1134{
Chris Wilson91c8a322016-07-05 10:40:23 +01001135 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001136
1137 i915_gem_shrinker_init(dev_priv);
1138
1139 /*
1140 * Notify a valid surface after modesetting,
1141 * when running inside a VM.
1142 */
1143 if (intel_vgpu_active(dev_priv))
1144 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1145
1146 /* Reveal our presence to userspace */
1147 if (drm_dev_register(dev, 0) == 0) {
1148 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001149 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001150 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001151
1152 /* Depends on sysfs having been initialized */
1153 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001154 } else
1155 DRM_ERROR("Failed to register driver for userspace access!\n");
1156
1157 if (INTEL_INFO(dev_priv)->num_pipes) {
1158 /* Must be done after probing outputs */
1159 intel_opregion_register(dev_priv);
1160 acpi_video_register();
1161 }
1162
1163 if (IS_GEN5(dev_priv))
1164 intel_gpu_ips_init(dev_priv);
1165
Jerome Anandeef57322017-01-25 04:27:49 +05301166 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001167
1168 /*
1169 * Some ports require correctly set-up hpd registers for detection to
1170 * work properly (leading to ghost connected connector status), e.g. VGA
1171 * on gm45. Hence we can only set up the initial fbdev config after hpd
1172 * irqs are fully enabled. We do it last so that the async config
1173 * cannot run before the connectors are registered.
1174 */
1175 intel_fbdev_initial_config_async(dev);
1176}
1177
1178/**
1179 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1180 * @dev_priv: device private
1181 */
1182static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1183{
Jerome Anandeef57322017-01-25 04:27:49 +05301184 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001185
1186 intel_gpu_ips_teardown();
1187 acpi_video_unregister();
1188 intel_opregion_unregister(dev_priv);
1189
Robert Bragg442b8c02016-11-07 19:49:53 +00001190 i915_perf_unregister(dev_priv);
1191
David Weinehall694c2822016-08-22 13:32:43 +03001192 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001193 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001194 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001195
1196 i915_gem_shrinker_cleanup(dev_priv);
1197}
1198
1199/**
1200 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001201 * @pdev: PCI device
1202 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001203 *
1204 * The driver load routine has to do several things:
1205 * - drive output discovery via intel_modeset_init()
1206 * - initialize the memory manager
1207 * - allocate initial config memory
1208 * - setup the DRM framebuffer with the allocated memory
1209 */
Chris Wilson42f55512016-06-24 14:00:26 +01001210int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001211{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001212 const struct intel_device_info *match_info =
1213 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001214 struct drm_i915_private *dev_priv;
1215 int ret;
1216
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001217 /* Enable nuclear pageflip on ILK+ */
1218 if (!i915.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001219 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001220
Chris Wilson0673ad42016-06-24 14:00:22 +01001221 ret = -ENOMEM;
1222 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1223 if (dev_priv)
1224 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1225 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001226 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001227 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001228 }
1229
Chris Wilson0673ad42016-06-24 14:00:22 +01001230 dev_priv->drm.pdev = pdev;
1231 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001232
1233 ret = pci_enable_device(pdev);
1234 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001235 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001236
1237 pci_set_drvdata(pdev, &dev_priv->drm);
1238
1239 ret = i915_driver_init_early(dev_priv, ent);
1240 if (ret < 0)
1241 goto out_pci_disable;
1242
1243 intel_runtime_pm_get(dev_priv);
1244
1245 ret = i915_driver_init_mmio(dev_priv);
1246 if (ret < 0)
1247 goto out_runtime_pm_put;
1248
1249 ret = i915_driver_init_hw(dev_priv);
1250 if (ret < 0)
1251 goto out_cleanup_mmio;
1252
1253 /*
1254 * TODO: move the vblank init and parts of modeset init steps into one
1255 * of the i915_driver_init_/i915_driver_register functions according
1256 * to the role/effect of the given init step.
1257 */
1258 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001259 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001260 INTEL_INFO(dev_priv)->num_pipes);
1261 if (ret)
1262 goto out_cleanup_hw;
1263 }
1264
Chris Wilson91c8a322016-07-05 10:40:23 +01001265 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001266 if (ret < 0)
1267 goto out_cleanup_vblank;
1268
1269 i915_driver_register(dev_priv);
1270
1271 intel_runtime_pm_enable(dev_priv);
1272
Mahesh Kumara3a89862016-12-01 21:19:34 +05301273 dev_priv->ipc_enabled = false;
1274
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001275 /* Everything is in place, we can now relax! */
1276 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1277 driver.name, driver.major, driver.minor, driver.patchlevel,
1278 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001279 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1280 DRM_INFO("DRM_I915_DEBUG enabled\n");
1281 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1282 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001283
Chris Wilson0673ad42016-06-24 14:00:22 +01001284 intel_runtime_pm_put(dev_priv);
1285
1286 return 0;
1287
1288out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001289 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001290out_cleanup_hw:
1291 i915_driver_cleanup_hw(dev_priv);
1292out_cleanup_mmio:
1293 i915_driver_cleanup_mmio(dev_priv);
1294out_runtime_pm_put:
1295 intel_runtime_pm_put(dev_priv);
1296 i915_driver_cleanup_early(dev_priv);
1297out_pci_disable:
1298 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001299out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001300 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001301 drm_dev_fini(&dev_priv->drm);
1302out_free:
1303 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001304 return ret;
1305}
1306
Chris Wilson42f55512016-06-24 14:00:26 +01001307void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001308{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001309 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001310 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001311
1312 intel_fbdev_fini(dev);
1313
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001314 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001315 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001316
1317 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1318
Daniel Vetter18dddad2017-03-21 17:41:49 +01001319 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001320
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001321 intel_gvt_cleanup(dev_priv);
1322
Chris Wilson0673ad42016-06-24 14:00:22 +01001323 i915_driver_unregister(dev_priv);
1324
1325 drm_vblank_cleanup(dev);
1326
1327 intel_modeset_cleanup(dev);
1328
1329 /*
1330 * free the memory space allocated for the child device
1331 * config parsed from VBT
1332 */
1333 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1334 kfree(dev_priv->vbt.child_dev);
1335 dev_priv->vbt.child_dev = NULL;
1336 dev_priv->vbt.child_dev_num = 0;
1337 }
1338 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1339 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1340 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1341 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1342
David Weinehall52a05c32016-08-22 13:32:44 +03001343 vga_switcheroo_unregister_client(pdev);
1344 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001345
1346 intel_csr_ucode_fini(dev_priv);
1347
1348 /* Free error state after interrupts are fully disabled. */
1349 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001350 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001351
1352 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001353 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001354
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001355 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001356 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001357 intel_fbc_cleanup_cfb(dev_priv);
1358
1359 intel_power_domains_fini(dev_priv);
1360
1361 i915_driver_cleanup_hw(dev_priv);
1362 i915_driver_cleanup_mmio(dev_priv);
1363
1364 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001365}
1366
1367static void i915_driver_release(struct drm_device *dev)
1368{
1369 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001370
1371 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001372 drm_dev_fini(&dev_priv->drm);
1373
1374 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001375}
1376
1377static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1378{
1379 int ret;
1380
1381 ret = i915_gem_open(dev, file);
1382 if (ret)
1383 return ret;
1384
1385 return 0;
1386}
1387
1388/**
1389 * i915_driver_lastclose - clean up after all DRM clients have exited
1390 * @dev: DRM device
1391 *
1392 * Take care of cleaning up after all DRM clients have exited. In the
1393 * mode setting case, we want to restore the kernel's initial mode (just
1394 * in case the last client left us in a bad state).
1395 *
1396 * Additionally, in the non-mode setting case, we'll tear down the GTT
1397 * and DMA structures, since the kernel won't be using them, and clea
1398 * up any GEM state.
1399 */
1400static void i915_driver_lastclose(struct drm_device *dev)
1401{
1402 intel_fbdev_restore_mode(dev);
1403 vga_switcheroo_process_delayed_switch();
1404}
1405
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001406static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001407{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001408 struct drm_i915_file_private *file_priv = file->driver_priv;
1409
Chris Wilson0673ad42016-06-24 14:00:22 +01001410 mutex_lock(&dev->struct_mutex);
1411 i915_gem_context_close(dev, file);
1412 i915_gem_release(dev, file);
1413 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001414
1415 kfree(file_priv);
1416}
1417
Imre Deak07f9cd02014-08-18 14:42:45 +03001418static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1419{
Chris Wilson91c8a322016-07-05 10:40:23 +01001420 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001421 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001422
1423 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001424 for_each_intel_encoder(dev, encoder)
1425 if (encoder->suspend)
1426 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001427 drm_modeset_unlock_all(dev);
1428}
1429
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001430static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1431 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001432static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301433
Imre Deakbc872292015-11-18 17:32:30 +02001434static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1435{
1436#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1437 if (acpi_target_system_state() < ACPI_STATE_S3)
1438 return true;
1439#endif
1440 return false;
1441}
Sagar Kambleebc32822014-08-13 23:07:05 +05301442
Imre Deak5e365c32014-10-23 19:23:25 +03001443static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001444{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001445 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001446 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001447 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001448 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001449
Zhang Ruib8efb172013-02-05 15:41:53 +08001450 /* ignore lid events during suspend */
1451 mutex_lock(&dev_priv->modeset_restore_lock);
1452 dev_priv->modeset_restore = MODESET_SUSPENDED;
1453 mutex_unlock(&dev_priv->modeset_restore_lock);
1454
Imre Deak1f814da2015-12-16 02:52:19 +02001455 disable_rpm_wakeref_asserts(dev_priv);
1456
Paulo Zanonic67a4702013-08-19 13:18:09 -03001457 /* We do a lot of poking in a lot of registers, make sure they work
1458 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001459 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001460
Dave Airlie5bcf7192010-12-07 09:20:40 +10001461 drm_kms_helper_poll_disable(dev);
1462
David Weinehall52a05c32016-08-22 13:32:44 +03001463 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001464
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001465 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001466 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001467 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001468 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001469 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001470 }
1471
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001472 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001473
1474 intel_dp_mst_suspend(dev);
1475
1476 intel_runtime_pm_disable_interrupts(dev_priv);
1477 intel_hpd_cancel_work(dev_priv);
1478
1479 intel_suspend_encoders(dev_priv);
1480
Ville Syrjälä712bf362016-10-31 22:37:23 +02001481 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001482
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001483 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001484
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001485 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001486
Imre Deakbc872292015-11-18 17:32:30 +02001487 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001488 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001489
Hans de Goede68f60942017-02-10 11:28:01 +01001490 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001491 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001492
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001493 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001494
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001495 dev_priv->suspend_count++;
1496
Imre Deakf74ed082016-04-18 14:48:21 +03001497 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001498
Imre Deak1f814da2015-12-16 02:52:19 +02001499out:
1500 enable_rpm_wakeref_asserts(dev_priv);
1501
1502 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001503}
1504
David Weinehallc49d13e2016-08-22 13:32:42 +03001505static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001506{
David Weinehallc49d13e2016-08-22 13:32:42 +03001507 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001508 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001509 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001510 int ret;
1511
Imre Deak1f814da2015-12-16 02:52:19 +02001512 disable_rpm_wakeref_asserts(dev_priv);
1513
Imre Deak4c494a52016-10-13 14:34:06 +03001514 intel_display_set_init_power(dev_priv, false);
1515
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001516 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001517 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001518 /*
1519 * In case of firmware assisted context save/restore don't manually
1520 * deinit the power domains. This also means the CSR/DMC firmware will
1521 * stay active, it will power down any HW resources as required and
1522 * also enable deeper system power states that would be blocked if the
1523 * firmware was inactive.
1524 */
1525 if (!fw_csr)
1526 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001527
Imre Deak507e1262016-04-20 20:27:54 +03001528 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001529 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001530 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001531 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001532 hsw_enable_pc8(dev_priv);
1533 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1534 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001535
1536 if (ret) {
1537 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001538 if (!fw_csr)
1539 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001540
Imre Deak1f814da2015-12-16 02:52:19 +02001541 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001542 }
1543
David Weinehall52a05c32016-08-22 13:32:44 +03001544 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001545 /*
Imre Deak54875572015-06-30 17:06:47 +03001546 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001547 * the device even though it's already in D3 and hang the machine. So
1548 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001549 * power down the device properly. The issue was seen on multiple old
1550 * GENs with different BIOS vendors, so having an explicit blacklist
1551 * is inpractical; apply the workaround on everything pre GEN6. The
1552 * platforms where the issue was seen:
1553 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1554 * Fujitsu FSC S7110
1555 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001556 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001557 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001558 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001559
Imre Deakbc872292015-11-18 17:32:30 +02001560 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1561
Imre Deak1f814da2015-12-16 02:52:19 +02001562out:
1563 enable_rpm_wakeref_asserts(dev_priv);
1564
1565 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001566}
1567
Matthew Aulda9a251c2016-12-02 10:24:11 +00001568static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001569{
1570 int error;
1571
Chris Wilsonded8b072016-07-05 10:40:22 +01001572 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001573 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001574 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001575 return -ENODEV;
1576 }
1577
Imre Deak0b14cbd2014-09-10 18:16:55 +03001578 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1579 state.event != PM_EVENT_FREEZE))
1580 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001581
1582 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1583 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001584
Imre Deak5e365c32014-10-23 19:23:25 +03001585 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001586 if (error)
1587 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001588
Imre Deakab3be732015-03-02 13:04:41 +02001589 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001590}
1591
Imre Deak5e365c32014-10-23 19:23:25 +03001592static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001593{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001594 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001595 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001596
Imre Deak1f814da2015-12-16 02:52:19 +02001597 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001598 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001599
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001600 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001601 if (ret)
1602 DRM_ERROR("failed to re-enable GGTT\n");
1603
Imre Deakf74ed082016-04-18 14:48:21 +03001604 intel_csr_ucode_resume(dev_priv);
1605
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001606 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001607
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001608 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001609 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001610 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001611
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001612 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001613
Peter Antoine364aece2015-05-11 08:50:45 +01001614 /*
1615 * Interrupts have to be enabled before any batches are run. If not the
1616 * GPU will hang. i915_gem_init_hw() will initiate batches to
1617 * update/restore the context.
1618 *
Imre Deak908764f2016-11-29 21:40:29 +02001619 * drm_mode_config_reset() needs AUX interrupts.
1620 *
Peter Antoine364aece2015-05-11 08:50:45 +01001621 * Modeset enabling in intel_modeset_init_hw() also needs working
1622 * interrupts.
1623 */
1624 intel_runtime_pm_enable_interrupts(dev_priv);
1625
Imre Deak908764f2016-11-29 21:40:29 +02001626 drm_mode_config_reset(dev);
1627
Daniel Vetterd5818932015-02-23 12:03:26 +01001628 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001629 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001630 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001631 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001632 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001633 mutex_unlock(&dev->struct_mutex);
1634
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001635 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001636
Daniel Vetterd5818932015-02-23 12:03:26 +01001637 intel_modeset_init_hw(dev);
1638
1639 spin_lock_irq(&dev_priv->irq_lock);
1640 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001641 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001642 spin_unlock_irq(&dev_priv->irq_lock);
1643
Daniel Vetterd5818932015-02-23 12:03:26 +01001644 intel_dp_mst_resume(dev);
1645
Lyudea16b7652016-03-11 10:57:01 -05001646 intel_display_resume(dev);
1647
Lyudee0b70062016-11-01 21:06:30 -04001648 drm_kms_helper_poll_enable(dev);
1649
Daniel Vetterd5818932015-02-23 12:03:26 +01001650 /*
1651 * ... but also need to make sure that hotplug processing
1652 * doesn't cause havoc. Like in the driver load code we don't
1653 * bother with the tiny race here where we might loose hotplug
1654 * notifications.
1655 * */
1656 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001657
Chris Wilson03d92e42016-05-23 15:08:10 +01001658 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001659
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001660 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001661
Zhang Ruib8efb172013-02-05 15:41:53 +08001662 mutex_lock(&dev_priv->modeset_restore_lock);
1663 dev_priv->modeset_restore = MODESET_DONE;
1664 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001665
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001666 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001667
Chris Wilson54b4f682016-07-21 21:16:19 +01001668 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001669
Imre Deak1f814da2015-12-16 02:52:19 +02001670 enable_rpm_wakeref_asserts(dev_priv);
1671
Chris Wilson074c6ad2014-04-09 09:19:43 +01001672 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001673}
1674
Imre Deak5e365c32014-10-23 19:23:25 +03001675static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001676{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001677 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001678 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001679 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001680
Imre Deak76c4b252014-04-01 19:55:22 +03001681 /*
1682 * We have a resume ordering issue with the snd-hda driver also
1683 * requiring our device to be power up. Due to the lack of a
1684 * parent/child relationship we currently solve this with an early
1685 * resume hook.
1686 *
1687 * FIXME: This should be solved with a special hdmi sink device or
1688 * similar so that power domains can be employed.
1689 */
Imre Deak44410cd2016-04-18 14:45:54 +03001690
1691 /*
1692 * Note that we need to set the power state explicitly, since we
1693 * powered off the device during freeze and the PCI core won't power
1694 * it back up for us during thaw. Powering off the device during
1695 * freeze is not a hard requirement though, and during the
1696 * suspend/resume phases the PCI core makes sure we get here with the
1697 * device powered on. So in case we change our freeze logic and keep
1698 * the device powered we can also remove the following set power state
1699 * call.
1700 */
David Weinehall52a05c32016-08-22 13:32:44 +03001701 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001702 if (ret) {
1703 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1704 goto out;
1705 }
1706
1707 /*
1708 * Note that pci_enable_device() first enables any parent bridge
1709 * device and only then sets the power state for this device. The
1710 * bridge enabling is a nop though, since bridge devices are resumed
1711 * first. The order of enabling power and enabling the device is
1712 * imposed by the PCI core as described above, so here we preserve the
1713 * same order for the freeze/thaw phases.
1714 *
1715 * TODO: eventually we should remove pci_disable_device() /
1716 * pci_enable_enable_device() from suspend/resume. Due to how they
1717 * depend on the device enable refcount we can't anyway depend on them
1718 * disabling/enabling the device.
1719 */
David Weinehall52a05c32016-08-22 13:32:44 +03001720 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001721 ret = -EIO;
1722 goto out;
1723 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001724
David Weinehall52a05c32016-08-22 13:32:44 +03001725 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001726
Imre Deak1f814da2015-12-16 02:52:19 +02001727 disable_rpm_wakeref_asserts(dev_priv);
1728
Wayne Boyer666a4532015-12-09 12:29:35 -08001729 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001730 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001731 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001732 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1733 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001734
Hans de Goede68f60942017-02-10 11:28:01 +01001735 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001736
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001737 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001738 if (!dev_priv->suspended_to_idle)
1739 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001740 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001741 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001742 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001743 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001744
Chris Wilsondc979972016-05-10 14:10:04 +01001745 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001746
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001747 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001748 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001749 intel_power_domains_init_hw(dev_priv, true);
1750
Chris Wilson24145512017-01-24 11:01:35 +00001751 i915_gem_sanitize(dev_priv);
1752
Imre Deak6e35e8a2016-04-18 10:04:19 +03001753 enable_rpm_wakeref_asserts(dev_priv);
1754
Imre Deakbc872292015-11-18 17:32:30 +02001755out:
1756 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001757
1758 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001759}
1760
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001761static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001762{
Imre Deak50a00722014-10-23 19:23:17 +03001763 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001764
Imre Deak097dd832014-10-23 19:23:19 +03001765 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1766 return 0;
1767
Imre Deak5e365c32014-10-23 19:23:25 +03001768 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001769 if (ret)
1770 return ret;
1771
Imre Deak5a175142014-10-23 19:23:18 +03001772 return i915_drm_resume(dev);
1773}
1774
Ben Gamari11ed50e2009-09-14 17:48:45 -04001775/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001776 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001777 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001778 *
Chris Wilson780f2622016-09-09 14:11:52 +01001779 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1780 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001781 *
Chris Wilson221fe792016-09-09 14:11:51 +01001782 * Caller must hold the struct_mutex.
1783 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001784 * Procedure is fairly simple:
1785 * - reset the chip using the reset reg
1786 * - re-init context state
1787 * - re-init hardware status page
1788 * - re-init ring buffer
1789 * - re-init interrupt state
1790 * - re-init display
1791 */
Chris Wilson780f2622016-09-09 14:11:52 +01001792void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001793{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001794 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001795 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001796
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001797 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001798 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001799
Chris Wilson8c185ec2017-03-16 17:13:02 +00001800 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001801 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001802
Chris Wilsond98c52c2016-04-13 17:35:05 +01001803 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001804 if (!i915_gem_unset_wedged(dev_priv))
1805 goto wakeup;
1806
Chris Wilson8af29b02016-09-09 14:11:47 +01001807 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001808
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001809 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001810 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001811 ret = i915_gem_reset_prepare(dev_priv);
1812 if (ret) {
1813 DRM_ERROR("GPU recovery failed\n");
1814 intel_gpu_reset(dev_priv, ALL_ENGINES);
1815 goto error;
1816 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001817
Chris Wilsondc979972016-05-10 14:10:04 +01001818 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001819 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001820 if (ret != -ENODEV)
1821 DRM_ERROR("Failed to reset chip: %i\n", ret);
1822 else
1823 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001824 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001825 }
1826
Chris Wilsond8027092017-02-08 14:30:32 +00001827 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001828 intel_overlay_reset(dev_priv);
1829
Ben Gamari11ed50e2009-09-14 17:48:45 -04001830 /* Ok, now get things going again... */
1831
1832 /*
1833 * Everything depends on having the GTT running, so we need to start
1834 * there. Fortunately we don't need to do this unless we reset the
1835 * chip at a PCI level.
1836 *
1837 * Next we need to restore the context, but we don't use those
1838 * yet either...
1839 *
1840 * Ring buffer needs to be re-initialized in the KMS case, or if X
1841 * was running at the time of the reset (i.e. we weren't VT
1842 * switched away).
1843 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001844 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001845 if (ret) {
1846 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001847 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001848 }
1849
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001850 i915_queue_hangcheck(dev_priv);
1851
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001852finish:
Chris Wilson8d613c52017-02-12 17:19:59 +00001853 i915_gem_reset_finish(dev_priv);
Chris Wilson4c965542017-01-17 17:59:01 +02001854 enable_irq(dev_priv->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001855
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001856wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001857 clear_bit(I915_RESET_HANDOFF, &error->flags);
1858 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001859 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001860
1861error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001862 i915_gem_set_wedged(dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001863 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001864}
1865
David Weinehallc49d13e2016-08-22 13:32:42 +03001866static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001867{
David Weinehallc49d13e2016-08-22 13:32:42 +03001868 struct pci_dev *pdev = to_pci_dev(kdev);
1869 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001870
David Weinehallc49d13e2016-08-22 13:32:42 +03001871 if (!dev) {
1872 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001873 return -ENODEV;
1874 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001875
David Weinehallc49d13e2016-08-22 13:32:42 +03001876 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001877 return 0;
1878
David Weinehallc49d13e2016-08-22 13:32:42 +03001879 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001880}
1881
David Weinehallc49d13e2016-08-22 13:32:42 +03001882static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001883{
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001885
1886 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001887 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001888 * requiring our device to be power up. Due to the lack of a
1889 * parent/child relationship we currently solve this with an late
1890 * suspend hook.
1891 *
1892 * FIXME: This should be solved with a special hdmi sink device or
1893 * similar so that power domains can be employed.
1894 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001895 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001896 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001897
David Weinehallc49d13e2016-08-22 13:32:42 +03001898 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001899}
1900
David Weinehallc49d13e2016-08-22 13:32:42 +03001901static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001902{
David Weinehallc49d13e2016-08-22 13:32:42 +03001903 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001904
David Weinehallc49d13e2016-08-22 13:32:42 +03001905 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001906 return 0;
1907
David Weinehallc49d13e2016-08-22 13:32:42 +03001908 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001909}
1910
David Weinehallc49d13e2016-08-22 13:32:42 +03001911static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001912{
David Weinehallc49d13e2016-08-22 13:32:42 +03001913 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001914
David Weinehallc49d13e2016-08-22 13:32:42 +03001915 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001916 return 0;
1917
David Weinehallc49d13e2016-08-22 13:32:42 +03001918 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001919}
1920
David Weinehallc49d13e2016-08-22 13:32:42 +03001921static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001922{
David Weinehallc49d13e2016-08-22 13:32:42 +03001923 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001924
David Weinehallc49d13e2016-08-22 13:32:42 +03001925 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001926 return 0;
1927
David Weinehallc49d13e2016-08-22 13:32:42 +03001928 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001929}
1930
Chris Wilson1f19ac22016-05-14 07:26:32 +01001931/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001932static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001933{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001934 int ret;
1935
1936 ret = i915_pm_suspend(kdev);
1937 if (ret)
1938 return ret;
1939
1940 ret = i915_gem_freeze(kdev_to_i915(kdev));
1941 if (ret)
1942 return ret;
1943
1944 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001945}
1946
David Weinehallc49d13e2016-08-22 13:32:42 +03001947static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001948{
Chris Wilson461fb992016-05-14 07:26:33 +01001949 int ret;
1950
David Weinehallc49d13e2016-08-22 13:32:42 +03001951 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001952 if (ret)
1953 return ret;
1954
David Weinehallc49d13e2016-08-22 13:32:42 +03001955 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001956 if (ret)
1957 return ret;
1958
1959 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001960}
1961
1962/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001963static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001964{
David Weinehallc49d13e2016-08-22 13:32:42 +03001965 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001966}
1967
David Weinehallc49d13e2016-08-22 13:32:42 +03001968static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001969{
David Weinehallc49d13e2016-08-22 13:32:42 +03001970 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001971}
1972
1973/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001974static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001975{
David Weinehallc49d13e2016-08-22 13:32:42 +03001976 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001977}
1978
David Weinehallc49d13e2016-08-22 13:32:42 +03001979static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001980{
David Weinehallc49d13e2016-08-22 13:32:42 +03001981 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001982}
1983
Imre Deakddeea5b2014-05-05 15:19:56 +03001984/*
1985 * Save all Gunit registers that may be lost after a D3 and a subsequent
1986 * S0i[R123] transition. The list of registers needing a save/restore is
1987 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1988 * registers in the following way:
1989 * - Driver: saved/restored by the driver
1990 * - Punit : saved/restored by the Punit firmware
1991 * - No, w/o marking: no need to save/restore, since the register is R/O or
1992 * used internally by the HW in a way that doesn't depend
1993 * keeping the content across a suspend/resume.
1994 * - Debug : used for debugging
1995 *
1996 * We save/restore all registers marked with 'Driver', with the following
1997 * exceptions:
1998 * - Registers out of use, including also registers marked with 'Debug'.
1999 * These have no effect on the driver's operation, so we don't save/restore
2000 * them to reduce the overhead.
2001 * - Registers that are fully setup by an initialization function called from
2002 * the resume path. For example many clock gating and RPS/RC6 registers.
2003 * - Registers that provide the right functionality with their reset defaults.
2004 *
2005 * TODO: Except for registers that based on the above 3 criteria can be safely
2006 * ignored, we save/restore all others, practically treating the HW context as
2007 * a black-box for the driver. Further investigation is needed to reduce the
2008 * saved/restored registers even further, by following the same 3 criteria.
2009 */
2010static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2011{
2012 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2013 int i;
2014
2015 /* GAM 0x4000-0x4770 */
2016 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2017 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2018 s->arb_mode = I915_READ(ARB_MODE);
2019 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2020 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2021
2022 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002023 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002024
2025 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002026 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002027
2028 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2029 s->ecochk = I915_READ(GAM_ECOCHK);
2030 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2031 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2032
2033 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2034
2035 /* MBC 0x9024-0x91D0, 0x8500 */
2036 s->g3dctl = I915_READ(VLV_G3DCTL);
2037 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2038 s->mbctl = I915_READ(GEN6_MBCTL);
2039
2040 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2041 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2042 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2043 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2044 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2045 s->rstctl = I915_READ(GEN6_RSTCTL);
2046 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2047
2048 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2049 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2050 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2051 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2052 s->ecobus = I915_READ(ECOBUS);
2053 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2054 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2055 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2056 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2057 s->rcedata = I915_READ(VLV_RCEDATA);
2058 s->spare2gh = I915_READ(VLV_SPAREG2H);
2059
2060 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2061 s->gt_imr = I915_READ(GTIMR);
2062 s->gt_ier = I915_READ(GTIER);
2063 s->pm_imr = I915_READ(GEN6_PMIMR);
2064 s->pm_ier = I915_READ(GEN6_PMIER);
2065
2066 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002067 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002068
2069 /* GT SA CZ domain, 0x100000-0x138124 */
2070 s->tilectl = I915_READ(TILECTL);
2071 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2072 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2073 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2074 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2075
2076 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2077 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2078 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002079 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002080 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2081
2082 /*
2083 * Not saving any of:
2084 * DFT, 0x9800-0x9EC0
2085 * SARB, 0xB000-0xB1FC
2086 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2087 * PCI CFG
2088 */
2089}
2090
2091static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2092{
2093 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2094 u32 val;
2095 int i;
2096
2097 /* GAM 0x4000-0x4770 */
2098 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2099 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2100 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2101 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2102 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2103
2104 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002105 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002106
2107 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002108 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002109
2110 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2111 I915_WRITE(GAM_ECOCHK, s->ecochk);
2112 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2113 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2114
2115 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2116
2117 /* MBC 0x9024-0x91D0, 0x8500 */
2118 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2119 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2120 I915_WRITE(GEN6_MBCTL, s->mbctl);
2121
2122 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2123 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2124 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2125 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2126 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2127 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2128 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2129
2130 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2131 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2132 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2133 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2134 I915_WRITE(ECOBUS, s->ecobus);
2135 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2136 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2137 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2138 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2139 I915_WRITE(VLV_RCEDATA, s->rcedata);
2140 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2141
2142 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2143 I915_WRITE(GTIMR, s->gt_imr);
2144 I915_WRITE(GTIER, s->gt_ier);
2145 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2146 I915_WRITE(GEN6_PMIER, s->pm_ier);
2147
2148 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002149 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002150
2151 /* GT SA CZ domain, 0x100000-0x138124 */
2152 I915_WRITE(TILECTL, s->tilectl);
2153 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2154 /*
2155 * Preserve the GT allow wake and GFX force clock bit, they are not
2156 * be restored, as they are used to control the s0ix suspend/resume
2157 * sequence by the caller.
2158 */
2159 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2160 val &= VLV_GTLC_ALLOWWAKEREQ;
2161 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2162 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2163
2164 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2165 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2166 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2167 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2168
2169 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2170
2171 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2172 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2173 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002174 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002175 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2176}
2177
Chris Wilson3dd14c02017-04-21 14:58:15 +01002178static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2179 u32 mask, u32 val)
2180{
2181 /* The HW does not like us polling for PW_STATUS frequently, so
2182 * use the sleeping loop rather than risk the busy spin within
2183 * intel_wait_for_register().
2184 *
2185 * Transitioning between RC6 states should be at most 2ms (see
2186 * valleyview_enable_rps) so use a 3ms timeout.
2187 */
2188 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2189 3);
2190}
2191
Imre Deak650ad972014-04-18 16:35:02 +03002192int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2193{
2194 u32 val;
2195 int err;
2196
Imre Deak650ad972014-04-18 16:35:02 +03002197 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2198 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2199 if (force_on)
2200 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2201 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2202
2203 if (!force_on)
2204 return 0;
2205
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002206 err = intel_wait_for_register(dev_priv,
2207 VLV_GTLC_SURVIVABILITY_REG,
2208 VLV_GFX_CLK_STATUS_BIT,
2209 VLV_GFX_CLK_STATUS_BIT,
2210 20);
Imre Deak650ad972014-04-18 16:35:02 +03002211 if (err)
2212 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2213 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2214
2215 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002216}
2217
Imre Deakddeea5b2014-05-05 15:19:56 +03002218static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2219{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002220 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002221 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002222 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002223
2224 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2225 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2226 if (allow)
2227 val |= VLV_GTLC_ALLOWWAKEREQ;
2228 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2229 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2230
Chris Wilson3dd14c02017-04-21 14:58:15 +01002231 mask = VLV_GTLC_ALLOWWAKEACK;
2232 val = allow ? mask : 0;
2233
2234 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002235 if (err)
2236 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002237
Imre Deakddeea5b2014-05-05 15:19:56 +03002238 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002239}
2240
Chris Wilson3dd14c02017-04-21 14:58:15 +01002241static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2242 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002243{
2244 u32 mask;
2245 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002246
2247 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2248 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002249
2250 /*
2251 * RC6 transitioning can be delayed up to 2 msec (see
2252 * valleyview_enable_rps), use 3 msec for safety.
2253 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002254 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002255 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002256 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002257}
2258
2259static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2260{
2261 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2262 return;
2263
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002264 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002265 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2266}
2267
Sagar Kambleebc32822014-08-13 23:07:05 +05302268static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002269{
2270 u32 mask;
2271 int err;
2272
2273 /*
2274 * Bspec defines the following GT well on flags as debug only, so
2275 * don't treat them as hard failures.
2276 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002277 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002278
2279 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2280 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2281
2282 vlv_check_no_gt_access(dev_priv);
2283
2284 err = vlv_force_gfx_clock(dev_priv, true);
2285 if (err)
2286 goto err1;
2287
2288 err = vlv_allow_gt_wake(dev_priv, false);
2289 if (err)
2290 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302291
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002292 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302293 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002294
2295 err = vlv_force_gfx_clock(dev_priv, false);
2296 if (err)
2297 goto err2;
2298
2299 return 0;
2300
2301err2:
2302 /* For safety always re-enable waking and disable gfx clock forcing */
2303 vlv_allow_gt_wake(dev_priv, true);
2304err1:
2305 vlv_force_gfx_clock(dev_priv, false);
2306
2307 return err;
2308}
2309
Sagar Kamble016970b2014-08-13 23:07:06 +05302310static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2311 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002312{
Imre Deakddeea5b2014-05-05 15:19:56 +03002313 int err;
2314 int ret;
2315
2316 /*
2317 * If any of the steps fail just try to continue, that's the best we
2318 * can do at this point. Return the first error code (which will also
2319 * leave RPM permanently disabled).
2320 */
2321 ret = vlv_force_gfx_clock(dev_priv, true);
2322
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002323 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302324 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002325
2326 err = vlv_allow_gt_wake(dev_priv, true);
2327 if (!ret)
2328 ret = err;
2329
2330 err = vlv_force_gfx_clock(dev_priv, false);
2331 if (!ret)
2332 ret = err;
2333
2334 vlv_check_no_gt_access(dev_priv);
2335
Chris Wilson7c108fd2016-10-24 13:42:18 +01002336 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002337 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002338
2339 return ret;
2340}
2341
David Weinehallc49d13e2016-08-22 13:32:42 +03002342static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002343{
David Weinehallc49d13e2016-08-22 13:32:42 +03002344 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002345 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002346 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002347 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002348
Chris Wilsondc979972016-05-10 14:10:04 +01002349 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002350 return -ENODEV;
2351
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002352 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002353 return -ENODEV;
2354
Paulo Zanoni8a187452013-12-06 20:32:13 -02002355 DRM_DEBUG_KMS("Suspending device\n");
2356
Imre Deak1f814da2015-12-16 02:52:19 +02002357 disable_rpm_wakeref_asserts(dev_priv);
2358
Imre Deakd6102972014-05-07 19:57:49 +03002359 /*
2360 * We are safe here against re-faults, since the fault handler takes
2361 * an RPM reference.
2362 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002363 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002364
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002365 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002366
Imre Deak2eb52522014-11-19 15:30:05 +02002367 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002368
Imre Deak507e1262016-04-20 20:27:54 +03002369 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002370 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002371 bxt_display_core_uninit(dev_priv);
2372 bxt_enable_dc9(dev_priv);
2373 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2374 hsw_enable_pc8(dev_priv);
2375 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2376 ret = vlv_suspend_complete(dev_priv);
2377 }
2378
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002379 if (ret) {
2380 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002381 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002382
Imre Deak1f814da2015-12-16 02:52:19 +02002383 enable_rpm_wakeref_asserts(dev_priv);
2384
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002385 return ret;
2386 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002387
Hans de Goede68f60942017-02-10 11:28:01 +01002388 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002389
2390 enable_rpm_wakeref_asserts(dev_priv);
2391 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002392
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002393 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002394 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2395
Paulo Zanoni8a187452013-12-06 20:32:13 -02002396 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002397
2398 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002399 * FIXME: We really should find a document that references the arguments
2400 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002401 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002402 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002403 /*
2404 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2405 * being detected, and the call we do at intel_runtime_resume()
2406 * won't be able to restore them. Since PCI_D3hot matches the
2407 * actual specification and appears to be working, use it.
2408 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002409 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002410 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002411 /*
2412 * current versions of firmware which depend on this opregion
2413 * notification have repurposed the D1 definition to mean
2414 * "runtime suspended" vs. what you would normally expect (D3)
2415 * to distinguish it from notifications that might be sent via
2416 * the suspend path.
2417 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002418 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002419 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002420
Mika Kuoppala59bad942015-01-16 11:34:40 +02002421 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002422
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002423 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002424 intel_hpd_poll_init(dev_priv);
2425
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002426 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002427 return 0;
2428}
2429
David Weinehallc49d13e2016-08-22 13:32:42 +03002430static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002431{
David Weinehallc49d13e2016-08-22 13:32:42 +03002432 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002433 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002434 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002435 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002436
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002437 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002438 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002439
2440 DRM_DEBUG_KMS("Resuming device\n");
2441
Imre Deak1f814da2015-12-16 02:52:19 +02002442 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2443 disable_rpm_wakeref_asserts(dev_priv);
2444
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002445 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002446 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002447 if (intel_uncore_unclaimed_mmio(dev_priv))
2448 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002449
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002450 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002451
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002452 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002453 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302454
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002455 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002456 bxt_disable_dc9(dev_priv);
2457 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002458 if (dev_priv->csr.dmc_payload &&
2459 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2460 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002461 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002462 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002463 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002464 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002465 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002466
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002467 /*
2468 * No point of rolling back things in case of an error, as the best
2469 * we can do is to hope that things will still work (and disable RPM).
2470 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002471 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002472 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002473
Daniel Vetterb9632912014-09-30 10:56:44 +02002474 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002475
2476 /*
2477 * On VLV/CHV display interrupts are part of the display
2478 * power well, so hpd is reinitialized from there. For
2479 * everyone else do it here.
2480 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002481 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002482 intel_hpd_init(dev_priv);
2483
Imre Deak1f814da2015-12-16 02:52:19 +02002484 enable_rpm_wakeref_asserts(dev_priv);
2485
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002486 if (ret)
2487 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2488 else
2489 DRM_DEBUG_KMS("Device resumed\n");
2490
2491 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002492}
2493
Chris Wilson42f55512016-06-24 14:00:26 +01002494const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002495 /*
2496 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2497 * PMSG_RESUME]
2498 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002499 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002500 .suspend_late = i915_pm_suspend_late,
2501 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002502 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002503
2504 /*
2505 * S4 event handlers
2506 * @freeze, @freeze_late : called (1) before creating the
2507 * hibernation image [PMSG_FREEZE] and
2508 * (2) after rebooting, before restoring
2509 * the image [PMSG_QUIESCE]
2510 * @thaw, @thaw_early : called (1) after creating the hibernation
2511 * image, before writing it [PMSG_THAW]
2512 * and (2) after failing to create or
2513 * restore the image [PMSG_RECOVER]
2514 * @poweroff, @poweroff_late: called after writing the hibernation
2515 * image, before rebooting [PMSG_HIBERNATE]
2516 * @restore, @restore_early : called after rebooting and restoring the
2517 * hibernation image [PMSG_RESTORE]
2518 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002519 .freeze = i915_pm_freeze,
2520 .freeze_late = i915_pm_freeze_late,
2521 .thaw_early = i915_pm_thaw_early,
2522 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002523 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002524 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002525 .restore_early = i915_pm_restore_early,
2526 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002527
2528 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002529 .runtime_suspend = intel_runtime_suspend,
2530 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002531};
2532
Laurent Pinchart78b68552012-05-17 13:27:22 +02002533static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002535 .open = drm_gem_vm_open,
2536 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002537};
2538
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002539static const struct file_operations i915_driver_fops = {
2540 .owner = THIS_MODULE,
2541 .open = drm_open,
2542 .release = drm_release,
2543 .unlocked_ioctl = drm_ioctl,
2544 .mmap = drm_gem_mmap,
2545 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002546 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002547 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002548 .llseek = noop_llseek,
2549};
2550
Chris Wilson0673ad42016-06-24 14:00:22 +01002551static int
2552i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2553 struct drm_file *file)
2554{
2555 return -ENODEV;
2556}
2557
2558static const struct drm_ioctl_desc i915_ioctls[] = {
2559 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2560 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2561 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2562 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2563 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2564 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2565 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2567 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2568 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2569 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2570 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2571 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2572 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2573 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2574 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2576 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002578 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002579 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2580 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2582 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2590 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002594 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002596 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2597 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002611 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002612};
2613
Linus Torvalds1da177e2005-04-16 15:20:36 -07002614static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002615 /* Don't use MTRRs here; the Xserver or userspace app should
2616 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002617 */
Eric Anholt673a3942008-07-30 12:06:12 -07002618 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002619 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01002620 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
Chris Wilsoncad36882017-02-10 16:35:21 +00002621 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002622 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002623 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002624 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002625 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002626
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002627 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002628 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002629 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002630
2631 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2632 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2633 .gem_prime_export = i915_gem_prime_export,
2634 .gem_prime_import = i915_gem_prime_import,
2635
Dave Airlieff72145b2011-02-07 12:16:14 +10002636 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002637 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002638 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002639 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002640 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002641 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002642 .name = DRIVER_NAME,
2643 .desc = DRIVER_DESC,
2644 .date = DRIVER_DATE,
2645 .major = DRIVER_MAJOR,
2646 .minor = DRIVER_MINOR,
2647 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002649
2650#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2651#include "selftests/mock_drm.c"
2652#endif