blob: 737b8b3ad350477f070b7c17a1c8f1062ec81e94 [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
Andrzej Hajdab8182832015-10-20 18:22:41 +090016#include <linux/of_device.h>
Joonyoung Shimc8466a92015-06-12 21:59:00 +090017#include <linux/of_gpio.h>
18#include <linux/pm_runtime.h>
19
20#include <video/exynos5433_decon.h>
21
22#include "exynos_drm_drv.h"
23#include "exynos_drm_crtc.h"
Marek Szyprowski0488f502015-11-30 14:53:21 +010024#include "exynos_drm_fb.h"
Joonyoung Shimc8466a92015-06-12 21:59:00 +090025#include "exynos_drm_plane.h"
26#include "exynos_drm_iommu.h"
27
28#define WINDOWS_NR 3
29#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
30
Inki Dae9ac26de2016-04-18 17:59:01 +090031#define IFTYPE_I80 (1 << 0)
32#define I80_HW_TRG (1 << 1)
33#define IFTYPE_HDMI (1 << 2)
34
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020035static const char * const decon_clks_name[] = {
36 "pclk",
37 "aclk_decon",
38 "aclk_smmu_decon0x",
39 "aclk_xiu_decon0x",
40 "pclk_smmu_decon0x",
41 "sclk_decon_vclk",
42 "sclk_decon_eclk",
43};
44
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020045enum decon_flag_bits {
46 BIT_CLKS_ENABLED,
47 BIT_IRQS_ENABLED,
48 BIT_WIN_UPDATED,
49 BIT_SUSPENDED
50};
51
Joonyoung Shimc8466a92015-06-12 21:59:00 +090052struct decon_context {
53 struct device *dev;
54 struct drm_device *drm_dev;
55 struct exynos_drm_crtc *crtc;
56 struct exynos_drm_plane planes[WINDOWS_NR];
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010057 struct exynos_drm_plane_config configs[WINDOWS_NR];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090058 void __iomem *addr;
Andrzej Hajda4f54f21c2015-10-20 11:22:34 +020059 struct clk *clks[ARRAY_SIZE(decon_clks_name)];
Joonyoung Shimc8466a92015-06-12 21:59:00 +090060 int pipe;
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020061 unsigned long flags;
Inki Dae9ac26de2016-04-18 17:59:01 +090062 unsigned long out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +090063 int first_win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +090064};
65
Marek Szyprowskifbbb1e12015-08-31 00:53:57 +090066static const uint32_t decon_formats[] = {
67 DRM_FORMAT_XRGB1555,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_ARGB8888,
71};
72
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +010073static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
74 DRM_PLANE_TYPE_PRIMARY,
75 DRM_PLANE_TYPE_OVERLAY,
76 DRM_PLANE_TYPE_CURSOR,
77};
78
Andrzej Hajdab2192072015-10-20 11:22:37 +020079static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
80 u32 val)
81{
82 val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
83 writel(val, ctx->addr + reg);
84}
85
Joonyoung Shimc8466a92015-06-12 21:59:00 +090086static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
87{
88 struct decon_context *ctx = crtc->ctx;
89 u32 val;
90
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +020091 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +090092 return -EPERM;
93
Marek Szyprowskif3fb3d82016-02-03 13:42:54 +010094 if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +090095 val = VIDINTCON0_INTEN;
Inki Dae9ac26de2016-04-18 17:59:01 +090096 if (ctx->out_type & IFTYPE_I80)
Joonyoung Shimc8466a92015-06-12 21:59:00 +090097 val |= VIDINTCON0_FRAMEDONE;
98 else
99 val |= VIDINTCON0_INTFRMEN;
100
101 writel(val, ctx->addr + DECON_VIDINTCON0);
102 }
103
104 return 0;
105}
106
107static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
108{
109 struct decon_context *ctx = crtc->ctx;
110
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200111 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900112 return;
113
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200114 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900115 writel(0, ctx->addr + DECON_VIDINTCON0);
116}
117
118static void decon_setup_trigger(struct decon_context *ctx)
119{
Inki Dae9ac26de2016-04-18 17:59:01 +0900120 u32 val = !(ctx->out_type & I80_HW_TRG)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900121 ? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
122 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
123 : TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
Inki Daeb5bf0f12016-04-12 09:59:11 +0900124 TRIGCON_HWTRIGMASK | TRIGCON_HWTRIGEN;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900125 writel(val, ctx->addr + DECON_TRIGCON);
126}
127
128static void decon_commit(struct exynos_drm_crtc *crtc)
129{
130 struct decon_context *ctx = crtc->ctx;
Andrzej Hajda85de2752015-10-20 11:22:36 +0200131 struct drm_display_mode *m = &crtc->base.mode;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900132 u32 val;
133
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200134 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900135 return;
136
Inki Dae9ac26de2016-04-18 17:59:01 +0900137 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900138 m->crtc_hsync_start = m->crtc_hdisplay + 10;
139 m->crtc_hsync_end = m->crtc_htotal - 92;
140 m->crtc_vsync_start = m->crtc_vdisplay + 1;
141 m->crtc_vsync_end = m->crtc_vsync_start + 1;
142 }
143
144 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);
145
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900146 /* enable clock gate */
147 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
148 writel(val, ctx->addr + DECON_CMU);
149
150 /* lcd on and use command if */
151 val = VIDOUT_LCD_ON;
Inki Dae9ac26de2016-04-18 17:59:01 +0900152 if (ctx->out_type & IFTYPE_I80) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900153 val |= VIDOUT_COMMAND_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900154 decon_setup_trigger(ctx);
155 } else {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900156 val |= VIDOUT_RGB_IF;
Inki Dae9ac26de2016-04-18 17:59:01 +0900157 }
158
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900159 writel(val, ctx->addr + DECON_VIDOUTCON0);
160
Andrzej Hajda85de2752015-10-20 11:22:36 +0200161 val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
162 VIDTCON2_HOZVAL(m->hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900163 writel(val, ctx->addr + DECON_VIDTCON2);
164
Inki Dae9ac26de2016-04-18 17:59:01 +0900165 if (!(ctx->out_type & IFTYPE_I80)) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900166 val = VIDTCON00_VBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200167 m->crtc_vtotal - m->crtc_vsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900168 VIDTCON00_VFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200169 m->crtc_vsync_start - m->crtc_vdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900170 writel(val, ctx->addr + DECON_VIDTCON00);
171
172 val = VIDTCON01_VSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200173 m->crtc_vsync_end - m->crtc_vsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900174 writel(val, ctx->addr + DECON_VIDTCON01);
175
176 val = VIDTCON10_HBPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200177 m->crtc_htotal - m->crtc_hsync_end - 1) |
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900178 VIDTCON10_HFPD_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200179 m->crtc_hsync_start - m->crtc_hdisplay - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900180 writel(val, ctx->addr + DECON_VIDTCON10);
181
182 val = VIDTCON11_HSPW_F(
Andrzej Hajda85de2752015-10-20 11:22:36 +0200183 m->crtc_hsync_end - m->crtc_hsync_start - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900184 writel(val, ctx->addr + DECON_VIDTCON11);
185 }
186
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900187 /* enable output and display signal */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900188 decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
Andrzej Hajda92ead492016-03-23 14:15:16 +0100189
190 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900191}
192
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900193static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
194 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900195{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900196 unsigned long val;
197
198 val = readl(ctx->addr + DECON_WINCONx(win));
199 val &= ~WINCONx_BPPMODE_MASK;
200
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900201 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900202 case DRM_FORMAT_XRGB1555:
203 val |= WINCONx_BPPMODE_16BPP_I1555;
204 val |= WINCONx_HAWSWP_F;
205 val |= WINCONx_BURSTLEN_16WORD;
206 break;
207 case DRM_FORMAT_RGB565:
208 val |= WINCONx_BPPMODE_16BPP_565;
209 val |= WINCONx_HAWSWP_F;
210 val |= WINCONx_BURSTLEN_16WORD;
211 break;
212 case DRM_FORMAT_XRGB8888:
213 val |= WINCONx_BPPMODE_24BPP_888;
214 val |= WINCONx_WSWP_F;
215 val |= WINCONx_BURSTLEN_16WORD;
216 break;
217 case DRM_FORMAT_ARGB8888:
218 val |= WINCONx_BPPMODE_32BPP_A8888;
219 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
220 val |= WINCONx_BURSTLEN_16WORD;
221 break;
222 default:
223 DRM_ERROR("Proper pixel format is not set\n");
224 return;
225 }
226
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900227 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900228
229 /*
230 * In case of exynos, setting dma-burst to 16Word causes permanent
231 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
232 * switching which is based on plane size is not recommended as
233 * plane size varies a lot towards the end of the screen and rapid
234 * movement causes unstable DMA which results into iommu crash/tear.
235 */
236
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900237 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900238 val &= ~WINCONx_BURSTLEN_MASK;
239 val |= WINCONx_BURSTLEN_8WORD;
240 }
241
242 writel(val, ctx->addr + DECON_WINCONx(win));
243}
244
245static void decon_shadow_protect_win(struct decon_context *ctx, int win,
246 bool protect)
247{
Andrzej Hajdab2192072015-10-20 11:22:37 +0200248 decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
249 protect ? ~0 : 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900250}
251
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100252static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900253{
254 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100255 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900256
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200257 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900258 return;
259
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100260 for (i = ctx->first_win; i < WINDOWS_NR; i++)
261 decon_shadow_protect_win(ctx, i, true);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900262}
263
Andrzej Hajdab8182832015-10-20 18:22:41 +0900264#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
265#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
266#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
267
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900268static void decon_update_plane(struct exynos_drm_crtc *crtc,
269 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900270{
Marek Szyprowski0114f402015-11-30 14:53:22 +0100271 struct exynos_drm_plane_state *state =
272 to_exynos_plane_state(plane->base.state);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900273 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski0114f402015-11-30 14:53:22 +0100274 struct drm_framebuffer *fb = state->base.fb;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100275 unsigned int win = plane->index;
Marek Szyprowski0488f502015-11-30 14:53:21 +0100276 unsigned int bpp = fb->bits_per_pixel >> 3;
277 unsigned int pitch = fb->pitches[0];
278 dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900279 u32 val;
280
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200281 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900282 return;
283
Marek Szyprowski0114f402015-11-30 14:53:22 +0100284 val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900285 writel(val, ctx->addr + DECON_VIDOSDxA(win));
286
Marek Szyprowski0114f402015-11-30 14:53:22 +0100287 val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
288 COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900289 writel(val, ctx->addr + DECON_VIDOSDxB(win));
290
291 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
292 VIDOSD_Wx_ALPHA_B_F(0x0);
293 writel(val, ctx->addr + DECON_VIDOSDxC(win));
294
295 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
296 VIDOSD_Wx_ALPHA_B_F(0x0);
297 writel(val, ctx->addr + DECON_VIDOSDxD(win));
298
Marek Szyprowski0488f502015-11-30 14:53:21 +0100299 writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900300
Marek Szyprowski0114f402015-11-30 14:53:22 +0100301 val = dma_addr + pitch * state->src.h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900302 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
303
Inki Dae9ac26de2016-04-18 17:59:01 +0900304 if (!(ctx->out_type & IFTYPE_HDMI))
Marek Szyprowski0114f402015-11-30 14:53:22 +0100305 val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
306 | BIT_VAL(state->crtc.w * bpp, 13, 0);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900307 else
Marek Szyprowski0114f402015-11-30 14:53:22 +0100308 val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
309 | BIT_VAL(state->crtc.w * bpp, 14, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900310 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
311
Marek Szyprowski0488f502015-11-30 14:53:21 +0100312 decon_win_set_pixfmt(ctx, win, fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900313
314 /* window enable */
Andrzej Hajdab2192072015-10-20 11:22:37 +0200315 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900316}
317
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900318static void decon_disable_plane(struct exynos_drm_crtc *crtc,
319 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900320{
321 struct decon_context *ctx = crtc->ctx;
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100322 unsigned int win = plane->index;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900323
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200324 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900325 return;
326
Andrzej Hajdab2192072015-10-20 11:22:37 +0200327 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900328}
329
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100330static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900331{
332 struct decon_context *ctx = crtc->ctx;
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100333 int i;
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900334
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200335 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900336 return;
337
Marek Szyprowskid29c2c12016-01-05 13:52:51 +0100338 for (i = ctx->first_win; i < WINDOWS_NR; i++)
339 decon_shadow_protect_win(ctx, i, false);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900340
Andrzej Hajda92ead492016-03-23 14:15:16 +0100341 /* standalone update */
342 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
343
Inki Dae9ac26de2016-04-18 17:59:01 +0900344 if (ctx->out_type & IFTYPE_I80)
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200345 set_bit(BIT_WIN_UPDATED, &ctx->flags);
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900346}
347
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900348static void decon_swreset(struct decon_context *ctx)
349{
350 unsigned int tries;
351
352 writel(0, ctx->addr + DECON_VIDCON0);
353 for (tries = 2000; tries; --tries) {
354 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
355 break;
356 udelay(10);
357 }
358
359 WARN(tries == 0, "failed to disable DECON\n");
360
361 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
362 for (tries = 2000; tries; --tries) {
363 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
364 break;
365 udelay(10);
366 }
367
368 WARN(tries == 0, "failed to software reset DECON\n");
Andrzej Hajdab8182832015-10-20 18:22:41 +0900369
Inki Dae9ac26de2016-04-18 17:59:01 +0900370 if (!(ctx->out_type & IFTYPE_HDMI))
Andrzej Hajdab8182832015-10-20 18:22:41 +0900371 return;
372
373 writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
374 decon_set_bits(ctx, DECON_CMU,
375 CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
376 writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
377 writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
378 ctx->addr + DECON_CRCCTRL);
Inki Dae9ac26de2016-04-18 17:59:01 +0900379
380 if (ctx->out_type & IFTYPE_I80)
381 decon_setup_trigger(ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900382}
383
384static void decon_enable(struct exynos_drm_crtc *crtc)
385{
386 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900387
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200388 if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900389 return;
390
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900391 pm_runtime_get_sync(ctx->dev);
392
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100393 exynos_drm_pipe_clk_enable(crtc, true);
394
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200395 set_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900396
Andrzej Hajdae87b3c62016-03-23 14:15:17 +0100397 decon_swreset(ctx);
398
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900399 /* if vblank was enabled status, enable it again. */
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200400 if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900401 decon_enable_vblank(ctx->crtc);
402
403 decon_commit(ctx->crtc);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900404}
405
406static void decon_disable(struct exynos_drm_crtc *crtc)
407{
408 struct decon_context *ctx = crtc->ctx;
409 int i;
410
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200411 if (test_bit(BIT_SUSPENDED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900412 return;
413
414 /*
415 * We need to make sure that all windows are disabled before we
416 * suspend that connector. Otherwise we might try to scan from
417 * a destroyed buffer later.
418 */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900419 for (i = ctx->first_win; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900420 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900421
422 decon_swreset(ctx);
423
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200424 clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900425
Andrzej Hajdac60230e2016-03-23 14:26:00 +0100426 exynos_drm_pipe_clk_enable(crtc, false);
427
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900428 pm_runtime_put_sync(ctx->dev);
429
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200430 set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900431}
432
Andrzej Hajda9844d6e2016-02-11 12:55:46 +0100433static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900434{
435 struct decon_context *ctx = crtc->ctx;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900436
Andrzej Hajda3f4c8e52016-04-29 15:42:48 +0200437 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
438 (ctx->out_type & I80_HW_TRG))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900439 return;
440
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200441 if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
Andrzej Hajdab2192072015-10-20 11:22:37 +0200442 decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900443}
444
445static void decon_clear_channels(struct exynos_drm_crtc *crtc)
446{
447 struct decon_context *ctx = crtc->ctx;
448 int win, i, ret;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900449
450 DRM_DEBUG_KMS("%s\n", __FILE__);
451
452 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
453 ret = clk_prepare_enable(ctx->clks[i]);
454 if (ret < 0)
455 goto err;
456 }
457
458 for (win = 0; win < WINDOWS_NR; win++) {
Andrzej Hajdab2192072015-10-20 11:22:37 +0200459 decon_shadow_protect_win(ctx, win, true);
460 decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
461 decon_shadow_protect_win(ctx, win, false);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900462 }
Andrzej Hajda92ead492016-03-23 14:15:16 +0100463
464 decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
465
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900466 /* TODO: wait for possible vsync */
467 msleep(50);
468
469err:
470 while (--i >= 0)
471 clk_disable_unprepare(ctx->clks[i]);
472}
473
474static struct exynos_drm_crtc_ops decon_crtc_ops = {
475 .enable = decon_enable,
476 .disable = decon_disable,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900477 .enable_vblank = decon_enable_vblank,
478 .disable_vblank = decon_disable_vblank,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900479 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900480 .update_plane = decon_update_plane,
481 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900482 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900483 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900484};
485
486static int decon_bind(struct device *dev, struct device *master, void *data)
487{
488 struct decon_context *ctx = dev_get_drvdata(dev);
489 struct drm_device *drm_dev = data;
490 struct exynos_drm_private *priv = drm_dev->dev_private;
491 struct exynos_drm_plane *exynos_plane;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900492 enum exynos_drm_output_type out_type;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900493 unsigned int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900494 int ret;
495
496 ctx->drm_dev = drm_dev;
497 ctx->pipe = priv->pipe++;
498
Andrzej Hajdab8182832015-10-20 18:22:41 +0900499 for (win = ctx->first_win; win < WINDOWS_NR; win++) {
500 int tmp = (win == ctx->first_win) ? 0 : win;
501
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100502 ctx->configs[win].pixel_formats = decon_formats;
503 ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
504 ctx->configs[win].zpos = win;
505 ctx->configs[win].type = decon_win_types[tmp];
506
Marek Szyprowski40bdfb02015-12-16 13:21:42 +0100507 ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
Marek Szyprowskifd2d2fc2015-11-30 14:53:25 +0100508 1 << ctx->pipe, &ctx->configs[win]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900509 if (ret)
510 return ret;
511 }
512
Andrzej Hajdab8182832015-10-20 18:22:41 +0900513 exynos_plane = &ctx->planes[ctx->first_win];
Inki Dae9ac26de2016-04-18 17:59:01 +0900514 out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
Andrzej Hajdab8182832015-10-20 18:22:41 +0900515 : EXYNOS_DISPLAY_TYPE_LCD;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900516 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
Andrzej Hajdab8182832015-10-20 18:22:41 +0900517 ctx->pipe, out_type,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900518 &decon_crtc_ops, ctx);
519 if (IS_ERR(ctx->crtc)) {
520 ret = PTR_ERR(ctx->crtc);
521 goto err;
522 }
523
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900524 decon_clear_channels(ctx->crtc);
525
526 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900527 if (ret)
528 goto err;
529
530 return ret;
531err:
532 priv->pipe--;
533 return ret;
534}
535
536static void decon_unbind(struct device *dev, struct device *master, void *data)
537{
538 struct decon_context *ctx = dev_get_drvdata(dev);
539
540 decon_disable(ctx->crtc);
541
542 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900543 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900544}
545
546static const struct component_ops decon_component_ops = {
547 .bind = decon_bind,
548 .unbind = decon_unbind,
549};
550
Andrzej Hajdab8182832015-10-20 18:22:41 +0900551static irqreturn_t decon_irq_handler(int irq, void *dev_id)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900552{
553 struct decon_context *ctx = dev_id;
554 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300555 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900556
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200557 if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900558 goto out;
559
560 val = readl(ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900561 val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
562
563 if (val) {
564 for (win = ctx->first_win; win < WINDOWS_NR ; win++) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300565 struct exynos_drm_plane *plane = &ctx->planes[win];
566
567 if (!plane->pending_fb)
568 continue;
569
570 exynos_drm_crtc_finish_update(ctx->crtc, plane);
571 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900572
573 /* clear */
Andrzej Hajdab8182832015-10-20 18:22:41 +0900574 writel(val, ctx->addr + DECON_VIDINTCON1);
Andrzej Hajdab0bb3d02016-04-29 15:42:47 +0200575 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900576 }
577
578out:
579 return IRQ_HANDLED;
580}
581
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900582#ifdef CONFIG_PM
583static int exynos5433_decon_suspend(struct device *dev)
584{
585 struct decon_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100586 int i = ARRAY_SIZE(decon_clks_name);
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900587
Andrzej Hajda92c96ff2016-02-11 12:25:04 +0100588 while (--i >= 0)
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900589 clk_disable_unprepare(ctx->clks[i]);
590
591 return 0;
592}
593
594static int exynos5433_decon_resume(struct device *dev)
595{
596 struct decon_context *ctx = dev_get_drvdata(dev);
597 int i, ret;
598
599 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
600 ret = clk_prepare_enable(ctx->clks[i]);
601 if (ret < 0)
602 goto err;
603 }
604
605 return 0;
606
607err:
608 while (--i >= 0)
609 clk_disable_unprepare(ctx->clks[i]);
610
611 return ret;
612}
613#endif
614
615static const struct dev_pm_ops exynos5433_decon_pm_ops = {
616 SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
617 NULL)
618};
619
Andrzej Hajdab8182832015-10-20 18:22:41 +0900620static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
621 {
622 .compatible = "samsung,exynos5433-decon",
Inki Dae9ac26de2016-04-18 17:59:01 +0900623 .data = (void *)I80_HW_TRG
Andrzej Hajdab8182832015-10-20 18:22:41 +0900624 },
625 {
626 .compatible = "samsung,exynos5433-decon-tv",
Inki Dae9ac26de2016-04-18 17:59:01 +0900627 .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
Andrzej Hajdab8182832015-10-20 18:22:41 +0900628 },
629 {},
630};
631MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
632
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900633static int exynos5433_decon_probe(struct platform_device *pdev)
634{
635 struct device *dev = &pdev->dev;
636 struct decon_context *ctx;
637 struct resource *res;
638 int ret;
639 int i;
640
641 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
642 if (!ctx)
643 return -ENOMEM;
644
Andrzej Hajda7b6bb6e2015-10-20 11:22:38 +0200645 __set_bit(BIT_SUSPENDED, &ctx->flags);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900646 ctx->dev = dev;
Inki Dae9ac26de2016-04-18 17:59:01 +0900647 ctx->out_type = (unsigned long)of_device_get_match_data(dev);
Andrzej Hajdab8182832015-10-20 18:22:41 +0900648
Inki Dae9ac26de2016-04-18 17:59:01 +0900649 if (ctx->out_type & IFTYPE_HDMI) {
Andrzej Hajdab8182832015-10-20 18:22:41 +0900650 ctx->first_win = 1;
Andrzej Hajdab8182832015-10-20 18:22:41 +0900651 ctx->out_type = IFTYPE_I80;
Inki Dae9ac26de2016-04-18 17:59:01 +0900652 } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
653 ctx->out_type = IFTYPE_I80;
654 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900655
656 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
657 struct clk *clk;
658
659 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
660 if (IS_ERR(clk))
661 return PTR_ERR(clk);
662
663 ctx->clks[i] = clk;
664 }
665
666 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
667 if (!res) {
668 dev_err(dev, "cannot find IO resource\n");
669 return -ENXIO;
670 }
671
672 ctx->addr = devm_ioremap_resource(dev, res);
673 if (IS_ERR(ctx->addr)) {
674 dev_err(dev, "ioremap failed\n");
675 return PTR_ERR(ctx->addr);
676 }
677
678 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
Inki Dae9ac26de2016-04-18 17:59:01 +0900679 (ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900680 if (!res) {
681 dev_err(dev, "cannot find IRQ resource\n");
682 return -ENXIO;
683 }
684
Andrzej Hajdab8182832015-10-20 18:22:41 +0900685 ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
686 "drm_decon", ctx);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900687 if (ret < 0) {
688 dev_err(dev, "lcd_sys irq request failed\n");
689 return ret;
690 }
691
692 platform_set_drvdata(pdev, ctx);
693
694 pm_runtime_enable(dev);
695
696 ret = component_add(dev, &decon_component_ops);
697 if (ret)
698 goto err_disable_pm_runtime;
699
700 return 0;
701
702err_disable_pm_runtime:
703 pm_runtime_disable(dev);
704
705 return ret;
706}
707
708static int exynos5433_decon_remove(struct platform_device *pdev)
709{
710 pm_runtime_disable(&pdev->dev);
711
712 component_del(&pdev->dev, &decon_component_ops);
713
714 return 0;
715}
716
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900717struct platform_driver exynos5433_decon_driver = {
718 .probe = exynos5433_decon_probe,
719 .remove = exynos5433_decon_remove,
720 .driver = {
721 .name = "exynos5433-decon",
Gustavo Padovanebf3fd42015-11-02 20:54:55 +0900722 .pm = &exynos5433_decon_pm_ops,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900723 .of_match_table = exynos5433_decon_driver_dt_match,
724 },
725};