blob: b30985a915e1754790f949f9dd65e579944856a9 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Mitko Haralanova74d5302018-05-02 06:43:24 -07004 * Copyright(c) 2015-2018 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040073
74#include "chip_registers.h"
75#include "common.h"
76#include "verbs.h"
77#include "pio.h"
78#include "chip.h"
79#include "mad.h"
80#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080081#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080082#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040083
84/* bumped 1 from s/w major version of TrueScale */
85#define HFI1_CHIP_VERS_MAJ 3U
86
87/* don't care about this except printing */
88#define HFI1_CHIP_VERS_MIN 0U
89
90/* The Organization Unique Identifier (Mfg code), and its position in GUID */
91#define HFI1_OUI 0x001175
92#define HFI1_OUI_LSB 40
93
94#define DROP_PACKET_OFF 0
95#define DROP_PACKET_ON 1
96
Jan Sokolowski641f3482017-11-06 06:38:16 -080097#define NEIGHBOR_TYPE_HFI 0
98#define NEIGHBOR_TYPE_SWITCH 1
99
Mike Marciniszyn77241052015-07-30 15:17:43 -0400100extern unsigned long hfi1_cap_mask;
101#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
102#define HFI1_CAP_UGET_MASK(mask, cap) \
103 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
104#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
105#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
106#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
107#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
108#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
109 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800110/* Offline Disabled Reason is 4-bits */
111#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400112
113/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500114 * Control context is always 0 and handles the error packets.
115 * It also handles the VL15 and multicast packets.
116 */
117#define HFI1_CTRL_CTXT 0
118
119/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500120 * Driver context will store software counters for each of the events
121 * associated with these status registers
122 */
123#define NUM_CCE_ERR_STATUS_COUNTERS 41
124#define NUM_RCV_ERR_STATUS_COUNTERS 64
125#define NUM_MISC_ERR_STATUS_COUNTERS 13
126#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
127#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
128#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
129#define NUM_SEND_ERR_STATUS_COUNTERS 3
130#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
131#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
132
133/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400134 * per driver stats, either not device nor port-specific, or
135 * summed over all of the devices and ports.
136 * They are described by name via ipathfs filesystem, so layout
137 * and number of elements can change without breaking compatibility.
138 * If members are added or deleted hfi1_statnames[] in debugfs.c must
139 * change to match.
140 */
141struct hfi1_ib_stats {
142 __u64 sps_ints; /* number of interrupts handled */
143 __u64 sps_errints; /* number of error interrupts */
144 __u64 sps_txerrs; /* tx-related packet errors */
145 __u64 sps_rcverrs; /* non-crc rcv packet errors */
146 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
147 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
148 __u64 sps_ctxts; /* number of contexts currently open */
149 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
150 __u64 sps_buffull;
151 __u64 sps_hdrfull;
152};
153
154extern struct hfi1_ib_stats hfi1_stats;
155extern const struct pci_error_handlers hfi1_pci_err_handler;
156
157/*
158 * First-cut criterion for "device is active" is
159 * two thousand dwords combined Tx, Rx traffic per
160 * 5-second interval. SMA packets are 64 dwords,
161 * and occur "a few per second", presumably each way.
162 */
163#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
164
165/*
166 * Below contains all data related to a single context (formerly called port).
167 */
168
Mike Marciniszyn77241052015-07-30 15:17:43 -0400169struct hfi1_opcode_stats_perctx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
172 ssize_t size; /* total size of eager buffers */
173 u32 count; /* size of buffers array */
174 u32 numbufs; /* number of buffers allocated */
175 u32 alloced; /* number of rcvarray entries used */
176 u32 rcvtid_size; /* size of each eager rcv tid */
177 u32 threshold; /* head update threshold */
178 struct eager_buffer {
179 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700180 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400181 ssize_t len;
182 } *buffers;
183 struct {
184 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700185 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400186 } *rcvtids;
187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700194typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400195struct hfi1_ctxtdata {
196 /* shadow the ctxt's RcvCtrl register */
197 u64 rcvctrl;
198 /* rcvhdrq base, needs mmap before useful */
199 void *rcvhdrq;
200 /* kernel virtual address where hdrqtail is updated */
201 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400202 /* when waiting for rcv or pioavail */
203 wait_queue_head_t wait;
204 /* rcvhdrq size (for freeing) */
205 size_t rcvhdrq_size;
206 /* number of rcvhdrq entries */
207 u16 rcvhdrq_cnt;
208 /* size of each of the rcvhdrq entries */
Mike Marciniszyn40442b32018-06-04 11:43:37 -0700209 u8 rcvhdrqentsize;
210 /* offset of RHF within receive header entry */
211 u8 rhf_offset;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400212 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700213 dma_addr_t rcvhdrq_dma;
214 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400215 struct ctxt_eager_bufs egrbufs;
216 /* this receive context's assigned PIO ACK send context */
217 struct send_context *sc;
218
219 /* dynamic receive available interrupt timeout */
220 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700221 /* Reference count the base context usage */
222 struct kref kref;
223
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700224 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700225 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700226 /*
227 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700228 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700229 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400230 u16 subctxt_cnt;
231 /* non-zero if ctxt is being shared. */
232 u16 subctxt_id;
233 u8 uuid[16];
234 /* job key */
235 u16 jkey;
236 /* number of RcvArray groups for this context. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700237 u16 rcv_array_groups;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400238 /* index of first eager TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700239 u16 eager_base;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400240 /* number of expected TID entries */
Mike Marciniszync8314812018-05-15 18:31:09 -0700241 u16 expected_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400242 /* index of first expected TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700243 u16 expected_base;
244 /* array of tid_groups */
245 struct tid_group *groups;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500246
247 struct exp_tid_set tid_group_list;
248 struct exp_tid_set tid_used_list;
249 struct exp_tid_set tid_full_list;
250
Kaike Waned71e862018-06-04 11:43:54 -0700251 /* lock protecting all Expected TID data of user contexts */
252 struct mutex exp_mutex;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400254 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400255 /* per-context event flags for fileops/intr communication */
256 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400257 /* total number of polled urgent packets */
258 u32 urgent;
259 /* saved total number of polled urgent packets for poll edge trigger */
260 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400261 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700262 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400263 /* so file ops can get at unit */
264 struct hfi1_devdata *dd;
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700265 /* per context recv functions */
266 const rhf_rcv_function_ptr *rhf_rcv_function_map;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400267 /* so functions that need physical port can get it easily */
268 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700269 /* associated msix interrupt */
270 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400271 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
272 void *subctxt_uregbase;
273 /* An array of pages for the eager receive buffers * N */
274 void *subctxt_rcvegrbuf;
275 /* An array of pages for the eager header queue entries * N */
276 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700277 /* Bitmask of in use context(s) */
278 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* The version of the library which opened this ctxt */
280 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400281 /* Type of packets or conditions we want to poll for */
282 u16 poll_type;
283 /* receive packet sequence counter */
284 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400285 /* ctxt rcvhdrq head offset */
286 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400287 /* QPs waiting for context processing */
288 struct list_head qp_wait_list;
289 /* interrupt handling */
290 u64 imask; /* clear interrupt mask */
291 int ireg; /* clear interrupt register */
Mike Marciniszync8314812018-05-15 18:31:09 -0700292 int numa_id; /* numa node of this context */
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700293 /* verbs rx_stats per rcd */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400294 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400295
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800296 /* Is ASPM interrupt supported for this context */
297 bool aspm_intr_supported;
298 /* ASPM state (enabled/disabled) for this context */
299 bool aspm_enabled;
300 /* Timer for re-enabling ASPM if interrupt activity quietens down */
301 struct timer_list aspm_timer;
302 /* Lock to serialize between intr, timer intr and user threads */
303 spinlock_t aspm_lock;
304 /* Is ASPM processing enabled for this context (in intr context) */
305 bool aspm_intr_enable;
306 /* Last interrupt timestamp */
307 ktime_t aspm_ts_last_intr;
308 /* Last timestamp at which we scheduled a timer for this context */
309 ktime_t aspm_ts_timer_sched;
310
Mike Marciniszyn77241052015-07-30 15:17:43 -0400311 /*
312 * The interrupt handler for a particular receive context can vary
313 * throughout it's lifetime. This is not a lock protected data member so
314 * it must be updated atomically and the prev and new value must always
315 * be valid. Worst case is we process an extra interrupt and up to 64
316 * packets with the wrong interrupt handler.
317 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400318 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700319
320 /* Indicates that this is vnic context */
321 bool is_vnic;
322
323 /* vnic queue index this context is mapped to */
324 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400325};
326
327/*
328 * Represents a single packet at a high level. Put commonly computed things in
329 * here so we do not have to keep doing them over and over. The rule of thumb is
330 * if something is used one time to derive some value, store that something in
331 * here. If it is used multiple times, then store the result of that derivation
332 * in here.
333 */
334struct hfi1_packet {
335 void *ebuf;
336 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700337 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400338 struct hfi1_ctxtdata *rcd;
339 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800340 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700341 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700342 struct ib_grh *grh;
Don Hiatt81cd3892018-05-15 18:28:15 -0700343 struct opa_16b_mgmt *mgmt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400344 u64 rhf;
345 u32 maxcnt;
346 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700347 u32 dlid;
348 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400349 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400350 s16 etail;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800351 u16 pkey;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800352 u8 hlen;
353 u8 numpkt;
354 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400355 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400356 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700357 u8 extra_byte;
358 u8 pad;
359 u8 sc;
360 u8 sl;
361 u8 opcode;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800362 bool migrated;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400363};
364
Don Hiattd98bb7f2017-08-04 13:54:16 -0700365/* Packet types */
366#define HFI1_PKT_TYPE_9B 0
367#define HFI1_PKT_TYPE_16B 1
368
Don Hiatt72c07e22017-08-04 13:53:58 -0700369/*
370 * OPA 16B Header
371 */
372#define OPA_16B_L4_MASK 0xFFull
373#define OPA_16B_SC_MASK 0x1F00000ull
374#define OPA_16B_SC_SHIFT 20
375#define OPA_16B_LID_MASK 0xFFFFFull
376#define OPA_16B_DLID_MASK 0xF000ull
377#define OPA_16B_DLID_SHIFT 20
378#define OPA_16B_DLID_HIGH_SHIFT 12
379#define OPA_16B_SLID_MASK 0xF00ull
380#define OPA_16B_SLID_SHIFT 20
381#define OPA_16B_SLID_HIGH_SHIFT 8
382#define OPA_16B_BECN_MASK 0x80000000ull
383#define OPA_16B_BECN_SHIFT 31
384#define OPA_16B_FECN_MASK 0x10000000ull
385#define OPA_16B_FECN_SHIFT 28
386#define OPA_16B_L2_MASK 0x60000000ull
387#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700388#define OPA_16B_PKEY_MASK 0xFFFF0000ull
389#define OPA_16B_PKEY_SHIFT 16
390#define OPA_16B_LEN_MASK 0x7FF00000ull
391#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700392#define OPA_16B_RC_MASK 0xE000000ull
393#define OPA_16B_RC_SHIFT 25
394#define OPA_16B_AGE_MASK 0xFF0000ull
395#define OPA_16B_AGE_SHIFT 16
396#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700397
398/*
399 * OPA 16B L2/L4 Encodings
400 */
Mike Marciniszyne08aa592017-10-02 11:04:11 -0700401#define OPA_16B_L4_9B 0x00
Don Hiatt72c07e22017-08-04 13:53:58 -0700402#define OPA_16B_L2_TYPE 0x02
Don Hiatt4171a692018-05-15 18:28:07 -0700403#define OPA_16B_L4_FM 0x08
Don Hiatt72c07e22017-08-04 13:53:58 -0700404#define OPA_16B_L4_IB_LOCAL 0x09
405#define OPA_16B_L4_IB_GLOBAL 0x0A
406#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
407
Don Hiatt81cd3892018-05-15 18:28:15 -0700408/*
409 * OPA 16B Management
410 */
411#define OPA_16B_L4_FM_PAD 3 /* fixed 3B pad */
412#define OPA_16B_L4_FM_HLEN 24 /* 16B(16) + L4_FM(8) */
413
Don Hiatt72c07e22017-08-04 13:53:58 -0700414static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
415{
416 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
417}
418
419static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
420{
421 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
422}
423
424static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
425{
426 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
427 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
428 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
429}
430
431static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
432{
433 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
434 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
435 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
436}
437
438static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
439{
440 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
441}
442
443static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
444{
445 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
446}
447
448static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
449{
450 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
451}
452
Don Hiatt5786adf32017-08-04 13:54:10 -0700453static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
454{
455 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
456}
457
Don Hiatt863cf892017-08-04 13:54:29 -0700458static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
459{
460 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
461}
462
463static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
464{
465 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
466}
467
468static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
469{
470 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
471}
472
473static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
474{
475 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
476}
477
Don Hiatt5b6cabb2017-08-04 13:54:41 -0700478#define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
479
Don Hiatt72c07e22017-08-04 13:53:58 -0700480/*
481 * BTH
482 */
483#define OPA_16B_BTH_PAD_MASK 7
484static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
485{
486 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
487 OPA_16B_BTH_PAD_MASK);
488}
489
Don Hiatt81cd3892018-05-15 18:28:15 -0700490/*
491 * 16B Management
492 */
493#define OPA_16B_MGMT_QPN_MASK 0xFFFFFF
494static inline u32 hfi1_16B_get_dest_qpn(struct opa_16b_mgmt *mgmt)
495{
496 return be32_to_cpu(mgmt->dest_qpn) & OPA_16B_MGMT_QPN_MASK;
497}
498
499static inline u32 hfi1_16B_get_src_qpn(struct opa_16b_mgmt *mgmt)
500{
501 return be32_to_cpu(mgmt->src_qpn) & OPA_16B_MGMT_QPN_MASK;
502}
503
504static inline void hfi1_16B_set_qpn(struct opa_16b_mgmt *mgmt,
505 u32 dest_qp, u32 src_qp)
506{
507 mgmt->dest_qpn = cpu_to_be32(dest_qp & OPA_16B_MGMT_QPN_MASK);
508 mgmt->src_qpn = cpu_to_be32(src_qp & OPA_16B_MGMT_QPN_MASK);
509}
510
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800511struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400512
513/*
514 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
515 * Mostly for MADs that set or query link parameters, also ipath
516 * config interfaces
517 */
518#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
519#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
520#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
521#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
522#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
523#define HFI1_IB_CFG_SPD 5 /* current Link spd */
524#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
525#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
526#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
527#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
528#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
529#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
530#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
531#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
532#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
533#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
534#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
535#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
536#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
537#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
538#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
539
540/*
541 * HFI or Host Link States
542 *
543 * These describe the states the driver thinks the logical and physical
544 * states are in. Used as an argument to set_link_state(). Implemented
545 * as bits for easy multi-state checking. The actual state can only be
546 * one.
547 */
548#define __HLS_UP_INIT_BP 0
549#define __HLS_UP_ARMED_BP 1
550#define __HLS_UP_ACTIVE_BP 2
551#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
552#define __HLS_DN_POLL_BP 4
553#define __HLS_DN_DISABLE_BP 5
554#define __HLS_DN_OFFLINE_BP 6
555#define __HLS_VERIFY_CAP_BP 7
556#define __HLS_GOING_UP_BP 8
557#define __HLS_GOING_OFFLINE_BP 9
558#define __HLS_LINK_COOLDOWN_BP 10
559
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500560#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
561#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
562#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
563#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
564#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
565#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
566#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
567#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
568#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
569#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
570#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400571
572#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700573#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400574
Ira Weiny156d24d2017-09-26 07:00:43 -0700575#define HLS_DEFAULT HLS_DN_POLL
576
Mike Marciniszyn77241052015-07-30 15:17:43 -0400577/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700578#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400579/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700580#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400581/* default partition key */
582#define DEFAULT_PKEY 0xffff
583
584/*
585 * Possible fabric manager config parameters for fm_{get,set}_table()
586 */
587#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
588#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
589#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
590#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
591#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
592#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
593
594/*
595 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
596 * these are bits so they can be combined, e.g.
597 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
598 */
599#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
600#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
601#define HFI1_RCVCTRL_CTXT_ENB 0x04
602#define HFI1_RCVCTRL_CTXT_DIS 0x08
603#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
604#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
605#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
606#define HFI1_RCVCTRL_PKEY_DIS 0x80
607#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
608#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
609#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
610#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
611#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
612#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
613#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
614#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
615
616/* partition enforcement flags */
617#define HFI1_PART_ENFORCE_IN 0x1
618#define HFI1_PART_ENFORCE_OUT 0x2
619
620/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700621#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400622
623/* Counter flags */
624#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
625#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
626#define CNTR_DISABLED 0x2 /* Disable this counter */
627#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
628#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500629#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400630#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
631#define CNTR_MODE_W 0x0
632#define CNTR_MODE_R 0x1
633
634/* VLs Supported/Operational */
635#define HFI1_MIN_VLS_SUPPORTED 1
636#define HFI1_MAX_VLS_SUPPORTED 8
637
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700638#define HFI1_GUIDS_PER_PORT 5
639#define HFI1_PORT_GUID_INDEX 0
640
Mike Marciniszyn77241052015-07-30 15:17:43 -0400641static inline void incr_cntr64(u64 *cntr)
642{
643 if (*cntr < (u64)-1LL)
644 (*cntr)++;
645}
646
647static inline void incr_cntr32(u32 *cntr)
648{
649 if (*cntr < (u32)-1LL)
650 (*cntr)++;
651}
652
653#define MAX_NAME_SIZE 64
654struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800655 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700656 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400657 void *arg;
Mitko Haralanov957558c2016-02-03 14:33:40 -0800658 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700659 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400660};
661
662/* per-SL CCA information */
663struct cca_timer {
664 struct hrtimer hrtimer;
665 struct hfi1_pportdata *ppd; /* read-only */
666 int sl; /* read-only */
667 u16 ccti; /* read/write - current value of CCTI */
668};
669
670struct link_down_reason {
671 /*
672 * SMA-facing value. Should be set from .latest when
673 * HLS_UP_* -> HLS_DN_* transition actually occurs.
674 */
675 u8 sma;
676 u8 latest;
677};
678
679enum {
680 LO_PRIO_TABLE,
681 HI_PRIO_TABLE,
682 MAX_PRIO_TABLE
683};
684
685struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800686 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400687 spinlock_t lock;
688 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
689};
690
691/*
692 * The structure below encapsulates data relevant to a physical IB Port.
693 * Current chips support only one such port, but the separation
694 * clarifies things a bit. Note that to conform to IB conventions,
695 * port-numbers are one-based. The first or only port is port1.
696 */
697struct hfi1_pportdata {
698 struct hfi1_ibport ibport_data;
699
700 struct hfi1_devdata *dd;
701 struct kobject pport_cc_kobj;
702 struct kobject sc2vl_kobj;
703 struct kobject sl2sc_kobj;
704 struct kobject vl2mtu_kobj;
705
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800706 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400707 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700708 /* Values for SI tuning of SerDes */
709 u32 port_type;
710 u32 tx_preset_eq;
711 u32 tx_preset_noeq;
712 u32 rx_preset;
713 u8 local_atten;
714 u8 remote_atten;
715 u8 default_atten;
716 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400717
Jakub Byczkowski91618602017-08-13 08:08:34 -0700718 /* did we read platform config from scratch registers? */
719 bool config_from_scratch;
720
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700721 /* GUIDs for this interface, in host order, guids[0] is a port guid */
722 u64 guids[HFI1_GUIDS_PER_PORT];
723
Mike Marciniszyn77241052015-07-30 15:17:43 -0400724 /* GUID for peer interface, in host order */
725 u64 neighbor_guid;
726
727 /* up or down physical link state */
728 u32 linkup;
729
730 /*
731 * this address is mapped read-only into user processes so they can
732 * get status cheaply, whenever they want. One qword of status per port
733 */
734 u64 *statusp;
735
736 /* SendDMA related entries */
737
738 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700739 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400740
741 /* move out of interrupt context */
742 struct work_struct link_vc_work;
743 struct work_struct link_up_work;
744 struct work_struct link_down_work;
745 struct work_struct sma_message_work;
746 struct work_struct freeze_work;
747 struct work_struct link_downgrade_work;
748 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700749 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400750 /* host link state variables */
751 struct mutex hls_lock;
752 u32 host_link_state;
753
Mike Marciniszyn77241052015-07-30 15:17:43 -0400754 /* these are the "32 bit" regs */
755
756 u32 ibmtu; /* The MTU programmed for this unit */
757 /*
758 * Current max size IB packet (in bytes) including IB headers, that
759 * we can send. Changes when ibmtu changes.
760 */
761 u32 ibmaxlen;
762 u32 current_egress_rate; /* units [10^6 bits/sec] */
763 /* LID programmed for this instance */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -0700764 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400765 /* list of pkeys programmed; 0 if not set */
766 u16 pkeys[MAX_PKEY_VALUES];
767 u16 link_width_supported;
768 u16 link_width_downgrade_supported;
769 u16 link_speed_supported;
770 u16 link_width_enabled;
771 u16 link_width_downgrade_enabled;
772 u16 link_speed_enabled;
773 u16 link_width_active;
774 u16 link_width_downgrade_tx_active;
775 u16 link_width_downgrade_rx_active;
776 u16 link_speed_active;
777 u8 vls_supported;
778 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800779 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400780 /* LID mask control */
781 u8 lmc;
782 /* Rx Polarity inversion (compensate for ~tx on partner) */
783 u8 rx_pol_inv;
784
785 u8 hw_pidx; /* physical port index */
786 u8 port; /* IB port number and index into dd->pports - 1 */
787 /* type of neighbor node */
788 u8 neighbor_type;
789 u8 neighbor_normal;
790 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
791 u8 neighbor_port_number;
792 u8 is_sm_config_started;
793 u8 offline_disabled_reason;
794 u8 is_active_optimize_enabled;
795 u8 driver_link_ready; /* driver ready for active link */
796 u8 link_enabled; /* link enabled? */
797 u8 linkinit_reason;
798 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luick673b9752016-08-31 07:24:33 -0700799 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400800
801 /* placeholders for IB MAD packet settings */
802 u8 overrun_threshold;
803 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700804 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400805
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800806 /* Used to override LED behavior for things like maintenance beaconing*/
807 /*
808 * Alternates per phase of blink
809 * [0] holds LED off duration, [1] holds LED on duration
810 */
811 unsigned long led_override_vals[2];
812 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400813 atomic_t led_override_timer_active;
814 /* Used to flash LEDs in override mode */
815 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800816
Mike Marciniszyn77241052015-07-30 15:17:43 -0400817 u32 sm_trap_qp;
818 u32 sa_qp;
819
820 /*
821 * cca_timer_lock protects access to the per-SL cca_timer
822 * structures (specifically the ccti member).
823 */
824 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
825 struct cca_timer cca_timer[OPA_MAX_SLS];
826
827 /* List of congestion control table entries */
828 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
829
830 /* congestion entries, each entry corresponding to a SL */
831 struct opa_congestion_setting_entry_shadow
832 congestion_entries[OPA_MAX_SLS];
833
834 /*
835 * cc_state_lock protects (write) access to the per-port
836 * struct cc_state.
837 */
838 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
839
840 struct cc_state __rcu *cc_state;
841
842 /* Total number of congestion control table entries */
843 u16 total_cct_entry;
844
845 /* Bit map identifying service level */
846 u32 cc_sl_control_map;
847
848 /* CA's max number of 64 entry units in the congestion control table */
849 u8 cc_max_table_entries;
850
Jubin John4d114fd2016-02-14 20:21:43 -0800851 /*
852 * begin congestion log related entries
853 * cc_log_lock protects all congestion log related data
854 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400855 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800856 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400857 u16 threshold_event_counter;
858 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
859 int cc_log_idx; /* index for logging events */
860 int cc_mad_idx; /* index for reporting events */
861 /* end congestion log related entries */
862
863 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
864
865 /* port relative counter buffer */
866 u64 *cntrs;
867 /* port relative synthetic counter buffer */
868 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800869 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400870 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800871 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400872 u64 port_xmit_constraint_errors;
873 u64 port_rcv_constraint_errors;
874 /* count of 'link_err' interrupts from DC */
875 u64 link_downed;
876 /* number of times link retrained successfully */
877 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500878 /* number of times a link unknown frame was reported */
879 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400880 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
881 u16 port_ltp_crc_mode;
882 /* port_crc_mode_enabled is the crc we support */
883 u8 port_crc_mode_enabled;
884 /* mgmt_allowed is also returned in 'portinfo' MADs */
885 u8 mgmt_allowed;
886 u8 part_enforce; /* partition enforcement flags */
887 struct link_down_reason local_link_down_reason;
888 struct link_down_reason neigh_link_down_reason;
889 /* Value to be sent to link peer on LinkDown .*/
890 u8 remote_link_down_reason;
891 /* Error events that will cause a port bounce. */
892 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500893 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800894 /* Does this port need to prescan for FECNs */
895 bool cc_prescan;
Kamenee Arumugam07190072018-02-01 10:52:28 -0800896 /*
897 * Sample sendWaitCnt & sendWaitVlCnt during link transition
898 * and counter request.
899 */
900 u64 port_vl_xmit_wait_last[C_VL_COUNT + 1];
901 u16 prev_link_width;
902 u64 vl_xmit_flit_cnt[C_VL_COUNT + 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400903};
904
Mike Marciniszyn77241052015-07-30 15:17:43 -0400905typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700906typedef void (*hfi1_make_req)(struct rvt_qp *qp,
907 struct hfi1_pkt_state *ps,
908 struct rvt_swqe *wqe);
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700909extern const rhf_rcv_function_ptr normal_rhf_rcv_functions[];
Don Hiatt88733e32017-08-04 13:54:23 -0700910
Mike Marciniszyn77241052015-07-30 15:17:43 -0400911
912/* return values for the RHF receive functions */
913#define RHF_RCV_CONTINUE 0 /* keep going */
914#define RHF_RCV_DONE 1 /* stop, this packet processed */
915#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
916
917struct rcv_array_data {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400918 u16 ngroups;
919 u16 nctxt_extra;
Mike Marciniszync8314812018-05-15 18:31:09 -0700920 u8 group_size;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400921};
922
923struct per_vl_data {
924 u16 mtu;
925 struct send_context *sc;
926};
927
928/* 16 to directly index */
929#define PER_VL_SEND_CONTEXTS 16
930
931struct err_info_rcvport {
932 u8 status_and_code;
933 u64 packet_flit1;
934 u64 packet_flit2;
935};
936
937struct err_info_constraint {
938 u8 status;
939 u16 pkey;
940 u32 slid;
941};
942
943struct hfi1_temp {
944 unsigned int curr; /* current temperature */
945 unsigned int lo_lim; /* low temperature limit */
946 unsigned int hi_lim; /* high temperature limit */
947 unsigned int crit_lim; /* critical temperature limit */
948 u8 triggers; /* temperature triggers */
949};
950
Dean Luickdba715f2016-07-06 17:28:52 -0400951struct hfi1_i2c_bus {
952 struct hfi1_devdata *controlling_dd; /* current controlling device */
953 struct i2c_adapter adapter; /* bus details */
954 struct i2c_algo_bit_data algo; /* bus algorithm details */
955 int num; /* bus number, 0 or 1 */
956};
957
Dean Luick78eb1292016-03-05 08:49:45 -0800958/* common data between shared ASIC HFIs */
959struct hfi1_asic_data {
960 struct hfi1_devdata *dds[2]; /* back pointers */
961 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400962 struct hfi1_i2c_bus *i2c_bus0;
963 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800964};
965
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700966/* sizes for both the QP and RSM map tables */
967#define NUM_MAP_ENTRIES 256
968#define NUM_MAP_REGS 32
969
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700970/*
971 * Number of VNIC contexts used. Ensure it is less than or equal to
972 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
973 */
974#define HFI1_NUM_VNIC_CTXT 8
975
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700976/* Number of VNIC RSM entries */
977#define NUM_VNIC_MAP_ENTRIES 8
978
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700979/* Virtual NIC information */
980struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700981 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700982 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700983 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700984 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700985 u8 rmt_start;
986 u8 num_ctxt;
987 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700988};
989
990struct hfi1_vnic_vport_info;
991
Mike Marciniszyn77241052015-07-30 15:17:43 -0400992/* device data struct now contains only "general per-device" info.
993 * fields related to a physical IB port are in a hfi1_pportdata struct.
994 */
995struct sdma_engine;
996struct sdma_vl_map;
997
998#define BOARD_VERS_MAX 96 /* how long the version string can be */
999#define SERIAL_MAX 16 /* length of the serial number */
1000
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001001typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001002struct hfi1_devdata {
1003 struct hfi1_ibdev verbs_dev; /* must be first */
1004 struct list_head list;
1005 /* pointers to related structs for this device */
1006 /* pci access data structure */
1007 struct pci_dev *pcidev;
1008 struct cdev user_cdev;
1009 struct cdev diag_cdev;
1010 struct cdev ui_cdev;
1011 struct device *user_device;
1012 struct device *diag_device;
1013 struct device *ui_device;
1014
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001015 /* first mapping up to RcvArray */
1016 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001017 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001018
1019 /* second uncached mapping from RcvArray to pio send buffers */
1020 u8 __iomem *kregbase2;
1021 /* for detecting offset above kregbase2 address */
1022 u32 base2_start;
1023
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001024 /* Per VL data. Enough for all VLs but not all elements are set/used. */
1025 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026 /* send context data */
1027 struct send_context_info *send_contexts;
1028 /* map hardware send contexts to software index */
1029 u8 *hw_to_sw;
1030 /* spinlock for allocating and releasing send context resources */
1031 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001032 /* lock for pio_map */
1033 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001034 /* Send Context initialization lock. */
1035 spinlock_t sc_init_lock;
1036 /* lock for sdma_map */
1037 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001038 /* array of kernel send contexts */
1039 struct send_context **kernel_send_context;
1040 /* array of vl maps */
1041 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001042 /* default flags to last descriptor */
1043 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001044
1045 /* fields common to all SDMA engines */
1046
Mike Marciniszyn77241052015-07-30 15:17:43 -04001047 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1048 dma_addr_t sdma_heads_phys;
1049 void *sdma_pad_dma; /* DMA'ed by chip */
1050 dma_addr_t sdma_pad_phys;
1051 /* for deallocation */
1052 size_t sdma_heads_size;
1053 /* number from the chip */
1054 u32 chip_sdma_engines;
1055 /* num used */
1056 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001057 /* array of engines sized by num_sdma */
1058 struct sdma_engine *per_sdma;
1059 /* array of vl maps */
1060 struct sdma_vl_map __rcu *sdma_map;
1061 /* SPC freeze waitqueue and variable */
1062 wait_queue_head_t sdma_unfreeze_wq;
1063 atomic_t sdma_unfreeze_count;
1064
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001065 u32 lcb_access_count; /* count of LCB users */
1066
Dean Luick78eb1292016-03-05 08:49:45 -08001067 /* common data between shared ASIC HFIs in this OS */
1068 struct hfi1_asic_data *asic_data;
1069
Mike Marciniszyn77241052015-07-30 15:17:43 -04001070 /* mem-mapped pointer to base of PIO buffers */
1071 void __iomem *piobase;
1072 /*
1073 * write-combining mem-mapped pointer to base of RcvArray
1074 * memory.
1075 */
1076 void __iomem *rcvarray_wc;
1077 /*
1078 * credit return base - a per-NUMA range of DMA address that
1079 * the chip will use to update the per-context free counter
1080 */
1081 struct credit_return_base *cr_base;
1082
1083 /* send context numbers and sizes for each type */
1084 struct sc_config_sizes sc_sizes[SC_MAX];
1085
Mike Marciniszyn77241052015-07-30 15:17:43 -04001086 char *boardname; /* human readable board info */
1087
Mike Marciniszyn77241052015-07-30 15:17:43 -04001088 /* reset value */
1089 u64 z_int_counter;
1090 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001091 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001092
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001093 u64 __percpu *send_schedule;
Michael J. Ruhld7d62612017-10-02 11:04:19 -07001094 /* number of reserved contexts for VNIC usage */
1095 u16 num_vnic_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001096 /* number of receive contexts in use by the driver */
1097 u32 num_rcv_contexts;
1098 /* number of pio send contexts in use by the driver */
1099 u32 num_send_contexts;
1100 /*
1101 * number of ctxts available for PSM open
1102 */
1103 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001104 /* total number of available user/PSM contexts */
1105 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001106 /* base receive interrupt timeout, in CSR units */
1107 u32 rcv_intr_timeout_csr;
1108
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001109 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001110 u64 __iomem *egrtidbase;
1111 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1112 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001113 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001114 struct mutex dc8051_lock; /* exclusive access to 8051 */
1115 struct workqueue_struct *update_cntr_wq;
1116 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001117 /* exclusive access to 8051 memory */
1118 spinlock_t dc8051_memlock;
1119 int dc8051_timed_out; /* remember if the 8051 timed out */
1120 /*
1121 * A page that will hold event notification bitmaps for all
1122 * contexts. This page will be mapped into all processes.
1123 */
1124 unsigned long *events;
1125 /*
1126 * per unit status, see also portdata statusp
1127 * mapped read-only into user processes so they can get unit and
1128 * IB link status cheaply
1129 */
1130 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001131
1132 /* revision register shadow */
1133 u64 revision;
1134 /* Base GUID for device (network order) */
1135 u64 base_guid;
1136
1137 /* these are the "32 bit" regs */
1138
1139 /* value we put in kr_rcvhdrsize */
1140 u32 rcvhdrsize;
1141 /* number of receive contexts the chip supports */
1142 u32 chip_rcv_contexts;
1143 /* number of receive array entries */
1144 u32 chip_rcv_array_count;
1145 /* number of PIO send contexts the chip supports */
1146 u32 chip_send_contexts;
1147 /* number of bytes in the PIO memory buffer */
1148 u32 chip_pio_mem_size;
1149 /* number of bytes in the SDMA memory buffer */
1150 u32 chip_sdma_mem_size;
1151
1152 /* size of each rcvegrbuffer */
1153 u32 rcvegrbufsize;
1154 /* log2 of above */
1155 u16 rcvegrbufsize_shift;
1156 /* both sides of the PCIe link are gen3 capable */
1157 u8 link_gen3_capable;
Ira Weiny156d24d2017-09-26 07:00:43 -07001158 u8 dc_shutdown;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001159 /* localbus width (1, 2,4,8,16,32) from config space */
1160 u32 lbus_width;
1161 /* localbus speed in MHz */
1162 u32 lbus_speed;
1163 int unit; /* unit # of this chip */
1164 int node; /* home node of this chip */
1165
1166 /* save these PCI fields to restore after a reset */
1167 u32 pcibar0;
1168 u32 pcibar1;
1169 u32 pci_rom;
1170 u16 pci_command;
1171 u16 pcie_devctl;
1172 u16 pcie_lnkctl;
1173 u16 pcie_devctl2;
1174 u32 pci_msix0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001175 u32 pci_tph2;
1176
1177 /*
1178 * ASCII serial number, from flash, large enough for original
1179 * all digit strings, and longer serial number format
1180 */
1181 u8 serial[SERIAL_MAX];
1182 /* human readable board version */
1183 u8 boardversion[BOARD_VERS_MAX];
1184 u8 lbus_info[32]; /* human readable localbus info */
1185 /* chip major rev, from CceRevision */
1186 u8 majrev;
1187 /* chip minor rev, from CceRevision */
1188 u8 minrev;
1189 /* hardware ID */
1190 u8 hfi1_id;
1191 /* implementation code */
1192 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001193 /* vAU of this device */
1194 u8 vau;
1195 /* vCU of this device */
1196 u8 vcu;
1197 /* link credits of this device */
1198 u16 link_credits;
1199 /* initial vl15 credits to use */
1200 u16 vl15_init;
1201
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001202 /*
1203 * Cached value for vl15buf, read during verify cap interrupt. VL15
1204 * credits are to be kept at 0 and set when handling the link-up
1205 * interrupt. This removes the possibility of receiving VL15 MAD
1206 * packets before this HFI is ready.
1207 */
1208 u16 vl15buf_cached;
1209
Mike Marciniszyn77241052015-07-30 15:17:43 -04001210 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001211 u8 n_krcv_queues;
1212 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001213
Mike Marciniszyn77241052015-07-30 15:17:43 -04001214 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001215 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001216
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001217 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001218 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001219 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001220
1221 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222
1223 /* MSI-X information */
1224 struct hfi1_msix_entry *msix_entries;
1225 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001226 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001227
1228 /* INTx information */
1229 u32 requested_intx_irq; /* did we request one? */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001230
1231 /* general interrupt: mask of handled interrupts */
1232 u64 gi_mask[CCE_NUM_INT_CSRS];
1233
1234 struct rcv_array_data rcv_entries;
1235
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001236 /* cycle length of PS* counters in HW (in picoseconds) */
1237 u16 psxmitwait_check_rate;
1238
Mike Marciniszyn77241052015-07-30 15:17:43 -04001239 /*
1240 * 64 bit synthetic counters
1241 */
1242 struct timer_list synth_stats_timer;
1243
1244 /*
1245 * device counters
1246 */
1247 char *cntrnames;
1248 size_t cntrnameslen;
1249 size_t ndevcntrs;
1250 u64 *cntrs;
1251 u64 *scntrs;
1252
1253 /*
1254 * remembered values for synthetic counters
1255 */
1256 u64 last_tx;
1257 u64 last_rx;
1258
1259 /*
1260 * per-port counters
1261 */
1262 size_t nportcntrs;
1263 char *portcntrnames;
1264 size_t portcntrnameslen;
1265
Mike Marciniszyn77241052015-07-30 15:17:43 -04001266 struct err_info_rcvport err_info_rcvport;
1267 struct err_info_constraint err_info_rcv_constraint;
1268 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001269
1270 atomic_t drop_packet;
1271 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001272 u8 err_info_uncorrectable;
1273 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001274
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001275 /*
1276 * Software counters for the status bits defined by the
1277 * associated error status registers
1278 */
1279 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1280 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1281 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1282 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1283 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1284 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1285 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1286
1287 /* Software counter that spans all contexts */
1288 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1289 /* Software counter that spans all DMA engines */
1290 u64 sw_send_dma_eng_err_status_cnt[
1291 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1292 /* Software counter that aggregates all cce_err_status errors */
1293 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001294 /* Software counter that aggregates all bypass packet rcv errors */
1295 u64 sw_rcv_bypass_packet_errors;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001296
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001297 /* Save the enabled LCB error bits */
1298 u64 lcb_err_en;
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -07001299 struct cpu_mask_set *comp_vect;
1300 int *comp_vect_mappings;
1301 u32 comp_vect_possible_cpus;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001302
Mike Marciniszyn77241052015-07-30 15:17:43 -04001303 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001304 * Capability to have different send engines simply by changing a
1305 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001306 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001307 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001308 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001309 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1310 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001311 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1312 struct hfi1_vnic_vport_info *vinfo,
1313 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001314 /* hfi1_pportdata, points to array of (physical) port-specific
1315 * data structs, indexed by pidx (0..n-1)
1316 */
1317 struct hfi1_pportdata *pport;
1318 /* receive context data */
1319 struct hfi1_ctxtdata **rcd;
1320 u64 __percpu *int_counter;
Mike Marciniszyn1b311f82017-10-23 06:06:08 -07001321 /* verbs tx opcode stats */
1322 struct hfi1_opcode_stats_perctx __percpu *tx_opstats;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001323 /* device (not port) flags, basically device capabilities */
1324 u16 flags;
1325 /* Number of physical ports available */
1326 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001327 /* Lowest context number which can be used by user processes or VNIC */
1328 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001329 /* adding a new field here would make it part of this cacheline */
1330
1331 /* seqlock for sc2vl */
1332 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1333 u64 sc2vl[4];
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001334 u64 __percpu *rcv_limit;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001335 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001336
1337 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1338 u8 oui1;
1339 u8 oui2;
1340 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001341
Mike Marciniszyn77241052015-07-30 15:17:43 -04001342 /* Timer and counter used to detect RcvBufOvflCnt changes */
1343 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001344
Mike Marciniszyn77241052015-07-30 15:17:43 -04001345 wait_queue_head_t event_queue;
1346
Mark F. Brown46b010d2015-11-09 19:18:20 -05001347 /* receive context tail dummy address */
1348 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001349 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001350
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001351 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001352 /* Serialize ASPM enable/disable between multiple verbs contexts */
1353 spinlock_t aspm_lock;
1354 /* Number of verbs contexts which have disabled ASPM */
1355 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001356 /* Keeps track of user space clients */
1357 atomic_t user_refcount;
1358 /* Used to wait for outstanding user space clients before dev removal */
1359 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001360
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001361 bool eprom_available; /* true if EPROM is available for this device */
1362 bool aspm_supported; /* Does HW support ASPM */
1363 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001364 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001365
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001366 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001367
1368 /* vnic data */
1369 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001370};
1371
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001372static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1373{
1374 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1375}
1376
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001378#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1379#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1380#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1381#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001382
1383/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001384#define PT_EXPECTED 0
1385#define PT_EAGER 1
1386#define PT_INVALID_FLUSH 2
1387#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001388
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001389struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001390struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001391struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001392
Mike Marciniszyn77241052015-07-30 15:17:43 -04001393/* Private data for file operations */
1394struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001395 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001396 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001397 struct hfi1_user_sdma_comp_q *cq;
1398 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001399 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001400 /* for cpu affinity; -1 if none */
1401 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001402 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001403 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001404 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001405 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1406 u32 tid_limit;
1407 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001408 u32 *invalid_tids;
1409 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001410 /* protect invalid_tids array and invalid_tid_idx */
1411 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001412 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001413};
1414
1415extern struct list_head hfi1_dev_list;
1416extern spinlock_t hfi1_devs_lock;
1417struct hfi1_devdata *hfi1_lookup(int unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001418
Michael J. Ruhl21e5acc2017-09-26 07:00:56 -07001419static inline unsigned long uctxt_offset(struct hfi1_ctxtdata *uctxt)
1420{
1421 return (uctxt->ctxt - uctxt->dd->first_dyn_alloc_ctxt) *
1422 HFI1_MAX_SHARED_CTXTS;
1423}
1424
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001425int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001426int hfi1_count_active_units(void);
1427
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001428int hfi1_diag_add(struct hfi1_devdata *dd);
1429void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001430void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1431
1432void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1433
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001434int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1435int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001436int hfi1_create_kctxts(struct hfi1_devdata *dd);
1437int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1438 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001439void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001440void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1441 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1442void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001443int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1444void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld59075a2017-09-26 07:01:16 -07001445struct hfi1_ctxtdata *hfi1_rcd_get_by_index_safe(struct hfi1_devdata *dd,
1446 u16 ctxt);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001447struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001448int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1449int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1450int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001451void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001452void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1453void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1454void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001455
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001456extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001457void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1458 struct hfi1_pkt_state *ps,
1459 struct rvt_swqe *wqe);
1460
1461void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1462 struct hfi1_pkt_state *ps,
1463 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001464
Dean Luickf4f30031c2015-10-26 10:28:44 -04001465/* receive packet handler dispositions */
1466#define RCV_PKT_OK 0x0 /* keep going */
1467#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1468#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1469
1470/* calculate the current RHF address */
1471static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1472{
Mike Marciniszyn40442b32018-06-04 11:43:37 -07001473 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->rhf_offset;
Dean Luickf4f30031c2015-10-26 10:28:44 -04001474}
1475
Mike Marciniszyn77241052015-07-30 15:17:43 -04001476int hfi1_reset_device(int);
1477
Jim Snowfb9036d2016-01-11 18:32:21 -05001478void receive_interrupt_work(struct work_struct *work);
1479
1480/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001481static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001482{
Don Hiattcb4270572017-04-09 10:16:22 -07001483 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001484}
1485
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001486#define HFI1_JKEY_WIDTH 16
1487#define HFI1_JKEY_MASK (BIT(16) - 1)
1488#define HFI1_ADMIN_JKEY_RANGE 32
1489
1490/*
1491 * J_KEYs are split and allocated in the following groups:
1492 * 0 - 31 - users with administrator privileges
1493 * 32 - 63 - kernel protocols using KDETH packets
1494 * 64 - 65535 - all other users using KDETH packets
1495 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001496static inline u16 generate_jkey(kuid_t uid)
1497{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001498 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1499
1500 if (capable(CAP_SYS_ADMIN))
1501 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1502 else if (jkey < 64)
1503 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1504
1505 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001506}
1507
1508/*
1509 * active_egress_rate
1510 *
1511 * returns the active egress rate in units of [10^6 bits/sec]
1512 */
1513static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1514{
1515 u16 link_speed = ppd->link_speed_active;
1516 u16 link_width = ppd->link_width_active;
1517 u32 egress_rate;
1518
1519 if (link_speed == OPA_LINK_SPEED_25G)
1520 egress_rate = 25000;
1521 else /* assume OPA_LINK_SPEED_12_5G */
1522 egress_rate = 12500;
1523
1524 switch (link_width) {
1525 case OPA_LINK_WIDTH_4X:
1526 egress_rate *= 4;
1527 break;
1528 case OPA_LINK_WIDTH_3X:
1529 egress_rate *= 3;
1530 break;
1531 case OPA_LINK_WIDTH_2X:
1532 egress_rate *= 2;
1533 break;
1534 default:
1535 /* assume IB_WIDTH_1X */
1536 break;
1537 }
1538
1539 return egress_rate;
1540}
1541
1542/*
1543 * egress_cycles
1544 *
1545 * Returns the number of 'fabric clock cycles' to egress a packet
1546 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1547 * rate is (approximately) 805 MHz, the units of the returned value
1548 * are (1/805 MHz).
1549 */
1550static inline u32 egress_cycles(u32 len, u32 rate)
1551{
1552 u32 cycles;
1553
1554 /*
1555 * cycles is:
1556 *
1557 * (length) [bits] / (rate) [bits/sec]
1558 * ---------------------------------------------------
1559 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1560 */
1561
1562 cycles = len * 8; /* bits */
1563 cycles *= 805;
1564 cycles /= rate;
1565
1566 return cycles;
1567}
1568
1569void set_link_ipg(struct hfi1_pportdata *ppd);
Don Hiatt5b6cabb2017-08-04 13:54:41 -07001570void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001571 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001572void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001573 u16 pkey, u32 slid, u32 dlid, u8 sc5,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001574 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001575void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001576 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001577 u8 sc5, const struct ib_grh *old_grh);
1578typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001579 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001580 u8 sc5, const struct ib_grh *old_grh);
1581
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001582#define PKEY_CHECK_INVALID -1
Don Hiatt566d53a2017-08-04 13:54:47 -07001583int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001584 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001585
1586#define PACKET_EGRESS_TIMEOUT 350
1587static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1588{
1589 /* Pause at least 1us, to ensure chip returns all credits */
1590 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1591
1592 udelay(usec ? usec : 1);
1593}
1594
1595/**
1596 * sc_to_vlt() reverse lookup sc to vl
1597 * @dd - devdata
1598 * @sc5 - 5 bit sc
1599 */
1600static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1601{
1602 unsigned seq;
1603 u8 rval;
1604
1605 if (sc5 >= OPA_MAX_SCS)
1606 return (u8)(0xff);
1607
1608 do {
1609 seq = read_seqbegin(&dd->sc2vl_lock);
1610 rval = *(((u8 *)dd->sc2vl) + sc5);
1611 } while (read_seqretry(&dd->sc2vl_lock, seq));
1612
1613 return rval;
1614}
1615
1616#define PKEY_MEMBER_MASK 0x8000
1617#define PKEY_LOW_15_MASK 0x7fff
1618
1619/*
1620 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1621 * being an entry from the ingress partition key table), return 0
1622 * otherwise. Use the matching criteria for ingress partition keys
1623 * specified in the OPAv1 spec., section 9.10.14.
1624 */
1625static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1626{
1627 u16 mkey = pkey & PKEY_LOW_15_MASK;
1628 u16 ment = ent & PKEY_LOW_15_MASK;
1629
1630 if (mkey == ment) {
1631 /*
1632 * If pkey[15] is clear (limited partition member),
1633 * is bit 15 in the corresponding table element
1634 * clear (limited member)?
1635 */
1636 if (!(pkey & PKEY_MEMBER_MASK))
1637 return !!(ent & PKEY_MEMBER_MASK);
1638 return 1;
1639 }
1640 return 0;
1641}
1642
1643/*
1644 * ingress_pkey_table_search - search the entire pkey table for
1645 * an entry which matches 'pkey'. return 0 if a match is found,
1646 * and 1 otherwise.
1647 */
1648static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1649{
1650 int i;
1651
1652 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1653 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1654 return 0;
1655 }
1656 return 1;
1657}
1658
1659/*
1660 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1661 * i.e., increment port_rcv_constraint_errors for the port, and record
1662 * the 'error info' for this failure.
1663 */
1664static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt2e903b62017-12-22 08:46:00 -08001665 u32 slid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001666{
1667 struct hfi1_devdata *dd = ppd->dd;
1668
1669 incr_cntr64(&ppd->port_rcv_constraint_errors);
1670 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1671 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1672 dd->err_info_rcv_constraint.slid = slid;
1673 dd->err_info_rcv_constraint.pkey = pkey;
1674 }
1675}
1676
1677/*
1678 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1679 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1680 * is a hint as to the best place in the partition key table to begin
1681 * searching. This function should not be called on the data path because
1682 * of performance reasons. On datapath pkey check is expected to be done
1683 * by HW and rcv_pkey_check function should be called instead.
1684 */
1685static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001686 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687{
Don Hiatt5786adf32017-08-04 13:54:10 -07001688 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001689 return 0;
1690
1691 /* If SC15, pkey[0:14] must be 0x7fff */
1692 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1693 goto bad;
1694
1695 /* Is the pkey = 0x0, or 0x8000? */
1696 if ((pkey & PKEY_LOW_15_MASK) == 0)
1697 goto bad;
1698
1699 /* The most likely matching pkey has index 'idx' */
1700 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1701 return 0;
1702
1703 /* no match - try the whole table */
1704 if (!ingress_pkey_table_search(ppd, pkey))
1705 return 0;
1706
1707bad:
1708 ingress_pkey_table_fail(ppd, pkey, slid);
1709 return 1;
1710}
1711
1712/*
1713 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1714 * otherwise. It only ensures pkey is vlid for QP0. This function
1715 * should be called on the data path instead of ingress_pkey_check
1716 * as on data path, pkey check is done by HW (except for QP0).
1717 */
1718static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1719 u8 sc5, u16 slid)
1720{
1721 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1722 return 0;
1723
1724 /* If SC15, pkey[0:14] must be 0x7fff */
1725 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1726 goto bad;
1727
1728 return 0;
1729bad:
1730 ingress_pkey_table_fail(ppd, pkey, slid);
1731 return 1;
1732}
1733
1734/* MTU handling */
1735
1736/* MTU enumeration, 256-4k match IB */
1737#define OPA_MTU_0 0
1738#define OPA_MTU_256 1
1739#define OPA_MTU_512 2
1740#define OPA_MTU_1024 3
1741#define OPA_MTU_2048 4
1742#define OPA_MTU_4096 5
1743
1744u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1745int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001746u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001747static inline int valid_ib_mtu(unsigned int mtu)
1748{
1749 return mtu == 256 || mtu == 512 ||
1750 mtu == 1024 || mtu == 2048 ||
1751 mtu == 4096;
1752}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001753
Mike Marciniszyn77241052015-07-30 15:17:43 -04001754static inline int valid_opa_max_mtu(unsigned int mtu)
1755{
1756 return mtu >= 2048 &&
1757 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1758}
1759
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001760int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001761
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001762int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1763void hfi1_disable_after_error(struct hfi1_devdata *dd);
1764int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1765int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001766
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001767int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1768int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001769
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001770void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1771void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001772void reset_link_credits(struct hfi1_devdata *dd);
1773void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1774
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001775int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001776
Mike Marciniszyn77241052015-07-30 15:17:43 -04001777static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1778{
1779 return ppd->dd;
1780}
1781
1782static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1783{
1784 return container_of(dev, struct hfi1_devdata, verbs_dev);
1785}
1786
1787static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1788{
1789 return dd_from_dev(to_idev(ibdev));
1790}
1791
1792static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1793{
1794 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1795}
1796
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001797static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1798{
1799 return container_of(rdi, struct hfi1_ibdev, rdi);
1800}
1801
Mike Marciniszyn77241052015-07-30 15:17:43 -04001802static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1803{
1804 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1805 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1806
1807 WARN_ON(pidx >= dd->num_pports);
1808 return &dd->pport[pidx].ibport_data;
1809}
1810
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001811static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1812{
1813 return &rcd->ppd->ibport_data;
1814}
1815
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001816void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1817 bool do_cnp);
1818static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1819 bool do_cnp)
1820{
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001821 bool becn;
1822 bool fecn;
Don Hiatt88733e32017-08-04 13:54:23 -07001823
1824 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1825 fecn = hfi1_16B_get_fecn(pkt->hdr);
1826 becn = hfi1_16B_get_becn(pkt->hdr);
1827 } else {
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001828 fecn = ib_bth_get_fecn(pkt->ohdr);
1829 becn = ib_bth_get_becn(pkt->ohdr);
Don Hiatt88733e32017-08-04 13:54:23 -07001830 }
1831 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001832 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001833 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001834 }
1835 return false;
1836}
1837
Mike Marciniszyn77241052015-07-30 15:17:43 -04001838/*
1839 * Return the indexed PKEY from the port PKEY table.
1840 */
1841static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1842{
1843 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1844 u16 ret;
1845
1846 if (index >= ARRAY_SIZE(ppd->pkeys))
1847 ret = 0;
1848 else
1849 ret = ppd->pkeys[index];
1850
1851 return ret;
1852}
1853
1854/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001855 * Return the indexed GUID from the port GUIDs table.
1856 */
1857static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1858{
1859 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1860
1861 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1862 return cpu_to_be64(ppd->guids[index]);
1863}
1864
1865/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001866 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001867 */
1868static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1869{
1870 return rcu_dereference(ppd->cc_state);
1871}
1872
1873/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001874 * Called by writers of cc_state only, must call under cc_state_lock.
1875 */
1876static inline
1877struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1878{
1879 return rcu_dereference_protected(ppd->cc_state,
1880 lockdep_is_held(&ppd->cc_state_lock));
1881}
1882
1883/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001884 * values for dd->flags (_device_ related flags)
1885 */
1886#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1887#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1888#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1889#define HFI1_HAS_SDMA_TIMEOUT 0x8
1890#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1891#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Alex Estrin8d3e7112018-05-02 06:43:15 -07001892#define HFI1_SHUTDOWN 0x100 /* device is shutting down */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001893
1894/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1895#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1896
Mike Marciniszyn77241052015-07-30 15:17:43 -04001897/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001898 /* base context has not finished initializing */
1899#define HFI1_CTXT_BASE_UNINIT 1
1900 /* base context initaliation failed */
1901#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001902 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001903#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001904 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001905#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001906
1907/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001908struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1909 const struct pci_device_id *ent);
1910void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001911struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1912
Easwar Hariharan22434722016-03-07 11:35:03 -08001913/* LED beaconing functions */
1914void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1915 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001916void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001917
1918#define HFI1_CREDIT_RETURN_RATE (100)
1919
1920/*
1921 * The number of words for the KDETH protocol field. If this is
1922 * larger then the actual field used, then part of the payload
1923 * will be in the header.
1924 *
1925 * Optimally, we want this sized so that a typical case will
1926 * use full cache lines. The typical local KDETH header would
1927 * be:
1928 *
1929 * Bytes Field
1930 * 8 LRH
1931 * 12 BHT
1932 * ?? KDETH
1933 * 8 RHF
1934 * ---
1935 * 28 + KDETH
1936 *
1937 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1938 */
1939#define DEFAULT_RCVHDRSIZE 9
1940
1941/*
1942 * Maximal header byte count:
1943 *
1944 * Bytes Field
1945 * 8 LRH
1946 * 40 GRH (optional)
1947 * 12 BTH
1948 * ?? KDETH
1949 * 8 RHF
1950 * ---
1951 * 68 + KDETH
1952 *
1953 * We also want to maintain a cache line alignment to assist DMA'ing
1954 * of the header bytes. Round up to a good size.
1955 */
1956#define DEFAULT_RCVHDR_ENTSIZE 32
1957
Ira Weiny3faa3d92016-07-28 15:21:19 -04001958bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1959 u32 nlocked, u32 npages);
1960int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1961 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001962void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1963 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001964
1965static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1966{
Jubin John50e5dcb2016-02-14 20:19:41 -08001967 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001968}
1969
1970static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1971{
1972 /*
1973 * volatile because it's a DMA target from the chip, routine is
1974 * inlined, and don't want register caching or reordering.
1975 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001976 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001977}
1978
1979/*
1980 * sysfs interface.
1981 */
1982
1983extern const char ib_hfi1_version[];
1984
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001985int hfi1_device_create(struct hfi1_devdata *dd);
1986void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001987
1988int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1989 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001990int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1991void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001992/* Hook for sysfs read of QSFP */
1993int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1994
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001995int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
Michael J. Ruhl82a97922018-02-01 10:43:42 -08001996void hfi1_clean_up_interrupts(struct hfi1_devdata *dd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001997void hfi1_pcie_cleanup(struct pci_dev *pdev);
1998int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001999void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07002000int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07002001int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07002002int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07002003int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002004int do_pcie_gen3_transition(struct hfi1_devdata *dd);
2005int parse_platform_config(struct hfi1_devdata *dd);
2006int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002007 enum platform_config_table_type_encoding
2008 table_type, int table_index, int field_index,
2009 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002010
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08002011struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002012
2013/*
2014 * Flush write combining store buffers (if present) and perform a write
2015 * barrier.
2016 */
2017static inline void flush_wc(void)
2018{
2019 asm volatile("sfence" : : : "memory");
2020}
2021
2022void handle_eflags(struct hfi1_packet *packet);
Kaike Wanbf808b52017-08-13 08:09:04 -07002023void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002024
Mike Marciniszyn77241052015-07-30 15:17:43 -04002025/* global module parameter variables */
2026extern unsigned int hfi1_max_mtu;
2027extern unsigned int hfi1_cu;
2028extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05002029extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07002030extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05002031extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04002032extern int krcvqsset;
2033extern uint kdeth_qp;
2034extern uint loopback;
2035extern uint quick_linkup;
2036extern uint rcv_intr_timeout;
2037extern uint rcv_intr_count;
2038extern uint rcv_intr_dynamic;
2039extern ushort link_crc_mask;
2040
2041extern struct mutex hfi1_mutex;
2042
2043/* Number of seconds before our card status check... */
2044#define STATUS_TIMEOUT 60
2045
2046#define DRIVER_NAME "hfi1"
2047#define HFI1_USER_MINOR_BASE 0
2048#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002049#define HFI1_NMINORS 255
2050
2051#define PCI_VENDOR_ID_INTEL 0x8086
2052#define PCI_DEVICE_ID_INTEL0 0x24f0
2053#define PCI_DEVICE_ID_INTEL1 0x24f1
2054
2055#define HFI1_PKT_USER_SC_INTEGRITY \
2056 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002057 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002058 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2059 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2060
2061#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2062 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2063
2064static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2065 u16 ctxt_type)
2066{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002067 u64 base_sc_integrity;
2068
2069 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2070 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2071 return 0;
2072
2073 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002074 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2075 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2076 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2077 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2078 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002079#ifndef CONFIG_FAULT_INJECTION
Mike Marciniszyn77241052015-07-30 15:17:43 -04002080 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002081#endif
Mike Marciniszyn77241052015-07-30 15:17:43 -04002082 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2083 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2084 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2085 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2086 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2087 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2088 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2089 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002090 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2091 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2092
2093 if (ctxt_type == SC_USER)
Mitko Haralanova74d5302018-05-02 06:43:24 -07002094 base_sc_integrity |=
2095#ifndef CONFIG_FAULT_INJECTION
2096 SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK |
2097#endif
2098 HFI1_PKT_USER_SC_INTEGRITY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002099 else
2100 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2101
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002102 /* turn on send-side job key checks if !A0 */
2103 if (!is_ax(dd))
2104 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2105
Mike Marciniszyn77241052015-07-30 15:17:43 -04002106 return base_sc_integrity;
2107}
2108
2109static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2110{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002111 u64 base_sdma_integrity;
2112
2113 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2114 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2115 return 0;
2116
2117 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002118 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002119 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2120 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2121 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2122 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2123 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2124 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2125 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2126 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2127 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2128 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2129 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002130 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2131 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2132
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002133 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2134 base_sdma_integrity |=
2135 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2136
2137 /* turn on send-side job key checks if !A0 */
2138 if (!is_ax(dd))
2139 base_sdma_integrity |=
2140 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2141
Mike Marciniszyn77241052015-07-30 15:17:43 -04002142 return base_sdma_integrity;
2143}
2144
2145/*
2146 * hfi1_early_err is used (only!) to print early errors before devdata is
2147 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2148 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2149 * the same as dd_dev_err, but is used when the message really needs
2150 * the IB port# to be definitive as to what's happening..
2151 */
2152#define hfi1_early_err(dev, fmt, ...) \
2153 dev_err(dev, fmt, ##__VA_ARGS__)
2154
2155#define hfi1_early_info(dev, fmt, ...) \
2156 dev_info(dev, fmt, ##__VA_ARGS__)
2157
2158#define dd_dev_emerg(dd, fmt, ...) \
2159 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002160 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002161
Mike Marciniszyn77241052015-07-30 15:17:43 -04002162#define dd_dev_err(dd, fmt, ...) \
2163 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002164 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002165
2166#define dd_dev_err_ratelimited(dd, fmt, ...) \
2167 dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002168 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2169 ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002170
Mike Marciniszyn77241052015-07-30 15:17:43 -04002171#define dd_dev_warn(dd, fmt, ...) \
2172 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002173 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002174
2175#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2176 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002177 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2178 ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002179
2180#define dd_dev_info(dd, fmt, ...) \
2181 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002182 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002183
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002184#define dd_dev_info_ratelimited(dd, fmt, ...) \
2185 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002186 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2187 ##__VA_ARGS__)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002188
Ira Weinya1edc182016-01-11 13:04:32 -05002189#define dd_dev_dbg(dd, fmt, ...) \
2190 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002191 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Ira Weinya1edc182016-01-11 13:04:32 -05002192
Mike Marciniszyn77241052015-07-30 15:17:43 -04002193#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002194 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002195 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002196
2197/*
2198 * this is used for formatting hw error messages...
2199 */
2200struct hfi1_hwerror_msgs {
2201 u64 mask;
2202 const char *msg;
2203 size_t sz;
2204};
2205
2206/* in intr.c... */
2207void hfi1_format_hwerrors(u64 hwerrs,
2208 const struct hfi1_hwerror_msgs *hwerrmsgs,
2209 size_t nhwerrmsgs, char *msg, size_t lmsg);
2210
2211#define USER_OPCODE_CHECK_VAL 0xC0
2212#define USER_OPCODE_CHECK_MASK 0xC0
2213#define OPCODE_CHECK_VAL_DISABLED 0x0
2214#define OPCODE_CHECK_MASK_DISABLED 0x0
2215
2216static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2217{
2218 struct hfi1_pportdata *ppd;
2219 int i;
2220
2221 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2222 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002223 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002224
2225 ppd = (struct hfi1_pportdata *)(dd + 1);
2226 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002227 ppd->ibport_data.rvp.z_rc_acks =
2228 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2229 ppd->ibport_data.rvp.z_rc_qacks =
2230 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002231 }
2232}
2233
2234/* Control LED state */
2235static inline void setextled(struct hfi1_devdata *dd, u32 on)
2236{
2237 if (on)
2238 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2239 else
2240 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2241}
2242
Dean Luick765a6fa2016-03-05 08:50:06 -08002243/* return the i2c resource given the target */
2244static inline u32 i2c_target(u32 target)
2245{
2246 return target ? CR_I2C2 : CR_I2C1;
2247}
2248
2249/* return the i2c chain chip resource that this HFI uses for QSFP */
2250static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2251{
2252 return i2c_target(dd->hfi1_id);
2253}
2254
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002255/* Is this device integrated or discrete? */
2256static inline bool is_integrated(struct hfi1_devdata *dd)
2257{
2258 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2259}
2260
Mike Marciniszyn77241052015-07-30 15:17:43 -04002261int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2262
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002263#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2264#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002265
Don Hiattd98bb7f2017-08-04 13:54:16 -07002266static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2267 struct rdma_ah_attr *attr)
2268{
2269 struct hfi1_pportdata *ppd;
2270 struct hfi1_ibport *ibp;
2271 u32 dlid = rdma_ah_get_dlid(attr);
2272
2273 /*
2274 * Kernel clients may not have setup GRH information
2275 * Set that here.
2276 */
2277 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2278 ppd = ppd_from_ibp(ibp);
2279 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2280 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2281 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2282 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2283 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2284 (rdma_ah_get_make_grd(attr))) {
2285 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2286 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2287 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2288 }
2289}
2290
Don Hiatt90397462017-05-12 09:20:20 -07002291/*
2292 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002293 * in the OPA multicast range.
2294 *
2295 * The LID might either reside in ah.dlid or might be
2296 * in the GRH of the address handle as DGID if extended
2297 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002298 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002299static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002300{
Don Hiatt72c07e22017-08-04 13:53:58 -07002301 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2302 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2303}
2304
2305#define opa_get_lid(lid, format) \
2306 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2307
2308/* Convert a lid to a specific lid space */
2309static inline u32 __opa_get_lid(u32 lid, u8 format)
2310{
2311 bool is_mcast = hfi1_check_mcast(lid);
2312
2313 switch (format) {
2314 case OPA_PORT_PACKET_FORMAT_8B:
2315 case OPA_PORT_PACKET_FORMAT_10B:
2316 if (is_mcast)
2317 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2318 0xF0000);
2319 return lid & 0xFFFFF;
2320 case OPA_PORT_PACKET_FORMAT_16B:
2321 if (is_mcast)
2322 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2323 0xF00000);
2324 return lid & 0xFFFFFF;
2325 case OPA_PORT_PACKET_FORMAT_9B:
2326 if (is_mcast)
2327 return (lid -
2328 opa_get_mcast_base(OPA_MCAST_NR) +
2329 be16_to_cpu(IB_MULTICAST_LID_BASE));
2330 else
2331 return lid & 0xFFFF;
2332 default:
2333 return lid;
2334 }
2335}
2336
2337/* Return true if the given lid is the OPA 16B multicast range */
2338static inline bool hfi1_is_16B_mcast(u32 lid)
2339{
2340 return ((lid >=
2341 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2342 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002343}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002344
2345static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2346{
2347 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2348 u32 dlid = rdma_ah_get_dlid(attr);
2349
2350 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2351 * This is how the address will be laid out:
2352 * Assuming MCAST_NR to be 4,
2353 * 32 bit permissive LID = 0xFFFFFFFF
2354 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2355 * Unicast LID range = 0xEFFFFFFF to 1
2356 * Invalid LID = 0
2357 */
2358 if (ib_is_opa_gid(&grh->dgid))
2359 dlid = opa_get_lid_from_gid(&grh->dgid);
2360 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2361 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2362 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2363 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2364 opa_get_mcast_base(OPA_MCAST_NR);
2365 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2366 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2367
2368 rdma_ah_set_dlid(attr, dlid);
2369}
2370
2371static inline u8 hfi1_get_packet_type(u32 lid)
2372{
2373 /* 9B if lid > 0xF0000000 */
2374 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2375 return HFI1_PKT_TYPE_9B;
2376
2377 /* 16B if lid > 0xC000 */
2378 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2379 return HFI1_PKT_TYPE_16B;
2380
2381 return HFI1_PKT_TYPE_9B;
2382}
2383
2384static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2385{
2386 /*
2387 * If there was an incoming 16B packet with permissive
2388 * LIDs, OPA GIDs would have been programmed when those
2389 * packets were received. A 16B packet will have to
2390 * be sent in response to that packet. Return a 16B
2391 * header type if that's the case.
2392 */
2393 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2394 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2395 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2396
2397 /*
2398 * Return a 16B header type if either the the destination
2399 * or source lid is extended.
2400 */
2401 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2402 return HFI1_PKT_TYPE_16B;
2403
2404 return hfi1_get_packet_type(lid);
2405}
Don Hiatt88733e32017-08-04 13:54:23 -07002406
2407static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2408 struct ib_grh *grh, u32 slid,
2409 u32 dlid)
2410{
2411 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2412 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2413
2414 if (!ibp)
2415 return;
2416
2417 grh->hop_limit = 1;
2418 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2419 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2420 grh->sgid.global.interface_id =
2421 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2422 else
2423 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2424
2425 /*
2426 * Upper layers (like mad) may compare the dgid in the
2427 * wc that is obtained here with the sgid_index in
2428 * the wr. Since sgid_index in wr is always 0 for
2429 * extended lids, set the dgid here to the default
2430 * IB gid.
2431 */
2432 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2433 grh->dgid.global.interface_id =
2434 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2435}
2436
2437static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2438{
2439 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2440 SIZE_OF_LT) & 0x7;
2441}
2442
2443static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2444 u16 lrh0, u16 len,
2445 u16 dlid, u16 slid)
2446{
2447 hdr->lrh[0] = cpu_to_be16(lrh0);
2448 hdr->lrh[1] = cpu_to_be16(dlid);
2449 hdr->lrh[2] = cpu_to_be16(len);
2450 hdr->lrh[3] = cpu_to_be16(slid);
2451}
2452
2453static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2454 u32 slid, u32 dlid,
2455 u16 len, u16 pkey,
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08002456 bool becn, bool fecn, u8 l4,
Don Hiatt88733e32017-08-04 13:54:23 -07002457 u8 sc)
2458{
2459 u32 lrh0 = 0;
2460 u32 lrh1 = 0x40000000;
2461 u32 lrh2 = 0;
2462 u32 lrh3 = 0;
2463
2464 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2465 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2466 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2467 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2468 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2469 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2470 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2471 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2472 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2473 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07002474 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | ((u32)pkey << OPA_16B_PKEY_SHIFT);
Don Hiatt88733e32017-08-04 13:54:23 -07002475 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2476
2477 hdr->lrh[0] = lrh0;
2478 hdr->lrh[1] = lrh1;
2479 hdr->lrh[2] = lrh2;
2480 hdr->lrh[3] = lrh3;
2481}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002482#endif /* _HFI1_KERNEL_H */