blob: 7461a6a14338c56b0d7528aa1f92b87cea627456 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020077/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020078#include "dvm/commands.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080079
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080080#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070081 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080082 (~(1<<(trans_pcie)->cmd_queue)))
83
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085{
Johannes Berg20d3b642012-05-16 22:54:29 +020086 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020088 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070090 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010098 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100 if (!rxq->bd)
101 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102
103 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106 if (!rxq->rb_stts)
107 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108
109 return 0;
110
111err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
Johannes Berg20d3b642012-05-16 22:54:29 +0200113 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300124 int i;
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Berg20d3b642012-05-16 22:54:29 +0200132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700134 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
140}
141
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143 struct iwl_rx_queue *rxq)
144{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149
Johannes Bergb2cf4102012-04-09 17:46:51 -0700150 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187}
188
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700189static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300190{
Johannes Berg20d3b642012-05-16 22:54:29 +0200191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Johannes Berg20d3b642012-05-16 22:54:29 +0200233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 spin_unlock_irqrestore(&rxq->lock, flags);
247
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700263static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700264{
265
266 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270}
271
Johannes Berg20d3b642012-05-16 22:54:29 +0200272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200278 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
Johannes Berg20d3b642012-05-16 22:54:29 +0200286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700288{
289 if (unlikely(!ptr->addr))
290 return;
291
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 memset(ptr, 0, sizeof(*ptr));
294}
295
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
299 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
300 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
301
302 spin_lock(&txq->lock);
303 /* check if triggered erroneously */
304 if (txq->q.read_ptr == txq->q.write_ptr) {
305 spin_unlock(&txq->lock);
306 return;
307 }
308 spin_unlock(&txq->lock);
309
310
311 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
312 jiffies_to_msecs(trans_pcie->wd_timeout));
313 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
314 txq->q.read_ptr, txq->q.write_ptr);
315 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
316 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
317 & (TFD_QUEUE_SIZE_MAX - 1),
318 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
319
320 iwl_op_mode_nic_error(trans->op_mode);
321}
322
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700323static int iwl_trans_txq_alloc(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200324 struct iwl_tx_queue *txq, int slots_num,
325 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700326{
Johannes Berg20d3b642012-05-16 22:54:29 +0200327 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700328 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700329 int i;
330
Johannes Bergbf8440e2012-03-19 17:12:06 +0100331 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 return -EINVAL;
333
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700334 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
335 (unsigned long)txq);
336 txq->trans_pcie = trans_pcie;
337
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700338 txq->q.n_window = slots_num;
339
Johannes Bergbf8440e2012-03-19 17:12:06 +0100340 txq->entries = kcalloc(slots_num,
341 sizeof(struct iwl_pcie_tx_queue_entry),
342 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700343
Johannes Bergbf8440e2012-03-19 17:12:06 +0100344 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700345 goto error;
346
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800347 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700348 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100349 txq->entries[i].cmd =
350 kmalloc(sizeof(struct iwl_device_cmd),
351 GFP_KERNEL);
352 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700353 goto error;
354 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700355
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356 /* Circular buffer of transmit frame descriptors (TFDs),
357 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200358 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700359 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700360 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700361 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700362 goto error;
363 }
364 txq->q.id = txq_id;
365
366 return 0;
367error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100368 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700369 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100370 kfree(txq->entries[i].cmd);
371 kfree(txq->entries);
372 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700373
374 return -ENOMEM;
375
376}
377
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700378static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700379 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700380{
381 int ret;
382
383 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700384
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700385 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
386 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
387 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
388
389 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700390 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700391 txq_id);
392 if (ret)
393 return ret;
394
Johannes Berg015c15e2012-03-05 11:24:24 -0800395 spin_lock_init(&txq->lock);
396
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700397 /*
398 * Tell nic where to find circular buffer of Tx Frame Descriptors for
399 * given Tx queue, and enable the DMA channel used for that queue.
400 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200401 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402 txq->q.dma_addr >> 8);
403
404 return 0;
405}
406
407/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700408 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
409 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700410static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700412 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
413 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700414 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700415 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700416
417 if (!q->n_bd)
418 return;
419
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700420 /* In the command queue, all the TBs are mapped as BIDI
421 * so unmap them as such.
422 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800423 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700424 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800425 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700426 dma_dir = DMA_TO_DEVICE;
427
Johannes Berg015c15e2012-03-05 11:24:24 -0800428 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700429 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200430 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800433 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434}
435
436/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 * iwl_tx_queue_free - Deallocate DMA queue.
438 * @txq: Transmit queue to deallocate.
439 *
440 * Empty queue by removing and destroying all BD's.
441 * Free all buffers.
442 * 0-fill, but do not free "txq" descriptor structure.
443 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700444static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700445{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
447 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200448 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700449 int i;
Johannes Berg20d3b642012-05-16 22:54:29 +0200450
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700451 if (WARN_ON(!txq))
452 return;
453
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700454 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700455
456 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700457
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800458 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700459 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100460 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700461
462 /* De-alloc circular buffer of TFDs */
463 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700464 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700465 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
466 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
467 }
468
Johannes Bergbf8440e2012-03-19 17:12:06 +0100469 kfree(txq->entries);
470 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700471
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700472 del_timer_sync(&txq->stuck_timer);
473
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700474 /* 0-fill queue descriptor structure */
475 memset(txq, 0, sizeof(*txq));
476}
477
478/**
479 * iwl_trans_tx_free - Free TXQ Context
480 *
481 * Destroy all TX DMA queues and structures
482 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700483static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700484{
485 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700486 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700487
488 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700489 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700490 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700491 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700492 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700493 }
494
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700495 kfree(trans_pcie->txq);
496 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700498 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700499
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700500 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700501}
502
503/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700504 * iwl_trans_tx_alloc - allocate TX context
505 * Allocate all Tx DMA structures and initialize them
506 *
507 * @param priv
508 * @return error code
509 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700511{
512 int ret;
513 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700514 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700516 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700517 sizeof(struct iwlagn_scd_bc_tbl);
518
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700519 /*It is not allowed to alloc twice, so warn when this happens.
520 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700521 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700522 ret = -EINVAL;
523 goto error;
524 }
525
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700526 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700527 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700528 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700529 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700530 goto error;
531 }
532
533 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700534 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700536 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700537 goto error;
538 }
539
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700540 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700541 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700542 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700543 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700544 ret = ENOMEM;
545 goto error;
546 }
547
548 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700549 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800550 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800551 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700552 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700553 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
554 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700556 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700557 goto error;
558 }
559 }
560
561 return 0;
562
563error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700564 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700565
566 return ret;
567}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700568static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700569{
Johannes Berg20d3b642012-05-16 22:54:29 +0200570 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700571 int ret;
572 int txq_id, slots_num;
573 unsigned long flags;
574 bool alloc = false;
575
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700576 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578 if (ret)
579 goto error;
580 alloc = true;
581 }
582
Johannes Berg7b114882012-02-05 13:55:11 -0800583 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700584
585 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200586 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700587
588 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200589 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700590 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700591
Johannes Berg7b114882012-02-05 13:55:11 -0800592 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593
594 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700595 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800596 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800597 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700599 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
600 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700602 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603 goto error;
604 }
605 }
606
607 return 0;
608error:
609 /*Upon error, free only if we allocated something */
610 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700611 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 return ret;
613}
614
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700615static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616{
617/*
618 * (for documentation purposes)
619 * to set power to V_AUX, do:
620
621 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200622 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300623 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
624 ~APMG_PS_CTRL_MSK_PWR_SRC);
625 */
626
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200627 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300628 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
629 ~APMG_PS_CTRL_MSK_PWR_SRC);
630}
631
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200632/* PCI registers */
633#define PCI_CFG_RETRY_TIMEOUT 0x041
634#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
635#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
636
637static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
638{
Johannes Berg20d3b642012-05-16 22:54:29 +0200639 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200640 int pos;
641 u16 pci_lnk_ctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200642
643 struct pci_dev *pci_dev = trans_pcie->pci_dev;
644
645 pos = pci_pcie_cap(pci_dev);
646 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
647 return pci_lnk_ctl;
648}
649
650static void iwl_apm_config(struct iwl_trans *trans)
651{
652 /*
653 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
654 * Check if BIOS (or OS) enabled L1-ASPM on this device.
655 * If so (likely), disable L0S, so device moves directly L0->L1;
656 * costs negligible amount of power savings.
657 * If not (unlikely), enable L0S, so there is at least some
658 * power savings, even without L1.
659 */
660 u16 lctl = iwl_pciexp_link_ctrl(trans);
661
662 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
663 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
664 /* L1-ASPM enabled; disable(!) L0S */
665 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
666 dev_printk(KERN_INFO, trans->dev,
667 "L1 Enabled; Disabling L0S\n");
668 } else {
669 /* L1-ASPM disabled; enable(!) L0S */
670 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
671 dev_printk(KERN_INFO, trans->dev,
672 "L1 Disabled; Enabling L0S\n");
673 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200674 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200675}
676
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200677/*
678 * Start up NIC's basic functionality after it has been reset
679 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
680 * NOTE: This does not load uCode nor start the embedded processor
681 */
682static int iwl_apm_init(struct iwl_trans *trans)
683{
Don Fry83626402012-03-07 09:52:37 -0800684 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200685 int ret = 0;
686 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
687
688 /*
689 * Use "set_bit" below rather than "write", to preserve any hardware
690 * bits already set by default after reset.
691 */
692
693 /* Disable L0S exit timer (platform NMI Work/Around) */
694 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200695 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200696
697 /*
698 * Disable L0s without affecting L1;
699 * don't wait for ICH L0s (ICH bug W/A)
700 */
701 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200702 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200703
704 /* Set FH wait threshold to maximum (HW error during stress W/A) */
705 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
706
707 /*
708 * Enable HAP INTA (interrupt from management bus) to
709 * wake device's PCI Express link L1a -> L0s
710 */
711 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200712 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200713
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200714 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200715
716 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700717 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200718 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700719 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200720
721 /*
722 * Set "initialization complete" bit to move adapter from
723 * D0U* --> D0A* (powered-up active) state.
724 */
725 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
726
727 /*
728 * Wait for clock stabilization; once stabilized, access to
729 * device-internal resources is supported, e.g. iwl_write_prph()
730 * and accesses to uCode SRAM.
731 */
732 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200733 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
734 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200735 if (ret < 0) {
736 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
737 goto out;
738 }
739
740 /*
741 * Enable DMA clock and wait for it to stabilize.
742 *
743 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
744 * do not disable clocks. This preserves any hardware bits already
745 * set by default in "CLK_CTRL_REG" after reset.
746 */
747 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
748 udelay(20);
749
750 /* Disable L1-Active */
751 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
752 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
753
Don Fry83626402012-03-07 09:52:37 -0800754 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200755
756out:
757 return ret;
758}
759
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200760static int iwl_apm_stop_master(struct iwl_trans *trans)
761{
762 int ret = 0;
763
764 /* stop device's busmaster DMA activity */
765 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
766
767 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200768 CSR_RESET_REG_FLAG_MASTER_DISABLED,
769 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200770 if (ret)
771 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
772
773 IWL_DEBUG_INFO(trans, "stop master\n");
774
775 return ret;
776}
777
778static void iwl_apm_stop(struct iwl_trans *trans)
779{
Don Fry83626402012-03-07 09:52:37 -0800780 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200781 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
782
Don Fry83626402012-03-07 09:52:37 -0800783 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200784
785 /* Stop device's DMA activity */
786 iwl_apm_stop_master(trans);
787
788 /* Reset the entire device */
789 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
790
791 udelay(10);
792
793 /*
794 * Clear "initialization complete" bit to move adapter from
795 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
796 */
797 iwl_clear_bit(trans, CSR_GP_CNTRL,
798 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
799}
800
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300802{
Johannes Berg7b114882012-02-05 13:55:11 -0800803 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300804 unsigned long flags;
805
806 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800807 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200808 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300809
810 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200811 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300812
Johannes Berg7b114882012-02-05 13:55:11 -0800813 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300814
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700815 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300816
Johannes Bergecdb9752012-03-06 13:31:03 -0800817 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300818
Gregory Greenmana5916972012-01-10 19:22:56 +0200819#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700821 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200822#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
824 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700825 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826 return -ENOMEM;
827
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700828 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300829 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200830 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200831 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300832 }
833
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300834 return 0;
835}
836
837#define HW_READY_TIMEOUT (50)
838
839/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700840static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300841{
842 int ret;
843
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200844 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200845 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300846
847 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200848 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200849 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
850 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
851 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700853 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300854 return ret;
855}
856
857/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200858static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300859{
860 int ret;
861
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700862 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700864 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200865 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300866 if (ret >= 0)
867 return 0;
868
869 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200870 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200871 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300872
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200873 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200874 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
875 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300876
877 if (ret < 0)
878 return ret;
879
880 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700881 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300882 if (ret >= 0)
883 return 0;
884 return ret;
885}
886
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200887/*
888 * ucode
889 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800890static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
891 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200892{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800893 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800894 dma_addr_t phy_addr = section->p_addr;
895 u32 byte_cnt = section->len;
896 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200897 int ret;
898
Johannes Berg13df1aa2012-03-06 13:31:00 -0800899 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200900
901 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200902 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
903 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200904
905 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200906 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
907 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200908
909 iwl_write_direct32(trans,
910 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
911 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
912
913 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200914 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
915 (iwl_get_dma_hi_addr(phy_addr)
916 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200917
918 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200919 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
920 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
921 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
922 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200923
924 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200925 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
926 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
927 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
928 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200929
David Spinadel6dfa8d02012-03-10 13:00:14 -0800930 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
931 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800932 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
933 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200934 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800935 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
936 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200937 return -ETIMEDOUT;
938 }
939
940 return 0;
941}
942
Johannes Berg0692fe42012-03-06 13:30:37 -0800943static int iwl_load_given_ucode(struct iwl_trans *trans,
944 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945{
946 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800947 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200948
David Spinadel6dfa8d02012-03-10 13:00:14 -0800949 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
950 if (!image->sec[i].p_addr)
951 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200952
David Spinadel6dfa8d02012-03-10 13:00:14 -0800953 ret = iwl_load_section(trans, i, &image->sec[i]);
954 if (ret)
955 return ret;
956 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200957
958 /* Remove all resets to allow NIC to operate */
959 iwl_write32(trans, CSR_RESET, 0);
960
961 return 0;
962}
963
Johannes Berg0692fe42012-03-06 13:30:37 -0800964static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
965 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300966{
967 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800968 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300969
Johannes Berg496bab32012-03-06 13:30:45 -0800970 /* This may fail if AMT took ownership of the device */
971 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700972 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300973 return -EIO;
974 }
975
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200976 iwl_enable_rfkill_int(trans);
977
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300978 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200979 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800980 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200981 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300982 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300983
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200984 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300985
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700986 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300987 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300989 return ret;
990 }
991
992 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200993 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
994 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300995 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
996
997 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200998 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700999 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001000
1001 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001002 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1003 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001004
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001005 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001006 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001007}
1008
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001009/*
1010 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001011 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001012 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001013static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001014{
Johannes Berg7b114882012-02-05 13:55:11 -08001015 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1016 IWL_TRANS_GET_PCIE_TRANS(trans);
1017
1018 lockdep_assert_held(&trans_pcie->irq_lock);
1019
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001020 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001021}
1022
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001023static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001024{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001025 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001026 u32 a;
1027 unsigned long flags;
1028 int i, chan;
1029 u32 reg_val;
1030
Johannes Berg7b114882012-02-05 13:55:11 -08001031 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001032
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001033 /* make sure all queue are not stopped/used */
1034 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1035 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1036
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001037 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001038 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001039 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001040 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001041 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001042 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001043 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001044 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001045 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001046 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001047 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001048 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001049 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001050 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001051 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001052 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001055 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001056
Johannes Berg9eae88f2012-03-15 13:26:52 -07001057 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1058 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001059
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001060 __iwl_trans_pcie_txq_enable(trans, i, fifo, IWL_INVALID_STATION,
1061 IWL_TID_NON_QOS,
1062 SCD_FRAME_LIMIT, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001063 }
1064
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001065 /* Activate all Tx DMA/FIFO channels */
1066 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1067
Emmanuel Grumbachd012d042012-06-06 13:55:02 +02001068 /* The chain extension of the SCD doesn't work well. This feature is
1069 * enabled by default by the HW, so we need to disable it manually.
1070 */
1071 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1072
David S. Miller43b03f12012-06-12 21:59:18 -07001073
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001074 /* Enable DMA channel */
1075 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1076 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001077 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1078 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001079
1080 /* Update FH chicken bits */
1081 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1082 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1083 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1084
Johannes Berg7b114882012-02-05 13:55:11 -08001085 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001086
1087 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001088 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001089 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001090}
1091
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001092static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1093{
1094 iwl_reset_ict(trans);
1095 iwl_tx_start(trans);
1096}
1097
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001098/**
1099 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1100 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001101static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001102{
Johannes Berg20d3b642012-05-16 22:54:29 +02001103 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001104 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001105 unsigned long flags;
1106
1107 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001108 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001109
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001110 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001111
1112 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001113 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001114 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001115 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001116 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001117 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001118 if (ret < 0)
Johannes Berg20d3b642012-05-16 22:54:29 +02001119 IWL_ERR(trans,
1120 "Failing on timeout while stopping DMA channel %d [0x%08x]",
1121 ch,
1122 iwl_read_direct32(trans,
1123 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001124 }
Johannes Berg7b114882012-02-05 13:55:11 -08001125 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001126
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001127 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001128 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001129 return 0;
1130 }
1131
1132 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001133 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001134 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001135 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001136
1137 return 0;
1138}
1139
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001140static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001141{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001142 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +02001143 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001144
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001145 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001146 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001147 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001148 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001149
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001150 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001151 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001152
1153 /*
1154 * If a HW restart happens during firmware loading,
1155 * then the firmware loading might call this function
1156 * and later it might be called again due to the
1157 * restart. So don't process again if the device is
1158 * already dead.
1159 */
Don Fry83626402012-03-07 09:52:37 -08001160 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001161 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001162#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001163 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001164#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001165 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001166 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001167 APMG_CLK_VAL_DMA_CLK_RQT);
1168 udelay(5);
1169 }
1170
1171 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001172 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001173 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001174
1175 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001176 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001177
1178 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1179 * Clean again the interrupt here
1180 */
Johannes Berg7b114882012-02-05 13:55:11 -08001181 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001182 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001183 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001184
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001185 iwl_enable_rfkill_int(trans);
1186
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001187 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001188 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001189 tasklet_kill(&trans_pcie->irq_tasklet);
1190
Johannes Berg1ee158d2012-02-17 10:07:44 -08001191 cancel_work_sync(&trans_pcie->rx_replenish);
1192
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001193 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001194 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001195
1196 /* clear all status bits */
1197 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1198 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1199 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001200 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001201}
1202
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001203static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1204{
1205 /* let the ucode operate on its own */
1206 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1207 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1208
1209 iwl_disable_interrupts(trans);
1210 iwl_clear_bit(trans, CSR_GP_CNTRL,
1211 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1212}
1213
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001214static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001215 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001216{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001217 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1218 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001219 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001220 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001221 struct iwl_tx_queue *txq;
1222 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001223 dma_addr_t phys_addr = 0;
1224 dma_addr_t txcmd_phys;
1225 dma_addr_t scratch_phys;
1226 u16 len, firstlen, secondlen;
1227 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001228 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001229 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001230 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001231
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001232 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001233 q = &txq->q;
1234
Johannes Berg9eae88f2012-03-15 13:26:52 -07001235 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1236 WARN_ON_ONCE(1);
1237 return -EINVAL;
1238 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001239
Johannes Berg9eae88f2012-03-15 13:26:52 -07001240 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001241
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001242 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001243 txq->entries[q->write_ptr].skb = skb;
1244 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001245
1246 dev_cmd->hdr.cmd = REPLY_TX;
Johannes Berg20d3b642012-05-16 22:54:29 +02001247 dev_cmd->hdr.sequence =
1248 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1249 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001250
1251 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001252 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001253
1254 /*
1255 * Use the first empty entry in this queue's command buffer array
1256 * to contain the Tx command and MAC header concatenated together
1257 * (payload data will be in another buffer).
1258 * Size of this varies, due to varying MAC header length.
1259 * If end is not dword aligned, we'll have 2 extra bytes at the end
1260 * of the MAC header (device reads on dword boundaries).
1261 * We'll tell device about this padding later.
1262 */
1263 len = sizeof(struct iwl_tx_cmd) +
1264 sizeof(struct iwl_cmd_header) + hdr_len;
1265 firstlen = (len + 3) & ~3;
1266
1267 /* Tell NIC about any 2-byte padding after MAC header */
1268 if (firstlen != len)
1269 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1270
1271 /* Physical address of this Tx command's header (not MAC header!),
1272 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001273 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001274 &dev_cmd->hdr, firstlen,
1275 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001276 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001277 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001278 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1279 dma_unmap_len_set(out_meta, len, firstlen);
1280
1281 if (!ieee80211_has_morefrags(fc)) {
1282 txq->need_update = 1;
1283 } else {
1284 wait_write_ptr = 1;
1285 txq->need_update = 0;
1286 }
1287
1288 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1289 * if any (802.11 null frames have no payload). */
1290 secondlen = skb->len - hdr_len;
1291 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001292 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001293 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001294 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1295 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001296 dma_unmap_addr(out_meta, mapping),
1297 dma_unmap_len(out_meta, len),
1298 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001299 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001300 }
1301 }
1302
1303 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001304 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001305 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001306 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001307 secondlen, 0);
1308
1309 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1310 offsetof(struct iwl_tx_cmd, scratch);
1311
1312 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001313 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001314 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001315 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1316 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1317
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001318 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001319 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001320 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001321
1322 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001323 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001324
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001325 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001326 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001327
Johannes Berg6c1011e2012-03-06 13:30:48 -08001328 trace_iwlwifi_dev_tx(trans->dev,
Joe Perches2c208892012-06-04 12:44:17 +00001329 &txq->tfds[txq->q.write_ptr],
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001330 sizeof(struct iwl_tfd),
1331 &dev_cmd->hdr, firstlen,
1332 skb->data + hdr_len, secondlen);
1333
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001334 /* start timer if queue currently empty */
1335 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1336 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1337
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001338 /* Tell device the write index *just past* this latest filled TFD */
1339 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001340 iwl_txq_update_write_ptr(trans, txq);
1341
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001342 /*
1343 * At this point the frame is "transmitted" successfully
1344 * and we will get a TX status notification eventually,
1345 * regardless of the value of ret. "ret" only indicates
1346 * whether or not we should update the write pointer.
1347 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001348 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001349 if (wait_write_ptr) {
1350 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001351 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001352 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001353 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001354 }
1355 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001356 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001357 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001358 out_err:
1359 spin_unlock(&txq->lock);
1360 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001361}
1362
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001363static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001364{
Johannes Berg20d3b642012-05-16 22:54:29 +02001365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001366 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001367 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001368
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001369 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001370
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001371 if (!trans_pcie->irq_requested) {
1372 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1373 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001374
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001375 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001376
Johannes Berg75595532012-03-06 13:31:01 -08001377 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Johannes Berg20d3b642012-05-16 22:54:29 +02001378 DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001379 if (err) {
1380 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001381 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001382 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001383 }
1384
1385 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1386 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001387 }
1388
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001389 err = iwl_prepare_card_hw(trans);
1390 if (err) {
1391 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001392 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001393 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001394
1395 iwl_apm_init(trans);
1396
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001397 /* From now on, the op_mode will be kept updated about RF kill state */
1398 iwl_enable_rfkill_int(trans);
1399
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001400 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001401 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001402
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001403 return err;
1404
Johannes Bergf057ac42012-01-29 18:36:01 -08001405err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001406 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001407error:
1408 iwl_free_isr_ict(trans);
1409 tasklet_kill(&trans_pcie->irq_tasklet);
1410 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001411}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001412
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001413static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1414 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001415{
Johannes Berg20d3b642012-05-16 22:54:29 +02001416 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001417 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001418 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001419
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001420 iwl_apm_stop(trans);
1421
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001422 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1423 iwl_disable_interrupts(trans);
1424 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1425
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001426 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1427
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001428 if (!op_mode_leaving) {
1429 /*
1430 * Even if we stop the HW, we still want the RF kill
1431 * interrupt
1432 */
1433 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001434
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001435 /*
1436 * Check again since the RF kill state may have changed while
1437 * all the interrupts were disabled, in this case we couldn't
1438 * receive the RF kill interrupt and update the state in the
1439 * op_mode.
1440 */
1441 hw_rfkill = iwl_is_rfkill_set(trans);
1442 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1443 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001444}
1445
Johannes Berg9eae88f2012-03-15 13:26:52 -07001446static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1447 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001448{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001449 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1450 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001451 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1452 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001453 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001454
Johannes Berg015c15e2012-03-05 11:24:24 -08001455 spin_lock(&txq->lock);
1456
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001457 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001458 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1459 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001460 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001461 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001462 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001463 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001464
1465 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001466}
1467
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001468static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1469{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001470 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001471}
1472
1473static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1474{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001475 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001476}
1477
1478static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1479{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001480 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001481}
1482
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001483static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001484 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001485{
1486 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1487
1488 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001489 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1490 trans_pcie->n_no_reclaim_cmds = 0;
1491 else
1492 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1493 if (trans_pcie->n_no_reclaim_cmds)
1494 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1495 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001496
1497 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1498
1499 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1500 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1501
1502 /* at least the command queue must be mapped */
1503 WARN_ON(!trans_pcie->n_q_to_fifo);
1504
1505 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1506 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001507
1508 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1509 if (trans_pcie->rx_buf_size_8k)
1510 trans_pcie->rx_page_order = get_order(8 * 1024);
1511 else
1512 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001513
1514 trans_pcie->wd_timeout =
1515 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001516
1517 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001518}
1519
Johannes Bergd1ff5252012-04-12 06:24:30 -07001520void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001521{
Johannes Berg20d3b642012-05-16 22:54:29 +02001522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001523
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001524 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001525#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001526 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001527#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001528 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001529 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001530 iwl_free_isr_ict(trans);
1531 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001532
1533 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001534 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001535 pci_release_regions(trans_pcie->pci_dev);
1536 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001537 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001538
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001539 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001540}
1541
Don Fry47107e82012-03-15 13:27:06 -07001542static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1543{
1544 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1545
1546 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001547 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001548 else
Don Fry01d651d2012-03-23 08:34:31 -07001549 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001550}
1551
Johannes Bergc01a4042011-09-15 11:46:45 -07001552#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001553static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1554{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001555 return 0;
1556}
1557
1558static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1559{
Johannes Bergc9eec952012-03-06 13:30:43 -08001560 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001561
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001562 iwl_enable_rfkill_int(trans);
1563
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001564 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001565 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001566
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001567 if (!hw_rfkill)
1568 iwl_enable_interrupts(trans);
1569
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001570 return 0;
1571}
Johannes Bergc01a4042011-09-15 11:46:45 -07001572#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001573
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001574#define IWL_FLUSH_WAIT_MS 2000
1575
1576static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1577{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001578 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001579 struct iwl_tx_queue *txq;
1580 struct iwl_queue *q;
1581 int cnt;
1582 unsigned long now = jiffies;
1583 int ret = 0;
1584
1585 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001586 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001587 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001588 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001589 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001590 q = &txq->q;
1591 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1592 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1593 msleep(1);
1594
1595 if (q->read_ptr != q->write_ptr) {
1596 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1597 ret = -ETIMEDOUT;
1598 break;
1599 }
1600 }
1601 return ret;
1602}
1603
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001604static const char *get_fh_string(int cmd)
1605{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001606#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001607 switch (cmd) {
1608 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1609 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1610 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1611 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1612 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1613 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1614 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1615 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1616 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1617 default:
1618 return "UNKNOWN";
1619 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001620#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001621}
1622
1623int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1624{
1625 int i;
1626#ifdef CONFIG_IWLWIFI_DEBUG
1627 int pos = 0;
1628 size_t bufsz = 0;
1629#endif
1630 static const u32 fh_tbl[] = {
1631 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1632 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1633 FH_RSCSR_CHNL0_WPTR,
1634 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1635 FH_MEM_RSSR_SHARED_CTRL_REG,
1636 FH_MEM_RSSR_RX_STATUS_REG,
1637 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1638 FH_TSSR_TX_STATUS_REG,
1639 FH_TSSR_TX_ERROR_REG
1640 };
1641#ifdef CONFIG_IWLWIFI_DEBUG
1642 if (display) {
1643 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1644 *buf = kmalloc(bufsz, GFP_KERNEL);
1645 if (!*buf)
1646 return -ENOMEM;
1647 pos += scnprintf(*buf + pos, bufsz - pos,
1648 "FH register values:\n");
1649 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1650 pos += scnprintf(*buf + pos, bufsz - pos,
1651 " %34s: 0X%08x\n",
1652 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001653 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001654 }
1655 return pos;
1656 }
1657#endif
1658 IWL_ERR(trans, "FH register values:\n");
1659 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1660 IWL_ERR(trans, " %34s: 0X%08x\n",
1661 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001662 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001663 }
1664 return 0;
1665}
1666
1667static const char *get_csr_string(int cmd)
1668{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001669#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001670 switch (cmd) {
1671 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1672 IWL_CMD(CSR_INT_COALESCING);
1673 IWL_CMD(CSR_INT);
1674 IWL_CMD(CSR_INT_MASK);
1675 IWL_CMD(CSR_FH_INT_STATUS);
1676 IWL_CMD(CSR_GPIO_IN);
1677 IWL_CMD(CSR_RESET);
1678 IWL_CMD(CSR_GP_CNTRL);
1679 IWL_CMD(CSR_HW_REV);
1680 IWL_CMD(CSR_EEPROM_REG);
1681 IWL_CMD(CSR_EEPROM_GP);
1682 IWL_CMD(CSR_OTP_GP_REG);
1683 IWL_CMD(CSR_GIO_REG);
1684 IWL_CMD(CSR_GP_UCODE_REG);
1685 IWL_CMD(CSR_GP_DRIVER_REG);
1686 IWL_CMD(CSR_UCODE_DRV_GP1);
1687 IWL_CMD(CSR_UCODE_DRV_GP2);
1688 IWL_CMD(CSR_LED_REG);
1689 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1690 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1691 IWL_CMD(CSR_ANA_PLL_CFG);
1692 IWL_CMD(CSR_HW_REV_WA_REG);
1693 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1694 default:
1695 return "UNKNOWN";
1696 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001697#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001698}
1699
1700void iwl_dump_csr(struct iwl_trans *trans)
1701{
1702 int i;
1703 static const u32 csr_tbl[] = {
1704 CSR_HW_IF_CONFIG_REG,
1705 CSR_INT_COALESCING,
1706 CSR_INT,
1707 CSR_INT_MASK,
1708 CSR_FH_INT_STATUS,
1709 CSR_GPIO_IN,
1710 CSR_RESET,
1711 CSR_GP_CNTRL,
1712 CSR_HW_REV,
1713 CSR_EEPROM_REG,
1714 CSR_EEPROM_GP,
1715 CSR_OTP_GP_REG,
1716 CSR_GIO_REG,
1717 CSR_GP_UCODE_REG,
1718 CSR_GP_DRIVER_REG,
1719 CSR_UCODE_DRV_GP1,
1720 CSR_UCODE_DRV_GP2,
1721 CSR_LED_REG,
1722 CSR_DRAM_INT_TBL_REG,
1723 CSR_GIO_CHICKEN_BITS,
1724 CSR_ANA_PLL_CFG,
1725 CSR_HW_REV_WA_REG,
1726 CSR_DBG_HPET_MEM_REG
1727 };
1728 IWL_ERR(trans, "CSR values:\n");
1729 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1730 "CSR_INT_PERIODIC_REG)\n");
1731 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1732 IWL_ERR(trans, " %25s: 0X%08x\n",
1733 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001734 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001735 }
1736}
1737
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001738#ifdef CONFIG_IWLWIFI_DEBUGFS
1739/* create and remove of files */
1740#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001741 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001742 &iwl_dbgfs_##name##_ops)) \
1743 return -ENOMEM; \
1744} while (0)
1745
1746/* file operation */
1747#define DEBUGFS_READ_FUNC(name) \
1748static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1749 char __user *user_buf, \
1750 size_t count, loff_t *ppos);
1751
1752#define DEBUGFS_WRITE_FUNC(name) \
1753static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1754 const char __user *user_buf, \
1755 size_t count, loff_t *ppos);
1756
1757
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001758#define DEBUGFS_READ_FILE_OPS(name) \
1759 DEBUGFS_READ_FUNC(name); \
1760static const struct file_operations iwl_dbgfs_##name##_ops = { \
1761 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001762 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001763 .llseek = generic_file_llseek, \
1764};
1765
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001766#define DEBUGFS_WRITE_FILE_OPS(name) \
1767 DEBUGFS_WRITE_FUNC(name); \
1768static const struct file_operations iwl_dbgfs_##name##_ops = { \
1769 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001770 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001771 .llseek = generic_file_llseek, \
1772};
1773
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001774#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1775 DEBUGFS_READ_FUNC(name); \
1776 DEBUGFS_WRITE_FUNC(name); \
1777static const struct file_operations iwl_dbgfs_##name##_ops = { \
1778 .write = iwl_dbgfs_##name##_write, \
1779 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001780 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001781 .llseek = generic_file_llseek, \
1782};
1783
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001784static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001785 char __user *user_buf,
1786 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001787{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001788 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001789 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001790 struct iwl_tx_queue *txq;
1791 struct iwl_queue *q;
1792 char *buf;
1793 int pos = 0;
1794 int cnt;
1795 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001796 size_t bufsz;
1797
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001798 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001799
Johannes Bergf9e75442012-03-30 09:37:39 +02001800 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001801 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001802
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001803 buf = kzalloc(bufsz, GFP_KERNEL);
1804 if (!buf)
1805 return -ENOMEM;
1806
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001807 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001808 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001809 q = &txq->q;
1810 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001811 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001812 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001813 !!test_bit(cnt, trans_pcie->queue_used),
1814 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001815 }
1816 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1817 kfree(buf);
1818 return ret;
1819}
1820
1821static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001822 char __user *user_buf,
1823 size_t count, loff_t *ppos)
1824{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001825 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001826 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001827 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001828 char buf[256];
1829 int pos = 0;
1830 const size_t bufsz = sizeof(buf);
1831
1832 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1833 rxq->read);
1834 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1835 rxq->write);
1836 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1837 rxq->free_count);
1838 if (rxq->rb_stts) {
1839 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1840 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1841 } else {
1842 pos += scnprintf(buf + pos, bufsz - pos,
1843 "closed_rb_num: Not Allocated\n");
1844 }
1845 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1846}
1847
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001848static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1849 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001850 size_t count, loff_t *ppos)
1851{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001852 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001853 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001854 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1855
1856 int pos = 0;
1857 char *buf;
1858 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1859 ssize_t ret;
1860
1861 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001862 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001863 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001864
1865 pos += scnprintf(buf + pos, bufsz - pos,
1866 "Interrupt Statistics Report:\n");
1867
1868 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1869 isr_stats->hw);
1870 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1871 isr_stats->sw);
1872 if (isr_stats->sw || isr_stats->hw) {
1873 pos += scnprintf(buf + pos, bufsz - pos,
1874 "\tLast Restarting Code: 0x%X\n",
1875 isr_stats->err_code);
1876 }
1877#ifdef CONFIG_IWLWIFI_DEBUG
1878 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1879 isr_stats->sch);
1880 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1881 isr_stats->alive);
1882#endif
1883 pos += scnprintf(buf + pos, bufsz - pos,
1884 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1885
1886 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1887 isr_stats->ctkill);
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1890 isr_stats->wakeup);
1891
1892 pos += scnprintf(buf + pos, bufsz - pos,
1893 "Rx command responses:\t\t %u\n", isr_stats->rx);
1894
1895 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1896 isr_stats->tx);
1897
1898 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1899 isr_stats->unhandled);
1900
1901 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1902 kfree(buf);
1903 return ret;
1904}
1905
1906static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1907 const char __user *user_buf,
1908 size_t count, loff_t *ppos)
1909{
1910 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001911 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001912 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1913
1914 char buf[8];
1915 int buf_size;
1916 u32 reset_flag;
1917
1918 memset(buf, 0, sizeof(buf));
1919 buf_size = min(count, sizeof(buf) - 1);
1920 if (copy_from_user(buf, user_buf, buf_size))
1921 return -EFAULT;
1922 if (sscanf(buf, "%x", &reset_flag) != 1)
1923 return -EFAULT;
1924 if (reset_flag == 0)
1925 memset(isr_stats, 0, sizeof(*isr_stats));
1926
1927 return count;
1928}
1929
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001930static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001931 const char __user *user_buf,
1932 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001933{
1934 struct iwl_trans *trans = file->private_data;
1935 char buf[8];
1936 int buf_size;
1937 int csr;
1938
1939 memset(buf, 0, sizeof(buf));
1940 buf_size = min(count, sizeof(buf) - 1);
1941 if (copy_from_user(buf, user_buf, buf_size))
1942 return -EFAULT;
1943 if (sscanf(buf, "%d", &csr) != 1)
1944 return -EFAULT;
1945
1946 iwl_dump_csr(trans);
1947
1948 return count;
1949}
1950
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001951static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001952 char __user *user_buf,
1953 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001954{
1955 struct iwl_trans *trans = file->private_data;
1956 char *buf;
1957 int pos = 0;
1958 ssize_t ret = -EFAULT;
1959
1960 ret = pos = iwl_dump_fh(trans, &buf, true);
1961 if (buf) {
1962 ret = simple_read_from_buffer(user_buf,
1963 count, ppos, buf, pos);
1964 kfree(buf);
1965 }
1966
1967 return ret;
1968}
1969
Johannes Berg48dffd32012-04-09 17:46:57 -07001970static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1971 const char __user *user_buf,
1972 size_t count, loff_t *ppos)
1973{
1974 struct iwl_trans *trans = file->private_data;
1975
1976 if (!trans->op_mode)
1977 return -EAGAIN;
1978
1979 iwl_op_mode_nic_error(trans->op_mode);
1980
1981 return count;
1982}
1983
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001984DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001985DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001986DEBUGFS_READ_FILE_OPS(rx_queue);
1987DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001988DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07001989DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001990
1991/*
1992 * Create the debugfs files and directories
1993 *
1994 */
1995static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001996 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001997{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001998 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1999 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002000 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002001 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2002 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002003 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002004 return 0;
2005}
2006#else
2007static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002008 struct dentry *dir)
2009{
2010 return 0;
2011}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002012#endif /*CONFIG_IWLWIFI_DEBUGFS */
2013
Johannes Bergd1ff5252012-04-12 06:24:30 -07002014static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002015 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002016 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002017 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002018 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002019 .stop_device = iwl_trans_pcie_stop_device,
2020
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002021 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2022
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002023 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002024
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002025 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002026 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002027
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002028 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002029 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002030
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002031 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002032
2033 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2034
Johannes Bergc01a4042011-09-15 11:46:45 -07002035#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002036 .suspend = iwl_trans_pcie_suspend,
2037 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002038#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002039 .write8 = iwl_trans_pcie_write8,
2040 .write32 = iwl_trans_pcie_write32,
2041 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002042 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002043 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002044};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002045
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002046struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002047 const struct pci_device_id *ent,
2048 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002049{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002050 struct iwl_trans_pcie *trans_pcie;
2051 struct iwl_trans *trans;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002052 char cmd_pool_name[100];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002053 u16 pci_cmd;
2054 int err;
2055
2056 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002057 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002058
2059 if (WARN_ON(!trans))
2060 return NULL;
2061
2062 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2063
2064 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002065 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002066 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002067 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002068 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002069
2070 /* W/A - seems to solve weird behavior. We need to remove this if we
2071 * don't want to stay in L1 all the time. This wastes a lot of power */
2072 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02002073 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002074
2075 if (pci_enable_device(pdev)) {
2076 err = -ENODEV;
2077 goto out_no_pci;
2078 }
2079
2080 pci_set_master(pdev);
2081
2082 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2083 if (!err)
2084 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2085 if (err) {
2086 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2087 if (!err)
2088 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002089 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002090 /* both attempts failed: */
2091 if (err) {
2092 dev_printk(KERN_ERR, &pdev->dev,
2093 "No suitable DMA available.\n");
2094 goto out_pci_disable_device;
2095 }
2096 }
2097
2098 err = pci_request_regions(pdev, DRV_NAME);
2099 if (err) {
2100 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2101 goto out_pci_disable_device;
2102 }
2103
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002104 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002105 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002106 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002107 err = -ENODEV;
2108 goto out_pci_release_regions;
2109 }
2110
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002111 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002112 "pci_resource_len = 0x%08llx\n",
2113 (unsigned long long) pci_resource_len(pdev, 0));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002114 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002115 "pci_resource_base = %p\n", trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002116
2117 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002118 "HW Revision ID = 0x%X\n", pdev->revision);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002119
2120 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2121 * PCI Tx retries from interfering with C3 CPU state */
2122 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2123
2124 err = pci_enable_msi(pdev);
2125 if (err)
2126 dev_printk(KERN_ERR, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002127 "pci_enable_msi failed(0X%x)", err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002128
2129 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002130 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002131 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002132 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002133 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002134 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2135 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002136
2137 /* TODO: Move this away, not needed if not MSI */
2138 /* enable rfkill interrupt: hw bug w/a */
2139 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2140 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2141 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2142 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2143 }
2144
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002145 /* Initialize the wait queue for commands */
2146 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002147 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002148
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002149 snprintf(cmd_pool_name, sizeof(cmd_pool_name), "iwl_cmd_pool:%s",
2150 dev_name(trans->dev));
2151
2152 trans->dev_cmd_headroom = 0;
2153 trans->dev_cmd_pool =
2154 kmem_cache_create(cmd_pool_name,
2155 sizeof(struct iwl_device_cmd)
2156 + trans->dev_cmd_headroom,
2157 sizeof(void *),
2158 SLAB_HWCACHE_ALIGN,
2159 NULL);
2160
2161 if (!trans->dev_cmd_pool)
2162 goto out_pci_disable_msi;
2163
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002164 return trans;
2165
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002166out_pci_disable_msi:
2167 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002168out_pci_release_regions:
2169 pci_release_regions(pdev);
2170out_pci_disable_device:
2171 pci_disable_device(pdev);
2172out_no_pci:
2173 kfree(trans);
2174 return NULL;
2175}