blob: 31d14587ad865c44010a29b1a5d2a0c2d99842b3 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Ville Syrjälä97eeb872017-02-23 19:35:06 +020037static const u8 index_to_dp_signal_levels[] = {
38 [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39 [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40 [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41 [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42 [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43 [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44 [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45 [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46 [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47 [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48};
49
Eugeni Dodonov45244b82012-05-09 15:37:20 -030050/* HDMI/DVI modes ignore everything but the last 2 items. So we share
51 * them for both DP and FDI transports, allowing those ports to
52 * automatically adapt to HDMI connections as well
53 */
Jani Nikula10122052014-08-27 16:27:30 +030054static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030055 { 0x00FFFFFF, 0x0006000E, 0x0 },
56 { 0x00D75FFF, 0x0005000A, 0x0 },
57 { 0x00C30FFF, 0x00040006, 0x0 },
58 { 0x80AAAFFF, 0x000B0000, 0x0 },
59 { 0x00FFFFFF, 0x0005000A, 0x0 },
60 { 0x00D75FFF, 0x000C0004, 0x0 },
61 { 0x80C30FFF, 0x000B0000, 0x0 },
62 { 0x00FFFFFF, 0x00040006, 0x0 },
63 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030064};
65
Jani Nikula10122052014-08-27 16:27:30 +030066static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0007000E, 0x0 },
68 { 0x00D75FFF, 0x000F000A, 0x0 },
69 { 0x00C30FFF, 0x00060006, 0x0 },
70 { 0x00AAAFFF, 0x001E0000, 0x0 },
71 { 0x00FFFFFF, 0x000F000A, 0x0 },
72 { 0x00D75FFF, 0x00160004, 0x0 },
73 { 0x00C30FFF, 0x001E0000, 0x0 },
74 { 0x00FFFFFF, 0x00060006, 0x0 },
75 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030076};
77
Jani Nikula10122052014-08-27 16:27:30 +030078static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030080 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
81 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
82 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
83 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
84 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
85 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
86 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
87 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
88 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
89 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
90 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
91 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030092};
93
Jani Nikula10122052014-08-27 16:27:30 +030094static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030095 { 0x00FFFFFF, 0x00000012, 0x0 },
96 { 0x00EBAFFF, 0x00020011, 0x0 },
97 { 0x00C71FFF, 0x0006000F, 0x0 },
98 { 0x00AAAFFF, 0x000E000A, 0x0 },
99 { 0x00FFFFFF, 0x00020011, 0x0 },
100 { 0x00DB6FFF, 0x0005000F, 0x0 },
101 { 0x00BEEFFF, 0x000A000C, 0x0 },
102 { 0x00FFFFFF, 0x0005000F, 0x0 },
103 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -0700104};
105
Jani Nikula10122052014-08-27 16:27:30 +0300106static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300107 { 0x00FFFFFF, 0x0007000E, 0x0 },
108 { 0x00D75FFF, 0x000E000A, 0x0 },
109 { 0x00BEFFFF, 0x00140006, 0x0 },
110 { 0x80B2CFFF, 0x001B0002, 0x0 },
111 { 0x00FFFFFF, 0x000E000A, 0x0 },
112 { 0x00DB6FFF, 0x00160005, 0x0 },
113 { 0x80C71FFF, 0x001A0002, 0x0 },
114 { 0x00F7DFFF, 0x00180004, 0x0 },
115 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700116};
117
Jani Nikula10122052014-08-27 16:27:30 +0300118static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0001000E, 0x0 },
120 { 0x00D75FFF, 0x0004000A, 0x0 },
121 { 0x00C30FFF, 0x00070006, 0x0 },
122 { 0x00AAAFFF, 0x000C0000, 0x0 },
123 { 0x00FFFFFF, 0x0004000A, 0x0 },
124 { 0x00D75FFF, 0x00090004, 0x0 },
125 { 0x00C30FFF, 0x000C0000, 0x0 },
126 { 0x00FFFFFF, 0x00070006, 0x0 },
127 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700128};
129
Jani Nikula10122052014-08-27 16:27:30 +0300130static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300132 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
133 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
134 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
135 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
136 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
137 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
138 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
139 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
140 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
141 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100142};
143
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700144/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000145static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300146 { 0x00002016, 0x000000A0, 0x0 },
147 { 0x00005012, 0x0000009B, 0x0 },
148 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300150 { 0x00002016, 0x0000009B, 0x0 },
151 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000155};
156
David Weinehallf8896f52015-06-25 11:11:03 +0300157/* Skylake U */
158static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700159 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700163 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x1 },
165 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700170/* Skylake Y */
171static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300172 { 0x00000018, 0x000000A2, 0x0 },
173 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300174 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800175 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300176 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800177 { 0x80005012, 0x000000C0, 0x3 },
178 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300179 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800180 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300181};
182
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700183/* Kabylake H and S */
184static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185 { 0x00002016, 0x000000A0, 0x0 },
186 { 0x00005012, 0x0000009B, 0x0 },
187 { 0x00007011, 0x00000088, 0x0 },
188 { 0x80009010, 0x000000C0, 0x1 },
189 { 0x00002016, 0x0000009B, 0x0 },
190 { 0x00005012, 0x00000088, 0x0 },
191 { 0x80007011, 0x000000C0, 0x1 },
192 { 0x00002016, 0x00000097, 0x0 },
193 { 0x80005012, 0x000000C0, 0x1 },
194};
195
196/* Kabylake U */
197static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198 { 0x0000201B, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x80009010, 0x000000C0, 0x3 },
202 { 0x0000201B, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00002016, 0x0000004F, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
209/* Kabylake Y */
210static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211 { 0x00001017, 0x000000A1, 0x0 },
212 { 0x00005012, 0x00000088, 0x0 },
213 { 0x80007011, 0x000000CD, 0x3 },
214 { 0x8000800F, 0x000000C0, 0x3 },
215 { 0x00001017, 0x0000009D, 0x0 },
216 { 0x80005012, 0x000000C0, 0x3 },
217 { 0x80007011, 0x000000C0, 0x3 },
218 { 0x00001017, 0x0000004C, 0x0 },
219 { 0x80005012, 0x000000C0, 0x3 },
220};
221
David Weinehallf8896f52015-06-25 11:11:03 +0300222/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700223 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300224 * eDP 1.4 low vswing translation parameters
225 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530226static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300227 { 0x00000018, 0x000000A8, 0x0 },
228 { 0x00004013, 0x000000A9, 0x0 },
229 { 0x00007011, 0x000000A2, 0x0 },
230 { 0x00009010, 0x0000009C, 0x0 },
231 { 0x00000018, 0x000000A9, 0x0 },
232 { 0x00006013, 0x000000A2, 0x0 },
233 { 0x00007011, 0x000000A6, 0x0 },
234 { 0x00000018, 0x000000AB, 0x0 },
235 { 0x00007013, 0x0000009F, 0x0 },
236 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530237};
238
David Weinehallf8896f52015-06-25 11:11:03 +0300239/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700240 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300241 * eDP 1.4 low vswing translation parameters
242 */
243static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244 { 0x00000018, 0x000000A8, 0x0 },
245 { 0x00004013, 0x000000A9, 0x0 },
246 { 0x00007011, 0x000000A2, 0x0 },
247 { 0x00009010, 0x0000009C, 0x0 },
248 { 0x00000018, 0x000000A9, 0x0 },
249 { 0x00006013, 0x000000A2, 0x0 },
250 { 0x00007011, 0x000000A6, 0x0 },
251 { 0x00002016, 0x000000AB, 0x0 },
252 { 0x00005013, 0x0000009F, 0x0 },
253 { 0x00000018, 0x000000DF, 0x0 },
254};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530255
David Weinehallf8896f52015-06-25 11:11:03 +0300256/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700257 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300258 * eDP 1.4 low vswing translation parameters
259 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700260static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300261 { 0x00000018, 0x000000A8, 0x0 },
262 { 0x00004013, 0x000000AB, 0x0 },
263 { 0x00007011, 0x000000A4, 0x0 },
264 { 0x00009010, 0x000000DF, 0x0 },
265 { 0x00000018, 0x000000AA, 0x0 },
266 { 0x00006013, 0x000000A4, 0x0 },
267 { 0x00007011, 0x0000009D, 0x0 },
268 { 0x00000018, 0x000000A0, 0x0 },
269 { 0x00006012, 0x000000DF, 0x0 },
270 { 0x00000018, 0x0000008A, 0x0 },
271};
272
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700273/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000274static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300275 { 0x00000018, 0x000000AC, 0x0 },
276 { 0x00005012, 0x0000009D, 0x0 },
277 { 0x00007011, 0x00000088, 0x0 },
278 { 0x00000018, 0x000000A1, 0x0 },
279 { 0x00000018, 0x00000098, 0x0 },
280 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800281 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300282 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
284 { 0x80003015, 0x000000C0, 0x1 },
285 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300286};
287
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700288/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700289static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300290 { 0x00000018, 0x000000A1, 0x0 },
291 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800292 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300293 { 0x00000018, 0x000000A4, 0x0 },
294 { 0x00000018, 0x0000009D, 0x0 },
295 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800296 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300297 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800298 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
299 { 0x80003015, 0x000000C0, 0x3 },
300 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000301};
302
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530303struct bxt_ddi_buf_trans {
304 u32 margin; /* swing value */
305 u32 scale; /* scale value */
306 u32 enable; /* scale enable */
307 u32 deemphasis;
308 bool default_index; /* true if the entry represents default value */
309};
310
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530311static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
312 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300313 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
314 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
315 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
316 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
317 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
318 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
319 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
320 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
321 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300322 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530323};
324
Sonika Jindald9d70002015-09-24 10:24:56 +0530325static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
326 /* Idx NT mV diff db */
327 { 26, 0, 0, 128, false }, /* 0: 200 0 */
328 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
329 { 48, 0, 0, 96, false }, /* 2: 200 4 */
330 { 54, 0, 0, 69, false }, /* 3: 200 6 */
331 { 32, 0, 0, 128, false }, /* 4: 250 0 */
332 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
333 { 54, 0, 0, 85, false }, /* 6: 250 4 */
334 { 43, 0, 0, 128, false }, /* 7: 300 0 */
335 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
336 { 48, 0, 0, 128, false }, /* 9: 300 0 */
337};
338
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530339/* BSpec has 2 recommended values - entries 0 and 8.
340 * Using the entry with higher vswing.
341 */
342static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
343 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300344 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
345 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
346 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
347 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
348 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
349 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
350 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
351 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
352 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530353 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
354};
355
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700356struct cnl_ddi_buf_trans {
357 u32 dw2_swing_sel;
358 u32 dw7_n_scalar;
359 u32 dw4_cursor_coeff;
360 u32 dw4_post_cursor_2;
361 u32 dw4_post_cursor_1;
362};
363
364/* Voltage Swing Programming for VccIO 0.85V for DP */
365static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
366 /* NT mV Trans mV db */
367 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
368 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
369 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
370 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
371 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
372 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
373 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
374 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
375 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
376 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
377};
378
379/* Voltage Swing Programming for VccIO 0.85V for HDMI */
380static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
381 /* NT mV Trans mV db */
382 { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
383 { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
384 { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
385 { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
386 { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
387 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
388 { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
389};
390
391/* Voltage Swing Programming for VccIO 0.85V for eDP */
392static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
393 /* NT mV Trans mV db */
394 { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
395 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
396 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
397 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
398 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
399 { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
400 { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
401 { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
402 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
403};
404
405/* Voltage Swing Programming for VccIO 0.95V for DP */
406static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
407 /* NT mV Trans mV db */
408 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
409 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
410 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
411 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
412 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
413 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
414 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
415 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
416 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
417 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
418};
419
420/* Voltage Swing Programming for VccIO 0.95V for HDMI */
421static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
422 /* NT mV Trans mV db */
423 { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
424 { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
425 { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
426 { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
427 { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
428 { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
429 { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
430 { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
431 { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
432 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
433 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
434};
435
436/* Voltage Swing Programming for VccIO 0.95V for eDP */
437static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
438 /* NT mV Trans mV db */
439 { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
440 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
441 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
442 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
443 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
444 { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
445 { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
446 { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
447 { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
448 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
449};
450
451/* Voltage Swing Programming for VccIO 1.05V for DP */
452static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
453 /* NT mV Trans mV db */
454 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
455 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
456 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
457 { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
458 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
459 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
460 { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
461 { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
462 { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
463 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
464};
465
466/* Voltage Swing Programming for VccIO 1.05V for HDMI */
467static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
468 /* NT mV Trans mV db */
469 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
470 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
471 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
472 { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
473 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
474 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
475 { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
476 { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
477 { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
478 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
479 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
480};
481
482/* Voltage Swing Programming for VccIO 1.05V for eDP */
483static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
484 /* NT mV Trans mV db */
485 { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
486 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
487 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
488 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
489 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
490 { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
491 { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
492 { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
493 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
494};
495
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300496enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300497{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300498 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300499 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300500 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300501 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300502 case INTEL_OUTPUT_EDP:
503 case INTEL_OUTPUT_HDMI:
504 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300505 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300506 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300507 return PORT_E;
508 default:
509 MISSING_CASE(encoder->type);
510 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300511 }
512}
513
Ville Syrjäläacee2992015-12-08 19:59:39 +0200514static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300515bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
516{
517 if (dev_priv->vbt.edp.low_vswing) {
518 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
519 return bdw_ddi_translations_edp;
520 } else {
521 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
522 return bdw_ddi_translations_dp;
523 }
524}
525
526static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200527skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300528{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700529 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700530 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200531 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700532 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300533 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200534 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300535 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300536 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200537 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300538 }
David Weinehallf8896f52015-06-25 11:11:03 +0300539}
540
541static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700542kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
543{
544 if (IS_KBL_ULX(dev_priv)) {
545 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
546 return kbl_y_ddi_translations_dp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700547 } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700548 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
549 return kbl_u_ddi_translations_dp;
550 } else {
551 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
552 return kbl_ddi_translations_dp;
553 }
554}
555
556static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200557skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300558{
Jani Nikula06411f02016-03-24 17:50:21 +0200559 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200560 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200561 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
562 return skl_y_ddi_translations_edp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700563 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
564 IS_CFL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200565 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
566 return skl_u_ddi_translations_edp;
567 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200568 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
569 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200570 }
David Weinehallf8896f52015-06-25 11:11:03 +0300571 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200572
Rodrigo Vivida411a42017-06-09 15:02:50 -0700573 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700574 return kbl_get_buf_trans_dp(dev_priv, n_entries);
575 else
576 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200577}
David Weinehallf8896f52015-06-25 11:11:03 +0300578
Ville Syrjäläacee2992015-12-08 19:59:39 +0200579static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200580skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200581{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200582 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200583 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
584 return skl_y_ddi_translations_hdmi;
585 } else {
586 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
587 return skl_ddi_translations_hdmi;
588 }
David Weinehallf8896f52015-06-25 11:11:03 +0300589}
590
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700591static const struct cnl_ddi_buf_trans *
592cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
593{
594 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
595
596 if (voltage == VOLTAGE_INFO_0_85V) {
597 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
598 return cnl_ddi_translations_hdmi_0_85V;
599 } else if (voltage == VOLTAGE_INFO_0_95V) {
600 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
601 return cnl_ddi_translations_hdmi_0_95V;
602 } else if (voltage == VOLTAGE_INFO_1_05V) {
603 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
604 return cnl_ddi_translations_hdmi_1_05V;
605 } else
606 MISSING_CASE(voltage);
607 return NULL;
608}
609
610static const struct cnl_ddi_buf_trans *
611cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
612{
613 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
614
615 if (voltage == VOLTAGE_INFO_0_85V) {
616 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
617 return cnl_ddi_translations_dp_0_85V;
618 } else if (voltage == VOLTAGE_INFO_0_95V) {
619 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
620 return cnl_ddi_translations_dp_0_95V;
621 } else if (voltage == VOLTAGE_INFO_1_05V) {
622 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
623 return cnl_ddi_translations_dp_1_05V;
624 } else
625 MISSING_CASE(voltage);
626 return NULL;
627}
628
629static const struct cnl_ddi_buf_trans *
630cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
631{
632 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
633
634 if (dev_priv->vbt.edp.low_vswing) {
635 if (voltage == VOLTAGE_INFO_0_85V) {
636 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
637 return cnl_ddi_translations_edp_0_85V;
638 } else if (voltage == VOLTAGE_INFO_0_95V) {
639 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
640 return cnl_ddi_translations_edp_0_95V;
641 } else if (voltage == VOLTAGE_INFO_1_05V) {
642 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
643 return cnl_ddi_translations_edp_1_05V;
644 } else
645 MISSING_CASE(voltage);
646 return NULL;
647 } else {
648 return cnl_get_buf_trans_dp(dev_priv, n_entries);
649 }
650}
651
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300652static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
653{
654 int n_hdmi_entries;
655 int hdmi_level;
656 int hdmi_default_entry;
657
658 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
659
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200660 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300661 return hdmi_level;
662
Rodrigo Vivibf503552017-08-29 16:22:29 -0700663 if (IS_CANNONLAKE(dev_priv)) {
664 cnl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
665 hdmi_default_entry = n_hdmi_entries - 1;
666 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300667 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
668 hdmi_default_entry = 8;
669 } else if (IS_BROADWELL(dev_priv)) {
670 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
671 hdmi_default_entry = 7;
672 } else if (IS_HASWELL(dev_priv)) {
673 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
674 hdmi_default_entry = 6;
675 } else {
676 WARN(1, "ddi translation table missing\n");
677 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
678 hdmi_default_entry = 7;
679 }
680
681 /* Choose a good default if VBT is badly populated */
682 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
683 hdmi_level >= n_hdmi_entries)
684 hdmi_level = hdmi_default_entry;
685
686 return hdmi_level;
687}
688
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200689static const struct ddi_buf_trans *
690intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
691 int *n_entries)
692{
Rodrigo Vivida411a42017-06-09 15:02:50 -0700693 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200694 return kbl_get_buf_trans_dp(dev_priv, n_entries);
695 } else if (IS_SKYLAKE(dev_priv)) {
696 return skl_get_buf_trans_dp(dev_priv, n_entries);
697 } else if (IS_BROADWELL(dev_priv)) {
698 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
699 return bdw_ddi_translations_dp;
700 } else if (IS_HASWELL(dev_priv)) {
701 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
702 return hsw_ddi_translations_dp;
703 }
704
705 *n_entries = 0;
706 return NULL;
707}
708
709static const struct ddi_buf_trans *
710intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
711 int *n_entries)
712{
Rodrigo Vivida411a42017-06-09 15:02:50 -0700713 if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200714 return skl_get_buf_trans_edp(dev_priv, n_entries);
715 } else if (IS_BROADWELL(dev_priv)) {
716 return bdw_get_buf_trans_edp(dev_priv, n_entries);
717 } else if (IS_HASWELL(dev_priv)) {
718 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
719 return hsw_ddi_translations_dp;
720 }
721
722 *n_entries = 0;
723 return NULL;
724}
725
726static const struct ddi_buf_trans *
727intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
728 int *n_entries)
729{
730 if (IS_BROADWELL(dev_priv)) {
731 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
732 return hsw_ddi_translations_fdi;
733 } else if (IS_HASWELL(dev_priv)) {
734 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
735 return hsw_ddi_translations_fdi;
736 }
737
738 *n_entries = 0;
739 return NULL;
740}
741
Art Runyane58623c2013-11-02 21:07:41 -0700742/*
743 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300744 * values in advance. This function programs the correct values for
745 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300746 */
Paulo Zanonid7c530b2017-03-30 17:57:52 -0300747static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300748{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200749 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300750 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200751 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300752 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300753 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700754
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200755 switch (encoder->type) {
756 case INTEL_OUTPUT_EDP:
757 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv,
758 &n_entries);
759 break;
760 case INTEL_OUTPUT_DP:
761 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv,
762 &n_entries);
763 break;
764 case INTEL_OUTPUT_ANALOG:
765 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
766 &n_entries);
767 break;
768 default:
769 MISSING_CASE(encoder->type);
770 return;
Art Runyane58623c2013-11-02 21:07:41 -0700771 }
772
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800773 if (IS_GEN9_BC(dev_priv)) {
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700774 /* If we're boosting the current, set bit 31 of trans1 */
775 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
776 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
777
778 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
779 port != PORT_A && port != PORT_E &&
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200780 n_entries > 9))
781 n_entries = 9;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700782 }
783
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200784 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300785 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
786 ddi_translations[i].trans1 | iboost_bit);
787 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
788 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300789 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300790}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100791
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300792/*
793 * Starting with Haswell, DDI port buffers must be programmed with correct
794 * values in advance. This function programs the correct values for
795 * HDMI/DVI use cases.
796 */
797static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
798{
799 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
800 u32 iboost_bit = 0;
801 int n_hdmi_entries, hdmi_level;
802 enum port port = intel_ddi_get_encoder_port(encoder);
803 const struct ddi_buf_trans *ddi_translations_hdmi;
804
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300805 hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
806
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800807 if (IS_GEN9_BC(dev_priv)) {
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300808 ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300809
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300810 /* If we're boosting the current, set bit 31 of trans1 */
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300811 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300812 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
813 } else if (IS_BROADWELL(dev_priv)) {
814 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
815 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
816 } else if (IS_HASWELL(dev_priv)) {
817 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
818 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
819 } else {
820 WARN(1, "ddi translation table missing\n");
821 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
822 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
823 }
824
Paulo Zanoni6acab152013-09-12 17:06:24 -0300825 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300826 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300827 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300828 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300829 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300830}
831
Paulo Zanoni248138b2012-11-29 11:29:31 -0200832static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
833 enum port port)
834{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200835 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200836 int i;
837
Vandana Kannan3449ca82015-03-27 14:19:09 +0200838 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200839 udelay(1);
840 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
841 return;
842 }
843 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
844}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300845
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300846static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700847{
848 switch (pll->id) {
849 case DPLL_ID_WRPLL1:
850 return PORT_CLK_SEL_WRPLL1;
851 case DPLL_ID_WRPLL2:
852 return PORT_CLK_SEL_WRPLL2;
853 case DPLL_ID_SPLL:
854 return PORT_CLK_SEL_SPLL;
855 case DPLL_ID_LCPLL_810:
856 return PORT_CLK_SEL_LCPLL_810;
857 case DPLL_ID_LCPLL_1350:
858 return PORT_CLK_SEL_LCPLL_1350;
859 case DPLL_ID_LCPLL_2700:
860 return PORT_CLK_SEL_LCPLL_2700;
861 default:
862 MISSING_CASE(pll->id);
863 return PORT_CLK_SEL_NONE;
864 }
865}
866
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300867/* Starting with Haswell, different DDI ports can work in FDI mode for
868 * connection to the PCH-located connectors. For this, it is necessary to train
869 * both the DDI port and PCH receiver for the desired DDI buffer settings.
870 *
871 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
872 * please note that when FDI mode is active on DDI E, it shares 2 lines with
873 * DDI A (which is used for eDP)
874 */
875
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200876void hsw_fdi_link_train(struct intel_crtc *crtc,
877 const struct intel_crtc_state *crtc_state)
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300878{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200879 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100880 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200881 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700882 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300883
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200884 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200885 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300886 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200887 }
888
Paulo Zanoni04945642012-11-01 21:00:59 -0200889 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
890 * mode set "sequence for CRT port" document:
891 * - TP1 to TP2 time with the default value
892 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100893 *
894 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200895 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300896 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200897 FDI_RX_PWRDN_LANE0_VAL(2) |
898 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
899
900 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000901 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100902 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200903 FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300904 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
905 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200906 udelay(220);
907
908 /* Switch from Rawclk to PCDclk */
909 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300910 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200911
912 /* Configure Port Clock Select */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200913 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700914 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
915 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200916
917 /* Start the training iterating through available voltages and emphasis,
918 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300919 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300920 /* Configure DP_TP_CTL with auto-training */
921 I915_WRITE(DP_TP_CTL(PORT_E),
922 DP_TP_CTL_FDI_AUTOTRAIN |
923 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
924 DP_TP_CTL_LINK_TRAIN_PAT1 |
925 DP_TP_CTL_ENABLE);
926
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000927 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
928 * DDI E does not support port reversal, the functionality is
929 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
930 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300931 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200932 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200933 ((crtc_state->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530934 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200935 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300936
937 udelay(600);
938
Paulo Zanoni04945642012-11-01 21:00:59 -0200939 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300940 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300941
Paulo Zanoni04945642012-11-01 21:00:59 -0200942 /* Enable PCH FDI Receiver with auto-training */
943 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300944 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
945 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200946
947 /* Wait for FDI receiver lane calibration */
948 udelay(30);
949
950 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300951 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200952 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300953 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
954 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200955
956 /* Wait for FDI auto training time */
957 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300958
959 temp = I915_READ(DP_TP_STATUS(PORT_E));
960 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200961 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200962 break;
963 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300964
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200965 /*
966 * Leave things enabled even if we failed to train FDI.
967 * Results in less fireworks from the state checker.
968 */
969 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
970 DRM_ERROR("FDI link training failed!\n");
971 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300972 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200973
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200974 rx_ctl_val &= ~FDI_RX_ENABLE;
975 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
976 POSTING_READ(FDI_RX_CTL(PIPE_A));
977
Paulo Zanoni248138b2012-11-29 11:29:31 -0200978 temp = I915_READ(DDI_BUF_CTL(PORT_E));
979 temp &= ~DDI_BUF_CTL_ENABLE;
980 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
981 POSTING_READ(DDI_BUF_CTL(PORT_E));
982
Paulo Zanoni04945642012-11-01 21:00:59 -0200983 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200984 temp = I915_READ(DP_TP_CTL(PORT_E));
985 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
986 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
987 I915_WRITE(DP_TP_CTL(PORT_E), temp);
988 POSTING_READ(DP_TP_CTL(PORT_E));
989
990 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200991
Paulo Zanoni04945642012-11-01 21:00:59 -0200992 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300993 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200994 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
995 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300996 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
997 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300998 }
999
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001000 /* Enable normal pixel sending for FDI */
1001 I915_WRITE(DP_TP_CTL(PORT_E),
1002 DP_TP_CTL_FDI_AUTOTRAIN |
1003 DP_TP_CTL_LINK_TRAIN_NORMAL |
1004 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1005 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001006}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03001007
Paulo Zanonid7c530b2017-03-30 17:57:52 -03001008static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
Dave Airlie44905a272014-05-02 13:36:43 +10001009{
1010 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1011 struct intel_digital_port *intel_dig_port =
1012 enc_to_dig_port(&encoder->base);
1013
1014 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05301015 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001016 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +10001017}
1018
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001019static struct intel_encoder *
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001020intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001021{
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001022 struct drm_device *dev = crtc->base.dev;
Shashank Sharma1524e932017-03-09 19:13:41 +05301023 struct intel_encoder *encoder, *ret = NULL;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001024 int num_encoders = 0;
1025
Shashank Sharma1524e932017-03-09 19:13:41 +05301026 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1027 ret = encoder;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001028 num_encoders++;
1029 }
1030
1031 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001032 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001033 pipe_name(crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001034
1035 BUG_ON(ret == NULL);
1036 return ret;
1037}
1038
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001039/* Finds the only possible encoder associated with the given CRTC. */
1040struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001041intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001042{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001043 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1044 struct intel_encoder *ret = NULL;
1045 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001046 struct drm_connector *connector;
1047 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001048 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001049 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001050
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001051 state = crtc_state->base.state;
1052
Maarten Lankhorstb77c7a92017-03-09 15:52:01 +01001053 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001054 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001055 continue;
1056
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001057 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001058 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001059 }
1060
1061 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1062 pipe_name(crtc->pipe));
1063
1064 BUG_ON(ret == NULL);
1065 return ret;
1066}
1067
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001068#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001070static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1071 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -08001072{
1073 int refclk = LC_FREQ;
1074 int n, p, r;
1075 u32 wrpll;
1076
1077 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +03001078 switch (wrpll & WRPLL_PLL_REF_MASK) {
1079 case WRPLL_PLL_SSC:
1080 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -08001081 /*
1082 * We could calculate spread here, but our checking
1083 * code only cares about 5% accuracy, and spread is a max of
1084 * 0.5% downspread.
1085 */
1086 refclk = 135;
1087 break;
Daniel Vetter114fe482014-06-25 22:01:48 +03001088 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -08001089 refclk = LC_FREQ;
1090 break;
1091 default:
1092 WARN(1, "bad wrpll refclk\n");
1093 return 0;
1094 }
1095
1096 r = wrpll & WRPLL_DIVIDER_REF_MASK;
1097 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1098 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1099
Jesse Barnes20f0ec12014-01-22 12:58:04 -08001100 /* Convert to KHz, p & r have a fixed point portion */
1101 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -08001102}
1103
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001104static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1105 uint32_t dpll)
1106{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001107 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001108 uint32_t cfgcr1_val, cfgcr2_val;
1109 uint32_t p0, p1, p2, dco_freq;
1110
Ville Syrjälä923c12412015-09-30 17:06:43 +03001111 cfgcr1_reg = DPLL_CFGCR1(dpll);
1112 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001113
1114 cfgcr1_val = I915_READ(cfgcr1_reg);
1115 cfgcr2_val = I915_READ(cfgcr2_reg);
1116
1117 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1118 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1119
1120 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
1121 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1122 else
1123 p1 = 1;
1124
1125
1126 switch (p0) {
1127 case DPLL_CFGCR2_PDIV_1:
1128 p0 = 1;
1129 break;
1130 case DPLL_CFGCR2_PDIV_2:
1131 p0 = 2;
1132 break;
1133 case DPLL_CFGCR2_PDIV_3:
1134 p0 = 3;
1135 break;
1136 case DPLL_CFGCR2_PDIV_7:
1137 p0 = 7;
1138 break;
1139 }
1140
1141 switch (p2) {
1142 case DPLL_CFGCR2_KDIV_5:
1143 p2 = 5;
1144 break;
1145 case DPLL_CFGCR2_KDIV_2:
1146 p2 = 2;
1147 break;
1148 case DPLL_CFGCR2_KDIV_3:
1149 p2 = 3;
1150 break;
1151 case DPLL_CFGCR2_KDIV_1:
1152 p2 = 1;
1153 break;
1154 }
1155
1156 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1157
1158 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1159 1000) / 0x8000;
1160
1161 return dco_freq / (p0 * p1 * p2 * 5);
1162}
1163
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001164static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
1165 uint32_t pll_id)
1166{
1167 uint32_t cfgcr0, cfgcr1;
1168 uint32_t p0, p1, p2, dco_freq, ref_clock;
1169
1170 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1171 cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1172
1173 p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1174 p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1175
1176 if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1177 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1178 DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1179 else
1180 p1 = 1;
1181
1182
1183 switch (p0) {
1184 case DPLL_CFGCR1_PDIV_2:
1185 p0 = 2;
1186 break;
1187 case DPLL_CFGCR1_PDIV_3:
1188 p0 = 3;
1189 break;
1190 case DPLL_CFGCR1_PDIV_5:
1191 p0 = 5;
1192 break;
1193 case DPLL_CFGCR1_PDIV_7:
1194 p0 = 7;
1195 break;
1196 }
1197
1198 switch (p2) {
1199 case DPLL_CFGCR1_KDIV_1:
1200 p2 = 1;
1201 break;
1202 case DPLL_CFGCR1_KDIV_2:
1203 p2 = 2;
1204 break;
1205 case DPLL_CFGCR1_KDIV_4:
1206 p2 = 4;
1207 break;
1208 }
1209
1210 ref_clock = dev_priv->cdclk.hw.ref;
1211
1212 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1213
1214 dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
Manasi Navare442aa272017-09-14 11:31:39 -07001215 DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001216
1217 return dco_freq / (p0 * p1 * p2 * 5);
1218}
1219
Ville Syrjälä398a0172015-06-30 15:33:51 +03001220static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1221{
1222 int dotclock;
1223
1224 if (pipe_config->has_pch_encoder)
1225 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1226 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +03001227 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +03001228 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1229 &pipe_config->dp_m_n);
1230 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1231 dotclock = pipe_config->port_clock * 2 / 3;
1232 else
1233 dotclock = pipe_config->port_clock;
1234
Shashank Sharmab22ca992017-07-24 19:19:32 +05301235 if (pipe_config->ycbcr420)
1236 dotclock *= 2;
1237
Ville Syrjälä398a0172015-06-30 15:33:51 +03001238 if (pipe_config->pixel_multiplier)
1239 dotclock /= pipe_config->pixel_multiplier;
1240
1241 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1242}
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001243
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001244static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1245 struct intel_crtc_state *pipe_config)
1246{
1247 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1248 int link_clock = 0;
1249 uint32_t cfgcr0, pll_id;
1250
1251 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1252
1253 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1254
1255 if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1256 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1257 } else {
1258 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1259
1260 switch (link_clock) {
1261 case DPLL_CFGCR0_LINK_RATE_810:
1262 link_clock = 81000;
1263 break;
1264 case DPLL_CFGCR0_LINK_RATE_1080:
1265 link_clock = 108000;
1266 break;
1267 case DPLL_CFGCR0_LINK_RATE_1350:
1268 link_clock = 135000;
1269 break;
1270 case DPLL_CFGCR0_LINK_RATE_1620:
1271 link_clock = 162000;
1272 break;
1273 case DPLL_CFGCR0_LINK_RATE_2160:
1274 link_clock = 216000;
1275 break;
1276 case DPLL_CFGCR0_LINK_RATE_2700:
1277 link_clock = 270000;
1278 break;
1279 case DPLL_CFGCR0_LINK_RATE_3240:
1280 link_clock = 324000;
1281 break;
1282 case DPLL_CFGCR0_LINK_RATE_4050:
1283 link_clock = 405000;
1284 break;
1285 default:
1286 WARN(1, "Unsupported link rate\n");
1287 break;
1288 }
1289 link_clock *= 2;
1290 }
1291
1292 pipe_config->port_clock = link_clock;
1293
1294 ddi_dotclock_get(pipe_config);
1295}
1296
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001297static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001298 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001299{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001300 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001301 int link_clock = 0;
1302 uint32_t dpll_ctl1, dpll;
1303
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001304 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001305
1306 dpll_ctl1 = I915_READ(DPLL_CTRL1);
1307
1308 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
1309 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
1310 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001311 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
1312 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001313
1314 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001315 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001316 link_clock = 81000;
1317 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001318 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301319 link_clock = 108000;
1320 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001321 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001322 link_clock = 135000;
1323 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001324 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301325 link_clock = 162000;
1326 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001327 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301328 link_clock = 216000;
1329 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001330 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001331 link_clock = 270000;
1332 break;
1333 default:
1334 WARN(1, "Unsupported link rate\n");
1335 break;
1336 }
1337 link_clock *= 2;
1338 }
1339
1340 pipe_config->port_clock = link_clock;
1341
Ville Syrjälä398a0172015-06-30 15:33:51 +03001342 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001343}
1344
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001345static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001346 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001347{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001348 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001349 int link_clock = 0;
1350 u32 val, pll;
1351
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001352 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001353 switch (val & PORT_CLK_SEL_MASK) {
1354 case PORT_CLK_SEL_LCPLL_810:
1355 link_clock = 81000;
1356 break;
1357 case PORT_CLK_SEL_LCPLL_1350:
1358 link_clock = 135000;
1359 break;
1360 case PORT_CLK_SEL_LCPLL_2700:
1361 link_clock = 270000;
1362 break;
1363 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001364 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001365 break;
1366 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001367 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001368 break;
1369 case PORT_CLK_SEL_SPLL:
1370 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1371 if (pll == SPLL_PLL_FREQ_810MHz)
1372 link_clock = 81000;
1373 else if (pll == SPLL_PLL_FREQ_1350MHz)
1374 link_clock = 135000;
1375 else if (pll == SPLL_PLL_FREQ_2700MHz)
1376 link_clock = 270000;
1377 else {
1378 WARN(1, "bad spll freq\n");
1379 return;
1380 }
1381 break;
1382 default:
1383 WARN(1, "bad port clock sel\n");
1384 return;
1385 }
1386
1387 pipe_config->port_clock = link_clock * 2;
1388
Ville Syrjälä398a0172015-06-30 15:33:51 +03001389 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001390}
1391
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301392static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
1393 enum intel_dpll_id dpll)
1394{
Imre Deakaa610dc2015-06-22 23:35:52 +03001395 struct intel_shared_dpll *pll;
1396 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001397 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001398
1399 /* For DDI ports we always use a shared PLL. */
1400 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
1401 return 0;
1402
1403 pll = &dev_priv->shared_dplls[dpll];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001404 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001405
1406 clock.m1 = 2;
1407 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1408 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1409 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1410 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1411 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1412 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1413
1414 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301415}
1416
1417static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1418 struct intel_crtc_state *pipe_config)
1419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001420 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301421 enum port port = intel_ddi_get_encoder_port(encoder);
1422 uint32_t dpll = port;
1423
Ville Syrjälä398a0172015-06-30 15:33:51 +03001424 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301425
Ville Syrjälä398a0172015-06-30 15:33:51 +03001426 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301427}
1428
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001429void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001430 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001431{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001432 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001433
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001434 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001435 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001436 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001437 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001438 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301439 bxt_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001440 else if (IS_CANNONLAKE(dev_priv))
1441 cnl_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001442}
1443
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001444void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
Paulo Zanonidae84792012-10-15 15:51:30 -03001445{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001446 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001447 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301448 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001449 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301450 int type = encoder->type;
Paulo Zanonidae84792012-10-15 15:51:30 -03001451 uint32_t temp;
1452
Ville Syrjäläcca05022016-06-22 21:57:06 +03001453 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001454 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1455
Paulo Zanonic9809792012-10-23 18:30:00 -02001456 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001457 switch (crtc_state->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001458 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001459 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001460 break;
1461 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001462 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001463 break;
1464 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001465 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001466 break;
1467 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001468 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001469 break;
1470 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001471 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001472 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001473 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001474 }
1475}
1476
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001477void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1478 bool state)
Dave Airlie0e32b392014-05-02 14:02:48 +10001479{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001480 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001481 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001482 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001483 uint32_t temp;
1484 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1485 if (state == true)
1486 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1487 else
1488 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1489 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1490}
1491
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001492void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001493{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001494 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Shashank Sharma1524e932017-03-09 19:13:41 +05301495 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1497 enum pipe pipe = crtc->pipe;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001498 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301499 enum port port = intel_ddi_get_encoder_port(encoder);
1500 int type = encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001501 uint32_t temp;
1502
Paulo Zanoniad80a812012-10-24 16:06:19 -02001503 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1504 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001505 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001506
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001507 switch (crtc_state->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001508 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001509 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001510 break;
1511 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001512 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001513 break;
1514 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001515 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001516 break;
1517 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001518 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001519 break;
1520 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001521 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001522 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001523
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001524 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001525 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001526 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001527 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001528
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001529 if (cpu_transcoder == TRANSCODER_EDP) {
1530 switch (pipe) {
1531 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001532 /* On Haswell, can only use the always-on power well for
1533 * eDP when not using the panel fitter, and when not
1534 * using motion blur mitigation (which we don't
1535 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001536 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001537 (crtc_state->pch_pfit.enabled ||
1538 crtc_state->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001539 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1540 else
1541 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001542 break;
1543 case PIPE_B:
1544 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1545 break;
1546 case PIPE_C:
1547 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1548 break;
1549 default:
1550 BUG();
1551 break;
1552 }
1553 }
1554
Paulo Zanoni7739c332012-10-15 15:51:29 -03001555 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001556 if (crtc_state->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001557 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001558 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001559 temp |= TRANS_DDI_MODE_SELECT_DVI;
Shashank Sharma15953632017-03-13 16:54:03 +05301560
1561 if (crtc_state->hdmi_scrambling)
1562 temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1563 if (crtc_state->hdmi_high_tmds_clock_ratio)
1564 temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001565 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001566 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001567 temp |= (crtc_state->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001568 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001569 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001570 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001571 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001572 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001573 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001574 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001575 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001576 WARN(1, "Invalid encoder type %d for pipe %c\n",
Shashank Sharma1524e932017-03-09 19:13:41 +05301577 encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001578 }
1579
Paulo Zanoniad80a812012-10-24 16:06:19 -02001580 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001581}
1582
Paulo Zanoniad80a812012-10-24 16:06:19 -02001583void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1584 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001585{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001586 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001587 uint32_t val = I915_READ(reg);
1588
Dave Airlie0e32b392014-05-02 14:02:48 +10001589 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001590 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001591 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001592}
1593
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001594bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1595{
1596 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001597 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301598 struct intel_encoder *encoder = intel_connector->encoder;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001599 int type = intel_connector->base.connector_type;
Shashank Sharma1524e932017-03-09 19:13:41 +05301600 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001601 enum pipe pipe = 0;
1602 enum transcoder cpu_transcoder;
1603 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001604 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001605
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001606 if (!intel_display_power_get_if_enabled(dev_priv,
Shashank Sharma1524e932017-03-09 19:13:41 +05301607 encoder->power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001608 return false;
1609
Shashank Sharma1524e932017-03-09 19:13:41 +05301610 if (!encoder->get_hw_state(encoder, &pipe)) {
Imre Deake27daab2016-02-12 18:55:16 +02001611 ret = false;
1612 goto out;
1613 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001614
1615 if (port == PORT_A)
1616 cpu_transcoder = TRANSCODER_EDP;
1617 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001618 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001619
1620 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1621
1622 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1623 case TRANS_DDI_MODE_SELECT_HDMI:
1624 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001625 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1626 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001627
1628 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001629 ret = type == DRM_MODE_CONNECTOR_eDP ||
1630 type == DRM_MODE_CONNECTOR_DisplayPort;
1631 break;
1632
Dave Airlie0e32b392014-05-02 14:02:48 +10001633 case TRANS_DDI_MODE_SELECT_DP_MST:
1634 /* if the transcoder is in MST state then
1635 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001636 ret = false;
1637 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001638
1639 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001640 ret = type == DRM_MODE_CONNECTOR_VGA;
1641 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001642
1643 default:
Imre Deake27daab2016-02-12 18:55:16 +02001644 ret = false;
1645 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001646 }
Imre Deake27daab2016-02-12 18:55:16 +02001647
1648out:
Shashank Sharma1524e932017-03-09 19:13:41 +05301649 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001650
1651 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001652}
1653
Daniel Vetter85234cd2012-07-02 13:27:29 +02001654bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1655 enum pipe *pipe)
1656{
1657 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001658 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001659 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001660 u32 tmp;
1661 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001662 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001663
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001664 if (!intel_display_power_get_if_enabled(dev_priv,
1665 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001666 return false;
1667
Imre Deake27daab2016-02-12 18:55:16 +02001668 ret = false;
1669
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001670 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001671
1672 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001673 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001674
Paulo Zanoniad80a812012-10-24 16:06:19 -02001675 if (port == PORT_A) {
1676 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001677
Paulo Zanoniad80a812012-10-24 16:06:19 -02001678 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1679 case TRANS_DDI_EDP_INPUT_A_ON:
1680 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1681 *pipe = PIPE_A;
1682 break;
1683 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1684 *pipe = PIPE_B;
1685 break;
1686 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1687 *pipe = PIPE_C;
1688 break;
1689 }
1690
Imre Deake27daab2016-02-12 18:55:16 +02001691 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001692
Imre Deake27daab2016-02-12 18:55:16 +02001693 goto out;
1694 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001695
Imre Deake27daab2016-02-12 18:55:16 +02001696 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1697 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1698
1699 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1700 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1701 TRANS_DDI_MODE_SELECT_DP_MST)
1702 goto out;
1703
1704 *pipe = i;
1705 ret = true;
1706
1707 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001708 }
1709 }
1710
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001711 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001712
Imre Deake27daab2016-02-12 18:55:16 +02001713out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001714 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001715 tmp = I915_READ(BXT_PHY_CTL(port));
1716 if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
1717 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1718 DRM_ERROR("Port %c enabled but PHY powered down? "
1719 "(PHY_CTL %08x)\n", port_name(port), tmp);
1720 }
1721
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001722 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001723
1724 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001725}
1726
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001727static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1728{
1729 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1730 enum pipe pipe;
1731
1732 if (intel_ddi_get_hw_state(encoder, &pipe))
1733 return BIT_ULL(dig_port->ddi_io_power_domain);
1734
1735 return 0;
1736}
1737
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001738void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001739{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001740 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001741 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301742 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1743 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001744 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001745
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001746 if (cpu_transcoder != TRANSCODER_EDP)
1747 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1748 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001749}
1750
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001751void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001752{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001753 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1754 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001755
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001756 if (cpu_transcoder != TRANSCODER_EDP)
1757 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1758 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001759}
1760
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001761static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1762 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001763{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001764 u32 tmp;
1765
1766 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1767 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1768 if (iboost)
1769 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1770 else
1771 tmp |= BALANCE_LEG_DISABLE(port);
1772 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1773}
1774
1775static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1776{
1777 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1778 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1779 enum port port = intel_dig_port->port;
1780 int type = encoder->type;
David Weinehallf8896f52015-06-25 11:11:03 +03001781 const struct ddi_buf_trans *ddi_translations;
1782 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001783 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001784 int n_entries;
David Weinehallf8896f52015-06-25 11:11:03 +03001785
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001786 /* VBT may override standard boost values */
1787 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1788 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1789
Ville Syrjäläcca05022016-06-22 21:57:06 +03001790 if (type == INTEL_OUTPUT_DP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001791 if (dp_iboost) {
1792 iboost = dp_iboost;
1793 } else {
Rodrigo Vivida411a42017-06-09 15:02:50 -07001794 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -07001795 ddi_translations = kbl_get_buf_trans_dp(dev_priv,
1796 &n_entries);
1797 else
1798 ddi_translations = skl_get_buf_trans_dp(dev_priv,
1799 &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001800 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001801 }
David Weinehallf8896f52015-06-25 11:11:03 +03001802 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001803 if (dp_iboost) {
1804 iboost = dp_iboost;
1805 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001806 ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001807
1808 if (WARN_ON(port != PORT_A &&
1809 port != PORT_E && n_entries > 9))
1810 n_entries = 9;
1811
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001812 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001813 }
David Weinehallf8896f52015-06-25 11:11:03 +03001814 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001815 if (hdmi_iboost) {
1816 iboost = hdmi_iboost;
1817 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001818 ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001819 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001820 }
David Weinehallf8896f52015-06-25 11:11:03 +03001821 } else {
1822 return;
1823 }
1824
1825 /* Make sure that the requested I_boost is valid */
1826 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1827 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1828 return;
1829 }
1830
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001831 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001832
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001833 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1834 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001835}
1836
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001837static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1838 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301839{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301840 const struct bxt_ddi_buf_trans *ddi_translations;
1841 u32 n_entries, i;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301842
Jani Nikula06411f02016-03-24 17:50:21 +02001843 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301844 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1845 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001846 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301847 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301848 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1849 ddi_translations = bxt_ddi_translations_dp;
1850 } else if (type == INTEL_OUTPUT_HDMI) {
1851 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1852 ddi_translations = bxt_ddi_translations_hdmi;
1853 } else {
1854 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1855 type);
1856 return;
1857 }
1858
1859 /* Check if default value has to be used */
1860 if (level >= n_entries ||
1861 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1862 for (i = 0; i < n_entries; i++) {
1863 if (ddi_translations[i].default_index) {
1864 level = i;
1865 break;
1866 }
1867 }
1868 }
1869
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001870 bxt_ddi_phy_set_signal_level(dev_priv, port,
1871 ddi_translations[level].margin,
1872 ddi_translations[level].scale,
1873 ddi_translations[level].enable,
1874 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301875}
1876
Ville Syrjäläffe51112017-02-23 19:49:01 +02001877u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1878{
1879 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1880 int n_entries;
1881
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001882 if (IS_CANNONLAKE(dev_priv)) {
1883 if (encoder->type == INTEL_OUTPUT_EDP)
1884 cnl_get_buf_trans_edp(dev_priv, &n_entries);
1885 else
1886 cnl_get_buf_trans_dp(dev_priv, &n_entries);
1887 } else {
1888 if (encoder->type == INTEL_OUTPUT_EDP)
1889 intel_ddi_get_buf_trans_edp(dev_priv, &n_entries);
1890 else
1891 intel_ddi_get_buf_trans_dp(dev_priv, &n_entries);
1892 }
Ville Syrjäläffe51112017-02-23 19:49:01 +02001893
1894 if (WARN_ON(n_entries < 1))
1895 n_entries = 1;
1896 if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1897 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1898
1899 return index_to_dp_signal_levels[n_entries - 1] &
1900 DP_TRAIN_VOLTAGE_SWING_MASK;
1901}
1902
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001903static void cnl_ddi_vswing_program(struct drm_i915_private *dev_priv,
1904 u32 level, enum port port, int type)
1905{
1906 const struct cnl_ddi_buf_trans *ddi_translations = NULL;
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001907 u32 n_entries, val;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001908 int ln;
1909
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001910 if (type == INTEL_OUTPUT_HDMI) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001911 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001912 } else if (type == INTEL_OUTPUT_DP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001913 ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001914 } else if (type == INTEL_OUTPUT_EDP) {
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001915 ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001916 }
1917
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001918 if (WARN_ON(ddi_translations == NULL))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001919 return;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001920
1921 if (level >= n_entries) {
1922 DRM_DEBUG_KMS("DDI translation not found for level %d. Using %d instead.", level, n_entries - 1);
1923 level = n_entries - 1;
1924 }
1925
1926 /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1927 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001928 val &= ~SCALING_MODE_SEL_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001929 val |= SCALING_MODE_SEL(2);
1930 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1931
1932 /* Program PORT_TX_DW2 */
1933 val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001934 val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1935 RCOMP_SCALAR_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001936 val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1937 val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1938 /* Rcomp scalar is fixed as 0x98 for every table entry */
1939 val |= RCOMP_SCALAR(0x98);
1940 I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1941
1942 /* Program PORT_TX_DW4 */
1943 /* We cannot write to GRP. It would overrite individual loadgen */
1944 for (ln = 0; ln < 4; ln++) {
1945 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001946 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1947 CURSOR_COEFF_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001948 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1949 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1950 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1951 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1952 }
1953
1954 /* Program PORT_TX_DW5 */
1955 /* All DW5 values are fixed for every table entry */
1956 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001957 val &= ~RTERM_SELECT_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001958 val |= RTERM_SELECT(6);
1959 val |= TAP3_DISABLE;
1960 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1961
1962 /* Program PORT_TX_DW7 */
1963 val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001964 val &= ~N_SCALAR_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001965 val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1966 I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1967}
1968
Clint Taylor0091abc2017-06-09 15:26:09 -07001969static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder, u32 level)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001970{
Clint Taylor0091abc2017-06-09 15:26:09 -07001971 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1972 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1973 enum port port = intel_ddi_get_encoder_port(encoder);
1974 int type = encoder->type;
1975 int width = 0;
1976 int rate = 0;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001977 u32 val;
Clint Taylor0091abc2017-06-09 15:26:09 -07001978 int ln = 0;
1979
1980 if ((intel_dp) && (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)) {
1981 width = intel_dp->lane_count;
1982 rate = intel_dp->link_rate;
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001983 } else if (type == INTEL_OUTPUT_HDMI) {
Clint Taylor0091abc2017-06-09 15:26:09 -07001984 width = 4;
1985 /* Rate is always < than 6GHz for HDMI */
Rodrigo Vivi61f3e772017-07-10 13:58:52 -07001986 } else {
1987 MISSING_CASE(type);
1988 return;
Clint Taylor0091abc2017-06-09 15:26:09 -07001989 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001990
1991 /*
1992 * 1. If port type is eDP or DP,
1993 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
1994 * else clear to 0b.
1995 */
1996 val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
1997 if (type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP)
1998 val |= COMMON_KEEPER_EN;
1999 else
2000 val &= ~COMMON_KEEPER_EN;
2001 I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
2002
2003 /* 2. Program loadgen select */
2004 /*
Clint Taylor0091abc2017-06-09 15:26:09 -07002005 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2006 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2007 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2008 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002009 */
Clint Taylor0091abc2017-06-09 15:26:09 -07002010 for (ln = 0; ln <= 3; ln++) {
2011 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2012 val &= ~LOADGEN_SELECT;
2013
Navare, Manasi Da8e45a12017-07-17 15:05:22 -07002014 if ((rate <= 600000 && width == 4 && ln >= 1) ||
2015 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
Clint Taylor0091abc2017-06-09 15:26:09 -07002016 val |= LOADGEN_SELECT;
2017 }
2018 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2019 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002020
2021 /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2022 val = I915_READ(CNL_PORT_CL1CM_DW5);
2023 val |= SUS_CLOCK_CONFIG;
2024 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2025
2026 /* 4. Clear training enable to change swing values */
2027 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2028 val &= ~TX_TRAINING_EN;
2029 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2030
2031 /* 5. Program swing and de-emphasis */
2032 cnl_ddi_vswing_program(dev_priv, level, port, type);
2033
2034 /* 6. Set training enable to trigger update */
2035 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2036 val |= TX_TRAINING_EN;
2037 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2038}
2039
David Weinehallf8896f52015-06-25 11:11:03 +03002040static uint32_t translate_signal_level(int signal_levels)
2041{
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002042 int i;
David Weinehallf8896f52015-06-25 11:11:03 +03002043
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002044 for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2045 if (index_to_dp_signal_levels[i] == signal_levels)
2046 return i;
David Weinehallf8896f52015-06-25 11:11:03 +03002047 }
2048
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002049 WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2050 signal_levels);
2051
2052 return 0;
David Weinehallf8896f52015-06-25 11:11:03 +03002053}
2054
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002055static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
2056{
2057 uint8_t train_set = intel_dp->train_set[0];
2058 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2059 DP_TRAIN_PRE_EMPHASIS_MASK);
2060
2061 return translate_signal_level(signal_levels);
2062}
2063
Rodrigo Vivid509af62017-08-29 16:22:24 -07002064u32 bxt_signal_levels(struct intel_dp *intel_dp)
David Weinehallf8896f52015-06-25 11:11:03 +03002065{
2066 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02002067 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03002068 struct intel_encoder *encoder = &dport->base;
David Weinehallf8896f52015-06-25 11:11:03 +03002069 enum port port = dport->port;
Rodrigo Vivid509af62017-08-29 16:22:24 -07002070 u32 level = intel_ddi_dp_level(intel_dp);
2071
2072 if (IS_CANNONLAKE(dev_priv))
2073 cnl_ddi_vswing_sequence(encoder, level);
2074 else
2075 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2076
2077 return 0;
2078}
2079
2080uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2081{
2082 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2083 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2084 struct intel_encoder *encoder = &dport->base;
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002085 uint32_t level = intel_ddi_dp_level(intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03002086
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002087 if (IS_GEN9_BC(dev_priv))
Rodrigo Vivid509af62017-08-29 16:22:24 -07002088 skl_ddi_set_iboost(encoder, level);
2089
David Weinehallf8896f52015-06-25 11:11:03 +03002090 return DDI_BUF_TRANS_SELECT(level);
2091}
2092
Paulo Zanonid7c530b2017-03-30 17:57:52 -03002093static void intel_ddi_clk_select(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002094 const struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002095{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002096 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2097 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002098 uint32_t val;
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002099
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002100 if (WARN_ON(!pll))
2101 return;
2102
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002103 if (IS_CANNONLAKE(dev_priv)) {
2104 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2105 val = I915_READ(DPCLKA_CFGCR0);
2106 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2107 I915_WRITE(DPCLKA_CFGCR0, val);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002108
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002109 /*
2110 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2111 * This step and the step before must be done with separate
2112 * register writes.
2113 */
2114 val = I915_READ(DPCLKA_CFGCR0);
2115 val &= ~(DPCLKA_CFGCR0_DDI_CLK_OFF(port) |
2116 DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port));
2117 I915_WRITE(DPCLKA_CFGCR0, val);
2118 } else if (IS_GEN9_BC(dev_priv)) {
Damien Lespiau5416d872014-11-14 17:24:33 +00002119 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002120 val = I915_READ(DPLL_CTRL2);
2121
2122 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2123 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002124 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002125 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2126
2127 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00002128
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002129 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002130 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002131 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002132}
2133
Manasi Navareba88d152016-09-01 15:08:08 -07002134static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
2135 int link_rate, uint32_t lane_count,
2136 struct intel_shared_dpll *pll,
2137 bool link_mst)
2138{
2139 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2140 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2141 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002142 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002143 uint32_t level = intel_ddi_dp_level(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002144
Ander Conselvan de Oliveirae081c842017-03-02 14:58:57 +02002145 WARN_ON(link_mst && (port == PORT_A || port == PORT_E));
2146
Manasi Navareba88d152016-09-01 15:08:08 -07002147 intel_dp_set_link_params(intel_dp, link_rate, lane_count,
2148 link_mst);
2149 if (encoder->type == INTEL_OUTPUT_EDP)
2150 intel_edp_panel_on(intel_dp);
2151
2152 intel_ddi_clk_select(encoder, pll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002153
2154 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2155
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002156 if (IS_CANNONLAKE(dev_priv))
2157 cnl_ddi_vswing_sequence(encoder, level);
2158 else if (IS_GEN9_LP(dev_priv))
2159 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
2160 else
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002161 intel_prepare_dp_ddi_buffers(encoder);
2162
Manasi Navareba88d152016-09-01 15:08:08 -07002163 intel_ddi_init_dp_buf_reg(encoder);
2164 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2165 intel_dp_start_link_train(intel_dp);
2166 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2167 intel_dp_stop_link_train(intel_dp);
2168}
2169
2170static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
Ville Syrjäläb47ef0f2017-08-18 16:49:52 +03002171 bool has_infoframe,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002172 const struct intel_crtc_state *crtc_state,
2173 const struct drm_connector_state *conn_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002174 const struct intel_shared_dpll *pll)
Manasi Navareba88d152016-09-01 15:08:08 -07002175{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002176 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2177 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Manasi Navareba88d152016-09-01 15:08:08 -07002178 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Manasi Navareba88d152016-09-01 15:08:08 -07002179 enum port port = intel_ddi_get_encoder_port(encoder);
2180 int level = intel_ddi_hdmi_level(dev_priv, port);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002181 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Manasi Navareba88d152016-09-01 15:08:08 -07002182
2183 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
2184 intel_ddi_clk_select(encoder, pll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002185
2186 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2187
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002188 if (IS_CANNONLAKE(dev_priv))
2189 cnl_ddi_vswing_sequence(encoder, level);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002190 else if (IS_GEN9_LP(dev_priv))
Manasi Navareba88d152016-09-01 15:08:08 -07002191 bxt_ddi_vswing_sequence(dev_priv, level, port,
2192 INTEL_OUTPUT_HDMI);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002193 else
2194 intel_prepare_hdmi_ddi_buffers(encoder);
2195
2196 if (IS_GEN9_BC(dev_priv))
2197 skl_ddi_set_iboost(encoder, level);
Manasi Navareba88d152016-09-01 15:08:08 -07002198
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002199 intel_dig_port->set_infoframes(&encoder->base,
2200 has_infoframe,
2201 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07002202}
2203
Shashank Sharma1524e932017-03-09 19:13:41 +05302204static void intel_ddi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002205 const struct intel_crtc_state *pipe_config,
2206 const struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002207{
Shashank Sharma1524e932017-03-09 19:13:41 +05302208 int type = encoder->type;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02002209
Ville Syrjäläcca05022016-06-22 21:57:06 +03002210 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Shashank Sharma1524e932017-03-09 19:13:41 +05302211 intel_ddi_pre_enable_dp(encoder,
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002212 pipe_config->port_clock,
2213 pipe_config->lane_count,
2214 pipe_config->shared_dpll,
2215 intel_crtc_has_type(pipe_config,
Manasi Navareba88d152016-09-01 15:08:08 -07002216 INTEL_OUTPUT_DP_MST));
2217 }
2218 if (type == INTEL_OUTPUT_HDMI) {
Shashank Sharma1524e932017-03-09 19:13:41 +05302219 intel_ddi_pre_enable_hdmi(encoder,
Ville Syrjäläb47ef0f2017-08-18 16:49:52 +03002220 pipe_config->has_infoframe,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002221 pipe_config, conn_state,
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002222 pipe_config->shared_dpll);
Paulo Zanonic19b0662012-10-15 15:51:41 -03002223 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002224}
2225
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002226static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002227 const struct intel_crtc_state *old_crtc_state,
2228 const struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002229{
2230 struct drm_encoder *encoder = &intel_encoder->base;
Tvrtko Ursulin66478472016-11-16 08:55:40 +00002231 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002232 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002233 struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002234 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03002235 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03002236 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03002237
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002238 /* old_crtc_state and old_conn_state are NULL when called from DP_MST */
2239
Imre Deak76181382017-05-31 20:05:35 +03002240 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Ville Syrjäläc5f93fc2017-08-22 17:09:14 +03002241 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2242
Imre Deak76181382017-05-31 20:05:35 +03002243 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2244 }
2245
Paulo Zanoni2886e932012-10-05 12:06:00 -03002246 val = I915_READ(DDI_BUF_CTL(port));
2247 if (val & DDI_BUF_CTL_ENABLE) {
2248 val &= ~DDI_BUF_CTL_ENABLE;
2249 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03002250 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03002251 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002252
Paulo Zanonia836bdf2012-10-15 15:51:32 -03002253 val = I915_READ(DP_TP_CTL(port));
2254 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2255 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2256 I915_WRITE(DP_TP_CTL(port), val);
2257
2258 if (wait)
2259 intel_wait_ddi_buf_idle(dev_priv, port);
2260
Ville Syrjäläc5f93fc2017-08-22 17:09:14 +03002261 if (type == INTEL_OUTPUT_HDMI) {
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002262 dig_port->set_infoframes(encoder, false,
2263 old_crtc_state, old_conn_state);
Ville Syrjäläc5f93fc2017-08-22 17:09:14 +03002264 }
2265
2266 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
2267 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2268
Jani Nikula24f3e092014-03-17 16:43:36 +02002269 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002270 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002271 }
2272
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002273 if (dig_port)
2274 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2275
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002276 if (IS_CANNONLAKE(dev_priv))
2277 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2278 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2279 else if (IS_GEN9_BC(dev_priv))
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002280 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
2281 DPLL_CTRL2_DDI_CLK_OFF(port)));
Tvrtko Ursulin66478472016-11-16 08:55:40 +00002282 else if (INTEL_GEN(dev_priv) < 9)
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002283 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03002284
2285 if (type == INTEL_OUTPUT_HDMI) {
2286 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
2287
2288 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2289 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002290}
2291
Shashank Sharma1524e932017-03-09 19:13:41 +05302292void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002293 const struct intel_crtc_state *old_crtc_state,
2294 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002295{
Shashank Sharma1524e932017-03-09 19:13:41 +05302296 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002297 uint32_t val;
2298
2299 /*
2300 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2301 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2302 * step 13 is the correct place for it. Step 18 is where it was
2303 * originally before the BUN.
2304 */
2305 val = I915_READ(FDI_RX_CTL(PIPE_A));
2306 val &= ~FDI_RX_ENABLE;
2307 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2308
Shashank Sharma1524e932017-03-09 19:13:41 +05302309 intel_ddi_post_disable(encoder, old_crtc_state, old_conn_state);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002310
2311 val = I915_READ(FDI_RX_MISC(PIPE_A));
2312 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2313 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2314 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2315
2316 val = I915_READ(FDI_RX_CTL(PIPE_A));
2317 val &= ~FDI_PCDCLK;
2318 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2319
2320 val = I915_READ(FDI_RX_CTL(PIPE_A));
2321 val &= ~FDI_RX_PLL_ENABLE;
2322 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2323}
2324
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002325static void intel_enable_ddi(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002326 const struct intel_crtc_state *pipe_config,
2327 const struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002328{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03002329 struct drm_encoder *encoder = &intel_encoder->base;
Tvrtko Ursulin66478472016-11-16 08:55:40 +00002330 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03002331 enum port port = intel_ddi_get_encoder_port(intel_encoder);
2332 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002333
Paulo Zanoni6547fef2012-10-15 15:51:40 -03002334 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00002335 struct intel_digital_port *intel_dig_port =
2336 enc_to_dig_port(encoder);
Shashank Sharma15953632017-03-13 16:54:03 +05302337 bool clock_ratio = pipe_config->hdmi_high_tmds_clock_ratio;
2338 bool scrambling = pipe_config->hdmi_scrambling;
2339
2340 intel_hdmi_handle_sink_scrambling(intel_encoder,
2341 conn_state->connector,
2342 clock_ratio, scrambling);
Damien Lespiau876a8cd2012-12-11 18:48:30 +00002343
Paulo Zanoni6547fef2012-10-15 15:51:40 -03002344 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2345 * are ignored so nothing special needs to be done besides
2346 * enabling the port.
2347 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00002348 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002349 intel_dig_port->saved_port_bits |
2350 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02002351 } else if (type == INTEL_OUTPUT_EDP) {
2352 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2353
Tvrtko Ursulin66478472016-11-16 08:55:40 +00002354 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03002355 intel_dp_stop_link_train(intel_dp);
2356
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002357 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002358 intel_psr_enable(intel_dp, pipe_config);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002359 intel_edp_drrs_enable(intel_dp, pipe_config);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03002360 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08002361
Maarten Lankhorst37255d82016-12-15 15:29:43 +01002362 if (pipe_config->has_audio)
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002363 intel_audio_codec_enable(intel_encoder, pipe_config, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002364}
2365
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002366static void intel_disable_ddi(struct intel_encoder *intel_encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002367 const struct intel_crtc_state *old_crtc_state,
2368 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002369{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02002370 struct drm_encoder *encoder = &intel_encoder->base;
2371 int type = intel_encoder->type;
2372
Maarten Lankhorst37255d82016-12-15 15:29:43 +01002373 if (old_crtc_state->has_audio)
Jani Nikula69bfe1a2014-10-27 16:26:50 +02002374 intel_audio_codec_disable(intel_encoder);
Paulo Zanoni2831d8422013-03-06 20:03:09 -03002375
Shashank Sharma15953632017-03-13 16:54:03 +05302376 if (type == INTEL_OUTPUT_HDMI) {
2377 intel_hdmi_handle_sink_scrambling(intel_encoder,
2378 old_conn_state->connector,
2379 false, false);
2380 }
2381
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02002382 if (type == INTEL_OUTPUT_EDP) {
2383 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2384
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002385 intel_edp_drrs_disable(intel_dp, old_crtc_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002386 intel_psr_disable(intel_dp, old_crtc_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002387 intel_edp_backlight_off(old_conn_state);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02002388 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002389}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03002390
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002391static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002392 const struct intel_crtc_state *pipe_config,
2393 const struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002394{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002395 uint8_t mask = pipe_config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002396
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03002397 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002398}
2399
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002400void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002401{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2403 struct drm_i915_private *dev_priv =
2404 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002405 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002406 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302407 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002408
2409 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2410 val = I915_READ(DDI_BUF_CTL(port));
2411 if (val & DDI_BUF_CTL_ENABLE) {
2412 val &= ~DDI_BUF_CTL_ENABLE;
2413 I915_WRITE(DDI_BUF_CTL(port), val);
2414 wait = true;
2415 }
2416
2417 val = I915_READ(DP_TP_CTL(port));
2418 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2419 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2420 I915_WRITE(DP_TP_CTL(port), val);
2421 POSTING_READ(DP_TP_CTL(port));
2422
2423 if (wait)
2424 intel_wait_ddi_buf_idle(dev_priv, port);
2425 }
2426
Dave Airlie0e32b392014-05-02 14:02:48 +10002427 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002428 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002429 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002430 val |= DP_TP_CTL_MODE_MST;
2431 else {
2432 val |= DP_TP_CTL_MODE_SST;
2433 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2434 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2435 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002436 I915_WRITE(DP_TP_CTL(port), val);
2437 POSTING_READ(DP_TP_CTL(port));
2438
2439 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2440 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2441 POSTING_READ(DDI_BUF_CTL(port));
2442
2443 udelay(600);
2444}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002445
Libin Yang9935f7f2016-11-28 20:07:06 +08002446bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2447 struct intel_crtc *intel_crtc)
2448{
2449 u32 temp;
2450
2451 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2452 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2453 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2454 return true;
2455 }
2456 return false;
2457}
2458
Ville Syrjälä6801c182013-09-24 14:24:05 +03002459void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002460 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002461{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002462 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002463 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002464 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002465 struct intel_digital_port *intel_dig_port;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002466 u32 temp, flags = 0;
2467
Jani Nikula4d1de972016-03-18 17:05:42 +02002468 /* XXX: DSI transcoder paranoia */
2469 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2470 return;
2471
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002472 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2473 if (temp & TRANS_DDI_PHSYNC)
2474 flags |= DRM_MODE_FLAG_PHSYNC;
2475 else
2476 flags |= DRM_MODE_FLAG_NHSYNC;
2477 if (temp & TRANS_DDI_PVSYNC)
2478 flags |= DRM_MODE_FLAG_PVSYNC;
2479 else
2480 flags |= DRM_MODE_FLAG_NVSYNC;
2481
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002482 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002483
2484 switch (temp & TRANS_DDI_BPC_MASK) {
2485 case TRANS_DDI_BPC_6:
2486 pipe_config->pipe_bpp = 18;
2487 break;
2488 case TRANS_DDI_BPC_8:
2489 pipe_config->pipe_bpp = 24;
2490 break;
2491 case TRANS_DDI_BPC_10:
2492 pipe_config->pipe_bpp = 30;
2493 break;
2494 case TRANS_DDI_BPC_12:
2495 pipe_config->pipe_bpp = 36;
2496 break;
2497 default:
2498 break;
2499 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002500
2501 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2502 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002503 pipe_config->has_hdmi_sink = true;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002504 intel_dig_port = enc_to_dig_port(&encoder->base);
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002505
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002506 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002507 pipe_config->has_infoframe = true;
Shashank Sharma15953632017-03-13 16:54:03 +05302508
2509 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2510 TRANS_DDI_HDMI_SCRAMBLING_MASK)
2511 pipe_config->hdmi_scrambling = true;
2512 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2513 pipe_config->hdmi_high_tmds_clock_ratio = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002514 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002515 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002516 pipe_config->lane_count = 4;
2517 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002518 case TRANS_DDI_MODE_SELECT_FDI:
2519 break;
2520 case TRANS_DDI_MODE_SELECT_DP_SST:
2521 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002522 pipe_config->lane_count =
2523 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002524 intel_dp_get_m_n(intel_crtc, pipe_config);
2525 break;
2526 default:
2527 break;
2528 }
Daniel Vetter10214422013-11-18 07:38:16 +01002529
Libin Yang9935f7f2016-11-28 20:07:06 +08002530 pipe_config->has_audio =
2531 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002532
Jani Nikula6aa23e62016-03-24 17:50:20 +02002533 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2534 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002535 /*
2536 * This is a big fat ugly hack.
2537 *
2538 * Some machines in UEFI boot mode provide us a VBT that has 18
2539 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2540 * unknown we fail to light up. Yet the same BIOS boots up with
2541 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2542 * max, not what it tells us to use.
2543 *
2544 * Note: This will still be broken if the eDP panel is not lit
2545 * up by the BIOS, and thus we can't get the mode at module
2546 * load.
2547 */
2548 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002549 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2550 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002551 }
Jesse Barnes11578552014-01-21 12:42:10 -08002552
Damien Lespiau22606a12014-12-12 14:26:57 +00002553 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002554
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002555 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002556 pipe_config->lane_lat_optim_mask =
2557 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002558}
2559
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002560static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002561 struct intel_crtc_state *pipe_config,
2562 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002563{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002564 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002565 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002566 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002567 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002568
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002569 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002570
Daniel Vettereccb1402013-05-22 00:50:22 +02002571 if (port == PORT_A)
2572 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2573
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002574 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002575 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002576 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002577 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002578
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002579 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002580 pipe_config->lane_lat_optim_mask =
2581 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002582 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002583
2584 return ret;
2585
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002586}
2587
2588static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002589 .reset = intel_dp_encoder_reset,
2590 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002591};
2592
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002593static struct intel_connector *
2594intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2595{
2596 struct intel_connector *connector;
2597 enum port port = intel_dig_port->port;
2598
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002599 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002600 if (!connector)
2601 return NULL;
2602
2603 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2604 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2605 kfree(connector);
2606 return NULL;
2607 }
2608
2609 return connector;
2610}
2611
2612static struct intel_connector *
2613intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2614{
2615 struct intel_connector *connector;
2616 enum port port = intel_dig_port->port;
2617
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002618 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002619 if (!connector)
2620 return NULL;
2621
2622 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2623 intel_hdmi_init_connector(intel_dig_port, connector);
2624
2625 return connector;
2626}
2627
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002628void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002629{
2630 struct intel_digital_port *intel_dig_port;
2631 struct intel_encoder *intel_encoder;
2632 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302633 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002634 int max_lanes;
2635
2636 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2637 switch (port) {
2638 case PORT_A:
2639 max_lanes = 4;
2640 break;
2641 case PORT_E:
2642 max_lanes = 0;
2643 break;
2644 default:
2645 max_lanes = 4;
2646 break;
2647 }
2648 } else {
2649 switch (port) {
2650 case PORT_A:
2651 max_lanes = 2;
2652 break;
2653 case PORT_E:
2654 max_lanes = 2;
2655 break;
2656 default:
2657 max_lanes = 4;
2658 break;
2659 }
2660 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002661
2662 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2663 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2664 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302665
2666 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2667 /*
2668 * Lspcon device needs to be driven with DP connector
2669 * with special detection sequence. So make sure DP
2670 * is initialized before lspcon.
2671 */
2672 init_dp = true;
2673 init_lspcon = true;
2674 init_hdmi = false;
2675 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2676 }
2677
Paulo Zanoni311a2092013-09-12 17:12:18 -03002678 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002679 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002680 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002681 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002682 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002683
Daniel Vetterb14c5672013-09-19 12:18:32 +02002684 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002685 if (!intel_dig_port)
2686 return;
2687
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002688 intel_encoder = &intel_dig_port->base;
2689 encoder = &intel_encoder->base;
2690
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002691 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002692 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002693
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002694 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002695 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002696 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002697 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002698 intel_encoder->pre_enable = intel_ddi_pre_enable;
2699 intel_encoder->disable = intel_disable_ddi;
2700 intel_encoder->post_disable = intel_ddi_post_disable;
2701 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002702 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002703 intel_encoder->suspend = intel_dp_encoder_suspend;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002704 intel_encoder->get_power_domains = intel_ddi_get_power_domains;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002705
2706 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002707 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2708 (DDI_BUF_PORT_REVERSAL |
2709 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002710
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002711 switch (port) {
2712 case PORT_A:
2713 intel_dig_port->ddi_io_power_domain =
2714 POWER_DOMAIN_PORT_DDI_A_IO;
2715 break;
2716 case PORT_B:
2717 intel_dig_port->ddi_io_power_domain =
2718 POWER_DOMAIN_PORT_DDI_B_IO;
2719 break;
2720 case PORT_C:
2721 intel_dig_port->ddi_io_power_domain =
2722 POWER_DOMAIN_PORT_DDI_C_IO;
2723 break;
2724 case PORT_D:
2725 intel_dig_port->ddi_io_power_domain =
2726 POWER_DOMAIN_PORT_DDI_D_IO;
2727 break;
2728 case PORT_E:
2729 intel_dig_port->ddi_io_power_domain =
2730 POWER_DOMAIN_PORT_DDI_E_IO;
2731 break;
2732 default:
2733 MISSING_CASE(port);
2734 }
2735
Matt Roper6c566dc2015-11-05 14:53:32 -08002736 /*
2737 * Bspec says that DDI_A_4_LANES is the only supported configuration
2738 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2739 * wasn't lit up at boot. Force this bit on in our internal
2740 * configuration so that we use the proper lane count for our
2741 * calculations.
2742 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002743 if (IS_GEN9_LP(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002744 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2745 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2746 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002747 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002748 }
2749 }
2750
Matt Ropered8d60f2016-01-28 15:09:37 -08002751 intel_dig_port->max_lanes = max_lanes;
2752
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002753 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002754 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002755 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002756 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002757 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002758
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002759 intel_infoframe_init(intel_dig_port);
2760
Chris Wilsonf68d6972014-08-04 07:15:09 +01002761 if (init_dp) {
2762 if (!intel_ddi_init_dp_connector(intel_dig_port))
2763 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002764
Chris Wilsonf68d6972014-08-04 07:15:09 +01002765 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002766 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002767 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002768
Paulo Zanoni311a2092013-09-12 17:12:18 -03002769 /* In theory we don't need the encoder->type check, but leave it just in
2770 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002771 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2772 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2773 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002774 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002775
Shashank Sharmaff662122016-10-14 19:56:51 +05302776 if (init_lspcon) {
2777 if (lspcon_init(intel_dig_port))
2778 /* TODO: handle hdmi info frame part */
2779 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2780 port_name(port));
2781 else
2782 /*
2783 * LSPCON init faied, but DP init was success, so
2784 * lets try to drive as DP++ port.
2785 */
2786 DRM_ERROR("LSPCON init failed on port %c\n",
2787 port_name(port));
2788 }
2789
Chris Wilsonf68d6972014-08-04 07:15:09 +01002790 return;
2791
2792err:
2793 drm_encoder_cleanup(encoder);
2794 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002795}