blob: a696192eae206a34aee0fceec916ef245a269469 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700107 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
108 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000110 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
111 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
112 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
113 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000114#ifdef IXGBE_FCOE
115 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
116 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
117 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
118 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000119 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
120 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000121 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
122 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
123#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700124};
125
John Fastabend9cc00b52012-01-28 03:32:17 +0000126/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
127 * we set the num_rx_queues to evaluate to num_tx_queues. This is
128 * used because we do not have a good way to get the max number of
129 * rx queues with CONFIG_RPS disabled.
130 */
131#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
132
133#define IXGBE_QUEUE_STATS_LEN ( \
134 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800135 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700136#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800137#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000138 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
141 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
142 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800143#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000144 IXGBE_PB_STATS_LEN + \
145 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000147static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
148 "Register test (offline)", "Eeprom test (offline)",
149 "Interrupt test (offline)", "Loopback test (offline)",
150 "Link test (on/offline)"
151};
152#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
153
Veola Nazareth695b8162015-11-11 16:22:59 -0700154/* currently supported speeds for 10G */
155#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
156 SUPPORTED_10000baseKX4_Full | \
157 SUPPORTED_10000baseKR_Full)
158
159#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
160
161static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
162{
163 if (!ixgbe_isbackplane(hw->phy.media_type))
164 return SUPPORTED_10000baseT_Full;
165
166 switch (hw->device_id) {
167 case IXGBE_DEV_ID_82598:
168 case IXGBE_DEV_ID_82599_KX4:
169 case IXGBE_DEV_ID_82599_KX4_MEZZ:
170 case IXGBE_DEV_ID_X550EM_X_KX4:
171 return SUPPORTED_10000baseKX4_Full;
172 case IXGBE_DEV_ID_82598_BX:
173 case IXGBE_DEV_ID_82599_KR:
174 case IXGBE_DEV_ID_X550EM_X_KR:
175 return SUPPORTED_10000baseKR_Full;
176 default:
177 return SUPPORTED_10000baseKX4_Full |
178 SUPPORTED_10000baseKR_Full;
179 }
180}
181
Auke Kok9a799d72007-09-15 14:07:45 -0700182static int ixgbe_get_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000183 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700184{
185 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800186 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000187 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000188 bool autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700189
Jacob Kellerdb018962012-06-08 06:59:17 +0000190 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700191
Jacob Kellerdb018962012-06-08 06:59:17 +0000192 /* set the supported link speeds */
193 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700194 ecmd->supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000195 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
196 ecmd->supported |= SUPPORTED_1000baseT_Full;
197 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700198 ecmd->supported |= ixgbe_isbackplane(hw->phy.media_type) ?
199 SUPPORTED_1000baseKX_Full :
200 SUPPORTED_1000baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000201
Veola Nazareth695b8162015-11-11 16:22:59 -0700202 /* default advertised speed if phy.autoneg_advertised isn't set */
203 ecmd->advertising = ecmd->supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000204 /* set the advertised speeds */
205 if (hw->phy.autoneg_advertised) {
Veola Nazareth695b8162015-11-11 16:22:59 -0700206 ecmd->advertising = 0;
Jacob Kellerdb018962012-06-08 06:59:17 +0000207 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
208 ecmd->advertising |= ADVERTISED_100baseT_Full;
209 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700210 ecmd->advertising |= ecmd->supported & ADVRTSD_MSK_10G;
211 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
212 if (ecmd->supported & SUPPORTED_1000baseKX_Full)
213 ecmd->advertising |= ADVERTISED_1000baseKX_Full;
214 else
215 ecmd->advertising |= ADVERTISED_1000baseT_Full;
216 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800217 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000218 if (hw->phy.multispeed_fiber && !autoneg) {
219 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
220 ecmd->advertising = ADVERTISED_10000baseT_Full;
221 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800222 }
223
Jacob Kellerdb018962012-06-08 06:59:17 +0000224 if (autoneg) {
225 ecmd->supported |= SUPPORTED_Autoneg;
226 ecmd->advertising |= ADVERTISED_Autoneg;
227 ecmd->autoneg = AUTONEG_ENABLE;
228 } else
229 ecmd->autoneg = AUTONEG_DISABLE;
230
231 ecmd->transceiver = XCVR_EXTERNAL;
232
233 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000234 switch (adapter->hw.phy.type) {
235 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800236 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700237 case ixgbe_phy_x550em_ext_t:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000238 case ixgbe_phy_cu_unknown:
Jacob Kellerdb018962012-06-08 06:59:17 +0000239 ecmd->supported |= SUPPORTED_TP;
240 ecmd->advertising |= ADVERTISED_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000241 ecmd->port = PORT_TP;
242 break;
243 case ixgbe_phy_qt:
Jacob Kellerdb018962012-06-08 06:59:17 +0000244 ecmd->supported |= SUPPORTED_FIBRE;
245 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000246 ecmd->port = PORT_FIBRE;
247 break;
248 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000249 case ixgbe_phy_sfp_passive_tyco:
250 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000251 case ixgbe_phy_sfp_ftl:
252 case ixgbe_phy_sfp_avago:
253 case ixgbe_phy_sfp_intel:
254 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800255 case ixgbe_phy_qsfp_passive_unknown:
256 case ixgbe_phy_qsfp_active_unknown:
257 case ixgbe_phy_qsfp_intel:
258 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000259 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000260 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000261 case ixgbe_sfp_type_da_cu:
262 case ixgbe_sfp_type_da_cu_core0:
263 case ixgbe_sfp_type_da_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000264 ecmd->supported |= SUPPORTED_FIBRE;
265 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000266 ecmd->port = PORT_DA;
267 break;
268 case ixgbe_sfp_type_sr:
269 case ixgbe_sfp_type_lr:
270 case ixgbe_sfp_type_srlr_core0:
271 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000272 case ixgbe_sfp_type_1g_sx_core0:
273 case ixgbe_sfp_type_1g_sx_core1:
274 case ixgbe_sfp_type_1g_lx_core0:
275 case ixgbe_sfp_type_1g_lx_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000276 ecmd->supported |= SUPPORTED_FIBRE;
277 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000278 ecmd->port = PORT_FIBRE;
279 break;
280 case ixgbe_sfp_type_not_present:
Jacob Kellerdb018962012-06-08 06:59:17 +0000281 ecmd->supported |= SUPPORTED_FIBRE;
282 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000283 ecmd->port = PORT_NONE;
284 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000285 case ixgbe_sfp_type_1g_cu_core0:
286 case ixgbe_sfp_type_1g_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000287 ecmd->supported |= SUPPORTED_TP;
288 ecmd->advertising |= ADVERTISED_TP;
Don Skidmorecb836a92010-06-29 18:30:59 +0000289 ecmd->port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000290 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000291 case ixgbe_sfp_type_unknown:
292 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000293 ecmd->supported |= SUPPORTED_FIBRE;
294 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000295 ecmd->port = PORT_OTHER;
296 break;
297 }
298 break;
299 case ixgbe_phy_xaui:
Jacob Kellerdb018962012-06-08 06:59:17 +0000300 ecmd->supported |= SUPPORTED_FIBRE;
301 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000302 ecmd->port = PORT_NONE;
303 break;
304 case ixgbe_phy_unknown:
305 case ixgbe_phy_generic:
306 case ixgbe_phy_sfp_unsupported:
307 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000308 ecmd->supported |= SUPPORTED_FIBRE;
309 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000310 ecmd->port = PORT_OTHER;
311 break;
312 }
313
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800314 if (netif_carrier_ok(netdev)) {
315 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000316 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000317 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000318 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700319 case IXGBE_LINK_SPEED_2_5GB_FULL:
320 ethtool_cmd_speed_set(ecmd, SPEED_2500);
321 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000322 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000323 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000324 break;
325 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000326 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000327 break;
328 default:
329 break;
330 }
Auke Kok9a799d72007-09-15 14:07:45 -0700331 ecmd->duplex = DUPLEX_FULL;
332 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +0200333 ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
334 ecmd->duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700335 }
336
Auke Kok9a799d72007-09-15 14:07:45 -0700337 return 0;
338}
339
340static int ixgbe_set_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000341 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700342{
343 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800344 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700345 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000346 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700347
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000348 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000349 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000350 /*
351 * this function does not support duplex forcing, but can
352 * limit the advertising of the adapter to the specified speed
353 */
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000354 if (ecmd->advertising & ~ecmd->supported)
355 return -EINVAL;
356
Emil Tantiloved33ff62013-08-30 07:55:24 +0000357 /* only allow one speed at a time if no autoneg */
358 if (!ecmd->autoneg && hw->phy.multispeed_fiber) {
359 if (ecmd->advertising ==
360 (ADVERTISED_10000baseT_Full |
361 ADVERTISED_1000baseT_Full))
362 return -EINVAL;
363 }
364
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700365 old = hw->phy.autoneg_advertised;
366 advertised = 0;
367 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
368 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
369
370 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
371 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
372
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000373 if (ecmd->advertising & ADVERTISED_100baseT_Full)
374 advertised |= IXGBE_LINK_SPEED_100_FULL;
375
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700376 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000377 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700378 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000379 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
380 usleep_range(1000, 2000);
381
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000382 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000383 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700384 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000385 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000386 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700387 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000388 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000389 } else {
390 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000391 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000392 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000393 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000394 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000395 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700396 }
397
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000398 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700399}
400
401static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000402 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700403{
404 struct ixgbe_adapter *adapter = netdev_priv(netdev);
405 struct ixgbe_hw *hw = &adapter->hw;
406
Don Skidmore73d80953d2013-07-31 02:19:24 +0000407 if (ixgbe_device_supports_autoneg_fc(hw) &&
408 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000409 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000410 else
411 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700412
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800413 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700414 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800415 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700416 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800417 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700418 pause->rx_pause = 1;
419 pause->tx_pause = 1;
420 }
421}
422
423static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000424 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700425{
426 struct ixgbe_adapter *adapter = netdev_priv(netdev);
427 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700428 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700429
Alexander Duyck943561d2012-05-09 22:14:44 -0700430 /* 82598 does no support link flow control with DCB enabled */
431 if ((hw->mac.type == ixgbe_mac_82598EB) &&
432 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000433 return -EINVAL;
434
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000435 /* some devices do not support autoneg of link flow control */
436 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000437 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000438 return -EINVAL;
439
Alexander Duyck943561d2012-05-09 22:14:44 -0700440 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000441
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000442 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000443 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700444 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000445 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700446 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000447 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800448 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700449 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000450
451 /* if the thing changed then we'll update and use new autoneg */
452 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
453 hw->fc = fc;
454 if (netif_running(netdev))
455 ixgbe_reinit_locked(adapter);
456 else
457 ixgbe_reset(adapter);
458 }
Auke Kok9a799d72007-09-15 14:07:45 -0700459
460 return 0;
461}
462
Auke Kok9a799d72007-09-15 14:07:45 -0700463static u32 ixgbe_get_msglevel(struct net_device *netdev)
464{
465 struct ixgbe_adapter *adapter = netdev_priv(netdev);
466 return adapter->msg_enable;
467}
468
469static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
470{
471 struct ixgbe_adapter *adapter = netdev_priv(netdev);
472 adapter->msg_enable = data;
473}
474
475static int ixgbe_get_regs_len(struct net_device *netdev)
476{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700477#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700478 return IXGBE_REGS_LEN * sizeof(u32);
479}
480
481#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
482
483static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000484 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700485{
486 struct ixgbe_adapter *adapter = netdev_priv(netdev);
487 struct ixgbe_hw *hw = &adapter->hw;
488 u32 *regs_buff = p;
489 u8 i;
490
491 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
492
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000493 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
494 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700495
496 /* General Registers */
497 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
498 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
499 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
500 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
501 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
502 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
503 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
504 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
505
506 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700507 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700508 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700509 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700510 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
511 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
512 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
513 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
514 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
515 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700516 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700517
518 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700519 /* don't read EICR because it can clear interrupt causes, instead
520 * read EICS which is a shadow but doesn't clear EICR */
521 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700522 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
523 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
524 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
525 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
526 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
527 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
528 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
529 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
530 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700531 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700532 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
533
534 /* Flow Control */
535 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
536 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
537 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
538 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
539 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800540 for (i = 0; i < 8; i++) {
541 switch (hw->mac.type) {
542 case ixgbe_mac_82598EB:
543 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
544 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
545 break;
546 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000547 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000548 case ixgbe_mac_X550:
549 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700550 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800551 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
552 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
553 break;
554 default:
555 break;
556 }
557 }
Auke Kok9a799d72007-09-15 14:07:45 -0700558 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
559 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
560
561 /* Receive DMA */
562 for (i = 0; i < 64; i++)
563 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
564 for (i = 0; i < 64; i++)
565 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
566 for (i = 0; i < 64; i++)
567 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
568 for (i = 0; i < 64; i++)
569 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
570 for (i = 0; i < 64; i++)
571 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
572 for (i = 0; i < 64; i++)
573 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
574 for (i = 0; i < 16; i++)
575 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
576 for (i = 0; i < 16; i++)
577 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
578 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
579 for (i = 0; i < 8; i++)
580 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
581 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
582 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
583
584 /* Receive */
585 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
586 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
587 for (i = 0; i < 16; i++)
588 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
589 for (i = 0; i < 16; i++)
590 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700591 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700592 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
593 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
594 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
595 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
596 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
597 for (i = 0; i < 8; i++)
598 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
599 for (i = 0; i < 8; i++)
600 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
601 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
602
603 /* Transmit */
604 for (i = 0; i < 32; i++)
605 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
606 for (i = 0; i < 32; i++)
607 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
608 for (i = 0; i < 32; i++)
609 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
610 for (i = 0; i < 32; i++)
611 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
612 for (i = 0; i < 32; i++)
613 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
614 for (i = 0; i < 32; i++)
615 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
616 for (i = 0; i < 32; i++)
617 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
618 for (i = 0; i < 32; i++)
619 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
620 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
621 for (i = 0; i < 16; i++)
622 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
623 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
624 for (i = 0; i < 8; i++)
625 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
626 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
627
628 /* Wake Up */
629 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
630 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
631 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
632 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
633 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
634 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
635 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
636 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000637 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700638
Alexander Duyck673ac602010-11-16 19:27:05 -0800639 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700640 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
641 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
642
643 switch (hw->mac.type) {
644 case ixgbe_mac_82598EB:
645 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
646 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
647 for (i = 0; i < 8; i++)
648 regs_buff[833 + i] =
649 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
650 for (i = 0; i < 8; i++)
651 regs_buff[841 + i] =
652 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
653 for (i = 0; i < 8; i++)
654 regs_buff[849 + i] =
655 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
656 for (i = 0; i < 8; i++)
657 regs_buff[857 + i] =
658 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
659 break;
660 case ixgbe_mac_82599EB:
661 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000662 case ixgbe_mac_X550:
663 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700664 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700665 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
666 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
667 for (i = 0; i < 8; i++)
668 regs_buff[833 + i] =
669 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
670 for (i = 0; i < 8; i++)
671 regs_buff[841 + i] =
672 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
673 for (i = 0; i < 8; i++)
674 regs_buff[849 + i] =
675 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
676 for (i = 0; i < 8; i++)
677 regs_buff[857 + i] =
678 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
679 break;
680 default:
681 break;
682 }
683
Auke Kok9a799d72007-09-15 14:07:45 -0700684 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700685 regs_buff[865 + i] =
686 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700687 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700688 regs_buff[873 + i] =
689 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700690
691 /* Statistics */
692 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
693 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
694 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
695 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
696 for (i = 0; i < 8; i++)
697 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
698 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
699 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
700 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
701 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
702 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
703 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
704 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
705 for (i = 0; i < 8; i++)
706 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
707 for (i = 0; i < 8; i++)
708 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
709 for (i = 0; i < 8; i++)
710 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
711 for (i = 0; i < 8; i++)
712 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
713 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
714 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
715 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
716 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
717 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
718 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
719 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
720 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
721 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
722 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700723 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
724 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
725 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
726 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700727 for (i = 0; i < 8; i++)
728 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
729 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
730 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
731 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
732 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
733 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
734 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
735 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700736 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
737 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700738 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
739 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
740 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
741 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
742 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
743 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
744 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
745 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
746 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
747 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
748 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
749 for (i = 0; i < 16; i++)
750 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
751 for (i = 0; i < 16; i++)
752 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
753 for (i = 0; i < 16; i++)
754 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
755 for (i = 0; i < 16; i++)
756 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
757
758 /* MAC */
759 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
760 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
761 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
762 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
763 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
764 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
765 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
766 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
767 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
768 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
769 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
770 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
771 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
772 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
773 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
774 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
775 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
776 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
777 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
778 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
779 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
780 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
781 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
782 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
783 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
784 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
785 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
786 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
787 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
788 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
789 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
790 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
791 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
792
793 /* Diagnostic */
794 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
795 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700796 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700797 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700798 for (i = 0; i < 4; i++)
799 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700800 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
801 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
802 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700803 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700804 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700805 for (i = 0; i < 4; i++)
806 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700807 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
808 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
809 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
810 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
811 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
812 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
813 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
814 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
815 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
816 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
817 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
818 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700819 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700820 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
821 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
822 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
823 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
824 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
825 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
826 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
827 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
828 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000829
830 /* 82599 X540 specific registers */
831 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700832
833 /* 82599 X540 specific DCB registers */
834 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
835 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
836 for (i = 0; i < 4; i++)
837 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
838 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
839 /* same as RTTQCNRM */
840 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
841 /* same as RTTQCNRR */
842
843 /* X540 specific DCB registers */
844 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
845 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700846}
847
848static int ixgbe_get_eeprom_len(struct net_device *netdev)
849{
850 struct ixgbe_adapter *adapter = netdev_priv(netdev);
851 return adapter->hw.eeprom.word_size * 2;
852}
853
854static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000855 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700856{
857 struct ixgbe_adapter *adapter = netdev_priv(netdev);
858 struct ixgbe_hw *hw = &adapter->hw;
859 u16 *eeprom_buff;
860 int first_word, last_word, eeprom_len;
861 int ret_val = 0;
862 u16 i;
863
864 if (eeprom->len == 0)
865 return -EINVAL;
866
867 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
868
869 first_word = eeprom->offset >> 1;
870 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
871 eeprom_len = last_word - first_word + 1;
872
873 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
874 if (!eeprom_buff)
875 return -ENOMEM;
876
Emil Tantilov68c70052011-04-20 08:49:06 +0000877 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
878 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700879
880 /* Device's eeprom is always little-endian, word addressable */
881 for (i = 0; i < eeprom_len; i++)
882 le16_to_cpus(&eeprom_buff[i]);
883
884 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
885 kfree(eeprom_buff);
886
887 return ret_val;
888}
889
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000890static int ixgbe_set_eeprom(struct net_device *netdev,
891 struct ethtool_eeprom *eeprom, u8 *bytes)
892{
893 struct ixgbe_adapter *adapter = netdev_priv(netdev);
894 struct ixgbe_hw *hw = &adapter->hw;
895 u16 *eeprom_buff;
896 void *ptr;
897 int max_len, first_word, last_word, ret_val = 0;
898 u16 i;
899
900 if (eeprom->len == 0)
901 return -EINVAL;
902
903 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
904 return -EINVAL;
905
906 max_len = hw->eeprom.word_size * 2;
907
908 first_word = eeprom->offset >> 1;
909 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
910 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
911 if (!eeprom_buff)
912 return -ENOMEM;
913
914 ptr = eeprom_buff;
915
916 if (eeprom->offset & 1) {
917 /*
918 * need read/modify/write of first changed EEPROM word
919 * only the second byte of the word is being modified
920 */
921 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
922 if (ret_val)
923 goto err;
924
925 ptr++;
926 }
927 if ((eeprom->offset + eeprom->len) & 1) {
928 /*
929 * need read/modify/write of last changed EEPROM word
930 * only the first byte of the word is being modified
931 */
932 ret_val = hw->eeprom.ops.read(hw, last_word,
933 &eeprom_buff[last_word - first_word]);
934 if (ret_val)
935 goto err;
936 }
937
938 /* Device's eeprom is always little-endian, word addressable */
939 for (i = 0; i < last_word - first_word + 1; i++)
940 le16_to_cpus(&eeprom_buff[i]);
941
942 memcpy(ptr, bytes, eeprom->len);
943
944 for (i = 0; i < last_word - first_word + 1; i++)
945 cpu_to_le16s(&eeprom_buff[i]);
946
947 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
948 last_word - first_word + 1,
949 eeprom_buff);
950
951 /* Update the checksum */
952 if (ret_val == 0)
953 hw->eeprom.ops.update_checksum(hw);
954
955err:
956 kfree(eeprom_buff);
957 return ret_val;
958}
959
Auke Kok9a799d72007-09-15 14:07:45 -0700960static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000961 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700962{
963 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +0000964 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700965
Rick Jones612a94d2011-11-14 08:13:25 +0000966 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
967 strlcpy(drvinfo->version, ixgbe_driver_version,
968 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800969
Emil Tantilov15e52092011-09-29 05:01:29 +0000970 nvm_track_id = (adapter->eeprom_verh << 16) |
971 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +0000972 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +0000973 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800974
Rick Jones612a94d2011-11-14 08:13:25 +0000975 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
976 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700977}
978
979static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000980 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700981{
982 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000983 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
984 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700985
986 ring->rx_max_pending = IXGBE_MAX_RXD;
987 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -0700988 ring->rx_pending = rx_ring->count;
989 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700990}
991
992static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000993 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700994{
995 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000996 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000997 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700998 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -0700999
1000 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1001 return -EINVAL;
1002
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001003 new_tx_count = clamp_t(u32, ring->tx_pending,
1004 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001005 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1006
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001007 new_rx_count = clamp_t(u32, ring->rx_pending,
1008 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1009 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1010
1011 if ((new_tx_count == adapter->tx_ring_count) &&
1012 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001013 /* nothing to do */
1014 return 0;
1015 }
1016
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001017 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001018 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001019
Alexander Duyck759884b2009-10-26 11:32:05 +00001020 if (!netif_running(adapter->netdev)) {
1021 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001022 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001023 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001024 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001025 adapter->tx_ring_count = new_tx_count;
1026 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001027 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001028 }
1029
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001030 /* allocate temporary buffer to store rings in */
1031 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
1032 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1033
1034 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001035 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001036 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001037 }
1038
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001039 ixgbe_down(adapter);
1040
1041 /*
1042 * Setup new Tx resources and free the old Tx resources in that order.
1043 * We can then assign the new resources to the rings via a memcpy.
1044 * The advantage to this approach is that we are guaranteed to still
1045 * have resources even in the case of an allocation failure.
1046 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001047 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001048 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001049 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001050 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001051
1052 temp_ring[i].count = new_tx_count;
1053 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001054 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001055 while (i) {
1056 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001057 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001058 }
Auke Kok9a799d72007-09-15 14:07:45 -07001059 goto err_setup;
1060 }
Auke Kok9a799d72007-09-15 14:07:45 -07001061 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001062
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001063 for (i = 0; i < adapter->num_tx_queues; i++) {
1064 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001065
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001066 memcpy(adapter->tx_ring[i], &temp_ring[i],
1067 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001068 }
1069
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001070 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001071 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001072
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001073 /* Repeat the process for the Rx rings if needed */
1074 if (new_rx_count != adapter->rx_ring_count) {
1075 for (i = 0; i < adapter->num_rx_queues; i++) {
1076 memcpy(&temp_ring[i], adapter->rx_ring[i],
1077 sizeof(struct ixgbe_ring));
1078
1079 temp_ring[i].count = new_rx_count;
1080 err = ixgbe_setup_rx_resources(&temp_ring[i]);
1081 if (err) {
1082 while (i) {
1083 i--;
1084 ixgbe_free_rx_resources(&temp_ring[i]);
1085 }
1086 goto err_setup;
1087 }
1088
1089 }
1090
1091 for (i = 0; i < adapter->num_rx_queues; i++) {
1092 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1093
1094 memcpy(adapter->rx_ring[i], &temp_ring[i],
1095 sizeof(struct ixgbe_ring));
1096 }
1097
1098 adapter->rx_ring_count = new_rx_count;
1099 }
1100
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001101err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001102 ixgbe_up(adapter);
1103 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001104clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001105 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001106 return err;
1107}
1108
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001109static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001110{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001111 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001112 case ETH_SS_TEST:
1113 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001114 case ETH_SS_STATS:
1115 return IXGBE_STATS_LEN;
1116 default:
1117 return -EOPNOTSUPP;
1118 }
Auke Kok9a799d72007-09-15 14:07:45 -07001119}
1120
1121static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001122 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001123{
1124 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001125 struct rtnl_link_stats64 temp;
1126 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001127 unsigned int start;
1128 struct ixgbe_ring *ring;
1129 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001130 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001131
1132 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001133 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001134 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001135 switch (ixgbe_gstrings_stats[i].type) {
1136 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001137 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001138 ixgbe_gstrings_stats[i].stat_offset;
1139 break;
1140 case IXGBE_STATS:
1141 p = (char *) adapter +
1142 ixgbe_gstrings_stats[i].stat_offset;
1143 break;
Josh Hayf752be92013-01-04 03:34:36 +00001144 default:
1145 data[i] = 0;
1146 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001147 }
1148
Auke Kok9a799d72007-09-15 14:07:45 -07001149 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001150 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001151 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001152 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001153 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001154 if (!ring) {
1155 data[i] = 0;
1156 data[i+1] = 0;
1157 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001158#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001159 data[i] = 0;
1160 data[i+1] = 0;
1161 data[i+2] = 0;
1162 i += 3;
1163#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001164 continue;
1165 }
1166
Eric Dumazetde1036b2010-10-20 23:00:04 +00001167 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001168 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001169 data[i] = ring->stats.packets;
1170 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001171 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001172 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001173#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001174 data[i] = ring->stats.yields;
1175 data[i+1] = ring->stats.misses;
1176 data[i+2] = ring->stats.cleaned;
1177 i += 3;
1178#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001179 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001180 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001181 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001182 if (!ring) {
1183 data[i] = 0;
1184 data[i+1] = 0;
1185 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001186#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001187 data[i] = 0;
1188 data[i+1] = 0;
1189 data[i+2] = 0;
1190 i += 3;
1191#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001192 continue;
1193 }
1194
Eric Dumazetde1036b2010-10-20 23:00:04 +00001195 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001196 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001197 data[i] = ring->stats.packets;
1198 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001199 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001200 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001201#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001202 data[i] = ring->stats.yields;
1203 data[i+1] = ring->stats.misses;
1204 data[i+2] = ring->stats.cleaned;
1205 i += 3;
1206#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001207 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001208
1209 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1210 data[i++] = adapter->stats.pxontxc[j];
1211 data[i++] = adapter->stats.pxofftxc[j];
1212 }
1213 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1214 data[i++] = adapter->stats.pxonrxc[j];
1215 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001216 }
Auke Kok9a799d72007-09-15 14:07:45 -07001217}
1218
1219static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001220 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001221{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001222 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001223 int i;
1224
1225 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001226 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001227 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1228 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1229 data += ETH_GSTRING_LEN;
1230 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001231 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001232 case ETH_SS_STATS:
1233 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1234 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1235 ETH_GSTRING_LEN);
1236 p += ETH_GSTRING_LEN;
1237 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001238 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001239 sprintf(p, "tx_queue_%u_packets", i);
1240 p += ETH_GSTRING_LEN;
1241 sprintf(p, "tx_queue_%u_bytes", i);
1242 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001243#ifdef BP_EXTENDED_STATS
1244 sprintf(p, "tx_queue_%u_bp_napi_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001245 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001246 sprintf(p, "tx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001247 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001248 sprintf(p, "tx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001249 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001250#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001251 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001252 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001253 sprintf(p, "rx_queue_%u_packets", i);
1254 p += ETH_GSTRING_LEN;
1255 sprintf(p, "rx_queue_%u_bytes", i);
1256 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001257#ifdef BP_EXTENDED_STATS
1258 sprintf(p, "rx_queue_%u_bp_poll_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001259 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001260 sprintf(p, "rx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001261 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001262 sprintf(p, "rx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001263 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001264#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001265 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001266 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1267 sprintf(p, "tx_pb_%u_pxon", i);
1268 p += ETH_GSTRING_LEN;
1269 sprintf(p, "tx_pb_%u_pxoff", i);
1270 p += ETH_GSTRING_LEN;
1271 }
1272 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1273 sprintf(p, "rx_pb_%u_pxon", i);
1274 p += ETH_GSTRING_LEN;
1275 sprintf(p, "rx_pb_%u_pxoff", i);
1276 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001277 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001278 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001279 break;
1280 }
1281}
1282
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001283static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1284{
1285 struct ixgbe_hw *hw = &adapter->hw;
1286 bool link_up;
1287 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001288
1289 if (ixgbe_removed(hw->hw_addr)) {
1290 *data = 1;
1291 return 1;
1292 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001293 *data = 0;
1294
1295 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1296 if (link_up)
1297 return *data;
1298 else
1299 *data = 1;
1300 return *data;
1301}
1302
1303/* ethtool register test data */
1304struct ixgbe_reg_test {
1305 u16 reg;
1306 u8 array_len;
1307 u8 test_type;
1308 u32 mask;
1309 u32 write;
1310};
1311
1312/* In the hardware, registers are laid out either singly, in arrays
1313 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1314 * most tests take place on arrays or single registers (handled
1315 * as a single-element array) and special-case the tables.
1316 * Table tests are always pattern tests.
1317 *
1318 * We also make provision for some required setup steps by specifying
1319 * registers to be written without any read-back testing.
1320 */
1321
1322#define PATTERN_TEST 1
1323#define SET_READ_TEST 2
1324#define WRITE_NO_TEST 3
1325#define TABLE32_TEST 4
1326#define TABLE64_TEST_LO 5
1327#define TABLE64_TEST_HI 6
1328
1329/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001330static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001331 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1332 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1333 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1334 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1335 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1336 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1337 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1338 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1339 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1340 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1341 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1342 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1343 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1344 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1345 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1346 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1347 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1348 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1349 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001350 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001351};
1352
1353/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001354static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001355 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1356 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1357 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1358 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1359 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1360 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1361 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1362 /* Enable all four RX queues before testing. */
1363 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1364 /* RDH is read-only for 82598, only test RDT. */
1365 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1366 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1367 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1368 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1369 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1370 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1371 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1372 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1373 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1374 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1375 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1376 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1377 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001378 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001379};
1380
Emil Tantilov95a46012011-04-14 07:46:41 +00001381static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1382 u32 mask, u32 write)
1383{
1384 u32 pat, val, before;
1385 static const u32 test_pattern[] = {
1386 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001387
Mark Rustadb0483c82014-01-14 18:53:17 -08001388 if (ixgbe_removed(adapter->hw.hw_addr)) {
1389 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001390 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001391 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001392 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001393 before = ixgbe_read_reg(&adapter->hw, reg);
1394 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1395 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001396 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001397 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001398 reg, val, (test_pattern[pat] & write & mask));
1399 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001400 ixgbe_write_reg(&adapter->hw, reg, before);
1401 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001402 }
Mark Rustad49bde312014-01-14 18:53:14 -08001403 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001404 }
Mark Rustad49bde312014-01-14 18:53:14 -08001405 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001406}
1407
Emil Tantilov95a46012011-04-14 07:46:41 +00001408static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1409 u32 mask, u32 write)
1410{
1411 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001412
Mark Rustadb0483c82014-01-14 18:53:17 -08001413 if (ixgbe_removed(adapter->hw.hw_addr)) {
1414 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001415 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001416 }
Mark Rustad49bde312014-01-14 18:53:14 -08001417 before = ixgbe_read_reg(&adapter->hw, reg);
1418 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1419 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001420 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001421 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1422 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001423 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001424 ixgbe_write_reg(&adapter->hw, reg, before);
1425 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001426 }
Mark Rustad49bde312014-01-14 18:53:14 -08001427 ixgbe_write_reg(&adapter->hw, reg, before);
1428 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001429}
1430
1431static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1432{
Jeff Kirsher66744502010-12-01 19:59:50 +00001433 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001434 u32 value, before, after;
1435 u32 i, toggle;
1436
Mark Rustadb0483c82014-01-14 18:53:17 -08001437 if (ixgbe_removed(adapter->hw.hw_addr)) {
1438 e_err(drv, "Adapter removed - register test blocked\n");
1439 *data = 1;
1440 return 1;
1441 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001442 switch (adapter->hw.mac.type) {
1443 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001444 toggle = 0x7FFFF3FF;
1445 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001446 break;
1447 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001448 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001449 case ixgbe_mac_X550:
1450 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001451 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001452 toggle = 0x7FFFF30F;
1453 test = reg_test_82599;
1454 break;
1455 default:
1456 *data = 1;
1457 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001458 }
1459
1460 /*
1461 * Because the status register is such a special case,
1462 * we handle it separately from the rest of the register
1463 * tests. Some bits are read-only, some toggle, and some
1464 * are writeable on newer MACs.
1465 */
Mark Rustad49bde312014-01-14 18:53:14 -08001466 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1467 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1468 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1469 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001470 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001471 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1472 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001473 *data = 1;
1474 return 1;
1475 }
1476 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001477 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001478
1479 /*
1480 * Perform the remainder of the register test, looping through
1481 * the test table until we either fail or reach the null entry.
1482 */
1483 while (test->reg) {
1484 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001485 bool b = false;
1486
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001487 switch (test->test_type) {
1488 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001489 b = reg_pattern_test(adapter, data,
1490 test->reg + (i * 0x40),
1491 test->mask,
1492 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001493 break;
1494 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001495 b = reg_set_and_check(adapter, data,
1496 test->reg + (i * 0x40),
1497 test->mask,
1498 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001499 break;
1500 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001501 ixgbe_write_reg(&adapter->hw,
1502 test->reg + (i * 0x40),
1503 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001504 break;
1505 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001506 b = reg_pattern_test(adapter, data,
1507 test->reg + (i * 4),
1508 test->mask,
1509 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001510 break;
1511 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001512 b = reg_pattern_test(adapter, data,
1513 test->reg + (i * 8),
1514 test->mask,
1515 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001516 break;
1517 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001518 b = reg_pattern_test(adapter, data,
1519 (test->reg + 4) + (i * 8),
1520 test->mask,
1521 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522 break;
1523 }
Mark Rustad49bde312014-01-14 18:53:14 -08001524 if (b)
1525 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001526 }
1527 test++;
1528 }
1529
1530 *data = 0;
1531 return 0;
1532}
1533
1534static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1535{
1536 struct ixgbe_hw *hw = &adapter->hw;
1537 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1538 *data = 1;
1539 else
1540 *data = 0;
1541 return *data;
1542}
1543
1544static irqreturn_t ixgbe_test_intr(int irq, void *data)
1545{
1546 struct net_device *netdev = (struct net_device *) data;
1547 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1548
1549 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1550
1551 return IRQ_HANDLED;
1552}
1553
1554static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1555{
1556 struct net_device *netdev = adapter->netdev;
1557 u32 mask, i = 0, shared_int = true;
1558 u32 irq = adapter->pdev->irq;
1559
1560 *data = 0;
1561
1562 /* Hook up test interrupt handler just for this test */
1563 if (adapter->msix_entries) {
1564 /* NOTE: we don't test MSI-X interrupts here, yet */
1565 return 0;
1566 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1567 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001568 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001569 netdev)) {
1570 *data = 1;
1571 return -1;
1572 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001573 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001574 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001575 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001576 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001577 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001578 *data = 1;
1579 return -1;
1580 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001581 e_info(hw, "testing %s interrupt\n", shared_int ?
1582 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001583
1584 /* Disable all the interrupts */
1585 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001586 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001587 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001588
1589 /* Test each interrupt */
1590 for (; i < 10; i++) {
1591 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001592 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001593
1594 if (!shared_int) {
1595 /*
1596 * Disable the interrupts to be reported in
1597 * the cause register and then force the same
1598 * interrupt and see if one gets posted. If
1599 * an interrupt was posted to the bus, the
1600 * test failed.
1601 */
1602 adapter->test_icr = 0;
1603 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001604 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001606 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001607 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001608 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001609
1610 if (adapter->test_icr & mask) {
1611 *data = 3;
1612 break;
1613 }
1614 }
1615
1616 /*
1617 * Enable the interrupt to be reported in the cause
1618 * register and then force the same interrupt and see
1619 * if one gets posted. If an interrupt was not posted
1620 * to the bus, the test failed.
1621 */
1622 adapter->test_icr = 0;
1623 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1624 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001625 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001626 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001627
Jacob Keller8105ecd2014-04-09 06:03:16 +00001628 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001629 *data = 4;
1630 break;
1631 }
1632
1633 if (!shared_int) {
1634 /*
1635 * Disable the other interrupts to be reported in
1636 * the cause register and then force the other
1637 * interrupts and see if any get posted. If
1638 * an interrupt was posted to the bus, the
1639 * test failed.
1640 */
1641 adapter->test_icr = 0;
1642 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001643 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001644 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001645 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001646 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001647 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001648
1649 if (adapter->test_icr) {
1650 *data = 5;
1651 break;
1652 }
1653 }
1654 }
1655
1656 /* Disable all the interrupts */
1657 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001658 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001659 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001660
1661 /* Unhook test interrupt handler */
1662 free_irq(irq, netdev);
1663
1664 return *data;
1665}
1666
1667static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1668{
1669 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1670 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1671 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001672 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001673
1674 /* shut down the DMA engines now so they can be reinitialized later */
1675
1676 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001677 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001678 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001679
1680 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001681 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001682 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001683 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1684
Alexander Duyckbd508172010-11-16 19:27:03 -08001685 switch (hw->mac.type) {
1686 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001687 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001688 case ixgbe_mac_X550:
1689 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001690 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001691 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1692 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1693 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001694 break;
1695 default:
1696 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001697 }
1698
1699 ixgbe_reset(adapter);
1700
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001701 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1702 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001703}
1704
1705static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1706{
1707 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1708 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001709 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001710 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001711 int ret_val;
1712 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001713
1714 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001715 tx_ring->count = IXGBE_DEFAULT_TXD;
1716 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001717 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001718 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001719 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001720
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001721 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001722 if (err)
1723 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001724
Alexander Duyckbd508172010-11-16 19:27:03 -08001725 switch (adapter->hw.mac.type) {
1726 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001727 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001728 case ixgbe_mac_X550:
1729 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001730 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001731 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1732 reg_data |= IXGBE_DMATXCTL_TE;
1733 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001734 break;
1735 default:
1736 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001737 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001738
Alexander Duyck84418e32010-08-19 13:40:54 +00001739 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001740
1741 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001742 rx_ring->count = IXGBE_DEFAULT_RXD;
1743 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001744 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001745 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001746 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001747
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001748 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001749 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001750 ret_val = 4;
1751 goto err_nomem;
1752 }
1753
Don Skidmore1f9ac572015-03-13 13:54:30 -07001754 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001755
Alexander Duyck84418e32010-08-19 13:40:54 +00001756 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001757
Don Skidmore1f9ac572015-03-13 13:54:30 -07001758 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1759 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001760 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1761
Don Skidmore1f9ac572015-03-13 13:54:30 -07001762 hw->mac.ops.enable_rx(hw);
1763
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001764 return 0;
1765
1766err_nomem:
1767 ixgbe_free_desc_rings(adapter);
1768 return ret_val;
1769}
1770
1771static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1772{
1773 struct ixgbe_hw *hw = &adapter->hw;
1774 u32 reg_data;
1775
Don Skidmoree7fd9252011-04-16 05:29:14 +00001776
Alexander Duyck84418e32010-08-19 13:40:54 +00001777 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001778 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001779 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001780 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001781
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001782 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001783 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001784 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001785
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001786 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1787 switch (adapter->hw.mac.type) {
1788 case ixgbe_mac_X540:
1789 case ixgbe_mac_X550:
1790 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001791 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001792 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1793 reg_data |= IXGBE_MACC_FLU;
1794 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001795 break;
1796 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001797 if (hw->mac.orig_autoc) {
1798 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1799 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1800 } else {
1801 return 10;
1802 }
1803 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001804 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001805 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001806
1807 /* Disable Atlas Tx lanes; re-enabled in reset path */
1808 if (hw->mac.type == ixgbe_mac_82598EB) {
1809 u8 atlas;
1810
1811 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1812 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1813 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1814
1815 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1816 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1817 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1818
1819 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1820 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1821 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1822
1823 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1824 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1825 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1826 }
1827
1828 return 0;
1829}
1830
1831static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1832{
1833 u32 reg_data;
1834
1835 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1836 reg_data &= ~IXGBE_HLREG0_LPBK;
1837 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1838}
1839
1840static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001841 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001842{
1843 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001844 frame_size >>= 1;
1845 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1846 memset(&skb->data[frame_size + 10], 0xBE, 1);
1847 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001848}
1849
Alexander Duyck3832b262012-02-08 07:50:09 +00001850static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1851 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001852{
Alexander Duyck3832b262012-02-08 07:50:09 +00001853 unsigned char *data;
1854 bool match = true;
1855
1856 frame_size >>= 1;
1857
Alexander Duyckf8003262012-03-03 02:35:52 +00001858 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001859
1860 if (data[3] != 0xFF ||
1861 data[frame_size + 10] != 0xBE ||
1862 data[frame_size + 12] != 0xAF)
1863 match = false;
1864
Alexander Duyckf8003262012-03-03 02:35:52 +00001865 kunmap(rx_buffer->page);
1866
Alexander Duyck3832b262012-02-08 07:50:09 +00001867 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001868}
1869
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001870static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001871 struct ixgbe_ring *tx_ring,
1872 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001873{
1874 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001875 struct ixgbe_rx_buffer *rx_buffer;
1876 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001877 u16 rx_ntc, tx_ntc, count = 0;
1878
1879 /* initialize next to clean and descriptor values */
1880 rx_ntc = rx_ring->next_to_clean;
1881 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001882 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001883
Alexander Duyck3832b262012-02-08 07:50:09 +00001884 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001885 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001886 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001887
Alexander Duyckf8003262012-03-03 02:35:52 +00001888 /* sync Rx buffer for CPU read */
1889 dma_sync_single_for_cpu(rx_ring->dev,
1890 rx_buffer->dma,
1891 ixgbe_rx_bufsz(rx_ring),
1892 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001893
1894 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001895 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001896 count++;
1897
Alexander Duyckf8003262012-03-03 02:35:52 +00001898 /* sync Rx buffer for device write */
1899 dma_sync_single_for_device(rx_ring->dev,
1900 rx_buffer->dma,
1901 ixgbe_rx_bufsz(rx_ring),
1902 DMA_FROM_DEVICE);
1903
Alexander Duyck84418e32010-08-19 13:40:54 +00001904 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001905 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
1906 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
Alexander Duyck84418e32010-08-19 13:40:54 +00001907
1908 /* increment Rx/Tx next to clean counters */
1909 rx_ntc++;
1910 if (rx_ntc == rx_ring->count)
1911 rx_ntc = 0;
1912 tx_ntc++;
1913 if (tx_ntc == tx_ring->count)
1914 tx_ntc = 0;
1915
1916 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001917 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001918 }
1919
John Fastabenddad8a3b2012-04-23 12:22:39 +00001920 netdev_tx_reset_queue(txring_txq(tx_ring));
1921
Alexander Duyck84418e32010-08-19 13:40:54 +00001922 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001923 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001924 rx_ring->next_to_clean = rx_ntc;
1925 tx_ring->next_to_clean = tx_ntc;
1926
1927 return count;
1928}
1929
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001930static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1931{
1932 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1933 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001934 int i, j, lc, good_cnt, ret_val = 0;
1935 unsigned int size = 1024;
1936 netdev_tx_t tx_ret_val;
1937 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001938 u32 flags_orig = adapter->flags;
1939
1940 /* DCB can modify the frames on Tx */
1941 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001942
Alexander Duyck84418e32010-08-19 13:40:54 +00001943 /* allocate test skb */
1944 skb = alloc_skb(size, GFP_KERNEL);
1945 if (!skb)
1946 return 11;
1947
1948 /* place data into test skb */
1949 ixgbe_create_lbtest_frame(skb, size);
1950 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001951
1952 /*
1953 * Calculate the loop count based on the largest descriptor ring
1954 * The idea is to wrap the largest ring a number of times using 64
1955 * send/receive pairs during each loop
1956 */
1957
1958 if (rx_ring->count <= tx_ring->count)
1959 lc = ((tx_ring->count / 64) * 2) + 1;
1960 else
1961 lc = ((rx_ring->count / 64) * 2) + 1;
1962
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001963 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001964 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001965 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001966
1967 /* place 64 packets on the transmit queue*/
1968 for (i = 0; i < 64; i++) {
1969 skb_get(skb);
1970 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001971 adapter,
1972 tx_ring);
1973 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001974 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001975 }
1976
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001977 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001978 ret_val = 12;
1979 break;
1980 }
1981
1982 /* allow 200 milliseconds for packets to go from Tx to Rx */
1983 msleep(200);
1984
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001985 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001986 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001987 ret_val = 13;
1988 break;
1989 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001990 }
1991
Alexander Duyck84418e32010-08-19 13:40:54 +00001992 /* free the original skb */
1993 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001994 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00001995
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001996 return ret_val;
1997}
1998
1999static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2000{
2001 *data = ixgbe_setup_desc_rings(adapter);
2002 if (*data)
2003 goto out;
2004 *data = ixgbe_setup_loopback_test(adapter);
2005 if (*data)
2006 goto err_loopback;
2007 *data = ixgbe_run_loopback_test(adapter);
2008 ixgbe_loopback_cleanup(adapter);
2009
2010err_loopback:
2011 ixgbe_free_desc_rings(adapter);
2012out:
2013 return *data;
2014}
2015
2016static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002017 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002018{
2019 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2020 bool if_running = netif_running(netdev);
2021
Mark Rustadb0483c82014-01-14 18:53:17 -08002022 if (ixgbe_removed(adapter->hw.hw_addr)) {
2023 e_err(hw, "Adapter removed - test blocked\n");
2024 data[0] = 1;
2025 data[1] = 1;
2026 data[2] = 1;
2027 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002028 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002029 eth_test->flags |= ETH_TEST_FL_FAILED;
2030 return;
2031 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002032 set_bit(__IXGBE_TESTING, &adapter->state);
2033 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002034 struct ixgbe_hw *hw = &adapter->hw;
2035
Greg Rosee7d481a2010-03-25 17:06:48 +00002036 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2037 int i;
2038 for (i = 0; i < adapter->num_vfs; i++) {
2039 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002040 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002041 data[0] = 1;
2042 data[1] = 1;
2043 data[2] = 1;
2044 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002045 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002046 eth_test->flags |= ETH_TEST_FL_FAILED;
2047 clear_bit(__IXGBE_TESTING,
2048 &adapter->state);
2049 goto skip_ol_tests;
2050 }
2051 }
2052 }
2053
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002054 /* Offline tests */
2055 e_info(hw, "offline testing starting\n");
2056
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002057 /* Link test performed before hardware reset so autoneg doesn't
2058 * interfere with test result
2059 */
2060 if (ixgbe_link_test(adapter, &data[4]))
2061 eth_test->flags |= ETH_TEST_FL_FAILED;
2062
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002063 if (if_running)
2064 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002065 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002066 else
2067 ixgbe_reset(adapter);
2068
Emil Tantilov396e7992010-07-01 20:05:12 +00002069 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002070 if (ixgbe_reg_test(adapter, &data[0]))
2071 eth_test->flags |= ETH_TEST_FL_FAILED;
2072
2073 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002074 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002075 if (ixgbe_eeprom_test(adapter, &data[1]))
2076 eth_test->flags |= ETH_TEST_FL_FAILED;
2077
2078 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002079 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002080 if (ixgbe_intr_test(adapter, &data[2]))
2081 eth_test->flags |= ETH_TEST_FL_FAILED;
2082
Greg Rosebdbec4b2010-01-09 02:27:05 +00002083 /* If SRIOV or VMDq is enabled then skip MAC
2084 * loopback diagnostic. */
2085 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2086 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002087 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002088 data[3] = 0;
2089 goto skip_loopback;
2090 }
2091
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002092 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002093 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002094 if (ixgbe_loopback_test(adapter, &data[3]))
2095 eth_test->flags |= ETH_TEST_FL_FAILED;
2096
Greg Rosebdbec4b2010-01-09 02:27:05 +00002097skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002098 ixgbe_reset(adapter);
2099
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002100 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002101 clear_bit(__IXGBE_TESTING, &adapter->state);
2102 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002103 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002104 else if (hw->mac.ops.disable_tx_laser)
2105 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002106 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002107 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002108
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002109 /* Online tests */
2110 if (ixgbe_link_test(adapter, &data[4]))
2111 eth_test->flags |= ETH_TEST_FL_FAILED;
2112
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002113 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002114 data[0] = 0;
2115 data[1] = 0;
2116 data[2] = 0;
2117 data[3] = 0;
2118
2119 clear_bit(__IXGBE_TESTING, &adapter->state);
2120 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002121
Greg Rosee7d481a2010-03-25 17:06:48 +00002122skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002123 msleep_interruptible(4 * 1000);
2124}
Auke Kok9a799d72007-09-15 14:07:45 -07002125
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002126static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002127 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002128{
2129 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002130 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002131
Jacob Keller8e2813f2012-04-21 06:05:40 +00002132 /* WOL not supported for all devices */
2133 if (!ixgbe_wol_supported(adapter, hw->device_id,
2134 hw->subsystem_device_id)) {
2135 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002136 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002137 }
2138
2139 return retval;
2140}
2141
Auke Kok9a799d72007-09-15 14:07:45 -07002142static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002143 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002144{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002145 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2146
2147 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002148 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002149 wol->wolopts = 0;
2150
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002151 if (ixgbe_wol_exclusion(adapter, wol) ||
2152 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002153 return;
2154
2155 if (adapter->wol & IXGBE_WUFC_EX)
2156 wol->wolopts |= WAKE_UCAST;
2157 if (adapter->wol & IXGBE_WUFC_MC)
2158 wol->wolopts |= WAKE_MCAST;
2159 if (adapter->wol & IXGBE_WUFC_BC)
2160 wol->wolopts |= WAKE_BCAST;
2161 if (adapter->wol & IXGBE_WUFC_MAG)
2162 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002163}
2164
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002165static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2166{
2167 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2168
2169 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2170 return -EOPNOTSUPP;
2171
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002172 if (ixgbe_wol_exclusion(adapter, wol))
2173 return wol->wolopts ? -EOPNOTSUPP : 0;
2174
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002175 adapter->wol = 0;
2176
2177 if (wol->wolopts & WAKE_UCAST)
2178 adapter->wol |= IXGBE_WUFC_EX;
2179 if (wol->wolopts & WAKE_MCAST)
2180 adapter->wol |= IXGBE_WUFC_MC;
2181 if (wol->wolopts & WAKE_BCAST)
2182 adapter->wol |= IXGBE_WUFC_BC;
2183 if (wol->wolopts & WAKE_MAGIC)
2184 adapter->wol |= IXGBE_WUFC_MAG;
2185
2186 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2187
2188 return 0;
2189}
2190
Auke Kok9a799d72007-09-15 14:07:45 -07002191static int ixgbe_nway_reset(struct net_device *netdev)
2192{
2193 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2194
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002195 if (netif_running(netdev))
2196 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002197
2198 return 0;
2199}
2200
Emil Tantilov66e69612011-04-16 06:12:51 +00002201static int ixgbe_set_phys_id(struct net_device *netdev,
2202 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002203{
2204 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002205 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002206
Emil Tantilov66e69612011-04-16 06:12:51 +00002207 switch (state) {
2208 case ETHTOOL_ID_ACTIVE:
2209 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2210 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002211
Emil Tantilov66e69612011-04-16 06:12:51 +00002212 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002213 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002214 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002215
Emil Tantilov66e69612011-04-16 06:12:51 +00002216 case ETHTOOL_ID_OFF:
2217 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2218 break;
2219
2220 case ETHTOOL_ID_INACTIVE:
2221 /* Restore LED settings */
2222 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2223 break;
2224 }
Auke Kok9a799d72007-09-15 14:07:45 -07002225
2226 return 0;
2227}
2228
2229static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002230 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002231{
2232 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2233
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002234 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002235 if (adapter->rx_itr_setting <= 1)
2236 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2237 else
2238 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002239
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002240 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002241 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002242 return 0;
2243
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002244 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002245 if (adapter->tx_itr_setting <= 1)
2246 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2247 else
2248 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002249
Auke Kok9a799d72007-09-15 14:07:45 -07002250 return 0;
2251}
2252
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002253/*
2254 * this function must be called before setting the new value of
2255 * rx_itr_setting
2256 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002257static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002258{
2259 struct net_device *netdev = adapter->netdev;
2260
Alexander Duyck567d2de2012-02-11 07:18:57 +00002261 /* nothing to do if LRO or RSC are not enabled */
2262 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2263 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002264 return false;
2265
Alexander Duyck567d2de2012-02-11 07:18:57 +00002266 /* check the feature flag value and enable RSC if necessary */
2267 if (adapter->rx_itr_setting == 1 ||
2268 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2269 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002270 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002271 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002272 return true;
2273 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002274 /* if interrupt rate is too high then disable RSC */
2275 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2276 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2277 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2278 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002279 }
2280 return false;
2281}
2282
Auke Kok9a799d72007-09-15 14:07:45 -07002283static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002284 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002285{
2286 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002287 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002288 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002289 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002290 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002291
Emil Tantilov67da0972013-01-25 06:19:20 +00002292 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2293 /* reject Tx specific changes in case of mixed RxTx vectors */
2294 if (ec->tx_coalesce_usecs)
2295 return -EINVAL;
2296 tx_itr_prev = adapter->rx_itr_setting;
2297 } else {
2298 tx_itr_prev = adapter->tx_itr_setting;
2299 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002300
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002301 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2302 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2303 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002304
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002305 if (ec->rx_coalesce_usecs > 1)
2306 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2307 else
2308 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002309
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002310 if (adapter->rx_itr_setting == 1)
2311 rx_itr_param = IXGBE_20K_ITR;
2312 else
2313 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002314
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002315 if (ec->tx_coalesce_usecs > 1)
2316 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2317 else
2318 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002319
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002320 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002321 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002322 else
2323 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002324
Emil Tantilov67da0972013-01-25 06:19:20 +00002325 /* mixed Rx/Tx */
2326 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2327 adapter->tx_itr_setting = adapter->rx_itr_setting;
2328
Emil Tantilov67da0972013-01-25 06:19:20 +00002329 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002330 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002331 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2332 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002333 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002334 need_reset = true;
2335 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002336 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002337 (tx_itr_prev < IXGBE_100K_ITR))
2338 need_reset = true;
2339 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002340
Alexander Duyck567d2de2012-02-11 07:18:57 +00002341 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002342 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002343
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002344 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002345 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002346 if (q_vector->tx.count && !q_vector->rx.count)
2347 /* tx only */
2348 q_vector->itr = tx_itr_param;
2349 else
2350 /* rx only or mixed */
2351 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002352 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002353 }
2354
Jesse Brandeburgef021192010-04-27 01:37:41 +00002355 /*
2356 * do reset here at the end to make sure EITR==0 case is handled
2357 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2358 * also locks in RSC enable/disable which requires reset
2359 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002360 if (need_reset)
2361 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002362
Auke Kok9a799d72007-09-15 14:07:45 -07002363 return 0;
2364}
2365
Alexander Duyck3e053342011-05-11 07:18:47 +00002366static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2367 struct ethtool_rxnfc *cmd)
2368{
2369 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2370 struct ethtool_rx_flow_spec *fsp =
2371 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002372 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002373 struct ixgbe_fdir_filter *rule = NULL;
2374
2375 /* report total rule count */
2376 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2377
Sasha Levinb67bfe02013-02-27 17:06:00 -08002378 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002379 &adapter->fdir_filter_list, fdir_node) {
2380 if (fsp->location <= rule->sw_idx)
2381 break;
2382 }
2383
2384 if (!rule || fsp->location != rule->sw_idx)
2385 return -EINVAL;
2386
2387 /* fill out the flow spec entry */
2388
2389 /* set flow type field */
2390 switch (rule->filter.formatted.flow_type) {
2391 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2392 fsp->flow_type = TCP_V4_FLOW;
2393 break;
2394 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2395 fsp->flow_type = UDP_V4_FLOW;
2396 break;
2397 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2398 fsp->flow_type = SCTP_V4_FLOW;
2399 break;
2400 case IXGBE_ATR_FLOW_TYPE_IPV4:
2401 fsp->flow_type = IP_USER_FLOW;
2402 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2403 fsp->h_u.usr_ip4_spec.proto = 0;
2404 fsp->m_u.usr_ip4_spec.proto = 0;
2405 break;
2406 default:
2407 return -EINVAL;
2408 }
2409
2410 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2411 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2412 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2413 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2414 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2415 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2416 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2417 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2418 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2419 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2420 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2421 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2422 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2423 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2424 fsp->flow_type |= FLOW_EXT;
2425
2426 /* record action */
2427 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2428 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2429 else
2430 fsp->ring_cookie = rule->action;
2431
2432 return 0;
2433}
2434
2435static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2436 struct ethtool_rxnfc *cmd,
2437 u32 *rule_locs)
2438{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002439 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002440 struct ixgbe_fdir_filter *rule;
2441 int cnt = 0;
2442
2443 /* report total rule count */
2444 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2445
Sasha Levinb67bfe02013-02-27 17:06:00 -08002446 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002447 &adapter->fdir_filter_list, fdir_node) {
2448 if (cnt == cmd->rule_cnt)
2449 return -EMSGSIZE;
2450 rule_locs[cnt] = rule->sw_idx;
2451 cnt++;
2452 }
2453
Ben Hutchings473e64e2011-09-06 13:52:47 +00002454 cmd->rule_cnt = cnt;
2455
Alexander Duyck3e053342011-05-11 07:18:47 +00002456 return 0;
2457}
2458
Alexander Duyckef6afc02012-02-08 07:51:53 +00002459static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2460 struct ethtool_rxnfc *cmd)
2461{
2462 cmd->data = 0;
2463
Alexander Duyckef6afc02012-02-08 07:51:53 +00002464 /* Report default options for RSS on ixgbe */
2465 switch (cmd->flow_type) {
2466 case TCP_V4_FLOW:
2467 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002468 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002469 case UDP_V4_FLOW:
2470 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2471 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002472 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002473 case SCTP_V4_FLOW:
2474 case AH_ESP_V4_FLOW:
2475 case AH_V4_FLOW:
2476 case ESP_V4_FLOW:
2477 case IPV4_FLOW:
2478 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2479 break;
2480 case TCP_V6_FLOW:
2481 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002482 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002483 case UDP_V6_FLOW:
2484 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2485 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002486 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002487 case SCTP_V6_FLOW:
2488 case AH_ESP_V6_FLOW:
2489 case AH_V6_FLOW:
2490 case ESP_V6_FLOW:
2491 case IPV6_FLOW:
2492 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2493 break;
2494 default:
2495 return -EINVAL;
2496 }
2497
2498 return 0;
2499}
2500
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002501static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002502 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002503{
2504 struct ixgbe_adapter *adapter = netdev_priv(dev);
2505 int ret = -EOPNOTSUPP;
2506
2507 switch (cmd->cmd) {
2508 case ETHTOOL_GRXRINGS:
2509 cmd->data = adapter->num_rx_queues;
2510 ret = 0;
2511 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002512 case ETHTOOL_GRXCLSRLCNT:
2513 cmd->rule_cnt = adapter->fdir_filter_count;
2514 ret = 0;
2515 break;
2516 case ETHTOOL_GRXCLSRULE:
2517 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2518 break;
2519 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002520 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002521 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002522 case ETHTOOL_GRXFH:
2523 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2524 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002525 default:
2526 break;
2527 }
2528
2529 return ret;
2530}
2531
John Fastabendb82b17d2016-02-16 21:18:53 -08002532int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2533 struct ixgbe_fdir_filter *input,
2534 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002535{
2536 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002537 struct hlist_node *node2;
2538 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002539 int err = -EINVAL;
2540
2541 parent = NULL;
2542 rule = NULL;
2543
Sasha Levinb67bfe02013-02-27 17:06:00 -08002544 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002545 &adapter->fdir_filter_list, fdir_node) {
2546 /* hash found, or no matching entry */
2547 if (rule->sw_idx >= sw_idx)
2548 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002549 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002550 }
2551
2552 /* if there is an old rule occupying our place remove it */
2553 if (rule && (rule->sw_idx == sw_idx)) {
2554 if (!input || (rule->filter.formatted.bkt_hash !=
2555 input->filter.formatted.bkt_hash)) {
2556 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2557 &rule->filter,
2558 sw_idx);
2559 }
2560
2561 hlist_del(&rule->fdir_node);
2562 kfree(rule);
2563 adapter->fdir_filter_count--;
2564 }
2565
2566 /*
2567 * If no input this was a delete, err should be 0 if a rule was
2568 * successfully found and removed from the list else -EINVAL
2569 */
2570 if (!input)
2571 return err;
2572
2573 /* initialize node and set software index */
2574 INIT_HLIST_NODE(&input->fdir_node);
2575
2576 /* add filter to the list */
2577 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002578 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002579 else
2580 hlist_add_head(&input->fdir_node,
2581 &adapter->fdir_filter_list);
2582
2583 /* update counts */
2584 adapter->fdir_filter_count++;
2585
2586 return 0;
2587}
2588
2589static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2590 u8 *flow_type)
2591{
2592 switch (fsp->flow_type & ~FLOW_EXT) {
2593 case TCP_V4_FLOW:
2594 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2595 break;
2596 case UDP_V4_FLOW:
2597 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2598 break;
2599 case SCTP_V4_FLOW:
2600 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2601 break;
2602 case IP_USER_FLOW:
2603 switch (fsp->h_u.usr_ip4_spec.proto) {
2604 case IPPROTO_TCP:
2605 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2606 break;
2607 case IPPROTO_UDP:
2608 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2609 break;
2610 case IPPROTO_SCTP:
2611 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2612 break;
2613 case 0:
2614 if (!fsp->m_u.usr_ip4_spec.proto) {
2615 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2616 break;
2617 }
2618 default:
2619 return 0;
2620 }
2621 break;
2622 default:
2623 return 0;
2624 }
2625
2626 return 1;
2627}
2628
2629static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2630 struct ethtool_rxnfc *cmd)
2631{
2632 struct ethtool_rx_flow_spec *fsp =
2633 (struct ethtool_rx_flow_spec *)&cmd->fs;
2634 struct ixgbe_hw *hw = &adapter->hw;
2635 struct ixgbe_fdir_filter *input;
2636 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002637 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002638 int err;
2639
2640 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2641 return -EOPNOTSUPP;
2642
John Fastabend7aac8422015-05-26 08:23:33 -07002643 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2644 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002645 */
John Fastabend7aac8422015-05-26 08:23:33 -07002646 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2647 queue = IXGBE_FDIR_DROP_QUEUE;
2648 } else {
2649 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2650 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2651
2652 if (!vf && (ring >= adapter->num_rx_queues))
2653 return -EINVAL;
2654 else if (vf &&
2655 ((vf > adapter->num_vfs) ||
2656 ring >= adapter->num_rx_queues_per_pool))
2657 return -EINVAL;
2658
2659 /* Map the ring onto the absolute queue index */
2660 if (!vf)
2661 queue = adapter->rx_ring[ring]->reg_idx;
2662 else
2663 queue = ((vf - 1) *
2664 adapter->num_rx_queues_per_pool) + ring;
2665 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002666
2667 /* Don't allow indexes to exist outside of available space */
2668 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2669 e_err(drv, "Location out of range\n");
2670 return -EINVAL;
2671 }
2672
2673 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2674 if (!input)
2675 return -ENOMEM;
2676
2677 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2678
2679 /* set SW index */
2680 input->sw_idx = fsp->location;
2681
2682 /* record flow type */
2683 if (!ixgbe_flowspec_to_flow_type(fsp,
2684 &input->filter.formatted.flow_type)) {
2685 e_err(drv, "Unrecognized flow type\n");
2686 goto err_out;
2687 }
2688
2689 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2690 IXGBE_ATR_L4TYPE_MASK;
2691
2692 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2693 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2694
2695 /* Copy input into formatted structures */
2696 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2697 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2698 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2699 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2700 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2701 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2702 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2703 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2704
2705 if (fsp->flow_type & FLOW_EXT) {
2706 input->filter.formatted.vm_pool =
2707 (unsigned char)ntohl(fsp->h_ext.data[1]);
2708 mask.formatted.vm_pool =
2709 (unsigned char)ntohl(fsp->m_ext.data[1]);
2710 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2711 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2712 input->filter.formatted.flex_bytes =
2713 fsp->h_ext.vlan_etype;
2714 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2715 }
2716
2717 /* determine if we need to drop or route the packet */
2718 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2719 input->action = IXGBE_FDIR_DROP_QUEUE;
2720 else
2721 input->action = fsp->ring_cookie;
2722
2723 spin_lock(&adapter->fdir_perfect_lock);
2724
2725 if (hlist_empty(&adapter->fdir_filter_list)) {
2726 /* save mask and program input mask into HW */
2727 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2728 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2729 if (err) {
2730 e_err(drv, "Error writing mask\n");
2731 goto err_out_w_lock;
2732 }
2733 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2734 e_err(drv, "Only one mask supported per port\n");
2735 goto err_out_w_lock;
2736 }
2737
2738 /* apply mask and compute/store hash */
2739 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2740
2741 /* program filters to filter memory */
2742 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002743 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002744 if (err)
2745 goto err_out_w_lock;
2746
2747 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2748
2749 spin_unlock(&adapter->fdir_perfect_lock);
2750
2751 return err;
2752err_out_w_lock:
2753 spin_unlock(&adapter->fdir_perfect_lock);
2754err_out:
2755 kfree(input);
2756 return -EINVAL;
2757}
2758
2759static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2760 struct ethtool_rxnfc *cmd)
2761{
2762 struct ethtool_rx_flow_spec *fsp =
2763 (struct ethtool_rx_flow_spec *)&cmd->fs;
2764 int err;
2765
2766 spin_lock(&adapter->fdir_perfect_lock);
2767 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2768 spin_unlock(&adapter->fdir_perfect_lock);
2769
2770 return err;
2771}
2772
Alexander Duyckef6afc02012-02-08 07:51:53 +00002773#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2774 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2775static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2776 struct ethtool_rxnfc *nfc)
2777{
2778 u32 flags2 = adapter->flags2;
2779
2780 /*
2781 * RSS does not support anything other than hashing
2782 * to queues on src and dst IPs and ports
2783 */
2784 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2785 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2786 return -EINVAL;
2787
2788 switch (nfc->flow_type) {
2789 case TCP_V4_FLOW:
2790 case TCP_V6_FLOW:
2791 if (!(nfc->data & RXH_IP_SRC) ||
2792 !(nfc->data & RXH_IP_DST) ||
2793 !(nfc->data & RXH_L4_B_0_1) ||
2794 !(nfc->data & RXH_L4_B_2_3))
2795 return -EINVAL;
2796 break;
2797 case UDP_V4_FLOW:
2798 if (!(nfc->data & RXH_IP_SRC) ||
2799 !(nfc->data & RXH_IP_DST))
2800 return -EINVAL;
2801 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2802 case 0:
2803 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2804 break;
2805 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2806 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2807 break;
2808 default:
2809 return -EINVAL;
2810 }
2811 break;
2812 case UDP_V6_FLOW:
2813 if (!(nfc->data & RXH_IP_SRC) ||
2814 !(nfc->data & RXH_IP_DST))
2815 return -EINVAL;
2816 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2817 case 0:
2818 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2819 break;
2820 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2821 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2822 break;
2823 default:
2824 return -EINVAL;
2825 }
2826 break;
2827 case AH_ESP_V4_FLOW:
2828 case AH_V4_FLOW:
2829 case ESP_V4_FLOW:
2830 case SCTP_V4_FLOW:
2831 case AH_ESP_V6_FLOW:
2832 case AH_V6_FLOW:
2833 case ESP_V6_FLOW:
2834 case SCTP_V6_FLOW:
2835 if (!(nfc->data & RXH_IP_SRC) ||
2836 !(nfc->data & RXH_IP_DST) ||
2837 (nfc->data & RXH_L4_B_0_1) ||
2838 (nfc->data & RXH_L4_B_2_3))
2839 return -EINVAL;
2840 break;
2841 default:
2842 return -EINVAL;
2843 }
2844
2845 /* if we changed something we need to update flags */
2846 if (flags2 != adapter->flags2) {
2847 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002848 u32 mrqc;
2849 unsigned int pf_pool = adapter->num_vfs;
2850
2851 if ((hw->mac.type >= ixgbe_mac_X550) &&
2852 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2853 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2854 else
2855 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002856
2857 if ((flags2 & UDP_RSS_FLAGS) &&
2858 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002859 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002860
2861 adapter->flags2 = flags2;
2862
2863 /* Perform hash on these packet types */
2864 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2865 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2866 | IXGBE_MRQC_RSS_FIELD_IPV6
2867 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2868
2869 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2870 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2871
2872 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2873 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2874
2875 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2876 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2877
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002878 if ((hw->mac.type >= ixgbe_mac_X550) &&
2879 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2880 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2881 else
2882 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002883 }
2884
2885 return 0;
2886}
2887
Alexander Duycke4911d52011-05-11 07:18:52 +00002888static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2889{
2890 struct ixgbe_adapter *adapter = netdev_priv(dev);
2891 int ret = -EOPNOTSUPP;
2892
2893 switch (cmd->cmd) {
2894 case ETHTOOL_SRXCLSRLINS:
2895 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2896 break;
2897 case ETHTOOL_SRXCLSRLDEL:
2898 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2899 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002900 case ETHTOOL_SRXFH:
2901 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2902 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002903 default:
2904 break;
2905 }
2906
2907 return ret;
2908}
2909
Tom Barbette1c7cf072015-06-26 15:40:18 +02002910static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2911{
2912 if (adapter->hw.mac.type < ixgbe_mac_X550)
2913 return 16;
2914 else
2915 return 64;
2916}
2917
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002918static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2919{
2920 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2921
2922 return sizeof(adapter->rss_key);
2923}
2924
2925static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2926{
2927 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2928
2929 return ixgbe_rss_indir_tbl_entries(adapter);
2930}
2931
2932static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
2933{
2934 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
2935
2936 for (i = 0; i < reta_size; i++)
2937 indir[i] = adapter->rss_indir_tbl[i];
2938}
2939
2940static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
2941 u8 *hfunc)
2942{
2943 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2944
2945 if (hfunc)
2946 *hfunc = ETH_RSS_HASH_TOP;
2947
2948 if (indir)
2949 ixgbe_get_reta(adapter, indir);
2950
2951 if (key)
2952 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
2953
2954 return 0;
2955}
2956
Tom Barbette1c7cf072015-06-26 15:40:18 +02002957static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
2958 const u8 *key, const u8 hfunc)
2959{
2960 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2961 int i;
2962 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
2963
2964 if (hfunc)
2965 return -EINVAL;
2966
2967 /* Fill out the redirection table */
2968 if (indir) {
2969 int max_queues = min_t(int, adapter->num_rx_queues,
2970 ixgbe_rss_indir_tbl_max(adapter));
2971
2972 /*Allow at least 2 queues w/ SR-IOV.*/
2973 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2974 (max_queues < 2))
2975 max_queues = 2;
2976
2977 /* Verify user input. */
2978 for (i = 0; i < reta_entries; i++)
2979 if (indir[i] >= max_queues)
2980 return -EINVAL;
2981
2982 for (i = 0; i < reta_entries; i++)
2983 adapter->rss_indir_tbl[i] = indir[i];
2984 }
2985
2986 /* Fill out the rss hash key */
2987 if (key)
2988 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
2989
2990 ixgbe_store_reta(adapter);
2991
2992 return 0;
2993}
2994
Jacob Kellere3aac882012-05-04 02:56:12 +00002995static int ixgbe_get_ts_info(struct net_device *dev,
2996 struct ethtool_ts_info *info)
2997{
2998 struct ixgbe_adapter *adapter = netdev_priv(dev);
2999
3000 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003001 case ixgbe_mac_X550:
3002 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003003 case ixgbe_mac_x550em_a:
Jacob Kellere3aac882012-05-04 02:56:12 +00003004 case ixgbe_mac_X540:
3005 case ixgbe_mac_82599EB:
3006 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003007 SOF_TIMESTAMPING_TX_SOFTWARE |
3008 SOF_TIMESTAMPING_RX_SOFTWARE |
3009 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003010 SOF_TIMESTAMPING_TX_HARDWARE |
3011 SOF_TIMESTAMPING_RX_HARDWARE |
3012 SOF_TIMESTAMPING_RAW_HARDWARE;
3013
3014 if (adapter->ptp_clock)
3015 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3016 else
3017 info->phc_index = -1;
3018
3019 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003020 BIT(HWTSTAMP_TX_OFF) |
3021 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003022
3023 info->rx_filters =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003024 BIT(HWTSTAMP_FILTER_NONE) |
3025 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3026 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3027 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003028 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003029 default:
3030 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003031 }
3032 return 0;
3033}
3034
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003035static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3036{
3037 unsigned int max_combined;
3038 u8 tcs = netdev_get_num_tc(adapter->netdev);
3039
3040 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3041 /* We only support one q_vector without MSI-X */
3042 max_combined = 1;
3043 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3044 /* SR-IOV currently only allows one queue on the PF */
3045 max_combined = 1;
3046 } else if (tcs > 1) {
3047 /* For DCB report channels per traffic class */
3048 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3049 /* 8 TC w/ 4 queues per TC */
3050 max_combined = 4;
3051 } else if (tcs > 4) {
3052 /* 8 TC w/ 8 queues per TC */
3053 max_combined = 8;
3054 } else {
3055 /* 4 TC w/ 16 queues per TC */
3056 max_combined = 16;
3057 }
3058 } else if (adapter->atr_sample_rate) {
3059 /* support up to 64 queues with ATR */
3060 max_combined = IXGBE_MAX_FDIR_INDICES;
3061 } else {
3062 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003063 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003064 }
3065
3066 return max_combined;
3067}
3068
3069static void ixgbe_get_channels(struct net_device *dev,
3070 struct ethtool_channels *ch)
3071{
3072 struct ixgbe_adapter *adapter = netdev_priv(dev);
3073
3074 /* report maximum channels */
3075 ch->max_combined = ixgbe_max_channels(adapter);
3076
3077 /* report info for other vector */
3078 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3079 ch->max_other = NON_Q_VECTORS;
3080 ch->other_count = NON_Q_VECTORS;
3081 }
3082
3083 /* record RSS queues */
3084 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3085
3086 /* nothing else to report if RSS is disabled */
3087 if (ch->combined_count == 1)
3088 return;
3089
3090 /* we do not support ATR queueing if SR-IOV is enabled */
3091 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3092 return;
3093
3094 /* same thing goes for being DCB enabled */
3095 if (netdev_get_num_tc(dev) > 1)
3096 return;
3097
3098 /* if ATR is disabled we can exit */
3099 if (!adapter->atr_sample_rate)
3100 return;
3101
3102 /* report flow director queues as maximum channels */
3103 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3104}
3105
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003106static int ixgbe_set_channels(struct net_device *dev,
3107 struct ethtool_channels *ch)
3108{
3109 struct ixgbe_adapter *adapter = netdev_priv(dev);
3110 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003111 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003112
3113 /* verify they are not requesting separate vectors */
3114 if (!count || ch->rx_count || ch->tx_count)
3115 return -EINVAL;
3116
3117 /* verify other_count has not changed */
3118 if (ch->other_count != NON_Q_VECTORS)
3119 return -EINVAL;
3120
3121 /* verify the number of channels does not exceed hardware limits */
3122 if (count > ixgbe_max_channels(adapter))
3123 return -EINVAL;
3124
3125 /* update feature limits from largest to smallest supported values */
3126 adapter->ring_feature[RING_F_FDIR].limit = count;
3127
Don Skidmore0f9b2322014-11-18 09:35:08 +00003128 /* cap RSS limit */
3129 if (count > max_rss_indices)
3130 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003131 adapter->ring_feature[RING_F_RSS].limit = count;
3132
3133#ifdef IXGBE_FCOE
3134 /* cap FCoE limit at 8 */
3135 if (count > IXGBE_FCRETA_SIZE)
3136 count = IXGBE_FCRETA_SIZE;
3137 adapter->ring_feature[RING_F_FCOE].limit = count;
3138
3139#endif
3140 /* use setup TC to update any traffic class queue mapping */
3141 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3142}
3143
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003144static int ixgbe_get_module_info(struct net_device *dev,
3145 struct ethtool_modinfo *modinfo)
3146{
3147 struct ixgbe_adapter *adapter = netdev_priv(dev);
3148 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003149 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003150 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003151 bool page_swap = false;
3152
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003153 /* Check whether we support SFF-8472 or not */
3154 status = hw->phy.ops.read_i2c_eeprom(hw,
3155 IXGBE_SFF_SFF_8472_COMP,
3156 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003157 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003158 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003159
3160 /* addressing mode is not supported */
3161 status = hw->phy.ops.read_i2c_eeprom(hw,
3162 IXGBE_SFF_SFF_8472_SWAP,
3163 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003164 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003165 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003166
3167 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3168 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3169 page_swap = true;
3170 }
3171
3172 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3173 /* We have a SFP, but it does not support SFF-8472 */
3174 modinfo->type = ETH_MODULE_SFF_8079;
3175 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3176 } else {
3177 /* We have a SFP which supports a revision of SFF-8472. */
3178 modinfo->type = ETH_MODULE_SFF_8472;
3179 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3180 }
3181
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003182 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003183}
3184
3185static int ixgbe_get_module_eeprom(struct net_device *dev,
3186 struct ethtool_eeprom *ee,
3187 u8 *data)
3188{
3189 struct ixgbe_adapter *adapter = netdev_priv(dev);
3190 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003191 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003192 u8 databyte = 0xFF;
3193 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003194
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003195 if (ee->len == 0)
3196 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003197
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003198 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003199 /* I2C reads can take long time */
3200 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3201 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003202
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003203 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003204 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003205 else
3206 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3207
Mark Rustada1e869d2015-04-10 10:36:36 -07003208 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003209 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003210
3211 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003212 }
3213
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003214 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003215}
3216
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003217static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003218 .get_settings = ixgbe_get_settings,
3219 .set_settings = ixgbe_set_settings,
3220 .get_drvinfo = ixgbe_get_drvinfo,
3221 .get_regs_len = ixgbe_get_regs_len,
3222 .get_regs = ixgbe_get_regs,
3223 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003224 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003225 .nway_reset = ixgbe_nway_reset,
3226 .get_link = ethtool_op_get_link,
3227 .get_eeprom_len = ixgbe_get_eeprom_len,
3228 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003229 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003230 .get_ringparam = ixgbe_get_ringparam,
3231 .set_ringparam = ixgbe_set_ringparam,
3232 .get_pauseparam = ixgbe_get_pauseparam,
3233 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003234 .get_msglevel = ixgbe_get_msglevel,
3235 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003236 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003237 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003238 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003239 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003240 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3241 .get_coalesce = ixgbe_get_coalesce,
3242 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003243 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003244 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003245 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3246 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3247 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003248 .set_rxfh = ixgbe_set_rxfh,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003249 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003250 .set_channels = ixgbe_set_channels,
Jacob Kellere3aac882012-05-04 02:56:12 +00003251 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003252 .get_module_info = ixgbe_get_module_info,
3253 .get_module_eeprom = ixgbe_get_module_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003254};
3255
3256void ixgbe_set_ethtool_ops(struct net_device *netdev)
3257{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003258 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003259}