blob: 2448eba2eecd15e4d01423879c207f25f4375efd [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad0edd2bd2014-02-28 15:48:56 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700107 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
108 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000110 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
111 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
112 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
113 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000114#ifdef IXGBE_FCOE
115 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
116 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
117 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
118 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000119 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
120 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000121 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
122 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
123#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700124};
125
John Fastabend9cc00b52012-01-28 03:32:17 +0000126/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
127 * we set the num_rx_queues to evaluate to num_tx_queues. This is
128 * used because we do not have a good way to get the max number of
129 * rx queues with CONFIG_RPS disabled.
130 */
131#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
132
133#define IXGBE_QUEUE_STATS_LEN ( \
134 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800135 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700136#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800137#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000138 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
139 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
140 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
141 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
142 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800143#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000144 IXGBE_PB_STATS_LEN + \
145 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000147static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
148 "Register test (offline)", "Eeprom test (offline)",
149 "Interrupt test (offline)", "Loopback test (offline)",
150 "Link test (on/offline)"
151};
152#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
153
Veola Nazareth695b8162015-11-11 16:22:59 -0700154/* currently supported speeds for 10G */
155#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
156 SUPPORTED_10000baseKX4_Full | \
157 SUPPORTED_10000baseKR_Full)
158
159#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
160
161static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
162{
163 if (!ixgbe_isbackplane(hw->phy.media_type))
164 return SUPPORTED_10000baseT_Full;
165
166 switch (hw->device_id) {
167 case IXGBE_DEV_ID_82598:
168 case IXGBE_DEV_ID_82599_KX4:
169 case IXGBE_DEV_ID_82599_KX4_MEZZ:
170 case IXGBE_DEV_ID_X550EM_X_KX4:
171 return SUPPORTED_10000baseKX4_Full;
172 case IXGBE_DEV_ID_82598_BX:
173 case IXGBE_DEV_ID_82599_KR:
174 case IXGBE_DEV_ID_X550EM_X_KR:
175 return SUPPORTED_10000baseKR_Full;
176 default:
177 return SUPPORTED_10000baseKX4_Full |
178 SUPPORTED_10000baseKR_Full;
179 }
180}
181
Auke Kok9a799d72007-09-15 14:07:45 -0700182static int ixgbe_get_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000183 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700184{
185 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800186 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000187 ixgbe_link_speed supported_link;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800188 u32 link_speed = 0;
Josh Hayfd0326f2012-12-15 03:28:30 +0000189 bool autoneg = false;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800190 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700191
Jacob Kellerdb018962012-06-08 06:59:17 +0000192 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700193
Jacob Kellerdb018962012-06-08 06:59:17 +0000194 /* set the supported link speeds */
195 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700196 ecmd->supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000197 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
198 ecmd->supported |= SUPPORTED_1000baseT_Full;
199 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700200 ecmd->supported |= ixgbe_isbackplane(hw->phy.media_type) ?
201 SUPPORTED_1000baseKX_Full :
202 SUPPORTED_1000baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000203
Veola Nazareth695b8162015-11-11 16:22:59 -0700204 /* default advertised speed if phy.autoneg_advertised isn't set */
205 ecmd->advertising = ecmd->supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000206 /* set the advertised speeds */
207 if (hw->phy.autoneg_advertised) {
Veola Nazareth695b8162015-11-11 16:22:59 -0700208 ecmd->advertising = 0;
Jacob Kellerdb018962012-06-08 06:59:17 +0000209 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
210 ecmd->advertising |= ADVERTISED_100baseT_Full;
211 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Veola Nazareth695b8162015-11-11 16:22:59 -0700212 ecmd->advertising |= ecmd->supported & ADVRTSD_MSK_10G;
213 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
214 if (ecmd->supported & SUPPORTED_1000baseKX_Full)
215 ecmd->advertising |= ADVERTISED_1000baseKX_Full;
216 else
217 ecmd->advertising |= ADVERTISED_1000baseT_Full;
218 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800219 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000220 if (hw->phy.multispeed_fiber && !autoneg) {
221 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
222 ecmd->advertising = ADVERTISED_10000baseT_Full;
223 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800224 }
225
Jacob Kellerdb018962012-06-08 06:59:17 +0000226 if (autoneg) {
227 ecmd->supported |= SUPPORTED_Autoneg;
228 ecmd->advertising |= ADVERTISED_Autoneg;
229 ecmd->autoneg = AUTONEG_ENABLE;
230 } else
231 ecmd->autoneg = AUTONEG_DISABLE;
232
233 ecmd->transceiver = XCVR_EXTERNAL;
234
235 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000236 switch (adapter->hw.phy.type) {
237 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800238 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700239 case ixgbe_phy_x550em_ext_t:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000240 case ixgbe_phy_cu_unknown:
Jacob Kellerdb018962012-06-08 06:59:17 +0000241 ecmd->supported |= SUPPORTED_TP;
242 ecmd->advertising |= ADVERTISED_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000243 ecmd->port = PORT_TP;
244 break;
245 case ixgbe_phy_qt:
Jacob Kellerdb018962012-06-08 06:59:17 +0000246 ecmd->supported |= SUPPORTED_FIBRE;
247 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000248 ecmd->port = PORT_FIBRE;
249 break;
250 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000251 case ixgbe_phy_sfp_passive_tyco:
252 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000253 case ixgbe_phy_sfp_ftl:
254 case ixgbe_phy_sfp_avago:
255 case ixgbe_phy_sfp_intel:
256 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800257 case ixgbe_phy_qsfp_passive_unknown:
258 case ixgbe_phy_qsfp_active_unknown:
259 case ixgbe_phy_qsfp_intel:
260 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000261 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000262 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000263 case ixgbe_sfp_type_da_cu:
264 case ixgbe_sfp_type_da_cu_core0:
265 case ixgbe_sfp_type_da_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000266 ecmd->supported |= SUPPORTED_FIBRE;
267 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000268 ecmd->port = PORT_DA;
269 break;
270 case ixgbe_sfp_type_sr:
271 case ixgbe_sfp_type_lr:
272 case ixgbe_sfp_type_srlr_core0:
273 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000274 case ixgbe_sfp_type_1g_sx_core0:
275 case ixgbe_sfp_type_1g_sx_core1:
276 case ixgbe_sfp_type_1g_lx_core0:
277 case ixgbe_sfp_type_1g_lx_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000278 ecmd->supported |= SUPPORTED_FIBRE;
279 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000280 ecmd->port = PORT_FIBRE;
281 break;
282 case ixgbe_sfp_type_not_present:
Jacob Kellerdb018962012-06-08 06:59:17 +0000283 ecmd->supported |= SUPPORTED_FIBRE;
284 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000285 ecmd->port = PORT_NONE;
286 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000287 case ixgbe_sfp_type_1g_cu_core0:
288 case ixgbe_sfp_type_1g_cu_core1:
Jacob Kellerdb018962012-06-08 06:59:17 +0000289 ecmd->supported |= SUPPORTED_TP;
290 ecmd->advertising |= ADVERTISED_TP;
Don Skidmorecb836a92010-06-29 18:30:59 +0000291 ecmd->port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000292 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000293 case ixgbe_sfp_type_unknown:
294 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000295 ecmd->supported |= SUPPORTED_FIBRE;
296 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000297 ecmd->port = PORT_OTHER;
298 break;
299 }
300 break;
301 case ixgbe_phy_xaui:
Jacob Kellerdb018962012-06-08 06:59:17 +0000302 ecmd->supported |= SUPPORTED_FIBRE;
303 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000304 ecmd->port = PORT_NONE;
305 break;
306 case ixgbe_phy_unknown:
307 case ixgbe_phy_generic:
308 case ixgbe_phy_sfp_unsupported:
309 default:
Jacob Kellerdb018962012-06-08 06:59:17 +0000310 ecmd->supported |= SUPPORTED_FIBRE;
311 ecmd->advertising |= ADVERTISED_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000312 ecmd->port = PORT_OTHER;
313 break;
314 }
315
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700316 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800317 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000318 switch (link_speed) {
319 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000320 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000321 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700322 case IXGBE_LINK_SPEED_2_5GB_FULL:
323 ethtool_cmd_speed_set(ecmd, SPEED_2500);
324 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000325 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000326 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000327 break;
328 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000329 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000330 break;
331 default:
332 break;
333 }
Auke Kok9a799d72007-09-15 14:07:45 -0700334 ecmd->duplex = DUPLEX_FULL;
335 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +0200336 ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
337 ecmd->duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700338 }
339
Auke Kok9a799d72007-09-15 14:07:45 -0700340 return 0;
341}
342
343static int ixgbe_set_settings(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000344 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700345{
346 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800347 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700348 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000349 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700350
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000351 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000352 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000353 /*
354 * this function does not support duplex forcing, but can
355 * limit the advertising of the adapter to the specified speed
356 */
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000357 if (ecmd->advertising & ~ecmd->supported)
358 return -EINVAL;
359
Emil Tantiloved33ff62013-08-30 07:55:24 +0000360 /* only allow one speed at a time if no autoneg */
361 if (!ecmd->autoneg && hw->phy.multispeed_fiber) {
362 if (ecmd->advertising ==
363 (ADVERTISED_10000baseT_Full |
364 ADVERTISED_1000baseT_Full))
365 return -EINVAL;
366 }
367
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700368 old = hw->phy.autoneg_advertised;
369 advertised = 0;
370 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
371 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
372
373 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
374 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
375
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000376 if (ecmd->advertising & ADVERTISED_100baseT_Full)
377 advertised |= IXGBE_LINK_SPEED_100_FULL;
378
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700379 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000380 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700381 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000382 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
383 usleep_range(1000, 2000);
384
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000385 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000386 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700387 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000388 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000389 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700390 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000391 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000392 } else {
393 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000394 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000395 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000396 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000397 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000398 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700399 }
400
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000401 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700402}
403
404static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000405 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700406{
407 struct ixgbe_adapter *adapter = netdev_priv(netdev);
408 struct ixgbe_hw *hw = &adapter->hw;
409
Don Skidmore73d80953d2013-07-31 02:19:24 +0000410 if (ixgbe_device_supports_autoneg_fc(hw) &&
411 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000412 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000413 else
414 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700415
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800416 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700417 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800418 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700419 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800420 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700421 pause->rx_pause = 1;
422 pause->tx_pause = 1;
423 }
424}
425
426static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000427 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700428{
429 struct ixgbe_adapter *adapter = netdev_priv(netdev);
430 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700431 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700432
Alexander Duyck943561d2012-05-09 22:14:44 -0700433 /* 82598 does no support link flow control with DCB enabled */
434 if ((hw->mac.type == ixgbe_mac_82598EB) &&
435 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000436 return -EINVAL;
437
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000438 /* some devices do not support autoneg of link flow control */
439 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000440 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000441 return -EINVAL;
442
Alexander Duyck943561d2012-05-09 22:14:44 -0700443 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000444
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000445 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000446 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700447 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000448 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700449 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000450 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800451 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700452 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000453
454 /* if the thing changed then we'll update and use new autoneg */
455 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
456 hw->fc = fc;
457 if (netif_running(netdev))
458 ixgbe_reinit_locked(adapter);
459 else
460 ixgbe_reset(adapter);
461 }
Auke Kok9a799d72007-09-15 14:07:45 -0700462
463 return 0;
464}
465
Auke Kok9a799d72007-09-15 14:07:45 -0700466static u32 ixgbe_get_msglevel(struct net_device *netdev)
467{
468 struct ixgbe_adapter *adapter = netdev_priv(netdev);
469 return adapter->msg_enable;
470}
471
472static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
473{
474 struct ixgbe_adapter *adapter = netdev_priv(netdev);
475 adapter->msg_enable = data;
476}
477
478static int ixgbe_get_regs_len(struct net_device *netdev)
479{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700480#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700481 return IXGBE_REGS_LEN * sizeof(u32);
482}
483
484#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
485
486static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000487 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700488{
489 struct ixgbe_adapter *adapter = netdev_priv(netdev);
490 struct ixgbe_hw *hw = &adapter->hw;
491 u32 *regs_buff = p;
492 u8 i;
493
494 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
495
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000496 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
497 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700498
499 /* General Registers */
500 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
501 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
502 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
503 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
504 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
505 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
506 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
507 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
508
509 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700510 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700511 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700512 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700513 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
514 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
515 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
516 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
517 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
518 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700519 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700520
521 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700522 /* don't read EICR because it can clear interrupt causes, instead
523 * read EICS which is a shadow but doesn't clear EICR */
524 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700525 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
526 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
527 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
528 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
529 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
530 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
531 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
532 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
533 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700534 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700535 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
536
537 /* Flow Control */
538 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
539 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
540 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
541 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
542 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800543 for (i = 0; i < 8; i++) {
544 switch (hw->mac.type) {
545 case ixgbe_mac_82598EB:
546 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
547 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
548 break;
549 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000550 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000551 case ixgbe_mac_X550:
552 case ixgbe_mac_X550EM_x:
Alexander Duyckbd508172010-11-16 19:27:03 -0800553 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
554 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
555 break;
556 default:
557 break;
558 }
559 }
Auke Kok9a799d72007-09-15 14:07:45 -0700560 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
561 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
562
563 /* Receive DMA */
564 for (i = 0; i < 64; i++)
565 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
566 for (i = 0; i < 64; i++)
567 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
568 for (i = 0; i < 64; i++)
569 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
570 for (i = 0; i < 64; i++)
571 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
572 for (i = 0; i < 64; i++)
573 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
574 for (i = 0; i < 64; i++)
575 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
576 for (i = 0; i < 16; i++)
577 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
578 for (i = 0; i < 16; i++)
579 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
580 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
581 for (i = 0; i < 8; i++)
582 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
583 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
584 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
585
586 /* Receive */
587 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
588 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
589 for (i = 0; i < 16; i++)
590 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
591 for (i = 0; i < 16; i++)
592 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700593 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700594 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
595 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
596 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
597 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
598 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
599 for (i = 0; i < 8; i++)
600 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
601 for (i = 0; i < 8; i++)
602 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
603 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
604
605 /* Transmit */
606 for (i = 0; i < 32; i++)
607 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
608 for (i = 0; i < 32; i++)
609 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
610 for (i = 0; i < 32; i++)
611 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
612 for (i = 0; i < 32; i++)
613 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
614 for (i = 0; i < 32; i++)
615 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
616 for (i = 0; i < 32; i++)
617 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
618 for (i = 0; i < 32; i++)
619 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
620 for (i = 0; i < 32; i++)
621 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
622 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
623 for (i = 0; i < 16; i++)
624 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
625 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
626 for (i = 0; i < 8; i++)
627 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
628 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
629
630 /* Wake Up */
631 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
632 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
633 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
634 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
635 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
636 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
637 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
638 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000639 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700640
Alexander Duyck673ac602010-11-16 19:27:05 -0800641 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700642 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
643 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
644
645 switch (hw->mac.type) {
646 case ixgbe_mac_82598EB:
647 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
648 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
649 for (i = 0; i < 8; i++)
650 regs_buff[833 + i] =
651 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
652 for (i = 0; i < 8; i++)
653 regs_buff[841 + i] =
654 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
655 for (i = 0; i < 8; i++)
656 regs_buff[849 + i] =
657 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
658 for (i = 0; i < 8; i++)
659 regs_buff[857 + i] =
660 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
661 break;
662 case ixgbe_mac_82599EB:
663 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000664 case ixgbe_mac_X550:
665 case ixgbe_mac_X550EM_x:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700666 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
667 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
668 for (i = 0; i < 8; i++)
669 regs_buff[833 + i] =
670 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
671 for (i = 0; i < 8; i++)
672 regs_buff[841 + i] =
673 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
674 for (i = 0; i < 8; i++)
675 regs_buff[849 + i] =
676 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
677 for (i = 0; i < 8; i++)
678 regs_buff[857 + i] =
679 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
680 break;
681 default:
682 break;
683 }
684
Auke Kok9a799d72007-09-15 14:07:45 -0700685 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700686 regs_buff[865 + i] =
687 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700688 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700689 regs_buff[873 + i] =
690 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700691
692 /* Statistics */
693 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
694 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
695 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
696 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
697 for (i = 0; i < 8; i++)
698 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
699 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
700 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
701 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
702 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
703 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
704 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
705 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
706 for (i = 0; i < 8; i++)
707 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
708 for (i = 0; i < 8; i++)
709 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
710 for (i = 0; i < 8; i++)
711 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
712 for (i = 0; i < 8; i++)
713 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
714 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
715 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
716 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
717 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
718 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
719 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
720 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
721 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
722 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
723 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
724 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
725 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
726 for (i = 0; i < 8; i++)
727 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
728 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
729 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
730 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
731 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
732 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
733 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
734 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
735 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
736 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
737 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
738 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
739 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
740 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
741 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
742 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
743 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
744 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
745 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
746 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
747 for (i = 0; i < 16; i++)
748 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
749 for (i = 0; i < 16; i++)
750 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
751 for (i = 0; i < 16; i++)
752 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
753 for (i = 0; i < 16; i++)
754 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
755
756 /* MAC */
757 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
758 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
759 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
760 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
761 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
762 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
763 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
764 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
765 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
766 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
767 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
768 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
769 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
770 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
771 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
772 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
773 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
774 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
775 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
776 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
777 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
778 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
779 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
780 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
781 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
782 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
783 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
784 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
785 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
786 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
787 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
788 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
789 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
790
791 /* Diagnostic */
792 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
793 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700794 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700795 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700796 for (i = 0; i < 4; i++)
797 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700798 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
799 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
800 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700801 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700802 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700803 for (i = 0; i < 4; i++)
804 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700805 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
806 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
807 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
808 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
809 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
810 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
811 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
812 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
813 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
814 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
815 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
816 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700817 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700818 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
819 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
820 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
821 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
822 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
823 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
824 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
825 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
826 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000827
828 /* 82599 X540 specific registers */
829 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700830
831 /* 82599 X540 specific DCB registers */
832 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
833 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
834 for (i = 0; i < 4; i++)
835 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
836 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
837 /* same as RTTQCNRM */
838 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
839 /* same as RTTQCNRR */
840
841 /* X540 specific DCB registers */
842 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
843 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700844}
845
846static int ixgbe_get_eeprom_len(struct net_device *netdev)
847{
848 struct ixgbe_adapter *adapter = netdev_priv(netdev);
849 return adapter->hw.eeprom.word_size * 2;
850}
851
852static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000853 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700854{
855 struct ixgbe_adapter *adapter = netdev_priv(netdev);
856 struct ixgbe_hw *hw = &adapter->hw;
857 u16 *eeprom_buff;
858 int first_word, last_word, eeprom_len;
859 int ret_val = 0;
860 u16 i;
861
862 if (eeprom->len == 0)
863 return -EINVAL;
864
865 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
866
867 first_word = eeprom->offset >> 1;
868 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
869 eeprom_len = last_word - first_word + 1;
870
871 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
872 if (!eeprom_buff)
873 return -ENOMEM;
874
Emil Tantilov68c70052011-04-20 08:49:06 +0000875 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
876 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700877
878 /* Device's eeprom is always little-endian, word addressable */
879 for (i = 0; i < eeprom_len; i++)
880 le16_to_cpus(&eeprom_buff[i]);
881
882 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
883 kfree(eeprom_buff);
884
885 return ret_val;
886}
887
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000888static int ixgbe_set_eeprom(struct net_device *netdev,
889 struct ethtool_eeprom *eeprom, u8 *bytes)
890{
891 struct ixgbe_adapter *adapter = netdev_priv(netdev);
892 struct ixgbe_hw *hw = &adapter->hw;
893 u16 *eeprom_buff;
894 void *ptr;
895 int max_len, first_word, last_word, ret_val = 0;
896 u16 i;
897
898 if (eeprom->len == 0)
899 return -EINVAL;
900
901 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
902 return -EINVAL;
903
904 max_len = hw->eeprom.word_size * 2;
905
906 first_word = eeprom->offset >> 1;
907 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
908 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
909 if (!eeprom_buff)
910 return -ENOMEM;
911
912 ptr = eeprom_buff;
913
914 if (eeprom->offset & 1) {
915 /*
916 * need read/modify/write of first changed EEPROM word
917 * only the second byte of the word is being modified
918 */
919 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
920 if (ret_val)
921 goto err;
922
923 ptr++;
924 }
925 if ((eeprom->offset + eeprom->len) & 1) {
926 /*
927 * need read/modify/write of last changed EEPROM word
928 * only the first byte of the word is being modified
929 */
930 ret_val = hw->eeprom.ops.read(hw, last_word,
931 &eeprom_buff[last_word - first_word]);
932 if (ret_val)
933 goto err;
934 }
935
936 /* Device's eeprom is always little-endian, word addressable */
937 for (i = 0; i < last_word - first_word + 1; i++)
938 le16_to_cpus(&eeprom_buff[i]);
939
940 memcpy(ptr, bytes, eeprom->len);
941
942 for (i = 0; i < last_word - first_word + 1; i++)
943 cpu_to_le16s(&eeprom_buff[i]);
944
945 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
946 last_word - first_word + 1,
947 eeprom_buff);
948
949 /* Update the checksum */
950 if (ret_val == 0)
951 hw->eeprom.ops.update_checksum(hw);
952
953err:
954 kfree(eeprom_buff);
955 return ret_val;
956}
957
Auke Kok9a799d72007-09-15 14:07:45 -0700958static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000959 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700960{
961 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +0000962 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700963
Rick Jones612a94d2011-11-14 08:13:25 +0000964 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
965 strlcpy(drvinfo->version, ixgbe_driver_version,
966 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800967
Emil Tantilov15e52092011-09-29 05:01:29 +0000968 nvm_track_id = (adapter->eeprom_verh << 16) |
969 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +0000970 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +0000971 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800972
Rick Jones612a94d2011-11-14 08:13:25 +0000973 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
974 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700975}
976
977static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000978 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700979{
980 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000981 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
982 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700983
984 ring->rx_max_pending = IXGBE_MAX_RXD;
985 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -0700986 ring->rx_pending = rx_ring->count;
987 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700988}
989
990static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000991 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700992{
993 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +0000994 struct ixgbe_ring *temp_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000995 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700996 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -0700997
998 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
999 return -EINVAL;
1000
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001001 new_tx_count = clamp_t(u32, ring->tx_pending,
1002 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001003 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1004
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001005 new_rx_count = clamp_t(u32, ring->rx_pending,
1006 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1007 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1008
1009 if ((new_tx_count == adapter->tx_ring_count) &&
1010 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001011 /* nothing to do */
1012 return 0;
1013 }
1014
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001015 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001016 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001017
Alexander Duyck759884b2009-10-26 11:32:05 +00001018 if (!netif_running(adapter->netdev)) {
1019 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001020 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001021 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001022 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001023 adapter->tx_ring_count = new_tx_count;
1024 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001025 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001026 }
1027
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001028 /* allocate temporary buffer to store rings in */
1029 i = max_t(int, adapter->num_tx_queues, adapter->num_rx_queues);
1030 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1031
1032 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001033 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001034 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001035 }
1036
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001037 ixgbe_down(adapter);
1038
1039 /*
1040 * Setup new Tx resources and free the old Tx resources in that order.
1041 * We can then assign the new resources to the rings via a memcpy.
1042 * The advantage to this approach is that we are guaranteed to still
1043 * have resources even in the case of an allocation failure.
1044 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001045 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001046 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001047 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001048 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001049
1050 temp_ring[i].count = new_tx_count;
1051 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001052 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001053 while (i) {
1054 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001055 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001056 }
Auke Kok9a799d72007-09-15 14:07:45 -07001057 goto err_setup;
1058 }
Auke Kok9a799d72007-09-15 14:07:45 -07001059 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001060
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001061 for (i = 0; i < adapter->num_tx_queues; i++) {
1062 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001063
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001064 memcpy(adapter->tx_ring[i], &temp_ring[i],
1065 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001066 }
1067
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001068 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001069 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001070
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001071 /* Repeat the process for the Rx rings if needed */
1072 if (new_rx_count != adapter->rx_ring_count) {
1073 for (i = 0; i < adapter->num_rx_queues; i++) {
1074 memcpy(&temp_ring[i], adapter->rx_ring[i],
1075 sizeof(struct ixgbe_ring));
1076
1077 temp_ring[i].count = new_rx_count;
1078 err = ixgbe_setup_rx_resources(&temp_ring[i]);
1079 if (err) {
1080 while (i) {
1081 i--;
1082 ixgbe_free_rx_resources(&temp_ring[i]);
1083 }
1084 goto err_setup;
1085 }
1086
1087 }
1088
1089 for (i = 0; i < adapter->num_rx_queues; i++) {
1090 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1091
1092 memcpy(adapter->rx_ring[i], &temp_ring[i],
1093 sizeof(struct ixgbe_ring));
1094 }
1095
1096 adapter->rx_ring_count = new_rx_count;
1097 }
1098
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001099err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001100 ixgbe_up(adapter);
1101 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001102clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001103 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001104 return err;
1105}
1106
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001107static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001108{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001109 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001110 case ETH_SS_TEST:
1111 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001112 case ETH_SS_STATS:
1113 return IXGBE_STATS_LEN;
1114 default:
1115 return -EOPNOTSUPP;
1116 }
Auke Kok9a799d72007-09-15 14:07:45 -07001117}
1118
1119static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001120 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001121{
1122 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001123 struct rtnl_link_stats64 temp;
1124 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001125 unsigned int start;
1126 struct ixgbe_ring *ring;
1127 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001128 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001129
1130 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001131 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001132 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001133 switch (ixgbe_gstrings_stats[i].type) {
1134 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001135 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001136 ixgbe_gstrings_stats[i].stat_offset;
1137 break;
1138 case IXGBE_STATS:
1139 p = (char *) adapter +
1140 ixgbe_gstrings_stats[i].stat_offset;
1141 break;
Josh Hayf752be92013-01-04 03:34:36 +00001142 default:
1143 data[i] = 0;
1144 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001145 }
1146
Auke Kok9a799d72007-09-15 14:07:45 -07001147 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001148 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001149 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001150 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001151 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001152 if (!ring) {
1153 data[i] = 0;
1154 data[i+1] = 0;
1155 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001156#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001157 data[i] = 0;
1158 data[i+1] = 0;
1159 data[i+2] = 0;
1160 i += 3;
1161#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001162 continue;
1163 }
1164
Eric Dumazetde1036b2010-10-20 23:00:04 +00001165 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001166 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001167 data[i] = ring->stats.packets;
1168 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001169 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001170 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001171#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001172 data[i] = ring->stats.yields;
1173 data[i+1] = ring->stats.misses;
1174 data[i+2] = ring->stats.cleaned;
1175 i += 3;
1176#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001177 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001178 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001179 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001180 if (!ring) {
1181 data[i] = 0;
1182 data[i+1] = 0;
1183 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001184#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001185 data[i] = 0;
1186 data[i+1] = 0;
1187 data[i+2] = 0;
1188 i += 3;
1189#endif
John Fastabend9cc00b52012-01-28 03:32:17 +00001190 continue;
1191 }
1192
Eric Dumazetde1036b2010-10-20 23:00:04 +00001193 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001194 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001195 data[i] = ring->stats.packets;
1196 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001197 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001198 i += 2;
Jacob Kellerb4640032013-10-01 04:33:54 -07001199#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001200 data[i] = ring->stats.yields;
1201 data[i+1] = ring->stats.misses;
1202 data[i+2] = ring->stats.cleaned;
1203 i += 3;
1204#endif
Auke Kok9a799d72007-09-15 14:07:45 -07001205 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001206
1207 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1208 data[i++] = adapter->stats.pxontxc[j];
1209 data[i++] = adapter->stats.pxofftxc[j];
1210 }
1211 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1212 data[i++] = adapter->stats.pxonrxc[j];
1213 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001214 }
Auke Kok9a799d72007-09-15 14:07:45 -07001215}
1216
1217static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001218 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001219{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001220 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001221 int i;
1222
1223 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001224 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001225 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1226 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1227 data += ETH_GSTRING_LEN;
1228 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001229 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001230 case ETH_SS_STATS:
1231 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1232 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1233 ETH_GSTRING_LEN);
1234 p += ETH_GSTRING_LEN;
1235 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001236 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001237 sprintf(p, "tx_queue_%u_packets", i);
1238 p += ETH_GSTRING_LEN;
1239 sprintf(p, "tx_queue_%u_bytes", i);
1240 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001241#ifdef BP_EXTENDED_STATS
1242 sprintf(p, "tx_queue_%u_bp_napi_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001243 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001244 sprintf(p, "tx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001245 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001246 sprintf(p, "tx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001247 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001248#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001249 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001250 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001251 sprintf(p, "rx_queue_%u_packets", i);
1252 p += ETH_GSTRING_LEN;
1253 sprintf(p, "rx_queue_%u_bytes", i);
1254 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001255#ifdef BP_EXTENDED_STATS
1256 sprintf(p, "rx_queue_%u_bp_poll_yield", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001257 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001258 sprintf(p, "rx_queue_%u_bp_misses", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001259 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001260 sprintf(p, "rx_queue_%u_bp_cleaned", i);
Eliezer Tamir7e15b902013-06-10 11:40:31 +03001261 p += ETH_GSTRING_LEN;
Jacob Kellerb4640032013-10-01 04:33:54 -07001262#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -07001263 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001264 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1265 sprintf(p, "tx_pb_%u_pxon", i);
1266 p += ETH_GSTRING_LEN;
1267 sprintf(p, "tx_pb_%u_pxoff", i);
1268 p += ETH_GSTRING_LEN;
1269 }
1270 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1271 sprintf(p, "rx_pb_%u_pxon", i);
1272 p += ETH_GSTRING_LEN;
1273 sprintf(p, "rx_pb_%u_pxoff", i);
1274 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001275 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001276 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001277 break;
1278 }
1279}
1280
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001281static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1282{
1283 struct ixgbe_hw *hw = &adapter->hw;
1284 bool link_up;
1285 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001286
1287 if (ixgbe_removed(hw->hw_addr)) {
1288 *data = 1;
1289 return 1;
1290 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001291 *data = 0;
1292
1293 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1294 if (link_up)
1295 return *data;
1296 else
1297 *data = 1;
1298 return *data;
1299}
1300
1301/* ethtool register test data */
1302struct ixgbe_reg_test {
1303 u16 reg;
1304 u8 array_len;
1305 u8 test_type;
1306 u32 mask;
1307 u32 write;
1308};
1309
1310/* In the hardware, registers are laid out either singly, in arrays
1311 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1312 * most tests take place on arrays or single registers (handled
1313 * as a single-element array) and special-case the tables.
1314 * Table tests are always pattern tests.
1315 *
1316 * We also make provision for some required setup steps by specifying
1317 * registers to be written without any read-back testing.
1318 */
1319
1320#define PATTERN_TEST 1
1321#define SET_READ_TEST 2
1322#define WRITE_NO_TEST 3
1323#define TABLE32_TEST 4
1324#define TABLE64_TEST_LO 5
1325#define TABLE64_TEST_HI 6
1326
1327/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001328static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001329 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1330 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1331 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1332 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1333 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1334 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1335 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1336 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1337 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1338 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1339 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1340 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1341 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1342 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1343 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1344 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1345 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1346 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1347 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001348 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001349};
1350
1351/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001352static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001353 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1354 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1355 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1356 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1357 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1358 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1359 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1360 /* Enable all four RX queues before testing. */
1361 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1362 /* RDH is read-only for 82598, only test RDT. */
1363 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1364 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1365 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1366 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1367 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1368 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1369 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1370 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1371 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1372 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1373 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1374 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1375 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001376 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001377};
1378
Emil Tantilov95a46012011-04-14 07:46:41 +00001379static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1380 u32 mask, u32 write)
1381{
1382 u32 pat, val, before;
1383 static const u32 test_pattern[] = {
1384 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001385
Mark Rustadb0483c82014-01-14 18:53:17 -08001386 if (ixgbe_removed(adapter->hw.hw_addr)) {
1387 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001388 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001389 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001390 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001391 before = ixgbe_read_reg(&adapter->hw, reg);
1392 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1393 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001394 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001395 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001396 reg, val, (test_pattern[pat] & write & mask));
1397 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001398 ixgbe_write_reg(&adapter->hw, reg, before);
1399 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001400 }
Mark Rustad49bde312014-01-14 18:53:14 -08001401 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001402 }
Mark Rustad49bde312014-01-14 18:53:14 -08001403 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001404}
1405
Emil Tantilov95a46012011-04-14 07:46:41 +00001406static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1407 u32 mask, u32 write)
1408{
1409 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001410
Mark Rustadb0483c82014-01-14 18:53:17 -08001411 if (ixgbe_removed(adapter->hw.hw_addr)) {
1412 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001413 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001414 }
Mark Rustad49bde312014-01-14 18:53:14 -08001415 before = ixgbe_read_reg(&adapter->hw, reg);
1416 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1417 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001418 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001419 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1420 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001421 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001422 ixgbe_write_reg(&adapter->hw, reg, before);
1423 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001424 }
Mark Rustad49bde312014-01-14 18:53:14 -08001425 ixgbe_write_reg(&adapter->hw, reg, before);
1426 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001427}
1428
1429static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1430{
Jeff Kirsher66744502010-12-01 19:59:50 +00001431 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001432 u32 value, before, after;
1433 u32 i, toggle;
1434
Mark Rustadb0483c82014-01-14 18:53:17 -08001435 if (ixgbe_removed(adapter->hw.hw_addr)) {
1436 e_err(drv, "Adapter removed - register test blocked\n");
1437 *data = 1;
1438 return 1;
1439 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001440 switch (adapter->hw.mac.type) {
1441 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001442 toggle = 0x7FFFF3FF;
1443 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001444 break;
1445 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001446 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001447 case ixgbe_mac_X550:
1448 case ixgbe_mac_X550EM_x:
Alexander Duyckbd508172010-11-16 19:27:03 -08001449 toggle = 0x7FFFF30F;
1450 test = reg_test_82599;
1451 break;
1452 default:
1453 *data = 1;
1454 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001455 }
1456
1457 /*
1458 * Because the status register is such a special case,
1459 * we handle it separately from the rest of the register
1460 * tests. Some bits are read-only, some toggle, and some
1461 * are writeable on newer MACs.
1462 */
Mark Rustad49bde312014-01-14 18:53:14 -08001463 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1464 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1465 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1466 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001467 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001468 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1469 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001470 *data = 1;
1471 return 1;
1472 }
1473 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001474 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001475
1476 /*
1477 * Perform the remainder of the register test, looping through
1478 * the test table until we either fail or reach the null entry.
1479 */
1480 while (test->reg) {
1481 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001482 bool b = false;
1483
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001484 switch (test->test_type) {
1485 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001486 b = reg_pattern_test(adapter, data,
1487 test->reg + (i * 0x40),
1488 test->mask,
1489 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001490 break;
1491 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001492 b = reg_set_and_check(adapter, data,
1493 test->reg + (i * 0x40),
1494 test->mask,
1495 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001496 break;
1497 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001498 ixgbe_write_reg(&adapter->hw,
1499 test->reg + (i * 0x40),
1500 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001501 break;
1502 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001503 b = reg_pattern_test(adapter, data,
1504 test->reg + (i * 4),
1505 test->mask,
1506 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001507 break;
1508 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001509 b = reg_pattern_test(adapter, data,
1510 test->reg + (i * 8),
1511 test->mask,
1512 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001513 break;
1514 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001515 b = reg_pattern_test(adapter, data,
1516 (test->reg + 4) + (i * 8),
1517 test->mask,
1518 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001519 break;
1520 }
Mark Rustad49bde312014-01-14 18:53:14 -08001521 if (b)
1522 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001523 }
1524 test++;
1525 }
1526
1527 *data = 0;
1528 return 0;
1529}
1530
1531static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1532{
1533 struct ixgbe_hw *hw = &adapter->hw;
1534 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1535 *data = 1;
1536 else
1537 *data = 0;
1538 return *data;
1539}
1540
1541static irqreturn_t ixgbe_test_intr(int irq, void *data)
1542{
1543 struct net_device *netdev = (struct net_device *) data;
1544 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1545
1546 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1547
1548 return IRQ_HANDLED;
1549}
1550
1551static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1552{
1553 struct net_device *netdev = adapter->netdev;
1554 u32 mask, i = 0, shared_int = true;
1555 u32 irq = adapter->pdev->irq;
1556
1557 *data = 0;
1558
1559 /* Hook up test interrupt handler just for this test */
1560 if (adapter->msix_entries) {
1561 /* NOTE: we don't test MSI-X interrupts here, yet */
1562 return 0;
1563 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1564 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001565 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001566 netdev)) {
1567 *data = 1;
1568 return -1;
1569 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001570 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001571 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001572 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001573 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001574 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001575 *data = 1;
1576 return -1;
1577 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001578 e_info(hw, "testing %s interrupt\n", shared_int ?
1579 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001580
1581 /* Disable all the interrupts */
1582 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001583 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001584 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001585
1586 /* Test each interrupt */
1587 for (; i < 10; i++) {
1588 /* Interrupt to test */
1589 mask = 1 << i;
1590
1591 if (!shared_int) {
1592 /*
1593 * Disable the interrupts to be reported in
1594 * the cause register and then force the same
1595 * interrupt and see if one gets posted. If
1596 * an interrupt was posted to the bus, the
1597 * test failed.
1598 */
1599 adapter->test_icr = 0;
1600 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001601 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001602 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001603 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001604 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001605 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001606
1607 if (adapter->test_icr & mask) {
1608 *data = 3;
1609 break;
1610 }
1611 }
1612
1613 /*
1614 * Enable the interrupt to be reported in the cause
1615 * register and then force the same interrupt and see
1616 * if one gets posted. If an interrupt was not posted
1617 * to the bus, the test failed.
1618 */
1619 adapter->test_icr = 0;
1620 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1621 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001622 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001623 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001624
Jacob Keller8105ecd2014-04-09 06:03:16 +00001625 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001626 *data = 4;
1627 break;
1628 }
1629
1630 if (!shared_int) {
1631 /*
1632 * Disable the other interrupts to be reported in
1633 * the cause register and then force the other
1634 * interrupts and see if any get posted. If
1635 * an interrupt was posted to the bus, the
1636 * test failed.
1637 */
1638 adapter->test_icr = 0;
1639 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001640 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001641 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001642 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001643 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001644 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001645
1646 if (adapter->test_icr) {
1647 *data = 5;
1648 break;
1649 }
1650 }
1651 }
1652
1653 /* Disable all the interrupts */
1654 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001655 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001656 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001657
1658 /* Unhook test interrupt handler */
1659 free_irq(irq, netdev);
1660
1661 return *data;
1662}
1663
1664static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1665{
1666 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1667 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1668 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001669 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001670
1671 /* shut down the DMA engines now so they can be reinitialized later */
1672
1673 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001674 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001675 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001676
1677 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001678 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001679 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001680 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1681
Alexander Duyckbd508172010-11-16 19:27:03 -08001682 switch (hw->mac.type) {
1683 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001684 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001685 case ixgbe_mac_X550:
1686 case ixgbe_mac_X550EM_x:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001687 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1688 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1689 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001690 break;
1691 default:
1692 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001693 }
1694
1695 ixgbe_reset(adapter);
1696
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001697 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1698 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001699}
1700
1701static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1702{
1703 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1704 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001705 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001706 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001707 int ret_val;
1708 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001709
1710 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001711 tx_ring->count = IXGBE_DEFAULT_TXD;
1712 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001713 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001714 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001715 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001716
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001717 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001718 if (err)
1719 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001720
Alexander Duyckbd508172010-11-16 19:27:03 -08001721 switch (adapter->hw.mac.type) {
1722 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001723 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001724 case ixgbe_mac_X550:
1725 case ixgbe_mac_X550EM_x:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001726 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1727 reg_data |= IXGBE_DMATXCTL_TE;
1728 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001729 break;
1730 default:
1731 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001732 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001733
Alexander Duyck84418e32010-08-19 13:40:54 +00001734 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001735
1736 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001737 rx_ring->count = IXGBE_DEFAULT_RXD;
1738 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001739 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001740 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001741 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001742
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001743 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001744 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001745 ret_val = 4;
1746 goto err_nomem;
1747 }
1748
Don Skidmore1f9ac572015-03-13 13:54:30 -07001749 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001750
Alexander Duyck84418e32010-08-19 13:40:54 +00001751 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001752
Don Skidmore1f9ac572015-03-13 13:54:30 -07001753 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1754 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001755 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1756
Don Skidmore1f9ac572015-03-13 13:54:30 -07001757 hw->mac.ops.enable_rx(hw);
1758
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001759 return 0;
1760
1761err_nomem:
1762 ixgbe_free_desc_rings(adapter);
1763 return ret_val;
1764}
1765
1766static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1767{
1768 struct ixgbe_hw *hw = &adapter->hw;
1769 u32 reg_data;
1770
Don Skidmoree7fd9252011-04-16 05:29:14 +00001771
Alexander Duyck84418e32010-08-19 13:40:54 +00001772 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001773 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001774 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001775 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001776
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001777 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001778 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001779 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001780
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001781 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1782 switch (adapter->hw.mac.type) {
1783 case ixgbe_mac_X540:
1784 case ixgbe_mac_X550:
1785 case ixgbe_mac_X550EM_x:
Emil Tantilov26b47422013-04-12 02:10:25 +00001786 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1787 reg_data |= IXGBE_MACC_FLU;
1788 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001789 break;
1790 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001791 if (hw->mac.orig_autoc) {
1792 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1793 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1794 } else {
1795 return 10;
1796 }
1797 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001798 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001799 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001800
1801 /* Disable Atlas Tx lanes; re-enabled in reset path */
1802 if (hw->mac.type == ixgbe_mac_82598EB) {
1803 u8 atlas;
1804
1805 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1806 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1807 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1808
1809 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1810 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1811 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1812
1813 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1814 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1815 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1816
1817 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1818 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1819 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1820 }
1821
1822 return 0;
1823}
1824
1825static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1826{
1827 u32 reg_data;
1828
1829 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1830 reg_data &= ~IXGBE_HLREG0_LPBK;
1831 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1832}
1833
1834static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001835 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001836{
1837 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001838 frame_size >>= 1;
1839 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1840 memset(&skb->data[frame_size + 10], 0xBE, 1);
1841 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001842}
1843
Alexander Duyck3832b262012-02-08 07:50:09 +00001844static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1845 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001846{
Alexander Duyck3832b262012-02-08 07:50:09 +00001847 unsigned char *data;
1848 bool match = true;
1849
1850 frame_size >>= 1;
1851
Alexander Duyckf8003262012-03-03 02:35:52 +00001852 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001853
1854 if (data[3] != 0xFF ||
1855 data[frame_size + 10] != 0xBE ||
1856 data[frame_size + 12] != 0xAF)
1857 match = false;
1858
Alexander Duyckf8003262012-03-03 02:35:52 +00001859 kunmap(rx_buffer->page);
1860
Alexander Duyck3832b262012-02-08 07:50:09 +00001861 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001862}
1863
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001864static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001865 struct ixgbe_ring *tx_ring,
1866 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001867{
1868 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck3832b262012-02-08 07:50:09 +00001869 struct ixgbe_rx_buffer *rx_buffer;
1870 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001871 u16 rx_ntc, tx_ntc, count = 0;
1872
1873 /* initialize next to clean and descriptor values */
1874 rx_ntc = rx_ring->next_to_clean;
1875 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001876 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001877
Alexander Duyck3832b262012-02-08 07:50:09 +00001878 while (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD)) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001879 /* check Rx buffer */
Alexander Duyck3832b262012-02-08 07:50:09 +00001880 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
Alexander Duyck84418e32010-08-19 13:40:54 +00001881
Alexander Duyckf8003262012-03-03 02:35:52 +00001882 /* sync Rx buffer for CPU read */
1883 dma_sync_single_for_cpu(rx_ring->dev,
1884 rx_buffer->dma,
1885 ixgbe_rx_bufsz(rx_ring),
1886 DMA_FROM_DEVICE);
Alexander Duyck84418e32010-08-19 13:40:54 +00001887
1888 /* verify contents of skb */
Alexander Duyck3832b262012-02-08 07:50:09 +00001889 if (ixgbe_check_lbtest_frame(rx_buffer, size))
Alexander Duyck84418e32010-08-19 13:40:54 +00001890 count++;
1891
Alexander Duyckf8003262012-03-03 02:35:52 +00001892 /* sync Rx buffer for device write */
1893 dma_sync_single_for_device(rx_ring->dev,
1894 rx_buffer->dma,
1895 ixgbe_rx_bufsz(rx_ring),
1896 DMA_FROM_DEVICE);
1897
Alexander Duyck84418e32010-08-19 13:40:54 +00001898 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001899 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
1900 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
Alexander Duyck84418e32010-08-19 13:40:54 +00001901
1902 /* increment Rx/Tx next to clean counters */
1903 rx_ntc++;
1904 if (rx_ntc == rx_ring->count)
1905 rx_ntc = 0;
1906 tx_ntc++;
1907 if (tx_ntc == tx_ring->count)
1908 tx_ntc = 0;
1909
1910 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001911 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001912 }
1913
John Fastabenddad8a3b2012-04-23 12:22:39 +00001914 netdev_tx_reset_queue(txring_txq(tx_ring));
1915
Alexander Duyck84418e32010-08-19 13:40:54 +00001916 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001917 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001918 rx_ring->next_to_clean = rx_ntc;
1919 tx_ring->next_to_clean = tx_ntc;
1920
1921 return count;
1922}
1923
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001924static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1925{
1926 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1927 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001928 int i, j, lc, good_cnt, ret_val = 0;
1929 unsigned int size = 1024;
1930 netdev_tx_t tx_ret_val;
1931 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001932 u32 flags_orig = adapter->flags;
1933
1934 /* DCB can modify the frames on Tx */
1935 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001936
Alexander Duyck84418e32010-08-19 13:40:54 +00001937 /* allocate test skb */
1938 skb = alloc_skb(size, GFP_KERNEL);
1939 if (!skb)
1940 return 11;
1941
1942 /* place data into test skb */
1943 ixgbe_create_lbtest_frame(skb, size);
1944 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001945
1946 /*
1947 * Calculate the loop count based on the largest descriptor ring
1948 * The idea is to wrap the largest ring a number of times using 64
1949 * send/receive pairs during each loop
1950 */
1951
1952 if (rx_ring->count <= tx_ring->count)
1953 lc = ((tx_ring->count / 64) * 2) + 1;
1954 else
1955 lc = ((rx_ring->count / 64) * 2) + 1;
1956
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001957 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001958 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001959 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001960
1961 /* place 64 packets on the transmit queue*/
1962 for (i = 0; i < 64; i++) {
1963 skb_get(skb);
1964 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001965 adapter,
1966 tx_ring);
1967 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001968 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001969 }
1970
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001971 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001972 ret_val = 12;
1973 break;
1974 }
1975
1976 /* allow 200 milliseconds for packets to go from Tx to Rx */
1977 msleep(200);
1978
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001979 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001980 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001981 ret_val = 13;
1982 break;
1983 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001984 }
1985
Alexander Duyck84418e32010-08-19 13:40:54 +00001986 /* free the original skb */
1987 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00001988 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00001989
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001990 return ret_val;
1991}
1992
1993static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1994{
1995 *data = ixgbe_setup_desc_rings(adapter);
1996 if (*data)
1997 goto out;
1998 *data = ixgbe_setup_loopback_test(adapter);
1999 if (*data)
2000 goto err_loopback;
2001 *data = ixgbe_run_loopback_test(adapter);
2002 ixgbe_loopback_cleanup(adapter);
2003
2004err_loopback:
2005 ixgbe_free_desc_rings(adapter);
2006out:
2007 return *data;
2008}
2009
2010static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002011 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002012{
2013 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2014 bool if_running = netif_running(netdev);
2015
Mark Rustadb0483c82014-01-14 18:53:17 -08002016 if (ixgbe_removed(adapter->hw.hw_addr)) {
2017 e_err(hw, "Adapter removed - test blocked\n");
2018 data[0] = 1;
2019 data[1] = 1;
2020 data[2] = 1;
2021 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002022 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002023 eth_test->flags |= ETH_TEST_FL_FAILED;
2024 return;
2025 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002026 set_bit(__IXGBE_TESTING, &adapter->state);
2027 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002028 struct ixgbe_hw *hw = &adapter->hw;
2029
Greg Rosee7d481a2010-03-25 17:06:48 +00002030 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2031 int i;
2032 for (i = 0; i < adapter->num_vfs; i++) {
2033 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002034 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002035 data[0] = 1;
2036 data[1] = 1;
2037 data[2] = 1;
2038 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002039 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002040 eth_test->flags |= ETH_TEST_FL_FAILED;
2041 clear_bit(__IXGBE_TESTING,
2042 &adapter->state);
2043 goto skip_ol_tests;
2044 }
2045 }
2046 }
2047
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002048 /* Offline tests */
2049 e_info(hw, "offline testing starting\n");
2050
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002051 /* Link test performed before hardware reset so autoneg doesn't
2052 * interfere with test result
2053 */
2054 if (ixgbe_link_test(adapter, &data[4]))
2055 eth_test->flags |= ETH_TEST_FL_FAILED;
2056
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002057 if (if_running)
2058 /* indicate we're in test mode */
2059 dev_close(netdev);
2060 else
2061 ixgbe_reset(adapter);
2062
Emil Tantilov396e7992010-07-01 20:05:12 +00002063 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002064 if (ixgbe_reg_test(adapter, &data[0]))
2065 eth_test->flags |= ETH_TEST_FL_FAILED;
2066
2067 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002068 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002069 if (ixgbe_eeprom_test(adapter, &data[1]))
2070 eth_test->flags |= ETH_TEST_FL_FAILED;
2071
2072 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002073 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002074 if (ixgbe_intr_test(adapter, &data[2]))
2075 eth_test->flags |= ETH_TEST_FL_FAILED;
2076
Greg Rosebdbec4b2010-01-09 02:27:05 +00002077 /* If SRIOV or VMDq is enabled then skip MAC
2078 * loopback diagnostic. */
2079 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2080 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002081 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002082 data[3] = 0;
2083 goto skip_loopback;
2084 }
2085
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002086 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002087 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002088 if (ixgbe_loopback_test(adapter, &data[3]))
2089 eth_test->flags |= ETH_TEST_FL_FAILED;
2090
Greg Rosebdbec4b2010-01-09 02:27:05 +00002091skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002092 ixgbe_reset(adapter);
2093
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002094 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002095 clear_bit(__IXGBE_TESTING, &adapter->state);
2096 if (if_running)
2097 dev_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002098 else if (hw->mac.ops.disable_tx_laser)
2099 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002100 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002101 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002102
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002103 /* Online tests */
2104 if (ixgbe_link_test(adapter, &data[4]))
2105 eth_test->flags |= ETH_TEST_FL_FAILED;
2106
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002107 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002108 data[0] = 0;
2109 data[1] = 0;
2110 data[2] = 0;
2111 data[3] = 0;
2112
2113 clear_bit(__IXGBE_TESTING, &adapter->state);
2114 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002115
Greg Rosee7d481a2010-03-25 17:06:48 +00002116skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002117 msleep_interruptible(4 * 1000);
2118}
Auke Kok9a799d72007-09-15 14:07:45 -07002119
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002120static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002121 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002122{
2123 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002124 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002125
Jacob Keller8e2813f2012-04-21 06:05:40 +00002126 /* WOL not supported for all devices */
2127 if (!ixgbe_wol_supported(adapter, hw->device_id,
2128 hw->subsystem_device_id)) {
2129 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002130 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002131 }
2132
2133 return retval;
2134}
2135
Auke Kok9a799d72007-09-15 14:07:45 -07002136static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002137 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002138{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002139 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2140
2141 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002142 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002143 wol->wolopts = 0;
2144
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002145 if (ixgbe_wol_exclusion(adapter, wol) ||
2146 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002147 return;
2148
2149 if (adapter->wol & IXGBE_WUFC_EX)
2150 wol->wolopts |= WAKE_UCAST;
2151 if (adapter->wol & IXGBE_WUFC_MC)
2152 wol->wolopts |= WAKE_MCAST;
2153 if (adapter->wol & IXGBE_WUFC_BC)
2154 wol->wolopts |= WAKE_BCAST;
2155 if (adapter->wol & IXGBE_WUFC_MAG)
2156 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002157}
2158
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002159static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2160{
2161 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2162
2163 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2164 return -EOPNOTSUPP;
2165
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002166 if (ixgbe_wol_exclusion(adapter, wol))
2167 return wol->wolopts ? -EOPNOTSUPP : 0;
2168
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002169 adapter->wol = 0;
2170
2171 if (wol->wolopts & WAKE_UCAST)
2172 adapter->wol |= IXGBE_WUFC_EX;
2173 if (wol->wolopts & WAKE_MCAST)
2174 adapter->wol |= IXGBE_WUFC_MC;
2175 if (wol->wolopts & WAKE_BCAST)
2176 adapter->wol |= IXGBE_WUFC_BC;
2177 if (wol->wolopts & WAKE_MAGIC)
2178 adapter->wol |= IXGBE_WUFC_MAG;
2179
2180 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2181
2182 return 0;
2183}
2184
Auke Kok9a799d72007-09-15 14:07:45 -07002185static int ixgbe_nway_reset(struct net_device *netdev)
2186{
2187 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2188
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002189 if (netif_running(netdev))
2190 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002191
2192 return 0;
2193}
2194
Emil Tantilov66e69612011-04-16 06:12:51 +00002195static int ixgbe_set_phys_id(struct net_device *netdev,
2196 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002197{
2198 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002199 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002200
Emil Tantilov66e69612011-04-16 06:12:51 +00002201 switch (state) {
2202 case ETHTOOL_ID_ACTIVE:
2203 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2204 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002205
Emil Tantilov66e69612011-04-16 06:12:51 +00002206 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002207 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002208 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002209
Emil Tantilov66e69612011-04-16 06:12:51 +00002210 case ETHTOOL_ID_OFF:
2211 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2212 break;
2213
2214 case ETHTOOL_ID_INACTIVE:
2215 /* Restore LED settings */
2216 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2217 break;
2218 }
Auke Kok9a799d72007-09-15 14:07:45 -07002219
2220 return 0;
2221}
2222
2223static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002224 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002225{
2226 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2227
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002228 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002229 if (adapter->rx_itr_setting <= 1)
2230 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2231 else
2232 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002233
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002234 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002235 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002236 return 0;
2237
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002238 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002239 if (adapter->tx_itr_setting <= 1)
2240 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2241 else
2242 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002243
Auke Kok9a799d72007-09-15 14:07:45 -07002244 return 0;
2245}
2246
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002247/*
2248 * this function must be called before setting the new value of
2249 * rx_itr_setting
2250 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002251static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002252{
2253 struct net_device *netdev = adapter->netdev;
2254
Alexander Duyck567d2de2012-02-11 07:18:57 +00002255 /* nothing to do if LRO or RSC are not enabled */
2256 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2257 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002258 return false;
2259
Alexander Duyck567d2de2012-02-11 07:18:57 +00002260 /* check the feature flag value and enable RSC if necessary */
2261 if (adapter->rx_itr_setting == 1 ||
2262 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2263 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002264 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002265 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002266 return true;
2267 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002268 /* if interrupt rate is too high then disable RSC */
2269 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2270 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2271 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2272 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002273 }
2274 return false;
2275}
2276
Auke Kok9a799d72007-09-15 14:07:45 -07002277static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002278 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002279{
2280 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002281 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002282 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002283 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002284 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002285
Emil Tantilov67da0972013-01-25 06:19:20 +00002286 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2287 /* reject Tx specific changes in case of mixed RxTx vectors */
2288 if (ec->tx_coalesce_usecs)
2289 return -EINVAL;
2290 tx_itr_prev = adapter->rx_itr_setting;
2291 } else {
2292 tx_itr_prev = adapter->tx_itr_setting;
2293 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002294
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002295 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2296 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2297 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002298
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002299 if (ec->rx_coalesce_usecs > 1)
2300 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2301 else
2302 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002303
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002304 if (adapter->rx_itr_setting == 1)
2305 rx_itr_param = IXGBE_20K_ITR;
2306 else
2307 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002308
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002309 if (ec->tx_coalesce_usecs > 1)
2310 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2311 else
2312 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002313
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002314 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002315 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002316 else
2317 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002318
Emil Tantilov67da0972013-01-25 06:19:20 +00002319 /* mixed Rx/Tx */
2320 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2321 adapter->tx_itr_setting = adapter->rx_itr_setting;
2322
Emil Tantilov67da0972013-01-25 06:19:20 +00002323 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002324 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002325 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2326 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002327 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002328 need_reset = true;
2329 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002330 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002331 (tx_itr_prev < IXGBE_100K_ITR))
2332 need_reset = true;
2333 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002334
Alexander Duyck567d2de2012-02-11 07:18:57 +00002335 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002336 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002337
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002338 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002339 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002340 if (q_vector->tx.count && !q_vector->rx.count)
2341 /* tx only */
2342 q_vector->itr = tx_itr_param;
2343 else
2344 /* rx only or mixed */
2345 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002346 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002347 }
2348
Jesse Brandeburgef021192010-04-27 01:37:41 +00002349 /*
2350 * do reset here at the end to make sure EITR==0 case is handled
2351 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2352 * also locks in RSC enable/disable which requires reset
2353 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002354 if (need_reset)
2355 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002356
Auke Kok9a799d72007-09-15 14:07:45 -07002357 return 0;
2358}
2359
Alexander Duyck3e053342011-05-11 07:18:47 +00002360static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2361 struct ethtool_rxnfc *cmd)
2362{
2363 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2364 struct ethtool_rx_flow_spec *fsp =
2365 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002366 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002367 struct ixgbe_fdir_filter *rule = NULL;
2368
2369 /* report total rule count */
2370 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2371
Sasha Levinb67bfe02013-02-27 17:06:00 -08002372 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002373 &adapter->fdir_filter_list, fdir_node) {
2374 if (fsp->location <= rule->sw_idx)
2375 break;
2376 }
2377
2378 if (!rule || fsp->location != rule->sw_idx)
2379 return -EINVAL;
2380
2381 /* fill out the flow spec entry */
2382
2383 /* set flow type field */
2384 switch (rule->filter.formatted.flow_type) {
2385 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2386 fsp->flow_type = TCP_V4_FLOW;
2387 break;
2388 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2389 fsp->flow_type = UDP_V4_FLOW;
2390 break;
2391 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2392 fsp->flow_type = SCTP_V4_FLOW;
2393 break;
2394 case IXGBE_ATR_FLOW_TYPE_IPV4:
2395 fsp->flow_type = IP_USER_FLOW;
2396 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2397 fsp->h_u.usr_ip4_spec.proto = 0;
2398 fsp->m_u.usr_ip4_spec.proto = 0;
2399 break;
2400 default:
2401 return -EINVAL;
2402 }
2403
2404 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2405 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2406 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2407 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2408 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2409 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2410 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2411 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2412 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2413 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2414 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2415 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2416 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2417 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2418 fsp->flow_type |= FLOW_EXT;
2419
2420 /* record action */
2421 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2422 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2423 else
2424 fsp->ring_cookie = rule->action;
2425
2426 return 0;
2427}
2428
2429static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2430 struct ethtool_rxnfc *cmd,
2431 u32 *rule_locs)
2432{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002433 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002434 struct ixgbe_fdir_filter *rule;
2435 int cnt = 0;
2436
2437 /* report total rule count */
2438 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2439
Sasha Levinb67bfe02013-02-27 17:06:00 -08002440 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002441 &adapter->fdir_filter_list, fdir_node) {
2442 if (cnt == cmd->rule_cnt)
2443 return -EMSGSIZE;
2444 rule_locs[cnt] = rule->sw_idx;
2445 cnt++;
2446 }
2447
Ben Hutchings473e64e2011-09-06 13:52:47 +00002448 cmd->rule_cnt = cnt;
2449
Alexander Duyck3e053342011-05-11 07:18:47 +00002450 return 0;
2451}
2452
Alexander Duyckef6afc02012-02-08 07:51:53 +00002453static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2454 struct ethtool_rxnfc *cmd)
2455{
2456 cmd->data = 0;
2457
Alexander Duyckef6afc02012-02-08 07:51:53 +00002458 /* Report default options for RSS on ixgbe */
2459 switch (cmd->flow_type) {
2460 case TCP_V4_FLOW:
2461 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002462 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002463 case UDP_V4_FLOW:
2464 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2465 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002466 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002467 case SCTP_V4_FLOW:
2468 case AH_ESP_V4_FLOW:
2469 case AH_V4_FLOW:
2470 case ESP_V4_FLOW:
2471 case IPV4_FLOW:
2472 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2473 break;
2474 case TCP_V6_FLOW:
2475 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002476 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002477 case UDP_V6_FLOW:
2478 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2479 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002480 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002481 case SCTP_V6_FLOW:
2482 case AH_ESP_V6_FLOW:
2483 case AH_V6_FLOW:
2484 case ESP_V6_FLOW:
2485 case IPV6_FLOW:
2486 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2487 break;
2488 default:
2489 return -EINVAL;
2490 }
2491
2492 return 0;
2493}
2494
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002495static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002496 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002497{
2498 struct ixgbe_adapter *adapter = netdev_priv(dev);
2499 int ret = -EOPNOTSUPP;
2500
2501 switch (cmd->cmd) {
2502 case ETHTOOL_GRXRINGS:
2503 cmd->data = adapter->num_rx_queues;
2504 ret = 0;
2505 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002506 case ETHTOOL_GRXCLSRLCNT:
2507 cmd->rule_cnt = adapter->fdir_filter_count;
2508 ret = 0;
2509 break;
2510 case ETHTOOL_GRXCLSRULE:
2511 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2512 break;
2513 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002514 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002515 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002516 case ETHTOOL_GRXFH:
2517 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2518 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002519 default:
2520 break;
2521 }
2522
2523 return ret;
2524}
2525
Alexander Duycke4911d52011-05-11 07:18:52 +00002526static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2527 struct ixgbe_fdir_filter *input,
2528 u16 sw_idx)
2529{
2530 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002531 struct hlist_node *node2;
2532 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002533 int err = -EINVAL;
2534
2535 parent = NULL;
2536 rule = NULL;
2537
Sasha Levinb67bfe02013-02-27 17:06:00 -08002538 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002539 &adapter->fdir_filter_list, fdir_node) {
2540 /* hash found, or no matching entry */
2541 if (rule->sw_idx >= sw_idx)
2542 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002543 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002544 }
2545
2546 /* if there is an old rule occupying our place remove it */
2547 if (rule && (rule->sw_idx == sw_idx)) {
2548 if (!input || (rule->filter.formatted.bkt_hash !=
2549 input->filter.formatted.bkt_hash)) {
2550 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2551 &rule->filter,
2552 sw_idx);
2553 }
2554
2555 hlist_del(&rule->fdir_node);
2556 kfree(rule);
2557 adapter->fdir_filter_count--;
2558 }
2559
2560 /*
2561 * If no input this was a delete, err should be 0 if a rule was
2562 * successfully found and removed from the list else -EINVAL
2563 */
2564 if (!input)
2565 return err;
2566
2567 /* initialize node and set software index */
2568 INIT_HLIST_NODE(&input->fdir_node);
2569
2570 /* add filter to the list */
2571 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002572 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002573 else
2574 hlist_add_head(&input->fdir_node,
2575 &adapter->fdir_filter_list);
2576
2577 /* update counts */
2578 adapter->fdir_filter_count++;
2579
2580 return 0;
2581}
2582
2583static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2584 u8 *flow_type)
2585{
2586 switch (fsp->flow_type & ~FLOW_EXT) {
2587 case TCP_V4_FLOW:
2588 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2589 break;
2590 case UDP_V4_FLOW:
2591 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2592 break;
2593 case SCTP_V4_FLOW:
2594 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2595 break;
2596 case IP_USER_FLOW:
2597 switch (fsp->h_u.usr_ip4_spec.proto) {
2598 case IPPROTO_TCP:
2599 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2600 break;
2601 case IPPROTO_UDP:
2602 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2603 break;
2604 case IPPROTO_SCTP:
2605 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2606 break;
2607 case 0:
2608 if (!fsp->m_u.usr_ip4_spec.proto) {
2609 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2610 break;
2611 }
2612 default:
2613 return 0;
2614 }
2615 break;
2616 default:
2617 return 0;
2618 }
2619
2620 return 1;
2621}
2622
2623static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2624 struct ethtool_rxnfc *cmd)
2625{
2626 struct ethtool_rx_flow_spec *fsp =
2627 (struct ethtool_rx_flow_spec *)&cmd->fs;
2628 struct ixgbe_hw *hw = &adapter->hw;
2629 struct ixgbe_fdir_filter *input;
2630 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002631 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002632 int err;
2633
2634 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2635 return -EOPNOTSUPP;
2636
John Fastabend7aac8422015-05-26 08:23:33 -07002637 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2638 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002639 */
John Fastabend7aac8422015-05-26 08:23:33 -07002640 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2641 queue = IXGBE_FDIR_DROP_QUEUE;
2642 } else {
2643 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2644 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2645
2646 if (!vf && (ring >= adapter->num_rx_queues))
2647 return -EINVAL;
2648 else if (vf &&
2649 ((vf > adapter->num_vfs) ||
2650 ring >= adapter->num_rx_queues_per_pool))
2651 return -EINVAL;
2652
2653 /* Map the ring onto the absolute queue index */
2654 if (!vf)
2655 queue = adapter->rx_ring[ring]->reg_idx;
2656 else
2657 queue = ((vf - 1) *
2658 adapter->num_rx_queues_per_pool) + ring;
2659 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002660
2661 /* Don't allow indexes to exist outside of available space */
2662 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2663 e_err(drv, "Location out of range\n");
2664 return -EINVAL;
2665 }
2666
2667 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2668 if (!input)
2669 return -ENOMEM;
2670
2671 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2672
2673 /* set SW index */
2674 input->sw_idx = fsp->location;
2675
2676 /* record flow type */
2677 if (!ixgbe_flowspec_to_flow_type(fsp,
2678 &input->filter.formatted.flow_type)) {
2679 e_err(drv, "Unrecognized flow type\n");
2680 goto err_out;
2681 }
2682
2683 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2684 IXGBE_ATR_L4TYPE_MASK;
2685
2686 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2687 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2688
2689 /* Copy input into formatted structures */
2690 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2691 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2692 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2693 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2694 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2695 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2696 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2697 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2698
2699 if (fsp->flow_type & FLOW_EXT) {
2700 input->filter.formatted.vm_pool =
2701 (unsigned char)ntohl(fsp->h_ext.data[1]);
2702 mask.formatted.vm_pool =
2703 (unsigned char)ntohl(fsp->m_ext.data[1]);
2704 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2705 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2706 input->filter.formatted.flex_bytes =
2707 fsp->h_ext.vlan_etype;
2708 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2709 }
2710
2711 /* determine if we need to drop or route the packet */
2712 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2713 input->action = IXGBE_FDIR_DROP_QUEUE;
2714 else
2715 input->action = fsp->ring_cookie;
2716
2717 spin_lock(&adapter->fdir_perfect_lock);
2718
2719 if (hlist_empty(&adapter->fdir_filter_list)) {
2720 /* save mask and program input mask into HW */
2721 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2722 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2723 if (err) {
2724 e_err(drv, "Error writing mask\n");
2725 goto err_out_w_lock;
2726 }
2727 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2728 e_err(drv, "Only one mask supported per port\n");
2729 goto err_out_w_lock;
2730 }
2731
2732 /* apply mask and compute/store hash */
2733 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2734
2735 /* program filters to filter memory */
2736 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002737 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002738 if (err)
2739 goto err_out_w_lock;
2740
2741 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2742
2743 spin_unlock(&adapter->fdir_perfect_lock);
2744
2745 return err;
2746err_out_w_lock:
2747 spin_unlock(&adapter->fdir_perfect_lock);
2748err_out:
2749 kfree(input);
2750 return -EINVAL;
2751}
2752
2753static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2754 struct ethtool_rxnfc *cmd)
2755{
2756 struct ethtool_rx_flow_spec *fsp =
2757 (struct ethtool_rx_flow_spec *)&cmd->fs;
2758 int err;
2759
2760 spin_lock(&adapter->fdir_perfect_lock);
2761 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2762 spin_unlock(&adapter->fdir_perfect_lock);
2763
2764 return err;
2765}
2766
Alexander Duyckef6afc02012-02-08 07:51:53 +00002767#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2768 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2769static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2770 struct ethtool_rxnfc *nfc)
2771{
2772 u32 flags2 = adapter->flags2;
2773
2774 /*
2775 * RSS does not support anything other than hashing
2776 * to queues on src and dst IPs and ports
2777 */
2778 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2779 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2780 return -EINVAL;
2781
2782 switch (nfc->flow_type) {
2783 case TCP_V4_FLOW:
2784 case TCP_V6_FLOW:
2785 if (!(nfc->data & RXH_IP_SRC) ||
2786 !(nfc->data & RXH_IP_DST) ||
2787 !(nfc->data & RXH_L4_B_0_1) ||
2788 !(nfc->data & RXH_L4_B_2_3))
2789 return -EINVAL;
2790 break;
2791 case UDP_V4_FLOW:
2792 if (!(nfc->data & RXH_IP_SRC) ||
2793 !(nfc->data & RXH_IP_DST))
2794 return -EINVAL;
2795 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2796 case 0:
2797 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2798 break;
2799 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2800 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2801 break;
2802 default:
2803 return -EINVAL;
2804 }
2805 break;
2806 case UDP_V6_FLOW:
2807 if (!(nfc->data & RXH_IP_SRC) ||
2808 !(nfc->data & RXH_IP_DST))
2809 return -EINVAL;
2810 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2811 case 0:
2812 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2813 break;
2814 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2815 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2816 break;
2817 default:
2818 return -EINVAL;
2819 }
2820 break;
2821 case AH_ESP_V4_FLOW:
2822 case AH_V4_FLOW:
2823 case ESP_V4_FLOW:
2824 case SCTP_V4_FLOW:
2825 case AH_ESP_V6_FLOW:
2826 case AH_V6_FLOW:
2827 case ESP_V6_FLOW:
2828 case SCTP_V6_FLOW:
2829 if (!(nfc->data & RXH_IP_SRC) ||
2830 !(nfc->data & RXH_IP_DST) ||
2831 (nfc->data & RXH_L4_B_0_1) ||
2832 (nfc->data & RXH_L4_B_2_3))
2833 return -EINVAL;
2834 break;
2835 default:
2836 return -EINVAL;
2837 }
2838
2839 /* if we changed something we need to update flags */
2840 if (flags2 != adapter->flags2) {
2841 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002842 u32 mrqc;
2843 unsigned int pf_pool = adapter->num_vfs;
2844
2845 if ((hw->mac.type >= ixgbe_mac_X550) &&
2846 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2847 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2848 else
2849 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002850
2851 if ((flags2 & UDP_RSS_FLAGS) &&
2852 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002853 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002854
2855 adapter->flags2 = flags2;
2856
2857 /* Perform hash on these packet types */
2858 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2859 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2860 | IXGBE_MRQC_RSS_FIELD_IPV6
2861 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2862
2863 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2864 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2865
2866 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2867 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2868
2869 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2870 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2871
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002872 if ((hw->mac.type >= ixgbe_mac_X550) &&
2873 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2874 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2875 else
2876 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002877 }
2878
2879 return 0;
2880}
2881
Alexander Duycke4911d52011-05-11 07:18:52 +00002882static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2883{
2884 struct ixgbe_adapter *adapter = netdev_priv(dev);
2885 int ret = -EOPNOTSUPP;
2886
2887 switch (cmd->cmd) {
2888 case ETHTOOL_SRXCLSRLINS:
2889 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2890 break;
2891 case ETHTOOL_SRXCLSRLDEL:
2892 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2893 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002894 case ETHTOOL_SRXFH:
2895 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2896 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002897 default:
2898 break;
2899 }
2900
2901 return ret;
2902}
2903
Tom Barbette1c7cf072015-06-26 15:40:18 +02002904static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2905{
2906 if (adapter->hw.mac.type < ixgbe_mac_X550)
2907 return 16;
2908 else
2909 return 64;
2910}
2911
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002912static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2913{
2914 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2915
2916 return sizeof(adapter->rss_key);
2917}
2918
2919static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2920{
2921 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2922
2923 return ixgbe_rss_indir_tbl_entries(adapter);
2924}
2925
2926static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
2927{
2928 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
2929
2930 for (i = 0; i < reta_size; i++)
2931 indir[i] = adapter->rss_indir_tbl[i];
2932}
2933
2934static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
2935 u8 *hfunc)
2936{
2937 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2938
2939 if (hfunc)
2940 *hfunc = ETH_RSS_HASH_TOP;
2941
2942 if (indir)
2943 ixgbe_get_reta(adapter, indir);
2944
2945 if (key)
2946 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
2947
2948 return 0;
2949}
2950
Tom Barbette1c7cf072015-06-26 15:40:18 +02002951static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
2952 const u8 *key, const u8 hfunc)
2953{
2954 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2955 int i;
2956 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
2957
2958 if (hfunc)
2959 return -EINVAL;
2960
2961 /* Fill out the redirection table */
2962 if (indir) {
2963 int max_queues = min_t(int, adapter->num_rx_queues,
2964 ixgbe_rss_indir_tbl_max(adapter));
2965
2966 /*Allow at least 2 queues w/ SR-IOV.*/
2967 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2968 (max_queues < 2))
2969 max_queues = 2;
2970
2971 /* Verify user input. */
2972 for (i = 0; i < reta_entries; i++)
2973 if (indir[i] >= max_queues)
2974 return -EINVAL;
2975
2976 for (i = 0; i < reta_entries; i++)
2977 adapter->rss_indir_tbl[i] = indir[i];
2978 }
2979
2980 /* Fill out the rss hash key */
2981 if (key)
2982 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
2983
2984 ixgbe_store_reta(adapter);
2985
2986 return 0;
2987}
2988
Jacob Kellere3aac882012-05-04 02:56:12 +00002989static int ixgbe_get_ts_info(struct net_device *dev,
2990 struct ethtool_ts_info *info)
2991{
2992 struct ixgbe_adapter *adapter = netdev_priv(dev);
2993
2994 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002995 case ixgbe_mac_X550:
2996 case ixgbe_mac_X550EM_x:
Jacob Kellere3aac882012-05-04 02:56:12 +00002997 case ixgbe_mac_X540:
2998 case ixgbe_mac_82599EB:
2999 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003000 SOF_TIMESTAMPING_TX_SOFTWARE |
3001 SOF_TIMESTAMPING_RX_SOFTWARE |
3002 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003003 SOF_TIMESTAMPING_TX_HARDWARE |
3004 SOF_TIMESTAMPING_RX_HARDWARE |
3005 SOF_TIMESTAMPING_RAW_HARDWARE;
3006
3007 if (adapter->ptp_clock)
3008 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3009 else
3010 info->phc_index = -1;
3011
3012 info->tx_types =
3013 (1 << HWTSTAMP_TX_OFF) |
3014 (1 << HWTSTAMP_TX_ON);
3015
3016 info->rx_filters =
3017 (1 << HWTSTAMP_FILTER_NONE) |
3018 (1 << HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3019 (1 << HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
Jacob Keller1cc92eb2012-09-21 07:23:20 +00003020 (1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003021 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003022 default:
3023 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003024 }
3025 return 0;
3026}
3027
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003028static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3029{
3030 unsigned int max_combined;
3031 u8 tcs = netdev_get_num_tc(adapter->netdev);
3032
3033 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3034 /* We only support one q_vector without MSI-X */
3035 max_combined = 1;
3036 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3037 /* SR-IOV currently only allows one queue on the PF */
3038 max_combined = 1;
3039 } else if (tcs > 1) {
3040 /* For DCB report channels per traffic class */
3041 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3042 /* 8 TC w/ 4 queues per TC */
3043 max_combined = 4;
3044 } else if (tcs > 4) {
3045 /* 8 TC w/ 8 queues per TC */
3046 max_combined = 8;
3047 } else {
3048 /* 4 TC w/ 16 queues per TC */
3049 max_combined = 16;
3050 }
3051 } else if (adapter->atr_sample_rate) {
3052 /* support up to 64 queues with ATR */
3053 max_combined = IXGBE_MAX_FDIR_INDICES;
3054 } else {
3055 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003056 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003057 }
3058
3059 return max_combined;
3060}
3061
3062static void ixgbe_get_channels(struct net_device *dev,
3063 struct ethtool_channels *ch)
3064{
3065 struct ixgbe_adapter *adapter = netdev_priv(dev);
3066
3067 /* report maximum channels */
3068 ch->max_combined = ixgbe_max_channels(adapter);
3069
3070 /* report info for other vector */
3071 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3072 ch->max_other = NON_Q_VECTORS;
3073 ch->other_count = NON_Q_VECTORS;
3074 }
3075
3076 /* record RSS queues */
3077 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3078
3079 /* nothing else to report if RSS is disabled */
3080 if (ch->combined_count == 1)
3081 return;
3082
3083 /* we do not support ATR queueing if SR-IOV is enabled */
3084 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3085 return;
3086
3087 /* same thing goes for being DCB enabled */
3088 if (netdev_get_num_tc(dev) > 1)
3089 return;
3090
3091 /* if ATR is disabled we can exit */
3092 if (!adapter->atr_sample_rate)
3093 return;
3094
3095 /* report flow director queues as maximum channels */
3096 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3097}
3098
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003099static int ixgbe_set_channels(struct net_device *dev,
3100 struct ethtool_channels *ch)
3101{
3102 struct ixgbe_adapter *adapter = netdev_priv(dev);
3103 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003104 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003105
3106 /* verify they are not requesting separate vectors */
3107 if (!count || ch->rx_count || ch->tx_count)
3108 return -EINVAL;
3109
3110 /* verify other_count has not changed */
3111 if (ch->other_count != NON_Q_VECTORS)
3112 return -EINVAL;
3113
3114 /* verify the number of channels does not exceed hardware limits */
3115 if (count > ixgbe_max_channels(adapter))
3116 return -EINVAL;
3117
3118 /* update feature limits from largest to smallest supported values */
3119 adapter->ring_feature[RING_F_FDIR].limit = count;
3120
Don Skidmore0f9b2322014-11-18 09:35:08 +00003121 /* cap RSS limit */
3122 if (count > max_rss_indices)
3123 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003124 adapter->ring_feature[RING_F_RSS].limit = count;
3125
3126#ifdef IXGBE_FCOE
3127 /* cap FCoE limit at 8 */
3128 if (count > IXGBE_FCRETA_SIZE)
3129 count = IXGBE_FCRETA_SIZE;
3130 adapter->ring_feature[RING_F_FCOE].limit = count;
3131
3132#endif
3133 /* use setup TC to update any traffic class queue mapping */
3134 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3135}
3136
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003137static int ixgbe_get_module_info(struct net_device *dev,
3138 struct ethtool_modinfo *modinfo)
3139{
3140 struct ixgbe_adapter *adapter = netdev_priv(dev);
3141 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003142 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003143 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003144 bool page_swap = false;
3145
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003146 /* Check whether we support SFF-8472 or not */
3147 status = hw->phy.ops.read_i2c_eeprom(hw,
3148 IXGBE_SFF_SFF_8472_COMP,
3149 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003150 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003151 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003152
3153 /* addressing mode is not supported */
3154 status = hw->phy.ops.read_i2c_eeprom(hw,
3155 IXGBE_SFF_SFF_8472_SWAP,
3156 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003157 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003158 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003159
3160 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3161 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3162 page_swap = true;
3163 }
3164
3165 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3166 /* We have a SFP, but it does not support SFF-8472 */
3167 modinfo->type = ETH_MODULE_SFF_8079;
3168 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3169 } else {
3170 /* We have a SFP which supports a revision of SFF-8472. */
3171 modinfo->type = ETH_MODULE_SFF_8472;
3172 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3173 }
3174
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003175 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003176}
3177
3178static int ixgbe_get_module_eeprom(struct net_device *dev,
3179 struct ethtool_eeprom *ee,
3180 u8 *data)
3181{
3182 struct ixgbe_adapter *adapter = netdev_priv(dev);
3183 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003184 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003185 u8 databyte = 0xFF;
3186 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003187
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003188 if (ee->len == 0)
3189 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003190
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003191 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003192 /* I2C reads can take long time */
3193 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3194 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003195
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003196 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003197 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003198 else
3199 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3200
Mark Rustada1e869d2015-04-10 10:36:36 -07003201 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003202 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003203
3204 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003205 }
3206
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003207 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003208}
3209
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003210static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003211 .get_settings = ixgbe_get_settings,
3212 .set_settings = ixgbe_set_settings,
3213 .get_drvinfo = ixgbe_get_drvinfo,
3214 .get_regs_len = ixgbe_get_regs_len,
3215 .get_regs = ixgbe_get_regs,
3216 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003217 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003218 .nway_reset = ixgbe_nway_reset,
3219 .get_link = ethtool_op_get_link,
3220 .get_eeprom_len = ixgbe_get_eeprom_len,
3221 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003222 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003223 .get_ringparam = ixgbe_get_ringparam,
3224 .set_ringparam = ixgbe_set_ringparam,
3225 .get_pauseparam = ixgbe_get_pauseparam,
3226 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003227 .get_msglevel = ixgbe_get_msglevel,
3228 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003229 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003230 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003231 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003232 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003233 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3234 .get_coalesce = ixgbe_get_coalesce,
3235 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003236 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003237 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003238 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3239 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3240 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003241 .set_rxfh = ixgbe_set_rxfh,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003242 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003243 .set_channels = ixgbe_set_channels,
Jacob Kellere3aac882012-05-04 02:56:12 +00003244 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003245 .get_module_info = ixgbe_get_module_info,
3246 .get_module_eeprom = ixgbe_get_module_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003247};
3248
3249void ixgbe_set_ethtool_ops(struct net_device *netdev)
3250{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003251 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003252}