blob: 7c686abf8bd9a43a2366b1373da3df8bd56a8bc8 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
73 { 44100 * 256, true, 7, 10 },
74 { 44100 * 256, false, 7, 10 },
75};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
85 if (wm8994->jack_cb != wm8958_default_micdet)
86 return;
87
88 idle = !wm8994->jack_mic;
89
90 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
91 if (sysclk & WM8994_SYSCLK_SRC)
92 sysclk = wm8994->aifclk[1];
93 else
94 sysclk = wm8994->aifclk[0];
95
Mark Browncd1707a2011-12-01 13:44:25 +000096 if (wm8994->pdata && wm8994->pdata->micd_rates) {
97 rates = wm8994->pdata->micd_rates;
98 num_rates = wm8994->pdata->num_micd_rates;
99 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000100 rates = jackdet_rates;
101 num_rates = ARRAY_SIZE(jackdet_rates);
102 } else {
103 rates = micdet_rates;
104 num_rates = ARRAY_SIZE(micdet_rates);
105 }
106
Mark Brownb00adf72011-08-13 11:57:18 +0900107 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000108 for (i = 0; i < num_rates; i++) {
109 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900110 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000111 if (abs(rates[i].sysclk - sysclk) <
112 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900113 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000114 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900115 best = i;
116 }
117
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000118 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
119 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900120
121 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
122 WM8958_MICD_BIAS_STARTTIME_MASK |
123 WM8958_MICD_RATE_MASK, val);
124}
125
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
127{
Mark Brownb2c812e2010-04-14 15:35:19 +0900128 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000129 int rate;
130 int reg1 = 0;
131 int offset;
132
133 if (aif)
134 offset = 4;
135 else
136 offset = 0;
137
138 switch (wm8994->sysclk[aif]) {
139 case WM8994_SYSCLK_MCLK1:
140 rate = wm8994->mclk[0];
141 break;
142
143 case WM8994_SYSCLK_MCLK2:
144 reg1 |= 0x8;
145 rate = wm8994->mclk[1];
146 break;
147
148 case WM8994_SYSCLK_FLL1:
149 reg1 |= 0x10;
150 rate = wm8994->fll[0].out;
151 break;
152
153 case WM8994_SYSCLK_FLL2:
154 reg1 |= 0x18;
155 rate = wm8994->fll[1].out;
156 break;
157
158 default:
159 return -EINVAL;
160 }
161
162 if (rate >= 13500000) {
163 rate /= 2;
164 reg1 |= WM8994_AIF1CLK_DIV;
165
166 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
167 aif + 1, rate);
168 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100169
Mark Brown9e6e96a2010-01-29 17:47:12 +0000170 wm8994->aifclk[aif] = rate;
171
172 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
173 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
174 reg1);
175
176 return 0;
177}
178
179static int configure_clock(struct snd_soc_codec *codec)
180{
Mark Brownb2c812e2010-04-14 15:35:19 +0900181 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800182 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000183
184 /* Bring up the AIF clocks first */
185 configure_aif_clock(codec, 0);
186 configure_aif_clock(codec, 1);
187
188 /* Then switch CLK_SYS over to the higher of them; a change
189 * can only happen as a result of a clocking change which can
190 * only be made outside of DAPM so we can safely redo the
191 * clocking.
192 */
193
194 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900195 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
196 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000197 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900198 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000199
200 if (wm8994->aifclk[0] < wm8994->aifclk[1])
201 new = WM8994_SYSCLK_SRC;
202 else
203 new = 0;
204
Axel Lin04f45c42011-10-04 20:07:03 +0800205 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
206 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000207 if (change)
208 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000209
Mark Brownb00adf72011-08-13 11:57:18 +0900210 wm8958_micd_set_rate(codec);
211
Mark Brown9e6e96a2010-01-29 17:47:12 +0000212 return 0;
213}
214
215static int check_clk_sys(struct snd_soc_dapm_widget *source,
216 struct snd_soc_dapm_widget *sink)
217{
218 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
219 const char *clk;
220
221 /* Check what we're currently using for CLK_SYS */
222 if (reg & WM8994_SYSCLK_SRC)
223 clk = "AIF2CLK";
224 else
225 clk = "AIF1CLK";
226
227 return strcmp(source->name, clk) == 0;
228}
229
230static const char *sidetone_hpf_text[] = {
231 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
232};
233
234static const struct soc_enum sidetone_hpf =
235 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
236
Uk Kim146fd572010-12-07 13:58:40 +0000237static const char *adc_hpf_text[] = {
238 "HiFi", "Voice 1", "Voice 2", "Voice 3"
239};
240
241static const struct soc_enum aif1adc1_hpf =
242 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
243
244static const struct soc_enum aif1adc2_hpf =
245 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
246
247static const struct soc_enum aif2adc_hpf =
248 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
249
Mark Brown9e6e96a2010-01-29 17:47:12 +0000250static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
251static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
252static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
253static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
254static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900255static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800256static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000257
258#define WM8994_DRC_SWITCH(xname, reg, shift) \
259{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
260 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
261 .put = wm8994_put_drc_sw, \
262 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
263
264static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
265 struct snd_ctl_elem_value *ucontrol)
266{
267 struct soc_mixer_control *mc =
268 (struct soc_mixer_control *)kcontrol->private_value;
269 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
270 int mask, ret;
271
272 /* Can't enable both ADC and DAC paths simultaneously */
273 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
274 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
275 WM8994_AIF1ADC1R_DRC_ENA_MASK;
276 else
277 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
278
279 ret = snd_soc_read(codec, mc->reg);
280 if (ret < 0)
281 return ret;
282 if (ret & mask)
283 return -EINVAL;
284
285 return snd_soc_put_volsw(kcontrol, ucontrol);
286}
287
Mark Brown9e6e96a2010-01-29 17:47:12 +0000288static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
289{
Mark Brownb2c812e2010-04-14 15:35:19 +0900290 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000291 struct wm8994_pdata *pdata = wm8994->pdata;
292 int base = wm8994_drc_base[drc];
293 int cfg = wm8994->drc_cfg[drc];
294 int save, i;
295
296 /* Save any enables; the configuration should clear them. */
297 save = snd_soc_read(codec, base);
298 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
299 WM8994_AIF1ADC1R_DRC_ENA;
300
301 for (i = 0; i < WM8994_DRC_REGS; i++)
302 snd_soc_update_bits(codec, base + i, 0xffff,
303 pdata->drc_cfgs[cfg].regs[i]);
304
305 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
306 WM8994_AIF1ADC1L_DRC_ENA |
307 WM8994_AIF1ADC1R_DRC_ENA, save);
308}
309
310/* Icky as hell but saves code duplication */
311static int wm8994_get_drc(const char *name)
312{
313 if (strcmp(name, "AIF1DRC1 Mode") == 0)
314 return 0;
315 if (strcmp(name, "AIF1DRC2 Mode") == 0)
316 return 1;
317 if (strcmp(name, "AIF2DRC Mode") == 0)
318 return 2;
319 return -EINVAL;
320}
321
322static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_value *ucontrol)
324{
325 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000326 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000327 struct wm8994_pdata *pdata = wm8994->pdata;
328 int drc = wm8994_get_drc(kcontrol->id.name);
329 int value = ucontrol->value.integer.value[0];
330
331 if (drc < 0)
332 return drc;
333
334 if (value >= pdata->num_drc_cfgs)
335 return -EINVAL;
336
337 wm8994->drc_cfg[drc] = value;
338
339 wm8994_set_drc(codec, drc);
340
341 return 0;
342}
343
344static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
345 struct snd_ctl_elem_value *ucontrol)
346{
347 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900348 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000349 int drc = wm8994_get_drc(kcontrol->id.name);
350
351 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
352
353 return 0;
354}
355
356static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
357{
Mark Brownb2c812e2010-04-14 15:35:19 +0900358 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000359 struct wm8994_pdata *pdata = wm8994->pdata;
360 int base = wm8994_retune_mobile_base[block];
361 int iface, best, best_val, save, i, cfg;
362
363 if (!pdata || !wm8994->num_retune_mobile_texts)
364 return;
365
366 switch (block) {
367 case 0:
368 case 1:
369 iface = 0;
370 break;
371 case 2:
372 iface = 1;
373 break;
374 default:
375 return;
376 }
377
378 /* Find the version of the currently selected configuration
379 * with the nearest sample rate. */
380 cfg = wm8994->retune_mobile_cfg[block];
381 best = 0;
382 best_val = INT_MAX;
383 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
384 if (strcmp(pdata->retune_mobile_cfgs[i].name,
385 wm8994->retune_mobile_texts[cfg]) == 0 &&
386 abs(pdata->retune_mobile_cfgs[i].rate
387 - wm8994->dac_rates[iface]) < best_val) {
388 best = i;
389 best_val = abs(pdata->retune_mobile_cfgs[i].rate
390 - wm8994->dac_rates[iface]);
391 }
392 }
393
394 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
395 block,
396 pdata->retune_mobile_cfgs[best].name,
397 pdata->retune_mobile_cfgs[best].rate,
398 wm8994->dac_rates[iface]);
399
400 /* The EQ will be disabled while reconfiguring it, remember the
401 * current configuration.
402 */
403 save = snd_soc_read(codec, base);
404 save &= WM8994_AIF1DAC1_EQ_ENA;
405
406 for (i = 0; i < WM8994_EQ_REGS; i++)
407 snd_soc_update_bits(codec, base + i, 0xffff,
408 pdata->retune_mobile_cfgs[best].regs[i]);
409
410 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
411}
412
413/* Icky as hell but saves code duplication */
414static int wm8994_get_retune_mobile_block(const char *name)
415{
416 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
417 return 0;
418 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
419 return 1;
420 if (strcmp(name, "AIF2 EQ Mode") == 0)
421 return 2;
422 return -EINVAL;
423}
424
425static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
426 struct snd_ctl_elem_value *ucontrol)
427{
428 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000430 struct wm8994_pdata *pdata = wm8994->pdata;
431 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
432 int value = ucontrol->value.integer.value[0];
433
434 if (block < 0)
435 return block;
436
437 if (value >= pdata->num_retune_mobile_cfgs)
438 return -EINVAL;
439
440 wm8994->retune_mobile_cfg[block] = value;
441
442 wm8994_set_retune_mobile(codec, block);
443
444 return 0;
445}
446
447static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
448 struct snd_ctl_elem_value *ucontrol)
449{
450 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800451 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000452 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
453
454 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
455
456 return 0;
457}
458
Mark Brown96b101e2010-11-18 15:49:38 +0000459static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100460 "Left", "Right"
461};
462
Mark Brown96b101e2010-11-18 15:49:38 +0000463static const struct soc_enum aif1adcl_src =
464 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
465
466static const struct soc_enum aif1adcr_src =
467 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
468
469static const struct soc_enum aif2adcl_src =
470 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
471
472static const struct soc_enum aif2adcr_src =
473 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
474
Mark Brownf5548852010-08-31 19:39:48 +0100475static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000476 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100477
478static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000479 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100480
481static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000482 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100483
484static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000485 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100486
Mark Brown154b26a2010-12-09 12:07:44 +0000487static const char *osr_text[] = {
488 "Low Power", "High Performance",
489};
490
491static const struct soc_enum dac_osr =
492 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
493
494static const struct soc_enum adc_osr =
495 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
496
Mark Brown9e6e96a2010-01-29 17:47:12 +0000497static const struct snd_kcontrol_new wm8994_snd_controls[] = {
498SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
499 WM8994_AIF1_ADC1_RIGHT_VOLUME,
500 1, 119, 0, digital_tlv),
501SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
502 WM8994_AIF1_ADC2_RIGHT_VOLUME,
503 1, 119, 0, digital_tlv),
504SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
505 WM8994_AIF2_ADC_RIGHT_VOLUME,
506 1, 119, 0, digital_tlv),
507
Mark Brown96b101e2010-11-18 15:49:38 +0000508SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
509SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000510SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
511SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000512
Mark Brownf5548852010-08-31 19:39:48 +0100513SOC_ENUM("AIF1DACL Source", aif1dacl_src),
514SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2DACL Source", aif2dacl_src),
516SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100517
Mark Brown9e6e96a2010-01-29 17:47:12 +0000518SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
519 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
521 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
522SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
523 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
524
525SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
526SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
527
528SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
529SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
530SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
531
532WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
533WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
534WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
535
536WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
537WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
538WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
539
540WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
541WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
542WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
543
544SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
545 5, 12, 0, st_tlv),
546SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
547 0, 12, 0, st_tlv),
548SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
549 5, 12, 0, st_tlv),
550SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
551 0, 12, 0, st_tlv),
552SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
553SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
554
Uk Kim146fd572010-12-07 13:58:40 +0000555SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
556SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
557
558SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
559SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
560
561SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
562SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
563
Mark Brown154b26a2010-12-09 12:07:44 +0000564SOC_ENUM("ADC OSR", adc_osr),
565SOC_ENUM("DAC OSR", dac_osr),
566
Mark Brown9e6e96a2010-01-29 17:47:12 +0000567SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
568 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
569SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
570 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
571
572SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
573 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
575 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
578 6, 1, 1, wm_hubs_spkmix_tlv),
579SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
580 2, 1, 1, wm_hubs_spkmix_tlv),
581
582SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
588 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000589SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000590 8, 1, 0),
591SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
592 10, 15, 0, wm8994_3d_tlv),
593SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
594 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000595SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000596 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000597SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000598 8, 1, 0),
599};
600
601static const struct snd_kcontrol_new wm8994_eq_controls[] = {
602SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
603 eq_tlv),
604SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
605 eq_tlv),
606SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
607 eq_tlv),
608SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
609 eq_tlv),
610SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
611 eq_tlv),
612
613SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
616 eq_tlv),
617SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
618 eq_tlv),
619SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
620 eq_tlv),
621SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
622 eq_tlv),
623
624SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
627 eq_tlv),
628SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
629 eq_tlv),
630SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
631 eq_tlv),
632SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
633 eq_tlv),
634};
635
Mark Brown1ddc07d2011-08-16 10:08:48 +0900636static const char *wm8958_ng_text[] = {
637 "30ms", "125ms", "250ms", "500ms",
638};
639
640static const struct soc_enum wm8958_aif1dac1_ng_hold =
641 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
642 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
643
644static const struct soc_enum wm8958_aif1dac2_ng_hold =
645 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
646 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
647
648static const struct soc_enum wm8958_aif2dac_ng_hold =
649 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
650 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
651
Mark Brownc4431df2010-11-26 15:21:07 +0000652static const struct snd_kcontrol_new wm8958_snd_controls[] = {
653SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900654
655SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
656 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
657SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
658SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
659 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
660 7, 1, ng_tlv),
661
662SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
663 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
664SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
665SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
666 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
667 7, 1, ng_tlv),
668
669SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
670 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
671SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
672SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
673 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
674 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000675};
676
Mark Brown81204c82011-05-24 17:35:53 +0800677static const struct snd_kcontrol_new wm1811_snd_controls[] = {
678SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
679 mixin_boost_tlv),
680SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
681 mixin_boost_tlv),
682};
683
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000684/* We run all mode setting through a function to enforce audio mode */
685static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
686{
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688
689 if (wm8994->active_refcount)
690 mode = WM1811_JACKDET_MODE_AUDIO;
691
692 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
693 WM1811_JACKDET_MODE_MASK, mode);
694
695 if (mode == WM1811_JACKDET_MODE_MIC)
696 msleep(2);
697}
698
699static void active_reference(struct snd_soc_codec *codec)
700{
701 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
702
703 mutex_lock(&wm8994->accdet_lock);
704
705 wm8994->active_refcount++;
706
707 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
708 wm8994->active_refcount);
709
710 if (wm8994->active_refcount == 1) {
711 /* If we're using jack detection go into audio mode */
712 if (wm8994->jackdet && wm8994->jack_cb) {
713 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
714 WM1811_JACKDET_MODE_MASK,
715 WM1811_JACKDET_MODE_AUDIO);
716 msleep(2);
717 }
718 }
719
720 mutex_unlock(&wm8994->accdet_lock);
721}
722
723static void active_dereference(struct snd_soc_codec *codec)
724{
725 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
726 u16 mode;
727
728 mutex_lock(&wm8994->accdet_lock);
729
730 wm8994->active_refcount--;
731
732 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
733 wm8994->active_refcount);
734
735 if (wm8994->active_refcount == 0) {
736 /* Go into appropriate detection only mode */
737 if (wm8994->jackdet && wm8994->jack_cb) {
738 if (wm8994->jack_mic || wm8994->mic_detecting)
739 mode = WM1811_JACKDET_MODE_MIC;
740 else
741 mode = WM1811_JACKDET_MODE_JACK;
742
743 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
744 WM1811_JACKDET_MODE_MASK,
745 mode);
746 }
747 }
748
749 mutex_unlock(&wm8994->accdet_lock);
750}
751
Mark Brown9e6e96a2010-01-29 17:47:12 +0000752static int clk_sys_event(struct snd_soc_dapm_widget *w,
753 struct snd_kcontrol *kcontrol, int event)
754{
755 struct snd_soc_codec *codec = w->codec;
756
757 switch (event) {
758 case SND_SOC_DAPM_PRE_PMU:
759 return configure_clock(codec);
760
761 case SND_SOC_DAPM_POST_PMD:
762 configure_clock(codec);
763 break;
764 }
765
766 return 0;
767}
768
Mark Brown4b7ed832011-08-10 17:47:33 +0900769static void vmid_reference(struct snd_soc_codec *codec)
770{
771 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
772
Mark Browndb966f82012-02-06 12:07:08 +0000773 pm_runtime_get_sync(codec->dev);
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775 wm8994->vmid_refcount++;
776
777 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
778 wm8994->vmid_refcount);
779
780 if (wm8994->vmid_refcount == 1) {
781 /* Startup bias, VMID ramp & buffer */
782 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
783 WM8994_STARTUP_BIAS_ENA |
784 WM8994_VMID_BUF_ENA |
785 WM8994_VMID_RAMP_MASK,
786 WM8994_STARTUP_BIAS_ENA |
787 WM8994_VMID_BUF_ENA |
Mark Brownf647e152012-02-07 17:24:19 +0000788 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900789
Mark Browna7c41832012-02-07 14:18:29 +0000790 /* Remove discharge for line out */
791 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
792 WM8994_LINEOUT1_DISCH |
793 WM8994_LINEOUT2_DISCH, 0);
794
Mark Brown4b7ed832011-08-10 17:47:33 +0900795 /* Main bias enable, VMID=2x40k */
796 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
797 WM8994_BIAS_ENA |
798 WM8994_VMID_SEL_MASK,
799 WM8994_BIAS_ENA | 0x2);
800
801 msleep(20);
802 }
803}
804
805static void vmid_dereference(struct snd_soc_codec *codec)
806{
807 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
808
809 wm8994->vmid_refcount--;
810
811 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
812 wm8994->vmid_refcount);
813
814 if (wm8994->vmid_refcount == 0) {
815 /* Switch over to startup biases */
816 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
817 WM8994_BIAS_SRC |
818 WM8994_STARTUP_BIAS_ENA |
819 WM8994_VMID_BUF_ENA |
820 WM8994_VMID_RAMP_MASK,
821 WM8994_BIAS_SRC |
822 WM8994_STARTUP_BIAS_ENA |
823 WM8994_VMID_BUF_ENA |
824 (1 << WM8994_VMID_RAMP_SHIFT));
825
826 /* Disable main biases */
827 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
828 WM8994_BIAS_ENA |
829 WM8994_VMID_SEL_MASK, 0);
830
831 /* Discharge line */
832 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
833 WM8994_LINEOUT1_DISCH |
834 WM8994_LINEOUT2_DISCH,
835 WM8994_LINEOUT1_DISCH |
836 WM8994_LINEOUT2_DISCH);
837
838 msleep(5);
839
840 /* Switch off startup biases */
841 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
842 WM8994_BIAS_SRC |
843 WM8994_STARTUP_BIAS_ENA |
844 WM8994_VMID_BUF_ENA |
845 WM8994_VMID_RAMP_MASK, 0);
846 }
Mark Browndb966f82012-02-06 12:07:08 +0000847
848 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900849}
850
851static int vmid_event(struct snd_soc_dapm_widget *w,
852 struct snd_kcontrol *kcontrol, int event)
853{
854 struct snd_soc_codec *codec = w->codec;
855
856 switch (event) {
857 case SND_SOC_DAPM_PRE_PMU:
858 vmid_reference(codec);
859 break;
860
861 case SND_SOC_DAPM_POST_PMD:
862 vmid_dereference(codec);
863 break;
864 }
865
866 return 0;
867}
868
Mark Brown9e6e96a2010-01-29 17:47:12 +0000869static void wm8994_update_class_w(struct snd_soc_codec *codec)
870{
Mark Brownfec6dd82010-10-27 13:48:36 -0700871 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000872 int enable = 1;
873 int source = 0; /* GCC flow analysis can't track enable */
874 int reg, reg_r;
875
876 /* Only support direct DAC->headphone paths */
877 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
878 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900879 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000880 enable = 0;
881 }
882
883 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
884 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900885 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000886 enable = 0;
887 }
888
889 /* We also need the same setting for L/R and only one path */
890 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
891 switch (reg) {
892 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900893 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000894 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
895 break;
896 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900897 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000898 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
899 break;
900 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900901 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000902 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
903 break;
904 default:
Mark Brownee839a22010-04-20 13:57:08 +0900905 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000906 enable = 0;
907 break;
908 }
909
910 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
911 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900912 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000913 enable = 0;
914 }
915
916 if (enable) {
917 dev_dbg(codec->dev, "Class W enabled\n");
918 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
919 WM8994_CP_DYN_PWR |
920 WM8994_CP_DYN_SRC_SEL_MASK,
921 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700922 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000923
924 } else {
925 dev_dbg(codec->dev, "Class W disabled\n");
926 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
927 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700928 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000929 }
930}
931
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000932static int late_enable_ev(struct snd_soc_dapm_widget *w,
933 struct snd_kcontrol *kcontrol, int event)
934{
935 struct snd_soc_codec *codec = w->codec;
936 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
937
938 switch (event) {
939 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000940 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000941 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
942 WM8994_AIF1CLK_ENA_MASK,
943 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000944 wm8994->aif1clk_enable = 0;
945 }
946 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000947 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
948 WM8994_AIF2CLK_ENA_MASK,
949 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000950 wm8994->aif2clk_enable = 0;
951 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000952 break;
953 }
954
Mark Brownc6b7b572011-03-11 18:13:12 +0000955 /* We may also have postponed startup of DSP, handle that. */
956 wm8958_aif_ev(w, kcontrol, event);
957
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000958 return 0;
959}
960
961static int late_disable_ev(struct snd_soc_dapm_widget *w,
962 struct snd_kcontrol *kcontrol, int event)
963{
964 struct snd_soc_codec *codec = w->codec;
965 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
966
967 switch (event) {
968 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000969 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000970 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
971 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000972 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000973 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000974 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000975 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
976 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000977 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000978 }
979 break;
980 }
981
982 return 0;
983}
984
985static int aif1clk_ev(struct snd_soc_dapm_widget *w,
986 struct snd_kcontrol *kcontrol, int event)
987{
988 struct snd_soc_codec *codec = w->codec;
989 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
990
991 switch (event) {
992 case SND_SOC_DAPM_PRE_PMU:
993 wm8994->aif1clk_enable = 1;
994 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000995 case SND_SOC_DAPM_POST_PMD:
996 wm8994->aif1clk_disable = 1;
997 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000998 }
999
1000 return 0;
1001}
1002
1003static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1004 struct snd_kcontrol *kcontrol, int event)
1005{
1006 struct snd_soc_codec *codec = w->codec;
1007 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1008
1009 switch (event) {
1010 case SND_SOC_DAPM_PRE_PMU:
1011 wm8994->aif2clk_enable = 1;
1012 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001013 case SND_SOC_DAPM_POST_PMD:
1014 wm8994->aif2clk_disable = 1;
1015 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001016 }
1017
1018 return 0;
1019}
1020
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001021static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1022 struct snd_kcontrol *kcontrol, int event)
1023{
1024 late_enable_ev(w, kcontrol, event);
1025 return 0;
1026}
1027
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001028static int micbias_ev(struct snd_soc_dapm_widget *w,
1029 struct snd_kcontrol *kcontrol, int event)
1030{
1031 late_enable_ev(w, kcontrol, event);
1032 return 0;
1033}
1034
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001035static int dac_ev(struct snd_soc_dapm_widget *w,
1036 struct snd_kcontrol *kcontrol, int event)
1037{
1038 struct snd_soc_codec *codec = w->codec;
1039 unsigned int mask = 1 << w->shift;
1040
1041 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1042 mask, mask);
1043 return 0;
1044}
1045
Mark Brown9e6e96a2010-01-29 17:47:12 +00001046static const char *hp_mux_text[] = {
1047 "Mixer",
1048 "DAC",
1049};
1050
1051#define WM8994_HP_ENUM(xname, xenum) \
1052{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1053 .info = snd_soc_info_enum_double, \
1054 .get = snd_soc_dapm_get_enum_double, \
1055 .put = wm8994_put_hp_enum, \
1056 .private_value = (unsigned long)&xenum }
1057
1058static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1059 struct snd_ctl_elem_value *ucontrol)
1060{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001061 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1062 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001063 struct snd_soc_codec *codec = w->codec;
1064 int ret;
1065
1066 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1067
1068 wm8994_update_class_w(codec);
1069
1070 return ret;
1071}
1072
1073static const struct soc_enum hpl_enum =
1074 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1075
1076static const struct snd_kcontrol_new hpl_mux =
1077 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1078
1079static const struct soc_enum hpr_enum =
1080 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1081
1082static const struct snd_kcontrol_new hpr_mux =
1083 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1084
1085static const char *adc_mux_text[] = {
1086 "ADC",
1087 "DMIC",
1088};
1089
1090static const struct soc_enum adc_enum =
1091 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1092
1093static const struct snd_kcontrol_new adcl_mux =
1094 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1095
1096static const struct snd_kcontrol_new adcr_mux =
1097 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1098
1099static const struct snd_kcontrol_new left_speaker_mixer[] = {
1100SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1101SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1102SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1103SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1104SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1105};
1106
1107static const struct snd_kcontrol_new right_speaker_mixer[] = {
1108SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1109SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1110SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1111SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1112SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1113};
1114
1115/* Debugging; dump chip status after DAPM transitions */
1116static int post_ev(struct snd_soc_dapm_widget *w,
1117 struct snd_kcontrol *kcontrol, int event)
1118{
1119 struct snd_soc_codec *codec = w->codec;
1120 dev_dbg(codec->dev, "SRC status: %x\n",
1121 snd_soc_read(codec,
1122 WM8994_RATE_STATUS));
1123 return 0;
1124}
1125
1126static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1127SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1128 1, 1, 0),
1129SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1130 0, 1, 0),
1131};
1132
1133static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1134SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1135 1, 1, 0),
1136SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1137 0, 1, 0),
1138};
1139
Mark Browna3257ba2010-07-19 14:02:34 +01001140static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1141SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1142 1, 1, 0),
1143SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1144 0, 1, 0),
1145};
1146
1147static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1148SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1149 1, 1, 0),
1150SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1151 0, 1, 0),
1152};
1153
Mark Brown9e6e96a2010-01-29 17:47:12 +00001154static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1155SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1156 5, 1, 0),
1157SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1158 4, 1, 0),
1159SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1160 2, 1, 0),
1161SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1162 1, 1, 0),
1163SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1164 0, 1, 0),
1165};
1166
1167static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1168SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1169 5, 1, 0),
1170SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1171 4, 1, 0),
1172SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1173 2, 1, 0),
1174SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1175 1, 1, 0),
1176SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1177 0, 1, 0),
1178};
1179
1180#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1181{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1182 .info = snd_soc_info_volsw, \
1183 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1184 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1185
1186static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1187 struct snd_ctl_elem_value *ucontrol)
1188{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001189 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1190 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001191 struct snd_soc_codec *codec = w->codec;
1192 int ret;
1193
1194 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1195
1196 wm8994_update_class_w(codec);
1197
1198 return ret;
1199}
1200
1201static const struct snd_kcontrol_new dac1l_mix[] = {
1202WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1203 5, 1, 0),
1204WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1205 4, 1, 0),
1206WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1207 2, 1, 0),
1208WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1209 1, 1, 0),
1210WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1211 0, 1, 0),
1212};
1213
1214static const struct snd_kcontrol_new dac1r_mix[] = {
1215WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1216 5, 1, 0),
1217WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1218 4, 1, 0),
1219WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1220 2, 1, 0),
1221WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1222 1, 1, 0),
1223WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1224 0, 1, 0),
1225};
1226
1227static const char *sidetone_text[] = {
1228 "ADC/DMIC1", "DMIC2",
1229};
1230
1231static const struct soc_enum sidetone1_enum =
1232 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1233
1234static const struct snd_kcontrol_new sidetone1_mux =
1235 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1236
1237static const struct soc_enum sidetone2_enum =
1238 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1239
1240static const struct snd_kcontrol_new sidetone2_mux =
1241 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1242
1243static const char *aif1dac_text[] = {
1244 "AIF1DACDAT", "AIF3DACDAT",
1245};
1246
1247static const struct soc_enum aif1dac_enum =
1248 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1249
1250static const struct snd_kcontrol_new aif1dac_mux =
1251 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1252
1253static const char *aif2dac_text[] = {
1254 "AIF2DACDAT", "AIF3DACDAT",
1255};
1256
1257static const struct soc_enum aif2dac_enum =
1258 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1259
1260static const struct snd_kcontrol_new aif2dac_mux =
1261 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1262
1263static const char *aif2adc_text[] = {
1264 "AIF2ADCDAT", "AIF3DACDAT",
1265};
1266
1267static const struct soc_enum aif2adc_enum =
1268 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1269
1270static const struct snd_kcontrol_new aif2adc_mux =
1271 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1272
1273static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001274 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001275};
1276
Mark Brownc4431df2010-11-26 15:21:07 +00001277static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001278 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1279
Mark Brownc4431df2010-11-26 15:21:07 +00001280static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1281 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1282
1283static const struct soc_enum wm8958_aif3adc_enum =
1284 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1285
1286static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1287 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1288
1289static const char *mono_pcm_out_text[] = {
1290 "None", "AIF2ADCL", "AIF2ADCR",
1291};
1292
1293static const struct soc_enum mono_pcm_out_enum =
1294 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1295
1296static const struct snd_kcontrol_new mono_pcm_out_mux =
1297 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1298
1299static const char *aif2dac_src_text[] = {
1300 "AIF2", "AIF3",
1301};
1302
1303/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1304static const struct soc_enum aif2dacl_src_enum =
1305 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1306
1307static const struct snd_kcontrol_new aif2dacl_src_mux =
1308 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1309
1310static const struct soc_enum aif2dacr_src_enum =
1311 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1312
1313static const struct snd_kcontrol_new aif2dacr_src_mux =
1314 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001315
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001316static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1317SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1318 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1319SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1320 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1321
1322SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1323 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1324SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1325 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1326SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1327 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1328SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1329 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001330SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1331 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1332
1333SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1334 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1335 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1336SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1337 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1338 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1339SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1340 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1341SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1342 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001343
1344SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1345};
1346
1347static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1348SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001349SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1350SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1351SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1352 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1353SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1354 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1355SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1356SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001357};
1358
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001359static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1360SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1361 dac_ev, SND_SOC_DAPM_PRE_PMU),
1362SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1363 dac_ev, SND_SOC_DAPM_PRE_PMU),
1364SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1365 dac_ev, SND_SOC_DAPM_PRE_PMU),
1366SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1367 dac_ev, SND_SOC_DAPM_PRE_PMU),
1368};
1369
1370static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1371SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001372SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001373SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1374SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1375};
1376
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001377static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001378SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1379 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1380SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1381 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001382};
1383
1384static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001385SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1386SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001387};
1388
Mark Brown9e6e96a2010-01-29 17:47:12 +00001389static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1390SND_SOC_DAPM_INPUT("DMIC1DAT"),
1391SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001392SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001393
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001394SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1395 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001396SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1397 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001398
Mark Brown9e6e96a2010-01-29 17:47:12 +00001399SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1400 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1401
1402SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1403SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1404SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1405
Mark Brown7f94de42011-02-03 16:27:34 +00001406SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001407 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001408SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001409 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001410SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1411 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001412 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001413SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1414 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001415 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001416
Mark Brown7f94de42011-02-03 16:27:34 +00001417SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001418 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001419SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001420 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001421SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1422 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001423 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001424SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1425 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001426 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001427
1428SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1429 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1430SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1431 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1432
Mark Browna3257ba2010-07-19 14:02:34 +01001433SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1434 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1435SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1436 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1437
Mark Brown9e6e96a2010-01-29 17:47:12 +00001438SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1439 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1440SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1441 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1442
1443SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1444SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1445
1446SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1447 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1448SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1449 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1450
1451SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1452 WM8994_POWER_MANAGEMENT_4, 13, 0),
1453SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1454 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001455SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1456 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1457 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1458SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1459 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1460 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001461
1462SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1463SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001464SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001465SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1466
1467SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1468SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1469SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001470
1471SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
Axel Lin35024f42011-10-20 12:13:24 +08001472SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001473
1474SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1475
1476SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1477SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1478SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1479SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1480
1481/* Power is done with the muxes since the ADC power also controls the
1482 * downsampling chain, the chip will automatically manage the analogue
1483 * specific portions.
1484 */
1485SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1486SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1487
Mark Brown9e6e96a2010-01-29 17:47:12 +00001488SND_SOC_DAPM_POST("Debug log", post_ev),
1489};
1490
Mark Brownc4431df2010-11-26 15:21:07 +00001491static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1492SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1493};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001494
Mark Brownc4431df2010-11-26 15:21:07 +00001495static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1496SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1497SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1498SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1499SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1500};
1501
1502static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001503 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1504 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1505
1506 { "DSP1CLK", NULL, "CLK_SYS" },
1507 { "DSP2CLK", NULL, "CLK_SYS" },
1508 { "DSPINTCLK", NULL, "CLK_SYS" },
1509
1510 { "AIF1ADC1L", NULL, "AIF1CLK" },
1511 { "AIF1ADC1L", NULL, "DSP1CLK" },
1512 { "AIF1ADC1R", NULL, "AIF1CLK" },
1513 { "AIF1ADC1R", NULL, "DSP1CLK" },
1514 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1515
1516 { "AIF1DAC1L", NULL, "AIF1CLK" },
1517 { "AIF1DAC1L", NULL, "DSP1CLK" },
1518 { "AIF1DAC1R", NULL, "AIF1CLK" },
1519 { "AIF1DAC1R", NULL, "DSP1CLK" },
1520 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1521
1522 { "AIF1ADC2L", NULL, "AIF1CLK" },
1523 { "AIF1ADC2L", NULL, "DSP1CLK" },
1524 { "AIF1ADC2R", NULL, "AIF1CLK" },
1525 { "AIF1ADC2R", NULL, "DSP1CLK" },
1526 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1527
1528 { "AIF1DAC2L", NULL, "AIF1CLK" },
1529 { "AIF1DAC2L", NULL, "DSP1CLK" },
1530 { "AIF1DAC2R", NULL, "AIF1CLK" },
1531 { "AIF1DAC2R", NULL, "DSP1CLK" },
1532 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1533
1534 { "AIF2ADCL", NULL, "AIF2CLK" },
1535 { "AIF2ADCL", NULL, "DSP2CLK" },
1536 { "AIF2ADCR", NULL, "AIF2CLK" },
1537 { "AIF2ADCR", NULL, "DSP2CLK" },
1538 { "AIF2ADCR", NULL, "DSPINTCLK" },
1539
1540 { "AIF2DACL", NULL, "AIF2CLK" },
1541 { "AIF2DACL", NULL, "DSP2CLK" },
1542 { "AIF2DACR", NULL, "AIF2CLK" },
1543 { "AIF2DACR", NULL, "DSP2CLK" },
1544 { "AIF2DACR", NULL, "DSPINTCLK" },
1545
1546 { "DMIC1L", NULL, "DMIC1DAT" },
1547 { "DMIC1L", NULL, "CLK_SYS" },
1548 { "DMIC1R", NULL, "DMIC1DAT" },
1549 { "DMIC1R", NULL, "CLK_SYS" },
1550 { "DMIC2L", NULL, "DMIC2DAT" },
1551 { "DMIC2L", NULL, "CLK_SYS" },
1552 { "DMIC2R", NULL, "DMIC2DAT" },
1553 { "DMIC2R", NULL, "CLK_SYS" },
1554
1555 { "ADCL", NULL, "AIF1CLK" },
1556 { "ADCL", NULL, "DSP1CLK" },
1557 { "ADCL", NULL, "DSPINTCLK" },
1558
1559 { "ADCR", NULL, "AIF1CLK" },
1560 { "ADCR", NULL, "DSP1CLK" },
1561 { "ADCR", NULL, "DSPINTCLK" },
1562
1563 { "ADCL Mux", "ADC", "ADCL" },
1564 { "ADCL Mux", "DMIC", "DMIC1L" },
1565 { "ADCR Mux", "ADC", "ADCR" },
1566 { "ADCR Mux", "DMIC", "DMIC1R" },
1567
1568 { "DAC1L", NULL, "AIF1CLK" },
1569 { "DAC1L", NULL, "DSP1CLK" },
1570 { "DAC1L", NULL, "DSPINTCLK" },
1571
1572 { "DAC1R", NULL, "AIF1CLK" },
1573 { "DAC1R", NULL, "DSP1CLK" },
1574 { "DAC1R", NULL, "DSPINTCLK" },
1575
1576 { "DAC2L", NULL, "AIF2CLK" },
1577 { "DAC2L", NULL, "DSP2CLK" },
1578 { "DAC2L", NULL, "DSPINTCLK" },
1579
1580 { "DAC2R", NULL, "AIF2DACR" },
1581 { "DAC2R", NULL, "AIF2CLK" },
1582 { "DAC2R", NULL, "DSP2CLK" },
1583 { "DAC2R", NULL, "DSPINTCLK" },
1584
1585 { "TOCLK", NULL, "CLK_SYS" },
1586
1587 /* AIF1 outputs */
1588 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1589 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1590 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1591
1592 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1593 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1594 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1595
Mark Browna3257ba2010-07-19 14:02:34 +01001596 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1597 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1598 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1599
1600 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1601 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1602 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1603
Mark Brown9e6e96a2010-01-29 17:47:12 +00001604 /* Pin level routing for AIF3 */
1605 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1606 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1607 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1608 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1609
Mark Brown9e6e96a2010-01-29 17:47:12 +00001610 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1611 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1612 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1613 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1614 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1615 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1616 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1617
1618 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001619 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1620 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1621 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1622 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1623 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1624
Mark Brown9e6e96a2010-01-29 17:47:12 +00001625 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1626 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1627 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1628 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1629 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1630
1631 /* DAC2/AIF2 outputs */
1632 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001633 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1634 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1635 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1636 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1637 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1638
1639 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001640 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1641 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1642 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1643 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1644 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1645
Mark Brown7f94de42011-02-03 16:27:34 +00001646 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1647 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1648 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1649 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1650
Mark Brown9e6e96a2010-01-29 17:47:12 +00001651 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1652
1653 /* AIF3 output */
1654 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1655 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1656 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1657 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1658 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1659 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1660 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1661 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1662
1663 /* Sidetone */
1664 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1665 { "Left Sidetone", "DMIC2", "DMIC2L" },
1666 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1667 { "Right Sidetone", "DMIC2", "DMIC2R" },
1668
1669 /* Output stages */
1670 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1671 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1672
1673 { "SPKL", "DAC1 Switch", "DAC1L" },
1674 { "SPKL", "DAC2 Switch", "DAC2L" },
1675
1676 { "SPKR", "DAC1 Switch", "DAC1R" },
1677 { "SPKR", "DAC2 Switch", "DAC2R" },
1678
1679 { "Left Headphone Mux", "DAC", "DAC1L" },
1680 { "Right Headphone Mux", "DAC", "DAC1R" },
1681};
1682
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001683static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1684 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1685 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1686 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1687 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1688 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1689 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1690 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1691 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1692};
1693
1694static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1695 { "DAC1L", NULL, "DAC1L Mixer" },
1696 { "DAC1R", NULL, "DAC1R Mixer" },
1697 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1698 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1699};
1700
Mark Brown6ed8f142011-02-03 16:27:35 +00001701static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1702 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1703 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1704 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1705 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001706 { "MICBIAS1", NULL, "CLK_SYS" },
1707 { "MICBIAS1", NULL, "MICBIAS Supply" },
1708 { "MICBIAS2", NULL, "CLK_SYS" },
1709 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001710};
1711
Mark Brownc4431df2010-11-26 15:21:07 +00001712static const struct snd_soc_dapm_route wm8994_intercon[] = {
1713 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1714 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001715 { "MICBIAS1", NULL, "VMID" },
1716 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001717};
1718
1719static const struct snd_soc_dapm_route wm8958_intercon[] = {
1720 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1721 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1722
1723 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1724 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1725 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1726 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1727
1728 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1729 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1730
1731 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1732};
1733
Mark Brown9e6e96a2010-01-29 17:47:12 +00001734/* The size in bits of the FLL divide multiplied by 10
1735 * to allow rounding later */
1736#define FIXED_FLL_SIZE ((1 << 16) * 10)
1737
1738struct fll_div {
1739 u16 outdiv;
1740 u16 n;
1741 u16 k;
1742 u16 clk_ref_div;
1743 u16 fll_fratio;
1744};
1745
1746static int wm8994_get_fll_config(struct fll_div *fll,
1747 int freq_in, int freq_out)
1748{
1749 u64 Kpart;
1750 unsigned int K, Ndiv, Nmod;
1751
1752 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1753
1754 /* Scale the input frequency down to <= 13.5MHz */
1755 fll->clk_ref_div = 0;
1756 while (freq_in > 13500000) {
1757 fll->clk_ref_div++;
1758 freq_in /= 2;
1759
1760 if (fll->clk_ref_div > 3)
1761 return -EINVAL;
1762 }
1763 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1764
1765 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1766 fll->outdiv = 3;
1767 while (freq_out * (fll->outdiv + 1) < 90000000) {
1768 fll->outdiv++;
1769 if (fll->outdiv > 63)
1770 return -EINVAL;
1771 }
1772 freq_out *= fll->outdiv + 1;
1773 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1774
1775 if (freq_in > 1000000) {
1776 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001777 } else if (freq_in > 256000) {
1778 fll->fll_fratio = 1;
1779 freq_in *= 2;
1780 } else if (freq_in > 128000) {
1781 fll->fll_fratio = 2;
1782 freq_in *= 4;
1783 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001784 fll->fll_fratio = 3;
1785 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001786 } else {
1787 fll->fll_fratio = 4;
1788 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001789 }
1790 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1791
1792 /* Now, calculate N.K */
1793 Ndiv = freq_out / freq_in;
1794
1795 fll->n = Ndiv;
1796 Nmod = freq_out % freq_in;
1797 pr_debug("Nmod=%d\n", Nmod);
1798
1799 /* Calculate fractional part - scale up so we can round. */
1800 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1801
1802 do_div(Kpart, freq_in);
1803
1804 K = Kpart & 0xFFFFFFFF;
1805
1806 if ((K % 10) >= 5)
1807 K += 5;
1808
1809 /* Move down to proper range now rounding is done */
1810 fll->k = K / 10;
1811
1812 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1813
1814 return 0;
1815}
1816
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001817static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001818 unsigned int freq_in, unsigned int freq_out)
1819{
Mark Brownb2c812e2010-04-14 15:35:19 +09001820 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001821 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001822 int reg_offset, ret;
1823 struct fll_div fll;
1824 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001825 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001826 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001827
1828 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1829 & WM8994_AIF1CLK_ENA;
1830
1831 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1832 & WM8994_AIF2CLK_ENA;
1833
1834 switch (id) {
1835 case WM8994_FLL1:
1836 reg_offset = 0;
1837 id = 0;
1838 break;
1839 case WM8994_FLL2:
1840 reg_offset = 0x20;
1841 id = 1;
1842 break;
1843 default:
1844 return -EINVAL;
1845 }
1846
Mark Brown4b7ed832011-08-10 17:47:33 +09001847 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1848 was_enabled = reg & WM8994_FLL1_ENA;
1849
Mark Brown136ff2a2010-04-20 12:56:18 +09001850 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001851 case 0:
1852 /* Allow no source specification when stopping */
1853 if (freq_out)
1854 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001855 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001856 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001857 case WM8994_FLL_SRC_MCLK1:
1858 case WM8994_FLL_SRC_MCLK2:
1859 case WM8994_FLL_SRC_LRCLK:
1860 case WM8994_FLL_SRC_BCLK:
1861 break;
1862 default:
1863 return -EINVAL;
1864 }
1865
Mark Brown9e6e96a2010-01-29 17:47:12 +00001866 /* Are we changing anything? */
1867 if (wm8994->fll[id].src == src &&
1868 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1869 return 0;
1870
1871 /* If we're stopping the FLL redo the old config - no
1872 * registers will actually be written but we avoid GCC flow
1873 * analysis bugs spewing warnings.
1874 */
1875 if (freq_out)
1876 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1877 else
1878 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1879 wm8994->fll[id].out);
1880 if (ret < 0)
1881 return ret;
1882
1883 /* Gate the AIF clocks while we reclock */
1884 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1885 WM8994_AIF1CLK_ENA, 0);
1886 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1887 WM8994_AIF2CLK_ENA, 0);
1888
1889 /* We always need to disable the FLL while reconfiguring */
1890 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1891 WM8994_FLL1_ENA, 0);
1892
1893 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1894 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1895 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1896 WM8994_FLL1_OUTDIV_MASK |
1897 WM8994_FLL1_FRATIO_MASK, reg);
1898
1899 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1900
1901 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1902 WM8994_FLL1_N_MASK,
1903 fll.n << WM8994_FLL1_N_SHIFT);
1904
1905 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001906 WM8994_FLL1_REFCLK_DIV_MASK |
1907 WM8994_FLL1_REFCLK_SRC_MASK,
1908 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1909 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001910
Mark Brownf0f50392011-07-16 03:12:18 +09001911 /* Clear any pending completion from a previous failure */
1912 try_wait_for_completion(&wm8994->fll_locked[id]);
1913
Mark Brown9e6e96a2010-01-29 17:47:12 +00001914 /* Enable (with fractional mode if required) */
1915 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09001916 /* Enable VMID if we need it */
1917 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001918 active_reference(codec);
1919
Mark Brown4b7ed832011-08-10 17:47:33 +09001920 switch (control->type) {
1921 case WM8994:
1922 vmid_reference(codec);
1923 break;
1924 case WM8958:
1925 if (wm8994->revision < 1)
1926 vmid_reference(codec);
1927 break;
1928 default:
1929 break;
1930 }
1931 }
1932
Mark Brown9e6e96a2010-01-29 17:47:12 +00001933 if (fll.k)
1934 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1935 else
1936 reg = WM8994_FLL1_ENA;
1937 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1938 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1939 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001940
Mark Brownc7ebf932011-07-12 19:47:59 +09001941 if (wm8994->fll_locked_irq) {
1942 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1943 msecs_to_jiffies(10));
1944 if (timeout == 0)
1945 dev_warn(codec->dev,
1946 "Timed out waiting for FLL lock\n");
1947 } else {
1948 msleep(5);
1949 }
Mark Brown4b7ed832011-08-10 17:47:33 +09001950 } else {
1951 if (was_enabled) {
1952 switch (control->type) {
1953 case WM8994:
1954 vmid_dereference(codec);
1955 break;
1956 case WM8958:
1957 if (wm8994->revision < 1)
1958 vmid_dereference(codec);
1959 break;
1960 default:
1961 break;
1962 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001963
1964 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09001965 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001966 }
1967
1968 wm8994->fll[id].in = freq_in;
1969 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001970 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001971
1972 /* Enable any gated AIF clocks */
1973 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1974 WM8994_AIF1CLK_ENA, aif1);
1975 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1976 WM8994_AIF2CLK_ENA, aif2);
1977
1978 configure_clock(codec);
1979
1980 return 0;
1981}
1982
Mark Brownc7ebf932011-07-12 19:47:59 +09001983static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1984{
1985 struct completion *completion = data;
1986
1987 complete(completion);
1988
1989 return IRQ_HANDLED;
1990}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001991
Mark Brown66b47fd2010-07-08 11:25:43 +09001992static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1993
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001994static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1995 unsigned int freq_in, unsigned int freq_out)
1996{
1997 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1998}
1999
Mark Brown9e6e96a2010-01-29 17:47:12 +00002000static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2001 int clk_id, unsigned int freq, int dir)
2002{
2003 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002004 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002005 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002006
2007 switch (dai->id) {
2008 case 1:
2009 case 2:
2010 break;
2011
2012 default:
2013 /* AIF3 shares clocking with AIF1/2 */
2014 return -EINVAL;
2015 }
2016
2017 switch (clk_id) {
2018 case WM8994_SYSCLK_MCLK1:
2019 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2020 wm8994->mclk[0] = freq;
2021 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2022 dai->id, freq);
2023 break;
2024
2025 case WM8994_SYSCLK_MCLK2:
2026 /* TODO: Set GPIO AF */
2027 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2028 wm8994->mclk[1] = freq;
2029 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2030 dai->id, freq);
2031 break;
2032
2033 case WM8994_SYSCLK_FLL1:
2034 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2035 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2036 break;
2037
2038 case WM8994_SYSCLK_FLL2:
2039 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2040 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2041 break;
2042
Mark Brown66b47fd2010-07-08 11:25:43 +09002043 case WM8994_SYSCLK_OPCLK:
2044 /* Special case - a division (times 10) is given and
2045 * no effect on main clocking.
2046 */
2047 if (freq) {
2048 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2049 if (opclk_divs[i] == freq)
2050 break;
2051 if (i == ARRAY_SIZE(opclk_divs))
2052 return -EINVAL;
2053 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2054 WM8994_OPCLK_DIV_MASK, i);
2055 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2056 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2057 } else {
2058 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2059 WM8994_OPCLK_ENA, 0);
2060 }
2061
Mark Brown9e6e96a2010-01-29 17:47:12 +00002062 default:
2063 return -EINVAL;
2064 }
2065
2066 configure_clock(codec);
2067
2068 return 0;
2069}
2070
2071static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2072 enum snd_soc_bias_level level)
2073{
Mark Brownb6b05692010-08-13 12:58:20 +01002074 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002075 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002076
Mark Brown9e6e96a2010-01-29 17:47:12 +00002077 switch (level) {
2078 case SND_SOC_BIAS_ON:
2079 break;
2080
2081 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002082 /* MICBIAS into regulating mode */
2083 switch (control->type) {
2084 case WM8958:
2085 case WM1811:
2086 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2087 WM8958_MICB1_MODE, 0);
2088 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2089 WM8958_MICB2_MODE, 0);
2090 break;
2091 default:
2092 break;
2093 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002094
2095 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2096 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002097 break;
2098
2099 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002100 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002101 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002102 case WM8958:
2103 if (wm8994->revision == 0) {
2104 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002105 snd_soc_update_bits(codec,
2106 WM8958_CHARGE_PUMP_2,
2107 WM8958_CP_DISCH,
2108 WM8958_CP_DISCH);
2109 }
2110 break;
Mark Brown81204c82011-05-24 17:35:53 +08002111
Mark Brown462835e2012-01-21 12:11:53 +00002112 default:
Mark Brown81204c82011-05-24 17:35:53 +08002113 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002114 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002115
2116 /* Discharge LINEOUT1 & 2 */
2117 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2118 WM8994_LINEOUT1_DISCH |
2119 WM8994_LINEOUT2_DISCH,
2120 WM8994_LINEOUT1_DISCH |
2121 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002122 }
2123
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002124 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2125 active_dereference(codec);
2126
Mark Brown500fa302011-11-29 19:58:19 +00002127 /* MICBIAS into bypass mode on newer devices */
2128 switch (control->type) {
2129 case WM8958:
2130 case WM1811:
2131 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2132 WM8958_MICB1_MODE,
2133 WM8958_MICB1_MODE);
2134 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2135 WM8958_MICB2_MODE,
2136 WM8958_MICB2_MODE);
2137 break;
2138 default:
2139 break;
2140 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002141 break;
2142
2143 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002144 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002145 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002146 break;
2147 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002148 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002149
Mark Brown9e6e96a2010-01-29 17:47:12 +00002150 return 0;
2151}
2152
2153static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2154{
2155 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002156 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2157 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002158 int ms_reg;
2159 int aif1_reg;
2160 int ms = 0;
2161 int aif1 = 0;
2162
2163 switch (dai->id) {
2164 case 1:
2165 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2166 aif1_reg = WM8994_AIF1_CONTROL_1;
2167 break;
2168 case 2:
2169 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2170 aif1_reg = WM8994_AIF2_CONTROL_1;
2171 break;
2172 default:
2173 return -EINVAL;
2174 }
2175
2176 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2177 case SND_SOC_DAIFMT_CBS_CFS:
2178 break;
2179 case SND_SOC_DAIFMT_CBM_CFM:
2180 ms = WM8994_AIF1_MSTR;
2181 break;
2182 default:
2183 return -EINVAL;
2184 }
2185
2186 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2187 case SND_SOC_DAIFMT_DSP_B:
2188 aif1 |= WM8994_AIF1_LRCLK_INV;
2189 case SND_SOC_DAIFMT_DSP_A:
2190 aif1 |= 0x18;
2191 break;
2192 case SND_SOC_DAIFMT_I2S:
2193 aif1 |= 0x10;
2194 break;
2195 case SND_SOC_DAIFMT_RIGHT_J:
2196 break;
2197 case SND_SOC_DAIFMT_LEFT_J:
2198 aif1 |= 0x8;
2199 break;
2200 default:
2201 return -EINVAL;
2202 }
2203
2204 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2205 case SND_SOC_DAIFMT_DSP_A:
2206 case SND_SOC_DAIFMT_DSP_B:
2207 /* frame inversion not valid for DSP modes */
2208 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2209 case SND_SOC_DAIFMT_NB_NF:
2210 break;
2211 case SND_SOC_DAIFMT_IB_NF:
2212 aif1 |= WM8994_AIF1_BCLK_INV;
2213 break;
2214 default:
2215 return -EINVAL;
2216 }
2217 break;
2218
2219 case SND_SOC_DAIFMT_I2S:
2220 case SND_SOC_DAIFMT_RIGHT_J:
2221 case SND_SOC_DAIFMT_LEFT_J:
2222 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2223 case SND_SOC_DAIFMT_NB_NF:
2224 break;
2225 case SND_SOC_DAIFMT_IB_IF:
2226 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2227 break;
2228 case SND_SOC_DAIFMT_IB_NF:
2229 aif1 |= WM8994_AIF1_BCLK_INV;
2230 break;
2231 case SND_SOC_DAIFMT_NB_IF:
2232 aif1 |= WM8994_AIF1_LRCLK_INV;
2233 break;
2234 default:
2235 return -EINVAL;
2236 }
2237 break;
2238 default:
2239 return -EINVAL;
2240 }
2241
Mark Brownc4431df2010-11-26 15:21:07 +00002242 /* The AIF2 format configuration needs to be mirrored to AIF3
2243 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002244 switch (control->type) {
2245 case WM1811:
2246 case WM8958:
2247 if (dai->id == 2)
2248 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2249 WM8994_AIF1_LRCLK_INV |
2250 WM8958_AIF3_FMT_MASK, aif1);
2251 break;
2252
2253 default:
2254 break;
2255 }
Mark Brownc4431df2010-11-26 15:21:07 +00002256
Mark Brown9e6e96a2010-01-29 17:47:12 +00002257 snd_soc_update_bits(codec, aif1_reg,
2258 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2259 WM8994_AIF1_FMT_MASK,
2260 aif1);
2261 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2262 ms);
2263
2264 return 0;
2265}
2266
2267static struct {
2268 int val, rate;
2269} srs[] = {
2270 { 0, 8000 },
2271 { 1, 11025 },
2272 { 2, 12000 },
2273 { 3, 16000 },
2274 { 4, 22050 },
2275 { 5, 24000 },
2276 { 6, 32000 },
2277 { 7, 44100 },
2278 { 8, 48000 },
2279 { 9, 88200 },
2280 { 10, 96000 },
2281};
2282
2283static int fs_ratios[] = {
2284 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2285};
2286
2287static int bclk_divs[] = {
2288 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2289 640, 880, 960, 1280, 1760, 1920
2290};
2291
2292static int wm8994_hw_params(struct snd_pcm_substream *substream,
2293 struct snd_pcm_hw_params *params,
2294 struct snd_soc_dai *dai)
2295{
2296 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002297 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002298 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002299 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002300 int bclk_reg;
2301 int lrclk_reg;
2302 int rate_reg;
2303 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002304 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002305 int bclk = 0;
2306 int lrclk = 0;
2307 int rate_val = 0;
2308 int id = dai->id - 1;
2309
2310 int i, cur_val, best_val, bclk_rate, best;
2311
2312 switch (dai->id) {
2313 case 1:
2314 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002315 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002316 bclk_reg = WM8994_AIF1_BCLK;
2317 rate_reg = WM8994_AIF1_RATE;
2318 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002319 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002320 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002321 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002322 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002323 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2324 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002325 break;
2326 case 2:
2327 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002328 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002329 bclk_reg = WM8994_AIF2_BCLK;
2330 rate_reg = WM8994_AIF2_RATE;
2331 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002332 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002333 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002334 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002335 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002336 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2337 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002338 break;
2339 default:
2340 return -EINVAL;
2341 }
2342
2343 bclk_rate = params_rate(params) * 2;
2344 switch (params_format(params)) {
2345 case SNDRV_PCM_FORMAT_S16_LE:
2346 bclk_rate *= 16;
2347 break;
2348 case SNDRV_PCM_FORMAT_S20_3LE:
2349 bclk_rate *= 20;
2350 aif1 |= 0x20;
2351 break;
2352 case SNDRV_PCM_FORMAT_S24_LE:
2353 bclk_rate *= 24;
2354 aif1 |= 0x40;
2355 break;
2356 case SNDRV_PCM_FORMAT_S32_LE:
2357 bclk_rate *= 32;
2358 aif1 |= 0x60;
2359 break;
2360 default:
2361 return -EINVAL;
2362 }
2363
2364 /* Try to find an appropriate sample rate; look for an exact match. */
2365 for (i = 0; i < ARRAY_SIZE(srs); i++)
2366 if (srs[i].rate == params_rate(params))
2367 break;
2368 if (i == ARRAY_SIZE(srs))
2369 return -EINVAL;
2370 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2371
2372 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2373 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2374 dai->id, wm8994->aifclk[id], bclk_rate);
2375
Mark Brownb1e43d92010-12-07 17:14:56 +00002376 if (params_channels(params) == 1 &&
2377 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2378 aif2 |= WM8994_AIF1_MONO;
2379
Mark Brown9e6e96a2010-01-29 17:47:12 +00002380 if (wm8994->aifclk[id] == 0) {
2381 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2382 return -EINVAL;
2383 }
2384
2385 /* AIFCLK/fs ratio; look for a close match in either direction */
2386 best = 0;
2387 best_val = abs((fs_ratios[0] * params_rate(params))
2388 - wm8994->aifclk[id]);
2389 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2390 cur_val = abs((fs_ratios[i] * params_rate(params))
2391 - wm8994->aifclk[id]);
2392 if (cur_val >= best_val)
2393 continue;
2394 best = i;
2395 best_val = cur_val;
2396 }
2397 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2398 dai->id, fs_ratios[best]);
2399 rate_val |= best;
2400
2401 /* We may not get quite the right frequency if using
2402 * approximate clocks so look for the closest match that is
2403 * higher than the target (we need to ensure that there enough
2404 * BCLKs to clock out the samples).
2405 */
2406 best = 0;
2407 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002408 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002409 if (cur_val < 0) /* BCLK table is sorted */
2410 break;
2411 best = i;
2412 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002413 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002414 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2415 bclk_divs[best], bclk_rate);
2416 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2417
2418 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002419 if (!lrclk) {
2420 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2421 bclk_rate);
2422 return -EINVAL;
2423 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002424 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2425 lrclk, bclk_rate / lrclk);
2426
2427 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002428 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002429 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2430 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2431 lrclk);
2432 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2433 WM8994_AIF1CLK_RATE_MASK, rate_val);
2434
2435 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2436 switch (dai->id) {
2437 case 1:
2438 wm8994->dac_rates[0] = params_rate(params);
2439 wm8994_set_retune_mobile(codec, 0);
2440 wm8994_set_retune_mobile(codec, 1);
2441 break;
2442 case 2:
2443 wm8994->dac_rates[1] = params_rate(params);
2444 wm8994_set_retune_mobile(codec, 2);
2445 break;
2446 }
2447 }
2448
2449 return 0;
2450}
2451
Mark Brownc4431df2010-11-26 15:21:07 +00002452static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2453 struct snd_pcm_hw_params *params,
2454 struct snd_soc_dai *dai)
2455{
2456 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002457 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2458 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002459 int aif1_reg;
2460 int aif1 = 0;
2461
2462 switch (dai->id) {
2463 case 3:
2464 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002465 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002466 case WM8958:
2467 aif1_reg = WM8958_AIF3_CONTROL_1;
2468 break;
2469 default:
2470 return 0;
2471 }
2472 default:
2473 return 0;
2474 }
2475
2476 switch (params_format(params)) {
2477 case SNDRV_PCM_FORMAT_S16_LE:
2478 break;
2479 case SNDRV_PCM_FORMAT_S20_3LE:
2480 aif1 |= 0x20;
2481 break;
2482 case SNDRV_PCM_FORMAT_S24_LE:
2483 aif1 |= 0x40;
2484 break;
2485 case SNDRV_PCM_FORMAT_S32_LE:
2486 aif1 |= 0x60;
2487 break;
2488 default:
2489 return -EINVAL;
2490 }
2491
2492 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2493}
2494
Mark Brown7d021732011-07-14 17:11:38 +09002495static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2496 struct snd_soc_dai *dai)
2497{
2498 struct snd_soc_codec *codec = dai->codec;
2499 int rate_reg = 0;
2500
2501 switch (dai->id) {
2502 case 1:
2503 rate_reg = WM8994_AIF1_RATE;
2504 break;
2505 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002506 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002507 break;
2508 default:
2509 break;
2510 }
2511
2512 /* If the DAI is idle then configure the divider tree for the
2513 * lowest output rate to save a little power if the clock is
2514 * still active (eg, because it is system clock).
2515 */
2516 if (rate_reg && !dai->playback_active && !dai->capture_active)
2517 snd_soc_update_bits(codec, rate_reg,
2518 WM8994_AIF1_SR_MASK |
2519 WM8994_AIF1CLK_RATE_MASK, 0x9);
2520}
2521
Mark Brown9e6e96a2010-01-29 17:47:12 +00002522static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2523{
2524 struct snd_soc_codec *codec = codec_dai->codec;
2525 int mute_reg;
2526 int reg;
2527
2528 switch (codec_dai->id) {
2529 case 1:
2530 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2531 break;
2532 case 2:
2533 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2534 break;
2535 default:
2536 return -EINVAL;
2537 }
2538
2539 if (mute)
2540 reg = WM8994_AIF1DAC1_MUTE;
2541 else
2542 reg = 0;
2543
2544 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2545
2546 return 0;
2547}
2548
Mark Brown778a76e2010-03-22 22:05:10 +00002549static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2550{
2551 struct snd_soc_codec *codec = codec_dai->codec;
2552 int reg, val, mask;
2553
2554 switch (codec_dai->id) {
2555 case 1:
2556 reg = WM8994_AIF1_MASTER_SLAVE;
2557 mask = WM8994_AIF1_TRI;
2558 break;
2559 case 2:
2560 reg = WM8994_AIF2_MASTER_SLAVE;
2561 mask = WM8994_AIF2_TRI;
2562 break;
2563 case 3:
2564 reg = WM8994_POWER_MANAGEMENT_6;
2565 mask = WM8994_AIF3_TRI;
2566 break;
2567 default:
2568 return -EINVAL;
2569 }
2570
2571 if (tristate)
2572 val = mask;
2573 else
2574 val = 0;
2575
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002576 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002577}
2578
Mark Brownd09f3ec2011-08-15 11:01:02 +09002579static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2580{
2581 struct snd_soc_codec *codec = dai->codec;
2582
2583 /* Disable the pulls on the AIF if we're using it to save power. */
2584 snd_soc_update_bits(codec, WM8994_GPIO_3,
2585 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2586 snd_soc_update_bits(codec, WM8994_GPIO_4,
2587 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2588 snd_soc_update_bits(codec, WM8994_GPIO_5,
2589 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2590
2591 return 0;
2592}
2593
Mark Brown9e6e96a2010-01-29 17:47:12 +00002594#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2595
2596#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002597 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002598
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002599static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002600 .set_sysclk = wm8994_set_dai_sysclk,
2601 .set_fmt = wm8994_set_dai_fmt,
2602 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002603 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002604 .digital_mute = wm8994_aif_mute,
2605 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002606 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002607};
2608
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002609static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002610 .set_sysclk = wm8994_set_dai_sysclk,
2611 .set_fmt = wm8994_set_dai_fmt,
2612 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002613 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002614 .digital_mute = wm8994_aif_mute,
2615 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002616 .set_tristate = wm8994_set_tristate,
2617};
2618
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002619static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002620 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002621 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002622};
2623
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002624static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002625 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002626 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002627 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002628 .playback = {
2629 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002630 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002631 .channels_max = 2,
2632 .rates = WM8994_RATES,
2633 .formats = WM8994_FORMATS,
2634 },
2635 .capture = {
2636 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002637 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002638 .channels_max = 2,
2639 .rates = WM8994_RATES,
2640 .formats = WM8994_FORMATS,
2641 },
2642 .ops = &wm8994_aif1_dai_ops,
2643 },
2644 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002645 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002646 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002647 .playback = {
2648 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002649 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002650 .channels_max = 2,
2651 .rates = WM8994_RATES,
2652 .formats = WM8994_FORMATS,
2653 },
2654 .capture = {
2655 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002656 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002657 .channels_max = 2,
2658 .rates = WM8994_RATES,
2659 .formats = WM8994_FORMATS,
2660 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002661 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002662 .ops = &wm8994_aif2_dai_ops,
2663 },
2664 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002665 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002666 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002667 .playback = {
2668 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002669 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002670 .channels_max = 2,
2671 .rates = WM8994_RATES,
2672 .formats = WM8994_FORMATS,
2673 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002674 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002675 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002676 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002677 .channels_max = 2,
2678 .rates = WM8994_RATES,
2679 .formats = WM8994_FORMATS,
2680 },
Mark Brown778a76e2010-03-22 22:05:10 +00002681 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002682 }
2683};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002684
2685#ifdef CONFIG_PM
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01002686static int wm8994_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002687{
Mark Brownb2c812e2010-04-14 15:35:19 +09002688 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002689 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002690 int i, ret;
2691
Mark Brownca629922011-05-11 14:34:53 +02002692 switch (control->type) {
2693 case WM8994:
2694 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2695 break;
Mark Brown81204c82011-05-24 17:35:53 +08002696 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002697 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2698 WM1811_JACKDET_MODE_MASK, 0);
2699 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002700 case WM8958:
2701 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2702 WM8958_MICD_ENA, 0);
2703 break;
2704 }
2705
Mark Brown9e6e96a2010-01-29 17:47:12 +00002706 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2707 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002708 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002709 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002710 if (ret < 0)
2711 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2712 i + 1, ret);
2713 }
2714
2715 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2716
2717 return 0;
2718}
2719
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002720static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002721{
Mark Brownb2c812e2010-04-14 15:35:19 +09002722 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002723 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002724 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002725 unsigned int val, mask;
2726
2727 if (wm8994->revision < 4) {
2728 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002729 ret = regmap_read(control->regmap,
2730 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002731
2732 /* modify the cache only */
2733 codec->cache_only = 1;
2734 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2735 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2736 val &= mask;
2737 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2738 mask, val);
2739 codec->cache_only = 0;
2740 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002741
Mark Brown9e6e96a2010-01-29 17:47:12 +00002742 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2743
2744 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002745 if (!wm8994->fll_suspend[i].out)
2746 continue;
2747
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002748 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002749 wm8994->fll_suspend[i].src,
2750 wm8994->fll_suspend[i].in,
2751 wm8994->fll_suspend[i].out);
2752 if (ret < 0)
2753 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2754 i + 1, ret);
2755 }
2756
Mark Brownca629922011-05-11 14:34:53 +02002757 switch (control->type) {
2758 case WM8994:
2759 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2760 snd_soc_update_bits(codec, WM8994_MICBIAS,
2761 WM8994_MICD_ENA, WM8994_MICD_ENA);
2762 break;
Mark Brown81204c82011-05-24 17:35:53 +08002763 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002764 if (wm8994->jackdet && wm8994->jack_cb) {
2765 /* Restart from idle */
2766 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2767 WM1811_JACKDET_MODE_MASK,
2768 WM1811_JACKDET_MODE_JACK);
2769 break;
2770 }
Mark Brownca629922011-05-11 14:34:53 +02002771 case WM8958:
2772 if (wm8994->jack_cb)
2773 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2774 WM8958_MICD_ENA, WM8958_MICD_ENA);
2775 break;
2776 }
2777
Mark Brown9e6e96a2010-01-29 17:47:12 +00002778 return 0;
2779}
2780#else
2781#define wm8994_suspend NULL
2782#define wm8994_resume NULL
2783#endif
2784
2785static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2786{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002787 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002788 struct wm8994_pdata *pdata = wm8994->pdata;
2789 struct snd_kcontrol_new controls[] = {
2790 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2791 wm8994->retune_mobile_enum,
2792 wm8994_get_retune_mobile_enum,
2793 wm8994_put_retune_mobile_enum),
2794 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2795 wm8994->retune_mobile_enum,
2796 wm8994_get_retune_mobile_enum,
2797 wm8994_put_retune_mobile_enum),
2798 SOC_ENUM_EXT("AIF2 EQ Mode",
2799 wm8994->retune_mobile_enum,
2800 wm8994_get_retune_mobile_enum,
2801 wm8994_put_retune_mobile_enum),
2802 };
2803 int ret, i, j;
2804 const char **t;
2805
2806 /* We need an array of texts for the enum API but the number
2807 * of texts is likely to be less than the number of
2808 * configurations due to the sample rate dependency of the
2809 * configurations. */
2810 wm8994->num_retune_mobile_texts = 0;
2811 wm8994->retune_mobile_texts = NULL;
2812 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2813 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2814 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2815 wm8994->retune_mobile_texts[j]) == 0)
2816 break;
2817 }
2818
2819 if (j != wm8994->num_retune_mobile_texts)
2820 continue;
2821
2822 /* Expand the array... */
2823 t = krealloc(wm8994->retune_mobile_texts,
2824 sizeof(char *) *
2825 (wm8994->num_retune_mobile_texts + 1),
2826 GFP_KERNEL);
2827 if (t == NULL)
2828 continue;
2829
2830 /* ...store the new entry... */
2831 t[wm8994->num_retune_mobile_texts] =
2832 pdata->retune_mobile_cfgs[i].name;
2833
2834 /* ...and remember the new version. */
2835 wm8994->num_retune_mobile_texts++;
2836 wm8994->retune_mobile_texts = t;
2837 }
2838
2839 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2840 wm8994->num_retune_mobile_texts);
2841
2842 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2843 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2844
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002845 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002846 ARRAY_SIZE(controls));
2847 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002848 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002849 "Failed to add ReTune Mobile controls: %d\n", ret);
2850}
2851
2852static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2853{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002854 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002855 struct wm8994_pdata *pdata = wm8994->pdata;
2856 int ret, i;
2857
2858 if (!pdata)
2859 return;
2860
2861 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2862 pdata->lineout2_diff,
2863 pdata->lineout1fb,
2864 pdata->lineout2fb,
2865 pdata->jd_scthr,
2866 pdata->jd_thr,
2867 pdata->micbias1_lvl,
2868 pdata->micbias2_lvl);
2869
2870 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2871
2872 if (pdata->num_drc_cfgs) {
2873 struct snd_kcontrol_new controls[] = {
2874 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2875 wm8994_get_drc_enum, wm8994_put_drc_enum),
2876 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2877 wm8994_get_drc_enum, wm8994_put_drc_enum),
2878 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2879 wm8994_get_drc_enum, wm8994_put_drc_enum),
2880 };
2881
2882 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00002883 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
2884 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002885 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002886 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002887 "Failed to allocate %d DRC config texts\n",
2888 pdata->num_drc_cfgs);
2889 return;
2890 }
2891
2892 for (i = 0; i < pdata->num_drc_cfgs; i++)
2893 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2894
2895 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2896 wm8994->drc_enum.texts = wm8994->drc_texts;
2897
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002898 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002899 ARRAY_SIZE(controls));
2900 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002901 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002902 "Failed to add DRC mode controls: %d\n", ret);
2903
2904 for (i = 0; i < WM8994_NUM_DRC; i++)
2905 wm8994_set_drc(codec, i);
2906 }
2907
2908 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2909 pdata->num_retune_mobile_cfgs);
2910
2911 if (pdata->num_retune_mobile_cfgs)
2912 wm8994_handle_retune_mobile_pdata(wm8994);
2913 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002914 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002915 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002916
2917 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2918 if (pdata->micbias[i]) {
2919 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2920 pdata->micbias[i] & 0xffff);
2921 }
2922 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002923}
2924
Mark Brown88766982010-03-29 20:57:12 +01002925/**
2926 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2927 *
2928 * @codec: WM8994 codec
2929 * @jack: jack to report detection events on
2930 * @micbias: microphone bias to detect on
2931 * @det: value to report for presence detection
2932 * @shrt: value to report for short detection
2933 *
2934 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2935 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002936 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002937 * be configured using snd_soc_jack_add_gpios() instead.
2938 *
2939 * Configuration of detection levels is available via the micbias1_lvl
2940 * and micbias2_lvl platform data members.
2941 */
2942int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2943 int micbias, int det, int shrt)
2944{
Mark Brownb2c812e2010-04-14 15:35:19 +09002945 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002946 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01002947 struct wm8994 *control = wm8994->wm8994;
Mark Brown88766982010-03-29 20:57:12 +01002948 int reg;
2949
Mark Brown3a423152010-11-26 15:21:06 +00002950 if (control->type != WM8994)
2951 return -EINVAL;
2952
Mark Brown88766982010-03-29 20:57:12 +01002953 switch (micbias) {
2954 case 1:
2955 micdet = &wm8994->micdet[0];
2956 break;
2957 case 2:
2958 micdet = &wm8994->micdet[1];
2959 break;
2960 default:
2961 return -EINVAL;
2962 }
2963
2964 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2965 micbias, det, shrt);
2966
2967 /* Store the configuration */
2968 micdet->jack = jack;
2969 micdet->det = det;
2970 micdet->shrt = shrt;
2971
2972 /* If either of the jacks is set up then enable detection */
2973 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2974 reg = WM8994_MICD_ENA;
2975 else
2976 reg = 0;
2977
2978 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2979
2980 return 0;
2981}
2982EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2983
2984static irqreturn_t wm8994_mic_irq(int irq, void *data)
2985{
2986 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002987 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002988 int reg;
2989 int report;
2990
Mark Brown7116f452010-12-29 13:05:21 +00002991#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00002992 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00002993#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00002994
Mark Brown88766982010-03-29 20:57:12 +01002995 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2996 if (reg < 0) {
2997 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2998 reg);
2999 return IRQ_HANDLED;
3000 }
3001
3002 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3003
3004 report = 0;
3005 if (reg & WM8994_MIC1_DET_STS)
3006 report |= priv->micdet[0].det;
3007 if (reg & WM8994_MIC1_SHRT_STS)
3008 report |= priv->micdet[0].shrt;
3009 snd_soc_jack_report(priv->micdet[0].jack, report,
3010 priv->micdet[0].det | priv->micdet[0].shrt);
3011
3012 report = 0;
3013 if (reg & WM8994_MIC2_DET_STS)
3014 report |= priv->micdet[1].det;
3015 if (reg & WM8994_MIC2_SHRT_STS)
3016 report |= priv->micdet[1].shrt;
3017 snd_soc_jack_report(priv->micdet[1].jack, report,
3018 priv->micdet[1].det | priv->micdet[1].shrt);
3019
3020 return IRQ_HANDLED;
3021}
3022
Mark Brown821edd22010-11-26 15:21:09 +00003023/* Default microphone detection handler for WM8958 - the user can
3024 * override this if they wish.
3025 */
3026static void wm8958_default_micdet(u16 status, void *data)
3027{
3028 struct snd_soc_codec *codec = data;
3029 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003030 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003031
Mark Browna1691342011-11-30 14:56:40 +00003032 dev_dbg(codec->dev, "MICDET %x\n", status);
3033
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003034 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003035 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003036 if (!wm8994->jackdet) {
3037 /* If nothing present then clear our statuses */
3038 dev_dbg(codec->dev, "Detected open circuit\n");
3039 wm8994->jack_mic = false;
3040 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003041
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003042 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003043
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003044 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3045 wm8994->btn_mask |
3046 SND_JACK_HEADSET);
3047 }
Mark Brownb00adf72011-08-13 11:57:18 +09003048 return;
3049 }
3050
3051 /* If the measurement is showing a high impedence we've got a
3052 * microphone.
3053 */
Mark Brown157a75e2011-11-30 13:43:51 +00003054 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003055 dev_dbg(codec->dev, "Detected microphone\n");
3056
Mark Brown157a75e2011-11-30 13:43:51 +00003057 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003058 wm8994->jack_mic = true;
3059
3060 wm8958_micd_set_rate(codec);
3061
3062 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3063 SND_JACK_HEADSET);
3064 }
3065
3066
Mark Brown157a75e2011-11-30 13:43:51 +00003067 if (wm8994->mic_detecting && status & 0x4) {
Mark Brownb00adf72011-08-13 11:57:18 +09003068 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003069 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003070
3071 wm8958_micd_set_rate(codec);
3072
3073 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3074 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003075
3076 /* If we have jackdet that will detect removal */
3077 if (wm8994->jackdet) {
3078 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3079 WM8958_MICD_ENA, 0);
3080
3081 wm1811_jackdet_set_mode(codec,
3082 WM1811_JACKDET_MODE_JACK);
3083 }
Mark Brownb00adf72011-08-13 11:57:18 +09003084 }
3085
3086 /* Report short circuit as a button */
3087 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003088 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003089 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003090 report |= SND_JACK_BTN_0;
3091
3092 if (status & 0x8)
3093 report |= SND_JACK_BTN_1;
3094
3095 if (status & 0x10)
3096 report |= SND_JACK_BTN_2;
3097
3098 if (status & 0x20)
3099 report |= SND_JACK_BTN_3;
3100
3101 if (status & 0x40)
3102 report |= SND_JACK_BTN_4;
3103
3104 if (status & 0x80)
3105 report |= SND_JACK_BTN_5;
3106
3107 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3108 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003109 }
Mark Brown821edd22010-11-26 15:21:09 +00003110}
3111
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003112static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3113{
3114 struct wm8994_priv *wm8994 = data;
3115 struct snd_soc_codec *codec = wm8994->codec;
3116 int reg;
3117
3118 mutex_lock(&wm8994->accdet_lock);
3119
3120 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3121 if (reg < 0) {
3122 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3123 mutex_unlock(&wm8994->accdet_lock);
3124 return IRQ_NONE;
3125 }
3126
3127 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3128
3129 if (reg & WM1811_JACKDET_LVL) {
3130 dev_dbg(codec->dev, "Jack detected\n");
3131
3132 snd_soc_jack_report(wm8994->micdet[0].jack,
3133 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3134
3135 /*
3136 * Start off measument of microphone impedence to find
3137 * out what's actually there.
3138 */
3139 wm8994->mic_detecting = true;
3140 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3141 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3142 WM8958_MICD_ENA, WM8958_MICD_ENA);
3143 } else {
3144 dev_dbg(codec->dev, "Jack not detected\n");
3145
3146 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3147 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3148 wm8994->btn_mask);
3149
3150 wm8994->mic_detecting = false;
3151 wm8994->jack_mic = false;
3152 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3153 WM8958_MICD_ENA, 0);
3154 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3155 }
3156
3157 mutex_unlock(&wm8994->accdet_lock);
3158
3159 return IRQ_HANDLED;
3160}
3161
Mark Brown821edd22010-11-26 15:21:09 +00003162/**
3163 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3164 *
3165 * @codec: WM8958 codec
3166 * @jack: jack to report detection events on
3167 *
3168 * Enable microphone detection functionality for the WM8958. By
3169 * default simple detection which supports the detection of up to 6
3170 * buttons plus video and microphone functionality is supported.
3171 *
3172 * The WM8958 has an advanced jack detection facility which is able to
3173 * support complex accessory detection, especially when used in
3174 * conjunction with external circuitry. In order to provide maximum
3175 * flexiblity a callback is provided which allows a completely custom
3176 * detection algorithm.
3177 */
3178int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3179 wm8958_micdet_cb cb, void *cb_data)
3180{
3181 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003182 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003183 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003184
Mark Brown81204c82011-05-24 17:35:53 +08003185 switch (control->type) {
3186 case WM1811:
3187 case WM8958:
3188 break;
3189 default:
Mark Brown821edd22010-11-26 15:21:09 +00003190 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003191 }
Mark Brown821edd22010-11-26 15:21:09 +00003192
3193 if (jack) {
3194 if (!cb) {
3195 dev_dbg(codec->dev, "Using default micdet callback\n");
3196 cb = wm8958_default_micdet;
3197 cb_data = codec;
3198 }
3199
Mark Brown4cdf5e42011-11-29 14:36:17 +00003200 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
3201
Mark Brown821edd22010-11-26 15:21:09 +00003202 wm8994->micdet[0].jack = jack;
3203 wm8994->jack_cb = cb;
3204 wm8994->jack_cb_data = cb_data;
3205
Mark Brown157a75e2011-11-30 13:43:51 +00003206 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003207 wm8994->jack_mic = false;
3208
3209 wm8958_micd_set_rate(codec);
3210
Mark Brown4585790d2011-11-30 10:55:14 +00003211 /* Detect microphones and short circuits by default */
3212 if (wm8994->pdata->micd_lvl_sel)
3213 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3214 else
3215 micd_lvl_sel = 0x41;
3216
3217 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3218 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3219 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3220
Mark Brownb00adf72011-08-13 11:57:18 +09003221 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003222 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003223
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003224 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3225
3226 /*
3227 * If we can use jack detection start off with that,
3228 * otherwise jump straight to microphone detection.
3229 */
3230 if (wm8994->jackdet) {
3231 snd_soc_update_bits(codec, WM8994_LDO_1,
3232 WM8994_LDO1_DISCH, 0);
3233 wm1811_jackdet_set_mode(codec,
3234 WM1811_JACKDET_MODE_JACK);
3235 } else {
3236 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3237 WM8958_MICD_ENA, WM8958_MICD_ENA);
3238 }
3239
Mark Brown821edd22010-11-26 15:21:09 +00003240 } else {
3241 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3242 WM8958_MICD_ENA, 0);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003243 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown821edd22010-11-26 15:21:09 +00003244 }
3245
3246 return 0;
3247}
3248EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3249
3250static irqreturn_t wm8958_mic_irq(int irq, void *data)
3251{
3252 struct wm8994_priv *wm8994 = data;
3253 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003254 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003255
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003256 mutex_lock(&wm8994->accdet_lock);
3257
3258 /*
3259 * Jack detection may have detected a removal simulataneously
3260 * with an update of the MICDET status; if so it will have
3261 * stopped detection and we can ignore this interrupt.
3262 */
3263 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
3264 mutex_unlock(&wm8994->accdet_lock);
3265 return IRQ_HANDLED;
3266 }
3267
Mark Brown19940b32011-08-19 18:05:05 +09003268 /* We may occasionally read a detection without an impedence
3269 * range being provided - if that happens loop again.
3270 */
3271 count = 10;
3272 do {
3273 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3274 if (reg < 0) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003275 mutex_unlock(&wm8994->accdet_lock);
Mark Brown19940b32011-08-19 18:05:05 +09003276 dev_err(codec->dev,
3277 "Failed to read mic detect status: %d\n",
3278 reg);
3279 return IRQ_NONE;
3280 }
Mark Brown821edd22010-11-26 15:21:09 +00003281
Mark Brown19940b32011-08-19 18:05:05 +09003282 if (!(reg & WM8958_MICD_VALID)) {
3283 dev_dbg(codec->dev, "Mic detect data not valid\n");
3284 goto out;
3285 }
3286
3287 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3288 break;
3289
3290 msleep(1);
3291 } while (count--);
3292
3293 if (count == 0)
3294 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003295
Mark Brown7116f452010-12-29 13:05:21 +00003296#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003297 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003298#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003299
Mark Brown821edd22010-11-26 15:21:09 +00003300 if (wm8994->jack_cb)
3301 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3302 else
3303 dev_warn(codec->dev, "Accessory detection with no callback\n");
3304
3305out:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003306 mutex_unlock(&wm8994->accdet_lock);
3307
Mark Brown821edd22010-11-26 15:21:09 +00003308 return IRQ_HANDLED;
3309}
3310
Mark Brown3b1af3f2011-07-14 12:38:18 +09003311static irqreturn_t wm8994_fifo_error(int irq, void *data)
3312{
3313 struct snd_soc_codec *codec = data;
3314
3315 dev_err(codec->dev, "FIFO error\n");
3316
3317 return IRQ_HANDLED;
3318}
3319
Mark Brownf0b182b2011-08-16 12:01:27 +09003320static irqreturn_t wm8994_temp_warn(int irq, void *data)
3321{
3322 struct snd_soc_codec *codec = data;
3323
3324 dev_err(codec->dev, "Thermal warning\n");
3325
3326 return IRQ_HANDLED;
3327}
3328
3329static irqreturn_t wm8994_temp_shut(int irq, void *data)
3330{
3331 struct snd_soc_codec *codec = data;
3332
3333 dev_crit(codec->dev, "Thermal shutdown\n");
3334
3335 return IRQ_HANDLED;
3336}
3337
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003338static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003339{
Mark Brownd9a76662011-07-24 12:49:52 +01003340 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003341 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003342 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003343 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003344 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003345
Mark Brownd9a76662011-07-24 12:49:52 +01003346 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003347
Mark Brown7270ceb2011-12-01 14:00:19 +00003348 wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
3349 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003350 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003351 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003352 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003353
Mark Brownd9a76662011-07-24 12:49:52 +01003354 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003355
3356 wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003357 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3358 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003359
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003360 mutex_init(&wm8994->accdet_lock);
3361
Mark Brownc7ebf932011-07-12 19:47:59 +09003362 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3363 init_completion(&wm8994->fll_locked[i]);
3364
Mark Brown9b7c5252011-02-17 20:05:44 -08003365 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3366 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3367 else if (wm8994->pdata && wm8994->pdata->irq_base)
3368 wm8994->micdet_irq = wm8994->pdata->irq_base +
3369 WM8994_IRQ_MIC1_DET;
3370
Mark Brown39fb51a2010-11-26 17:23:43 +00003371 pm_runtime_enable(codec->dev);
3372 pm_runtime_resume(codec->dev);
3373
Mark Brown9e6e96a2010-01-29 17:47:12 +00003374 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003375 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003376 switch (control->type) {
3377 case WM8994:
3378 switch (wm8994->revision) {
3379 case 2:
3380 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003381 wm8994->hubs.dcs_codes_l = -5;
3382 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003383 wm8994->hubs.hp_startup_mode = 1;
3384 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003385 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003386 break;
3387 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003388 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003389 break;
3390 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003391 break;
Mark Brown3a423152010-11-26 15:21:06 +00003392
3393 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003394 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003395 break;
Mark Brown3a423152010-11-26 15:21:06 +00003396
Mark Brown81204c82011-05-24 17:35:53 +08003397 case WM1811:
3398 wm8994->hubs.dcs_readback_mode = 2;
3399 wm8994->hubs.no_series_update = 1;
3400
3401 switch (wm8994->revision) {
3402 case 0:
3403 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003404 case 2:
3405 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003406 wm8994->hubs.dcs_codes_l = -9;
3407 wm8994->hubs.dcs_codes_r = -5;
Mark Brown81204c82011-05-24 17:35:53 +08003408 break;
3409 default:
3410 break;
3411 }
3412
3413 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3414 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3415 break;
3416
Mark Brown9e6e96a2010-01-29 17:47:12 +00003417 default:
3418 break;
3419 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003420
Mark Brown2a8a8562011-07-24 12:20:41 +01003421 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003422 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003423 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003424 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003425 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003426 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003427
Mark Brown2a8a8562011-07-24 12:20:41 +01003428 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003429 wm_hubs_dcs_done, "DC servo done",
3430 &wm8994->hubs);
3431 if (ret == 0)
3432 wm8994->hubs.dcs_done_irq = true;
3433
Mark Brown3a423152010-11-26 15:21:06 +00003434 switch (control->type) {
3435 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003436 if (wm8994->micdet_irq) {
3437 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3438 wm8994_mic_irq,
3439 IRQF_TRIGGER_RISING,
3440 "Mic1 detect",
3441 wm8994);
3442 if (ret != 0)
3443 dev_warn(codec->dev,
3444 "Failed to request Mic1 detect IRQ: %d\n",
3445 ret);
3446 }
Mark Brown88766982010-03-29 20:57:12 +01003447
Mark Brown2a8a8562011-07-24 12:20:41 +01003448 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003449 WM8994_IRQ_MIC1_SHRT,
3450 wm8994_mic_irq, "Mic 1 short",
3451 wm8994);
3452 if (ret != 0)
3453 dev_warn(codec->dev,
3454 "Failed to request Mic1 short IRQ: %d\n",
3455 ret);
Mark Brown88766982010-03-29 20:57:12 +01003456
Mark Brown2a8a8562011-07-24 12:20:41 +01003457 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003458 WM8994_IRQ_MIC2_DET,
3459 wm8994_mic_irq, "Mic 2 detect",
3460 wm8994);
3461 if (ret != 0)
3462 dev_warn(codec->dev,
3463 "Failed to request Mic2 detect IRQ: %d\n",
3464 ret);
Mark Brown88766982010-03-29 20:57:12 +01003465
Mark Brown2a8a8562011-07-24 12:20:41 +01003466 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003467 WM8994_IRQ_MIC2_SHRT,
3468 wm8994_mic_irq, "Mic 2 short",
3469 wm8994);
3470 if (ret != 0)
3471 dev_warn(codec->dev,
3472 "Failed to request Mic2 short IRQ: %d\n",
3473 ret);
3474 break;
Mark Brown821edd22010-11-26 15:21:09 +00003475
3476 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003477 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003478 if (wm8994->micdet_irq) {
3479 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3480 wm8958_mic_irq,
3481 IRQF_TRIGGER_RISING,
3482 "Mic detect",
3483 wm8994);
3484 if (ret != 0)
3485 dev_warn(codec->dev,
3486 "Failed to request Mic detect IRQ: %d\n",
3487 ret);
3488 }
Mark Brown3a423152010-11-26 15:21:06 +00003489 }
Mark Brown88766982010-03-29 20:57:12 +01003490
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003491 switch (control->type) {
3492 case WM1811:
3493 if (wm8994->revision > 1) {
3494 ret = wm8994_request_irq(wm8994->wm8994,
3495 WM8994_IRQ_GPIO(6),
3496 wm1811_jackdet_irq, "JACKDET",
3497 wm8994);
3498 if (ret == 0)
3499 wm8994->jackdet = true;
3500 }
3501 break;
3502 default:
3503 break;
3504 }
3505
Mark Brownc7ebf932011-07-12 19:47:59 +09003506 wm8994->fll_locked_irq = true;
3507 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003508 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003509 WM8994_IRQ_FLL1_LOCK + i,
3510 wm8994_fll_locked_irq, "FLL lock",
3511 &wm8994->fll_locked[i]);
3512 if (ret != 0)
3513 wm8994->fll_locked_irq = false;
3514 }
3515
Mark Brown9e6e96a2010-01-29 17:47:12 +00003516 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3517 * configured on init - if a system wants to do this dynamically
3518 * at runtime we can deal with that then.
3519 */
Mark Brownd9a76662011-07-24 12:49:52 +01003520 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003521 if (ret < 0) {
3522 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003523 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003524 }
Mark Brownd9a76662011-07-24 12:49:52 +01003525 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003526 wm8994->lrclk_shared[0] = 1;
3527 wm8994_dai[0].symmetric_rates = 1;
3528 } else {
3529 wm8994->lrclk_shared[0] = 0;
3530 }
3531
Mark Brownd9a76662011-07-24 12:49:52 +01003532 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003533 if (ret < 0) {
3534 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003535 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003536 }
Mark Brownd9a76662011-07-24 12:49:52 +01003537 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003538 wm8994->lrclk_shared[1] = 1;
3539 wm8994_dai[1].symmetric_rates = 1;
3540 } else {
3541 wm8994->lrclk_shared[1] = 0;
3542 }
3543
Mark Brown9e6e96a2010-01-29 17:47:12 +00003544 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3545
Mark Brown9e6e96a2010-01-29 17:47:12 +00003546 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003547 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3548 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003549 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3550 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003551 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3552 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003553 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3554 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003555 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3556 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003557 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3558 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003559 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3560 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003561 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3562 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003563 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3564 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003565 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3566 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003567 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3568 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003569 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3570 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003571 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3572 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003573 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3574 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003575 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3576 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003577 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3578 WM8994_DAC2_VU, WM8994_DAC2_VU);
3579
3580 /* Set the low bit of the 3D stereo depth so TLV matches */
3581 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3582 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3583 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3584 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3585 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3586 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3587 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3588 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3589 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3590
Mark Brown5b739672011-07-06 00:08:43 -07003591 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3592 * use this; it only affects behaviour on idle TDM clock
3593 * cycles. */
3594 switch (control->type) {
3595 case WM8994:
3596 case WM8958:
3597 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3598 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3599 break;
3600 default:
3601 break;
3602 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003603
Mark Brown500fa302011-11-29 19:58:19 +00003604 /* Put MICBIAS into bypass mode by default on newer devices */
3605 switch (control->type) {
3606 case WM8958:
3607 case WM1811:
3608 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3609 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3610 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3611 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3612 break;
3613 default:
3614 break;
3615 }
3616
Mark Brown9e6e96a2010-01-29 17:47:12 +00003617 wm8994_update_class_w(codec);
3618
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003619 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003620
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003621 wm_hubs_add_analogue_controls(codec);
3622 snd_soc_add_controls(codec, wm8994_snd_controls,
3623 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003624 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003625 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003626
3627 switch (control->type) {
3628 case WM8994:
3629 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3630 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003631 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003632 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3633 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003634 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3635 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003636 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3637 ARRAY_SIZE(wm8994_dac_revd_widgets));
3638 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003639 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3640 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003641 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3642 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003643 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3644 ARRAY_SIZE(wm8994_dac_widgets));
3645 }
Mark Brownc4431df2010-11-26 15:21:07 +00003646 break;
3647 case WM8958:
3648 snd_soc_add_controls(codec, wm8958_snd_controls,
3649 ARRAY_SIZE(wm8958_snd_controls));
3650 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3651 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003652 if (wm8994->revision < 1) {
3653 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3654 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3655 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3656 ARRAY_SIZE(wm8994_adc_revd_widgets));
3657 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3658 ARRAY_SIZE(wm8994_dac_revd_widgets));
3659 } else {
3660 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3661 ARRAY_SIZE(wm8994_lateclk_widgets));
3662 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3663 ARRAY_SIZE(wm8994_adc_widgets));
3664 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3665 ARRAY_SIZE(wm8994_dac_widgets));
3666 }
Mark Brownc4431df2010-11-26 15:21:07 +00003667 break;
Mark Brown81204c82011-05-24 17:35:53 +08003668
3669 case WM1811:
3670 snd_soc_add_controls(codec, wm8958_snd_controls,
3671 ARRAY_SIZE(wm8958_snd_controls));
3672 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3673 ARRAY_SIZE(wm8958_dapm_widgets));
3674 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3675 ARRAY_SIZE(wm8994_lateclk_widgets));
3676 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3677 ARRAY_SIZE(wm8994_adc_widgets));
3678 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3679 ARRAY_SIZE(wm8994_dac_widgets));
3680 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003681 }
3682
3683
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003684 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003685 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003686
Mark Brownc4431df2010-11-26 15:21:07 +00003687 switch (control->type) {
3688 case WM8994:
3689 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3690 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003691
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003692 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003693 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3694 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003695 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3696 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3697 } else {
3698 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3699 ARRAY_SIZE(wm8994_lateclk_intercon));
3700 }
Mark Brownc4431df2010-11-26 15:21:07 +00003701 break;
3702 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003703 if (wm8994->revision < 1) {
3704 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3705 ARRAY_SIZE(wm8994_revd_intercon));
3706 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3707 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3708 } else {
3709 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3710 ARRAY_SIZE(wm8994_lateclk_intercon));
3711 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3712 ARRAY_SIZE(wm8958_intercon));
3713 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003714
3715 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003716 break;
Mark Brown81204c82011-05-24 17:35:53 +08003717 case WM1811:
3718 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3719 ARRAY_SIZE(wm8994_lateclk_intercon));
3720 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3721 ARRAY_SIZE(wm8958_intercon));
3722 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003723 }
3724
Mark Brown9e6e96a2010-01-29 17:47:12 +00003725 return 0;
3726
Mark Brown88766982010-03-29 20:57:12 +01003727err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003728 if (wm8994->jackdet)
3729 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003730 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3731 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3732 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003733 if (wm8994->micdet_irq)
3734 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003735 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003736 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003737 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003738 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003739 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003740 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3741 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3742 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003743
Mark Brown9e6e96a2010-01-29 17:47:12 +00003744 return ret;
3745}
3746
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003747static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003748{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003749 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003750 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003751 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003752
3753 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003754
Mark Brown39fb51a2010-11-26 17:23:43 +00003755 pm_runtime_disable(codec->dev);
3756
Mark Brownc7ebf932011-07-12 19:47:59 +09003757 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003758 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003759 &wm8994->fll_locked[i]);
3760
Mark Brown2a8a8562011-07-24 12:20:41 +01003761 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003762 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003763 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3764 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3765 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003766
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003767 if (wm8994->jackdet)
3768 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3769
Mark Brown3a423152010-11-26 15:21:06 +00003770 switch (control->type) {
3771 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003772 if (wm8994->micdet_irq)
3773 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003774 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003775 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003776 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003777 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003778 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003779 wm8994);
3780 break;
Mark Brown821edd22010-11-26 15:21:09 +00003781
Mark Brown81204c82011-05-24 17:35:53 +08003782 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003783 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003784 if (wm8994->micdet_irq)
3785 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003786 break;
Mark Brown3a423152010-11-26 15:21:06 +00003787 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003788 if (wm8994->mbc)
3789 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003790 if (wm8994->mbc_vss)
3791 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003792 if (wm8994->enh_eq)
3793 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003794 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003795
3796 return 0;
3797}
3798
Mark Brown1b39bf32011-12-29 12:18:53 +00003799static int wm8994_soc_volatile(struct snd_soc_codec *codec,
3800 unsigned int reg)
3801{
3802 return true;
3803}
3804
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003805static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3806 .probe = wm8994_codec_probe,
3807 .remove = wm8994_codec_remove,
3808 .suspend = wm8994_suspend,
3809 .resume = wm8994_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003810 .set_bias_level = wm8994_set_bias_level,
Mark Brown1b39bf32011-12-29 12:18:53 +00003811 .reg_cache_size = WM8994_MAX_REGISTER,
3812 .volatile_register = wm8994_soc_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003813};
3814
3815static int __devinit wm8994_probe(struct platform_device *pdev)
3816{
3817 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3818 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3819}
3820
3821static int __devexit wm8994_remove(struct platform_device *pdev)
3822{
3823 snd_soc_unregister_codec(&pdev->dev);
3824 return 0;
3825}
3826
Mark Brown9e6e96a2010-01-29 17:47:12 +00003827static struct platform_driver wm8994_codec_driver = {
3828 .driver = {
3829 .name = "wm8994-codec",
3830 .owner = THIS_MODULE,
3831 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003832 .probe = wm8994_probe,
3833 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003834};
3835
Mark Brown5bbcc3c2011-11-23 22:52:08 +00003836module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003837
3838MODULE_DESCRIPTION("ASoC WM8994 driver");
3839MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3840MODULE_LICENSE("GPL");
3841MODULE_ALIAS("platform:wm8994-codec");