blob: 668ff93512db0a70ba34f4060bf480bb4cc29f20 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053030#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080045 pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#else
47#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080048 pr_err("omapdss error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#endif
50
51#ifdef DSS_SUBSYS_NAME
52#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080053 pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020054#else
55#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080056 pr_info("omapdss: " format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020057#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080061 pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062#else
63#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080064 pr_warn("omapdss: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020065#endif
66
67/* OMAP TRM gives bitfields as start:end, where start is the higher bit
68 number. For example 7:0 */
69#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
70#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
71#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
72#define FLD_MOD(orig, val, start, end) \
73 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
74
Archit Taneja569969d2011-08-22 17:41:57 +053075enum dss_io_pad_mode {
76 DSS_IO_PAD_MODE_RESET,
77 DSS_IO_PAD_MODE_RFBI,
78 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020079};
80
Mythri P K7ed024a2011-03-09 16:31:38 +053081enum dss_hdmi_venc_clk_source_select {
82 DSS_VENC_TV_CLK = 0,
83 DSS_HDMI_M_PCLK = 1,
84};
85
Archit Taneja6ff8aa32011-08-25 18:35:58 +053086enum dss_dsi_content_type {
87 DSS_DSI_CONTENT_DCS,
88 DSS_DSI_CONTENT_GENERIC,
89};
90
Archit Tanejad9ac7732012-09-22 12:38:19 +053091enum dss_writeback_channel {
92 DSS_WB_LCD1_MGR = 0,
93 DSS_WB_LCD2_MGR = 1,
94 DSS_WB_TV_MGR = 2,
95 DSS_WB_OVL0 = 3,
96 DSS_WB_OVL1 = 4,
97 DSS_WB_OVL2 = 5,
98 DSS_WB_OVL3 = 6,
99 DSS_WB_LCD3_MGR = 7,
100};
101
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300102enum dss_clk_source {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300103 DSS_CLK_SRC_FCK = 0,
104
105 DSS_CLK_SRC_PLL1_1,
106 DSS_CLK_SRC_PLL1_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300107 DSS_CLK_SRC_PLL1_3,
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300108
109 DSS_CLK_SRC_PLL2_1,
110 DSS_CLK_SRC_PLL2_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300111 DSS_CLK_SRC_PLL2_3,
112
113 DSS_CLK_SRC_HDMI_PLL,
Tomi Valkeinenbe5d7312016-05-17 13:31:14 +0300114};
115
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200116enum dss_pll_id {
117 DSS_PLL_DSI1,
118 DSS_PLL_DSI2,
119 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200120 DSS_PLL_VIDEO1,
121 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200122};
123
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300124struct dss_pll;
125
126#define DSS_PLL_MAX_HSDIVS 4
127
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300128enum dss_pll_type {
129 DSS_PLL_TYPE_A,
130 DSS_PLL_TYPE_B,
131};
132
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300133/*
134 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
135 * Type-B PLLs: clkout[0] refers to m2.
136 */
137struct dss_pll_clock_info {
138 /* rates that we get with dividers below */
139 unsigned long fint;
140 unsigned long clkdco;
141 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
142
143 /* dividers */
144 u16 n;
145 u16 m;
146 u32 mf;
147 u16 mX[DSS_PLL_MAX_HSDIVS];
148 u16 sd;
149};
150
151struct dss_pll_ops {
152 int (*enable)(struct dss_pll *pll);
153 void (*disable)(struct dss_pll *pll);
154 int (*set_config)(struct dss_pll *pll,
155 const struct dss_pll_clock_info *cinfo);
156};
157
158struct dss_pll_hw {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300159 enum dss_pll_type type;
160
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300161 unsigned n_max;
162 unsigned m_min;
163 unsigned m_max;
164 unsigned mX_max;
165
166 unsigned long fint_min, fint_max;
167 unsigned long clkdco_min, clkdco_low, clkdco_max;
168
169 u8 n_msb, n_lsb;
170 u8 m_msb, m_lsb;
171 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
172
173 bool has_stopmode;
174 bool has_freqsel;
175 bool has_selfreqdco;
176 bool has_refsel;
177};
178
179struct dss_pll {
180 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200181 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300182
183 struct clk *clkin;
184 struct regulator *regulator;
185
186 void __iomem *base;
187
188 const struct dss_pll_hw *hw;
189
190 const struct dss_pll_ops *ops;
191
192 struct dss_pll_clock_info cinfo;
193};
194
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200195struct dispc_clock_info {
196 /* rates that we get with dividers below */
197 unsigned long lck;
198 unsigned long pck;
199
200 /* dividers */
201 u16 lck_div;
202 u16 pck_div;
203};
204
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530205struct dss_lcd_mgr_config {
206 enum dss_io_pad_mode io_pad_mode;
207
208 bool stallmode;
209 bool fifohandcheck;
210
211 struct dispc_clock_info clock_info;
212
213 int video_port_width;
214
215 int lcden_sig_polarity;
216};
217
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200218struct seq_file;
219struct platform_device;
220
221/* core */
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200222int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200223int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224
Archit Tanejaf476ae92012-06-29 14:37:03 +0530225static inline bool dss_mgr_is_lcd(enum omap_channel id)
226{
227 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
228 id == OMAP_DSS_CHANNEL_LCD3)
229 return true;
230 else
231 return false;
232}
233
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200234/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200235int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000236void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200237
Tomi Valkeinen99767542014-07-04 13:38:27 +0530238int dss_runtime_get(void);
239void dss_runtime_put(void);
240
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200241unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530242int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530243void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300244enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300245const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000246void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200247
Tomi Valkeinen99767542014-07-04 13:38:27 +0530248/* DSS VIDEO PLL */
249struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
250 struct regulator *regulator);
251void dss_video_pll_uninit(struct dss_pll *pll);
252
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530253#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000254void dss_debug_dump_clocks(struct seq_file *s);
255#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200256
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530257void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530258
Archit Taneja889b4fd2012-07-20 17:18:49 +0530259void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260int dss_sdi_enable(void);
261void dss_sdi_disable(void);
262
Archit Taneja5a8b5722011-05-12 17:26:29 +0530263void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300264 enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600265void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300266 enum dss_clk_source clk_src);
267enum dss_clk_source dss_get_dispc_clk_source(void);
268enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
269enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200270
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271void dss_set_venc_output(enum omap_dss_venc_type type);
272void dss_set_dac_pwrdn_bgz(bool enable);
273
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200274int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200276typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200277bool dss_div_calc(unsigned long pck, unsigned long fck_min,
278 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200279
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280/* SDI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530281#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300282int sdi_init_port(struct platform_device *pdev, struct device_node *port);
283void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530284#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300285static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530286 struct device_node *port)
287{
288 return 0;
289}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300290static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530291{
292}
293#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200294
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300296
Jani Nikula368a1482010-05-07 11:58:41 +0200297#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530298
299struct dentry;
300struct file_operations;
301
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200302int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300303void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200304
305void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200306
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530308
Jani Nikula368a1482010-05-07 11:58:41 +0200309#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200310
311/* DPI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530312#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300313int dpi_init_port(struct platform_device *pdev, struct device_node *port);
314void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530315#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300316static inline int dpi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530317 struct device_node *port)
318{
319 return 0;
320}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300321static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530322{
323}
324#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200325
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200326/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200327int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300328void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200330
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200331int dispc_runtime_get(void);
332void dispc_runtime_put(void);
333
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200334void dispc_enable_sidle(void);
335void dispc_disable_sidle(void);
336
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337void dispc_lcd_enable_signal(bool enable);
338void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300339void dispc_enable_fifomerge(bool enable);
340void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300341
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200342typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
343 unsigned long pck, void *data);
344bool dispc_div_calc(unsigned long dispc,
345 unsigned long pck_min, unsigned long pck_max,
346 dispc_div_calc_func func, void *data);
347
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300348bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300349int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
350 struct dispc_clock_info *cinfo);
351
352
Jyri Sarha864050c2017-03-24 16:47:52 +0200353void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
354 u32 high);
355void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300356 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
357 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300358
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530359void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200360 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300361int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000362 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300363void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530365u32 dispc_wb_get_framedone_irq(void);
366bool dispc_wb_go_busy(void);
367void dispc_wb_go(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530368void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530369int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300370 bool mem_to_mem, const struct videomode *vm);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530371
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200373int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300374void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375
Mythri P Kc3198a52011-03-12 12:04:27 +0530376/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530377int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300378void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530379
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200380int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300381void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200382
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200383
384#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
385static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
386{
387 int b;
388 for (b = 0; b < 32; ++b) {
389 if (irqstatus & (1 << b))
390 irq_arr[b]++;
391 }
392}
393#endif
394
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300395/* PLL */
396typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
397 unsigned long clkdco, void *data);
398typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
399 void *data);
400
401int dss_pll_register(struct dss_pll *pll);
402void dss_pll_unregister(struct dss_pll *pll);
403struct dss_pll *dss_pll_find(const char *name);
Tomi Valkeinen5670bd72016-05-18 12:42:09 +0300404struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
405unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300406int dss_pll_enable(struct dss_pll *pll);
407void dss_pll_disable(struct dss_pll *pll);
408int dss_pll_set_config(struct dss_pll *pll,
409 const struct dss_pll_clock_info *cinfo);
410
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300411bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300412 unsigned long out_min, unsigned long out_max,
413 dss_hsdiv_calc_func func, void *data);
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300414bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300415 unsigned long pll_min, unsigned long pll_max,
416 dss_pll_calc_func func, void *data);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300417
418bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinenc1077512016-05-18 11:15:21 +0300419 unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300420
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300421int dss_pll_write_config_type_a(struct dss_pll *pll,
422 const struct dss_pll_clock_info *cinfo);
423int dss_pll_write_config_type_b(struct dss_pll *pll,
424 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200425int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300426
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427#endif