blob: 6a4b718f234eb26a5a0ab46259ce5047c06616a7 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053030#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
46 ## __VA_ARGS__)
47#else
48#define DSSERR(format, ...) \
49 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
50#endif
51
52#ifdef DSS_SUBSYS_NAME
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
55 ## __VA_ARGS__)
56#else
57#define DSSINFO(format, ...) \
58 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
59#endif
60
61#ifdef DSS_SUBSYS_NAME
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
64 ## __VA_ARGS__)
65#else
66#define DSSWARN(format, ...) \
67 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
68#endif
69
70/* OMAP TRM gives bitfields as start:end, where start is the higher bit
71 number. For example 7:0 */
72#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
73#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
74#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
75#define FLD_MOD(orig, val, start, end) \
76 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
77
Archit Taneja569969d2011-08-22 17:41:57 +053078enum dss_io_pad_mode {
79 DSS_IO_PAD_MODE_RESET,
80 DSS_IO_PAD_MODE_RFBI,
81 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082};
83
Mythri P K7ed024a2011-03-09 16:31:38 +053084enum dss_hdmi_venc_clk_source_select {
85 DSS_VENC_TV_CLK = 0,
86 DSS_HDMI_M_PCLK = 1,
87};
88
Archit Taneja6ff8aa32011-08-25 18:35:58 +053089enum dss_dsi_content_type {
90 DSS_DSI_CONTENT_DCS,
91 DSS_DSI_CONTENT_GENERIC,
92};
93
Archit Tanejad9ac7732012-09-22 12:38:19 +053094enum dss_writeback_channel {
95 DSS_WB_LCD1_MGR = 0,
96 DSS_WB_LCD2_MGR = 1,
97 DSS_WB_TV_MGR = 2,
98 DSS_WB_OVL0 = 3,
99 DSS_WB_OVL1 = 4,
100 DSS_WB_OVL2 = 5,
101 DSS_WB_OVL3 = 6,
102 DSS_WB_LCD3_MGR = 7,
103};
104
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300105enum dss_clk_source {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300106 DSS_CLK_SRC_FCK = 0,
107
108 DSS_CLK_SRC_PLL1_1,
109 DSS_CLK_SRC_PLL1_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300110 DSS_CLK_SRC_PLL1_3,
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300111
112 DSS_CLK_SRC_PLL2_1,
113 DSS_CLK_SRC_PLL2_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300114 DSS_CLK_SRC_PLL2_3,
115
116 DSS_CLK_SRC_HDMI_PLL,
Tomi Valkeinenbe5d7312016-05-17 13:31:14 +0300117};
118
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200119enum dss_pll_id {
120 DSS_PLL_DSI1,
121 DSS_PLL_DSI2,
122 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200123 DSS_PLL_VIDEO1,
124 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200125};
126
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300127struct dss_pll;
128
129#define DSS_PLL_MAX_HSDIVS 4
130
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300131enum dss_pll_type {
132 DSS_PLL_TYPE_A,
133 DSS_PLL_TYPE_B,
134};
135
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300136/*
137 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
138 * Type-B PLLs: clkout[0] refers to m2.
139 */
140struct dss_pll_clock_info {
141 /* rates that we get with dividers below */
142 unsigned long fint;
143 unsigned long clkdco;
144 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
145
146 /* dividers */
147 u16 n;
148 u16 m;
149 u32 mf;
150 u16 mX[DSS_PLL_MAX_HSDIVS];
151 u16 sd;
152};
153
154struct dss_pll_ops {
155 int (*enable)(struct dss_pll *pll);
156 void (*disable)(struct dss_pll *pll);
157 int (*set_config)(struct dss_pll *pll,
158 const struct dss_pll_clock_info *cinfo);
159};
160
161struct dss_pll_hw {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300162 enum dss_pll_type type;
163
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300164 unsigned n_max;
165 unsigned m_min;
166 unsigned m_max;
167 unsigned mX_max;
168
169 unsigned long fint_min, fint_max;
170 unsigned long clkdco_min, clkdco_low, clkdco_max;
171
172 u8 n_msb, n_lsb;
173 u8 m_msb, m_lsb;
174 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
175
176 bool has_stopmode;
177 bool has_freqsel;
178 bool has_selfreqdco;
179 bool has_refsel;
180};
181
182struct dss_pll {
183 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200184 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300185
186 struct clk *clkin;
187 struct regulator *regulator;
188
189 void __iomem *base;
190
191 const struct dss_pll_hw *hw;
192
193 const struct dss_pll_ops *ops;
194
195 struct dss_pll_clock_info cinfo;
196};
197
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198struct dispc_clock_info {
199 /* rates that we get with dividers below */
200 unsigned long lck;
201 unsigned long pck;
202
203 /* dividers */
204 u16 lck_div;
205 u16 pck_div;
206};
207
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530208struct dss_lcd_mgr_config {
209 enum dss_io_pad_mode io_pad_mode;
210
211 bool stallmode;
212 bool fifohandcheck;
213
214 struct dispc_clock_info clock_info;
215
216 int video_port_width;
217
218 int lcden_sig_polarity;
219};
220
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200221struct seq_file;
222struct platform_device;
223
224/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300225struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200226int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
227void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200228int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200229int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200230
Archit Tanejaf476ae92012-06-29 14:37:03 +0530231static inline bool dss_mgr_is_lcd(enum omap_channel id)
232{
233 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
234 id == OMAP_DSS_CHANNEL_LCD3)
235 return true;
236 else
237 return false;
238}
239
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200241int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000242void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200243
Tomi Valkeinen99767542014-07-04 13:38:27 +0530244int dss_runtime_get(void);
245void dss_runtime_put(void);
246
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200247unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530248int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530249void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300250enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300251const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000252void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253
Tomi Valkeinen99767542014-07-04 13:38:27 +0530254/* DSS VIDEO PLL */
255struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
256 struct regulator *regulator);
257void dss_video_pll_uninit(struct dss_pll *pll);
258
Archit Tanejaef691ff2014-04-22 17:43:48 +0530259/* dss-of */
260struct device_node *dss_of_port_get_parent_device(struct device_node *port);
261u32 dss_of_port_get_port_number(struct device_node *port);
262
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530263#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000264void dss_debug_dump_clocks(struct seq_file *s);
265#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530267void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530268
Archit Taneja889b4fd2012-07-20 17:18:49 +0530269void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270int dss_sdi_enable(void);
271void dss_sdi_disable(void);
272
Archit Taneja5a8b5722011-05-12 17:26:29 +0530273void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300274 enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600275void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300276 enum dss_clk_source clk_src);
277enum dss_clk_source dss_get_dispc_clk_source(void);
278enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
279enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200280
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281void dss_set_venc_output(enum omap_dss_venc_type type);
282void dss_set_dac_pwrdn_bgz(bool enable);
283
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200284int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200286typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200287bool dss_div_calc(unsigned long pck, unsigned long fck_min,
288 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200289
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200291int sdi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300292void sdi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293
Archit Taneja387ce9f2014-05-22 17:01:57 +0530294#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300295int sdi_init_port(struct platform_device *pdev, struct device_node *port);
296void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530297#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300298static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530299 struct device_node *port)
300{
301 return 0;
302}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300303static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530304{
305}
306#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200307
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300309
Jani Nikula368a1482010-05-07 11:58:41 +0200310#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530311
312struct dentry;
313struct file_operations;
314
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200315int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300316void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200317
318void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200319
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200320void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530321u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
322
Jani Nikula368a1482010-05-07 11:58:41 +0200323#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530324static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
325{
Dan Carpenter85d90b12015-12-04 16:14:58 +0300326 WARN(1, "%s: DSI not compiled in, returning pixel_size as 0\n",
327 __func__);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530328 return 0;
329}
Jani Nikula368a1482010-05-07 11:58:41 +0200330#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331
332/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200333int dpi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300334void dpi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335
Archit Taneja387ce9f2014-05-22 17:01:57 +0530336#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300337int dpi_init_port(struct platform_device *pdev, struct device_node *port);
338void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530339#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300340static inline int dpi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530341 struct device_node *port)
342{
343 return 0;
344}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300345static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530346{
347}
348#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200349
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200351int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300352void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200354
355void dispc_enable_sidle(void);
356void dispc_disable_sidle(void);
357
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358void dispc_lcd_enable_signal(bool enable);
359void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300360void dispc_enable_fifomerge(bool enable);
361void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300362
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200363typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
364 unsigned long pck, void *data);
365bool dispc_div_calc(unsigned long dispc,
366 unsigned long pck_min, unsigned long pck_max,
367 dispc_div_calc_func func, void *data);
368
Archit Taneja8f366162012-04-16 12:53:44 +0530369bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530370 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300371int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
372 struct dispc_clock_info *cinfo);
373
374
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200375void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200376void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300377 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
378 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300379
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530380void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200381 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300382int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000383 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300384void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200385
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530386u32 dispc_wb_get_framedone_irq(void);
387bool dispc_wb_go_busy(void);
388void dispc_wb_go(void);
389void dispc_wb_enable(bool enable);
390bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530391void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530392int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530393 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530394
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200396int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300397void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200398
Mythri P Kc3198a52011-03-12 12:04:27 +0530399/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530400int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300401void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530402
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200403int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300404void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200405
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200407int rfbi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300408void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200409
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200410
411#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
412static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
413{
414 int b;
415 for (b = 0; b < 32; ++b) {
416 if (irqstatus & (1 << b))
417 irq_arr[b]++;
418 }
419}
420#endif
421
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300422/* PLL */
423typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
424 unsigned long clkdco, void *data);
425typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
426 void *data);
427
428int dss_pll_register(struct dss_pll *pll);
429void dss_pll_unregister(struct dss_pll *pll);
430struct dss_pll *dss_pll_find(const char *name);
Tomi Valkeinen5670bd72016-05-18 12:42:09 +0300431struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
432unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300433int dss_pll_enable(struct dss_pll *pll);
434void dss_pll_disable(struct dss_pll *pll);
435int dss_pll_set_config(struct dss_pll *pll,
436 const struct dss_pll_clock_info *cinfo);
437
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300438bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300439 unsigned long out_min, unsigned long out_max,
440 dss_hsdiv_calc_func func, void *data);
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300441bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300442 unsigned long pll_min, unsigned long pll_max,
443 dss_pll_calc_func func, void *data);
444int dss_pll_write_config_type_a(struct dss_pll *pll,
445 const struct dss_pll_clock_info *cinfo);
446int dss_pll_write_config_type_b(struct dss_pll *pll,
447 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200448int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300449
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450#endif