blob: d6a73179ebf1840a89f6afeeb264f6fdeb7f8df2 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020077/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020078#include "dvm/commands.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030079
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080080#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070081 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080082 (~(1<<(trans_pcie)->cmd_queue)))
83
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085{
Johannes Berg20d3b642012-05-16 22:54:29 +020086 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020088 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070090 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010098 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100 if (!rxq->bd)
101 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102
103 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106 if (!rxq->rb_stts)
107 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108
109 return 0;
110
111err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
Johannes Berg20d3b642012-05-16 22:54:29 +0200113 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300124 int i;
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Berg20d3b642012-05-16 22:54:29 +0200132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700134 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
140}
141
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143 struct iwl_rx_queue *rxq)
144{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149
Johannes Bergb2cf4102012-04-09 17:46:51 -0700150 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187}
188
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700189static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300190{
Johannes Berg20d3b642012-05-16 22:54:29 +0200191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Johannes Berg20d3b642012-05-16 22:54:29 +0200233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 spin_unlock_irqrestore(&rxq->lock, flags);
247
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700263static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700264{
265
266 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270}
271
Johannes Berg20d3b642012-05-16 22:54:29 +0200272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200278 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
Johannes Berg20d3b642012-05-16 22:54:29 +0200286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700288{
289 if (unlikely(!ptr->addr))
290 return;
291
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 memset(ptr, 0, sizeof(*ptr));
294}
295
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
299 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
300 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300301 u32 scd_sram_addr = trans_pcie->scd_base_addr +
302 SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
303 u8 buf[16];
304 int i;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700305
306 spin_lock(&txq->lock);
307 /* check if triggered erroneously */
308 if (txq->q.read_ptr == txq->q.write_ptr) {
309 spin_unlock(&txq->lock);
310 return;
311 }
312 spin_unlock(&txq->lock);
313
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700314 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
315 jiffies_to_msecs(trans_pcie->wd_timeout));
316 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
317 txq->q.read_ptr, txq->q.write_ptr);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700318
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300319 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
320
321 iwl_print_hex_error(trans, buf, sizeof(buf));
322
323 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
324 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
325 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
326
Emmanuel Grumbach12af0462012-06-11 11:44:49 +0300327 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
328 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
329 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
330 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
331 u32 tbl_dw =
332 iwl_read_targ_mem(trans,
333 trans_pcie->scd_base_addr +
334 SCD_TRANS_TBL_OFFSET_QUEUE(i));
335
336 if (i & 0x1)
337 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
338 else
339 tbl_dw = tbl_dw & 0x0000FFFF;
340
341 IWL_ERR(trans,
342 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
343 i, active ? "" : "in", fifo, tbl_dw,
344 iwl_read_prph(trans,
345 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
346 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
347 }
348
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700349 iwl_op_mode_nic_error(trans->op_mode);
350}
351
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700352static int iwl_trans_txq_alloc(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200353 struct iwl_tx_queue *txq, int slots_num,
354 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700355{
Johannes Berg20d3b642012-05-16 22:54:29 +0200356 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700357 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700358 int i;
359
Johannes Bergbf8440e2012-03-19 17:12:06 +0100360 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700361 return -EINVAL;
362
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700363 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
364 (unsigned long)txq);
365 txq->trans_pcie = trans_pcie;
366
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700367 txq->q.n_window = slots_num;
368
Johannes Bergbf8440e2012-03-19 17:12:06 +0100369 txq->entries = kcalloc(slots_num,
370 sizeof(struct iwl_pcie_tx_queue_entry),
371 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700372
Johannes Bergbf8440e2012-03-19 17:12:06 +0100373 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700374 goto error;
375
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800376 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700377 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100378 txq->entries[i].cmd =
379 kmalloc(sizeof(struct iwl_device_cmd),
380 GFP_KERNEL);
381 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700382 goto error;
383 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700384
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700385 /* Circular buffer of transmit frame descriptors (TFDs),
386 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200387 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700388 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700389 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700390 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700391 goto error;
392 }
393 txq->q.id = txq_id;
394
395 return 0;
396error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100397 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700398 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100399 kfree(txq->entries[i].cmd);
400 kfree(txq->entries);
401 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402
403 return -ENOMEM;
404
405}
406
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700407static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700408 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700409{
410 int ret;
411
412 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700413
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700414 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
415 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
416 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
417
418 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700419 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700420 txq_id);
421 if (ret)
422 return ret;
423
Johannes Berg015c15e2012-03-05 11:24:24 -0800424 spin_lock_init(&txq->lock);
425
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700426 /*
427 * Tell nic where to find circular buffer of Tx Frame Descriptors for
428 * given Tx queue, and enable the DMA channel used for that queue.
429 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200430 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700431 txq->q.dma_addr >> 8);
432
433 return 0;
434}
435
436/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700437 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
438 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700439static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700440{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700441 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
442 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700443 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700444 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700445
446 if (!q->n_bd)
447 return;
448
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700449 /* In the command queue, all the TBs are mapped as BIDI
450 * so unmap them as such.
451 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800452 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700453 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800454 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700455 dma_dir = DMA_TO_DEVICE;
456
Johannes Berg015c15e2012-03-05 11:24:24 -0800457 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700458 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200459 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700460 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
461 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800462 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700463}
464
465/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700466 * iwl_tx_queue_free - Deallocate DMA queue.
467 * @txq: Transmit queue to deallocate.
468 *
469 * Empty queue by removing and destroying all BD's.
470 * Free all buffers.
471 * 0-fill, but do not free "txq" descriptor structure.
472 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700473static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700474{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700475 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
476 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200477 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700478 int i;
Johannes Berg20d3b642012-05-16 22:54:29 +0200479
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700480 if (WARN_ON(!txq))
481 return;
482
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700483 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700484
485 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700486
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800487 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700488 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100489 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700490
491 /* De-alloc circular buffer of TFDs */
492 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700493 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700494 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
495 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
496 }
497
Johannes Bergbf8440e2012-03-19 17:12:06 +0100498 kfree(txq->entries);
499 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700501 del_timer_sync(&txq->stuck_timer);
502
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700503 /* 0-fill queue descriptor structure */
504 memset(txq, 0, sizeof(*txq));
505}
506
507/**
508 * iwl_trans_tx_free - Free TXQ Context
509 *
510 * Destroy all TX DMA queues and structures
511 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700512static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700513{
514 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700516
517 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700518 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700519 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700520 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700521 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700522 }
523
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700524 kfree(trans_pcie->txq);
525 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700526
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700527 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700528
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700529 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700530}
531
532/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 * iwl_trans_tx_alloc - allocate TX context
534 * Allocate all Tx DMA structures and initialize them
535 *
536 * @param priv
537 * @return error code
538 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540{
541 int ret;
542 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700543 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700544
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700545 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700546 sizeof(struct iwlagn_scd_bc_tbl);
547
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 /*It is not allowed to alloc twice, so warn when this happens.
549 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700550 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700551 ret = -EINVAL;
552 goto error;
553 }
554
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700555 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700556 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700557 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700558 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700559 goto error;
560 }
561
562 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700563 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700564 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566 goto error;
567 }
568
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700569 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700570 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700571 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700572 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700573 ret = ENOMEM;
574 goto error;
575 }
576
577 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700578 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800579 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800580 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700581 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700582 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
583 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700584 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700585 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700586 goto error;
587 }
588 }
589
590 return 0;
591
592error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700593 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700594
595 return ret;
596}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700597static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598{
Johannes Berg20d3b642012-05-16 22:54:29 +0200599 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700600 int ret;
601 int txq_id, slots_num;
602 unsigned long flags;
603 bool alloc = false;
604
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700605 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700606 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700607 if (ret)
608 goto error;
609 alloc = true;
610 }
611
Johannes Berg7b114882012-02-05 13:55:11 -0800612 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700613
614 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200615 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700616
617 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200618 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700619 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700620
Johannes Berg7b114882012-02-05 13:55:11 -0800621 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700622
623 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700624 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800625 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800626 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700627 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700628 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
629 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700630 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700631 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700632 goto error;
633 }
634 }
635
636 return 0;
637error:
638 /*Upon error, free only if we allocated something */
639 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700640 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700641 return ret;
642}
643
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700644static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645{
646/*
647 * (for documentation purposes)
648 * to set power to V_AUX, do:
649
650 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200651 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300652 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
653 ~APMG_PS_CTRL_MSK_PWR_SRC);
654 */
655
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200656 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300657 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
658 ~APMG_PS_CTRL_MSK_PWR_SRC);
659}
660
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200661/* PCI registers */
662#define PCI_CFG_RETRY_TIMEOUT 0x041
663#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
664#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
665
666static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
667{
Johannes Berg20d3b642012-05-16 22:54:29 +0200668 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200669 int pos;
670 u16 pci_lnk_ctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200671
672 struct pci_dev *pci_dev = trans_pcie->pci_dev;
673
674 pos = pci_pcie_cap(pci_dev);
675 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
676 return pci_lnk_ctl;
677}
678
679static void iwl_apm_config(struct iwl_trans *trans)
680{
681 /*
682 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
683 * Check if BIOS (or OS) enabled L1-ASPM on this device.
684 * If so (likely), disable L0S, so device moves directly L0->L1;
685 * costs negligible amount of power savings.
686 * If not (unlikely), enable L0S, so there is at least some
687 * power savings, even without L1.
688 */
689 u16 lctl = iwl_pciexp_link_ctrl(trans);
690
691 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
692 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
693 /* L1-ASPM enabled; disable(!) L0S */
694 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
695 dev_printk(KERN_INFO, trans->dev,
696 "L1 Enabled; Disabling L0S\n");
697 } else {
698 /* L1-ASPM disabled; enable(!) L0S */
699 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
700 dev_printk(KERN_INFO, trans->dev,
701 "L1 Disabled; Enabling L0S\n");
702 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200703 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200704}
705
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200706/*
707 * Start up NIC's basic functionality after it has been reset
708 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
709 * NOTE: This does not load uCode nor start the embedded processor
710 */
711static int iwl_apm_init(struct iwl_trans *trans)
712{
Don Fry83626402012-03-07 09:52:37 -0800713 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200714 int ret = 0;
715 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
716
717 /*
718 * Use "set_bit" below rather than "write", to preserve any hardware
719 * bits already set by default after reset.
720 */
721
722 /* Disable L0S exit timer (platform NMI Work/Around) */
723 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200724 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200725
726 /*
727 * Disable L0s without affecting L1;
728 * don't wait for ICH L0s (ICH bug W/A)
729 */
730 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200731 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200732
733 /* Set FH wait threshold to maximum (HW error during stress W/A) */
734 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
735
736 /*
737 * Enable HAP INTA (interrupt from management bus) to
738 * wake device's PCI Express link L1a -> L0s
739 */
740 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200741 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200742
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200743 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200744
745 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700746 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200747 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700748 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200749
750 /*
751 * Set "initialization complete" bit to move adapter from
752 * D0U* --> D0A* (powered-up active) state.
753 */
754 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
755
756 /*
757 * Wait for clock stabilization; once stabilized, access to
758 * device-internal resources is supported, e.g. iwl_write_prph()
759 * and accesses to uCode SRAM.
760 */
761 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200762 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
763 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200764 if (ret < 0) {
765 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
766 goto out;
767 }
768
769 /*
770 * Enable DMA clock and wait for it to stabilize.
771 *
772 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
773 * do not disable clocks. This preserves any hardware bits already
774 * set by default in "CLK_CTRL_REG" after reset.
775 */
776 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
777 udelay(20);
778
779 /* Disable L1-Active */
780 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
781 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
782
Don Fry83626402012-03-07 09:52:37 -0800783 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200784
785out:
786 return ret;
787}
788
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200789static int iwl_apm_stop_master(struct iwl_trans *trans)
790{
791 int ret = 0;
792
793 /* stop device's busmaster DMA activity */
794 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
795
796 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200797 CSR_RESET_REG_FLAG_MASTER_DISABLED,
798 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200799 if (ret)
800 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
801
802 IWL_DEBUG_INFO(trans, "stop master\n");
803
804 return ret;
805}
806
807static void iwl_apm_stop(struct iwl_trans *trans)
808{
Don Fry83626402012-03-07 09:52:37 -0800809 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200810 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
811
Don Fry83626402012-03-07 09:52:37 -0800812 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200813
814 /* Stop device's DMA activity */
815 iwl_apm_stop_master(trans);
816
817 /* Reset the entire device */
818 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
819
820 udelay(10);
821
822 /*
823 * Clear "initialization complete" bit to move adapter from
824 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
825 */
826 iwl_clear_bit(trans, CSR_GP_CNTRL,
827 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
828}
829
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700830static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831{
Johannes Berg7b114882012-02-05 13:55:11 -0800832 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300833 unsigned long flags;
834
835 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800836 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200837 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300838
839 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200840 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300841
Johannes Berg7b114882012-02-05 13:55:11 -0800842 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300843
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700844 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845
Johannes Bergecdb9752012-03-06 13:31:03 -0800846 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300847
Gregory Greenmana5916972012-01-10 19:22:56 +0200848#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300849 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700850 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200851#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852
853 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700854 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300855 return -ENOMEM;
856
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700857 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300858 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200859 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200860 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300861 }
862
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863 return 0;
864}
865
866#define HW_READY_TIMEOUT (50)
867
868/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700869static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870{
871 int ret;
872
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200873 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200874 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300875
876 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200877 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200878 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
879 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
880 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300881
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700882 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300883 return ret;
884}
885
886/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200887static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300888{
889 int ret;
890
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700891 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300892
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700893 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200894 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300895 if (ret >= 0)
896 return 0;
897
898 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200899 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200900 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300901
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200902 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200903 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
904 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300905
906 if (ret < 0)
907 return ret;
908
909 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700910 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300911 if (ret >= 0)
912 return 0;
913 return ret;
914}
915
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200916/*
917 * ucode
918 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800919static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
920 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200921{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800922 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800923 dma_addr_t phy_addr = section->p_addr;
924 u32 byte_cnt = section->len;
925 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200926 int ret;
927
Johannes Berg13df1aa2012-03-06 13:31:00 -0800928 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200929
930 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200931 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
932 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200933
934 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200935 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
936 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200937
938 iwl_write_direct32(trans,
939 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
940 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
941
942 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200943 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
944 (iwl_get_dma_hi_addr(phy_addr)
945 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200946
947 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200948 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
949 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
950 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
951 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200952
953 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200954 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
955 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
956 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
957 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200958
David Spinadel6dfa8d02012-03-10 13:00:14 -0800959 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
960 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800961 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
962 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200963 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800964 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
965 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200966 return -ETIMEDOUT;
967 }
968
969 return 0;
970}
971
Johannes Berg0692fe42012-03-06 13:30:37 -0800972static int iwl_load_given_ucode(struct iwl_trans *trans,
973 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200974{
975 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800976 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200977
David Spinadel6dfa8d02012-03-10 13:00:14 -0800978 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
979 if (!image->sec[i].p_addr)
980 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200981
David Spinadel6dfa8d02012-03-10 13:00:14 -0800982 ret = iwl_load_section(trans, i, &image->sec[i]);
983 if (ret)
984 return ret;
985 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200986
987 /* Remove all resets to allow NIC to operate */
988 iwl_write32(trans, CSR_RESET, 0);
989
990 return 0;
991}
992
Johannes Berg0692fe42012-03-06 13:30:37 -0800993static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
994 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300995{
996 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800997 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300998
Johannes Berg496bab32012-03-06 13:30:45 -0800999 /* This may fail if AMT took ownership of the device */
1000 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001001 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001002 return -EIO;
1003 }
1004
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001005 iwl_enable_rfkill_int(trans);
1006
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001007 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001008 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001009 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001010 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001011 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001012
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001013 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001014
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001015 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001016 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001017 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001018 return ret;
1019 }
1020
1021 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001022 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1023 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001024 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1025
1026 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001027 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001028 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001029
1030 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001031 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1032 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001033
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001034 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001035 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001036}
1037
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001038/*
1039 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001040 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001041 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001042static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001043{
Johannes Berg7b114882012-02-05 13:55:11 -08001044 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1045 IWL_TRANS_GET_PCIE_TRANS(trans);
1046
1047 lockdep_assert_held(&trans_pcie->irq_lock);
1048
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001049 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001050}
1051
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001052static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001054 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001055 u32 a;
1056 unsigned long flags;
1057 int i, chan;
1058 u32 reg_val;
1059
Johannes Berg7b114882012-02-05 13:55:11 -08001060 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001061
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001062 /* make sure all queue are not stopped/used */
1063 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1064 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1065
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001066 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001067 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001068 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001069 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001070 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001071 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001072 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001073 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001074 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001075 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001076 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001077 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001078 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001079 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001080 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001081 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001082
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001083 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001084 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001085
Johannes Berg9eae88f2012-03-15 13:26:52 -07001086 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1087 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001088
Emmanuel Grumbach5bf9a892012-06-07 13:44:14 +03001089 iwl_trans_pcie_txq_enable(trans, i, fifo, IWL_INVALID_STATION,
1090 IWL_TID_NON_QOS, SCD_FRAME_LIMIT, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001091 }
1092
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001093 /* Activate all Tx DMA/FIFO channels */
1094 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1095
1096 /* Enable DMA channel */
1097 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1098 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1099 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1100 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1101
1102 /* Update FH chicken bits */
1103 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1104 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1105 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1106
Johannes Berg7b114882012-02-05 13:55:11 -08001107 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001108
1109 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001110 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001111 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001112}
1113
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001114static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1115{
1116 iwl_reset_ict(trans);
1117 iwl_tx_start(trans);
1118}
1119
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001120/**
1121 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1122 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001123static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001124{
Johannes Berg20d3b642012-05-16 22:54:29 +02001125 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001126 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001127 unsigned long flags;
1128
1129 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001130 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001131
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001132 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001133
1134 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001135 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001136 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001137 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001138 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001139 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001140 if (ret < 0)
Johannes Berg20d3b642012-05-16 22:54:29 +02001141 IWL_ERR(trans,
1142 "Failing on timeout while stopping DMA channel %d [0x%08x]",
1143 ch,
1144 iwl_read_direct32(trans,
1145 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001146 }
Johannes Berg7b114882012-02-05 13:55:11 -08001147 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001148
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001149 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001150 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001151 return 0;
1152 }
1153
1154 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001155 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001156 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001157 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001158
1159 return 0;
1160}
1161
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001162static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001163{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001164 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +02001165 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001166
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001167 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001168 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001169 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001170 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001171
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001172 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001173 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001174
1175 /*
1176 * If a HW restart happens during firmware loading,
1177 * then the firmware loading might call this function
1178 * and later it might be called again due to the
1179 * restart. So don't process again if the device is
1180 * already dead.
1181 */
Don Fry83626402012-03-07 09:52:37 -08001182 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001183 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001184#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001185 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001186#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001187 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001188 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001189 APMG_CLK_VAL_DMA_CLK_RQT);
1190 udelay(5);
1191 }
1192
1193 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001194 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001195 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001196
1197 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001198 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001199
1200 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1201 * Clean again the interrupt here
1202 */
Johannes Berg7b114882012-02-05 13:55:11 -08001203 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001204 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001205 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001206
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001207 iwl_enable_rfkill_int(trans);
1208
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001209 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001210 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001211 tasklet_kill(&trans_pcie->irq_tasklet);
1212
Johannes Berg1ee158d2012-02-17 10:07:44 -08001213 cancel_work_sync(&trans_pcie->rx_replenish);
1214
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001215 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001216 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001217
1218 /* clear all status bits */
1219 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1220 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1221 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001222 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001223}
1224
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001225static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1226{
1227 /* let the ucode operate on its own */
1228 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1229 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1230
1231 iwl_disable_interrupts(trans);
1232 iwl_clear_bit(trans, CSR_GP_CNTRL,
1233 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1234}
1235
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001236static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001237 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001238{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001239 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1240 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001241 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001242 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001243 struct iwl_tx_queue *txq;
1244 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001245 dma_addr_t phys_addr = 0;
1246 dma_addr_t txcmd_phys;
1247 dma_addr_t scratch_phys;
1248 u16 len, firstlen, secondlen;
1249 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001250 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001251 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001252 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001253
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001254 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001255 q = &txq->q;
1256
Johannes Berg9eae88f2012-03-15 13:26:52 -07001257 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1258 WARN_ON_ONCE(1);
1259 return -EINVAL;
1260 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001261
Johannes Berg9eae88f2012-03-15 13:26:52 -07001262 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001263
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001264 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001265 txq->entries[q->write_ptr].skb = skb;
1266 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001267
1268 dev_cmd->hdr.cmd = REPLY_TX;
Johannes Berg20d3b642012-05-16 22:54:29 +02001269 dev_cmd->hdr.sequence =
1270 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1271 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001272
1273 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001274 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001275
1276 /*
1277 * Use the first empty entry in this queue's command buffer array
1278 * to contain the Tx command and MAC header concatenated together
1279 * (payload data will be in another buffer).
1280 * Size of this varies, due to varying MAC header length.
1281 * If end is not dword aligned, we'll have 2 extra bytes at the end
1282 * of the MAC header (device reads on dword boundaries).
1283 * We'll tell device about this padding later.
1284 */
1285 len = sizeof(struct iwl_tx_cmd) +
1286 sizeof(struct iwl_cmd_header) + hdr_len;
1287 firstlen = (len + 3) & ~3;
1288
1289 /* Tell NIC about any 2-byte padding after MAC header */
1290 if (firstlen != len)
1291 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1292
1293 /* Physical address of this Tx command's header (not MAC header!),
1294 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001295 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001296 &dev_cmd->hdr, firstlen,
1297 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001298 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001299 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001300 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1301 dma_unmap_len_set(out_meta, len, firstlen);
1302
1303 if (!ieee80211_has_morefrags(fc)) {
1304 txq->need_update = 1;
1305 } else {
1306 wait_write_ptr = 1;
1307 txq->need_update = 0;
1308 }
1309
1310 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1311 * if any (802.11 null frames have no payload). */
1312 secondlen = skb->len - hdr_len;
1313 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001314 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001315 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001316 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1317 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001318 dma_unmap_addr(out_meta, mapping),
1319 dma_unmap_len(out_meta, len),
1320 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001321 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001322 }
1323 }
1324
1325 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001326 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001327 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001328 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001329 secondlen, 0);
1330
1331 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1332 offsetof(struct iwl_tx_cmd, scratch);
1333
1334 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001335 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001336 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001337 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1338 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1339
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001340 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001341 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001342 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001343
1344 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001345 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001346
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001347 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001348 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001349
Johannes Berg6c1011e2012-03-06 13:30:48 -08001350 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001351 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1352 sizeof(struct iwl_tfd),
1353 &dev_cmd->hdr, firstlen,
1354 skb->data + hdr_len, secondlen);
1355
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001356 /* start timer if queue currently empty */
1357 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1358 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1359
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 /* Tell device the write index *just past* this latest filled TFD */
1361 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001362 iwl_txq_update_write_ptr(trans, txq);
1363
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001364 /*
1365 * At this point the frame is "transmitted" successfully
1366 * and we will get a TX status notification eventually,
1367 * regardless of the value of ret. "ret" only indicates
1368 * whether or not we should update the write pointer.
1369 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001370 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001371 if (wait_write_ptr) {
1372 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001373 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001374 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001375 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001376 }
1377 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001378 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001379 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001380 out_err:
1381 spin_unlock(&txq->lock);
1382 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001383}
1384
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001385static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001386{
Johannes Berg20d3b642012-05-16 22:54:29 +02001387 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001388 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001389 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001390
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001391 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001392
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001393 if (!trans_pcie->irq_requested) {
1394 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1395 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001396
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001397 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001398
Johannes Berg75595532012-03-06 13:31:01 -08001399 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Johannes Berg20d3b642012-05-16 22:54:29 +02001400 DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001401 if (err) {
1402 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001403 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001404 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001405 }
1406
1407 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1408 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001409 }
1410
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001411 err = iwl_prepare_card_hw(trans);
1412 if (err) {
1413 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001414 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001415 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001416
1417 iwl_apm_init(trans);
1418
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001419 /* From now on, the op_mode will be kept updated about RF kill state */
1420 iwl_enable_rfkill_int(trans);
1421
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001422 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001423 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001424
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001425 return err;
1426
Johannes Bergf057ac42012-01-29 18:36:01 -08001427err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001428 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001429error:
1430 iwl_free_isr_ict(trans);
1431 tasklet_kill(&trans_pcie->irq_tasklet);
1432 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001433}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001434
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001435static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1436 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001437{
Johannes Berg20d3b642012-05-16 22:54:29 +02001438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001439 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001440 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001441
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001442 iwl_apm_stop(trans);
1443
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001444 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1445 iwl_disable_interrupts(trans);
1446 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1447
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001448 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1449
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001450 if (!op_mode_leaving) {
1451 /*
1452 * Even if we stop the HW, we still want the RF kill
1453 * interrupt
1454 */
1455 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001456
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001457 /*
1458 * Check again since the RF kill state may have changed while
1459 * all the interrupts were disabled, in this case we couldn't
1460 * receive the RF kill interrupt and update the state in the
1461 * op_mode.
1462 */
1463 hw_rfkill = iwl_is_rfkill_set(trans);
1464 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1465 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001466}
1467
Johannes Berg9eae88f2012-03-15 13:26:52 -07001468static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1469 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001470{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001471 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1472 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001473 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1474 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001475 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001476
Johannes Berg015c15e2012-03-05 11:24:24 -08001477 spin_lock(&txq->lock);
1478
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001479 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001480 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1481 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001482 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001483 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001484 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001485 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001486
1487 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001488}
1489
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001490static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1491{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001492 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001493}
1494
1495static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1496{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001497 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001498}
1499
1500static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1501{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001502 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001503}
1504
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001505static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001506 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001507{
1508 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1509
1510 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001511 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1512 trans_pcie->n_no_reclaim_cmds = 0;
1513 else
1514 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1515 if (trans_pcie->n_no_reclaim_cmds)
1516 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1517 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001518
1519 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1520
1521 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1522 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1523
1524 /* at least the command queue must be mapped */
1525 WARN_ON(!trans_pcie->n_q_to_fifo);
1526
1527 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1528 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001529
1530 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1531 if (trans_pcie->rx_buf_size_8k)
1532 trans_pcie->rx_page_order = get_order(8 * 1024);
1533 else
1534 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001535
1536 trans_pcie->wd_timeout =
1537 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001538
1539 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001540}
1541
Johannes Bergd1ff5252012-04-12 06:24:30 -07001542void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001543{
Johannes Berg20d3b642012-05-16 22:54:29 +02001544 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001545
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001546 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001547#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001548 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001549#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001550 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001551 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001552 iwl_free_isr_ict(trans);
1553 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001554
1555 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001556 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001557 pci_release_regions(trans_pcie->pci_dev);
1558 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001559 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001560
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001561 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001562}
1563
Don Fry47107e82012-03-15 13:27:06 -07001564static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1565{
1566 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1567
1568 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001569 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001570 else
Don Fry01d651d2012-03-23 08:34:31 -07001571 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001572}
1573
Johannes Bergc01a4042011-09-15 11:46:45 -07001574#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001575static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1576{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001577 return 0;
1578}
1579
1580static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1581{
Johannes Bergc9eec952012-03-06 13:30:43 -08001582 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001583
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001584 iwl_enable_rfkill_int(trans);
1585
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001586 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001587 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001588
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001589 if (!hw_rfkill)
1590 iwl_enable_interrupts(trans);
1591
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001592 return 0;
1593}
Johannes Bergc01a4042011-09-15 11:46:45 -07001594#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001595
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001596#define IWL_FLUSH_WAIT_MS 2000
1597
1598static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1599{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001600 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001601 struct iwl_tx_queue *txq;
1602 struct iwl_queue *q;
1603 int cnt;
1604 unsigned long now = jiffies;
1605 int ret = 0;
1606
1607 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001608 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001609 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001610 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001611 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001612 q = &txq->q;
1613 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1614 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1615 msleep(1);
1616
1617 if (q->read_ptr != q->write_ptr) {
1618 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1619 ret = -ETIMEDOUT;
1620 break;
1621 }
1622 }
1623 return ret;
1624}
1625
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001626static const char *get_fh_string(int cmd)
1627{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001628#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001629 switch (cmd) {
1630 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1631 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1632 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1633 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1634 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1635 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1636 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1637 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1638 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1639 default:
1640 return "UNKNOWN";
1641 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001642#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001643}
1644
1645int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1646{
1647 int i;
1648#ifdef CONFIG_IWLWIFI_DEBUG
1649 int pos = 0;
1650 size_t bufsz = 0;
1651#endif
1652 static const u32 fh_tbl[] = {
1653 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1654 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1655 FH_RSCSR_CHNL0_WPTR,
1656 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1657 FH_MEM_RSSR_SHARED_CTRL_REG,
1658 FH_MEM_RSSR_RX_STATUS_REG,
1659 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1660 FH_TSSR_TX_STATUS_REG,
1661 FH_TSSR_TX_ERROR_REG
1662 };
1663#ifdef CONFIG_IWLWIFI_DEBUG
1664 if (display) {
1665 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1666 *buf = kmalloc(bufsz, GFP_KERNEL);
1667 if (!*buf)
1668 return -ENOMEM;
1669 pos += scnprintf(*buf + pos, bufsz - pos,
1670 "FH register values:\n");
1671 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1672 pos += scnprintf(*buf + pos, bufsz - pos,
1673 " %34s: 0X%08x\n",
1674 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001675 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001676 }
1677 return pos;
1678 }
1679#endif
1680 IWL_ERR(trans, "FH register values:\n");
1681 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1682 IWL_ERR(trans, " %34s: 0X%08x\n",
1683 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001684 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001685 }
1686 return 0;
1687}
1688
1689static const char *get_csr_string(int cmd)
1690{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001691#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001692 switch (cmd) {
1693 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1694 IWL_CMD(CSR_INT_COALESCING);
1695 IWL_CMD(CSR_INT);
1696 IWL_CMD(CSR_INT_MASK);
1697 IWL_CMD(CSR_FH_INT_STATUS);
1698 IWL_CMD(CSR_GPIO_IN);
1699 IWL_CMD(CSR_RESET);
1700 IWL_CMD(CSR_GP_CNTRL);
1701 IWL_CMD(CSR_HW_REV);
1702 IWL_CMD(CSR_EEPROM_REG);
1703 IWL_CMD(CSR_EEPROM_GP);
1704 IWL_CMD(CSR_OTP_GP_REG);
1705 IWL_CMD(CSR_GIO_REG);
1706 IWL_CMD(CSR_GP_UCODE_REG);
1707 IWL_CMD(CSR_GP_DRIVER_REG);
1708 IWL_CMD(CSR_UCODE_DRV_GP1);
1709 IWL_CMD(CSR_UCODE_DRV_GP2);
1710 IWL_CMD(CSR_LED_REG);
1711 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1712 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1713 IWL_CMD(CSR_ANA_PLL_CFG);
1714 IWL_CMD(CSR_HW_REV_WA_REG);
1715 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1716 default:
1717 return "UNKNOWN";
1718 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001719#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001720}
1721
1722void iwl_dump_csr(struct iwl_trans *trans)
1723{
1724 int i;
1725 static const u32 csr_tbl[] = {
1726 CSR_HW_IF_CONFIG_REG,
1727 CSR_INT_COALESCING,
1728 CSR_INT,
1729 CSR_INT_MASK,
1730 CSR_FH_INT_STATUS,
1731 CSR_GPIO_IN,
1732 CSR_RESET,
1733 CSR_GP_CNTRL,
1734 CSR_HW_REV,
1735 CSR_EEPROM_REG,
1736 CSR_EEPROM_GP,
1737 CSR_OTP_GP_REG,
1738 CSR_GIO_REG,
1739 CSR_GP_UCODE_REG,
1740 CSR_GP_DRIVER_REG,
1741 CSR_UCODE_DRV_GP1,
1742 CSR_UCODE_DRV_GP2,
1743 CSR_LED_REG,
1744 CSR_DRAM_INT_TBL_REG,
1745 CSR_GIO_CHICKEN_BITS,
1746 CSR_ANA_PLL_CFG,
1747 CSR_HW_REV_WA_REG,
1748 CSR_DBG_HPET_MEM_REG
1749 };
1750 IWL_ERR(trans, "CSR values:\n");
1751 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1752 "CSR_INT_PERIODIC_REG)\n");
1753 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1754 IWL_ERR(trans, " %25s: 0X%08x\n",
1755 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001756 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001757 }
1758}
1759
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001760#ifdef CONFIG_IWLWIFI_DEBUGFS
1761/* create and remove of files */
1762#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001763 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001764 &iwl_dbgfs_##name##_ops)) \
1765 return -ENOMEM; \
1766} while (0)
1767
1768/* file operation */
1769#define DEBUGFS_READ_FUNC(name) \
1770static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1771 char __user *user_buf, \
1772 size_t count, loff_t *ppos);
1773
1774#define DEBUGFS_WRITE_FUNC(name) \
1775static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1776 const char __user *user_buf, \
1777 size_t count, loff_t *ppos);
1778
1779
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001780#define DEBUGFS_READ_FILE_OPS(name) \
1781 DEBUGFS_READ_FUNC(name); \
1782static const struct file_operations iwl_dbgfs_##name##_ops = { \
1783 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001784 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001785 .llseek = generic_file_llseek, \
1786};
1787
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001788#define DEBUGFS_WRITE_FILE_OPS(name) \
1789 DEBUGFS_WRITE_FUNC(name); \
1790static const struct file_operations iwl_dbgfs_##name##_ops = { \
1791 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001792 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001793 .llseek = generic_file_llseek, \
1794};
1795
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001796#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1797 DEBUGFS_READ_FUNC(name); \
1798 DEBUGFS_WRITE_FUNC(name); \
1799static const struct file_operations iwl_dbgfs_##name##_ops = { \
1800 .write = iwl_dbgfs_##name##_write, \
1801 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001802 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001803 .llseek = generic_file_llseek, \
1804};
1805
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001806static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001807 char __user *user_buf,
1808 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001809{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001810 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001812 struct iwl_tx_queue *txq;
1813 struct iwl_queue *q;
1814 char *buf;
1815 int pos = 0;
1816 int cnt;
1817 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001818 size_t bufsz;
1819
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001820 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001821
Johannes Bergf9e75442012-03-30 09:37:39 +02001822 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001823 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001824
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001825 buf = kzalloc(bufsz, GFP_KERNEL);
1826 if (!buf)
1827 return -ENOMEM;
1828
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001829 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001830 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001831 q = &txq->q;
1832 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001833 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001834 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001835 !!test_bit(cnt, trans_pcie->queue_used),
1836 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001837 }
1838 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1839 kfree(buf);
1840 return ret;
1841}
1842
1843static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001844 char __user *user_buf,
1845 size_t count, loff_t *ppos)
1846{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001847 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001848 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001849 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001850 char buf[256];
1851 int pos = 0;
1852 const size_t bufsz = sizeof(buf);
1853
1854 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1855 rxq->read);
1856 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1857 rxq->write);
1858 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1859 rxq->free_count);
1860 if (rxq->rb_stts) {
1861 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1862 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1863 } else {
1864 pos += scnprintf(buf + pos, bufsz - pos,
1865 "closed_rb_num: Not Allocated\n");
1866 }
1867 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1868}
1869
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001870static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1871 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001872 size_t count, loff_t *ppos)
1873{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001874 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001875 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001876 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1877
1878 int pos = 0;
1879 char *buf;
1880 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1881 ssize_t ret;
1882
1883 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001884 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001885 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001886
1887 pos += scnprintf(buf + pos, bufsz - pos,
1888 "Interrupt Statistics Report:\n");
1889
1890 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1891 isr_stats->hw);
1892 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1893 isr_stats->sw);
1894 if (isr_stats->sw || isr_stats->hw) {
1895 pos += scnprintf(buf + pos, bufsz - pos,
1896 "\tLast Restarting Code: 0x%X\n",
1897 isr_stats->err_code);
1898 }
1899#ifdef CONFIG_IWLWIFI_DEBUG
1900 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1901 isr_stats->sch);
1902 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1903 isr_stats->alive);
1904#endif
1905 pos += scnprintf(buf + pos, bufsz - pos,
1906 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1907
1908 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1909 isr_stats->ctkill);
1910
1911 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1912 isr_stats->wakeup);
1913
1914 pos += scnprintf(buf + pos, bufsz - pos,
1915 "Rx command responses:\t\t %u\n", isr_stats->rx);
1916
1917 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1918 isr_stats->tx);
1919
1920 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1921 isr_stats->unhandled);
1922
1923 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1924 kfree(buf);
1925 return ret;
1926}
1927
1928static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1929 const char __user *user_buf,
1930 size_t count, loff_t *ppos)
1931{
1932 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001933 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001934 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1935
1936 char buf[8];
1937 int buf_size;
1938 u32 reset_flag;
1939
1940 memset(buf, 0, sizeof(buf));
1941 buf_size = min(count, sizeof(buf) - 1);
1942 if (copy_from_user(buf, user_buf, buf_size))
1943 return -EFAULT;
1944 if (sscanf(buf, "%x", &reset_flag) != 1)
1945 return -EFAULT;
1946 if (reset_flag == 0)
1947 memset(isr_stats, 0, sizeof(*isr_stats));
1948
1949 return count;
1950}
1951
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001952static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001953 const char __user *user_buf,
1954 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001955{
1956 struct iwl_trans *trans = file->private_data;
1957 char buf[8];
1958 int buf_size;
1959 int csr;
1960
1961 memset(buf, 0, sizeof(buf));
1962 buf_size = min(count, sizeof(buf) - 1);
1963 if (copy_from_user(buf, user_buf, buf_size))
1964 return -EFAULT;
1965 if (sscanf(buf, "%d", &csr) != 1)
1966 return -EFAULT;
1967
1968 iwl_dump_csr(trans);
1969
1970 return count;
1971}
1972
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001973static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001974 char __user *user_buf,
1975 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001976{
1977 struct iwl_trans *trans = file->private_data;
1978 char *buf;
1979 int pos = 0;
1980 ssize_t ret = -EFAULT;
1981
1982 ret = pos = iwl_dump_fh(trans, &buf, true);
1983 if (buf) {
1984 ret = simple_read_from_buffer(user_buf,
1985 count, ppos, buf, pos);
1986 kfree(buf);
1987 }
1988
1989 return ret;
1990}
1991
Johannes Berg48dffd32012-04-09 17:46:57 -07001992static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1993 const char __user *user_buf,
1994 size_t count, loff_t *ppos)
1995{
1996 struct iwl_trans *trans = file->private_data;
1997
1998 if (!trans->op_mode)
1999 return -EAGAIN;
2000
2001 iwl_op_mode_nic_error(trans->op_mode);
2002
2003 return count;
2004}
2005
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002006DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002007DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002008DEBUGFS_READ_FILE_OPS(rx_queue);
2009DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002010DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002011DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002012
2013/*
2014 * Create the debugfs files and directories
2015 *
2016 */
2017static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002018 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002019{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002020 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2021 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002022 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002023 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2024 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002025 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002026 return 0;
2027}
2028#else
2029static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002030 struct dentry *dir)
2031{
2032 return 0;
2033}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002034#endif /*CONFIG_IWLWIFI_DEBUGFS */
2035
Johannes Bergd1ff5252012-04-12 06:24:30 -07002036static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002037 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002038 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002039 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002040 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002041 .stop_device = iwl_trans_pcie_stop_device,
2042
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002043 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2044
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002045 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002046
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002047 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002048 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002049
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002050 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002051 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002052
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002053 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002054
2055 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2056
Johannes Bergc01a4042011-09-15 11:46:45 -07002057#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002058 .suspend = iwl_trans_pcie_suspend,
2059 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002060#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002061 .write8 = iwl_trans_pcie_write8,
2062 .write32 = iwl_trans_pcie_write32,
2063 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002064 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002065 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002066};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002067
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002068struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002069 const struct pci_device_id *ent,
2070 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002071{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002072 struct iwl_trans_pcie *trans_pcie;
2073 struct iwl_trans *trans;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002074 char cmd_pool_name[100];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002075 u16 pci_cmd;
2076 int err;
2077
2078 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002079 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002080
2081 if (WARN_ON(!trans))
2082 return NULL;
2083
2084 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2085
2086 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002087 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002088 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002089 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002090 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002091
2092 /* W/A - seems to solve weird behavior. We need to remove this if we
2093 * don't want to stay in L1 all the time. This wastes a lot of power */
2094 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02002095 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002096
2097 if (pci_enable_device(pdev)) {
2098 err = -ENODEV;
2099 goto out_no_pci;
2100 }
2101
2102 pci_set_master(pdev);
2103
2104 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2105 if (!err)
2106 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2107 if (err) {
2108 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2109 if (!err)
2110 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002111 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002112 /* both attempts failed: */
2113 if (err) {
2114 dev_printk(KERN_ERR, &pdev->dev,
2115 "No suitable DMA available.\n");
2116 goto out_pci_disable_device;
2117 }
2118 }
2119
2120 err = pci_request_regions(pdev, DRV_NAME);
2121 if (err) {
2122 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2123 goto out_pci_disable_device;
2124 }
2125
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002126 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002127 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002128 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002129 err = -ENODEV;
2130 goto out_pci_release_regions;
2131 }
2132
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002133 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002134 "pci_resource_len = 0x%08llx\n",
2135 (unsigned long long) pci_resource_len(pdev, 0));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002136 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002137 "pci_resource_base = %p\n", trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002138
2139 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002140 "HW Revision ID = 0x%X\n", pdev->revision);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002141
2142 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2143 * PCI Tx retries from interfering with C3 CPU state */
2144 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2145
2146 err = pci_enable_msi(pdev);
2147 if (err)
2148 dev_printk(KERN_ERR, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002149 "pci_enable_msi failed(0X%x)", err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002150
2151 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002152 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002153 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002154 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002155 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002156 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2157 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002158
2159 /* TODO: Move this away, not needed if not MSI */
2160 /* enable rfkill interrupt: hw bug w/a */
2161 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2162 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2163 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2164 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2165 }
2166
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002167 /* Initialize the wait queue for commands */
2168 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002169 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002170
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002171 snprintf(cmd_pool_name, sizeof(cmd_pool_name), "iwl_cmd_pool:%s",
2172 dev_name(trans->dev));
2173
2174 trans->dev_cmd_headroom = 0;
2175 trans->dev_cmd_pool =
2176 kmem_cache_create(cmd_pool_name,
2177 sizeof(struct iwl_device_cmd)
2178 + trans->dev_cmd_headroom,
2179 sizeof(void *),
2180 SLAB_HWCACHE_ALIGN,
2181 NULL);
2182
2183 if (!trans->dev_cmd_pool)
2184 goto out_pci_disable_msi;
2185
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002186 return trans;
2187
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002188out_pci_disable_msi:
2189 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002190out_pci_release_regions:
2191 pci_release_regions(pdev);
2192out_pci_disable_device:
2193 pci_disable_device(pdev);
2194out_no_pci:
2195 kfree(trans);
2196 return NULL;
2197}