blob: 4d4cbae83a07a77f0a927d50d94dbb153a6e9616 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Johannes Berg82575102012-04-03 16:44:37 -070071#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030072#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070075#include "iwl-agn-hw.h"
Johannes Berg6468a012012-05-16 19:13:54 +020076#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020077/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020078#include "dvm/commands.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030079
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080080#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -070081 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080082 (~(1<<(trans_pcie)->cmd_queue)))
83
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085{
Johannes Berg20d3b642012-05-16 22:54:29 +020086 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020088 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030089
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070090 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
92 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +010098 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300100 if (!rxq->bd)
101 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102
103 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300106 if (!rxq->rb_stts)
107 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108
109 return 0;
110
111err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
Johannes Berg20d3b642012-05-16 22:54:29 +0200113 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300121{
Johannes Berg20d3b642012-05-16 22:54:29 +0200122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300124 int i;
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Berg20d3b642012-05-16 22:54:29 +0200132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700134 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
140}
141
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143 struct iwl_rx_queue *rxq)
144{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149
Johannes Bergb2cf4102012-04-09 17:46:51 -0700150 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187}
188
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700189static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300190{
Johannes Berg20d3b642012-05-16 22:54:29 +0200191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700198 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700207 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700219 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700220
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700221 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Johannes Berg7b114882012-02-05 13:55:11 -0800223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300228 return 0;
229}
230
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300232{
Johannes Berg20d3b642012-05-16 22:54:29 +0200233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700245 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300246 spin_unlock_irqrestore(&rxq->lock, flags);
247
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700263static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700264{
265
266 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270}
271
Johannes Berg20d3b642012-05-16 22:54:29 +0200272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200278 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
Johannes Berg20d3b642012-05-16 22:54:29 +0200286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700288{
289 if (unlikely(!ptr->addr))
290 return;
291
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 memset(ptr, 0, sizeof(*ptr));
294}
295
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
299 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
300 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300301 u32 scd_sram_addr = trans_pcie->scd_base_addr +
302 SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
303 u8 buf[16];
304 int i;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700305
306 spin_lock(&txq->lock);
307 /* check if triggered erroneously */
308 if (txq->q.read_ptr == txq->q.write_ptr) {
309 spin_unlock(&txq->lock);
310 return;
311 }
312 spin_unlock(&txq->lock);
313
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700314 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
315 jiffies_to_msecs(trans_pcie->wd_timeout));
316 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
317 txq->q.read_ptr, txq->q.write_ptr);
318 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
319 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
320 & (TFD_QUEUE_SIZE_MAX - 1),
321 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
322
Emmanuel Grumbachf22d3322012-06-10 19:36:18 +0300323 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
324
325 iwl_print_hex_error(trans, buf, sizeof(buf));
326
327 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
328 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
329 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
330
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700331 iwl_op_mode_nic_error(trans->op_mode);
332}
333
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700334static int iwl_trans_txq_alloc(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200335 struct iwl_tx_queue *txq, int slots_num,
336 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700337{
Johannes Berg20d3b642012-05-16 22:54:29 +0200338 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700339 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 int i;
341
Johannes Bergbf8440e2012-03-19 17:12:06 +0100342 if (WARN_ON(txq->entries || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700343 return -EINVAL;
344
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700345 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
346 (unsigned long)txq);
347 txq->trans_pcie = trans_pcie;
348
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700349 txq->q.n_window = slots_num;
350
Johannes Bergbf8440e2012-03-19 17:12:06 +0100351 txq->entries = kcalloc(slots_num,
352 sizeof(struct iwl_pcie_tx_queue_entry),
353 GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700354
Johannes Bergbf8440e2012-03-19 17:12:06 +0100355 if (!txq->entries)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356 goto error;
357
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800358 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700359 for (i = 0; i < slots_num; i++) {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100360 txq->entries[i].cmd =
361 kmalloc(sizeof(struct iwl_device_cmd),
362 GFP_KERNEL);
363 if (!txq->entries[i].cmd)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700364 goto error;
365 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700366
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700367 /* Circular buffer of transmit frame descriptors (TFDs),
368 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200369 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700370 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700371 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700372 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700373 goto error;
374 }
375 txq->q.id = txq_id;
376
377 return 0;
378error:
Johannes Bergbf8440e2012-03-19 17:12:06 +0100379 if (txq->entries && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700380 for (i = 0; i < slots_num; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100381 kfree(txq->entries[i].cmd);
382 kfree(txq->entries);
383 txq->entries = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700384
385 return -ENOMEM;
386
387}
388
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700389static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700390 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700391{
392 int ret;
393
394 txq->need_update = 0;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700395
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700396 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
397 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
398 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
399
400 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700401 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402 txq_id);
403 if (ret)
404 return ret;
405
Johannes Berg015c15e2012-03-05 11:24:24 -0800406 spin_lock_init(&txq->lock);
407
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700408 /*
409 * Tell nic where to find circular buffer of Tx Frame Descriptors for
410 * given Tx queue, and enable the DMA channel used for that queue.
411 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200412 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700413 txq->q.dma_addr >> 8);
414
415 return 0;
416}
417
418/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700419 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
420 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700421static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700422{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700423 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
424 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700425 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700426 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427
428 if (!q->n_bd)
429 return;
430
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700431 /* In the command queue, all the TBs are mapped as BIDI
432 * so unmap them as such.
433 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800434 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700435 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800436 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700437 dma_dir = DMA_TO_DEVICE;
438
Johannes Berg015c15e2012-03-05 11:24:24 -0800439 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700440 while (q->write_ptr != q->read_ptr) {
Emmanuel Grumbachbc2529c2012-05-16 22:54:22 +0200441 iwl_txq_free_tfd(trans, txq, dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700442 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
443 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800444 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700445}
446
447/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700448 * iwl_tx_queue_free - Deallocate DMA queue.
449 * @txq: Transmit queue to deallocate.
450 *
451 * Empty queue by removing and destroying all BD's.
452 * Free all buffers.
453 * 0-fill, but do not free "txq" descriptor structure.
454 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700455static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700456{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700457 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
458 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200459 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700460 int i;
Johannes Berg20d3b642012-05-16 22:54:29 +0200461
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700462 if (WARN_ON(!txq))
463 return;
464
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700465 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700466
467 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700468
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800469 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700470 for (i = 0; i < txq->q.n_window; i++)
Johannes Bergbf8440e2012-03-19 17:12:06 +0100471 kfree(txq->entries[i].cmd);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700472
473 /* De-alloc circular buffer of TFDs */
474 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700475 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700476 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
477 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
478 }
479
Johannes Bergbf8440e2012-03-19 17:12:06 +0100480 kfree(txq->entries);
481 txq->entries = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700482
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700483 del_timer_sync(&txq->stuck_timer);
484
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700485 /* 0-fill queue descriptor structure */
486 memset(txq, 0, sizeof(*txq));
487}
488
489/**
490 * iwl_trans_tx_free - Free TXQ Context
491 *
492 * Destroy all TX DMA queues and structures
493 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700494static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495{
496 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700497 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700498
499 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700500 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700501 for (txq_id = 0;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700502 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700503 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700504 }
505
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700506 kfree(trans_pcie->txq);
507 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700508
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700509 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700510
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700511 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700512}
513
514/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700515 * iwl_trans_tx_alloc - allocate TX context
516 * Allocate all Tx DMA structures and initialize them
517 *
518 * @param priv
519 * @return error code
520 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700521static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700522{
523 int ret;
524 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700527 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700528 sizeof(struct iwlagn_scd_bc_tbl);
529
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700530 /*It is not allowed to alloc twice, so warn when this happens.
531 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700532 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 ret = -EINVAL;
534 goto error;
535 }
536
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700537 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700538 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700539 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700540 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700541 goto error;
542 }
543
544 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700545 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700546 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700548 goto error;
549 }
550
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700551 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700552 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700553 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700554 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700555 ret = ENOMEM;
556 goto error;
557 }
558
559 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700560 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800561 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800562 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700563 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700564 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
565 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700567 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700568 goto error;
569 }
570 }
571
572 return 0;
573
574error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700575 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700576
577 return ret;
578}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700579static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700580{
Johannes Berg20d3b642012-05-16 22:54:29 +0200581 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700582 int ret;
583 int txq_id, slots_num;
584 unsigned long flags;
585 bool alloc = false;
586
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700587 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700588 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700589 if (ret)
590 goto error;
591 alloc = true;
592 }
593
Johannes Berg7b114882012-02-05 13:55:11 -0800594 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700595
596 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200597 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598
599 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200600 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700601 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700602
Johannes Berg7b114882012-02-05 13:55:11 -0800603 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700604
605 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700606 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800607 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800608 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700609 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700610 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
611 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700613 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700614 goto error;
615 }
616 }
617
618 return 0;
619error:
620 /*Upon error, free only if we allocated something */
621 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700622 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700623 return ret;
624}
625
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700626static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300627{
628/*
629 * (for documentation purposes)
630 * to set power to V_AUX, do:
631
632 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200633 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300634 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
635 ~APMG_PS_CTRL_MSK_PWR_SRC);
636 */
637
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200638 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300639 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
640 ~APMG_PS_CTRL_MSK_PWR_SRC);
641}
642
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200643/* PCI registers */
644#define PCI_CFG_RETRY_TIMEOUT 0x041
645#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
646#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
647
648static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
649{
Johannes Berg20d3b642012-05-16 22:54:29 +0200650 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200651 int pos;
652 u16 pci_lnk_ctl;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200653
654 struct pci_dev *pci_dev = trans_pcie->pci_dev;
655
656 pos = pci_pcie_cap(pci_dev);
657 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
658 return pci_lnk_ctl;
659}
660
661static void iwl_apm_config(struct iwl_trans *trans)
662{
663 /*
664 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
665 * Check if BIOS (or OS) enabled L1-ASPM on this device.
666 * If so (likely), disable L0S, so device moves directly L0->L1;
667 * costs negligible amount of power savings.
668 * If not (unlikely), enable L0S, so there is at least some
669 * power savings, even without L1.
670 */
671 u16 lctl = iwl_pciexp_link_ctrl(trans);
672
673 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
674 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
675 /* L1-ASPM enabled; disable(!) L0S */
676 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
677 dev_printk(KERN_INFO, trans->dev,
678 "L1 Enabled; Disabling L0S\n");
679 } else {
680 /* L1-ASPM disabled; enable(!) L0S */
681 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
682 dev_printk(KERN_INFO, trans->dev,
683 "L1 Disabled; Enabling L0S\n");
684 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200685 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200686}
687
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200688/*
689 * Start up NIC's basic functionality after it has been reset
690 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
691 * NOTE: This does not load uCode nor start the embedded processor
692 */
693static int iwl_apm_init(struct iwl_trans *trans)
694{
Don Fry83626402012-03-07 09:52:37 -0800695 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200696 int ret = 0;
697 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
698
699 /*
700 * Use "set_bit" below rather than "write", to preserve any hardware
701 * bits already set by default after reset.
702 */
703
704 /* Disable L0S exit timer (platform NMI Work/Around) */
705 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200706 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200707
708 /*
709 * Disable L0s without affecting L1;
710 * don't wait for ICH L0s (ICH bug W/A)
711 */
712 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200713 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200714
715 /* Set FH wait threshold to maximum (HW error during stress W/A) */
716 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
717
718 /*
719 * Enable HAP INTA (interrupt from management bus) to
720 * wake device's PCI Express link L1a -> L0s
721 */
722 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200723 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200724
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200725 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200726
727 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700728 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200729 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700730 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200731
732 /*
733 * Set "initialization complete" bit to move adapter from
734 * D0U* --> D0A* (powered-up active) state.
735 */
736 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
737
738 /*
739 * Wait for clock stabilization; once stabilized, access to
740 * device-internal resources is supported, e.g. iwl_write_prph()
741 * and accesses to uCode SRAM.
742 */
743 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200744 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
745 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200746 if (ret < 0) {
747 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
748 goto out;
749 }
750
751 /*
752 * Enable DMA clock and wait for it to stabilize.
753 *
754 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
755 * do not disable clocks. This preserves any hardware bits already
756 * set by default in "CLK_CTRL_REG" after reset.
757 */
758 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
759 udelay(20);
760
761 /* Disable L1-Active */
762 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
763 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
764
Don Fry83626402012-03-07 09:52:37 -0800765 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200766
767out:
768 return ret;
769}
770
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200771static int iwl_apm_stop_master(struct iwl_trans *trans)
772{
773 int ret = 0;
774
775 /* stop device's busmaster DMA activity */
776 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
777
778 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200779 CSR_RESET_REG_FLAG_MASTER_DISABLED,
780 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200781 if (ret)
782 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
783
784 IWL_DEBUG_INFO(trans, "stop master\n");
785
786 return ret;
787}
788
789static void iwl_apm_stop(struct iwl_trans *trans)
790{
Don Fry83626402012-03-07 09:52:37 -0800791 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200792 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
793
Don Fry83626402012-03-07 09:52:37 -0800794 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200795
796 /* Stop device's DMA activity */
797 iwl_apm_stop_master(trans);
798
799 /* Reset the entire device */
800 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
801
802 udelay(10);
803
804 /*
805 * Clear "initialization complete" bit to move adapter from
806 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
807 */
808 iwl_clear_bit(trans, CSR_GP_CNTRL,
809 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
810}
811
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700812static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300813{
Johannes Berg7b114882012-02-05 13:55:11 -0800814 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300815 unsigned long flags;
816
817 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800818 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200819 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300820
821 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Johannes Berg20d3b642012-05-16 22:54:29 +0200822 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300823
Johannes Berg7b114882012-02-05 13:55:11 -0800824 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300825
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700826 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300827
Johannes Bergecdb9752012-03-06 13:31:03 -0800828 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300829
Gregory Greenmana5916972012-01-10 19:22:56 +0200830#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300831 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700832 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200833#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300834
835 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700836 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300837 return -ENOMEM;
838
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700839 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300840 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200841 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200842 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300843 }
844
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300845 return 0;
846}
847
848#define HW_READY_TIMEOUT (50)
849
850/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700851static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852{
853 int ret;
854
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200855 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200856 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300857
858 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200859 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200860 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
861 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
862 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300863
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700864 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300865 return ret;
866}
867
868/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200869static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870{
871 int ret;
872
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700873 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300874
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700875 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200876 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300877 if (ret >= 0)
878 return 0;
879
880 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200881 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200882 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300883
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200884 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200885 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300887
888 if (ret < 0)
889 return ret;
890
891 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700892 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300893 if (ret >= 0)
894 return 0;
895 return ret;
896}
897
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200898/*
899 * ucode
900 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800901static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
902 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200903{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800904 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800905 dma_addr_t phy_addr = section->p_addr;
906 u32 byte_cnt = section->len;
907 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200908 int ret;
909
Johannes Berg13df1aa2012-03-06 13:31:00 -0800910 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200911
912 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200913 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
914 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200915
916 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200917 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
918 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200919
920 iwl_write_direct32(trans,
921 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
922 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
923
924 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200925 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
926 (iwl_get_dma_hi_addr(phy_addr)
927 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200928
929 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200930 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
931 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
932 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
933 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200934
935 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200936 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
937 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
938 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
939 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200940
David Spinadel6dfa8d02012-03-10 13:00:14 -0800941 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
942 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800943 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
944 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800946 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
947 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200948 return -ETIMEDOUT;
949 }
950
951 return 0;
952}
953
Johannes Berg0692fe42012-03-06 13:30:37 -0800954static int iwl_load_given_ucode(struct iwl_trans *trans,
955 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200956{
957 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800958 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200959
David Spinadel6dfa8d02012-03-10 13:00:14 -0800960 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
961 if (!image->sec[i].p_addr)
962 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200963
David Spinadel6dfa8d02012-03-10 13:00:14 -0800964 ret = iwl_load_section(trans, i, &image->sec[i]);
965 if (ret)
966 return ret;
967 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200968
969 /* Remove all resets to allow NIC to operate */
970 iwl_write32(trans, CSR_RESET, 0);
971
972 return 0;
973}
974
Johannes Berg0692fe42012-03-06 13:30:37 -0800975static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
976 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300977{
978 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800979 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300980
Johannes Berg496bab32012-03-06 13:30:45 -0800981 /* This may fail if AMT took ownership of the device */
982 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700983 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984 return -EIO;
985 }
986
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200987 iwl_enable_rfkill_int(trans);
988
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300989 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200990 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -0800991 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200992 if (hw_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300993 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300994
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200995 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300996
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700997 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300998 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700999 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001000 return ret;
1001 }
1002
1003 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001004 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1005 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001006 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1007
1008 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001009 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001010 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001011
1012 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001013 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1014 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001015
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001016 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001017 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001018}
1019
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001020/*
1021 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001022 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001023 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001024static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001025{
Johannes Berg7b114882012-02-05 13:55:11 -08001026 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1027 IWL_TRANS_GET_PCIE_TRANS(trans);
1028
1029 lockdep_assert_held(&trans_pcie->irq_lock);
1030
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001031 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001032}
1033
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001034static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001035{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001036 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001037 u32 a;
1038 unsigned long flags;
1039 int i, chan;
1040 u32 reg_val;
1041
Johannes Berg7b114882012-02-05 13:55:11 -08001042 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001043
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001044 /* make sure all queue are not stopped/used */
1045 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1046 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1047
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001048 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001049 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001050 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001051 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001052 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001053 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001054 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001055 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001056 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001057 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001058 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001059 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001060 SCD_TRANS_TBL_OFFSET_QUEUE(
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001061 trans->cfg->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001062 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001063 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001064
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001065 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001066 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001067
Johannes Berg9eae88f2012-03-15 13:26:52 -07001068 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1069 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001070
Emmanuel Grumbach5bf9a892012-06-07 13:44:14 +03001071 iwl_trans_pcie_txq_enable(trans, i, fifo, IWL_INVALID_STATION,
1072 IWL_TID_NON_QOS, SCD_FRAME_LIMIT, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001073 }
1074
Emmanuel Grumbachfc248612012-05-28 16:46:20 +03001075 /* Activate all Tx DMA/FIFO channels */
1076 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1077
1078 /* Enable DMA channel */
1079 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1080 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1081 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1082 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1083
1084 /* Update FH chicken bits */
1085 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1086 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1087 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1088
Johannes Berg7b114882012-02-05 13:55:11 -08001089 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001090
1091 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001093 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001094}
1095
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001096static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1097{
1098 iwl_reset_ict(trans);
1099 iwl_tx_start(trans);
1100}
1101
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001102/**
1103 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1104 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001105static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001106{
Johannes Berg20d3b642012-05-16 22:54:29 +02001107 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001108 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001109 unsigned long flags;
1110
1111 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001112 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001113
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001114 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001115
1116 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001117 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001118 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001119 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001120 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001121 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001122 if (ret < 0)
Johannes Berg20d3b642012-05-16 22:54:29 +02001123 IWL_ERR(trans,
1124 "Failing on timeout while stopping DMA channel %d [0x%08x]",
1125 ch,
1126 iwl_read_direct32(trans,
1127 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001128 }
Johannes Berg7b114882012-02-05 13:55:11 -08001129 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001130
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001131 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001132 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001133 return 0;
1134 }
1135
1136 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001137 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001138 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001139 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001140
1141 return 0;
1142}
1143
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001144static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001145{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001146 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg20d3b642012-05-16 22:54:29 +02001147 unsigned long flags;
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001148
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001149 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001150 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001151 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001152 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001153
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001154 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001155 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001156
1157 /*
1158 * If a HW restart happens during firmware loading,
1159 * then the firmware loading might call this function
1160 * and later it might be called again due to the
1161 * restart. So don't process again if the device is
1162 * already dead.
1163 */
Don Fry83626402012-03-07 09:52:37 -08001164 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001165 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001166#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001167 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001168#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001169 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001170 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001171 APMG_CLK_VAL_DMA_CLK_RQT);
1172 udelay(5);
1173 }
1174
1175 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001176 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001177 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001178
1179 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001180 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001181
1182 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1183 * Clean again the interrupt here
1184 */
Johannes Berg7b114882012-02-05 13:55:11 -08001185 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001186 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001187 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001188
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001189 iwl_enable_rfkill_int(trans);
1190
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001191 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001192 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001193 tasklet_kill(&trans_pcie->irq_tasklet);
1194
Johannes Berg1ee158d2012-02-17 10:07:44 -08001195 cancel_work_sync(&trans_pcie->rx_replenish);
1196
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001197 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001198 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001199
1200 /* clear all status bits */
1201 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1202 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1203 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001204 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001205}
1206
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001207static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1208{
1209 /* let the ucode operate on its own */
1210 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1211 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1212
1213 iwl_disable_interrupts(trans);
1214 iwl_clear_bit(trans, CSR_GP_CNTRL,
1215 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1216}
1217
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001218static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001219 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001220{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001221 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1222 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001223 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001224 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001225 struct iwl_tx_queue *txq;
1226 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001227 dma_addr_t phys_addr = 0;
1228 dma_addr_t txcmd_phys;
1229 dma_addr_t scratch_phys;
1230 u16 len, firstlen, secondlen;
1231 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001232 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001233 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001234 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001235
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001236 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001237 q = &txq->q;
1238
Johannes Berg9eae88f2012-03-15 13:26:52 -07001239 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1240 WARN_ON_ONCE(1);
1241 return -EINVAL;
1242 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001243
Johannes Berg9eae88f2012-03-15 13:26:52 -07001244 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001245
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001246 /* Set up driver data for this TFD */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001247 txq->entries[q->write_ptr].skb = skb;
1248 txq->entries[q->write_ptr].cmd = dev_cmd;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001249
1250 dev_cmd->hdr.cmd = REPLY_TX;
Johannes Berg20d3b642012-05-16 22:54:29 +02001251 dev_cmd->hdr.sequence =
1252 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1253 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001254
1255 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Johannes Bergbf8440e2012-03-19 17:12:06 +01001256 out_meta = &txq->entries[q->write_ptr].meta;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001257
1258 /*
1259 * Use the first empty entry in this queue's command buffer array
1260 * to contain the Tx command and MAC header concatenated together
1261 * (payload data will be in another buffer).
1262 * Size of this varies, due to varying MAC header length.
1263 * If end is not dword aligned, we'll have 2 extra bytes at the end
1264 * of the MAC header (device reads on dword boundaries).
1265 * We'll tell device about this padding later.
1266 */
1267 len = sizeof(struct iwl_tx_cmd) +
1268 sizeof(struct iwl_cmd_header) + hdr_len;
1269 firstlen = (len + 3) & ~3;
1270
1271 /* Tell NIC about any 2-byte padding after MAC header */
1272 if (firstlen != len)
1273 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1274
1275 /* Physical address of this Tx command's header (not MAC header!),
1276 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001277 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001278 &dev_cmd->hdr, firstlen,
1279 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001280 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001281 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001282 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1283 dma_unmap_len_set(out_meta, len, firstlen);
1284
1285 if (!ieee80211_has_morefrags(fc)) {
1286 txq->need_update = 1;
1287 } else {
1288 wait_write_ptr = 1;
1289 txq->need_update = 0;
1290 }
1291
1292 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1293 * if any (802.11 null frames have no payload). */
1294 secondlen = skb->len - hdr_len;
1295 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001296 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001297 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001298 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1299 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001300 dma_unmap_addr(out_meta, mapping),
1301 dma_unmap_len(out_meta, len),
1302 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001303 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001304 }
1305 }
1306
1307 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001308 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001309 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001310 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001311 secondlen, 0);
1312
1313 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1314 offsetof(struct iwl_tx_cmd, scratch);
1315
1316 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001317 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001318 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001319 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1320 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1321
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001322 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001323 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001324 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001325
1326 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001327 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001328
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001329 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Johannes Berg20d3b642012-05-16 22:54:29 +02001330 DMA_BIDIRECTIONAL);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001331
Johannes Berg6c1011e2012-03-06 13:30:48 -08001332 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001333 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1334 sizeof(struct iwl_tfd),
1335 &dev_cmd->hdr, firstlen,
1336 skb->data + hdr_len, secondlen);
1337
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001338 /* start timer if queue currently empty */
1339 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1340 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1341
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001342 /* Tell device the write index *just past* this latest filled TFD */
1343 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001344 iwl_txq_update_write_ptr(trans, txq);
1345
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001346 /*
1347 * At this point the frame is "transmitted" successfully
1348 * and we will get a TX status notification eventually,
1349 * regardless of the value of ret. "ret" only indicates
1350 * whether or not we should update the write pointer.
1351 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001352 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001353 if (wait_write_ptr) {
1354 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001355 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001356 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001357 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001358 }
1359 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001360 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001361 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001362 out_err:
1363 spin_unlock(&txq->lock);
1364 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001365}
1366
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001367static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001368{
Johannes Berg20d3b642012-05-16 22:54:29 +02001369 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001370 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001371 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001372
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001373 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001374
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001375 if (!trans_pcie->irq_requested) {
1376 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1377 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001378
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001379 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001380
Johannes Berg75595532012-03-06 13:31:01 -08001381 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Johannes Berg20d3b642012-05-16 22:54:29 +02001382 DRV_NAME, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001383 if (err) {
1384 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001385 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001386 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001387 }
1388
1389 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1390 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001391 }
1392
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001393 err = iwl_prepare_card_hw(trans);
1394 if (err) {
1395 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001396 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001397 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001398
1399 iwl_apm_init(trans);
1400
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001401 /* From now on, the op_mode will be kept updated about RF kill state */
1402 iwl_enable_rfkill_int(trans);
1403
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001404 hw_rfkill = iwl_is_rfkill_set(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001405 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001406
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001407 return err;
1408
Johannes Bergf057ac42012-01-29 18:36:01 -08001409err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001410 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001411error:
1412 iwl_free_isr_ict(trans);
1413 tasklet_kill(&trans_pcie->irq_tasklet);
1414 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001415}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001416
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001417static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1418 bool op_mode_leaving)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001419{
Johannes Berg20d3b642012-05-16 22:54:29 +02001420 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001421 bool hw_rfkill;
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001422 unsigned long flags;
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001423
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001424 iwl_apm_stop(trans);
1425
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001426 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1427 iwl_disable_interrupts(trans);
1428 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1429
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001430 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1431
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001432 if (!op_mode_leaving) {
1433 /*
1434 * Even if we stop the HW, we still want the RF kill
1435 * interrupt
1436 */
1437 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001438
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001439 /*
1440 * Check again since the RF kill state may have changed while
1441 * all the interrupts were disabled, in this case we couldn't
1442 * receive the RF kill interrupt and update the state in the
1443 * op_mode.
1444 */
1445 hw_rfkill = iwl_is_rfkill_set(trans);
1446 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1447 }
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001448}
1449
Johannes Berg9eae88f2012-03-15 13:26:52 -07001450static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1451 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001452{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001453 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1454 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001455 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1456 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001457 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001458
Johannes Berg015c15e2012-03-05 11:24:24 -08001459 spin_lock(&txq->lock);
1460
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001461 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001462 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1463 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001464 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001465 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001466 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001467 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001468
1469 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001470}
1471
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001472static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1473{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001474 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001475}
1476
1477static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1478{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001479 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001480}
1481
1482static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1483{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001484 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001485}
1486
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001487static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001488 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001489{
1490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1491
1492 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001493 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1494 trans_pcie->n_no_reclaim_cmds = 0;
1495 else
1496 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1497 if (trans_pcie->n_no_reclaim_cmds)
1498 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1499 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001500
1501 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1502
1503 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1504 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1505
1506 /* at least the command queue must be mapped */
1507 WARN_ON(!trans_pcie->n_q_to_fifo);
1508
1509 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1510 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001511
1512 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1513 if (trans_pcie->rx_buf_size_8k)
1514 trans_pcie->rx_page_order = get_order(8 * 1024);
1515 else
1516 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001517
1518 trans_pcie->wd_timeout =
1519 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Johannes Bergd9fb6462012-03-26 08:23:39 -07001520
1521 trans_pcie->command_names = trans_cfg->command_names;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001522}
1523
Johannes Bergd1ff5252012-04-12 06:24:30 -07001524void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001525{
Johannes Berg20d3b642012-05-16 22:54:29 +02001526 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001527
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001528 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001529#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001530 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001531#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001532 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001533 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001534 iwl_free_isr_ict(trans);
1535 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001536
1537 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001538 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001539 pci_release_regions(trans_pcie->pci_dev);
1540 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001541 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001542
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001543 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001544}
1545
Don Fry47107e82012-03-15 13:27:06 -07001546static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1547{
1548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1549
1550 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001551 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001552 else
Don Fry01d651d2012-03-23 08:34:31 -07001553 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001554}
1555
Johannes Bergc01a4042011-09-15 11:46:45 -07001556#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001557static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1558{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001559 return 0;
1560}
1561
1562static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1563{
Johannes Bergc9eec952012-03-06 13:30:43 -08001564 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001565
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001566 iwl_enable_rfkill_int(trans);
1567
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001568 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001569 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001570
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001571 if (!hw_rfkill)
1572 iwl_enable_interrupts(trans);
1573
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001574 return 0;
1575}
Johannes Bergc01a4042011-09-15 11:46:45 -07001576#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001577
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001578#define IWL_FLUSH_WAIT_MS 2000
1579
1580static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1581{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001582 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001583 struct iwl_tx_queue *txq;
1584 struct iwl_queue *q;
1585 int cnt;
1586 unsigned long now = jiffies;
1587 int ret = 0;
1588
1589 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001590 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001591 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001592 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001593 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001594 q = &txq->q;
1595 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1596 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1597 msleep(1);
1598
1599 if (q->read_ptr != q->write_ptr) {
1600 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1601 ret = -ETIMEDOUT;
1602 break;
1603 }
1604 }
1605 return ret;
1606}
1607
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001608static const char *get_fh_string(int cmd)
1609{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001610#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001611 switch (cmd) {
1612 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1613 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1614 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1615 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1616 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1617 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1618 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1619 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1620 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1621 default:
1622 return "UNKNOWN";
1623 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001624#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001625}
1626
1627int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1628{
1629 int i;
1630#ifdef CONFIG_IWLWIFI_DEBUG
1631 int pos = 0;
1632 size_t bufsz = 0;
1633#endif
1634 static const u32 fh_tbl[] = {
1635 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1636 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1637 FH_RSCSR_CHNL0_WPTR,
1638 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1639 FH_MEM_RSSR_SHARED_CTRL_REG,
1640 FH_MEM_RSSR_RX_STATUS_REG,
1641 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1642 FH_TSSR_TX_STATUS_REG,
1643 FH_TSSR_TX_ERROR_REG
1644 };
1645#ifdef CONFIG_IWLWIFI_DEBUG
1646 if (display) {
1647 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1648 *buf = kmalloc(bufsz, GFP_KERNEL);
1649 if (!*buf)
1650 return -ENOMEM;
1651 pos += scnprintf(*buf + pos, bufsz - pos,
1652 "FH register values:\n");
1653 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1654 pos += scnprintf(*buf + pos, bufsz - pos,
1655 " %34s: 0X%08x\n",
1656 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001657 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001658 }
1659 return pos;
1660 }
1661#endif
1662 IWL_ERR(trans, "FH register values:\n");
1663 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1664 IWL_ERR(trans, " %34s: 0X%08x\n",
1665 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001666 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001667 }
1668 return 0;
1669}
1670
1671static const char *get_csr_string(int cmd)
1672{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001673#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001674 switch (cmd) {
1675 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1676 IWL_CMD(CSR_INT_COALESCING);
1677 IWL_CMD(CSR_INT);
1678 IWL_CMD(CSR_INT_MASK);
1679 IWL_CMD(CSR_FH_INT_STATUS);
1680 IWL_CMD(CSR_GPIO_IN);
1681 IWL_CMD(CSR_RESET);
1682 IWL_CMD(CSR_GP_CNTRL);
1683 IWL_CMD(CSR_HW_REV);
1684 IWL_CMD(CSR_EEPROM_REG);
1685 IWL_CMD(CSR_EEPROM_GP);
1686 IWL_CMD(CSR_OTP_GP_REG);
1687 IWL_CMD(CSR_GIO_REG);
1688 IWL_CMD(CSR_GP_UCODE_REG);
1689 IWL_CMD(CSR_GP_DRIVER_REG);
1690 IWL_CMD(CSR_UCODE_DRV_GP1);
1691 IWL_CMD(CSR_UCODE_DRV_GP2);
1692 IWL_CMD(CSR_LED_REG);
1693 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1694 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1695 IWL_CMD(CSR_ANA_PLL_CFG);
1696 IWL_CMD(CSR_HW_REV_WA_REG);
1697 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1698 default:
1699 return "UNKNOWN";
1700 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001701#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001702}
1703
1704void iwl_dump_csr(struct iwl_trans *trans)
1705{
1706 int i;
1707 static const u32 csr_tbl[] = {
1708 CSR_HW_IF_CONFIG_REG,
1709 CSR_INT_COALESCING,
1710 CSR_INT,
1711 CSR_INT_MASK,
1712 CSR_FH_INT_STATUS,
1713 CSR_GPIO_IN,
1714 CSR_RESET,
1715 CSR_GP_CNTRL,
1716 CSR_HW_REV,
1717 CSR_EEPROM_REG,
1718 CSR_EEPROM_GP,
1719 CSR_OTP_GP_REG,
1720 CSR_GIO_REG,
1721 CSR_GP_UCODE_REG,
1722 CSR_GP_DRIVER_REG,
1723 CSR_UCODE_DRV_GP1,
1724 CSR_UCODE_DRV_GP2,
1725 CSR_LED_REG,
1726 CSR_DRAM_INT_TBL_REG,
1727 CSR_GIO_CHICKEN_BITS,
1728 CSR_ANA_PLL_CFG,
1729 CSR_HW_REV_WA_REG,
1730 CSR_DBG_HPET_MEM_REG
1731 };
1732 IWL_ERR(trans, "CSR values:\n");
1733 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1734 "CSR_INT_PERIODIC_REG)\n");
1735 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1736 IWL_ERR(trans, " %25s: 0X%08x\n",
1737 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001738 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001739 }
1740}
1741
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001742#ifdef CONFIG_IWLWIFI_DEBUGFS
1743/* create and remove of files */
1744#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001745 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001746 &iwl_dbgfs_##name##_ops)) \
1747 return -ENOMEM; \
1748} while (0)
1749
1750/* file operation */
1751#define DEBUGFS_READ_FUNC(name) \
1752static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1753 char __user *user_buf, \
1754 size_t count, loff_t *ppos);
1755
1756#define DEBUGFS_WRITE_FUNC(name) \
1757static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1758 const char __user *user_buf, \
1759 size_t count, loff_t *ppos);
1760
1761
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001762#define DEBUGFS_READ_FILE_OPS(name) \
1763 DEBUGFS_READ_FUNC(name); \
1764static const struct file_operations iwl_dbgfs_##name##_ops = { \
1765 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001766 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001767 .llseek = generic_file_llseek, \
1768};
1769
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001770#define DEBUGFS_WRITE_FILE_OPS(name) \
1771 DEBUGFS_WRITE_FUNC(name); \
1772static const struct file_operations iwl_dbgfs_##name##_ops = { \
1773 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001774 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001775 .llseek = generic_file_llseek, \
1776};
1777
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001778#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1779 DEBUGFS_READ_FUNC(name); \
1780 DEBUGFS_WRITE_FUNC(name); \
1781static const struct file_operations iwl_dbgfs_##name##_ops = { \
1782 .write = iwl_dbgfs_##name##_write, \
1783 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001784 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001785 .llseek = generic_file_llseek, \
1786};
1787
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001788static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001789 char __user *user_buf,
1790 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001791{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001792 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001793 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001794 struct iwl_tx_queue *txq;
1795 struct iwl_queue *q;
1796 char *buf;
1797 int pos = 0;
1798 int cnt;
1799 int ret;
Wey-Yi Guy1745e4402012-03-09 11:13:40 -08001800 size_t bufsz;
1801
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001802 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001803
Johannes Bergf9e75442012-03-30 09:37:39 +02001804 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001805 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001806
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001807 buf = kzalloc(bufsz, GFP_KERNEL);
1808 if (!buf)
1809 return -ENOMEM;
1810
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001811 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001812 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001813 q = &txq->q;
1814 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001815 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001816 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001817 !!test_bit(cnt, trans_pcie->queue_used),
1818 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001819 }
1820 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1821 kfree(buf);
1822 return ret;
1823}
1824
1825static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001826 char __user *user_buf,
1827 size_t count, loff_t *ppos)
1828{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001829 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001830 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001831 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001832 char buf[256];
1833 int pos = 0;
1834 const size_t bufsz = sizeof(buf);
1835
1836 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1837 rxq->read);
1838 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1839 rxq->write);
1840 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1841 rxq->free_count);
1842 if (rxq->rb_stts) {
1843 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1844 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1845 } else {
1846 pos += scnprintf(buf + pos, bufsz - pos,
1847 "closed_rb_num: Not Allocated\n");
1848 }
1849 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1850}
1851
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001852static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1853 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001854 size_t count, loff_t *ppos)
1855{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001856 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001857 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001858 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1859
1860 int pos = 0;
1861 char *buf;
1862 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1863 ssize_t ret;
1864
1865 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001866 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001867 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001868
1869 pos += scnprintf(buf + pos, bufsz - pos,
1870 "Interrupt Statistics Report:\n");
1871
1872 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1873 isr_stats->hw);
1874 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1875 isr_stats->sw);
1876 if (isr_stats->sw || isr_stats->hw) {
1877 pos += scnprintf(buf + pos, bufsz - pos,
1878 "\tLast Restarting Code: 0x%X\n",
1879 isr_stats->err_code);
1880 }
1881#ifdef CONFIG_IWLWIFI_DEBUG
1882 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1883 isr_stats->sch);
1884 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1885 isr_stats->alive);
1886#endif
1887 pos += scnprintf(buf + pos, bufsz - pos,
1888 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1889
1890 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1891 isr_stats->ctkill);
1892
1893 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1894 isr_stats->wakeup);
1895
1896 pos += scnprintf(buf + pos, bufsz - pos,
1897 "Rx command responses:\t\t %u\n", isr_stats->rx);
1898
1899 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1900 isr_stats->tx);
1901
1902 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1903 isr_stats->unhandled);
1904
1905 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1906 kfree(buf);
1907 return ret;
1908}
1909
1910static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1911 const char __user *user_buf,
1912 size_t count, loff_t *ppos)
1913{
1914 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001915 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001916 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1917
1918 char buf[8];
1919 int buf_size;
1920 u32 reset_flag;
1921
1922 memset(buf, 0, sizeof(buf));
1923 buf_size = min(count, sizeof(buf) - 1);
1924 if (copy_from_user(buf, user_buf, buf_size))
1925 return -EFAULT;
1926 if (sscanf(buf, "%x", &reset_flag) != 1)
1927 return -EFAULT;
1928 if (reset_flag == 0)
1929 memset(isr_stats, 0, sizeof(*isr_stats));
1930
1931 return count;
1932}
1933
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001934static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001935 const char __user *user_buf,
1936 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001937{
1938 struct iwl_trans *trans = file->private_data;
1939 char buf[8];
1940 int buf_size;
1941 int csr;
1942
1943 memset(buf, 0, sizeof(buf));
1944 buf_size = min(count, sizeof(buf) - 1);
1945 if (copy_from_user(buf, user_buf, buf_size))
1946 return -EFAULT;
1947 if (sscanf(buf, "%d", &csr) != 1)
1948 return -EFAULT;
1949
1950 iwl_dump_csr(trans);
1951
1952 return count;
1953}
1954
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001955static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001956 char __user *user_buf,
1957 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001958{
1959 struct iwl_trans *trans = file->private_data;
1960 char *buf;
1961 int pos = 0;
1962 ssize_t ret = -EFAULT;
1963
1964 ret = pos = iwl_dump_fh(trans, &buf, true);
1965 if (buf) {
1966 ret = simple_read_from_buffer(user_buf,
1967 count, ppos, buf, pos);
1968 kfree(buf);
1969 }
1970
1971 return ret;
1972}
1973
Johannes Berg48dffd32012-04-09 17:46:57 -07001974static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1975 const char __user *user_buf,
1976 size_t count, loff_t *ppos)
1977{
1978 struct iwl_trans *trans = file->private_data;
1979
1980 if (!trans->op_mode)
1981 return -EAGAIN;
1982
1983 iwl_op_mode_nic_error(trans->op_mode);
1984
1985 return count;
1986}
1987
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001988DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001989DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001990DEBUGFS_READ_FILE_OPS(rx_queue);
1991DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001992DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07001993DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001994
1995/*
1996 * Create the debugfs files and directories
1997 *
1998 */
1999static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002000 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002001{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002002 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2003 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002004 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002005 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2006 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002007 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002008 return 0;
2009}
2010#else
2011static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002012 struct dentry *dir)
2013{
2014 return 0;
2015}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002016#endif /*CONFIG_IWLWIFI_DEBUGFS */
2017
Johannes Bergd1ff5252012-04-12 06:24:30 -07002018static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002019 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002020 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002021 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002022 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002023 .stop_device = iwl_trans_pcie_stop_device,
2024
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002025 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2026
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002027 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002028
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002029 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002030 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002031
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002032 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002033 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002034
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002035 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002036
2037 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2038
Johannes Bergc01a4042011-09-15 11:46:45 -07002039#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002040 .suspend = iwl_trans_pcie_suspend,
2041 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002042#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002043 .write8 = iwl_trans_pcie_write8,
2044 .write32 = iwl_trans_pcie_write32,
2045 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002046 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002047 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002048};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002049
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002050struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002051 const struct pci_device_id *ent,
2052 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002053{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002054 struct iwl_trans_pcie *trans_pcie;
2055 struct iwl_trans *trans;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002056 char cmd_pool_name[100];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002057 u16 pci_cmd;
2058 int err;
2059
2060 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002061 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002062
2063 if (WARN_ON(!trans))
2064 return NULL;
2065
2066 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2067
2068 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002069 trans->cfg = cfg;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002070 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002071 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002072 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002073
2074 /* W/A - seems to solve weird behavior. We need to remove this if we
2075 * don't want to stay in L1 all the time. This wastes a lot of power */
2076 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
Johannes Berg20d3b642012-05-16 22:54:29 +02002077 PCIE_LINK_STATE_CLKPM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002078
2079 if (pci_enable_device(pdev)) {
2080 err = -ENODEV;
2081 goto out_no_pci;
2082 }
2083
2084 pci_set_master(pdev);
2085
2086 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2087 if (!err)
2088 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2089 if (err) {
2090 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2091 if (!err)
2092 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002093 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002094 /* both attempts failed: */
2095 if (err) {
2096 dev_printk(KERN_ERR, &pdev->dev,
2097 "No suitable DMA available.\n");
2098 goto out_pci_disable_device;
2099 }
2100 }
2101
2102 err = pci_request_regions(pdev, DRV_NAME);
2103 if (err) {
2104 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2105 goto out_pci_disable_device;
2106 }
2107
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002108 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002109 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002110 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002111 err = -ENODEV;
2112 goto out_pci_release_regions;
2113 }
2114
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002115 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002116 "pci_resource_len = 0x%08llx\n",
2117 (unsigned long long) pci_resource_len(pdev, 0));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002118 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002119 "pci_resource_base = %p\n", trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002120
2121 dev_printk(KERN_INFO, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002122 "HW Revision ID = 0x%X\n", pdev->revision);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002123
2124 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2125 * PCI Tx retries from interfering with C3 CPU state */
2126 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2127
2128 err = pci_enable_msi(pdev);
2129 if (err)
2130 dev_printk(KERN_ERR, &pdev->dev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002131 "pci_enable_msi failed(0X%x)", err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002132
2133 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002134 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002135 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a42012-01-09 16:23:00 +02002136 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002137 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002138 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2139 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002140
2141 /* TODO: Move this away, not needed if not MSI */
2142 /* enable rfkill interrupt: hw bug w/a */
2143 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2144 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2145 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2146 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2147 }
2148
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002149 /* Initialize the wait queue for commands */
2150 init_waitqueue_head(&trans->wait_command_queue);
Emmanuel Grumbach8b5bed92012-04-23 15:03:06 -07002151 spin_lock_init(&trans->reg_lock);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002152
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002153 snprintf(cmd_pool_name, sizeof(cmd_pool_name), "iwl_cmd_pool:%s",
2154 dev_name(trans->dev));
2155
2156 trans->dev_cmd_headroom = 0;
2157 trans->dev_cmd_pool =
2158 kmem_cache_create(cmd_pool_name,
2159 sizeof(struct iwl_device_cmd)
2160 + trans->dev_cmd_headroom,
2161 sizeof(void *),
2162 SLAB_HWCACHE_ALIGN,
2163 NULL);
2164
2165 if (!trans->dev_cmd_pool)
2166 goto out_pci_disable_msi;
2167
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002168 return trans;
2169
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002170out_pci_disable_msi:
2171 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002172out_pci_release_regions:
2173 pci_release_regions(pdev);
2174out_pci_disable_device:
2175 pci_disable_device(pdev);
2176out_no_pci:
2177 kfree(trans);
2178 return NULL;
2179}