Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008,2010 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * Chris Wilson <chris@chris-wilson.co.uk> |
| 26 | * |
| 27 | */ |
| 28 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 29 | #include <linux/dma_remapping.h> |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 30 | #include <linux/reservation.h> |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 31 | #include <linux/sync_file.h> |
David Hildenbrand | 32d8206 | 2015-05-11 17:52:12 +0200 | [diff] [blame] | 32 | #include <linux/uaccess.h> |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 33 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 34 | #include <drm/drmP.h> |
| 35 | #include <drm/i915_drm.h> |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 36 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 37 | #include "i915_drv.h" |
| 38 | #include "i915_trace.h" |
| 39 | #include "intel_drv.h" |
Chris Wilson | 5d723d7 | 2016-08-04 16:32:35 +0100 | [diff] [blame] | 40 | #include "intel_frontbuffer.h" |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 41 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 42 | #define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */ |
| 43 | |
Dave Gordon | 9e2793f6 | 2016-07-14 14:52:03 +0100 | [diff] [blame] | 44 | #define __EXEC_OBJECT_HAS_PIN (1<<31) |
| 45 | #define __EXEC_OBJECT_HAS_FENCE (1<<30) |
| 46 | #define __EXEC_OBJECT_NEEDS_MAP (1<<29) |
| 47 | #define __EXEC_OBJECT_NEEDS_BIAS (1<<28) |
| 48 | #define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */ |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 49 | |
| 50 | #define BATCH_OFFSET_BIAS (256*1024) |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 51 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 52 | struct i915_execbuffer_params { |
| 53 | struct drm_device *dev; |
| 54 | struct drm_file *file; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 55 | struct i915_vma *batch; |
| 56 | u32 dispatch_flags; |
| 57 | u32 args_batch_start_offset; |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 58 | struct intel_engine_cs *engine; |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 59 | struct i915_gem_context *ctx; |
| 60 | struct drm_i915_gem_request *request; |
| 61 | }; |
| 62 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 63 | struct eb_vmas { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 64 | struct drm_i915_private *i915; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 65 | struct list_head vmas; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 66 | int and; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 67 | union { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 68 | struct i915_vma *lut[0]; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 69 | struct hlist_head buckets[0]; |
| 70 | }; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 71 | }; |
| 72 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 73 | static struct eb_vmas * |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 74 | eb_create(struct drm_i915_private *i915, |
| 75 | struct drm_i915_gem_execbuffer2 *args) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 76 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 77 | struct eb_vmas *eb = NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 78 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 79 | if (args->flags & I915_EXEC_HANDLE_LUT) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 80 | unsigned size = args->buffer_count; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 81 | size *= sizeof(struct i915_vma *); |
| 82 | size += sizeof(struct eb_vmas); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 83 | eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY); |
| 84 | } |
| 85 | |
| 86 | if (eb == NULL) { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 87 | unsigned size = args->buffer_count; |
| 88 | unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2; |
Lauri Kasanen | 27b7c63 | 2013-03-27 15:04:55 +0200 | [diff] [blame] | 89 | BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head)); |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 90 | while (count > 2*size) |
| 91 | count >>= 1; |
| 92 | eb = kzalloc(count*sizeof(struct hlist_head) + |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 93 | sizeof(struct eb_vmas), |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 94 | GFP_TEMPORARY); |
| 95 | if (eb == NULL) |
| 96 | return eb; |
| 97 | |
| 98 | eb->and = count - 1; |
| 99 | } else |
| 100 | eb->and = -args->buffer_count; |
| 101 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 102 | eb->i915 = i915; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 103 | INIT_LIST_HEAD(&eb->vmas); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 104 | return eb; |
| 105 | } |
| 106 | |
| 107 | static void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 108 | eb_reset(struct eb_vmas *eb) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 109 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 110 | if (eb->and >= 0) |
| 111 | memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head)); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 114 | static struct i915_vma * |
| 115 | eb_get_batch(struct eb_vmas *eb) |
| 116 | { |
| 117 | struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list); |
| 118 | |
| 119 | /* |
| 120 | * SNA is doing fancy tricks with compressing batch buffers, which leads |
| 121 | * to negative relocation deltas. Usually that works out ok since the |
| 122 | * relocate address is still positive, except when the batch is placed |
| 123 | * very low in the GTT. Ensure this doesn't happen. |
| 124 | * |
| 125 | * Note that actual hangs have only been observed on gen7, but for |
| 126 | * paranoia do it everywhere. |
| 127 | */ |
| 128 | if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0) |
| 129 | vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS; |
| 130 | |
| 131 | return vma; |
| 132 | } |
| 133 | |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 134 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 135 | eb_lookup_vmas(struct eb_vmas *eb, |
| 136 | struct drm_i915_gem_exec_object2 *exec, |
| 137 | const struct drm_i915_gem_execbuffer2 *args, |
| 138 | struct i915_address_space *vm, |
| 139 | struct drm_file *file) |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 140 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 141 | struct drm_i915_gem_object *obj; |
| 142 | struct list_head objects; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 143 | int i, ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 144 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 145 | INIT_LIST_HEAD(&objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 146 | spin_lock(&file->table_lock); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 147 | /* Grab a reference to the object and release the lock so we can lookup |
| 148 | * or create the VMA without using GFP_ATOMIC */ |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 149 | for (i = 0; i < args->buffer_count; i++) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 150 | obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle)); |
| 151 | if (obj == NULL) { |
| 152 | spin_unlock(&file->table_lock); |
| 153 | DRM_DEBUG("Invalid object handle %d at index %d\n", |
| 154 | exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 155 | ret = -ENOENT; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 156 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 157 | } |
| 158 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 159 | if (!list_empty(&obj->obj_exec_link)) { |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 160 | spin_unlock(&file->table_lock); |
| 161 | DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n", |
| 162 | obj, exec[i].handle, i); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 163 | ret = -EINVAL; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 164 | goto err; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 165 | } |
| 166 | |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 167 | i915_gem_object_get(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 168 | list_add_tail(&obj->obj_exec_link, &objects); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 169 | } |
| 170 | spin_unlock(&file->table_lock); |
| 171 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 172 | i = 0; |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 173 | while (!list_empty(&objects)) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 174 | struct i915_vma *vma; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 175 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 176 | obj = list_first_entry(&objects, |
| 177 | struct drm_i915_gem_object, |
| 178 | obj_exec_link); |
| 179 | |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 180 | /* |
| 181 | * NOTE: We can leak any vmas created here when something fails |
| 182 | * later on. But that's no issue since vma_unbind can deal with |
| 183 | * vmas which are not actually bound. And since only |
| 184 | * lookup_or_create exists as an interface to get at the vma |
| 185 | * from the (obj, vm) we don't run the risk of creating |
| 186 | * duplicated vmas for the same vm. |
| 187 | */ |
Chris Wilson | 718659a | 2017-01-16 15:21:28 +0000 | [diff] [blame] | 188 | vma = i915_vma_instance(obj, vm, NULL); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 189 | if (unlikely(IS_ERR(vma))) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 190 | DRM_DEBUG("Failed to lookup VMA\n"); |
| 191 | ret = PTR_ERR(vma); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 192 | goto err; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 193 | } |
| 194 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 195 | /* Transfer ownership from the objects list to the vmas list. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 196 | list_add_tail(&vma->exec_list, &eb->vmas); |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 197 | list_del_init(&obj->obj_exec_link); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 198 | |
| 199 | vma->exec_entry = &exec[i]; |
| 200 | if (eb->and < 0) { |
| 201 | eb->lut[i] = vma; |
| 202 | } else { |
| 203 | uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle; |
| 204 | vma->exec_handle = handle; |
| 205 | hlist_add_head(&vma->exec_node, |
| 206 | &eb->buckets[handle & eb->and]); |
| 207 | } |
| 208 | ++i; |
| 209 | } |
| 210 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 211 | return 0; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 212 | |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 213 | |
| 214 | err: |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 215 | while (!list_empty(&objects)) { |
| 216 | obj = list_first_entry(&objects, |
| 217 | struct drm_i915_gem_object, |
| 218 | obj_exec_link); |
| 219 | list_del_init(&obj->obj_exec_link); |
Chris Wilson | f8c417c | 2016-07-20 13:31:53 +0100 | [diff] [blame] | 220 | i915_gem_object_put(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 221 | } |
Chris Wilson | 9ae9ab5 | 2013-12-04 09:52:58 +0000 | [diff] [blame] | 222 | /* |
| 223 | * Objects already transfered to the vmas list will be unreferenced by |
| 224 | * eb_destroy. |
| 225 | */ |
| 226 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 227 | return ret; |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 230 | static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 231 | { |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 232 | if (eb->and < 0) { |
| 233 | if (handle >= -eb->and) |
| 234 | return NULL; |
| 235 | return eb->lut[handle]; |
| 236 | } else { |
| 237 | struct hlist_head *head; |
Geliang Tang | aa45950 | 2016-01-18 23:54:20 +0800 | [diff] [blame] | 238 | struct i915_vma *vma; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 239 | |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 240 | head = &eb->buckets[handle & eb->and]; |
Geliang Tang | aa45950 | 2016-01-18 23:54:20 +0800 | [diff] [blame] | 241 | hlist_for_each_entry(vma, head, exec_node) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 242 | if (vma->exec_handle == handle) |
| 243 | return vma; |
Chris Wilson | eef90cc | 2013-01-08 10:53:17 +0000 | [diff] [blame] | 244 | } |
| 245 | return NULL; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 246 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 247 | } |
| 248 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 249 | static void |
| 250 | i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma) |
| 251 | { |
| 252 | struct drm_i915_gem_exec_object2 *entry; |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 253 | |
| 254 | if (!drm_mm_node_allocated(&vma->node)) |
| 255 | return; |
| 256 | |
| 257 | entry = vma->exec_entry; |
| 258 | |
| 259 | if (entry->flags & __EXEC_OBJECT_HAS_FENCE) |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 260 | i915_vma_unpin_fence(vma); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 261 | |
| 262 | if (entry->flags & __EXEC_OBJECT_HAS_PIN) |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 263 | __i915_vma_unpin(vma); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 264 | |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 265 | entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | static void eb_destroy(struct eb_vmas *eb) |
| 269 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 270 | while (!list_empty(&eb->vmas)) { |
| 271 | struct i915_vma *vma; |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 272 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 273 | vma = list_first_entry(&eb->vmas, |
| 274 | struct i915_vma, |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 275 | exec_list); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 276 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 277 | i915_gem_execbuffer_unreserve_vma(vma); |
Chris Wilson | 172ae5b | 2016-12-05 14:29:37 +0000 | [diff] [blame] | 278 | vma->exec_entry = NULL; |
Chris Wilson | 624192c | 2016-08-15 10:48:50 +0100 | [diff] [blame] | 279 | i915_vma_put(vma); |
Chris Wilson | bcffc3f | 2013-01-08 10:53:15 +0000 | [diff] [blame] | 280 | } |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 281 | kfree(eb); |
| 282 | } |
| 283 | |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 284 | static inline int use_cpu_reloc(struct drm_i915_gem_object *obj) |
| 285 | { |
Chris Wilson | 9e53d9b | 2016-08-18 17:16:54 +0100 | [diff] [blame] | 286 | if (!i915_gem_object_has_struct_page(obj)) |
| 287 | return false; |
| 288 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 289 | if (DBG_USE_CPU_RELOC) |
| 290 | return DBG_USE_CPU_RELOC > 0; |
| 291 | |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 292 | return (HAS_LLC(to_i915(obj->base.dev)) || |
Chris Wilson | 2cc86b8 | 2013-08-26 19:51:00 -0300 | [diff] [blame] | 293 | obj->base.write_domain == I915_GEM_DOMAIN_CPU || |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 294 | obj->cache_level != I915_CACHE_NONE); |
| 295 | } |
| 296 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 297 | /* Used to convert any address to canonical form. |
| 298 | * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS, |
| 299 | * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the |
| 300 | * addresses to be in a canonical form: |
| 301 | * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct |
| 302 | * canonical form [63:48] == [47]." |
| 303 | */ |
| 304 | #define GEN8_HIGH_ADDRESS_BIT 47 |
| 305 | static inline uint64_t gen8_canonical_addr(uint64_t address) |
| 306 | { |
| 307 | return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT); |
| 308 | } |
| 309 | |
| 310 | static inline uint64_t gen8_noncanonical_addr(uint64_t address) |
| 311 | { |
| 312 | return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1); |
| 313 | } |
| 314 | |
| 315 | static inline uint64_t |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 316 | relocation_target(const struct drm_i915_gem_relocation_entry *reloc, |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 317 | uint64_t target_offset) |
| 318 | { |
| 319 | return gen8_canonical_addr((int)reloc->delta + target_offset); |
| 320 | } |
| 321 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 322 | struct reloc_cache { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 323 | struct drm_i915_private *i915; |
| 324 | struct drm_mm_node node; |
| 325 | unsigned long vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 326 | unsigned int page; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 327 | bool use_64bit_reloc; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 328 | }; |
| 329 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 330 | static void reloc_cache_init(struct reloc_cache *cache, |
| 331 | struct drm_i915_private *i915) |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 332 | { |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 333 | cache->page = -1; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 334 | cache->vaddr = 0; |
| 335 | cache->i915 = i915; |
Joonas Lahtinen | dfc5148 | 2016-11-03 10:39:46 +0200 | [diff] [blame] | 336 | /* Must be a variable in the struct to allow GCC to unroll. */ |
| 337 | cache->use_64bit_reloc = HAS_64BIT_RELOC(i915); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 338 | cache->node.allocated = false; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 339 | } |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 340 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 341 | static inline void *unmask_page(unsigned long p) |
| 342 | { |
| 343 | return (void *)(uintptr_t)(p & PAGE_MASK); |
| 344 | } |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 345 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 346 | static inline unsigned int unmask_flags(unsigned long p) |
| 347 | { |
| 348 | return p & ~PAGE_MASK; |
| 349 | } |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 350 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 351 | #define KMAP 0x4 /* after CLFLUSH_FLAGS */ |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 352 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 353 | static void reloc_cache_fini(struct reloc_cache *cache) |
| 354 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 355 | void *vaddr; |
| 356 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 357 | if (!cache->vaddr) |
| 358 | return; |
| 359 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 360 | vaddr = unmask_page(cache->vaddr); |
| 361 | if (cache->vaddr & KMAP) { |
| 362 | if (cache->vaddr & CLFLUSH_AFTER) |
| 363 | mb(); |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 364 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 365 | kunmap_atomic(vaddr); |
| 366 | i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm); |
| 367 | } else { |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 368 | wmb(); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 369 | io_mapping_unmap_atomic((void __iomem *)vaddr); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 370 | if (cache->node.allocated) { |
| 371 | struct i915_ggtt *ggtt = &cache->i915->ggtt; |
| 372 | |
| 373 | ggtt->base.clear_range(&ggtt->base, |
| 374 | cache->node.start, |
Michał Winiarski | 4fb84d9 | 2016-10-13 14:02:40 +0200 | [diff] [blame] | 375 | cache->node.size); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 376 | drm_mm_remove_node(&cache->node); |
| 377 | } else { |
| 378 | i915_vma_unpin((struct i915_vma *)cache->node.mm); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 379 | } |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 380 | } |
| 381 | } |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 382 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 383 | static void *reloc_kmap(struct drm_i915_gem_object *obj, |
| 384 | struct reloc_cache *cache, |
| 385 | int page) |
| 386 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 387 | void *vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 388 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 389 | if (cache->vaddr) { |
| 390 | kunmap_atomic(unmask_page(cache->vaddr)); |
| 391 | } else { |
| 392 | unsigned int flushes; |
| 393 | int ret; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 394 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 395 | ret = i915_gem_obj_prepare_shmem_write(obj, &flushes); |
| 396 | if (ret) |
| 397 | return ERR_PTR(ret); |
| 398 | |
| 399 | BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS); |
| 400 | BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK); |
| 401 | |
| 402 | cache->vaddr = flushes | KMAP; |
| 403 | cache->node.mm = (void *)obj; |
| 404 | if (flushes) |
| 405 | mb(); |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 406 | } |
| 407 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 408 | vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page)); |
| 409 | cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 410 | cache->page = page; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 411 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 412 | return vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 413 | } |
| 414 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 415 | static void *reloc_iomap(struct drm_i915_gem_object *obj, |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 416 | struct reloc_cache *cache, |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 417 | int page) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 418 | { |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 419 | struct i915_ggtt *ggtt = &cache->i915->ggtt; |
| 420 | unsigned long offset; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 421 | void *vaddr; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 422 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 423 | if (cache->vaddr) { |
Jani Nikula | 615e500 | 2016-10-04 12:54:13 +0300 | [diff] [blame] | 424 | io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr)); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 425 | } else { |
| 426 | struct i915_vma *vma; |
| 427 | int ret; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 428 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 429 | if (use_cpu_reloc(obj)) |
| 430 | return NULL; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 431 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 432 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 433 | if (ret) |
| 434 | return ERR_PTR(ret); |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 435 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 436 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, |
| 437 | PIN_MAPPABLE | PIN_NONBLOCK); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 438 | if (IS_ERR(vma)) { |
| 439 | memset(&cache->node, 0, sizeof(cache->node)); |
| 440 | ret = drm_mm_insert_node_in_range_generic |
| 441 | (&ggtt->base.mm, &cache->node, |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 442 | PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE, |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 443 | 0, ggtt->mappable_end, |
| 444 | DRM_MM_SEARCH_DEFAULT, |
| 445 | DRM_MM_CREATE_DEFAULT); |
Chris Wilson | c92fa4f | 2016-10-07 07:53:25 +0100 | [diff] [blame] | 446 | if (ret) /* no inactive aperture space, use cpu reloc */ |
| 447 | return NULL; |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 448 | } else { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 449 | ret = i915_vma_put_fence(vma); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 450 | if (ret) { |
| 451 | i915_vma_unpin(vma); |
| 452 | return ERR_PTR(ret); |
| 453 | } |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 454 | |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 455 | cache->node.start = vma->node.start; |
| 456 | cache->node.mm = (void *)vma; |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 457 | } |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 458 | } |
| 459 | |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 460 | offset = cache->node.start; |
| 461 | if (cache->node.allocated) { |
Chris Wilson | fc09909 | 2016-10-28 15:27:56 +0100 | [diff] [blame] | 462 | wmb(); |
Chris Wilson | e8cb909 | 2016-08-18 17:16:53 +0100 | [diff] [blame] | 463 | ggtt->base.insert_page(&ggtt->base, |
| 464 | i915_gem_object_get_dma_address(obj, page), |
| 465 | offset, I915_CACHE_NONE, 0); |
| 466 | } else { |
| 467 | offset += page << PAGE_SHIFT; |
| 468 | } |
| 469 | |
Jani Nikula | 615e500 | 2016-10-04 12:54:13 +0300 | [diff] [blame] | 470 | vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 471 | cache->page = page; |
| 472 | cache->vaddr = (unsigned long)vaddr; |
| 473 | |
| 474 | return vaddr; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 475 | } |
| 476 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 477 | static void *reloc_vaddr(struct drm_i915_gem_object *obj, |
| 478 | struct reloc_cache *cache, |
| 479 | int page) |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 480 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 481 | void *vaddr; |
| 482 | |
| 483 | if (cache->page == page) { |
| 484 | vaddr = unmask_page(cache->vaddr); |
| 485 | } else { |
| 486 | vaddr = NULL; |
| 487 | if ((cache->vaddr & KMAP) == 0) |
| 488 | vaddr = reloc_iomap(obj, cache, page); |
| 489 | if (!vaddr) |
| 490 | vaddr = reloc_kmap(obj, cache, page); |
| 491 | } |
| 492 | |
| 493 | return vaddr; |
| 494 | } |
| 495 | |
| 496 | static void clflush_write32(u32 *addr, u32 value, unsigned int flushes) |
| 497 | { |
| 498 | if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) { |
| 499 | if (flushes & CLFLUSH_BEFORE) { |
| 500 | clflushopt(addr); |
| 501 | mb(); |
| 502 | } |
| 503 | |
| 504 | *addr = value; |
| 505 | |
| 506 | /* Writes to the same cacheline are serialised by the CPU |
| 507 | * (including clflush). On the write path, we only require |
| 508 | * that it hits memory in an orderly fashion and place |
| 509 | * mb barriers at the start and end of the relocation phase |
| 510 | * to ensure ordering of clflush wrt to the system. |
| 511 | */ |
| 512 | if (flushes & CLFLUSH_AFTER) |
| 513 | clflushopt(addr); |
| 514 | } else |
| 515 | *addr = value; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 516 | } |
| 517 | |
| 518 | static int |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 519 | relocate_entry(struct drm_i915_gem_object *obj, |
| 520 | const struct drm_i915_gem_relocation_entry *reloc, |
| 521 | struct reloc_cache *cache, |
| 522 | u64 target_offset) |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 523 | { |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 524 | u64 offset = reloc->offset; |
| 525 | bool wide = cache->use_64bit_reloc; |
| 526 | void *vaddr; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 527 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 528 | target_offset = relocation_target(reloc, target_offset); |
| 529 | repeat: |
| 530 | vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT); |
| 531 | if (IS_ERR(vaddr)) |
| 532 | return PTR_ERR(vaddr); |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 533 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 534 | clflush_write32(vaddr + offset_in_page(offset), |
| 535 | lower_32_bits(target_offset), |
| 536 | cache->vaddr); |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 537 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 538 | if (wide) { |
| 539 | offset += sizeof(u32); |
| 540 | target_offset >>= 32; |
| 541 | wide = false; |
| 542 | goto repeat; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 543 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 544 | |
| 545 | return 0; |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 546 | } |
| 547 | |
Rafael Barbalho | 5032d87 | 2013-08-21 17:10:51 +0100 | [diff] [blame] | 548 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 549 | i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 550 | struct eb_vmas *eb, |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 551 | struct drm_i915_gem_relocation_entry *reloc, |
| 552 | struct reloc_cache *cache) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 553 | { |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 554 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 555 | struct drm_gem_object *target_obj; |
Daniel Vetter | 149c840 | 2012-02-15 23:50:23 +0100 | [diff] [blame] | 556 | struct drm_i915_gem_object *target_i915_obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 557 | struct i915_vma *target_vma; |
Ben Widawsky | d9ceb95 | 2014-04-28 17:18:28 -0700 | [diff] [blame] | 558 | uint64_t target_offset; |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 559 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 560 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 561 | /* we've already hold a reference to all valid objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 562 | target_vma = eb_get_vma(eb, reloc->target_handle); |
| 563 | if (unlikely(target_vma == NULL)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 564 | return -ENOENT; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 565 | target_i915_obj = target_vma->obj; |
| 566 | target_obj = &target_vma->obj->base; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 567 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 568 | target_offset = gen8_canonical_addr(target_vma->node.start); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 569 | |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 570 | /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and |
| 571 | * pipe_control writes because the gpu doesn't properly redirect them |
| 572 | * through the ppgtt for non_secure batchbuffers. */ |
Tvrtko Ursulin | 5db9401 | 2016-10-13 11:03:10 +0100 | [diff] [blame] | 573 | if (unlikely(IS_GEN6(dev_priv) && |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 574 | reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 575 | ret = i915_vma_bind(target_vma, target_i915_obj->cache_level, |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 576 | PIN_GLOBAL); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 577 | if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!")) |
| 578 | return ret; |
| 579 | } |
Eric Anholt | e844b99 | 2012-07-31 15:35:01 -0700 | [diff] [blame] | 580 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 581 | /* Validate that the target is in a valid r/w GPU domain */ |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 582 | if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 583 | DRM_DEBUG("reloc with multiple write domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 584 | "obj %p target %d offset %d " |
| 585 | "read %08x write %08x", |
| 586 | obj, reloc->target_handle, |
| 587 | (int) reloc->offset, |
| 588 | reloc->read_domains, |
| 589 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 590 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 591 | } |
Daniel Vetter | 4ca4a25 | 2011-12-14 13:57:27 +0100 | [diff] [blame] | 592 | if (unlikely((reloc->write_domain | reloc->read_domains) |
| 593 | & ~I915_GEM_GPU_DOMAINS)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 594 | DRM_DEBUG("reloc with read/write non-GPU domains: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 595 | "obj %p target %d offset %d " |
| 596 | "read %08x write %08x", |
| 597 | obj, reloc->target_handle, |
| 598 | (int) reloc->offset, |
| 599 | reloc->read_domains, |
| 600 | reloc->write_domain); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 601 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 602 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 603 | |
| 604 | target_obj->pending_read_domains |= reloc->read_domains; |
| 605 | target_obj->pending_write_domain |= reloc->write_domain; |
| 606 | |
| 607 | /* If the relocation already has the right value in it, no |
| 608 | * more work needs to be done. |
| 609 | */ |
| 610 | if (target_offset == reloc->presumed_offset) |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 611 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 612 | |
| 613 | /* Check that the relocation address is valid... */ |
Ben Widawsky | 3c94cee | 2013-11-02 21:07:11 -0700 | [diff] [blame] | 614 | if (unlikely(reloc->offset > |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 615 | obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 616 | DRM_DEBUG("Relocation beyond object bounds: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 617 | "obj %p target %d offset %d size %d.\n", |
| 618 | obj, reloc->target_handle, |
| 619 | (int) reloc->offset, |
| 620 | (int) obj->base.size); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 621 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 622 | } |
Chris Wilson | b8f7ab1 | 2010-12-08 10:43:06 +0000 | [diff] [blame] | 623 | if (unlikely(reloc->offset & 3)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 624 | DRM_DEBUG("Relocation not 4-byte aligned: " |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 625 | "obj %p target %d offset %d.\n", |
| 626 | obj, reloc->target_handle, |
| 627 | (int) reloc->offset); |
Ben Widawsky | 8b78f0e | 2013-12-26 13:39:50 -0800 | [diff] [blame] | 628 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 629 | } |
| 630 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 631 | ret = relocate_entry(obj, reloc, cache, target_offset); |
Daniel Vetter | d4d3601 | 2013-09-02 20:56:23 +0200 | [diff] [blame] | 632 | if (ret) |
| 633 | return ret; |
| 634 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 635 | /* and update the user's relocation entry */ |
| 636 | reloc->presumed_offset = target_offset; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 637 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 641 | i915_gem_execbuffer_relocate_vma(struct i915_vma *vma, |
| 642 | struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 643 | { |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 644 | #define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry)) |
| 645 | struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)]; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 646 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 647 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 648 | struct reloc_cache cache; |
| 649 | int remain, ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 650 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 651 | user_relocs = u64_to_user_ptr(entry->relocs_ptr); |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 652 | reloc_cache_init(&cache, eb->i915); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 653 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 654 | remain = entry->relocation_count; |
| 655 | while (remain) { |
| 656 | struct drm_i915_gem_relocation_entry *r = stack_reloc; |
Chris Wilson | ebc0808 | 2016-10-18 13:02:51 +0100 | [diff] [blame] | 657 | unsigned long unwritten; |
| 658 | unsigned int count; |
| 659 | |
| 660 | count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc)); |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 661 | remain -= count; |
| 662 | |
Chris Wilson | ebc0808 | 2016-10-18 13:02:51 +0100 | [diff] [blame] | 663 | /* This is the fast path and we cannot handle a pagefault |
| 664 | * whilst holding the struct mutex lest the user pass in the |
| 665 | * relocations contained within a mmaped bo. For in such a case |
| 666 | * we, the page fault handler would call i915_gem_fault() and |
| 667 | * we would try to acquire the struct mutex again. Obviously |
| 668 | * this is bad and so lockdep complains vehemently. |
| 669 | */ |
| 670 | pagefault_disable(); |
| 671 | unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])); |
| 672 | pagefault_enable(); |
| 673 | if (unlikely(unwritten)) { |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 674 | ret = -EFAULT; |
| 675 | goto out; |
| 676 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 677 | |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 678 | do { |
| 679 | u64 offset = r->presumed_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 680 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 681 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache); |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 682 | if (ret) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 683 | goto out; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 684 | |
Chris Wilson | ebc0808 | 2016-10-18 13:02:51 +0100 | [diff] [blame] | 685 | if (r->presumed_offset != offset) { |
| 686 | pagefault_disable(); |
| 687 | unwritten = __put_user(r->presumed_offset, |
| 688 | &user_relocs->presumed_offset); |
| 689 | pagefault_enable(); |
| 690 | if (unlikely(unwritten)) { |
| 691 | /* Note that reporting an error now |
| 692 | * leaves everything in an inconsistent |
| 693 | * state as we have *already* changed |
| 694 | * the relocation value inside the |
| 695 | * object. As we have not changed the |
| 696 | * reloc.presumed_offset or will not |
| 697 | * change the execobject.offset, on the |
| 698 | * call we may not rewrite the value |
| 699 | * inside the object, leaving it |
| 700 | * dangling and causing a GPU hang. |
| 701 | */ |
| 702 | ret = -EFAULT; |
| 703 | goto out; |
| 704 | } |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | user_relocs++; |
| 708 | r++; |
| 709 | } while (--count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 712 | out: |
| 713 | reloc_cache_fini(&cache); |
| 714 | return ret; |
Chris Wilson | 1d83f44 | 2012-03-24 20:12:53 +0000 | [diff] [blame] | 715 | #undef N_RELOC |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 716 | } |
| 717 | |
| 718 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 719 | i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma, |
| 720 | struct eb_vmas *eb, |
| 721 | struct drm_i915_gem_relocation_entry *relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 722 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 723 | const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 724 | struct reloc_cache cache; |
| 725 | int i, ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 726 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 727 | reloc_cache_init(&cache, eb->i915); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 728 | for (i = 0; i < entry->relocation_count; i++) { |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 729 | ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 730 | if (ret) |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 731 | break; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 732 | } |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 733 | reloc_cache_fini(&cache); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 734 | |
Chris Wilson | 31a3920 | 2016-08-18 17:16:46 +0100 | [diff] [blame] | 735 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 736 | } |
| 737 | |
| 738 | static int |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 739 | i915_gem_execbuffer_relocate(struct eb_vmas *eb) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 740 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 741 | struct i915_vma *vma; |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 742 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 743 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 744 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 745 | ret = i915_gem_execbuffer_relocate_vma(vma, eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 746 | if (ret) |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 747 | break; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 748 | } |
| 749 | |
Chris Wilson | d4aeee7 | 2011-03-14 15:11:24 +0000 | [diff] [blame] | 750 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 751 | } |
| 752 | |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 753 | static bool only_mappable_for_reloc(unsigned int flags) |
| 754 | { |
| 755 | return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) == |
| 756 | __EXEC_OBJECT_NEEDS_MAP; |
| 757 | } |
| 758 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 759 | static int |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 760 | i915_gem_execbuffer_reserve_vma(struct i915_vma *vma, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 761 | struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 762 | bool *need_reloc) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 763 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 764 | struct drm_i915_gem_object *obj = vma->obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 765 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 766 | uint64_t flags; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 767 | int ret; |
| 768 | |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 769 | flags = PIN_USER; |
Daniel Vetter | 0229da3 | 2015-04-14 19:01:54 +0200 | [diff] [blame] | 770 | if (entry->flags & EXEC_OBJECT_NEEDS_GTT) |
| 771 | flags |= PIN_GLOBAL; |
| 772 | |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 773 | if (!drm_mm_node_allocated(&vma->node)) { |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 774 | /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset, |
| 775 | * limit address to the first 4GBs for unflagged objects. |
| 776 | */ |
| 777 | if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0) |
| 778 | flags |= PIN_ZONE_4G; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 779 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP) |
| 780 | flags |= PIN_GLOBAL | PIN_MAPPABLE; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 781 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS) |
| 782 | flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 783 | if (entry->flags & EXEC_OBJECT_PINNED) |
| 784 | flags |= entry->offset | PIN_OFFSET_FIXED; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 785 | if ((flags & PIN_MAPPABLE) == 0) |
| 786 | flags |= PIN_HIGH; |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 787 | } |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 788 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 789 | ret = i915_vma_pin(vma, |
| 790 | entry->pad_to_size, |
| 791 | entry->alignment, |
| 792 | flags); |
| 793 | if ((ret == -ENOSPC || ret == -E2BIG) && |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 794 | only_mappable_for_reloc(entry->flags)) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 795 | ret = i915_vma_pin(vma, |
| 796 | entry->pad_to_size, |
| 797 | entry->alignment, |
| 798 | flags & ~PIN_MAPPABLE); |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 799 | if (ret) |
| 800 | return ret; |
| 801 | |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 802 | entry->flags |= __EXEC_OBJECT_HAS_PIN; |
| 803 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 804 | if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) { |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 805 | ret = i915_vma_get_fence(vma); |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 806 | if (ret) |
| 807 | return ret; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 808 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 809 | if (i915_vma_pin_fence(vma)) |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 810 | entry->flags |= __EXEC_OBJECT_HAS_FENCE; |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 811 | } |
| 812 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 813 | if (entry->offset != vma->node.start) { |
| 814 | entry->offset = vma->node.start; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 815 | *need_reloc = true; |
| 816 | } |
| 817 | |
| 818 | if (entry->flags & EXEC_OBJECT_WRITE) { |
| 819 | obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER; |
| 820 | obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER; |
| 821 | } |
| 822 | |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 823 | return 0; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 824 | } |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 825 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 826 | static bool |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 827 | need_reloc_mappable(struct i915_vma *vma) |
| 828 | { |
| 829 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
| 830 | |
| 831 | if (entry->relocation_count == 0) |
| 832 | return false; |
| 833 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 834 | if (!i915_vma_is_ggtt(vma)) |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 835 | return false; |
| 836 | |
| 837 | /* See also use_cpu_reloc() */ |
Tvrtko Ursulin | 0031fb9 | 2016-11-04 14:42:44 +0000 | [diff] [blame] | 838 | if (HAS_LLC(to_i915(vma->obj->base.dev))) |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 839 | return false; |
| 840 | |
| 841 | if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 842 | return false; |
| 843 | |
| 844 | return true; |
| 845 | } |
| 846 | |
| 847 | static bool |
| 848 | eb_vma_misplaced(struct i915_vma *vma) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 849 | { |
| 850 | struct drm_i915_gem_exec_object2 *entry = vma->exec_entry; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 851 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 852 | WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP && |
| 853 | !i915_vma_is_ggtt(vma)); |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 854 | |
Chris Wilson | f51455d | 2017-01-10 14:47:34 +0000 | [diff] [blame] | 855 | if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment)) |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 856 | return true; |
| 857 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 858 | if (vma->node.size < entry->pad_to_size) |
| 859 | return true; |
| 860 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 861 | if (entry->flags & EXEC_OBJECT_PINNED && |
| 862 | vma->node.start != entry->offset) |
| 863 | return true; |
| 864 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 865 | if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS && |
| 866 | vma->node.start < BATCH_OFFSET_BIAS) |
| 867 | return true; |
| 868 | |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 869 | /* avoid costly ping-pong once a batch bo ended up non-mappable */ |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 870 | if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && |
| 871 | !i915_vma_is_map_and_fenceable(vma)) |
Chris Wilson | edf4427b | 2015-01-14 11:20:56 +0000 | [diff] [blame] | 872 | return !only_mappable_for_reloc(entry->flags); |
| 873 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 874 | if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 && |
| 875 | (vma->node.start + vma->node.size - 1) >> 32) |
| 876 | return true; |
| 877 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 878 | return false; |
| 879 | } |
| 880 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 881 | static int |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 882 | i915_gem_execbuffer_reserve(struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 883 | struct list_head *vmas, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 884 | struct i915_gem_context *ctx, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 885 | bool *need_relocs) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 886 | { |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 887 | struct drm_i915_gem_object *obj; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 888 | struct i915_vma *vma; |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 889 | struct i915_address_space *vm; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 890 | struct list_head ordered_vmas; |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 891 | struct list_head pinned_vmas; |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 892 | bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4; |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 893 | int retry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 894 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 895 | vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm; |
| 896 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 897 | INIT_LIST_HEAD(&ordered_vmas); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 898 | INIT_LIST_HEAD(&pinned_vmas); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 899 | while (!list_empty(vmas)) { |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 900 | struct drm_i915_gem_exec_object2 *entry; |
| 901 | bool need_fence, need_mappable; |
| 902 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 903 | vma = list_first_entry(vmas, struct i915_vma, exec_list); |
| 904 | obj = vma->obj; |
| 905 | entry = vma->exec_entry; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 906 | |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 907 | if (ctx->flags & CONTEXT_NO_ZEROMAP) |
| 908 | entry->flags |= __EXEC_OBJECT_NEEDS_BIAS; |
| 909 | |
Chris Wilson | 82b6b6d | 2014-08-09 17:37:24 +0100 | [diff] [blame] | 910 | if (!has_fenced_gpu_access) |
| 911 | entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 912 | need_fence = |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 913 | entry->flags & EXEC_OBJECT_NEEDS_FENCE && |
Chris Wilson | 3e510a8 | 2016-08-05 10:14:23 +0100 | [diff] [blame] | 914 | i915_gem_object_is_tiled(obj); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 915 | need_mappable = need_fence || need_reloc_mappable(vma); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 916 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 917 | if (entry->flags & EXEC_OBJECT_PINNED) |
| 918 | list_move_tail(&vma->exec_list, &pinned_vmas); |
| 919 | else if (need_mappable) { |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 920 | entry->flags |= __EXEC_OBJECT_NEEDS_MAP; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 921 | list_move(&vma->exec_list, &ordered_vmas); |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 922 | } else |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 923 | list_move_tail(&vma->exec_list, &ordered_vmas); |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 924 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 925 | obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND; |
Chris Wilson | 595dad7 | 2011-01-13 11:03:48 +0000 | [diff] [blame] | 926 | obj->base.pending_write_domain = 0; |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 927 | } |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 928 | list_splice(&ordered_vmas, vmas); |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 929 | list_splice(&pinned_vmas, vmas); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 930 | |
| 931 | /* Attempt to pin all of the buffers into the GTT. |
| 932 | * This is done in 3 phases: |
| 933 | * |
| 934 | * 1a. Unbind all objects that do not match the GTT constraints for |
| 935 | * the execbuffer (fenceable, mappable, alignment etc). |
| 936 | * 1b. Increment pin count for already bound objects. |
| 937 | * 2. Bind new objects. |
| 938 | * 3. Decrement pin count. |
| 939 | * |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 940 | * This avoid unnecessary unbinding of later objects in order to make |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 941 | * room for the earlier objects *unless* we need to defragment. |
| 942 | */ |
| 943 | retry = 0; |
| 944 | do { |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 945 | int ret = 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 946 | |
| 947 | /* Unbind any ill-fitting objects or pin. */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 948 | list_for_each_entry(vma, vmas, exec_list) { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 949 | if (!drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 950 | continue; |
| 951 | |
Chris Wilson | e6a8446 | 2014-08-11 12:00:12 +0200 | [diff] [blame] | 952 | if (eb_vma_misplaced(vma)) |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 953 | ret = i915_vma_unbind(vma); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 954 | else |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 955 | ret = i915_gem_execbuffer_reserve_vma(vma, |
| 956 | engine, |
| 957 | need_relocs); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 958 | if (ret) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 959 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 960 | } |
| 961 | |
| 962 | /* Bind fresh objects */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 963 | list_for_each_entry(vma, vmas, exec_list) { |
| 964 | if (drm_mm_node_allocated(&vma->node)) |
Chris Wilson | 1690e1e | 2011-12-14 13:57:08 +0100 | [diff] [blame] | 965 | continue; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 966 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 967 | ret = i915_gem_execbuffer_reserve_vma(vma, engine, |
| 968 | need_relocs); |
Chris Wilson | 7788a76 | 2012-08-24 19:18:18 +0100 | [diff] [blame] | 969 | if (ret) |
| 970 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 971 | } |
| 972 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 973 | err: |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 974 | if (ret != -ENOSPC || retry++) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 975 | return ret; |
| 976 | |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 977 | /* Decrement pin count for bound objects */ |
| 978 | list_for_each_entry(vma, vmas, exec_list) |
| 979 | i915_gem_execbuffer_unreserve_vma(vma); |
| 980 | |
Ben Widawsky | 68c8c17 | 2013-09-11 14:57:50 -0700 | [diff] [blame] | 981 | ret = i915_gem_evict_vm(vm, true); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 982 | if (ret) |
| 983 | return ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 984 | } while (1); |
| 985 | } |
| 986 | |
| 987 | static int |
| 988 | i915_gem_execbuffer_relocate_slow(struct drm_device *dev, |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 989 | struct drm_i915_gem_execbuffer2 *args, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 990 | struct drm_file *file, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 991 | struct intel_engine_cs *engine, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 992 | struct eb_vmas *eb, |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 993 | struct drm_i915_gem_exec_object2 *exec, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 994 | struct i915_gem_context *ctx) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 995 | { |
| 996 | struct drm_i915_gem_relocation_entry *reloc; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 997 | struct i915_address_space *vm; |
| 998 | struct i915_vma *vma; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 999 | bool need_relocs; |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1000 | int *reloc_offset; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1001 | int i, total, ret; |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 1002 | unsigned count = args->buffer_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1003 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1004 | vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm; |
| 1005 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1006 | /* We may process another execbuffer during the unlock... */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1007 | while (!list_empty(&eb->vmas)) { |
| 1008 | vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list); |
| 1009 | list_del_init(&vma->exec_list); |
Chris Wilson | a415d35 | 2013-11-26 11:23:15 +0000 | [diff] [blame] | 1010 | i915_gem_execbuffer_unreserve_vma(vma); |
Chris Wilson | 624192c | 2016-08-15 10:48:50 +0100 | [diff] [blame] | 1011 | i915_vma_put(vma); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1012 | } |
| 1013 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1014 | mutex_unlock(&dev->struct_mutex); |
| 1015 | |
| 1016 | total = 0; |
| 1017 | for (i = 0; i < count; i++) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1018 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1019 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1020 | reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset)); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1021 | reloc = drm_malloc_ab(total, sizeof(*reloc)); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1022 | if (reloc == NULL || reloc_offset == NULL) { |
| 1023 | drm_free_large(reloc); |
| 1024 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1025 | mutex_lock(&dev->struct_mutex); |
| 1026 | return -ENOMEM; |
| 1027 | } |
| 1028 | |
| 1029 | total = 0; |
| 1030 | for (i = 0; i < count; i++) { |
| 1031 | struct drm_i915_gem_relocation_entry __user *user_relocs; |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1032 | u64 invalid_offset = (u64)-1; |
| 1033 | int j; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1034 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1035 | user_relocs = u64_to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1036 | |
| 1037 | if (copy_from_user(reloc+total, user_relocs, |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1038 | exec[i].relocation_count * sizeof(*reloc))) { |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1039 | ret = -EFAULT; |
| 1040 | mutex_lock(&dev->struct_mutex); |
| 1041 | goto err; |
| 1042 | } |
| 1043 | |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1044 | /* As we do not update the known relocation offsets after |
| 1045 | * relocating (due to the complexities in lock handling), |
| 1046 | * we need to mark them as invalid now so that we force the |
| 1047 | * relocation processing next time. Just in case the target |
| 1048 | * object is evicted and then rebound into its old |
| 1049 | * presumed_offset before the next execbuffer - if that |
| 1050 | * happened we would make the mistake of assuming that the |
| 1051 | * relocations were valid. |
| 1052 | */ |
| 1053 | for (j = 0; j < exec[i].relocation_count; j++) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1054 | if (__copy_to_user(&user_relocs[j].presumed_offset, |
| 1055 | &invalid_offset, |
| 1056 | sizeof(invalid_offset))) { |
Chris Wilson | 262b6d3 | 2013-01-15 16:17:54 +0000 | [diff] [blame] | 1057 | ret = -EFAULT; |
| 1058 | mutex_lock(&dev->struct_mutex); |
| 1059 | goto err; |
| 1060 | } |
| 1061 | } |
| 1062 | |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1063 | reloc_offset[i] = total; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1064 | total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1065 | } |
| 1066 | |
| 1067 | ret = i915_mutex_lock_interruptible(dev); |
| 1068 | if (ret) { |
| 1069 | mutex_lock(&dev->struct_mutex); |
| 1070 | goto err; |
| 1071 | } |
| 1072 | |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1073 | /* reacquire the objects */ |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1074 | eb_reset(eb); |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1075 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 1076 | if (ret) |
| 1077 | goto err; |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1078 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1079 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1080 | ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx, |
| 1081 | &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1082 | if (ret) |
| 1083 | goto err; |
| 1084 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1085 | list_for_each_entry(vma, &eb->vmas, exec_list) { |
| 1086 | int offset = vma->exec_entry - exec; |
| 1087 | ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb, |
| 1088 | reloc + reloc_offset[offset]); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1089 | if (ret) |
| 1090 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1091 | } |
| 1092 | |
| 1093 | /* Leave the user relocations as are, this is the painfully slow path, |
| 1094 | * and we want to avoid the complication of dropping the lock whilst |
| 1095 | * having buffers reserved in the aperture and so causing spurious |
| 1096 | * ENOSPC for random operations. |
| 1097 | */ |
| 1098 | |
| 1099 | err: |
| 1100 | drm_free_large(reloc); |
Chris Wilson | dd6864a | 2011-01-12 23:49:13 +0000 | [diff] [blame] | 1101 | drm_free_large(reloc_offset); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1102 | return ret; |
| 1103 | } |
| 1104 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1105 | static int |
John Harrison | 535fbe8 | 2015-05-29 17:43:32 +0100 | [diff] [blame] | 1106 | i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req, |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1107 | struct list_head *vmas) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1108 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1109 | struct i915_vma *vma; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1110 | int ret; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1111 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1112 | list_for_each_entry(vma, vmas, exec_list) { |
| 1113 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | 03ade51 | 2015-04-27 13:41:18 +0100 | [diff] [blame] | 1114 | |
Chris Wilson | 77ae995 | 2017-01-27 09:40:07 +0000 | [diff] [blame] | 1115 | if (vma->exec_entry->flags & EXEC_OBJECT_ASYNC) |
| 1116 | continue; |
| 1117 | |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 1118 | ret = i915_gem_request_await_object |
| 1119 | (req, obj, obj->base.pending_write_domain); |
| 1120 | if (ret) |
| 1121 | return ret; |
Chris Wilson | 851ba2d | 2016-09-09 14:12:01 +0100 | [diff] [blame] | 1122 | |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 1123 | if (obj->base.write_domain & I915_GEM_DOMAIN_CPU) |
Chris Wilson | dcd7993 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 1124 | i915_gem_clflush_object(obj, false); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1125 | } |
| 1126 | |
Chris Wilson | dcd7993 | 2016-08-18 17:16:40 +0100 | [diff] [blame] | 1127 | /* Unconditionally flush any chipset caches (for streaming writes). */ |
| 1128 | i915_gem_chipset_flush(req->engine->i915); |
Daniel Vetter | 6ac42f4 | 2012-07-21 12:25:01 +0200 | [diff] [blame] | 1129 | |
Chris Wilson | c7fe7d2 | 2016-08-02 22:50:24 +0100 | [diff] [blame] | 1130 | /* Unconditionally invalidate GPU caches and TLBs. */ |
Chris Wilson | 7c9cf4e | 2016-08-02 22:50:25 +0100 | [diff] [blame] | 1131 | return req->engine->emit_flush(req, EMIT_INVALIDATE); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1134 | static bool |
| 1135 | i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1136 | { |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1137 | if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS) |
| 1138 | return false; |
| 1139 | |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1140 | /* Kernel clipping was a DRI1 misfeature */ |
| 1141 | if (exec->num_cliprects || exec->cliprects_ptr) |
| 1142 | return false; |
| 1143 | |
| 1144 | if (exec->DR4 == 0xffffffff) { |
| 1145 | DRM_DEBUG("UXA submitting garbage DR4, fixing up\n"); |
| 1146 | exec->DR4 = 0; |
| 1147 | } |
| 1148 | if (exec->DR1 || exec->DR4) |
| 1149 | return false; |
| 1150 | |
| 1151 | if ((exec->batch_start_offset | exec->batch_len) & 0x7) |
| 1152 | return false; |
| 1153 | |
| 1154 | return true; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1155 | } |
| 1156 | |
| 1157 | static int |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1158 | validate_exec_list(struct drm_device *dev, |
| 1159 | struct drm_i915_gem_exec_object2 *exec, |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1160 | int count) |
| 1161 | { |
Daniel Vetter | b205ca5 | 2013-09-19 14:00:11 +0200 | [diff] [blame] | 1162 | unsigned relocs_total = 0; |
| 1163 | unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry); |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1164 | unsigned invalid_flags; |
| 1165 | int i; |
| 1166 | |
Dave Gordon | 9e2793f6 | 2016-07-14 14:52:03 +0100 | [diff] [blame] | 1167 | /* INTERNAL flags must not overlap with external ones */ |
| 1168 | BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS); |
| 1169 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1170 | invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS; |
| 1171 | if (USES_FULL_PPGTT(dev)) |
| 1172 | invalid_flags |= EXEC_OBJECT_NEEDS_GTT; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1173 | |
| 1174 | for (i = 0; i < count; i++) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1175 | char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1176 | int length; /* limited by fault_in_pages_readable() */ |
| 1177 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1178 | if (exec[i].flags & invalid_flags) |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1179 | return -EINVAL; |
| 1180 | |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 1181 | /* Offset can be used as input (EXEC_OBJECT_PINNED), reject |
| 1182 | * any non-page-aligned or non-canonical addresses. |
| 1183 | */ |
| 1184 | if (exec[i].flags & EXEC_OBJECT_PINNED) { |
| 1185 | if (exec[i].offset != |
| 1186 | gen8_canonical_addr(exec[i].offset & PAGE_MASK)) |
| 1187 | return -EINVAL; |
| 1188 | |
| 1189 | /* From drm_mm perspective address space is continuous, |
| 1190 | * so from this point we're always using non-canonical |
| 1191 | * form internally. |
| 1192 | */ |
| 1193 | exec[i].offset = gen8_noncanonical_addr(exec[i].offset); |
| 1194 | } |
| 1195 | |
Chris Wilson | 55a9785 | 2015-06-19 13:59:46 +0100 | [diff] [blame] | 1196 | if (exec[i].alignment && !is_power_of_2(exec[i].alignment)) |
| 1197 | return -EINVAL; |
| 1198 | |
Chris Wilson | 91b2db6 | 2016-08-04 16:32:23 +0100 | [diff] [blame] | 1199 | /* pad_to_size was once a reserved field, so sanitize it */ |
| 1200 | if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) { |
| 1201 | if (offset_in_page(exec[i].pad_to_size)) |
| 1202 | return -EINVAL; |
| 1203 | } else { |
| 1204 | exec[i].pad_to_size = 0; |
| 1205 | } |
| 1206 | |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 1207 | /* First check for malicious input causing overflow in |
| 1208 | * the worst case where we need to allocate the entire |
| 1209 | * relocation tree as a single array. |
| 1210 | */ |
| 1211 | if (exec[i].relocation_count > relocs_max - relocs_total) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1212 | return -EINVAL; |
Kees Cook | 3118a4f | 2013-03-11 17:31:45 -0700 | [diff] [blame] | 1213 | relocs_total += exec[i].relocation_count; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1214 | |
| 1215 | length = exec[i].relocation_count * |
| 1216 | sizeof(struct drm_i915_gem_relocation_entry); |
Kees Cook | 3058753 | 2013-03-11 14:37:35 -0700 | [diff] [blame] | 1217 | /* |
| 1218 | * We must check that the entire relocation array is safe |
| 1219 | * to read, but since we may need to update the presumed |
| 1220 | * offsets during execution, check for full write access. |
| 1221 | */ |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1222 | if (!access_ok(VERIFY_WRITE, ptr, length)) |
| 1223 | return -EFAULT; |
| 1224 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1225 | if (likely(!i915.prefault_disable)) { |
Al Viro | 4bce9f6 | 2016-09-17 18:02:44 -0400 | [diff] [blame] | 1226 | if (fault_in_pages_readable(ptr, length)) |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1227 | return -EFAULT; |
| 1228 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1229 | } |
| 1230 | |
| 1231 | return 0; |
| 1232 | } |
| 1233 | |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1234 | static struct i915_gem_context * |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1235 | i915_gem_validate_context(struct drm_device *dev, struct drm_file *file, |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1236 | struct intel_engine_cs *engine, const u32 ctx_id) |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1237 | { |
Chris Wilson | f7978a0 | 2016-08-22 09:03:36 +0100 | [diff] [blame] | 1238 | struct i915_gem_context *ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1239 | |
Chris Wilson | ca585b5 | 2016-05-24 14:53:36 +0100 | [diff] [blame] | 1240 | ctx = i915_gem_context_lookup(file->driver_priv, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1241 | if (IS_ERR(ctx)) |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1242 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1243 | |
Chris Wilson | 6095868 | 2016-12-31 11:20:11 +0000 | [diff] [blame] | 1244 | if (i915_gem_context_is_banned(ctx)) { |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1245 | DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1246 | return ERR_PTR(-EIO); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1247 | } |
| 1248 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1249 | return ctx; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1250 | } |
| 1251 | |
Chris Wilson | 7aa6ca6 | 2016-11-07 16:52:04 +0000 | [diff] [blame] | 1252 | static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 1253 | { |
| 1254 | return !(obj->cache_level == I915_CACHE_NONE || |
| 1255 | obj->cache_level == I915_CACHE_WT); |
| 1256 | } |
| 1257 | |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1258 | void i915_vma_move_to_active(struct i915_vma *vma, |
| 1259 | struct drm_i915_gem_request *req, |
| 1260 | unsigned int flags) |
| 1261 | { |
| 1262 | struct drm_i915_gem_object *obj = vma->obj; |
| 1263 | const unsigned int idx = req->engine->id; |
| 1264 | |
Chris Wilson | 81147b0 | 2016-12-18 15:37:18 +0000 | [diff] [blame] | 1265 | lockdep_assert_held(&req->i915->drm.struct_mutex); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1266 | GEM_BUG_ON(!drm_mm_node_allocated(&vma->node)); |
| 1267 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 1268 | /* Add a reference if we're newly entering the active list. |
| 1269 | * The order in which we add operations to the retirement queue is |
| 1270 | * vital here: mark_active adds to the start of the callback list, |
| 1271 | * such that subsequent callbacks are called first. Therefore we |
| 1272 | * add the active reference first and queue for it to be dropped |
| 1273 | * *last*. |
| 1274 | */ |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 1275 | if (!i915_vma_is_active(vma)) |
| 1276 | obj->active_count++; |
| 1277 | i915_vma_set_active(vma, idx); |
| 1278 | i915_gem_active_set(&vma->last_read[idx], req); |
| 1279 | list_move_tail(&vma->vm_link, &vma->vm->active_list); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1280 | |
| 1281 | if (flags & EXEC_OBJECT_WRITE) { |
Chris Wilson | 5b8c8ae | 2016-11-16 19:07:04 +0000 | [diff] [blame] | 1282 | if (intel_fb_obj_invalidate(obj, ORIGIN_CS)) |
| 1283 | i915_gem_active_set(&obj->frontbuffer_write, req); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1284 | |
| 1285 | /* update for the implicit flush after a batch */ |
| 1286 | obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS; |
Chris Wilson | 7aa6ca6 | 2016-11-07 16:52:04 +0000 | [diff] [blame] | 1287 | if (!obj->cache_dirty && gpu_write_needs_clflush(obj)) |
| 1288 | obj->cache_dirty = true; |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1289 | } |
| 1290 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 1291 | if (flags & EXEC_OBJECT_NEEDS_FENCE) |
| 1292 | i915_gem_active_set(&vma->last_fence, req); |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1293 | } |
| 1294 | |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 1295 | static void eb_export_fence(struct drm_i915_gem_object *obj, |
| 1296 | struct drm_i915_gem_request *req, |
| 1297 | unsigned int flags) |
| 1298 | { |
Chris Wilson | d07f0e5 | 2016-10-28 13:58:44 +0100 | [diff] [blame] | 1299 | struct reservation_object *resv = obj->resv; |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 1300 | |
| 1301 | /* Ignore errors from failing to allocate the new fence, we can't |
| 1302 | * handle an error right now. Worst case should be missed |
| 1303 | * synchronisation leading to rendering corruption. |
| 1304 | */ |
| 1305 | ww_mutex_lock(&resv->lock, NULL); |
| 1306 | if (flags & EXEC_OBJECT_WRITE) |
| 1307 | reservation_object_add_excl_fence(resv, &req->fence); |
| 1308 | else if (reservation_object_reserve_shared(resv) == 0) |
| 1309 | reservation_object_add_shared_fence(resv, &req->fence); |
| 1310 | ww_mutex_unlock(&resv->lock); |
| 1311 | } |
| 1312 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1313 | static void |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1314 | i915_gem_execbuffer_move_to_active(struct list_head *vmas, |
John Harrison | 8a8edb5 | 2015-05-29 17:43:33 +0100 | [diff] [blame] | 1315 | struct drm_i915_gem_request *req) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1316 | { |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1317 | struct i915_vma *vma; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1318 | |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1319 | list_for_each_entry(vma, vmas, exec_list) { |
| 1320 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | 69c2fc8 | 2012-07-20 12:41:03 +0100 | [diff] [blame] | 1321 | u32 old_read = obj->base.read_domains; |
| 1322 | u32 old_write = obj->base.write_domain; |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1323 | |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1324 | obj->base.write_domain = obj->base.pending_write_domain; |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1325 | if (obj->base.write_domain) |
| 1326 | vma->exec_entry->flags |= EXEC_OBJECT_WRITE; |
| 1327 | else |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1328 | obj->base.pending_read_domains |= obj->base.read_domains; |
| 1329 | obj->base.read_domains = obj->base.pending_read_domains; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1330 | |
Chris Wilson | 5cf3d28 | 2016-08-04 07:52:43 +0100 | [diff] [blame] | 1331 | i915_vma_move_to_active(vma, req, vma->exec_entry->flags); |
Chris Wilson | ad778f8 | 2016-08-04 16:32:42 +0100 | [diff] [blame] | 1332 | eb_export_fence(obj, req, vma->exec_entry->flags); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1333 | trace_i915_gem_object_change_domain(obj, old_read, old_write); |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1334 | } |
| 1335 | } |
| 1336 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1337 | static int |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1338 | i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req) |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1339 | { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1340 | struct intel_ring *ring = req->ring; |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1341 | int ret, i; |
| 1342 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1343 | if (!IS_GEN7(req->i915) || req->engine->id != RCS) { |
Daniel Vetter | 9d662da | 2014-04-24 08:09:09 +0200 | [diff] [blame] | 1344 | DRM_DEBUG("sol reset is gen7/rcs only\n"); |
| 1345 | return -EINVAL; |
| 1346 | } |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1347 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1348 | ret = intel_ring_begin(req, 4 * 3); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1349 | if (ret) |
| 1350 | return ret; |
| 1351 | |
| 1352 | for (i = 0; i < 4; i++) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1353 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1354 | intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i)); |
| 1355 | intel_ring_emit(ring, 0); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1356 | } |
| 1357 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1358 | intel_ring_advance(ring); |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1359 | |
| 1360 | return 0; |
| 1361 | } |
| 1362 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1363 | static struct i915_vma * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1364 | i915_gem_execbuffer_parse(struct intel_engine_cs *engine, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1365 | struct drm_i915_gem_exec_object2 *shadow_exec_entry, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1366 | struct drm_i915_gem_object *batch_obj, |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1367 | struct eb_vmas *eb, |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1368 | u32 batch_start_offset, |
| 1369 | u32 batch_len, |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1370 | bool is_master) |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1371 | { |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1372 | struct drm_i915_gem_object *shadow_batch_obj; |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1373 | struct i915_vma *vma; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1374 | int ret; |
| 1375 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 1376 | shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool, |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1377 | PAGE_ALIGN(batch_len)); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1378 | if (IS_ERR(shadow_batch_obj)) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1379 | return ERR_CAST(shadow_batch_obj); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1380 | |
Chris Wilson | 33a051a | 2016-07-27 09:07:26 +0100 | [diff] [blame] | 1381 | ret = intel_engine_cmd_parser(engine, |
| 1382 | batch_obj, |
| 1383 | shadow_batch_obj, |
| 1384 | batch_start_offset, |
| 1385 | batch_len, |
| 1386 | is_master); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1387 | if (ret) { |
| 1388 | if (ret == -EACCES) /* unhandled chained batch */ |
| 1389 | vma = NULL; |
| 1390 | else |
| 1391 | vma = ERR_PTR(ret); |
| 1392 | goto out; |
| 1393 | } |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1394 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1395 | vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0); |
| 1396 | if (IS_ERR(vma)) |
| 1397 | goto out; |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1398 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1399 | memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry)); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1400 | |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1401 | vma->exec_entry = shadow_exec_entry; |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1402 | vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN; |
Chris Wilson | 25dc556 | 2016-07-20 13:31:52 +0100 | [diff] [blame] | 1403 | i915_gem_object_get(shadow_batch_obj); |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1404 | list_add_tail(&vma->exec_list, &eb->vmas); |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1405 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1406 | out: |
Chris Wilson | de4e783 | 2015-04-07 16:20:35 +0100 | [diff] [blame] | 1407 | i915_gem_object_unpin_pages(shadow_batch_obj); |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1408 | return vma; |
Brad Volkin | 7174537 | 2014-12-11 12:13:12 -0800 | [diff] [blame] | 1409 | } |
Chris Wilson | 5c6c600 | 2014-09-06 10:28:27 +0100 | [diff] [blame] | 1410 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1411 | static int |
| 1412 | execbuf_submit(struct i915_execbuffer_params *params, |
| 1413 | struct drm_i915_gem_execbuffer2 *args, |
| 1414 | struct list_head *vmas) |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1415 | { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1416 | struct drm_i915_private *dev_priv = params->request->i915; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1417 | u64 exec_start, exec_len; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1418 | int instp_mode; |
| 1419 | u32 instp_mask; |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1420 | int ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1421 | |
John Harrison | 535fbe8 | 2015-05-29 17:43:32 +0100 | [diff] [blame] | 1422 | ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1423 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1424 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1425 | |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 1426 | ret = i915_switch_context(params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1427 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1428 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1429 | |
| 1430 | instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK; |
| 1431 | instp_mask = I915_EXEC_CONSTANTS_MASK; |
| 1432 | switch (instp_mode) { |
| 1433 | case I915_EXEC_CONSTANTS_REL_GENERAL: |
| 1434 | case I915_EXEC_CONSTANTS_ABSOLUTE: |
| 1435 | case I915_EXEC_CONSTANTS_REL_SURFACE: |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1436 | if (instp_mode != 0 && params->engine->id != RCS) { |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1437 | DRM_DEBUG("non-0 rel constants mode on non-RCS\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1438 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1439 | } |
| 1440 | |
| 1441 | if (instp_mode != dev_priv->relative_constants_mode) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1442 | if (INTEL_INFO(dev_priv)->gen < 4) { |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1443 | DRM_DEBUG("no rel constants on pre-gen4\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1444 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1445 | } |
| 1446 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1447 | if (INTEL_INFO(dev_priv)->gen > 5 && |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1448 | instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) { |
| 1449 | DRM_DEBUG("rel surface constants mode invalid on gen5+\n"); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1450 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1451 | } |
| 1452 | |
| 1453 | /* The HW changed the meaning on this bit on gen6 */ |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1454 | if (INTEL_INFO(dev_priv)->gen >= 6) |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1455 | instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE; |
| 1456 | } |
| 1457 | break; |
| 1458 | default: |
| 1459 | DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1460 | return -EINVAL; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1461 | } |
| 1462 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1463 | if (params->engine->id == RCS && |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1464 | instp_mode != dev_priv->relative_constants_mode) { |
Chris Wilson | 7e37f88 | 2016-08-02 22:50:21 +0100 | [diff] [blame] | 1465 | struct intel_ring *ring = params->request->ring; |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1466 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 1467 | ret = intel_ring_begin(params->request, 4); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1468 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1469 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1470 | |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1471 | intel_ring_emit(ring, MI_NOOP); |
| 1472 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
| 1473 | intel_ring_emit_reg(ring, INSTPM); |
| 1474 | intel_ring_emit(ring, instp_mask << 16 | instp_mode); |
| 1475 | intel_ring_advance(ring); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1476 | |
| 1477 | dev_priv->relative_constants_mode = instp_mode; |
| 1478 | } |
| 1479 | |
| 1480 | if (args->flags & I915_EXEC_GEN7_SOL_RESET) { |
Chris Wilson | b5321f3 | 2016-08-02 22:50:18 +0100 | [diff] [blame] | 1481 | ret = i915_reset_gen7_sol_offsets(params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1482 | if (ret) |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1483 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1484 | } |
| 1485 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1486 | exec_len = args->batch_len; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1487 | exec_start = params->batch->node.start + |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1488 | params->args_batch_start_offset; |
| 1489 | |
Ville Syrjälä | 9d611c0 | 2015-12-14 18:23:49 +0200 | [diff] [blame] | 1490 | if (exec_len == 0) |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1491 | exec_len = params->batch->size - params->args_batch_start_offset; |
Ville Syrjälä | 9d611c0 | 2015-12-14 18:23:49 +0200 | [diff] [blame] | 1492 | |
Chris Wilson | 803688b | 2016-08-02 22:50:27 +0100 | [diff] [blame] | 1493 | ret = params->engine->emit_bb_start(params->request, |
| 1494 | exec_start, exec_len, |
| 1495 | params->dispatch_flags); |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1496 | if (ret) |
| 1497 | return ret; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1498 | |
John Harrison | 95c2416 | 2015-05-29 17:43:31 +0100 | [diff] [blame] | 1499 | trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1500 | |
John Harrison | 8a8edb5 | 2015-05-29 17:43:33 +0100 | [diff] [blame] | 1501 | i915_gem_execbuffer_move_to_active(vmas, params->request); |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1502 | |
Chris Wilson | 2f5945b | 2015-10-06 11:39:55 +0100 | [diff] [blame] | 1503 | return 0; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1504 | } |
| 1505 | |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1506 | /** |
| 1507 | * Find one BSD ring to dispatch the corresponding BSD command. |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1508 | * The engine index is returned. |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1509 | */ |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1510 | static unsigned int |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1511 | gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv, |
| 1512 | struct drm_file *file) |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1513 | { |
Zhao Yakui | a8ebba7 | 2014-04-17 10:37:40 +0800 | [diff] [blame] | 1514 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 1515 | |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1516 | /* Check whether the file_priv has already selected one ring. */ |
Joonas Lahtinen | 6f63340 | 2016-09-01 14:58:21 +0300 | [diff] [blame] | 1517 | if ((int)file_priv->bsd_engine < 0) |
| 1518 | file_priv->bsd_engine = atomic_fetch_xor(1, |
| 1519 | &dev_priv->mm.bsd_engine_dispatch_index); |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1520 | |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1521 | return file_priv->bsd_engine; |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 1522 | } |
| 1523 | |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1524 | #define I915_USER_RINGS (4) |
| 1525 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 1526 | static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = { |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1527 | [I915_EXEC_DEFAULT] = RCS, |
| 1528 | [I915_EXEC_RENDER] = RCS, |
| 1529 | [I915_EXEC_BLT] = BCS, |
| 1530 | [I915_EXEC_BSD] = VCS, |
| 1531 | [I915_EXEC_VEBOX] = VECS |
| 1532 | }; |
| 1533 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1534 | static struct intel_engine_cs * |
| 1535 | eb_select_engine(struct drm_i915_private *dev_priv, |
| 1536 | struct drm_file *file, |
| 1537 | struct drm_i915_gem_execbuffer2 *args) |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1538 | { |
| 1539 | unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK; |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1540 | struct intel_engine_cs *engine; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1541 | |
| 1542 | if (user_ring_id > I915_USER_RINGS) { |
| 1543 | DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1544 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1545 | } |
| 1546 | |
| 1547 | if ((user_ring_id != I915_EXEC_BSD) && |
| 1548 | ((args->flags & I915_EXEC_BSD_MASK) != 0)) { |
| 1549 | DRM_DEBUG("execbuf with non bsd ring but with invalid " |
| 1550 | "bsd dispatch flags: %d\n", (int)(args->flags)); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1551 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1552 | } |
| 1553 | |
| 1554 | if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) { |
| 1555 | unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK; |
| 1556 | |
| 1557 | if (bsd_idx == I915_EXEC_BSD_DEFAULT) { |
Chris Wilson | c80ff16 | 2016-07-27 09:07:27 +0100 | [diff] [blame] | 1558 | bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file); |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1559 | } else if (bsd_idx >= I915_EXEC_BSD_RING1 && |
| 1560 | bsd_idx <= I915_EXEC_BSD_RING2) { |
Tvrtko Ursulin | d9da6aa | 2016-01-27 13:41:09 +0000 | [diff] [blame] | 1561 | bsd_idx >>= I915_EXEC_BSD_SHIFT; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1562 | bsd_idx--; |
| 1563 | } else { |
| 1564 | DRM_DEBUG("execbuf with unknown bsd ring: %u\n", |
| 1565 | bsd_idx); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1566 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1567 | } |
| 1568 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1569 | engine = dev_priv->engine[_VCS(bsd_idx)]; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1570 | } else { |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1571 | engine = dev_priv->engine[user_ring_map[user_ring_id]]; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1572 | } |
| 1573 | |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1574 | if (!engine) { |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1575 | DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id); |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1576 | return NULL; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1577 | } |
| 1578 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1579 | return engine; |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 1580 | } |
| 1581 | |
Eric Anholt | ae662d3 | 2012-01-03 09:23:29 -0800 | [diff] [blame] | 1582 | static int |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1583 | i915_gem_do_execbuffer(struct drm_device *dev, void *data, |
| 1584 | struct drm_file *file, |
| 1585 | struct drm_i915_gem_execbuffer2 *args, |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1586 | struct drm_i915_gem_exec_object2 *exec) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1587 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1588 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 1589 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1590 | struct eb_vmas *eb; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1591 | struct drm_i915_gem_exec_object2 shadow_exec_entry; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1592 | struct intel_engine_cs *engine; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1593 | struct i915_gem_context *ctx; |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1594 | struct i915_address_space *vm; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1595 | struct i915_execbuffer_params params_master; /* XXX: will be removed later */ |
| 1596 | struct i915_execbuffer_params *params = ¶ms_master; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1597 | const u32 ctx_id = i915_execbuffer2_get_context_id(*args); |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1598 | u32 dispatch_flags; |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1599 | struct dma_fence *in_fence = NULL; |
| 1600 | struct sync_file *out_fence = NULL; |
| 1601 | int out_fence_fd = -1; |
Oscar Mateo | 7838259 | 2014-07-03 16:28:05 +0100 | [diff] [blame] | 1602 | int ret; |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1603 | bool need_relocs; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1604 | |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1605 | if (!i915_gem_check_execbuffer(args)) |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1606 | return -EINVAL; |
Chris Wilson | 432e58e | 2010-11-25 19:32:06 +0000 | [diff] [blame] | 1607 | |
Chris Wilson | ad19f10 | 2014-08-10 06:29:08 +0100 | [diff] [blame] | 1608 | ret = validate_exec_list(dev, exec, args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1609 | if (ret) |
| 1610 | return ret; |
| 1611 | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1612 | dispatch_flags = 0; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1613 | if (args->flags & I915_EXEC_SECURE) { |
Daniel Vetter | b3ac9f2 | 2016-06-21 10:54:20 +0200 | [diff] [blame] | 1614 | if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN)) |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1615 | return -EPERM; |
| 1616 | |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1617 | dispatch_flags |= I915_DISPATCH_SECURE; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1618 | } |
Daniel Vetter | b45305f | 2012-12-17 16:21:27 +0100 | [diff] [blame] | 1619 | if (args->flags & I915_EXEC_IS_PINNED) |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1620 | dispatch_flags |= I915_DISPATCH_PINNED; |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1621 | |
Dave Gordon | f8ca0c0 | 2016-07-20 18:16:07 +0100 | [diff] [blame] | 1622 | engine = eb_select_engine(dev_priv, file, args); |
| 1623 | if (!engine) |
| 1624 | return -EINVAL; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1625 | |
| 1626 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1627 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1628 | return -EINVAL; |
| 1629 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1630 | |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1631 | if (args->flags & I915_EXEC_RESOURCE_STREAMER) { |
Tvrtko Ursulin | 4805fe8 | 2016-11-04 14:42:46 +0000 | [diff] [blame] | 1632 | if (!HAS_RESOURCE_STREAMER(dev_priv)) { |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1633 | DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n"); |
| 1634 | return -EINVAL; |
| 1635 | } |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1636 | if (engine->id != RCS) { |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1637 | DRM_DEBUG("RS is not available on %s\n", |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1638 | engine->name); |
Abdiel Janulgue | a9ed33c | 2015-07-01 10:12:23 +0300 | [diff] [blame] | 1639 | return -EINVAL; |
| 1640 | } |
| 1641 | |
| 1642 | dispatch_flags |= I915_DISPATCH_RS; |
| 1643 | } |
| 1644 | |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1645 | if (args->flags & I915_EXEC_FENCE_IN) { |
| 1646 | in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2)); |
Daniele Ceraolo Spurio | 4a04e37 | 2017-02-03 14:45:29 -0800 | [diff] [blame^] | 1647 | if (!in_fence) |
| 1648 | return -EINVAL; |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1649 | } |
| 1650 | |
| 1651 | if (args->flags & I915_EXEC_FENCE_OUT) { |
| 1652 | out_fence_fd = get_unused_fd_flags(O_CLOEXEC); |
| 1653 | if (out_fence_fd < 0) { |
| 1654 | ret = out_fence_fd; |
Daniele Ceraolo Spurio | 4a04e37 | 2017-02-03 14:45:29 -0800 | [diff] [blame^] | 1655 | goto err_in_fence; |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1656 | } |
| 1657 | } |
| 1658 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 1659 | /* Take a local wakeref for preparing to dispatch the execbuf as |
| 1660 | * we expect to access the hardware fairly frequently in the |
| 1661 | * process. Upon first dispatch, we acquire another prolonged |
| 1662 | * wakeref that we hold until the GPU has been idle for at least |
| 1663 | * 100ms. |
| 1664 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1665 | intel_runtime_pm_get(dev_priv); |
| 1666 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1667 | ret = i915_mutex_lock_interruptible(dev); |
| 1668 | if (ret) |
| 1669 | goto pre_mutex_err; |
| 1670 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1671 | ctx = i915_gem_validate_context(dev, file, engine, ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 1672 | if (IS_ERR(ctx)) { |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1673 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1674 | ret = PTR_ERR(ctx); |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1675 | goto pre_mutex_err; |
Ben Widawsky | 935f38d | 2014-04-04 22:41:07 -0700 | [diff] [blame] | 1676 | } |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1677 | |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1678 | i915_gem_context_get(ctx); |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1679 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 1680 | if (ctx->ppgtt) |
| 1681 | vm = &ctx->ppgtt->base; |
| 1682 | else |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1683 | vm = &ggtt->base; |
Mika Kuoppala | d299cce | 2013-11-26 16:14:33 +0200 | [diff] [blame] | 1684 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1685 | memset(¶ms_master, 0x00, sizeof(params_master)); |
| 1686 | |
Chris Wilson | d50415c | 2016-08-18 17:16:52 +0100 | [diff] [blame] | 1687 | eb = eb_create(dev_priv, args); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1688 | if (eb == NULL) { |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1689 | i915_gem_context_put(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1690 | mutex_unlock(&dev->struct_mutex); |
| 1691 | ret = -ENOMEM; |
| 1692 | goto pre_mutex_err; |
| 1693 | } |
| 1694 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1695 | /* Look up object handles */ |
Ben Widawsky | 27173f1 | 2013-08-14 11:38:36 +0200 | [diff] [blame] | 1696 | ret = eb_lookup_vmas(eb, exec, args, vm, file); |
Chris Wilson | 3b96eff | 2013-01-08 10:53:14 +0000 | [diff] [blame] | 1697 | if (ret) |
| 1698 | goto err; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1699 | |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1700 | /* take note of the batch buffer before we might reorder the lists */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1701 | params->batch = eb_get_batch(eb); |
Chris Wilson | 6fe4f14 | 2011-01-10 17:35:37 +0000 | [diff] [blame] | 1702 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1703 | /* Move the objects en-masse into the GTT, evicting if necessary. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1704 | need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1705 | ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx, |
| 1706 | &need_relocs); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1707 | if (ret) |
| 1708 | goto err; |
| 1709 | |
| 1710 | /* The objects are in their final locations, apply the relocations. */ |
Daniel Vetter | ed5982e | 2013-01-17 22:23:36 +0100 | [diff] [blame] | 1711 | if (need_relocs) |
Ben Widawsky | 17601cbc | 2013-11-25 09:54:38 -0800 | [diff] [blame] | 1712 | ret = i915_gem_execbuffer_relocate(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1713 | if (ret) { |
| 1714 | if (ret == -EFAULT) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 1715 | ret = i915_gem_execbuffer_relocate_slow(dev, args, file, |
| 1716 | engine, |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 1717 | eb, exec, ctx); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1718 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1719 | } |
| 1720 | if (ret) |
| 1721 | goto err; |
| 1722 | } |
| 1723 | |
| 1724 | /* Set the pending read domains for the batch buffer to COMMAND */ |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1725 | if (params->batch->obj->base.pending_write_domain) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1726 | DRM_DEBUG("Attempting to use self-modifying batch buffer\n"); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1727 | ret = -EINVAL; |
| 1728 | goto err; |
| 1729 | } |
Chris Wilson | 0b53727 | 2016-08-18 17:17:12 +0100 | [diff] [blame] | 1730 | if (args->batch_start_offset > params->batch->size || |
| 1731 | args->batch_len > params->batch->size - args->batch_start_offset) { |
| 1732 | DRM_DEBUG("Attempting to use out-of-bounds batch\n"); |
| 1733 | ret = -EINVAL; |
| 1734 | goto err; |
| 1735 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1736 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1737 | params->args_batch_start_offset = args->batch_start_offset; |
Chris Wilson | 41736a8 | 2016-11-24 12:58:51 +0000 | [diff] [blame] | 1738 | if (engine->needs_cmd_parser && args->batch_len) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1739 | struct i915_vma *vma; |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1740 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1741 | vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry, |
| 1742 | params->batch->obj, |
| 1743 | eb, |
| 1744 | args->batch_start_offset, |
| 1745 | args->batch_len, |
| 1746 | drm_is_current_master(file)); |
| 1747 | if (IS_ERR(vma)) { |
| 1748 | ret = PTR_ERR(vma); |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1749 | goto err; |
| 1750 | } |
Chris Wilson | 17cabf5 | 2015-01-14 11:20:57 +0000 | [diff] [blame] | 1751 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1752 | if (vma) { |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1753 | /* |
| 1754 | * Batch parsed and accepted: |
| 1755 | * |
| 1756 | * Set the DISPATCH_SECURE bit to remove the NON_SECURE |
| 1757 | * bit from MI_BATCH_BUFFER_START commands issued in |
| 1758 | * the dispatch_execbuffer implementations. We |
| 1759 | * specifically don't want that set on batches the |
| 1760 | * command parser has accepted. |
| 1761 | */ |
| 1762 | dispatch_flags |= I915_DISPATCH_SECURE; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1763 | params->args_batch_start_offset = 0; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1764 | params->batch = vma; |
Rebecca N. Palmer | c7c7372 | 2015-05-08 14:26:50 +0100 | [diff] [blame] | 1765 | } |
Brad Volkin | 351e3db | 2014-02-18 10:15:46 -0800 | [diff] [blame] | 1766 | } |
| 1767 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1768 | params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND; |
Brad Volkin | 78a4237 | 2014-12-11 12:13:09 -0800 | [diff] [blame] | 1769 | |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1770 | /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure |
| 1771 | * batch" bit. Hence we need to pin secure batches into the global gtt. |
Ben Widawsky | 28cf541 | 2013-11-02 21:07:26 -0700 | [diff] [blame] | 1772 | * hsw should have this fixed, but bdw mucks it up again. */ |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1773 | if (dispatch_flags & I915_DISPATCH_SECURE) { |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1774 | struct drm_i915_gem_object *obj = params->batch->obj; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1775 | struct i915_vma *vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1776 | |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1777 | /* |
| 1778 | * So on first glance it looks freaky that we pin the batch here |
| 1779 | * outside of the reservation loop. But: |
| 1780 | * - The batch is already pinned into the relevant ppgtt, so we |
| 1781 | * already have the backing storage fully allocated. |
| 1782 | * - No other BO uses the global gtt (well contexts, but meh), |
Yannick Guerrini | fd0753c | 2015-02-28 17:20:41 +0100 | [diff] [blame] | 1783 | * so we don't really have issues with multiple objects not |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1784 | * fitting due to fragmentation. |
| 1785 | * So this is actually safe. |
| 1786 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1787 | vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0); |
| 1788 | if (IS_ERR(vma)) { |
| 1789 | ret = PTR_ERR(vma); |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1790 | goto err; |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1791 | } |
Chris Wilson | d7d4eed | 2012-10-17 12:09:54 +0100 | [diff] [blame] | 1792 | |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1793 | params->batch = vma; |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1794 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1795 | |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1796 | /* Allocate a request for this batch buffer nice and early. */ |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 1797 | params->request = i915_gem_request_alloc(engine, ctx); |
| 1798 | if (IS_ERR(params->request)) { |
| 1799 | ret = PTR_ERR(params->request); |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1800 | goto err_batch_unpin; |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 1801 | } |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1802 | |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1803 | if (in_fence) { |
| 1804 | ret = i915_gem_request_await_dma_fence(params->request, |
| 1805 | in_fence); |
| 1806 | if (ret < 0) |
| 1807 | goto err_request; |
| 1808 | } |
| 1809 | |
| 1810 | if (out_fence_fd != -1) { |
| 1811 | out_fence = sync_file_create(¶ms->request->fence); |
| 1812 | if (!out_fence) { |
| 1813 | ret = -ENOMEM; |
| 1814 | goto err_request; |
| 1815 | } |
| 1816 | } |
| 1817 | |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1818 | /* Whilst this request exists, batch_obj will be on the |
| 1819 | * active_list, and so will hold the active reference. Only when this |
| 1820 | * request is retired will the the batch_obj be moved onto the |
| 1821 | * inactive_list and lose its active reference. Hence we do not need |
| 1822 | * to explicitly hold another reference here. |
| 1823 | */ |
Chris Wilson | 058d88c | 2016-08-15 10:49:06 +0100 | [diff] [blame] | 1824 | params->request->batch = params->batch; |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1825 | |
Chris Wilson | 8e63717 | 2016-08-02 22:50:26 +0100 | [diff] [blame] | 1826 | ret = i915_gem_request_add_to_client(params->request, file); |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1827 | if (ret) |
Chris Wilson | aa9b781 | 2016-04-13 17:35:15 +0100 | [diff] [blame] | 1828 | goto err_request; |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1829 | |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1830 | /* |
| 1831 | * Save assorted stuff away to pass through to *_submission(). |
| 1832 | * NB: This data should be 'persistent' and not local as it will |
| 1833 | * kept around beyond the duration of the IOCTL once the GPU |
| 1834 | * scheduler arrives. |
| 1835 | */ |
| 1836 | params->dev = dev; |
| 1837 | params->file = file; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1838 | params->engine = engine; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1839 | params->dispatch_flags = dispatch_flags; |
John Harrison | 5f19e2b | 2015-05-29 17:43:27 +0100 | [diff] [blame] | 1840 | params->ctx = ctx; |
| 1841 | |
Chris Wilson | 5b043f4 | 2016-08-02 22:50:38 +0100 | [diff] [blame] | 1842 | ret = execbuf_submit(params, args, &eb->vmas); |
Chris Wilson | aa9b781 | 2016-04-13 17:35:15 +0100 | [diff] [blame] | 1843 | err_request: |
Chris Wilson | 17f298cf | 2016-08-10 13:41:46 +0100 | [diff] [blame] | 1844 | __i915_add_request(params->request, ret == 0); |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1845 | if (out_fence) { |
| 1846 | if (ret == 0) { |
| 1847 | fd_install(out_fence_fd, out_fence->file); |
| 1848 | args->rsvd2 &= GENMASK_ULL(0, 31); /* keep in-fence */ |
| 1849 | args->rsvd2 |= (u64)out_fence_fd << 32; |
| 1850 | out_fence_fd = -1; |
| 1851 | } else { |
| 1852 | fput(out_fence->file); |
| 1853 | } |
| 1854 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1855 | |
John Harrison | 0c8dac8 | 2015-05-29 17:43:25 +0100 | [diff] [blame] | 1856 | err_batch_unpin: |
Daniel Vetter | da51a1e | 2014-08-11 12:08:58 +0200 | [diff] [blame] | 1857 | /* |
| 1858 | * FIXME: We crucially rely upon the active tracking for the (ppgtt) |
| 1859 | * batch vma for correctness. For less ugly and less fragility this |
| 1860 | * needs to be adjusted to also track the ggtt batch vma properly as |
| 1861 | * active. |
| 1862 | */ |
John Harrison | 8e004ef | 2015-02-13 11:48:10 +0000 | [diff] [blame] | 1863 | if (dispatch_flags & I915_DISPATCH_SECURE) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 1864 | i915_vma_unpin(params->batch); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1865 | err: |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1866 | /* the request owns the ref now */ |
Chris Wilson | 9a6feaf | 2016-07-20 13:31:50 +0100 | [diff] [blame] | 1867 | i915_gem_context_put(ctx); |
Chris Wilson | 67731b8 | 2010-12-08 10:38:14 +0000 | [diff] [blame] | 1868 | eb_destroy(eb); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1869 | |
| 1870 | mutex_unlock(&dev->struct_mutex); |
| 1871 | |
| 1872 | pre_mutex_err: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1873 | /* intel_gpu_busy should also get a ref, so it will free when the device |
| 1874 | * is really idle. */ |
| 1875 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1876 | if (out_fence_fd != -1) |
| 1877 | put_unused_fd(out_fence_fd); |
Daniele Ceraolo Spurio | 4a04e37 | 2017-02-03 14:45:29 -0800 | [diff] [blame^] | 1878 | err_in_fence: |
Chris Wilson | fec0445 | 2017-01-27 09:40:08 +0000 | [diff] [blame] | 1879 | dma_fence_put(in_fence); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1880 | return ret; |
| 1881 | } |
| 1882 | |
| 1883 | /* |
| 1884 | * Legacy execbuffer just creates an exec2 list from the original exec object |
| 1885 | * list array and passes it to the real function. |
| 1886 | */ |
| 1887 | int |
| 1888 | i915_gem_execbuffer(struct drm_device *dev, void *data, |
| 1889 | struct drm_file *file) |
| 1890 | { |
| 1891 | struct drm_i915_gem_execbuffer *args = data; |
| 1892 | struct drm_i915_gem_execbuffer2 exec2; |
| 1893 | struct drm_i915_gem_exec_object *exec_list = NULL; |
| 1894 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1895 | int ret, i; |
| 1896 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1897 | if (args->buffer_count < 1) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1898 | DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1899 | return -EINVAL; |
| 1900 | } |
| 1901 | |
| 1902 | /* Copy in the exec list from userland */ |
| 1903 | exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count); |
| 1904 | exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count); |
| 1905 | if (exec_list == NULL || exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1906 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1907 | args->buffer_count); |
| 1908 | drm_free_large(exec_list); |
| 1909 | drm_free_large(exec2_list); |
| 1910 | return -ENOMEM; |
| 1911 | } |
| 1912 | ret = copy_from_user(exec_list, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1913 | u64_to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1914 | sizeof(*exec_list) * args->buffer_count); |
| 1915 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1916 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1917 | args->buffer_count, ret); |
| 1918 | drm_free_large(exec_list); |
| 1919 | drm_free_large(exec2_list); |
| 1920 | return -EFAULT; |
| 1921 | } |
| 1922 | |
| 1923 | for (i = 0; i < args->buffer_count; i++) { |
| 1924 | exec2_list[i].handle = exec_list[i].handle; |
| 1925 | exec2_list[i].relocation_count = exec_list[i].relocation_count; |
| 1926 | exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr; |
| 1927 | exec2_list[i].alignment = exec_list[i].alignment; |
| 1928 | exec2_list[i].offset = exec_list[i].offset; |
Tvrtko Ursulin | f0836b7 | 2016-11-16 08:55:32 +0000 | [diff] [blame] | 1929 | if (INTEL_GEN(to_i915(dev)) < 4) |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1930 | exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE; |
| 1931 | else |
| 1932 | exec2_list[i].flags = 0; |
| 1933 | } |
| 1934 | |
| 1935 | exec2.buffers_ptr = args->buffers_ptr; |
| 1936 | exec2.buffer_count = args->buffer_count; |
| 1937 | exec2.batch_start_offset = args->batch_start_offset; |
| 1938 | exec2.batch_len = args->batch_len; |
| 1939 | exec2.DR1 = args->DR1; |
| 1940 | exec2.DR4 = args->DR4; |
| 1941 | exec2.num_cliprects = args->num_cliprects; |
| 1942 | exec2.cliprects_ptr = args->cliprects_ptr; |
| 1943 | exec2.flags = I915_EXEC_RENDER; |
Ben Widawsky | 6e0a69d | 2012-06-04 14:42:55 -0700 | [diff] [blame] | 1944 | i915_execbuffer2_set_context_id(exec2, 0); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1945 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 1946 | ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1947 | if (!ret) { |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1948 | struct drm_i915_gem_exec_object __user *user_exec_list = |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1949 | u64_to_user_ptr(args->buffers_ptr); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1950 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1951 | /* Copy the new buffer offsets back to the user's exec list. */ |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1952 | for (i = 0; i < args->buffer_count; i++) { |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 1953 | exec2_list[i].offset = |
| 1954 | gen8_canonical_addr(exec2_list[i].offset); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 1955 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 1956 | &exec2_list[i].offset, |
| 1957 | sizeof(user_exec_list[i].offset)); |
| 1958 | if (ret) { |
| 1959 | ret = -EFAULT; |
| 1960 | DRM_DEBUG("failed to copy %d exec entries " |
| 1961 | "back to user (%d)\n", |
| 1962 | args->buffer_count, ret); |
| 1963 | break; |
| 1964 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1965 | } |
| 1966 | } |
| 1967 | |
| 1968 | drm_free_large(exec_list); |
| 1969 | drm_free_large(exec2_list); |
| 1970 | return ret; |
| 1971 | } |
| 1972 | |
| 1973 | int |
| 1974 | i915_gem_execbuffer2(struct drm_device *dev, void *data, |
| 1975 | struct drm_file *file) |
| 1976 | { |
| 1977 | struct drm_i915_gem_execbuffer2 *args = data; |
| 1978 | struct drm_i915_gem_exec_object2 *exec2_list = NULL; |
| 1979 | int ret; |
| 1980 | |
Xi Wang | ed8cd3b | 2012-04-23 04:06:41 -0400 | [diff] [blame] | 1981 | if (args->buffer_count < 1 || |
| 1982 | args->buffer_count > UINT_MAX / sizeof(*exec2_list)) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1983 | DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1984 | return -EINVAL; |
| 1985 | } |
| 1986 | |
Chris Wilson | f2a85e1 | 2016-04-08 12:11:13 +0100 | [diff] [blame] | 1987 | exec2_list = drm_malloc_gfp(args->buffer_count, |
| 1988 | sizeof(*exec2_list), |
| 1989 | GFP_TEMPORARY); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1990 | if (exec2_list == NULL) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1991 | DRM_DEBUG("Failed to allocate exec list for %d buffers\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1992 | args->buffer_count); |
| 1993 | return -ENOMEM; |
| 1994 | } |
| 1995 | ret = copy_from_user(exec2_list, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1996 | u64_to_user_ptr(args->buffers_ptr), |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 1997 | sizeof(*exec2_list) * args->buffer_count); |
| 1998 | if (ret != 0) { |
Daniel Vetter | ff24019 | 2012-01-31 21:08:14 +0100 | [diff] [blame] | 1999 | DRM_DEBUG("copy %d exec entries failed %d\n", |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2000 | args->buffer_count, ret); |
| 2001 | drm_free_large(exec2_list); |
| 2002 | return -EFAULT; |
| 2003 | } |
| 2004 | |
Ben Widawsky | 41bde55 | 2013-12-06 14:11:21 -0800 | [diff] [blame] | 2005 | ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list); |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2006 | if (!ret) { |
| 2007 | /* Copy the new buffer offsets back to the user's exec list. */ |
Ville Syrjälä | d593d99 | 2014-06-13 16:42:51 +0300 | [diff] [blame] | 2008 | struct drm_i915_gem_exec_object2 __user *user_exec_list = |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 2009 | u64_to_user_ptr(args->buffers_ptr); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 2010 | int i; |
| 2011 | |
| 2012 | for (i = 0; i < args->buffer_count; i++) { |
Michał Winiarski | 934acce | 2015-12-29 18:24:52 +0100 | [diff] [blame] | 2013 | exec2_list[i].offset = |
| 2014 | gen8_canonical_addr(exec2_list[i].offset); |
Chris Wilson | 9aab8bf | 2014-05-23 10:45:52 +0100 | [diff] [blame] | 2015 | ret = __copy_to_user(&user_exec_list[i].offset, |
| 2016 | &exec2_list[i].offset, |
| 2017 | sizeof(user_exec_list[i].offset)); |
| 2018 | if (ret) { |
| 2019 | ret = -EFAULT; |
| 2020 | DRM_DEBUG("failed to copy %d exec entries " |
| 2021 | "back to user\n", |
| 2022 | args->buffer_count); |
| 2023 | break; |
| 2024 | } |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 2025 | } |
| 2026 | } |
| 2027 | |
| 2028 | drm_free_large(exec2_list); |
| 2029 | return ret; |
| 2030 | } |