blob: 26c26a6675df0e9df4fa374476a63cb728a7892b [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080029#include <linux/dma_remapping.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010030#include <linux/reservation.h>
Chris Wilsonfec04452017-01-27 09:40:08 +000031#include <linux/sync_file.h>
David Hildenbrand32d82062015-05-11 17:52:12 +020032#include <linux/uaccess.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000033
Chris Wilson54cf91d2010-11-25 18:00:26 +000034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Chris Wilsonad778f82016-08-04 16:32:42 +010036
Chris Wilson54cf91d2010-11-25 18:00:26 +000037#include "i915_drv.h"
38#include "i915_trace.h"
39#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
Chris Wilson54cf91d2010-11-25 18:00:26 +000041
Chris Wilsond50415c2016-08-18 17:16:52 +010042#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */
43
Dave Gordon9e2793f62016-07-14 14:52:03 +010044#define __EXEC_OBJECT_HAS_PIN (1<<31)
45#define __EXEC_OBJECT_HAS_FENCE (1<<30)
46#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
47#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
48#define __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
Chris Wilsond23db882014-05-23 08:48:08 +020049
50#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000051
Chris Wilson5b043f42016-08-02 22:50:38 +010052struct i915_execbuffer_params {
53 struct drm_device *dev;
54 struct drm_file *file;
Chris Wilson59bfa122016-08-04 16:32:31 +010055 struct i915_vma *batch;
56 u32 dispatch_flags;
57 u32 args_batch_start_offset;
Chris Wilson5b043f42016-08-02 22:50:38 +010058 struct intel_engine_cs *engine;
Chris Wilson5b043f42016-08-02 22:50:38 +010059 struct i915_gem_context *ctx;
60 struct drm_i915_gem_request *request;
61};
62
Ben Widawsky27173f12013-08-14 11:38:36 +020063struct eb_vmas {
Chris Wilsond50415c2016-08-18 17:16:52 +010064 struct drm_i915_private *i915;
Ben Widawsky27173f12013-08-14 11:38:36 +020065 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000066 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000067 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020068 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000069 struct hlist_head buckets[0];
70 };
Chris Wilson67731b82010-12-08 10:38:14 +000071};
72
Ben Widawsky27173f12013-08-14 11:38:36 +020073static struct eb_vmas *
Chris Wilsond50415c2016-08-18 17:16:52 +010074eb_create(struct drm_i915_private *i915,
75 struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000076{
Ben Widawsky27173f12013-08-14 11:38:36 +020077 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000078
Chris Wilsoneef90cc2013-01-08 10:53:17 +000079 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020080 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020081 size *= sizeof(struct i915_vma *);
82 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000083 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
84 }
85
86 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020087 unsigned size = args->buffer_count;
88 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020089 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000090 while (count > 2*size)
91 count >>= 1;
92 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020093 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000094 GFP_TEMPORARY);
95 if (eb == NULL)
96 return eb;
97
98 eb->and = count - 1;
99 } else
100 eb->and = -args->buffer_count;
101
Chris Wilsond50415c2016-08-18 17:16:52 +0100102 eb->i915 = i915;
Ben Widawsky27173f12013-08-14 11:38:36 +0200103 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +0000104 return eb;
105}
106
107static void
Ben Widawsky27173f12013-08-14 11:38:36 +0200108eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +0000109{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000110 if (eb->and >= 0)
111 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +0000112}
113
Chris Wilson59bfa122016-08-04 16:32:31 +0100114static struct i915_vma *
115eb_get_batch(struct eb_vmas *eb)
116{
117 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
118
119 /*
120 * SNA is doing fancy tricks with compressing batch buffers, which leads
121 * to negative relocation deltas. Usually that works out ok since the
122 * relocate address is still positive, except when the batch is placed
123 * very low in the GTT. Ensure this doesn't happen.
124 *
125 * Note that actual hangs have only been observed on gen7, but for
126 * paranoia do it everywhere.
127 */
128 if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
129 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
130
131 return vma;
132}
133
Chris Wilson3b96eff2013-01-08 10:53:14 +0000134static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200135eb_lookup_vmas(struct eb_vmas *eb,
136 struct drm_i915_gem_exec_object2 *exec,
137 const struct drm_i915_gem_execbuffer2 *args,
138 struct i915_address_space *vm,
139 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +0000140{
Ben Widawsky27173f12013-08-14 11:38:36 +0200141 struct drm_i915_gem_object *obj;
142 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000143 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000144
Ben Widawsky27173f12013-08-14 11:38:36 +0200145 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000146 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 /* Grab a reference to the object and release the lock so we can lookup
148 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000149 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000150 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
151 if (obj == NULL) {
152 spin_unlock(&file->table_lock);
153 DRM_DEBUG("Invalid object handle %d at index %d\n",
154 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200155 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000156 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000157 }
158
Ben Widawsky27173f12013-08-14 11:38:36 +0200159 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000160 spin_unlock(&file->table_lock);
161 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
162 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200163 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000164 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000165 }
166
Chris Wilson25dc5562016-07-20 13:31:52 +0100167 i915_gem_object_get(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200168 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000169 }
170 spin_unlock(&file->table_lock);
171
Ben Widawsky27173f12013-08-14 11:38:36 +0200172 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000173 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200174 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800175
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000176 obj = list_first_entry(&objects,
177 struct drm_i915_gem_object,
178 obj_exec_link);
179
Daniel Vettere656a6c2013-08-14 14:14:04 +0200180 /*
181 * NOTE: We can leak any vmas created here when something fails
182 * later on. But that's no issue since vma_unbind can deal with
183 * vmas which are not actually bound. And since only
184 * lookup_or_create exists as an interface to get at the vma
185 * from the (obj, vm) we don't run the risk of creating
186 * duplicated vmas for the same vm.
187 */
Chris Wilson718659a2017-01-16 15:21:28 +0000188 vma = i915_vma_instance(obj, vm, NULL);
Chris Wilson058d88c2016-08-15 10:49:06 +0100189 if (unlikely(IS_ERR(vma))) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200190 DRM_DEBUG("Failed to lookup VMA\n");
191 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000192 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200193 }
194
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000195 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200196 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000197 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200198
199 vma->exec_entry = &exec[i];
200 if (eb->and < 0) {
201 eb->lut[i] = vma;
202 } else {
203 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
204 vma->exec_handle = handle;
205 hlist_add_head(&vma->exec_node,
206 &eb->buckets[handle & eb->and]);
207 }
208 ++i;
209 }
210
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000211 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200212
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000213
214err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200215 while (!list_empty(&objects)) {
216 obj = list_first_entry(&objects,
217 struct drm_i915_gem_object,
218 obj_exec_link);
219 list_del_init(&obj->obj_exec_link);
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100220 i915_gem_object_put(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200221 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000222 /*
223 * Objects already transfered to the vmas list will be unreferenced by
224 * eb_destroy.
225 */
226
Ben Widawsky27173f12013-08-14 11:38:36 +0200227 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000228}
229
Ben Widawsky27173f12013-08-14 11:38:36 +0200230static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000231{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000232 if (eb->and < 0) {
233 if (handle >= -eb->and)
234 return NULL;
235 return eb->lut[handle];
236 } else {
237 struct hlist_head *head;
Geliang Tangaa459502016-01-18 23:54:20 +0800238 struct i915_vma *vma;
Chris Wilson67731b82010-12-08 10:38:14 +0000239
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000240 head = &eb->buckets[handle & eb->and];
Geliang Tangaa459502016-01-18 23:54:20 +0800241 hlist_for_each_entry(vma, head, exec_node) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200242 if (vma->exec_handle == handle)
243 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000244 }
245 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000246 }
Chris Wilson67731b82010-12-08 10:38:14 +0000247}
248
Chris Wilsona415d352013-11-26 11:23:15 +0000249static void
250i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
251{
252 struct drm_i915_gem_exec_object2 *entry;
Chris Wilsona415d352013-11-26 11:23:15 +0000253
254 if (!drm_mm_node_allocated(&vma->node))
255 return;
256
257 entry = vma->exec_entry;
258
259 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
Chris Wilson49ef5292016-08-18 17:17:00 +0100260 i915_vma_unpin_fence(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000261
262 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100263 __i915_vma_unpin(vma);
Chris Wilsona415d352013-11-26 11:23:15 +0000264
Chris Wilsonde4e7832015-04-07 16:20:35 +0100265 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
Chris Wilsona415d352013-11-26 11:23:15 +0000266}
267
268static void eb_destroy(struct eb_vmas *eb)
269{
Ben Widawsky27173f12013-08-14 11:38:36 +0200270 while (!list_empty(&eb->vmas)) {
271 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000272
Ben Widawsky27173f12013-08-14 11:38:36 +0200273 vma = list_first_entry(&eb->vmas,
274 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000275 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200276 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000277 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson172ae5b2016-12-05 14:29:37 +0000278 vma->exec_entry = NULL;
Chris Wilson624192c2016-08-15 10:48:50 +0100279 i915_vma_put(vma);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000280 }
Chris Wilson67731b82010-12-08 10:38:14 +0000281 kfree(eb);
282}
283
Chris Wilsondabdfe02012-03-26 10:10:27 +0200284static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
285{
Chris Wilson9e53d9b2016-08-18 17:16:54 +0100286 if (!i915_gem_object_has_struct_page(obj))
287 return false;
288
Chris Wilsond50415c2016-08-18 17:16:52 +0100289 if (DBG_USE_CPU_RELOC)
290 return DBG_USE_CPU_RELOC > 0;
291
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000292 return (HAS_LLC(to_i915(obj->base.dev)) ||
Chris Wilson2cc86b82013-08-26 19:51:00 -0300293 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200294 obj->cache_level != I915_CACHE_NONE);
295}
296
Michał Winiarski934acce2015-12-29 18:24:52 +0100297/* Used to convert any address to canonical form.
298 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
299 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
300 * addresses to be in a canonical form:
301 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
302 * canonical form [63:48] == [47]."
303 */
304#define GEN8_HIGH_ADDRESS_BIT 47
305static inline uint64_t gen8_canonical_addr(uint64_t address)
306{
307 return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
308}
309
310static inline uint64_t gen8_noncanonical_addr(uint64_t address)
311{
312 return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
313}
314
315static inline uint64_t
Chris Wilsond50415c2016-08-18 17:16:52 +0100316relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
Michał Winiarski934acce2015-12-29 18:24:52 +0100317 uint64_t target_offset)
318{
319 return gen8_canonical_addr((int)reloc->delta + target_offset);
320}
321
Chris Wilson31a39202016-08-18 17:16:46 +0100322struct reloc_cache {
Chris Wilsond50415c2016-08-18 17:16:52 +0100323 struct drm_i915_private *i915;
324 struct drm_mm_node node;
325 unsigned long vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100326 unsigned int page;
Chris Wilsond50415c2016-08-18 17:16:52 +0100327 bool use_64bit_reloc;
Chris Wilson31a39202016-08-18 17:16:46 +0100328};
329
Chris Wilsond50415c2016-08-18 17:16:52 +0100330static void reloc_cache_init(struct reloc_cache *cache,
331 struct drm_i915_private *i915)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100332{
Chris Wilson31a39202016-08-18 17:16:46 +0100333 cache->page = -1;
Chris Wilsond50415c2016-08-18 17:16:52 +0100334 cache->vaddr = 0;
335 cache->i915 = i915;
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200336 /* Must be a variable in the struct to allow GCC to unroll. */
337 cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100338 cache->node.allocated = false;
Chris Wilson31a39202016-08-18 17:16:46 +0100339}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100340
Chris Wilsond50415c2016-08-18 17:16:52 +0100341static inline void *unmask_page(unsigned long p)
342{
343 return (void *)(uintptr_t)(p & PAGE_MASK);
344}
Rafael Barbalho5032d872013-08-21 17:10:51 +0100345
Chris Wilsond50415c2016-08-18 17:16:52 +0100346static inline unsigned int unmask_flags(unsigned long p)
347{
348 return p & ~PAGE_MASK;
349}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700350
Chris Wilsond50415c2016-08-18 17:16:52 +0100351#define KMAP 0x4 /* after CLFLUSH_FLAGS */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700352
Chris Wilson31a39202016-08-18 17:16:46 +0100353static void reloc_cache_fini(struct reloc_cache *cache)
354{
Chris Wilsond50415c2016-08-18 17:16:52 +0100355 void *vaddr;
356
Chris Wilson31a39202016-08-18 17:16:46 +0100357 if (!cache->vaddr)
358 return;
359
Chris Wilsond50415c2016-08-18 17:16:52 +0100360 vaddr = unmask_page(cache->vaddr);
361 if (cache->vaddr & KMAP) {
362 if (cache->vaddr & CLFLUSH_AFTER)
363 mb();
Chris Wilson31a39202016-08-18 17:16:46 +0100364
Chris Wilsond50415c2016-08-18 17:16:52 +0100365 kunmap_atomic(vaddr);
366 i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
367 } else {
Chris Wilsone8cb9092016-08-18 17:16:53 +0100368 wmb();
Chris Wilsond50415c2016-08-18 17:16:52 +0100369 io_mapping_unmap_atomic((void __iomem *)vaddr);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100370 if (cache->node.allocated) {
371 struct i915_ggtt *ggtt = &cache->i915->ggtt;
372
373 ggtt->base.clear_range(&ggtt->base,
374 cache->node.start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200375 cache->node.size);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100376 drm_mm_remove_node(&cache->node);
377 } else {
378 i915_vma_unpin((struct i915_vma *)cache->node.mm);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700379 }
Chris Wilson31a39202016-08-18 17:16:46 +0100380 }
381}
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700382
Chris Wilson31a39202016-08-18 17:16:46 +0100383static void *reloc_kmap(struct drm_i915_gem_object *obj,
384 struct reloc_cache *cache,
385 int page)
386{
Chris Wilsond50415c2016-08-18 17:16:52 +0100387 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100388
Chris Wilsond50415c2016-08-18 17:16:52 +0100389 if (cache->vaddr) {
390 kunmap_atomic(unmask_page(cache->vaddr));
391 } else {
392 unsigned int flushes;
393 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100394
Chris Wilsond50415c2016-08-18 17:16:52 +0100395 ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
396 if (ret)
397 return ERR_PTR(ret);
398
399 BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
400 BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
401
402 cache->vaddr = flushes | KMAP;
403 cache->node.mm = (void *)obj;
404 if (flushes)
405 mb();
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700406 }
407
Chris Wilsond50415c2016-08-18 17:16:52 +0100408 vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
409 cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100410 cache->page = page;
Chris Wilson31a39202016-08-18 17:16:46 +0100411
Chris Wilsond50415c2016-08-18 17:16:52 +0100412 return vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100413}
414
Chris Wilsond50415c2016-08-18 17:16:52 +0100415static void *reloc_iomap(struct drm_i915_gem_object *obj,
Chris Wilson31a39202016-08-18 17:16:46 +0100416 struct reloc_cache *cache,
Chris Wilsond50415c2016-08-18 17:16:52 +0100417 int page)
Chris Wilson31a39202016-08-18 17:16:46 +0100418{
Chris Wilsone8cb9092016-08-18 17:16:53 +0100419 struct i915_ggtt *ggtt = &cache->i915->ggtt;
420 unsigned long offset;
Chris Wilsond50415c2016-08-18 17:16:52 +0100421 void *vaddr;
Chris Wilson31a39202016-08-18 17:16:46 +0100422
Chris Wilsond50415c2016-08-18 17:16:52 +0100423 if (cache->vaddr) {
Jani Nikula615e5002016-10-04 12:54:13 +0300424 io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
Chris Wilsond50415c2016-08-18 17:16:52 +0100425 } else {
426 struct i915_vma *vma;
427 int ret;
Chris Wilson31a39202016-08-18 17:16:46 +0100428
Chris Wilsond50415c2016-08-18 17:16:52 +0100429 if (use_cpu_reloc(obj))
430 return NULL;
Chris Wilson31a39202016-08-18 17:16:46 +0100431
Chris Wilsond50415c2016-08-18 17:16:52 +0100432 ret = i915_gem_object_set_to_gtt_domain(obj, true);
433 if (ret)
434 return ERR_PTR(ret);
Chris Wilson31a39202016-08-18 17:16:46 +0100435
Chris Wilsond50415c2016-08-18 17:16:52 +0100436 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
437 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100438 if (IS_ERR(vma)) {
439 memset(&cache->node, 0, sizeof(cache->node));
440 ret = drm_mm_insert_node_in_range_generic
441 (&ggtt->base.mm, &cache->node,
Chris Wilsonf51455d2017-01-10 14:47:34 +0000442 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
Chris Wilsone8cb9092016-08-18 17:16:53 +0100443 0, ggtt->mappable_end,
444 DRM_MM_SEARCH_DEFAULT,
445 DRM_MM_CREATE_DEFAULT);
Chris Wilsonc92fa4f2016-10-07 07:53:25 +0100446 if (ret) /* no inactive aperture space, use cpu reloc */
447 return NULL;
Chris Wilsone8cb9092016-08-18 17:16:53 +0100448 } else {
Chris Wilson49ef5292016-08-18 17:17:00 +0100449 ret = i915_vma_put_fence(vma);
Chris Wilsone8cb9092016-08-18 17:16:53 +0100450 if (ret) {
451 i915_vma_unpin(vma);
452 return ERR_PTR(ret);
453 }
Rafael Barbalho5032d872013-08-21 17:10:51 +0100454
Chris Wilsone8cb9092016-08-18 17:16:53 +0100455 cache->node.start = vma->node.start;
456 cache->node.mm = (void *)vma;
Chris Wilsond50415c2016-08-18 17:16:52 +0100457 }
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700458 }
459
Chris Wilsone8cb9092016-08-18 17:16:53 +0100460 offset = cache->node.start;
461 if (cache->node.allocated) {
Chris Wilsonfc099092016-10-28 15:27:56 +0100462 wmb();
Chris Wilsone8cb9092016-08-18 17:16:53 +0100463 ggtt->base.insert_page(&ggtt->base,
464 i915_gem_object_get_dma_address(obj, page),
465 offset, I915_CACHE_NONE, 0);
466 } else {
467 offset += page << PAGE_SHIFT;
468 }
469
Jani Nikula615e5002016-10-04 12:54:13 +0300470 vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
Chris Wilsond50415c2016-08-18 17:16:52 +0100471 cache->page = page;
472 cache->vaddr = (unsigned long)vaddr;
473
474 return vaddr;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100475}
476
Chris Wilsond50415c2016-08-18 17:16:52 +0100477static void *reloc_vaddr(struct drm_i915_gem_object *obj,
478 struct reloc_cache *cache,
479 int page)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000480{
Chris Wilsond50415c2016-08-18 17:16:52 +0100481 void *vaddr;
482
483 if (cache->page == page) {
484 vaddr = unmask_page(cache->vaddr);
485 } else {
486 vaddr = NULL;
487 if ((cache->vaddr & KMAP) == 0)
488 vaddr = reloc_iomap(obj, cache, page);
489 if (!vaddr)
490 vaddr = reloc_kmap(obj, cache, page);
491 }
492
493 return vaddr;
494}
495
496static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
497{
498 if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
499 if (flushes & CLFLUSH_BEFORE) {
500 clflushopt(addr);
501 mb();
502 }
503
504 *addr = value;
505
506 /* Writes to the same cacheline are serialised by the CPU
507 * (including clflush). On the write path, we only require
508 * that it hits memory in an orderly fashion and place
509 * mb barriers at the start and end of the relocation phase
510 * to ensure ordering of clflush wrt to the system.
511 */
512 if (flushes & CLFLUSH_AFTER)
513 clflushopt(addr);
514 } else
515 *addr = value;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000516}
517
518static int
Chris Wilsond50415c2016-08-18 17:16:52 +0100519relocate_entry(struct drm_i915_gem_object *obj,
520 const struct drm_i915_gem_relocation_entry *reloc,
521 struct reloc_cache *cache,
522 u64 target_offset)
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000523{
Chris Wilsond50415c2016-08-18 17:16:52 +0100524 u64 offset = reloc->offset;
525 bool wide = cache->use_64bit_reloc;
526 void *vaddr;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000527
Chris Wilsond50415c2016-08-18 17:16:52 +0100528 target_offset = relocation_target(reloc, target_offset);
529repeat:
530 vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
531 if (IS_ERR(vaddr))
532 return PTR_ERR(vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000533
Chris Wilsond50415c2016-08-18 17:16:52 +0100534 clflush_write32(vaddr + offset_in_page(offset),
535 lower_32_bits(target_offset),
536 cache->vaddr);
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000537
Chris Wilsond50415c2016-08-18 17:16:52 +0100538 if (wide) {
539 offset += sizeof(u32);
540 target_offset >>= 32;
541 wide = false;
542 goto repeat;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000543 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000544
545 return 0;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100546}
547
Rafael Barbalho5032d872013-08-21 17:10:51 +0100548static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000549i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200550 struct eb_vmas *eb,
Chris Wilson31a39202016-08-18 17:16:46 +0100551 struct drm_i915_gem_relocation_entry *reloc,
552 struct reloc_cache *cache)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000553{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100554 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000555 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100556 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200557 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700558 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800559 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000560
Chris Wilson67731b82010-12-08 10:38:14 +0000561 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200562 target_vma = eb_get_vma(eb, reloc->target_handle);
563 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000564 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200565 target_i915_obj = target_vma->obj;
566 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000567
Michał Winiarski934acce2015-12-29 18:24:52 +0100568 target_offset = gen8_canonical_addr(target_vma->node.start);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000569
Eric Anholte844b992012-07-31 15:35:01 -0700570 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
571 * pipe_control writes because the gpu doesn't properly redirect them
572 * through the ppgtt for non_secure batchbuffers. */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100573 if (unlikely(IS_GEN6(dev_priv) &&
Daniel Vetter08755462015-04-20 09:04:05 -0700574 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000575 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -0700576 PIN_GLOBAL);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000577 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
578 return ret;
579 }
Eric Anholte844b992012-07-31 15:35:01 -0700580
Chris Wilson54cf91d2010-11-25 18:00:26 +0000581 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000582 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100583 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000584 "obj %p target %d offset %d "
585 "read %08x write %08x",
586 obj, reloc->target_handle,
587 (int) reloc->offset,
588 reloc->read_domains,
589 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800590 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000591 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100592 if (unlikely((reloc->write_domain | reloc->read_domains)
593 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100594 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000595 "obj %p target %d offset %d "
596 "read %08x write %08x",
597 obj, reloc->target_handle,
598 (int) reloc->offset,
599 reloc->read_domains,
600 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800601 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000602 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000603
604 target_obj->pending_read_domains |= reloc->read_domains;
605 target_obj->pending_write_domain |= reloc->write_domain;
606
607 /* If the relocation already has the right value in it, no
608 * more work needs to be done.
609 */
610 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000611 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000612
613 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700614 if (unlikely(reloc->offset >
Chris Wilsond50415c2016-08-18 17:16:52 +0100615 obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100616 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000617 "obj %p target %d offset %d size %d.\n",
618 obj, reloc->target_handle,
619 (int) reloc->offset,
620 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800621 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000622 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000623 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100624 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000625 "obj %p target %d offset %d.\n",
626 obj, reloc->target_handle,
627 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800628 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000629 }
630
Chris Wilsond50415c2016-08-18 17:16:52 +0100631 ret = relocate_entry(obj, reloc, cache, target_offset);
Daniel Vetterd4d36012013-09-02 20:56:23 +0200632 if (ret)
633 return ret;
634
Chris Wilson54cf91d2010-11-25 18:00:26 +0000635 /* and update the user's relocation entry */
636 reloc->presumed_offset = target_offset;
Chris Wilson67731b82010-12-08 10:38:14 +0000637 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000638}
639
640static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200641i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
642 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000643{
Chris Wilson1d83f442012-03-24 20:12:53 +0000644#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
645 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000646 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200647 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100648 struct reloc_cache cache;
649 int remain, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000650
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300651 user_relocs = u64_to_user_ptr(entry->relocs_ptr);
Chris Wilsond50415c2016-08-18 17:16:52 +0100652 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000653
Chris Wilson1d83f442012-03-24 20:12:53 +0000654 remain = entry->relocation_count;
655 while (remain) {
656 struct drm_i915_gem_relocation_entry *r = stack_reloc;
Chris Wilsonebc08082016-10-18 13:02:51 +0100657 unsigned long unwritten;
658 unsigned int count;
659
660 count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
Chris Wilson1d83f442012-03-24 20:12:53 +0000661 remain -= count;
662
Chris Wilsonebc08082016-10-18 13:02:51 +0100663 /* This is the fast path and we cannot handle a pagefault
664 * whilst holding the struct mutex lest the user pass in the
665 * relocations contained within a mmaped bo. For in such a case
666 * we, the page fault handler would call i915_gem_fault() and
667 * we would try to acquire the struct mutex again. Obviously
668 * this is bad and so lockdep complains vehemently.
669 */
670 pagefault_disable();
671 unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
672 pagefault_enable();
673 if (unlikely(unwritten)) {
Chris Wilson31a39202016-08-18 17:16:46 +0100674 ret = -EFAULT;
675 goto out;
676 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000677
Chris Wilson1d83f442012-03-24 20:12:53 +0000678 do {
679 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000680
Chris Wilson31a39202016-08-18 17:16:46 +0100681 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
Chris Wilson1d83f442012-03-24 20:12:53 +0000682 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100683 goto out;
Chris Wilson1d83f442012-03-24 20:12:53 +0000684
Chris Wilsonebc08082016-10-18 13:02:51 +0100685 if (r->presumed_offset != offset) {
686 pagefault_disable();
687 unwritten = __put_user(r->presumed_offset,
688 &user_relocs->presumed_offset);
689 pagefault_enable();
690 if (unlikely(unwritten)) {
691 /* Note that reporting an error now
692 * leaves everything in an inconsistent
693 * state as we have *already* changed
694 * the relocation value inside the
695 * object. As we have not changed the
696 * reloc.presumed_offset or will not
697 * change the execobject.offset, on the
698 * call we may not rewrite the value
699 * inside the object, leaving it
700 * dangling and causing a GPU hang.
701 */
702 ret = -EFAULT;
703 goto out;
704 }
Chris Wilson1d83f442012-03-24 20:12:53 +0000705 }
706
707 user_relocs++;
708 r++;
709 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000710 }
711
Chris Wilson31a39202016-08-18 17:16:46 +0100712out:
713 reloc_cache_fini(&cache);
714 return ret;
Chris Wilson1d83f442012-03-24 20:12:53 +0000715#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000716}
717
718static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200719i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
720 struct eb_vmas *eb,
721 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000722{
Ben Widawsky27173f12013-08-14 11:38:36 +0200723 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson31a39202016-08-18 17:16:46 +0100724 struct reloc_cache cache;
725 int i, ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000726
Chris Wilsond50415c2016-08-18 17:16:52 +0100727 reloc_cache_init(&cache, eb->i915);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000728 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson31a39202016-08-18 17:16:46 +0100729 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000730 if (ret)
Chris Wilson31a39202016-08-18 17:16:46 +0100731 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000732 }
Chris Wilson31a39202016-08-18 17:16:46 +0100733 reloc_cache_fini(&cache);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000734
Chris Wilson31a39202016-08-18 17:16:46 +0100735 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000736}
737
738static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800739i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000740{
Ben Widawsky27173f12013-08-14 11:38:36 +0200741 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000742 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000743
Ben Widawsky27173f12013-08-14 11:38:36 +0200744 list_for_each_entry(vma, &eb->vmas, exec_list) {
745 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000746 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000747 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000748 }
749
Chris Wilsond4aeee72011-03-14 15:11:24 +0000750 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000751}
752
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000753static bool only_mappable_for_reloc(unsigned int flags)
754{
755 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
756 __EXEC_OBJECT_NEEDS_MAP;
757}
758
Chris Wilson1690e1e2011-12-14 13:57:08 +0100759static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200760i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000761 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200762 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100763{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800764 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200765 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200766 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100767 int ret;
768
Daniel Vetter08755462015-04-20 09:04:05 -0700769 flags = PIN_USER;
Daniel Vetter0229da32015-04-14 19:01:54 +0200770 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
771 flags |= PIN_GLOBAL;
772
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000773 if (!drm_mm_node_allocated(&vma->node)) {
Michel Thierry101b5062015-10-01 13:33:57 +0100774 /* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
775 * limit address to the first 4GBs for unflagged objects.
776 */
777 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
778 flags |= PIN_ZONE_4G;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000779 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
780 flags |= PIN_GLOBAL | PIN_MAPPABLE;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000781 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
782 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
Chris Wilson506a8e82015-12-08 11:55:07 +0000783 if (entry->flags & EXEC_OBJECT_PINNED)
784 flags |= entry->offset | PIN_OFFSET_FIXED;
Michel Thierry101b5062015-10-01 13:33:57 +0100785 if ((flags & PIN_MAPPABLE) == 0)
786 flags |= PIN_HIGH;
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000787 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100788
Chris Wilson59bfa122016-08-04 16:32:31 +0100789 ret = i915_vma_pin(vma,
790 entry->pad_to_size,
791 entry->alignment,
792 flags);
793 if ((ret == -ENOSPC || ret == -E2BIG) &&
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000794 only_mappable_for_reloc(entry->flags))
Chris Wilson59bfa122016-08-04 16:32:31 +0100795 ret = i915_vma_pin(vma,
796 entry->pad_to_size,
797 entry->alignment,
798 flags & ~PIN_MAPPABLE);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100799 if (ret)
800 return ret;
801
Chris Wilson7788a762012-08-24 19:18:18 +0100802 entry->flags |= __EXEC_OBJECT_HAS_PIN;
803
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100804 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100805 ret = i915_vma_get_fence(vma);
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100806 if (ret)
807 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100808
Chris Wilson49ef5292016-08-18 17:17:00 +0100809 if (i915_vma_pin_fence(vma))
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100810 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100811 }
812
Ben Widawsky27173f12013-08-14 11:38:36 +0200813 if (entry->offset != vma->node.start) {
814 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100815 *need_reloc = true;
816 }
817
818 if (entry->flags & EXEC_OBJECT_WRITE) {
819 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
820 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
821 }
822
Chris Wilson1690e1e2011-12-14 13:57:08 +0100823 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100824}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100825
Chris Wilsond23db882014-05-23 08:48:08 +0200826static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200827need_reloc_mappable(struct i915_vma *vma)
828{
829 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
830
831 if (entry->relocation_count == 0)
832 return false;
833
Chris Wilson3272db52016-08-04 16:32:32 +0100834 if (!i915_vma_is_ggtt(vma))
Chris Wilsone6a84462014-08-11 12:00:12 +0200835 return false;
836
837 /* See also use_cpu_reloc() */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +0000838 if (HAS_LLC(to_i915(vma->obj->base.dev)))
Chris Wilsone6a84462014-08-11 12:00:12 +0200839 return false;
840
841 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
842 return false;
843
844 return true;
845}
846
847static bool
848eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200849{
850 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200851
Chris Wilson3272db52016-08-04 16:32:32 +0100852 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
853 !i915_vma_is_ggtt(vma));
Chris Wilsond23db882014-05-23 08:48:08 +0200854
Chris Wilsonf51455d2017-01-10 14:47:34 +0000855 if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment))
Chris Wilsond23db882014-05-23 08:48:08 +0200856 return true;
857
Chris Wilson91b2db62016-08-04 16:32:23 +0100858 if (vma->node.size < entry->pad_to_size)
859 return true;
860
Chris Wilson506a8e82015-12-08 11:55:07 +0000861 if (entry->flags & EXEC_OBJECT_PINNED &&
862 vma->node.start != entry->offset)
863 return true;
864
Chris Wilsond23db882014-05-23 08:48:08 +0200865 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
866 vma->node.start < BATCH_OFFSET_BIAS)
867 return true;
868
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000869 /* avoid costly ping-pong once a batch bo ended up non-mappable */
Chris Wilson05a20d02016-08-18 17:16:55 +0100870 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
871 !i915_vma_is_map_and_fenceable(vma))
Chris Wilsonedf4427b2015-01-14 11:20:56 +0000872 return !only_mappable_for_reloc(entry->flags);
873
Michel Thierry101b5062015-10-01 13:33:57 +0100874 if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
875 (vma->node.start + vma->node.size - 1) >> 32)
876 return true;
877
Chris Wilsond23db882014-05-23 08:48:08 +0200878 return false;
879}
880
Chris Wilson54cf91d2010-11-25 18:00:26 +0000881static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000882i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200883 struct list_head *vmas,
Chris Wilsone2efd132016-05-24 14:53:34 +0100884 struct i915_gem_context *ctx,
Daniel Vettered5982e2013-01-17 22:23:36 +0100885 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000886{
Chris Wilson432e58e2010-11-25 19:32:06 +0000887 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200888 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700889 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200890 struct list_head ordered_vmas;
Chris Wilson506a8e82015-12-08 11:55:07 +0000891 struct list_head pinned_vmas;
Chris Wilsonc0336662016-05-06 15:40:21 +0100892 bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
Chris Wilson7788a762012-08-24 19:18:18 +0100893 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000894
Ben Widawsky68c8c172013-09-11 14:57:50 -0700895 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
896
Ben Widawsky27173f12013-08-14 11:38:36 +0200897 INIT_LIST_HEAD(&ordered_vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000898 INIT_LIST_HEAD(&pinned_vmas);
Ben Widawsky27173f12013-08-14 11:38:36 +0200899 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000900 struct drm_i915_gem_exec_object2 *entry;
901 bool need_fence, need_mappable;
902
Ben Widawsky27173f12013-08-14 11:38:36 +0200903 vma = list_first_entry(vmas, struct i915_vma, exec_list);
904 obj = vma->obj;
905 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000906
David Weinehallb1b38272015-05-20 17:00:13 +0300907 if (ctx->flags & CONTEXT_NO_ZEROMAP)
908 entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
909
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100910 if (!has_fenced_gpu_access)
911 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000912 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000913 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
Chris Wilson3e510a82016-08-05 10:14:23 +0100914 i915_gem_object_is_tiled(obj);
Ben Widawsky27173f12013-08-14 11:38:36 +0200915 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000916
Chris Wilson506a8e82015-12-08 11:55:07 +0000917 if (entry->flags & EXEC_OBJECT_PINNED)
918 list_move_tail(&vma->exec_list, &pinned_vmas);
919 else if (need_mappable) {
Chris Wilsone6a84462014-08-11 12:00:12 +0200920 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200921 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200922 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200923 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000924
Daniel Vettered5982e2013-01-17 22:23:36 +0100925 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000926 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000927 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200928 list_splice(&ordered_vmas, vmas);
Chris Wilson506a8e82015-12-08 11:55:07 +0000929 list_splice(&pinned_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000930
931 /* Attempt to pin all of the buffers into the GTT.
932 * This is done in 3 phases:
933 *
934 * 1a. Unbind all objects that do not match the GTT constraints for
935 * the execbuffer (fenceable, mappable, alignment etc).
936 * 1b. Increment pin count for already bound objects.
937 * 2. Bind new objects.
938 * 3. Decrement pin count.
939 *
Chris Wilson7788a762012-08-24 19:18:18 +0100940 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000941 * room for the earlier objects *unless* we need to defragment.
942 */
943 retry = 0;
944 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100945 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000946
947 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200948 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200949 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000950 continue;
951
Chris Wilsone6a84462014-08-11 12:00:12 +0200952 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200953 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000954 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000955 ret = i915_gem_execbuffer_reserve_vma(vma,
956 engine,
957 need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000958 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000959 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000960 }
961
962 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200963 list_for_each_entry(vma, vmas, exec_list) {
964 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100965 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000966
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000967 ret = i915_gem_execbuffer_reserve_vma(vma, engine,
968 need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100969 if (ret)
970 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000971 }
972
Chris Wilsona415d352013-11-26 11:23:15 +0000973err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200974 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000975 return ret;
976
Chris Wilsona415d352013-11-26 11:23:15 +0000977 /* Decrement pin count for bound objects */
978 list_for_each_entry(vma, vmas, exec_list)
979 i915_gem_execbuffer_unreserve_vma(vma);
980
Ben Widawsky68c8c172013-09-11 14:57:50 -0700981 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000982 if (ret)
983 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000984 } while (1);
985}
986
987static int
988i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100989 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000990 struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000991 struct intel_engine_cs *engine,
Ben Widawsky27173f12013-08-14 11:38:36 +0200992 struct eb_vmas *eb,
David Weinehallb1b38272015-05-20 17:00:13 +0300993 struct drm_i915_gem_exec_object2 *exec,
Chris Wilsone2efd132016-05-24 14:53:34 +0100994 struct i915_gem_context *ctx)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000995{
996 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200997 struct i915_address_space *vm;
998 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100999 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +00001000 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001001 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +02001002 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001003
Ben Widawsky27173f12013-08-14 11:38:36 +02001004 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
1005
Chris Wilson67731b82010-12-08 10:38:14 +00001006 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +02001007 while (!list_empty(&eb->vmas)) {
1008 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
1009 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +00001010 i915_gem_execbuffer_unreserve_vma(vma);
Chris Wilson624192c2016-08-15 10:48:50 +01001011 i915_vma_put(vma);
Chris Wilson67731b82010-12-08 10:38:14 +00001012 }
1013
Chris Wilson54cf91d2010-11-25 18:00:26 +00001014 mutex_unlock(&dev->struct_mutex);
1015
1016 total = 0;
1017 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +00001018 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001019
Chris Wilsondd6864a2011-01-12 23:49:13 +00001020 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +00001021 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +00001022 if (reloc == NULL || reloc_offset == NULL) {
1023 drm_free_large(reloc);
1024 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001025 mutex_lock(&dev->struct_mutex);
1026 return -ENOMEM;
1027 }
1028
1029 total = 0;
1030 for (i = 0; i < count; i++) {
1031 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +00001032 u64 invalid_offset = (u64)-1;
1033 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001034
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001035 user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001036
1037 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +00001038 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +00001039 ret = -EFAULT;
1040 mutex_lock(&dev->struct_mutex);
1041 goto err;
1042 }
1043
Chris Wilson262b6d32013-01-15 16:17:54 +00001044 /* As we do not update the known relocation offsets after
1045 * relocating (due to the complexities in lock handling),
1046 * we need to mark them as invalid now so that we force the
1047 * relocation processing next time. Just in case the target
1048 * object is evicted and then rebound into its old
1049 * presumed_offset before the next execbuffer - if that
1050 * happened we would make the mistake of assuming that the
1051 * relocations were valid.
1052 */
1053 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001054 if (__copy_to_user(&user_relocs[j].presumed_offset,
1055 &invalid_offset,
1056 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +00001057 ret = -EFAULT;
1058 mutex_lock(&dev->struct_mutex);
1059 goto err;
1060 }
1061 }
1062
Chris Wilsondd6864a2011-01-12 23:49:13 +00001063 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +00001064 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001065 }
1066
1067 ret = i915_mutex_lock_interruptible(dev);
1068 if (ret) {
1069 mutex_lock(&dev->struct_mutex);
1070 goto err;
1071 }
1072
Chris Wilson67731b82010-12-08 10:38:14 +00001073 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +00001074 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +02001075 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001076 if (ret)
1077 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +00001078
Daniel Vettered5982e2013-01-17 22:23:36 +01001079 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001080 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1081 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001082 if (ret)
1083 goto err;
1084
Ben Widawsky27173f12013-08-14 11:38:36 +02001085 list_for_each_entry(vma, &eb->vmas, exec_list) {
1086 int offset = vma->exec_entry - exec;
1087 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
1088 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001089 if (ret)
1090 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001091 }
1092
1093 /* Leave the user relocations as are, this is the painfully slow path,
1094 * and we want to avoid the complication of dropping the lock whilst
1095 * having buffers reserved in the aperture and so causing spurious
1096 * ENOSPC for random operations.
1097 */
1098
1099err:
1100 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +00001101 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001102 return ret;
1103}
1104
Chris Wilson54cf91d2010-11-25 18:00:26 +00001105static int
John Harrison535fbe82015-05-29 17:43:32 +01001106i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
Ben Widawsky27173f12013-08-14 11:38:36 +02001107 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001108{
Ben Widawsky27173f12013-08-14 11:38:36 +02001109 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001110 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001111
Ben Widawsky27173f12013-08-14 11:38:36 +02001112 list_for_each_entry(vma, vmas, exec_list) {
1113 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson03ade512015-04-27 13:41:18 +01001114
Chris Wilson77ae9952017-01-27 09:40:07 +00001115 if (vma->exec_entry->flags & EXEC_OBJECT_ASYNC)
1116 continue;
1117
Chris Wilsond07f0e52016-10-28 13:58:44 +01001118 ret = i915_gem_request_await_object
1119 (req, obj, obj->base.pending_write_domain);
1120 if (ret)
1121 return ret;
Chris Wilson851ba2d2016-09-09 14:12:01 +01001122
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001123 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilsondcd79932016-08-18 17:16:40 +01001124 i915_gem_clflush_object(obj, false);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001125 }
1126
Chris Wilsondcd79932016-08-18 17:16:40 +01001127 /* Unconditionally flush any chipset caches (for streaming writes). */
1128 i915_gem_chipset_flush(req->engine->i915);
Daniel Vetter6ac42f42012-07-21 12:25:01 +02001129
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001130 /* Unconditionally invalidate GPU caches and TLBs. */
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001131 return req->engine->emit_flush(req, EMIT_INVALIDATE);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001132}
1133
Chris Wilson432e58e2010-11-25 19:32:06 +00001134static bool
1135i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001136{
Daniel Vettered5982e2013-01-17 22:23:36 +01001137 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
1138 return false;
1139
Chris Wilson2f5945b2015-10-06 11:39:55 +01001140 /* Kernel clipping was a DRI1 misfeature */
1141 if (exec->num_cliprects || exec->cliprects_ptr)
1142 return false;
1143
1144 if (exec->DR4 == 0xffffffff) {
1145 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1146 exec->DR4 = 0;
1147 }
1148 if (exec->DR1 || exec->DR4)
1149 return false;
1150
1151 if ((exec->batch_start_offset | exec->batch_len) & 0x7)
1152 return false;
1153
1154 return true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001155}
1156
1157static int
Chris Wilsonad19f102014-08-10 06:29:08 +01001158validate_exec_list(struct drm_device *dev,
1159 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +00001160 int count)
1161{
Daniel Vetterb205ca52013-09-19 14:00:11 +02001162 unsigned relocs_total = 0;
1163 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +01001164 unsigned invalid_flags;
1165 int i;
1166
Dave Gordon9e2793f62016-07-14 14:52:03 +01001167 /* INTERNAL flags must not overlap with external ones */
1168 BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);
1169
Chris Wilsonad19f102014-08-10 06:29:08 +01001170 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
1171 if (USES_FULL_PPGTT(dev))
1172 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001173
1174 for (i = 0; i < count; i++) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001175 char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001176 int length; /* limited by fault_in_pages_readable() */
1177
Chris Wilsonad19f102014-08-10 06:29:08 +01001178 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +01001179 return -EINVAL;
1180
Michał Winiarski934acce2015-12-29 18:24:52 +01001181 /* Offset can be used as input (EXEC_OBJECT_PINNED), reject
1182 * any non-page-aligned or non-canonical addresses.
1183 */
1184 if (exec[i].flags & EXEC_OBJECT_PINNED) {
1185 if (exec[i].offset !=
1186 gen8_canonical_addr(exec[i].offset & PAGE_MASK))
1187 return -EINVAL;
1188
1189 /* From drm_mm perspective address space is continuous,
1190 * so from this point we're always using non-canonical
1191 * form internally.
1192 */
1193 exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
1194 }
1195
Chris Wilson55a97852015-06-19 13:59:46 +01001196 if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
1197 return -EINVAL;
1198
Chris Wilson91b2db62016-08-04 16:32:23 +01001199 /* pad_to_size was once a reserved field, so sanitize it */
1200 if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
1201 if (offset_in_page(exec[i].pad_to_size))
1202 return -EINVAL;
1203 } else {
1204 exec[i].pad_to_size = 0;
1205 }
1206
Kees Cook3118a4f2013-03-11 17:31:45 -07001207 /* First check for malicious input causing overflow in
1208 * the worst case where we need to allocate the entire
1209 * relocation tree as a single array.
1210 */
1211 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001212 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -07001213 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001214
1215 length = exec[i].relocation_count *
1216 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -07001217 /*
1218 * We must check that the entire relocation array is safe
1219 * to read, but since we may need to update the presumed
1220 * offsets during execution, check for full write access.
1221 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001222 if (!access_ok(VERIFY_WRITE, ptr, length))
1223 return -EFAULT;
1224
Jani Nikulad330a952014-01-21 11:24:25 +02001225 if (likely(!i915.prefault_disable)) {
Al Viro4bce9f62016-09-17 18:02:44 -04001226 if (fault_in_pages_readable(ptr, length))
Xiong Zhang0b74b502013-07-19 13:51:24 +08001227 return -EFAULT;
1228 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001229 }
1230
1231 return 0;
1232}
1233
Chris Wilsone2efd132016-05-24 14:53:34 +01001234static struct i915_gem_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001235i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001236 struct intel_engine_cs *engine, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001237{
Chris Wilsonf7978a02016-08-22 09:03:36 +01001238 struct i915_gem_context *ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001239
Chris Wilsonca585b52016-05-24 14:53:36 +01001240 ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001241 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -08001242 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001243
Chris Wilson60958682016-12-31 11:20:11 +00001244 if (i915_gem_context_is_banned(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001245 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001246 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001247 }
1248
Ben Widawsky41bde552013-12-06 14:11:21 -08001249 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001250}
1251
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001252static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
1253{
1254 return !(obj->cache_level == I915_CACHE_NONE ||
1255 obj->cache_level == I915_CACHE_WT);
1256}
1257
Chris Wilson5cf3d282016-08-04 07:52:43 +01001258void i915_vma_move_to_active(struct i915_vma *vma,
1259 struct drm_i915_gem_request *req,
1260 unsigned int flags)
1261{
1262 struct drm_i915_gem_object *obj = vma->obj;
1263 const unsigned int idx = req->engine->id;
1264
Chris Wilson81147b02016-12-18 15:37:18 +00001265 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001266 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
1267
Chris Wilsonb0decaf2016-08-04 07:52:44 +01001268 /* Add a reference if we're newly entering the active list.
1269 * The order in which we add operations to the retirement queue is
1270 * vital here: mark_active adds to the start of the callback list,
1271 * such that subsequent callbacks are called first. Therefore we
1272 * add the active reference first and queue for it to be dropped
1273 * *last*.
1274 */
Chris Wilsond07f0e52016-10-28 13:58:44 +01001275 if (!i915_vma_is_active(vma))
1276 obj->active_count++;
1277 i915_vma_set_active(vma, idx);
1278 i915_gem_active_set(&vma->last_read[idx], req);
1279 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001280
1281 if (flags & EXEC_OBJECT_WRITE) {
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00001282 if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
1283 i915_gem_active_set(&obj->frontbuffer_write, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001284
1285 /* update for the implicit flush after a batch */
1286 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson7aa6ca62016-11-07 16:52:04 +00001287 if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
1288 obj->cache_dirty = true;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001289 }
1290
Chris Wilson49ef5292016-08-18 17:17:00 +01001291 if (flags & EXEC_OBJECT_NEEDS_FENCE)
1292 i915_gem_active_set(&vma->last_fence, req);
Chris Wilson5cf3d282016-08-04 07:52:43 +01001293}
1294
Chris Wilsonad778f82016-08-04 16:32:42 +01001295static void eb_export_fence(struct drm_i915_gem_object *obj,
1296 struct drm_i915_gem_request *req,
1297 unsigned int flags)
1298{
Chris Wilsond07f0e52016-10-28 13:58:44 +01001299 struct reservation_object *resv = obj->resv;
Chris Wilsonad778f82016-08-04 16:32:42 +01001300
1301 /* Ignore errors from failing to allocate the new fence, we can't
1302 * handle an error right now. Worst case should be missed
1303 * synchronisation leading to rendering corruption.
1304 */
1305 ww_mutex_lock(&resv->lock, NULL);
1306 if (flags & EXEC_OBJECT_WRITE)
1307 reservation_object_add_excl_fence(resv, &req->fence);
1308 else if (reservation_object_reserve_shared(resv) == 0)
1309 reservation_object_add_shared_fence(resv, &req->fence);
1310 ww_mutex_unlock(&resv->lock);
1311}
1312
Chris Wilson5b043f42016-08-02 22:50:38 +01001313static void
Ben Widawsky27173f12013-08-14 11:38:36 +02001314i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01001315 struct drm_i915_gem_request *req)
Chris Wilson432e58e2010-11-25 19:32:06 +00001316{
Ben Widawsky27173f12013-08-14 11:38:36 +02001317 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001318
Ben Widawsky27173f12013-08-14 11:38:36 +02001319 list_for_each_entry(vma, vmas, exec_list) {
1320 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001321 u32 old_read = obj->base.read_domains;
1322 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001323
Chris Wilson432e58e2010-11-25 19:32:06 +00001324 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson5cf3d282016-08-04 07:52:43 +01001325 if (obj->base.write_domain)
1326 vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
1327 else
Daniel Vettered5982e2013-01-17 22:23:36 +01001328 obj->base.pending_read_domains |= obj->base.read_domains;
1329 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001330
Chris Wilson5cf3d282016-08-04 07:52:43 +01001331 i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
Chris Wilsonad778f82016-08-04 16:32:42 +01001332 eb_export_fence(obj, req, vma->exec_entry->flags);
Chris Wilsondb53a302011-02-03 11:57:46 +00001333 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001334 }
1335}
1336
Chris Wilson54cf91d2010-11-25 18:00:26 +00001337static int
Chris Wilsonb5321f32016-08-02 22:50:18 +01001338i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
Eric Anholtae662d32012-01-03 09:23:29 -08001339{
Chris Wilson7e37f882016-08-02 22:50:21 +01001340 struct intel_ring *ring = req->ring;
Eric Anholtae662d32012-01-03 09:23:29 -08001341 int ret, i;
1342
Chris Wilsonb5321f32016-08-02 22:50:18 +01001343 if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
Daniel Vetter9d662da2014-04-24 08:09:09 +02001344 DRM_DEBUG("sol reset is gen7/rcs only\n");
1345 return -EINVAL;
1346 }
Eric Anholtae662d32012-01-03 09:23:29 -08001347
John Harrison5fb9de12015-05-29 17:44:07 +01001348 ret = intel_ring_begin(req, 4 * 3);
Eric Anholtae662d32012-01-03 09:23:29 -08001349 if (ret)
1350 return ret;
1351
1352 for (i = 0; i < 4; i++) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001353 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1354 intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
1355 intel_ring_emit(ring, 0);
Eric Anholtae662d32012-01-03 09:23:29 -08001356 }
1357
Chris Wilsonb5321f32016-08-02 22:50:18 +01001358 intel_ring_advance(ring);
Eric Anholtae662d32012-01-03 09:23:29 -08001359
1360 return 0;
1361}
1362
Chris Wilson058d88c2016-08-15 10:49:06 +01001363static struct i915_vma *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001364i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
Brad Volkin71745372014-12-11 12:13:12 -08001365 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
Brad Volkin71745372014-12-11 12:13:12 -08001366 struct drm_i915_gem_object *batch_obj,
Chris Wilson59bfa122016-08-04 16:32:31 +01001367 struct eb_vmas *eb,
Brad Volkin71745372014-12-11 12:13:12 -08001368 u32 batch_start_offset,
1369 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001370 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001371{
Brad Volkin71745372014-12-11 12:13:12 -08001372 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001373 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001374 int ret;
1375
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001376 shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001377 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001378 if (IS_ERR(shadow_batch_obj))
Chris Wilson59bfa122016-08-04 16:32:31 +01001379 return ERR_CAST(shadow_batch_obj);
Brad Volkin71745372014-12-11 12:13:12 -08001380
Chris Wilson33a051a2016-07-27 09:07:26 +01001381 ret = intel_engine_cmd_parser(engine,
1382 batch_obj,
1383 shadow_batch_obj,
1384 batch_start_offset,
1385 batch_len,
1386 is_master);
Chris Wilson058d88c2016-08-15 10:49:06 +01001387 if (ret) {
1388 if (ret == -EACCES) /* unhandled chained batch */
1389 vma = NULL;
1390 else
1391 vma = ERR_PTR(ret);
1392 goto out;
1393 }
Brad Volkin71745372014-12-11 12:13:12 -08001394
Chris Wilson058d88c2016-08-15 10:49:06 +01001395 vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
1396 if (IS_ERR(vma))
1397 goto out;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001398
Chris Wilson17cabf52015-01-14 11:20:57 +00001399 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001400
Chris Wilson17cabf52015-01-14 11:20:57 +00001401 vma->exec_entry = shadow_exec_entry;
Chris Wilsonde4e7832015-04-07 16:20:35 +01001402 vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
Chris Wilson25dc5562016-07-20 13:31:52 +01001403 i915_gem_object_get(shadow_batch_obj);
Chris Wilson17cabf52015-01-14 11:20:57 +00001404 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001405
Chris Wilson058d88c2016-08-15 10:49:06 +01001406out:
Chris Wilsonde4e7832015-04-07 16:20:35 +01001407 i915_gem_object_unpin_pages(shadow_batch_obj);
Chris Wilson058d88c2016-08-15 10:49:06 +01001408 return vma;
Brad Volkin71745372014-12-11 12:13:12 -08001409}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001410
Chris Wilson5b043f42016-08-02 22:50:38 +01001411static int
1412execbuf_submit(struct i915_execbuffer_params *params,
1413 struct drm_i915_gem_execbuffer2 *args,
1414 struct list_head *vmas)
Oscar Mateo78382592014-07-03 16:28:05 +01001415{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001416 struct drm_i915_private *dev_priv = params->request->i915;
John Harrison5f19e2b2015-05-29 17:43:27 +01001417 u64 exec_start, exec_len;
Oscar Mateo78382592014-07-03 16:28:05 +01001418 int instp_mode;
1419 u32 instp_mask;
Chris Wilson2f5945b2015-10-06 11:39:55 +01001420 int ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001421
John Harrison535fbe82015-05-29 17:43:32 +01001422 ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
Oscar Mateo78382592014-07-03 16:28:05 +01001423 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001424 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001425
John Harrisonba01cc92015-05-29 17:43:41 +01001426 ret = i915_switch_context(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001427 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001428 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001429
1430 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1431 instp_mask = I915_EXEC_CONSTANTS_MASK;
1432 switch (instp_mode) {
1433 case I915_EXEC_CONSTANTS_REL_GENERAL:
1434 case I915_EXEC_CONSTANTS_ABSOLUTE:
1435 case I915_EXEC_CONSTANTS_REL_SURFACE:
Chris Wilsonb5321f32016-08-02 22:50:18 +01001436 if (instp_mode != 0 && params->engine->id != RCS) {
Oscar Mateo78382592014-07-03 16:28:05 +01001437 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001438 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001439 }
1440
1441 if (instp_mode != dev_priv->relative_constants_mode) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001442 if (INTEL_INFO(dev_priv)->gen < 4) {
Oscar Mateo78382592014-07-03 16:28:05 +01001443 DRM_DEBUG("no rel constants on pre-gen4\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001444 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001445 }
1446
Chris Wilsonb5321f32016-08-02 22:50:18 +01001447 if (INTEL_INFO(dev_priv)->gen > 5 &&
Oscar Mateo78382592014-07-03 16:28:05 +01001448 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1449 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
Chris Wilson2f5945b2015-10-06 11:39:55 +01001450 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001451 }
1452
1453 /* The HW changed the meaning on this bit on gen6 */
Chris Wilsonb5321f32016-08-02 22:50:18 +01001454 if (INTEL_INFO(dev_priv)->gen >= 6)
Oscar Mateo78382592014-07-03 16:28:05 +01001455 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1456 }
1457 break;
1458 default:
1459 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001460 return -EINVAL;
Oscar Mateo78382592014-07-03 16:28:05 +01001461 }
1462
Chris Wilsonb5321f32016-08-02 22:50:18 +01001463 if (params->engine->id == RCS &&
Chris Wilson2f5945b2015-10-06 11:39:55 +01001464 instp_mode != dev_priv->relative_constants_mode) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001465 struct intel_ring *ring = params->request->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +01001466
John Harrison5fb9de12015-05-29 17:44:07 +01001467 ret = intel_ring_begin(params->request, 4);
Oscar Mateo78382592014-07-03 16:28:05 +01001468 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001469 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001470
Chris Wilsonb5321f32016-08-02 22:50:18 +01001471 intel_ring_emit(ring, MI_NOOP);
1472 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1473 intel_ring_emit_reg(ring, INSTPM);
1474 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1475 intel_ring_advance(ring);
Oscar Mateo78382592014-07-03 16:28:05 +01001476
1477 dev_priv->relative_constants_mode = instp_mode;
1478 }
1479
1480 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
Chris Wilsonb5321f32016-08-02 22:50:18 +01001481 ret = i915_reset_gen7_sol_offsets(params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001482 if (ret)
Chris Wilson2f5945b2015-10-06 11:39:55 +01001483 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001484 }
1485
John Harrison5f19e2b2015-05-29 17:43:27 +01001486 exec_len = args->batch_len;
Chris Wilson59bfa122016-08-04 16:32:31 +01001487 exec_start = params->batch->node.start +
John Harrison5f19e2b2015-05-29 17:43:27 +01001488 params->args_batch_start_offset;
1489
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001490 if (exec_len == 0)
Chris Wilson0b537272016-08-18 17:17:12 +01001491 exec_len = params->batch->size - params->args_batch_start_offset;
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001492
Chris Wilson803688b2016-08-02 22:50:27 +01001493 ret = params->engine->emit_bb_start(params->request,
1494 exec_start, exec_len,
1495 params->dispatch_flags);
Chris Wilson2f5945b2015-10-06 11:39:55 +01001496 if (ret)
1497 return ret;
Oscar Mateo78382592014-07-03 16:28:05 +01001498
John Harrison95c24162015-05-29 17:43:31 +01001499 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001500
John Harrison8a8edb52015-05-29 17:43:33 +01001501 i915_gem_execbuffer_move_to_active(vmas, params->request);
Oscar Mateo78382592014-07-03 16:28:05 +01001502
Chris Wilson2f5945b2015-10-06 11:39:55 +01001503 return 0;
Oscar Mateo78382592014-07-03 16:28:05 +01001504}
1505
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001506/**
1507 * Find one BSD ring to dispatch the corresponding BSD command.
Chris Wilsonc80ff162016-07-27 09:07:27 +01001508 * The engine index is returned.
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001509 */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001510static unsigned int
Chris Wilsonc80ff162016-07-27 09:07:27 +01001511gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
1512 struct drm_file *file)
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001513{
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001514 struct drm_i915_file_private *file_priv = file->driver_priv;
1515
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001516 /* Check whether the file_priv has already selected one ring. */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001517 if ((int)file_priv->bsd_engine < 0)
1518 file_priv->bsd_engine = atomic_fetch_xor(1,
1519 &dev_priv->mm.bsd_engine_dispatch_index);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001520
Chris Wilsonc80ff162016-07-27 09:07:27 +01001521 return file_priv->bsd_engine;
Chris Wilsond23db882014-05-23 08:48:08 +02001522}
1523
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001524#define I915_USER_RINGS (4)
1525
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001526static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001527 [I915_EXEC_DEFAULT] = RCS,
1528 [I915_EXEC_RENDER] = RCS,
1529 [I915_EXEC_BLT] = BCS,
1530 [I915_EXEC_BSD] = VCS,
1531 [I915_EXEC_VEBOX] = VECS
1532};
1533
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001534static struct intel_engine_cs *
1535eb_select_engine(struct drm_i915_private *dev_priv,
1536 struct drm_file *file,
1537 struct drm_i915_gem_execbuffer2 *args)
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001538{
1539 unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001540 struct intel_engine_cs *engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001541
1542 if (user_ring_id > I915_USER_RINGS) {
1543 DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001544 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001545 }
1546
1547 if ((user_ring_id != I915_EXEC_BSD) &&
1548 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1549 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1550 "bsd dispatch flags: %d\n", (int)(args->flags));
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001551 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001552 }
1553
1554 if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
1555 unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;
1556
1557 if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
Chris Wilsonc80ff162016-07-27 09:07:27 +01001558 bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001559 } else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
1560 bsd_idx <= I915_EXEC_BSD_RING2) {
Tvrtko Ursulind9da6aa2016-01-27 13:41:09 +00001561 bsd_idx >>= I915_EXEC_BSD_SHIFT;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001562 bsd_idx--;
1563 } else {
1564 DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
1565 bsd_idx);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001566 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001567 }
1568
Akash Goel3b3f1652016-10-13 22:44:48 +05301569 engine = dev_priv->engine[_VCS(bsd_idx)];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001570 } else {
Akash Goel3b3f1652016-10-13 22:44:48 +05301571 engine = dev_priv->engine[user_ring_map[user_ring_id]];
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001572 }
1573
Akash Goel3b3f1652016-10-13 22:44:48 +05301574 if (!engine) {
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001575 DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001576 return NULL;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001577 }
1578
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001579 return engine;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001580}
1581
Eric Anholtae662d32012-01-03 09:23:29 -08001582static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001583i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1584 struct drm_file *file,
1585 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001586 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001587{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001588 struct drm_i915_private *dev_priv = to_i915(dev);
1589 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky27173f12013-08-14 11:38:36 +02001590 struct eb_vmas *eb;
Brad Volkin78a42372014-12-11 12:13:09 -08001591 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001592 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001593 struct i915_gem_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001594 struct i915_address_space *vm;
John Harrison5f19e2b2015-05-29 17:43:27 +01001595 struct i915_execbuffer_params params_master; /* XXX: will be removed later */
1596 struct i915_execbuffer_params *params = &params_master;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001597 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
John Harrison8e004ef2015-02-13 11:48:10 +00001598 u32 dispatch_flags;
Chris Wilsonfec04452017-01-27 09:40:08 +00001599 struct dma_fence *in_fence = NULL;
1600 struct sync_file *out_fence = NULL;
1601 int out_fence_fd = -1;
Oscar Mateo78382592014-07-03 16:28:05 +01001602 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001603 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001604
Daniel Vettered5982e2013-01-17 22:23:36 +01001605 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001606 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001607
Chris Wilsonad19f102014-08-10 06:29:08 +01001608 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001609 if (ret)
1610 return ret;
1611
John Harrison8e004ef2015-02-13 11:48:10 +00001612 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001613 if (args->flags & I915_EXEC_SECURE) {
Daniel Vetterb3ac9f22016-06-21 10:54:20 +02001614 if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001615 return -EPERM;
1616
John Harrison8e004ef2015-02-13 11:48:10 +00001617 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001618 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001619 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001620 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001621
Dave Gordonf8ca0c02016-07-20 18:16:07 +01001622 engine = eb_select_engine(dev_priv, file, args);
1623 if (!engine)
1624 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001625
1626 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001627 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001628 return -EINVAL;
1629 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001630
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001631 if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00001632 if (!HAS_RESOURCE_STREAMER(dev_priv)) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001633 DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
1634 return -EINVAL;
1635 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001636 if (engine->id != RCS) {
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001637 DRM_DEBUG("RS is not available on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001638 engine->name);
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03001639 return -EINVAL;
1640 }
1641
1642 dispatch_flags |= I915_DISPATCH_RS;
1643 }
1644
Chris Wilsonfec04452017-01-27 09:40:08 +00001645 if (args->flags & I915_EXEC_FENCE_IN) {
1646 in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2));
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001647 if (!in_fence)
1648 return -EINVAL;
Chris Wilsonfec04452017-01-27 09:40:08 +00001649 }
1650
1651 if (args->flags & I915_EXEC_FENCE_OUT) {
1652 out_fence_fd = get_unused_fd_flags(O_CLOEXEC);
1653 if (out_fence_fd < 0) {
1654 ret = out_fence_fd;
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001655 goto err_in_fence;
Chris Wilsonfec04452017-01-27 09:40:08 +00001656 }
1657 }
1658
Chris Wilson67d97da2016-07-04 08:08:31 +01001659 /* Take a local wakeref for preparing to dispatch the execbuf as
1660 * we expect to access the hardware fairly frequently in the
1661 * process. Upon first dispatch, we acquire another prolonged
1662 * wakeref that we hold until the GPU has been idle for at least
1663 * 100ms.
1664 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001665 intel_runtime_pm_get(dev_priv);
1666
Chris Wilson54cf91d2010-11-25 18:00:26 +00001667 ret = i915_mutex_lock_interruptible(dev);
1668 if (ret)
1669 goto pre_mutex_err;
1670
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001671 ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001672 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001673 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001674 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001675 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001676 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001677
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001678 i915_gem_context_get(ctx);
Ben Widawsky41bde552013-12-06 14:11:21 -08001679
Daniel Vetterae6c4802014-08-06 15:04:53 +02001680 if (ctx->ppgtt)
1681 vm = &ctx->ppgtt->base;
1682 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001683 vm = &ggtt->base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001684
John Harrison5f19e2b2015-05-29 17:43:27 +01001685 memset(&params_master, 0x00, sizeof(params_master));
1686
Chris Wilsond50415c2016-08-18 17:16:52 +01001687 eb = eb_create(dev_priv, args);
Chris Wilson67731b82010-12-08 10:38:14 +00001688 if (eb == NULL) {
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001689 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001690 mutex_unlock(&dev->struct_mutex);
1691 ret = -ENOMEM;
1692 goto pre_mutex_err;
1693 }
1694
Chris Wilson54cf91d2010-11-25 18:00:26 +00001695 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001696 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001697 if (ret)
1698 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001699
Chris Wilson6fe4f142011-01-10 17:35:37 +00001700 /* take note of the batch buffer before we might reorder the lists */
Chris Wilson59bfa122016-08-04 16:32:31 +01001701 params->batch = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001702
Chris Wilson54cf91d2010-11-25 18:00:26 +00001703 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001704 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001705 ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
1706 &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001707 if (ret)
1708 goto err;
1709
1710 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001711 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001712 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001713 if (ret) {
1714 if (ret == -EFAULT) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001715 ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
1716 engine,
David Weinehallb1b38272015-05-20 17:00:13 +03001717 eb, exec, ctx);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001718 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1719 }
1720 if (ret)
1721 goto err;
1722 }
1723
1724 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson59bfa122016-08-04 16:32:31 +01001725 if (params->batch->obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001726 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001727 ret = -EINVAL;
1728 goto err;
1729 }
Chris Wilson0b537272016-08-18 17:17:12 +01001730 if (args->batch_start_offset > params->batch->size ||
1731 args->batch_len > params->batch->size - args->batch_start_offset) {
1732 DRM_DEBUG("Attempting to use out-of-bounds batch\n");
1733 ret = -EINVAL;
1734 goto err;
1735 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001736
John Harrison5f19e2b2015-05-29 17:43:27 +01001737 params->args_batch_start_offset = args->batch_start_offset;
Chris Wilson41736a82016-11-24 12:58:51 +00001738 if (engine->needs_cmd_parser && args->batch_len) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001739 struct i915_vma *vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001740
Chris Wilson59bfa122016-08-04 16:32:31 +01001741 vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
1742 params->batch->obj,
1743 eb,
1744 args->batch_start_offset,
1745 args->batch_len,
1746 drm_is_current_master(file));
1747 if (IS_ERR(vma)) {
1748 ret = PTR_ERR(vma);
Brad Volkin78a42372014-12-11 12:13:09 -08001749 goto err;
1750 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001751
Chris Wilson59bfa122016-08-04 16:32:31 +01001752 if (vma) {
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001753 /*
1754 * Batch parsed and accepted:
1755 *
1756 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1757 * bit from MI_BATCH_BUFFER_START commands issued in
1758 * the dispatch_execbuffer implementations. We
1759 * specifically don't want that set on batches the
1760 * command parser has accepted.
1761 */
1762 dispatch_flags |= I915_DISPATCH_SECURE;
John Harrison5f19e2b2015-05-29 17:43:27 +01001763 params->args_batch_start_offset = 0;
Chris Wilson59bfa122016-08-04 16:32:31 +01001764 params->batch = vma;
Rebecca N. Palmerc7c73722015-05-08 14:26:50 +01001765 }
Brad Volkin351e3db2014-02-18 10:15:46 -08001766 }
1767
Chris Wilson59bfa122016-08-04 16:32:31 +01001768 params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Brad Volkin78a42372014-12-11 12:13:09 -08001769
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001770 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1771 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001772 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001773 if (dispatch_flags & I915_DISPATCH_SECURE) {
Chris Wilson59bfa122016-08-04 16:32:31 +01001774 struct drm_i915_gem_object *obj = params->batch->obj;
Chris Wilson058d88c2016-08-15 10:49:06 +01001775 struct i915_vma *vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001776
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001777 /*
1778 * So on first glance it looks freaky that we pin the batch here
1779 * outside of the reservation loop. But:
1780 * - The batch is already pinned into the relevant ppgtt, so we
1781 * already have the backing storage fully allocated.
1782 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001783 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001784 * fitting due to fragmentation.
1785 * So this is actually safe.
1786 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001787 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
1788 if (IS_ERR(vma)) {
1789 ret = PTR_ERR(vma);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001790 goto err;
Chris Wilson058d88c2016-08-15 10:49:06 +01001791 }
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001792
Chris Wilson058d88c2016-08-15 10:49:06 +01001793 params->batch = vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01001794 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001795
John Harrison0c8dac82015-05-29 17:43:25 +01001796 /* Allocate a request for this batch buffer nice and early. */
Chris Wilson8e637172016-08-02 22:50:26 +01001797 params->request = i915_gem_request_alloc(engine, ctx);
1798 if (IS_ERR(params->request)) {
1799 ret = PTR_ERR(params->request);
John Harrison0c8dac82015-05-29 17:43:25 +01001800 goto err_batch_unpin;
Dave Gordon26827082016-01-19 19:02:53 +00001801 }
John Harrison0c8dac82015-05-29 17:43:25 +01001802
Chris Wilsonfec04452017-01-27 09:40:08 +00001803 if (in_fence) {
1804 ret = i915_gem_request_await_dma_fence(params->request,
1805 in_fence);
1806 if (ret < 0)
1807 goto err_request;
1808 }
1809
1810 if (out_fence_fd != -1) {
1811 out_fence = sync_file_create(&params->request->fence);
1812 if (!out_fence) {
1813 ret = -ENOMEM;
1814 goto err_request;
1815 }
1816 }
1817
Chris Wilson17f298cf2016-08-10 13:41:46 +01001818 /* Whilst this request exists, batch_obj will be on the
1819 * active_list, and so will hold the active reference. Only when this
1820 * request is retired will the the batch_obj be moved onto the
1821 * inactive_list and lose its active reference. Hence we do not need
1822 * to explicitly hold another reference here.
1823 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001824 params->request->batch = params->batch;
Chris Wilson17f298cf2016-08-10 13:41:46 +01001825
Chris Wilson8e637172016-08-02 22:50:26 +01001826 ret = i915_gem_request_add_to_client(params->request, file);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001827 if (ret)
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001828 goto err_request;
John Harrisonfcfa423c2015-05-29 17:44:12 +01001829
John Harrison5f19e2b2015-05-29 17:43:27 +01001830 /*
1831 * Save assorted stuff away to pass through to *_submission().
1832 * NB: This data should be 'persistent' and not local as it will
1833 * kept around beyond the duration of the IOCTL once the GPU
1834 * scheduler arrives.
1835 */
1836 params->dev = dev;
1837 params->file = file;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001838 params->engine = engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001839 params->dispatch_flags = dispatch_flags;
John Harrison5f19e2b2015-05-29 17:43:27 +01001840 params->ctx = ctx;
1841
Chris Wilson5b043f42016-08-02 22:50:38 +01001842 ret = execbuf_submit(params, args, &eb->vmas);
Chris Wilsonaa9b7812016-04-13 17:35:15 +01001843err_request:
Chris Wilson17f298cf2016-08-10 13:41:46 +01001844 __i915_add_request(params->request, ret == 0);
Chris Wilsonfec04452017-01-27 09:40:08 +00001845 if (out_fence) {
1846 if (ret == 0) {
1847 fd_install(out_fence_fd, out_fence->file);
1848 args->rsvd2 &= GENMASK_ULL(0, 31); /* keep in-fence */
1849 args->rsvd2 |= (u64)out_fence_fd << 32;
1850 out_fence_fd = -1;
1851 } else {
1852 fput(out_fence->file);
1853 }
1854 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001855
John Harrison0c8dac82015-05-29 17:43:25 +01001856err_batch_unpin:
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001857 /*
1858 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1859 * batch vma for correctness. For less ugly and less fragility this
1860 * needs to be adjusted to also track the ggtt batch vma properly as
1861 * active.
1862 */
John Harrison8e004ef2015-02-13 11:48:10 +00001863 if (dispatch_flags & I915_DISPATCH_SECURE)
Chris Wilson59bfa122016-08-04 16:32:31 +01001864 i915_vma_unpin(params->batch);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001865err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001866 /* the request owns the ref now */
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001867 i915_gem_context_put(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001868 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001869
1870 mutex_unlock(&dev->struct_mutex);
1871
1872pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001873 /* intel_gpu_busy should also get a ref, so it will free when the device
1874 * is really idle. */
1875 intel_runtime_pm_put(dev_priv);
Chris Wilsonfec04452017-01-27 09:40:08 +00001876 if (out_fence_fd != -1)
1877 put_unused_fd(out_fence_fd);
Daniele Ceraolo Spurio4a04e372017-02-03 14:45:29 -08001878err_in_fence:
Chris Wilsonfec04452017-01-27 09:40:08 +00001879 dma_fence_put(in_fence);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001880 return ret;
1881}
1882
1883/*
1884 * Legacy execbuffer just creates an exec2 list from the original exec object
1885 * list array and passes it to the real function.
1886 */
1887int
1888i915_gem_execbuffer(struct drm_device *dev, void *data,
1889 struct drm_file *file)
1890{
1891 struct drm_i915_gem_execbuffer *args = data;
1892 struct drm_i915_gem_execbuffer2 exec2;
1893 struct drm_i915_gem_exec_object *exec_list = NULL;
1894 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1895 int ret, i;
1896
Chris Wilson54cf91d2010-11-25 18:00:26 +00001897 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001898 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001899 return -EINVAL;
1900 }
1901
1902 /* Copy in the exec list from userland */
1903 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1904 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1905 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001906 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001907 args->buffer_count);
1908 drm_free_large(exec_list);
1909 drm_free_large(exec2_list);
1910 return -ENOMEM;
1911 }
1912 ret = copy_from_user(exec_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001913 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001914 sizeof(*exec_list) * args->buffer_count);
1915 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001916 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001917 args->buffer_count, ret);
1918 drm_free_large(exec_list);
1919 drm_free_large(exec2_list);
1920 return -EFAULT;
1921 }
1922
1923 for (i = 0; i < args->buffer_count; i++) {
1924 exec2_list[i].handle = exec_list[i].handle;
1925 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1926 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1927 exec2_list[i].alignment = exec_list[i].alignment;
1928 exec2_list[i].offset = exec_list[i].offset;
Tvrtko Ursulinf0836b72016-11-16 08:55:32 +00001929 if (INTEL_GEN(to_i915(dev)) < 4)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001930 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1931 else
1932 exec2_list[i].flags = 0;
1933 }
1934
1935 exec2.buffers_ptr = args->buffers_ptr;
1936 exec2.buffer_count = args->buffer_count;
1937 exec2.batch_start_offset = args->batch_start_offset;
1938 exec2.batch_len = args->batch_len;
1939 exec2.DR1 = args->DR1;
1940 exec2.DR4 = args->DR4;
1941 exec2.num_cliprects = args->num_cliprects;
1942 exec2.cliprects_ptr = args->cliprects_ptr;
1943 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001944 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001945
Ben Widawsky41bde552013-12-06 14:11:21 -08001946 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001947 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001948 struct drm_i915_gem_exec_object __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001949 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001950
Chris Wilson54cf91d2010-11-25 18:00:26 +00001951 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001952 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01001953 exec2_list[i].offset =
1954 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001955 ret = __copy_to_user(&user_exec_list[i].offset,
1956 &exec2_list[i].offset,
1957 sizeof(user_exec_list[i].offset));
1958 if (ret) {
1959 ret = -EFAULT;
1960 DRM_DEBUG("failed to copy %d exec entries "
1961 "back to user (%d)\n",
1962 args->buffer_count, ret);
1963 break;
1964 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001965 }
1966 }
1967
1968 drm_free_large(exec_list);
1969 drm_free_large(exec2_list);
1970 return ret;
1971}
1972
1973int
1974i915_gem_execbuffer2(struct drm_device *dev, void *data,
1975 struct drm_file *file)
1976{
1977 struct drm_i915_gem_execbuffer2 *args = data;
1978 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1979 int ret;
1980
Xi Wanged8cd3b2012-04-23 04:06:41 -04001981 if (args->buffer_count < 1 ||
1982 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001983 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001984 return -EINVAL;
1985 }
1986
Chris Wilsonf2a85e12016-04-08 12:11:13 +01001987 exec2_list = drm_malloc_gfp(args->buffer_count,
1988 sizeof(*exec2_list),
1989 GFP_TEMPORARY);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001990 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001991 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001992 args->buffer_count);
1993 return -ENOMEM;
1994 }
1995 ret = copy_from_user(exec2_list,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001996 u64_to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001997 sizeof(*exec2_list) * args->buffer_count);
1998 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001999 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00002000 args->buffer_count, ret);
2001 drm_free_large(exec2_list);
2002 return -EFAULT;
2003 }
2004
Ben Widawsky41bde552013-12-06 14:11:21 -08002005 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00002006 if (!ret) {
2007 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03002008 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03002009 u64_to_user_ptr(args->buffers_ptr);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002010 int i;
2011
2012 for (i = 0; i < args->buffer_count; i++) {
Michał Winiarski934acce2015-12-29 18:24:52 +01002013 exec2_list[i].offset =
2014 gen8_canonical_addr(exec2_list[i].offset);
Chris Wilson9aab8bf2014-05-23 10:45:52 +01002015 ret = __copy_to_user(&user_exec_list[i].offset,
2016 &exec2_list[i].offset,
2017 sizeof(user_exec_list[i].offset));
2018 if (ret) {
2019 ret = -EFAULT;
2020 DRM_DEBUG("failed to copy %d exec entries "
2021 "back to user\n",
2022 args->buffer_count);
2023 break;
2024 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00002025 }
2026 }
2027
2028 drm_free_large(exec2_list);
2029 return ret;
2030}