blob: 552acd744ebefdb819090661fa3e9e94235c6c3a [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
Mitko Haralanova74d5302018-05-02 06:43:24 -07004 * Copyright(c) 2015-2018 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04005 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040022 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50#include <linux/interrupt.h>
51#include <linux/pci.h>
52#include <linux/dma-mapping.h>
53#include <linux/mutex.h>
54#include <linux/list.h>
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070057#include <linux/idr.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040058#include <linux/io.h>
59#include <linux/fs.h>
60#include <linux/completion.h>
61#include <linux/kref.h>
62#include <linux/sched.h>
63#include <linux/cdev.h>
64#include <linux/delay.h>
65#include <linux/kthread.h>
Dean Luickdba715f2016-07-06 17:28:52 -040066#include <linux/i2c.h>
67#include <linux/i2c-algo-bit.h>
Mike Marciniszyn261a4352016-09-06 04:35:05 -070068#include <rdma/ib_hdrs.h>
Don Hiatt72c07e22017-08-04 13:53:58 -070069#include <rdma/opa_addr.h>
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -070070#include <linux/rhashtable.h>
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070071#include <linux/netdevice.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080072#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040073
74#include "chip_registers.h"
75#include "common.h"
76#include "verbs.h"
77#include "pio.h"
78#include "chip.h"
79#include "mad.h"
80#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080081#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080082#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040083
84/* bumped 1 from s/w major version of TrueScale */
85#define HFI1_CHIP_VERS_MAJ 3U
86
87/* don't care about this except printing */
88#define HFI1_CHIP_VERS_MIN 0U
89
90/* The Organization Unique Identifier (Mfg code), and its position in GUID */
91#define HFI1_OUI 0x001175
92#define HFI1_OUI_LSB 40
93
94#define DROP_PACKET_OFF 0
95#define DROP_PACKET_ON 1
96
Jan Sokolowski641f3482017-11-06 06:38:16 -080097#define NEIGHBOR_TYPE_HFI 0
98#define NEIGHBOR_TYPE_SWITCH 1
99
Mike Marciniszyn77241052015-07-30 15:17:43 -0400100extern unsigned long hfi1_cap_mask;
101#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
102#define HFI1_CAP_UGET_MASK(mask, cap) \
103 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
104#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
105#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
106#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
107#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
108#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
109 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800110/* Offline Disabled Reason is 4-bits */
111#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400112
113/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500114 * Control context is always 0 and handles the error packets.
115 * It also handles the VL15 and multicast packets.
116 */
117#define HFI1_CTRL_CTXT 0
118
119/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500120 * Driver context will store software counters for each of the events
121 * associated with these status registers
122 */
123#define NUM_CCE_ERR_STATUS_COUNTERS 41
124#define NUM_RCV_ERR_STATUS_COUNTERS 64
125#define NUM_MISC_ERR_STATUS_COUNTERS 13
126#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
127#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
128#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
129#define NUM_SEND_ERR_STATUS_COUNTERS 3
130#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
131#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
132
133/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400134 * per driver stats, either not device nor port-specific, or
135 * summed over all of the devices and ports.
136 * They are described by name via ipathfs filesystem, so layout
137 * and number of elements can change without breaking compatibility.
138 * If members are added or deleted hfi1_statnames[] in debugfs.c must
139 * change to match.
140 */
141struct hfi1_ib_stats {
142 __u64 sps_ints; /* number of interrupts handled */
143 __u64 sps_errints; /* number of error interrupts */
144 __u64 sps_txerrs; /* tx-related packet errors */
145 __u64 sps_rcverrs; /* non-crc rcv packet errors */
146 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
147 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
148 __u64 sps_ctxts; /* number of contexts currently open */
149 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
150 __u64 sps_buffull;
151 __u64 sps_hdrfull;
152};
153
154extern struct hfi1_ib_stats hfi1_stats;
155extern const struct pci_error_handlers hfi1_pci_err_handler;
156
157/*
158 * First-cut criterion for "device is active" is
159 * two thousand dwords combined Tx, Rx traffic per
160 * 5-second interval. SMA packets are 64 dwords,
161 * and occur "a few per second", presumably each way.
162 */
163#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
164
165/*
166 * Below contains all data related to a single context (formerly called port).
167 */
168
Mike Marciniszyn77241052015-07-30 15:17:43 -0400169struct hfi1_opcode_stats_perctx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct ctxt_eager_bufs {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400172 struct eager_buffer {
173 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700174 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400175 ssize_t len;
176 } *buffers;
177 struct {
178 void *addr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700179 dma_addr_t dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400180 } *rcvtids;
Mike Marciniszyn4b0b76b2018-06-20 09:42:49 -0700181 u32 size; /* total size of eager buffers */
182 u32 rcvtid_size; /* size of each eager rcv tid */
183 u16 count; /* size of buffers array */
184 u16 numbufs; /* number of buffers allocated */
185 u16 alloced; /* number of rcvarray entries used */
186 u16 threshold; /* head update threshold */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400187};
188
Mitko Haralanova86cd352016-02-05 11:57:49 -0500189struct exp_tid_set {
190 struct list_head list;
191 u32 count;
192};
193
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700194typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400195struct hfi1_ctxtdata {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400196 /* rcvhdrq base, needs mmap before useful */
197 void *rcvhdrq;
198 /* kernel virtual address where hdrqtail is updated */
199 volatile __le64 *rcvhdrtail_kvaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400200 /* when waiting for rcv or pioavail */
201 wait_queue_head_t wait;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400202 /* number of rcvhdrq entries */
203 u16 rcvhdrq_cnt;
204 /* size of each of the rcvhdrq entries */
Mike Marciniszyn40442b32018-06-04 11:43:37 -0700205 u8 rcvhdrqentsize;
206 /* offset of RHF within receive header entry */
207 u8 rhf_offset;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400208 /* mmap of hdrq, must fit in 44 bits */
Tymoteusz Kielan60368182016-09-06 04:35:54 -0700209 dma_addr_t rcvhdrq_dma;
210 dma_addr_t rcvhdrqtailaddr_dma;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400211 struct ctxt_eager_bufs egrbufs;
212 /* this receive context's assigned PIO ACK send context */
213 struct send_context *sc;
214
215 /* dynamic receive available interrupt timeout */
216 u32 rcvavail_timeout;
Michael J. Ruhlf683c802017-06-09 16:00:19 -0700217 /* Reference count the base context usage */
218 struct kref kref;
219
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700220 /* Device context index */
Michael J. Ruhle6f76222017-07-24 07:45:55 -0700221 u16 ctxt;
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700222 /*
223 * non-zero if ctxt can be shared, and defines the maximum number of
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700224 * sub-contexts for this device context.
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -0700225 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400226 u16 subctxt_cnt;
227 /* non-zero if ctxt is being shared. */
228 u16 subctxt_id;
229 u8 uuid[16];
230 /* job key */
231 u16 jkey;
232 /* number of RcvArray groups for this context. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700233 u16 rcv_array_groups;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400234 /* index of first eager TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700235 u16 eager_base;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400236 /* number of expected TID entries */
Mike Marciniszync8314812018-05-15 18:31:09 -0700237 u16 expected_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400238 /* index of first expected TID entry. */
Mike Marciniszync8314812018-05-15 18:31:09 -0700239 u16 expected_base;
240 /* array of tid_groups */
241 struct tid_group *groups;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500242
243 struct exp_tid_set tid_group_list;
244 struct exp_tid_set tid_used_list;
245 struct exp_tid_set tid_full_list;
246
Kaike Waned71e862018-06-04 11:43:54 -0700247 /* lock protecting all Expected TID data of user contexts */
248 struct mutex exp_mutex;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400249 /* per-context configuration flags */
Dean Luickbdf77522016-07-28 15:21:13 -0400250 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400251 /* per-context event flags for fileops/intr communication */
252 unsigned long event_flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253 /* total number of polled urgent packets */
254 u32 urgent;
255 /* saved total number of polled urgent packets for poll edge trigger */
256 u32 urgent_poll;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400257 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700258 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400259 /* so file ops can get at unit */
260 struct hfi1_devdata *dd;
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700261 /* per context recv functions */
262 const rhf_rcv_function_ptr *rhf_rcv_function_map;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400263 /* so functions that need physical port can get it easily */
264 struct hfi1_pportdata *ppd;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700265 /* associated msix interrupt */
266 u32 msix_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400267 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
268 void *subctxt_uregbase;
269 /* An array of pages for the eager receive buffers * N */
270 void *subctxt_rcvegrbuf;
271 /* An array of pages for the eager header queue entries * N */
272 void *subctxt_rcvhdr_base;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -0700273 /* Bitmask of in use context(s) */
274 DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275 /* The version of the library which opened this ctxt */
276 u32 userversion;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400277 /* Type of packets or conditions we want to poll for */
278 u16 poll_type;
279 /* receive packet sequence counter */
280 u8 seq_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400281 /* ctxt rcvhdrq head offset */
282 u32 head;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400283 /* QPs waiting for context processing */
284 struct list_head qp_wait_list;
285 /* interrupt handling */
286 u64 imask; /* clear interrupt mask */
287 int ireg; /* clear interrupt register */
Mike Marciniszync8314812018-05-15 18:31:09 -0700288 int numa_id; /* numa node of this context */
Mike Marciniszyn1b311f82017-10-23 06:06:08 -0700289 /* verbs rx_stats per rcd */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400290 struct hfi1_opcode_stats_perctx *opstats;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400291
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800292 /* Is ASPM interrupt supported for this context */
293 bool aspm_intr_supported;
294 /* ASPM state (enabled/disabled) for this context */
295 bool aspm_enabled;
296 /* Timer for re-enabling ASPM if interrupt activity quietens down */
297 struct timer_list aspm_timer;
298 /* Lock to serialize between intr, timer intr and user threads */
299 spinlock_t aspm_lock;
300 /* Is ASPM processing enabled for this context (in intr context) */
301 bool aspm_intr_enable;
302 /* Last interrupt timestamp */
303 ktime_t aspm_ts_last_intr;
304 /* Last timestamp at which we scheduled a timer for this context */
305 ktime_t aspm_ts_timer_sched;
306
Mike Marciniszyn77241052015-07-30 15:17:43 -0400307 /*
308 * The interrupt handler for a particular receive context can vary
309 * throughout it's lifetime. This is not a lock protected data member so
310 * it must be updated atomically and the prev and new value must always
311 * be valid. Worst case is we process an extra interrupt and up to 64
312 * packets with the wrong interrupt handler.
313 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400314 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700315
316 /* Indicates that this is vnic context */
317 bool is_vnic;
318
319 /* vnic queue index this context is mapped to */
320 u8 vnic_q_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400321};
322
Mike Marciniszynb2578432018-06-20 09:42:31 -0700323/**
324 * rcvhdrq_size - return total size in bytes for header queue
325 * @rcd: the receive context
326 *
327 * rcvhdrqentsize is in DWs, so we have to convert to bytes
328 *
329 */
330static inline u32 rcvhdrq_size(struct hfi1_ctxtdata *rcd)
331{
332 return PAGE_ALIGN(rcd->rcvhdrq_cnt *
333 rcd->rcvhdrqentsize * sizeof(u32));
334}
335
Mike Marciniszyn77241052015-07-30 15:17:43 -0400336/*
337 * Represents a single packet at a high level. Put commonly computed things in
338 * here so we do not have to keep doing them over and over. The rule of thumb is
339 * if something is used one time to derive some value, store that something in
340 * here. If it is used multiple times, then store the result of that derivation
341 * in here.
342 */
343struct hfi1_packet {
344 void *ebuf;
345 void *hdr;
Don Hiatt72c07e22017-08-04 13:53:58 -0700346 void *payload;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400347 struct hfi1_ctxtdata *rcd;
348 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800349 struct rvt_qp *qp;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700350 struct ib_other_headers *ohdr;
Don Hiatt90397462017-05-12 09:20:20 -0700351 struct ib_grh *grh;
Don Hiatt81cd3892018-05-15 18:28:15 -0700352 struct opa_16b_mgmt *mgmt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400353 u64 rhf;
354 u32 maxcnt;
355 u32 rhqoff;
Don Hiatt90397462017-05-12 09:20:20 -0700356 u32 dlid;
357 u32 slid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400358 u16 tlen;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400359 s16 etail;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800360 u16 pkey;
Sebastian Sanchez76327622017-02-08 05:26:49 -0800361 u8 hlen;
362 u8 numpkt;
363 u8 rsize;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400364 u8 updegr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400365 u8 etype;
Don Hiatt90397462017-05-12 09:20:20 -0700366 u8 extra_byte;
367 u8 pad;
368 u8 sc;
369 u8 sl;
370 u8 opcode;
Sebastian Sanchez6d6b8842018-02-01 10:46:23 -0800371 bool migrated;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400372};
373
Don Hiattd98bb7f2017-08-04 13:54:16 -0700374/* Packet types */
375#define HFI1_PKT_TYPE_9B 0
376#define HFI1_PKT_TYPE_16B 1
377
Don Hiatt72c07e22017-08-04 13:53:58 -0700378/*
379 * OPA 16B Header
380 */
381#define OPA_16B_L4_MASK 0xFFull
382#define OPA_16B_SC_MASK 0x1F00000ull
383#define OPA_16B_SC_SHIFT 20
384#define OPA_16B_LID_MASK 0xFFFFFull
385#define OPA_16B_DLID_MASK 0xF000ull
386#define OPA_16B_DLID_SHIFT 20
387#define OPA_16B_DLID_HIGH_SHIFT 12
388#define OPA_16B_SLID_MASK 0xF00ull
389#define OPA_16B_SLID_SHIFT 20
390#define OPA_16B_SLID_HIGH_SHIFT 8
391#define OPA_16B_BECN_MASK 0x80000000ull
392#define OPA_16B_BECN_SHIFT 31
393#define OPA_16B_FECN_MASK 0x10000000ull
394#define OPA_16B_FECN_SHIFT 28
395#define OPA_16B_L2_MASK 0x60000000ull
396#define OPA_16B_L2_SHIFT 29
Don Hiatt5786adf32017-08-04 13:54:10 -0700397#define OPA_16B_PKEY_MASK 0xFFFF0000ull
398#define OPA_16B_PKEY_SHIFT 16
399#define OPA_16B_LEN_MASK 0x7FF00000ull
400#define OPA_16B_LEN_SHIFT 20
Don Hiatt863cf892017-08-04 13:54:29 -0700401#define OPA_16B_RC_MASK 0xE000000ull
402#define OPA_16B_RC_SHIFT 25
403#define OPA_16B_AGE_MASK 0xFF0000ull
404#define OPA_16B_AGE_SHIFT 16
405#define OPA_16B_ENTROPY_MASK 0xFFFFull
Don Hiatt72c07e22017-08-04 13:53:58 -0700406
407/*
408 * OPA 16B L2/L4 Encodings
409 */
Mike Marciniszyne08aa592017-10-02 11:04:11 -0700410#define OPA_16B_L4_9B 0x00
Don Hiatt72c07e22017-08-04 13:53:58 -0700411#define OPA_16B_L2_TYPE 0x02
Don Hiatt4171a692018-05-15 18:28:07 -0700412#define OPA_16B_L4_FM 0x08
Don Hiatt72c07e22017-08-04 13:53:58 -0700413#define OPA_16B_L4_IB_LOCAL 0x09
414#define OPA_16B_L4_IB_GLOBAL 0x0A
415#define OPA_16B_L4_ETHR OPA_VNIC_L4_ETHR
416
Don Hiatt81cd3892018-05-15 18:28:15 -0700417/*
418 * OPA 16B Management
419 */
420#define OPA_16B_L4_FM_PAD 3 /* fixed 3B pad */
421#define OPA_16B_L4_FM_HLEN 24 /* 16B(16) + L4_FM(8) */
422
Don Hiatt72c07e22017-08-04 13:53:58 -0700423static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
424{
425 return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
426}
427
428static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
429{
430 return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
431}
432
433static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
434{
435 return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
436 (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
437 OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
438}
439
440static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
441{
442 return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
443 (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
444 OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
445}
446
447static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
448{
449 return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
450}
451
452static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
453{
454 return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
455}
456
457static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
458{
459 return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
460}
461
Don Hiatt5786adf32017-08-04 13:54:10 -0700462static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
463{
464 return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
465}
466
Don Hiatt863cf892017-08-04 13:54:29 -0700467static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
468{
469 return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
470}
471
472static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
473{
474 return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
475}
476
477static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
478{
479 return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
480}
481
482static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
483{
484 return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
485}
486
Don Hiatt5b6cabb2017-08-04 13:54:41 -0700487#define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
488
Don Hiatt72c07e22017-08-04 13:53:58 -0700489/*
490 * BTH
491 */
492#define OPA_16B_BTH_PAD_MASK 7
493static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
494{
495 return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
496 OPA_16B_BTH_PAD_MASK);
497}
498
Don Hiatt81cd3892018-05-15 18:28:15 -0700499/*
500 * 16B Management
501 */
502#define OPA_16B_MGMT_QPN_MASK 0xFFFFFF
503static inline u32 hfi1_16B_get_dest_qpn(struct opa_16b_mgmt *mgmt)
504{
505 return be32_to_cpu(mgmt->dest_qpn) & OPA_16B_MGMT_QPN_MASK;
506}
507
508static inline u32 hfi1_16B_get_src_qpn(struct opa_16b_mgmt *mgmt)
509{
510 return be32_to_cpu(mgmt->src_qpn) & OPA_16B_MGMT_QPN_MASK;
511}
512
513static inline void hfi1_16B_set_qpn(struct opa_16b_mgmt *mgmt,
514 u32 dest_qp, u32 src_qp)
515{
516 mgmt->dest_qpn = cpu_to_be32(dest_qp & OPA_16B_MGMT_QPN_MASK);
517 mgmt->src_qpn = cpu_to_be32(src_qp & OPA_16B_MGMT_QPN_MASK);
518}
519
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800520struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400521
522/*
523 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
524 * Mostly for MADs that set or query link parameters, also ipath
525 * config interfaces
526 */
527#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
528#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
529#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
530#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
531#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
532#define HFI1_IB_CFG_SPD 5 /* current Link spd */
533#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
534#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
535#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
536#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
537#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
538#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
539#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
540#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
541#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
542#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
543#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
544#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
545#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
546#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
547#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
548
549/*
550 * HFI or Host Link States
551 *
552 * These describe the states the driver thinks the logical and physical
553 * states are in. Used as an argument to set_link_state(). Implemented
554 * as bits for easy multi-state checking. The actual state can only be
555 * one.
556 */
557#define __HLS_UP_INIT_BP 0
558#define __HLS_UP_ARMED_BP 1
559#define __HLS_UP_ACTIVE_BP 2
560#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
561#define __HLS_DN_POLL_BP 4
562#define __HLS_DN_DISABLE_BP 5
563#define __HLS_DN_OFFLINE_BP 6
564#define __HLS_VERIFY_CAP_BP 7
565#define __HLS_GOING_UP_BP 8
566#define __HLS_GOING_OFFLINE_BP 9
567#define __HLS_LINK_COOLDOWN_BP 10
568
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500569#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
570#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
571#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
572#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
573#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
574#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
575#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
576#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
577#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
578#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
579#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400580
581#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -0700582#define HLS_DOWN ~(HLS_UP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400583
Ira Weiny156d24d2017-09-26 07:00:43 -0700584#define HLS_DEFAULT HLS_DN_POLL
585
Mike Marciniszyn77241052015-07-30 15:17:43 -0400586/* use this MTU size if none other is given */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700587#define HFI1_DEFAULT_ACTIVE_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400588/* use this MTU size as the default maximum */
Sebastian Sanchezef699e82016-04-12 11:17:09 -0700589#define HFI1_DEFAULT_MAX_MTU 10240
Mike Marciniszyn77241052015-07-30 15:17:43 -0400590/* default partition key */
591#define DEFAULT_PKEY 0xffff
592
593/*
594 * Possible fabric manager config parameters for fm_{get,set}_table()
595 */
596#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
597#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
598#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
599#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
600#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
601#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
602
603/*
604 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
605 * these are bits so they can be combined, e.g.
606 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
607 */
608#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
609#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
610#define HFI1_RCVCTRL_CTXT_ENB 0x04
611#define HFI1_RCVCTRL_CTXT_DIS 0x08
612#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
613#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
614#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
615#define HFI1_RCVCTRL_PKEY_DIS 0x80
616#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
617#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
618#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
619#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
620#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
621#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
622#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
623#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
624
625/* partition enforcement flags */
626#define HFI1_PART_ENFORCE_IN 0x1
627#define HFI1_PART_ENFORCE_OUT 0x2
628
629/* how often we check for synthetic counter wrap around */
Tadeusz Struk22546b72017-04-28 10:40:02 -0700630#define SYNTH_CNT_TIME 3
Mike Marciniszyn77241052015-07-30 15:17:43 -0400631
632/* Counter flags */
633#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
634#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
635#define CNTR_DISABLED 0x2 /* Disable this counter */
636#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
637#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500638#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400639#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
640#define CNTR_MODE_W 0x0
641#define CNTR_MODE_R 0x1
642
643/* VLs Supported/Operational */
644#define HFI1_MIN_VLS_SUPPORTED 1
645#define HFI1_MAX_VLS_SUPPORTED 8
646
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700647#define HFI1_GUIDS_PER_PORT 5
648#define HFI1_PORT_GUID_INDEX 0
649
Mike Marciniszyn77241052015-07-30 15:17:43 -0400650static inline void incr_cntr64(u64 *cntr)
651{
652 if (*cntr < (u64)-1LL)
653 (*cntr)++;
654}
655
656static inline void incr_cntr32(u32 *cntr)
657{
658 if (*cntr < (u32)-1LL)
659 (*cntr)++;
660}
661
662#define MAX_NAME_SIZE 64
663struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800664 enum irq_type type;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -0700665 int irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400666 void *arg;
Mitko Haralanov957558c2016-02-03 14:33:40 -0800667 cpumask_t mask;
Tadeusz Struk2d01c372016-09-25 07:44:37 -0700668 struct irq_affinity_notify notify;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400669};
670
671/* per-SL CCA information */
672struct cca_timer {
673 struct hrtimer hrtimer;
674 struct hfi1_pportdata *ppd; /* read-only */
675 int sl; /* read-only */
676 u16 ccti; /* read/write - current value of CCTI */
677};
678
679struct link_down_reason {
680 /*
681 * SMA-facing value. Should be set from .latest when
682 * HLS_UP_* -> HLS_DN_* transition actually occurs.
683 */
684 u8 sma;
685 u8 latest;
686};
687
688enum {
689 LO_PRIO_TABLE,
690 HI_PRIO_TABLE,
691 MAX_PRIO_TABLE
692};
693
694struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800695 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400696 spinlock_t lock;
697 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
698};
699
700/*
701 * The structure below encapsulates data relevant to a physical IB Port.
702 * Current chips support only one such port, but the separation
703 * clarifies things a bit. Note that to conform to IB conventions,
704 * port-numbers are one-based. The first or only port is port1.
705 */
706struct hfi1_pportdata {
707 struct hfi1_ibport ibport_data;
708
709 struct hfi1_devdata *dd;
710 struct kobject pport_cc_kobj;
711 struct kobject sc2vl_kobj;
712 struct kobject sl2sc_kobj;
713 struct kobject vl2mtu_kobj;
714
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800715 /* PHY support */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400716 struct qsfp_data qsfp_info;
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700717 /* Values for SI tuning of SerDes */
718 u32 port_type;
719 u32 tx_preset_eq;
720 u32 tx_preset_noeq;
721 u32 rx_preset;
722 u8 local_atten;
723 u8 remote_atten;
724 u8 default_atten;
725 u8 max_power_class;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400726
Jakub Byczkowski91618602017-08-13 08:08:34 -0700727 /* did we read platform config from scratch registers? */
728 bool config_from_scratch;
729
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -0700730 /* GUIDs for this interface, in host order, guids[0] is a port guid */
731 u64 guids[HFI1_GUIDS_PER_PORT];
732
Mike Marciniszyn77241052015-07-30 15:17:43 -0400733 /* GUID for peer interface, in host order */
734 u64 neighbor_guid;
735
736 /* up or down physical link state */
737 u32 linkup;
738
739 /*
740 * this address is mapped read-only into user processes so they can
741 * get status cheaply, whenever they want. One qword of status per port
742 */
743 u64 *statusp;
744
745 /* SendDMA related entries */
746
747 struct workqueue_struct *hfi1_wq;
Sebastian Sanchez71d47002017-07-29 08:43:49 -0700748 struct workqueue_struct *link_wq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400749
750 /* move out of interrupt context */
751 struct work_struct link_vc_work;
752 struct work_struct link_up_work;
753 struct work_struct link_down_work;
754 struct work_struct sma_message_work;
755 struct work_struct freeze_work;
756 struct work_struct link_downgrade_work;
757 struct work_struct link_bounce_work;
Dean Luick673b9752016-08-31 07:24:33 -0700758 struct delayed_work start_link_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400759 /* host link state variables */
760 struct mutex hls_lock;
761 u32 host_link_state;
762
Mike Marciniszyn77241052015-07-30 15:17:43 -0400763 /* these are the "32 bit" regs */
764
765 u32 ibmtu; /* The MTU programmed for this unit */
766 /*
767 * Current max size IB packet (in bytes) including IB headers, that
768 * we can send. Changes when ibmtu changes.
769 */
770 u32 ibmaxlen;
771 u32 current_egress_rate; /* units [10^6 bits/sec] */
772 /* LID programmed for this instance */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -0700773 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400774 /* list of pkeys programmed; 0 if not set */
775 u16 pkeys[MAX_PKEY_VALUES];
776 u16 link_width_supported;
777 u16 link_width_downgrade_supported;
778 u16 link_speed_supported;
779 u16 link_width_enabled;
780 u16 link_width_downgrade_enabled;
781 u16 link_speed_enabled;
782 u16 link_width_active;
783 u16 link_width_downgrade_tx_active;
784 u16 link_width_downgrade_rx_active;
785 u16 link_speed_active;
786 u8 vls_supported;
787 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800788 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400789 /* LID mask control */
790 u8 lmc;
791 /* Rx Polarity inversion (compensate for ~tx on partner) */
792 u8 rx_pol_inv;
793
794 u8 hw_pidx; /* physical port index */
795 u8 port; /* IB port number and index into dd->pports - 1 */
796 /* type of neighbor node */
797 u8 neighbor_type;
798 u8 neighbor_normal;
799 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
800 u8 neighbor_port_number;
801 u8 is_sm_config_started;
802 u8 offline_disabled_reason;
803 u8 is_active_optimize_enabled;
804 u8 driver_link_ready; /* driver ready for active link */
805 u8 link_enabled; /* link enabled? */
806 u8 linkinit_reason;
807 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luick673b9752016-08-31 07:24:33 -0700808 u8 qsfp_retry_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400809
810 /* placeholders for IB MAD packet settings */
811 u8 overrun_threshold;
812 u8 phy_error_threshold;
Sebastian Sanchez626c0772017-07-29 08:43:55 -0700813 unsigned int is_link_down_queued;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400814
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800815 /* Used to override LED behavior for things like maintenance beaconing*/
816 /*
817 * Alternates per phase of blink
818 * [0] holds LED off duration, [1] holds LED on duration
819 */
820 unsigned long led_override_vals[2];
821 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400822 atomic_t led_override_timer_active;
823 /* Used to flash LEDs in override mode */
824 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800825
Mike Marciniszyn77241052015-07-30 15:17:43 -0400826 u32 sm_trap_qp;
827 u32 sa_qp;
828
829 /*
830 * cca_timer_lock protects access to the per-SL cca_timer
831 * structures (specifically the ccti member).
832 */
833 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
834 struct cca_timer cca_timer[OPA_MAX_SLS];
835
836 /* List of congestion control table entries */
837 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
838
839 /* congestion entries, each entry corresponding to a SL */
840 struct opa_congestion_setting_entry_shadow
841 congestion_entries[OPA_MAX_SLS];
842
843 /*
844 * cc_state_lock protects (write) access to the per-port
845 * struct cc_state.
846 */
847 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
848
849 struct cc_state __rcu *cc_state;
850
851 /* Total number of congestion control table entries */
852 u16 total_cct_entry;
853
854 /* Bit map identifying service level */
855 u32 cc_sl_control_map;
856
857 /* CA's max number of 64 entry units in the congestion control table */
858 u8 cc_max_table_entries;
859
Jubin John4d114fd2016-02-14 20:21:43 -0800860 /*
861 * begin congestion log related entries
862 * cc_log_lock protects all congestion log related data
863 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400864 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800865 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400866 u16 threshold_event_counter;
867 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
868 int cc_log_idx; /* index for logging events */
869 int cc_mad_idx; /* index for reporting events */
870 /* end congestion log related entries */
871
872 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
873
874 /* port relative counter buffer */
875 u64 *cntrs;
876 /* port relative synthetic counter buffer */
877 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800878 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400879 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800880 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400881 u64 port_xmit_constraint_errors;
882 u64 port_rcv_constraint_errors;
883 /* count of 'link_err' interrupts from DC */
884 u64 link_downed;
885 /* number of times link retrained successfully */
886 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500887 /* number of times a link unknown frame was reported */
888 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400889 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
890 u16 port_ltp_crc_mode;
891 /* port_crc_mode_enabled is the crc we support */
892 u8 port_crc_mode_enabled;
893 /* mgmt_allowed is also returned in 'portinfo' MADs */
894 u8 mgmt_allowed;
895 u8 part_enforce; /* partition enforcement flags */
896 struct link_down_reason local_link_down_reason;
897 struct link_down_reason neigh_link_down_reason;
898 /* Value to be sent to link peer on LinkDown .*/
899 u8 remote_link_down_reason;
900 /* Error events that will cause a port bounce. */
901 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500902 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800903 /* Does this port need to prescan for FECNs */
904 bool cc_prescan;
Kamenee Arumugam07190072018-02-01 10:52:28 -0800905 /*
906 * Sample sendWaitCnt & sendWaitVlCnt during link transition
907 * and counter request.
908 */
909 u64 port_vl_xmit_wait_last[C_VL_COUNT + 1];
910 u16 prev_link_width;
911 u64 vl_xmit_flit_cnt[C_VL_COUNT + 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400912};
913
Mike Marciniszyn77241052015-07-30 15:17:43 -0400914typedef void (*opcode_handler)(struct hfi1_packet *packet);
Don Hiatt88733e32017-08-04 13:54:23 -0700915typedef void (*hfi1_make_req)(struct rvt_qp *qp,
916 struct hfi1_pkt_state *ps,
917 struct rvt_swqe *wqe);
Mike Marciniszynb0ba3c12018-06-04 11:43:29 -0700918extern const rhf_rcv_function_ptr normal_rhf_rcv_functions[];
Don Hiatt88733e32017-08-04 13:54:23 -0700919
Mike Marciniszyn77241052015-07-30 15:17:43 -0400920
921/* return values for the RHF receive functions */
922#define RHF_RCV_CONTINUE 0 /* keep going */
923#define RHF_RCV_DONE 1 /* stop, this packet processed */
924#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
925
926struct rcv_array_data {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400927 u16 ngroups;
928 u16 nctxt_extra;
Mike Marciniszync8314812018-05-15 18:31:09 -0700929 u8 group_size;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400930};
931
932struct per_vl_data {
933 u16 mtu;
934 struct send_context *sc;
935};
936
937/* 16 to directly index */
938#define PER_VL_SEND_CONTEXTS 16
939
940struct err_info_rcvport {
941 u8 status_and_code;
942 u64 packet_flit1;
943 u64 packet_flit2;
944};
945
946struct err_info_constraint {
947 u8 status;
948 u16 pkey;
949 u32 slid;
950};
951
952struct hfi1_temp {
953 unsigned int curr; /* current temperature */
954 unsigned int lo_lim; /* low temperature limit */
955 unsigned int hi_lim; /* high temperature limit */
956 unsigned int crit_lim; /* critical temperature limit */
957 u8 triggers; /* temperature triggers */
958};
959
Dean Luickdba715f2016-07-06 17:28:52 -0400960struct hfi1_i2c_bus {
961 struct hfi1_devdata *controlling_dd; /* current controlling device */
962 struct i2c_adapter adapter; /* bus details */
963 struct i2c_algo_bit_data algo; /* bus algorithm details */
964 int num; /* bus number, 0 or 1 */
965};
966
Dean Luick78eb1292016-03-05 08:49:45 -0800967/* common data between shared ASIC HFIs */
968struct hfi1_asic_data {
969 struct hfi1_devdata *dds[2]; /* back pointers */
970 struct mutex asic_resource_mutex;
Dean Luickdba715f2016-07-06 17:28:52 -0400971 struct hfi1_i2c_bus *i2c_bus0;
972 struct hfi1_i2c_bus *i2c_bus1;
Dean Luick78eb1292016-03-05 08:49:45 -0800973};
974
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700975/* sizes for both the QP and RSM map tables */
976#define NUM_MAP_ENTRIES 256
977#define NUM_MAP_REGS 32
978
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700979/*
980 * Number of VNIC contexts used. Ensure it is less than or equal to
981 * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
982 */
983#define HFI1_NUM_VNIC_CTXT 8
984
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700985/* Number of VNIC RSM entries */
986#define NUM_VNIC_MAP_ENTRIES 8
987
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700988/* Virtual NIC information */
989struct hfi1_vnic_data {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700990 struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
Vishwanathapura, Niranjana64551ed2017-04-12 20:29:30 -0700991 struct kmem_cache *txreq_cache;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700992 u8 num_vports;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700993 struct idr vesw_idr;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700994 u8 rmt_start;
995 u8 num_ctxt;
996 u32 msix_idx;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -0700997};
998
999struct hfi1_vnic_vport_info;
1000
Mike Marciniszyn77241052015-07-30 15:17:43 -04001001/* device data struct now contains only "general per-device" info.
1002 * fields related to a physical IB port are in a hfi1_pportdata struct.
1003 */
1004struct sdma_engine;
1005struct sdma_vl_map;
1006
1007#define BOARD_VERS_MAX 96 /* how long the version string can be */
1008#define SERIAL_MAX 16 /* length of the serial number */
1009
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001010typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001011struct hfi1_devdata {
1012 struct hfi1_ibdev verbs_dev; /* must be first */
1013 struct list_head list;
1014 /* pointers to related structs for this device */
1015 /* pci access data structure */
1016 struct pci_dev *pcidev;
1017 struct cdev user_cdev;
1018 struct cdev diag_cdev;
1019 struct cdev ui_cdev;
1020 struct device *user_device;
1021 struct device *diag_device;
1022 struct device *ui_device;
1023
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001024 /* first mapping up to RcvArray */
1025 u8 __iomem *kregbase1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026 resource_size_t physaddr;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001027
1028 /* second uncached mapping from RcvArray to pio send buffers */
1029 u8 __iomem *kregbase2;
1030 /* for detecting offset above kregbase2 address */
1031 u32 base2_start;
1032
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001033 /* Per VL data. Enough for all VLs but not all elements are set/used. */
1034 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001035 /* send context data */
1036 struct send_context_info *send_contexts;
1037 /* map hardware send contexts to software index */
1038 u8 *hw_to_sw;
1039 /* spinlock for allocating and releasing send context resources */
1040 spinlock_t sc_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001041 /* lock for pio_map */
1042 spinlock_t pio_map_lock;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001043 /* Send Context initialization lock. */
1044 spinlock_t sc_init_lock;
1045 /* lock for sdma_map */
1046 spinlock_t sde_map_lock;
Jubin John35f6bef2016-02-14 12:46:10 -08001047 /* array of kernel send contexts */
1048 struct send_context **kernel_send_context;
1049 /* array of vl maps */
1050 struct pio_vl_map __rcu *pio_map;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001051 /* default flags to last descriptor */
1052 u64 default_desc1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001053
1054 /* fields common to all SDMA engines */
1055
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
1057 dma_addr_t sdma_heads_phys;
1058 void *sdma_pad_dma; /* DMA'ed by chip */
1059 dma_addr_t sdma_pad_phys;
1060 /* for deallocation */
1061 size_t sdma_heads_size;
1062 /* number from the chip */
1063 u32 chip_sdma_engines;
1064 /* num used */
1065 u32 num_sdma;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001066 /* array of engines sized by num_sdma */
1067 struct sdma_engine *per_sdma;
1068 /* array of vl maps */
1069 struct sdma_vl_map __rcu *sdma_map;
1070 /* SPC freeze waitqueue and variable */
1071 wait_queue_head_t sdma_unfreeze_wq;
1072 atomic_t sdma_unfreeze_count;
1073
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001074 u32 lcb_access_count; /* count of LCB users */
1075
Dean Luick78eb1292016-03-05 08:49:45 -08001076 /* common data between shared ASIC HFIs in this OS */
1077 struct hfi1_asic_data *asic_data;
1078
Mike Marciniszyn77241052015-07-30 15:17:43 -04001079 /* mem-mapped pointer to base of PIO buffers */
1080 void __iomem *piobase;
1081 /*
1082 * write-combining mem-mapped pointer to base of RcvArray
1083 * memory.
1084 */
1085 void __iomem *rcvarray_wc;
1086 /*
1087 * credit return base - a per-NUMA range of DMA address that
1088 * the chip will use to update the per-context free counter
1089 */
1090 struct credit_return_base *cr_base;
1091
1092 /* send context numbers and sizes for each type */
1093 struct sc_config_sizes sc_sizes[SC_MAX];
1094
Mike Marciniszyn77241052015-07-30 15:17:43 -04001095 char *boardname; /* human readable board info */
1096
Mike Marciniszyn77241052015-07-30 15:17:43 -04001097 /* reset value */
1098 u64 z_int_counter;
1099 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001100 u64 z_send_schedule;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001101
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001102 u64 __percpu *send_schedule;
Michael J. Ruhld7d62612017-10-02 11:04:19 -07001103 /* number of reserved contexts for VNIC usage */
1104 u16 num_vnic_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001105 /* number of receive contexts in use by the driver */
1106 u32 num_rcv_contexts;
1107 /* number of pio send contexts in use by the driver */
1108 u32 num_send_contexts;
1109 /*
1110 * number of ctxts available for PSM open
1111 */
1112 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001113 /* total number of available user/PSM contexts */
1114 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001115 /* base receive interrupt timeout, in CSR units */
1116 u32 rcv_intr_timeout_csr;
1117
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001118 u32 freezelen; /* max length of freezemsg */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001119 u64 __iomem *egrtidbase;
1120 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1121 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001122 spinlock_t uctxt_lock; /* protect rcd changes */
Tadeusz Struk22546b72017-04-28 10:40:02 -07001123 struct mutex dc8051_lock; /* exclusive access to 8051 */
1124 struct workqueue_struct *update_cntr_wq;
1125 struct work_struct update_cntr_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001126 /* exclusive access to 8051 memory */
1127 spinlock_t dc8051_memlock;
1128 int dc8051_timed_out; /* remember if the 8051 timed out */
1129 /*
1130 * A page that will hold event notification bitmaps for all
1131 * contexts. This page will be mapped into all processes.
1132 */
1133 unsigned long *events;
1134 /*
1135 * per unit status, see also portdata statusp
1136 * mapped read-only into user processes so they can get unit and
1137 * IB link status cheaply
1138 */
1139 struct hfi1_status *status;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001140
1141 /* revision register shadow */
1142 u64 revision;
1143 /* Base GUID for device (network order) */
1144 u64 base_guid;
1145
1146 /* these are the "32 bit" regs */
1147
Mike Marciniszyn77241052015-07-30 15:17:43 -04001148 /* number of receive contexts the chip supports */
1149 u32 chip_rcv_contexts;
1150 /* number of receive array entries */
1151 u32 chip_rcv_array_count;
1152 /* number of PIO send contexts the chip supports */
1153 u32 chip_send_contexts;
1154 /* number of bytes in the PIO memory buffer */
1155 u32 chip_pio_mem_size;
1156 /* number of bytes in the SDMA memory buffer */
1157 u32 chip_sdma_mem_size;
1158
1159 /* size of each rcvegrbuffer */
1160 u32 rcvegrbufsize;
1161 /* log2 of above */
1162 u16 rcvegrbufsize_shift;
1163 /* both sides of the PCIe link are gen3 capable */
1164 u8 link_gen3_capable;
Ira Weiny156d24d2017-09-26 07:00:43 -07001165 u8 dc_shutdown;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001166 /* localbus width (1, 2,4,8,16,32) from config space */
1167 u32 lbus_width;
1168 /* localbus speed in MHz */
1169 u32 lbus_speed;
1170 int unit; /* unit # of this chip */
1171 int node; /* home node of this chip */
1172
1173 /* save these PCI fields to restore after a reset */
1174 u32 pcibar0;
1175 u32 pcibar1;
1176 u32 pci_rom;
1177 u16 pci_command;
1178 u16 pcie_devctl;
1179 u16 pcie_lnkctl;
1180 u16 pcie_devctl2;
1181 u32 pci_msix0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001182 u32 pci_tph2;
1183
1184 /*
1185 * ASCII serial number, from flash, large enough for original
1186 * all digit strings, and longer serial number format
1187 */
1188 u8 serial[SERIAL_MAX];
1189 /* human readable board version */
1190 u8 boardversion[BOARD_VERS_MAX];
1191 u8 lbus_info[32]; /* human readable localbus info */
1192 /* chip major rev, from CceRevision */
1193 u8 majrev;
1194 /* chip minor rev, from CceRevision */
1195 u8 minrev;
1196 /* hardware ID */
1197 u8 hfi1_id;
1198 /* implementation code */
1199 u8 icode;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001200 /* vAU of this device */
1201 u8 vau;
1202 /* vCU of this device */
1203 u8 vcu;
1204 /* link credits of this device */
1205 u16 link_credits;
1206 /* initial vl15 credits to use */
1207 u16 vl15_init;
1208
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001209 /*
1210 * Cached value for vl15buf, read during verify cap interrupt. VL15
1211 * credits are to be kept at 0 and set when handling the link-up
1212 * interrupt. This removes the possibility of receiving VL15 MAD
1213 * packets before this HFI is ready.
1214 */
1215 u16 vl15buf_cached;
1216
Mike Marciniszyn77241052015-07-30 15:17:43 -04001217 /* Misc small ints */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001218 u8 n_krcv_queues;
1219 u8 qos_shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001220
Mike Marciniszyn77241052015-07-30 15:17:43 -04001221 u16 irev; /* implementation revision */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001222 u32 dc8051_ver; /* 8051 firmware version */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001223
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001224 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001225 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001226 struct platform_config_cache pcfg_cache;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001227
1228 struct diag_client *diag_client;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001229
1230 /* MSI-X information */
1231 struct hfi1_msix_entry *msix_entries;
1232 u32 num_msix_entries;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001233 u32 first_dyn_msix_idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001234
1235 /* INTx information */
1236 u32 requested_intx_irq; /* did we request one? */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001237
1238 /* general interrupt: mask of handled interrupts */
1239 u64 gi_mask[CCE_NUM_INT_CSRS];
1240
1241 struct rcv_array_data rcv_entries;
1242
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001243 /* cycle length of PS* counters in HW (in picoseconds) */
1244 u16 psxmitwait_check_rate;
1245
Mike Marciniszyn77241052015-07-30 15:17:43 -04001246 /*
1247 * 64 bit synthetic counters
1248 */
1249 struct timer_list synth_stats_timer;
1250
1251 /*
1252 * device counters
1253 */
1254 char *cntrnames;
1255 size_t cntrnameslen;
1256 size_t ndevcntrs;
1257 u64 *cntrs;
1258 u64 *scntrs;
1259
1260 /*
1261 * remembered values for synthetic counters
1262 */
1263 u64 last_tx;
1264 u64 last_rx;
1265
1266 /*
1267 * per-port counters
1268 */
1269 size_t nportcntrs;
1270 char *portcntrnames;
1271 size_t portcntrnameslen;
1272
Mike Marciniszyn77241052015-07-30 15:17:43 -04001273 struct err_info_rcvport err_info_rcvport;
1274 struct err_info_constraint err_info_rcv_constraint;
1275 struct err_info_constraint err_info_xmit_constraint;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001276
1277 atomic_t drop_packet;
1278 u8 do_drop;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001279 u8 err_info_uncorrectable;
1280 u8 err_info_fmconfig;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001281
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001282 /*
1283 * Software counters for the status bits defined by the
1284 * associated error status registers
1285 */
1286 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1287 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1288 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1289 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1290 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1291 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1292 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1293
1294 /* Software counter that spans all contexts */
1295 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1296 /* Software counter that spans all DMA engines */
1297 u64 sw_send_dma_eng_err_status_cnt[
1298 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1299 /* Software counter that aggregates all cce_err_status errors */
1300 u64 sw_cce_err_status_aggregate;
Jakub Pawlak2b719042016-07-01 16:01:22 -07001301 /* Software counter that aggregates all bypass packet rcv errors */
1302 u64 sw_rcv_bypass_packet_errors;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001303
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001304 /* Save the enabled LCB error bits */
1305 u64 lcb_err_en;
Sebastian Sanchez5d18ee62018-05-02 06:43:55 -07001306 struct cpu_mask_set *comp_vect;
1307 int *comp_vect_mappings;
1308 u32 comp_vect_possible_cpus;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001309
Mike Marciniszyn77241052015-07-30 15:17:43 -04001310 /*
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07001311 * Capability to have different send engines simply by changing a
1312 * pointer value.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001313 */
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001314 send_routine process_pio_send ____cacheline_aligned_in_smp;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001315 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001316 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1317 u64 pbc, const void *from, size_t count);
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001318 int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1319 struct hfi1_vnic_vport_info *vinfo,
1320 struct sk_buff *skb, u64 pbc, u8 plen);
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001321 /* hfi1_pportdata, points to array of (physical) port-specific
1322 * data structs, indexed by pidx (0..n-1)
1323 */
1324 struct hfi1_pportdata *pport;
1325 /* receive context data */
1326 struct hfi1_ctxtdata **rcd;
1327 u64 __percpu *int_counter;
Mike Marciniszyn1b311f82017-10-23 06:06:08 -07001328 /* verbs tx opcode stats */
1329 struct hfi1_opcode_stats_perctx __percpu *tx_opstats;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001330 /* device (not port) flags, basically device capabilities */
1331 u16 flags;
1332 /* Number of physical ports available */
1333 u8 num_pports;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001334 /* Lowest context number which can be used by user processes or VNIC */
1335 u8 first_dyn_alloc_ctxt;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001336 /* adding a new field here would make it part of this cacheline */
1337
1338 /* seqlock for sc2vl */
1339 seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1340 u64 sc2vl[4];
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001341 u64 __percpu *rcv_limit;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001342 /* adding a new field here would make it part of this cacheline */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343
1344 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1345 u8 oui1;
1346 u8 oui2;
1347 u8 oui3;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001348
Mike Marciniszyn77241052015-07-30 15:17:43 -04001349 /* Timer and counter used to detect RcvBufOvflCnt changes */
1350 struct timer_list rcverr_timer;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001351
Mike Marciniszyn77241052015-07-30 15:17:43 -04001352 wait_queue_head_t event_queue;
1353
Mark F. Brown46b010d2015-11-09 19:18:20 -05001354 /* receive context tail dummy address */
1355 __le64 *rcvhdrtail_dummy_kvaddr;
Tymoteusz Kielan60368182016-09-06 04:35:54 -07001356 dma_addr_t rcvhdrtail_dummy_dma;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001357
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001358 u32 rcv_ovfl_cnt;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001359 /* Serialize ASPM enable/disable between multiple verbs contexts */
1360 spinlock_t aspm_lock;
1361 /* Number of verbs contexts which have disabled ASPM */
1362 atomic_t aspm_disabled_cnt;
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -07001363 /* Keeps track of user space clients */
1364 atomic_t user_refcount;
1365 /* Used to wait for outstanding user space clients before dev removal */
1366 struct completion user_comp;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001367
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001368 bool eprom_available; /* true if EPROM is available for this device */
1369 bool aspm_supported; /* Does HW support ASPM */
1370 bool aspm_enabled; /* ASPM state: enabled/disabled */
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001371 struct rhashtable *sdma_rht;
Sebastian Sanchez6e768f02016-10-17 04:19:35 -07001372
Dennis Dalessandroe11ffbd2016-05-19 05:26:44 -07001373 struct kobject kobj;
Vishwanathapura, Niranjanad4829ea2017-04-12 20:29:28 -07001374
1375 /* vnic data */
1376 struct hfi1_vnic_data vnic;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377};
1378
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001379static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1380{
1381 return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1382}
1383
Mike Marciniszyn77241052015-07-30 15:17:43 -04001384/* 8051 firmware version helper */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001385#define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1386#define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1387#define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1388#define dc8051_ver_patch(a) ((a) & 0x0000ff)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001389
1390/* f_put_tid types */
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001391#define PT_EXPECTED 0
1392#define PT_EAGER 1
1393#define PT_INVALID_FLUSH 2
1394#define PT_INVALID 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001395
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001396struct tid_rb_node;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001397struct mmu_rb_node;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001398struct mmu_rb_handler;
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001399
Mike Marciniszyn77241052015-07-30 15:17:43 -04001400/* Private data for file operations */
1401struct hfi1_filedata {
Michael J. Ruhl5fbded42017-05-04 05:14:57 -07001402 struct hfi1_devdata *dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001403 struct hfi1_ctxtdata *uctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001404 struct hfi1_user_sdma_comp_q *cq;
1405 struct hfi1_user_sdma_pkt_q *pq;
Michael J. Ruhl8737ce92017-05-04 05:15:15 -07001406 u16 subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001407 /* for cpu affinity; -1 if none */
1408 int rec_cpu_num;
Mitko Haralanova7922f72016-03-08 11:15:39 -08001409 u32 tid_n_pinned;
Dean Luicke0b09ac2016-07-28 15:21:20 -04001410 struct mmu_rb_handler *handler;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001411 struct tid_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001412 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1413 u32 tid_limit;
1414 u32 tid_used;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001415 u32 *invalid_tids;
1416 u32 invalid_tid_idx;
Mitko Haralanov06e0ffa2016-03-08 11:14:20 -08001417 /* protect invalid_tids array and invalid_tid_idx */
1418 spinlock_t invalid_lock;
Ira Weiny3faa3d92016-07-28 15:21:19 -04001419 struct mm_struct *mm;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001420};
1421
1422extern struct list_head hfi1_dev_list;
1423extern spinlock_t hfi1_devs_lock;
1424struct hfi1_devdata *hfi1_lookup(int unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001425
Michael J. Ruhl21e5acc2017-09-26 07:00:56 -07001426static inline unsigned long uctxt_offset(struct hfi1_ctxtdata *uctxt)
1427{
1428 return (uctxt->ctxt - uctxt->dd->first_dyn_alloc_ctxt) *
1429 HFI1_MAX_SHARED_CTXTS;
1430}
1431
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001432int hfi1_init(struct hfi1_devdata *dd, int reinit);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001433int hfi1_count_active_units(void);
1434
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001435int hfi1_diag_add(struct hfi1_devdata *dd);
1436void hfi1_diag_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001437void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1438
1439void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1440
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001441int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1442int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -07001443int hfi1_create_kctxts(struct hfi1_devdata *dd);
1444int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1445 struct hfi1_ctxtdata **rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001446void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001447void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1448 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1449void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
Michael J. Ruhlf683c802017-06-09 16:00:19 -07001450int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1451void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
Michael J. Ruhld59075a2017-09-26 07:01:16 -07001452struct hfi1_ctxtdata *hfi1_rcd_get_by_index_safe(struct hfi1_devdata *dd,
1453 u16 ctxt);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07001454struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001455int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1456int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1457int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
Jim Snowfb9036d2016-01-11 18:32:21 -05001458void set_all_slowpath(struct hfi1_devdata *dd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001459void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd);
1460void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd);
1461void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001462
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001463extern const struct pci_device_id hfi1_pci_tbl[];
Don Hiatt88733e32017-08-04 13:54:23 -07001464void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1465 struct hfi1_pkt_state *ps,
1466 struct rvt_swqe *wqe);
1467
1468void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1469 struct hfi1_pkt_state *ps,
1470 struct rvt_swqe *wqe);
Sebastian Sanchezd6373012016-07-25 07:54:48 -07001471
Dean Luickf4f30031c2015-10-26 10:28:44 -04001472/* receive packet handler dispositions */
1473#define RCV_PKT_OK 0x0 /* keep going */
1474#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1475#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1476
1477/* calculate the current RHF address */
1478static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1479{
Mike Marciniszyn40442b32018-06-04 11:43:37 -07001480 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->rhf_offset;
Dean Luickf4f30031c2015-10-26 10:28:44 -04001481}
1482
Mike Marciniszyn77241052015-07-30 15:17:43 -04001483int hfi1_reset_device(int);
1484
Jim Snowfb9036d2016-01-11 18:32:21 -05001485void receive_interrupt_work(struct work_struct *work);
1486
1487/* extract service channel from header and rhf */
Dasaratharaman Chandramouliaad559c2017-04-09 10:16:15 -07001488static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
Jim Snowfb9036d2016-01-11 18:32:21 -05001489{
Don Hiattcb4270572017-04-09 10:16:22 -07001490 return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
Jim Snowfb9036d2016-01-11 18:32:21 -05001491}
1492
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001493#define HFI1_JKEY_WIDTH 16
1494#define HFI1_JKEY_MASK (BIT(16) - 1)
1495#define HFI1_ADMIN_JKEY_RANGE 32
1496
1497/*
1498 * J_KEYs are split and allocated in the following groups:
1499 * 0 - 31 - users with administrator privileges
1500 * 32 - 63 - kernel protocols using KDETH packets
1501 * 64 - 65535 - all other users using KDETH packets
1502 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001503static inline u16 generate_jkey(kuid_t uid)
1504{
Mitko Haralanov08fe16f2016-08-16 13:26:12 -07001505 u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1506
1507 if (capable(CAP_SYS_ADMIN))
1508 jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1509 else if (jkey < 64)
1510 jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1511
1512 return jkey;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001513}
1514
1515/*
1516 * active_egress_rate
1517 *
1518 * returns the active egress rate in units of [10^6 bits/sec]
1519 */
1520static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1521{
1522 u16 link_speed = ppd->link_speed_active;
1523 u16 link_width = ppd->link_width_active;
1524 u32 egress_rate;
1525
1526 if (link_speed == OPA_LINK_SPEED_25G)
1527 egress_rate = 25000;
1528 else /* assume OPA_LINK_SPEED_12_5G */
1529 egress_rate = 12500;
1530
1531 switch (link_width) {
1532 case OPA_LINK_WIDTH_4X:
1533 egress_rate *= 4;
1534 break;
1535 case OPA_LINK_WIDTH_3X:
1536 egress_rate *= 3;
1537 break;
1538 case OPA_LINK_WIDTH_2X:
1539 egress_rate *= 2;
1540 break;
1541 default:
1542 /* assume IB_WIDTH_1X */
1543 break;
1544 }
1545
1546 return egress_rate;
1547}
1548
1549/*
1550 * egress_cycles
1551 *
1552 * Returns the number of 'fabric clock cycles' to egress a packet
1553 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1554 * rate is (approximately) 805 MHz, the units of the returned value
1555 * are (1/805 MHz).
1556 */
1557static inline u32 egress_cycles(u32 len, u32 rate)
1558{
1559 u32 cycles;
1560
1561 /*
1562 * cycles is:
1563 *
1564 * (length) [bits] / (rate) [bits/sec]
1565 * ---------------------------------------------------
1566 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1567 */
1568
1569 cycles = len * 8; /* bits */
1570 cycles *= 805;
1571 cycles /= rate;
1572
1573 return cycles;
1574}
1575
1576void set_link_ipg(struct hfi1_pportdata *ppd);
Don Hiatt5b6cabb2017-08-04 13:54:41 -07001577void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001578 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001579void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001580 u16 pkey, u32 slid, u32 dlid, u8 sc5,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001581 const struct ib_grh *old_grh);
Don Hiatt88733e32017-08-04 13:54:23 -07001582void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001583 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001584 u8 sc5, const struct ib_grh *old_grh);
1585typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07001586 u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
Don Hiatt88733e32017-08-04 13:54:23 -07001587 u8 sc5, const struct ib_grh *old_grh);
1588
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001589#define PKEY_CHECK_INVALID -1
Don Hiatt566d53a2017-08-04 13:54:47 -07001590int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001591 u8 sc5, int8_t s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001592
1593#define PACKET_EGRESS_TIMEOUT 350
1594static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1595{
1596 /* Pause at least 1us, to ensure chip returns all credits */
1597 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1598
1599 udelay(usec ? usec : 1);
1600}
1601
1602/**
1603 * sc_to_vlt() reverse lookup sc to vl
1604 * @dd - devdata
1605 * @sc5 - 5 bit sc
1606 */
1607static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1608{
1609 unsigned seq;
1610 u8 rval;
1611
1612 if (sc5 >= OPA_MAX_SCS)
1613 return (u8)(0xff);
1614
1615 do {
1616 seq = read_seqbegin(&dd->sc2vl_lock);
1617 rval = *(((u8 *)dd->sc2vl) + sc5);
1618 } while (read_seqretry(&dd->sc2vl_lock, seq));
1619
1620 return rval;
1621}
1622
1623#define PKEY_MEMBER_MASK 0x8000
1624#define PKEY_LOW_15_MASK 0x7fff
1625
1626/*
1627 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1628 * being an entry from the ingress partition key table), return 0
1629 * otherwise. Use the matching criteria for ingress partition keys
1630 * specified in the OPAv1 spec., section 9.10.14.
1631 */
1632static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1633{
1634 u16 mkey = pkey & PKEY_LOW_15_MASK;
1635 u16 ment = ent & PKEY_LOW_15_MASK;
1636
1637 if (mkey == ment) {
1638 /*
1639 * If pkey[15] is clear (limited partition member),
1640 * is bit 15 in the corresponding table element
1641 * clear (limited member)?
1642 */
1643 if (!(pkey & PKEY_MEMBER_MASK))
1644 return !!(ent & PKEY_MEMBER_MASK);
1645 return 1;
1646 }
1647 return 0;
1648}
1649
1650/*
1651 * ingress_pkey_table_search - search the entire pkey table for
1652 * an entry which matches 'pkey'. return 0 if a match is found,
1653 * and 1 otherwise.
1654 */
1655static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1656{
1657 int i;
1658
1659 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1660 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1661 return 0;
1662 }
1663 return 1;
1664}
1665
1666/*
1667 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1668 * i.e., increment port_rcv_constraint_errors for the port, and record
1669 * the 'error info' for this failure.
1670 */
1671static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt2e903b62017-12-22 08:46:00 -08001672 u32 slid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001673{
1674 struct hfi1_devdata *dd = ppd->dd;
1675
1676 incr_cntr64(&ppd->port_rcv_constraint_errors);
1677 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1678 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1679 dd->err_info_rcv_constraint.slid = slid;
1680 dd->err_info_rcv_constraint.pkey = pkey;
1681 }
1682}
1683
1684/*
1685 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1686 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1687 * is a hint as to the best place in the partition key table to begin
1688 * searching. This function should not be called on the data path because
1689 * of performance reasons. On datapath pkey check is expected to be done
1690 * by HW and rcv_pkey_check function should be called instead.
1691 */
1692static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
Don Hiatt5786adf32017-08-04 13:54:10 -07001693 u8 sc5, u8 idx, u32 slid, bool force)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001694{
Don Hiatt5786adf32017-08-04 13:54:10 -07001695 if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001696 return 0;
1697
1698 /* If SC15, pkey[0:14] must be 0x7fff */
1699 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1700 goto bad;
1701
1702 /* Is the pkey = 0x0, or 0x8000? */
1703 if ((pkey & PKEY_LOW_15_MASK) == 0)
1704 goto bad;
1705
1706 /* The most likely matching pkey has index 'idx' */
1707 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1708 return 0;
1709
1710 /* no match - try the whole table */
1711 if (!ingress_pkey_table_search(ppd, pkey))
1712 return 0;
1713
1714bad:
1715 ingress_pkey_table_fail(ppd, pkey, slid);
1716 return 1;
1717}
1718
1719/*
1720 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1721 * otherwise. It only ensures pkey is vlid for QP0. This function
1722 * should be called on the data path instead of ingress_pkey_check
1723 * as on data path, pkey check is done by HW (except for QP0).
1724 */
1725static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1726 u8 sc5, u16 slid)
1727{
1728 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1729 return 0;
1730
1731 /* If SC15, pkey[0:14] must be 0x7fff */
1732 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1733 goto bad;
1734
1735 return 0;
1736bad:
1737 ingress_pkey_table_fail(ppd, pkey, slid);
1738 return 1;
1739}
1740
1741/* MTU handling */
1742
1743/* MTU enumeration, 256-4k match IB */
1744#define OPA_MTU_0 0
1745#define OPA_MTU_256 1
1746#define OPA_MTU_512 2
1747#define OPA_MTU_1024 3
1748#define OPA_MTU_2048 4
1749#define OPA_MTU_4096 5
1750
1751u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1752int mtu_to_enum(u32 mtu, int default_if_bad);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001753u16 enum_to_mtu(int mtu);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001754static inline int valid_ib_mtu(unsigned int mtu)
1755{
1756 return mtu == 256 || mtu == 512 ||
1757 mtu == 1024 || mtu == 2048 ||
1758 mtu == 4096;
1759}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001760
Mike Marciniszyn77241052015-07-30 15:17:43 -04001761static inline int valid_opa_max_mtu(unsigned int mtu)
1762{
1763 return mtu >= 2048 &&
1764 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1765}
1766
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001767int set_mtu(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001768
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001769int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1770void hfi1_disable_after_error(struct hfi1_devdata *dd);
1771int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1772int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001773
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001774int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1775int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001776
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07001777void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1778void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001779void reset_link_credits(struct hfi1_devdata *dd);
1780void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1781
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001782int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001783
Mike Marciniszyn77241052015-07-30 15:17:43 -04001784static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1785{
1786 return ppd->dd;
1787}
1788
1789static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1790{
1791 return container_of(dev, struct hfi1_devdata, verbs_dev);
1792}
1793
1794static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1795{
1796 return dd_from_dev(to_idev(ibdev));
1797}
1798
1799static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1800{
1801 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1802}
1803
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001804static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1805{
1806 return container_of(rdi, struct hfi1_ibdev, rdi);
1807}
1808
Mike Marciniszyn77241052015-07-30 15:17:43 -04001809static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1810{
1811 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1812 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1813
1814 WARN_ON(pidx >= dd->num_pports);
1815 return &dd->pport[pidx].ibport_data;
1816}
1817
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001818static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1819{
1820 return &rcd->ppd->ibport_data;
1821}
1822
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001823void hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1824 bool do_cnp);
1825static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt,
1826 bool do_cnp)
1827{
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001828 bool becn;
1829 bool fecn;
Don Hiatt88733e32017-08-04 13:54:23 -07001830
1831 if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1832 fecn = hfi1_16B_get_fecn(pkt->hdr);
1833 becn = hfi1_16B_get_becn(pkt->hdr);
1834 } else {
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08001835 fecn = ib_bth_get_fecn(pkt->ohdr);
1836 becn = ib_bth_get_becn(pkt->ohdr);
Don Hiatt88733e32017-08-04 13:54:23 -07001837 }
1838 if (unlikely(fecn || becn)) {
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001839 hfi1_process_ecn_slowpath(qp, pkt, do_cnp);
Don Hiatt88733e32017-08-04 13:54:23 -07001840 return fecn;
Mitko Haralanov5fd2b562016-07-25 13:38:07 -07001841 }
1842 return false;
1843}
1844
Mike Marciniszyn77241052015-07-30 15:17:43 -04001845/*
1846 * Return the indexed PKEY from the port PKEY table.
1847 */
1848static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1849{
1850 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1851 u16 ret;
1852
1853 if (index >= ARRAY_SIZE(ppd->pkeys))
1854 ret = 0;
1855 else
1856 ret = ppd->pkeys[index];
1857
1858 return ret;
1859}
1860
1861/*
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001862 * Return the indexed GUID from the port GUIDs table.
1863 */
1864static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1865{
1866 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1867
1868 WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1869 return cpu_to_be64(ppd->guids[index]);
1870}
1871
1872/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001873 * Called by readers of cc_state only, must call under rcu_read_lock().
Mike Marciniszyn77241052015-07-30 15:17:43 -04001874 */
1875static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1876{
1877 return rcu_dereference(ppd->cc_state);
1878}
1879
1880/*
Jianxin Xiong8adf71f2016-07-25 13:39:14 -07001881 * Called by writers of cc_state only, must call under cc_state_lock.
1882 */
1883static inline
1884struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1885{
1886 return rcu_dereference_protected(ppd->cc_state,
1887 lockdep_is_held(&ppd->cc_state_lock));
1888}
1889
1890/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04001891 * values for dd->flags (_device_ related flags)
1892 */
1893#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1894#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1895#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1896#define HFI1_HAS_SDMA_TIMEOUT 0x8
1897#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1898#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
Alex Estrin8d3e7112018-05-02 06:43:15 -07001899#define HFI1_SHUTDOWN 0x100 /* device is shutting down */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001900
1901/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1902#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1903
Mike Marciniszyn77241052015-07-30 15:17:43 -04001904/* ctxt_flag bit offsets */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001905 /* base context has not finished initializing */
1906#define HFI1_CTXT_BASE_UNINIT 1
1907 /* base context initaliation failed */
1908#define HFI1_CTXT_BASE_FAILED 2
Mike Marciniszyn77241052015-07-30 15:17:43 -04001909 /* waiting for a packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001910#define HFI1_CTXT_WAITING_RCV 3
Mike Marciniszyn77241052015-07-30 15:17:43 -04001911 /* waiting for an urgent packet to arrive */
Michael J. Ruhl62239fc2017-05-04 05:15:21 -07001912#define HFI1_CTXT_WAITING_URG 4
Mike Marciniszyn77241052015-07-30 15:17:43 -04001913
1914/* free up any allocated data at closes */
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001915struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
1916 const struct pci_device_id *ent);
1917void hfi1_free_devdata(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001918struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1919
Easwar Hariharan22434722016-03-07 11:35:03 -08001920/* LED beaconing functions */
1921void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1922 unsigned int timeoff);
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001923void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001924
1925#define HFI1_CREDIT_RETURN_RATE (100)
1926
1927/*
1928 * The number of words for the KDETH protocol field. If this is
1929 * larger then the actual field used, then part of the payload
1930 * will be in the header.
1931 *
1932 * Optimally, we want this sized so that a typical case will
1933 * use full cache lines. The typical local KDETH header would
1934 * be:
1935 *
1936 * Bytes Field
1937 * 8 LRH
1938 * 12 BHT
1939 * ?? KDETH
1940 * 8 RHF
1941 * ---
1942 * 28 + KDETH
1943 *
1944 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1945 */
1946#define DEFAULT_RCVHDRSIZE 9
1947
1948/*
1949 * Maximal header byte count:
1950 *
1951 * Bytes Field
1952 * 8 LRH
1953 * 40 GRH (optional)
1954 * 12 BTH
1955 * ?? KDETH
1956 * 8 RHF
1957 * ---
1958 * 68 + KDETH
1959 *
1960 * We also want to maintain a cache line alignment to assist DMA'ing
1961 * of the header bytes. Round up to a good size.
1962 */
1963#define DEFAULT_RCVHDR_ENTSIZE 32
1964
Ira Weiny3faa3d92016-07-28 15:21:19 -04001965bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1966 u32 nlocked, u32 npages);
1967int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1968 size_t npages, bool writable, struct page **pages);
Ira Weinyac335e72016-07-28 12:27:28 -04001969void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1970 size_t npages, bool dirty);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001971
1972static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1973{
Jubin John50e5dcb2016-02-14 20:19:41 -08001974 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001975}
1976
1977static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1978{
1979 /*
1980 * volatile because it's a DMA target from the chip, routine is
1981 * inlined, and don't want register caching or reordering.
1982 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001983 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001984}
1985
1986/*
1987 * sysfs interface.
1988 */
1989
1990extern const char ib_hfi1_version[];
1991
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001992int hfi1_device_create(struct hfi1_devdata *dd);
1993void hfi1_device_remove(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001994
1995int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1996 struct kobject *kobj);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001997int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1998void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001999/* Hook for sysfs read of QSFP */
2000int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
2001
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07002002int hfi1_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent);
Michael J. Ruhl82a97922018-02-01 10:43:42 -08002003void hfi1_clean_up_interrupts(struct hfi1_devdata *dd);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07002004void hfi1_pcie_cleanup(struct pci_dev *pdev);
2005int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002006void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07002007int pcie_speeds(struct hfi1_devdata *dd);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -07002008int request_msix(struct hfi1_devdata *dd, u32 msireq);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -07002009int restore_pci_variables(struct hfi1_devdata *dd);
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -07002010int save_pci_variables(struct hfi1_devdata *dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002011int do_pcie_gen3_transition(struct hfi1_devdata *dd);
2012int parse_platform_config(struct hfi1_devdata *dd);
2013int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002014 enum platform_config_table_type_encoding
2015 table_type, int table_index, int field_index,
2016 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002017
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08002018struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002019
2020/*
2021 * Flush write combining store buffers (if present) and perform a write
2022 * barrier.
2023 */
2024static inline void flush_wc(void)
2025{
2026 asm volatile("sfence" : : : "memory");
2027}
2028
2029void handle_eflags(struct hfi1_packet *packet);
Kaike Wanbf808b52017-08-13 08:09:04 -07002030void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002031
Mike Marciniszyn77241052015-07-30 15:17:43 -04002032/* global module parameter variables */
2033extern unsigned int hfi1_max_mtu;
2034extern unsigned int hfi1_cu;
2035extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05002036extern int num_user_contexts;
Harish Chegondi429b6a72016-08-31 07:24:40 -07002037extern unsigned long n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05002038extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04002039extern int krcvqsset;
2040extern uint kdeth_qp;
2041extern uint loopback;
2042extern uint quick_linkup;
2043extern uint rcv_intr_timeout;
2044extern uint rcv_intr_count;
2045extern uint rcv_intr_dynamic;
2046extern ushort link_crc_mask;
2047
2048extern struct mutex hfi1_mutex;
2049
2050/* Number of seconds before our card status check... */
2051#define STATUS_TIMEOUT 60
2052
2053#define DRIVER_NAME "hfi1"
2054#define HFI1_USER_MINOR_BASE 0
2055#define HFI1_TRACE_MINOR 127
Mike Marciniszyn77241052015-07-30 15:17:43 -04002056#define HFI1_NMINORS 255
2057
2058#define PCI_VENDOR_ID_INTEL 0x8086
2059#define PCI_DEVICE_ID_INTEL0 0x24f0
2060#define PCI_DEVICE_ID_INTEL1 0x24f1
2061
2062#define HFI1_PKT_USER_SC_INTEGRITY \
2063 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07002064 | SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK \
Mike Marciniszyn77241052015-07-30 15:17:43 -04002065 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
2066 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2067
2068#define HFI1_PKT_KERNEL_SC_INTEGRITY \
2069 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2070
2071static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2072 u16 ctxt_type)
2073{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002074 u64 base_sc_integrity;
2075
2076 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2077 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2078 return 0;
2079
2080 base_sc_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002081 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2082 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2083 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2084 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2085 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002086#ifndef CONFIG_FAULT_INJECTION
Mike Marciniszyn77241052015-07-30 15:17:43 -04002087 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
Mitko Haralanova74d5302018-05-02 06:43:24 -07002088#endif
Mike Marciniszyn77241052015-07-30 15:17:43 -04002089 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2090 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2091 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2092 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2093 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2094 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2095 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2096 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002097 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2098 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2099
2100 if (ctxt_type == SC_USER)
Mitko Haralanova74d5302018-05-02 06:43:24 -07002101 base_sc_integrity |=
2102#ifndef CONFIG_FAULT_INJECTION
2103 SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK |
2104#endif
2105 HFI1_PKT_USER_SC_INTEGRITY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002106 else
2107 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2108
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002109 /* turn on send-side job key checks if !A0 */
2110 if (!is_ax(dd))
2111 base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2112
Mike Marciniszyn77241052015-07-30 15:17:43 -04002113 return base_sc_integrity;
2114}
2115
2116static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2117{
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002118 u64 base_sdma_integrity;
2119
2120 /* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2121 if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2122 return 0;
2123
2124 base_sdma_integrity =
Mike Marciniszyn77241052015-07-30 15:17:43 -04002125 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002126 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2127 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2128 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2129 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2130 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2131 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2132 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2133 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2134 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2135 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2136 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
Mike Marciniszyn77241052015-07-30 15:17:43 -04002137 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2138 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2139
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002140 if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2141 base_sdma_integrity |=
2142 SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2143
2144 /* turn on send-side job key checks if !A0 */
2145 if (!is_ax(dd))
2146 base_sdma_integrity |=
2147 SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2148
Mike Marciniszyn77241052015-07-30 15:17:43 -04002149 return base_sdma_integrity;
2150}
2151
2152/*
2153 * hfi1_early_err is used (only!) to print early errors before devdata is
2154 * allocated, or when dd->pcidev may not be valid, and at the tail end of
2155 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
2156 * the same as dd_dev_err, but is used when the message really needs
2157 * the IB port# to be definitive as to what's happening..
2158 */
2159#define hfi1_early_err(dev, fmt, ...) \
2160 dev_err(dev, fmt, ##__VA_ARGS__)
2161
2162#define hfi1_early_info(dev, fmt, ...) \
2163 dev_info(dev, fmt, ##__VA_ARGS__)
2164
2165#define dd_dev_emerg(dd, fmt, ...) \
2166 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002167 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002168
Mike Marciniszyn77241052015-07-30 15:17:43 -04002169#define dd_dev_err(dd, fmt, ...) \
2170 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002171 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002172
2173#define dd_dev_err_ratelimited(dd, fmt, ...) \
2174 dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002175 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2176 ##__VA_ARGS__)
Grzegorz Morysde42de82017-08-21 18:26:38 -07002177
Mike Marciniszyn77241052015-07-30 15:17:43 -04002178#define dd_dev_warn(dd, fmt, ...) \
2179 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002180 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002181
2182#define dd_dev_warn_ratelimited(dd, fmt, ...) \
2183 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002184 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2185 ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002186
2187#define dd_dev_info(dd, fmt, ...) \
2188 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002189 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002190
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002191#define dd_dev_info_ratelimited(dd, fmt, ...) \
2192 dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002193 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2194 ##__VA_ARGS__)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08002195
Ira Weinya1edc182016-01-11 13:04:32 -05002196#define dd_dev_dbg(dd, fmt, ...) \
2197 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002198 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
Ira Weinya1edc182016-01-11 13:04:32 -05002199
Mike Marciniszyn77241052015-07-30 15:17:43 -04002200#define hfi1_dev_porterr(dd, port, fmt, ...) \
Jakub Pawlakcde10af2016-05-12 10:23:35 -07002201 dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
Michael J. Ruhl11f0e892017-12-18 19:57:21 -08002202 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), (port), ##__VA_ARGS__)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002203
2204/*
2205 * this is used for formatting hw error messages...
2206 */
2207struct hfi1_hwerror_msgs {
2208 u64 mask;
2209 const char *msg;
2210 size_t sz;
2211};
2212
2213/* in intr.c... */
2214void hfi1_format_hwerrors(u64 hwerrs,
2215 const struct hfi1_hwerror_msgs *hwerrmsgs,
2216 size_t nhwerrmsgs, char *msg, size_t lmsg);
2217
2218#define USER_OPCODE_CHECK_VAL 0xC0
2219#define USER_OPCODE_CHECK_MASK 0xC0
2220#define OPCODE_CHECK_VAL_DISABLED 0x0
2221#define OPCODE_CHECK_MASK_DISABLED 0x0
2222
2223static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2224{
2225 struct hfi1_pportdata *ppd;
2226 int i;
2227
2228 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2229 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08002230 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002231
2232 ppd = (struct hfi1_pportdata *)(dd + 1);
2233 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08002234 ppd->ibport_data.rvp.z_rc_acks =
2235 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2236 ppd->ibport_data.rvp.z_rc_qacks =
2237 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002238 }
2239}
2240
2241/* Control LED state */
2242static inline void setextled(struct hfi1_devdata *dd, u32 on)
2243{
2244 if (on)
2245 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2246 else
2247 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2248}
2249
Dean Luick765a6fa2016-03-05 08:50:06 -08002250/* return the i2c resource given the target */
2251static inline u32 i2c_target(u32 target)
2252{
2253 return target ? CR_I2C2 : CR_I2C1;
2254}
2255
2256/* return the i2c chain chip resource that this HFI uses for QSFP */
2257static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2258{
2259 return i2c_target(dd->hfi1_id);
2260}
2261
Easwar Hariharanfe4d9242016-10-17 04:19:47 -07002262/* Is this device integrated or discrete? */
2263static inline bool is_integrated(struct hfi1_devdata *dd)
2264{
2265 return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2266}
2267
Mike Marciniszyn77241052015-07-30 15:17:43 -04002268int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2269
Sebastian Sanchez462b6b22016-07-01 16:01:06 -07002270#define DD_DEV_ENTRY(dd) __string(dev, dev_name(&(dd)->pcidev->dev))
2271#define DD_DEV_ASSIGN(dd) __assign_str(dev, dev_name(&(dd)->pcidev->dev))
Don Hiatt90397462017-05-12 09:20:20 -07002272
Don Hiattd98bb7f2017-08-04 13:54:16 -07002273static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2274 struct rdma_ah_attr *attr)
2275{
2276 struct hfi1_pportdata *ppd;
2277 struct hfi1_ibport *ibp;
2278 u32 dlid = rdma_ah_get_dlid(attr);
2279
2280 /*
2281 * Kernel clients may not have setup GRH information
2282 * Set that here.
2283 */
2284 ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2285 ppd = ppd_from_ibp(ibp);
2286 if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2287 (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2288 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2289 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2290 (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2291 (rdma_ah_get_make_grd(attr))) {
2292 rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2293 rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2294 rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2295 }
2296}
2297
Don Hiatt90397462017-05-12 09:20:20 -07002298/*
2299 * hfi1_check_mcast- Check if the given lid is
Don Hiatt72c07e22017-08-04 13:53:58 -07002300 * in the OPA multicast range.
2301 *
2302 * The LID might either reside in ah.dlid or might be
2303 * in the GRH of the address handle as DGID if extended
2304 * addresses are in use.
Don Hiatt90397462017-05-12 09:20:20 -07002305 */
Don Hiatt72c07e22017-08-04 13:53:58 -07002306static inline bool hfi1_check_mcast(u32 lid)
Don Hiatt90397462017-05-12 09:20:20 -07002307{
Don Hiatt72c07e22017-08-04 13:53:58 -07002308 return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2309 (lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2310}
2311
2312#define opa_get_lid(lid, format) \
2313 __opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2314
2315/* Convert a lid to a specific lid space */
2316static inline u32 __opa_get_lid(u32 lid, u8 format)
2317{
2318 bool is_mcast = hfi1_check_mcast(lid);
2319
2320 switch (format) {
2321 case OPA_PORT_PACKET_FORMAT_8B:
2322 case OPA_PORT_PACKET_FORMAT_10B:
2323 if (is_mcast)
2324 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2325 0xF0000);
2326 return lid & 0xFFFFF;
2327 case OPA_PORT_PACKET_FORMAT_16B:
2328 if (is_mcast)
2329 return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2330 0xF00000);
2331 return lid & 0xFFFFFF;
2332 case OPA_PORT_PACKET_FORMAT_9B:
2333 if (is_mcast)
2334 return (lid -
2335 opa_get_mcast_base(OPA_MCAST_NR) +
2336 be16_to_cpu(IB_MULTICAST_LID_BASE));
2337 else
2338 return lid & 0xFFFF;
2339 default:
2340 return lid;
2341 }
2342}
2343
2344/* Return true if the given lid is the OPA 16B multicast range */
2345static inline bool hfi1_is_16B_mcast(u32 lid)
2346{
2347 return ((lid >=
2348 opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2349 (lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
Don Hiatt90397462017-05-12 09:20:20 -07002350}
Don Hiattd98bb7f2017-08-04 13:54:16 -07002351
2352static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2353{
2354 const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2355 u32 dlid = rdma_ah_get_dlid(attr);
2356
2357 /* Modify ah_attr.dlid to be in the 32 bit LID space.
2358 * This is how the address will be laid out:
2359 * Assuming MCAST_NR to be 4,
2360 * 32 bit permissive LID = 0xFFFFFFFF
2361 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2362 * Unicast LID range = 0xEFFFFFFF to 1
2363 * Invalid LID = 0
2364 */
2365 if (ib_is_opa_gid(&grh->dgid))
2366 dlid = opa_get_lid_from_gid(&grh->dgid);
2367 else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2368 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2369 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2370 dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2371 opa_get_mcast_base(OPA_MCAST_NR);
2372 else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2373 dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2374
2375 rdma_ah_set_dlid(attr, dlid);
2376}
2377
2378static inline u8 hfi1_get_packet_type(u32 lid)
2379{
2380 /* 9B if lid > 0xF0000000 */
2381 if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2382 return HFI1_PKT_TYPE_9B;
2383
2384 /* 16B if lid > 0xC000 */
2385 if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2386 return HFI1_PKT_TYPE_16B;
2387
2388 return HFI1_PKT_TYPE_9B;
2389}
2390
2391static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2392{
2393 /*
2394 * If there was an incoming 16B packet with permissive
2395 * LIDs, OPA GIDs would have been programmed when those
2396 * packets were received. A 16B packet will have to
2397 * be sent in response to that packet. Return a 16B
2398 * header type if that's the case.
2399 */
2400 if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2401 return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2402 HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2403
2404 /*
2405 * Return a 16B header type if either the the destination
2406 * or source lid is extended.
2407 */
2408 if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2409 return HFI1_PKT_TYPE_16B;
2410
2411 return hfi1_get_packet_type(lid);
2412}
Don Hiatt88733e32017-08-04 13:54:23 -07002413
2414static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2415 struct ib_grh *grh, u32 slid,
2416 u32 dlid)
2417{
2418 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2419 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2420
2421 if (!ibp)
2422 return;
2423
2424 grh->hop_limit = 1;
2425 grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2426 if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2427 grh->sgid.global.interface_id =
2428 OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2429 else
2430 grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2431
2432 /*
2433 * Upper layers (like mad) may compare the dgid in the
2434 * wc that is obtained here with the sgid_index in
2435 * the wr. Since sgid_index in wr is always 0 for
2436 * extended lids, set the dgid here to the default
2437 * IB gid.
2438 */
2439 grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2440 grh->dgid.global.interface_id =
2441 cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2442}
2443
2444static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2445{
2446 return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2447 SIZE_OF_LT) & 0x7;
2448}
2449
2450static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2451 u16 lrh0, u16 len,
2452 u16 dlid, u16 slid)
2453{
2454 hdr->lrh[0] = cpu_to_be16(lrh0);
2455 hdr->lrh[1] = cpu_to_be16(dlid);
2456 hdr->lrh[2] = cpu_to_be16(len);
2457 hdr->lrh[3] = cpu_to_be16(slid);
2458}
2459
2460static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2461 u32 slid, u32 dlid,
2462 u16 len, u16 pkey,
Sebastian Sanchezca85bb12018-02-01 10:46:38 -08002463 bool becn, bool fecn, u8 l4,
Don Hiatt88733e32017-08-04 13:54:23 -07002464 u8 sc)
2465{
2466 u32 lrh0 = 0;
2467 u32 lrh1 = 0x40000000;
2468 u32 lrh2 = 0;
2469 u32 lrh3 = 0;
2470
2471 lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2472 lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2473 lrh0 = (lrh0 & ~OPA_16B_LID_MASK) | (slid & OPA_16B_LID_MASK);
2474 lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2475 lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2476 lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2477 lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2478 ((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2479 lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2480 ((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
Mike Marciniszynf59fb9e2018-05-01 05:35:36 -07002481 lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | ((u32)pkey << OPA_16B_PKEY_SHIFT);
Don Hiatt88733e32017-08-04 13:54:23 -07002482 lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2483
2484 hdr->lrh[0] = lrh0;
2485 hdr->lrh[1] = lrh1;
2486 hdr->lrh[2] = lrh2;
2487 hdr->lrh[3] = lrh3;
2488}
Mike Marciniszyn77241052015-07-30 15:17:43 -04002489#endif /* _HFI1_KERNEL_H */