blob: 46c7367d3255616c633a4b6f21478b4978d23376 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030054#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include <rdma/ib_smi.h>
56#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020057#include <linux/in.h>
58#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030060#include "cmd.h"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020063#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030064
65MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
66MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
67MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030068
Eli Cohene126ba92013-07-07 17:25:49 +030069static char mlx5_version[] =
70 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020071 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030072
Eran Ben Elishada7525d2015-12-14 16:34:10 +020073enum {
74 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
75};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030076
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030077static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020078mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079{
Achiad Shochatebd61f62015-12-23 18:47:16 +020080 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081 case MLX5_CAP_PORT_TYPE_IB:
82 return IB_LINK_LAYER_INFINIBAND;
83 case MLX5_CAP_PORT_TYPE_ETH:
84 return IB_LINK_LAYER_ETHERNET;
85 default:
86 return IB_LINK_LAYER_UNSPECIFIED;
87 }
88}
89
Achiad Shochatebd61f62015-12-23 18:47:16 +020090static enum rdma_link_layer
91mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
92{
93 struct mlx5_ib_dev *dev = to_mdev(device);
94 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
95
96 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
97}
98
Moni Shouafd65f1b2017-05-30 09:56:05 +030099static int get_port_state(struct ib_device *ibdev,
100 u8 port_num,
101 enum ib_port_state *state)
102{
103 struct ib_port_attr attr;
104 int ret;
105
106 memset(&attr, 0, sizeof(attr));
107 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
108 if (!ret)
109 *state = attr.state;
110 return ret;
111}
112
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200113static int mlx5_netdev_event(struct notifier_block *this,
114 unsigned long event, void *ptr)
115{
116 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
117 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
118 roce.nb);
119
Aviv Heller5ec8c832016-09-18 20:48:00 +0300120 switch (event) {
121 case NETDEV_REGISTER:
122 case NETDEV_UNREGISTER:
123 write_lock(&ibdev->roce.netdev_lock);
124 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
125 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
126 NULL : ndev;
127 write_unlock(&ibdev->roce.netdev_lock);
128 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200129
Moni Shouafd65f1b2017-05-30 09:56:05 +0300130 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300131 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300132 case NETDEV_DOWN: {
133 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
134 struct net_device *upper = NULL;
135
136 if (lag_ndev) {
137 upper = netdev_master_upper_dev_get(lag_ndev);
138 dev_put(lag_ndev);
139 }
140
141 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
142 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800143 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300144 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300145
Moni Shouafd65f1b2017-05-30 09:56:05 +0300146 if (get_port_state(&ibdev->ib_dev, 1, &port_state))
147 return NOTIFY_DONE;
148
149 if (ibdev->roce.last_port_state == port_state)
150 return NOTIFY_DONE;
151
152 ibdev->roce.last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300153 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300154 if (port_state == IB_PORT_DOWN)
155 ibev.event = IB_EVENT_PORT_ERR;
156 else if (port_state == IB_PORT_ACTIVE)
157 ibev.event = IB_EVENT_PORT_ACTIVE;
158 else
159 return NOTIFY_DONE;
160
Aviv Heller5ec8c832016-09-18 20:48:00 +0300161 ibev.element.port_num = 1;
162 ib_dispatch_event(&ibev);
163 }
164 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300165 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300166
167 default:
168 break;
169 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200170
171 return NOTIFY_DONE;
172}
173
174static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
175 u8 port_num)
176{
177 struct mlx5_ib_dev *ibdev = to_mdev(device);
178 struct net_device *ndev;
179
Aviv Heller88621df2016-09-18 20:48:02 +0300180 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
181 if (ndev)
182 return ndev;
183
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200184 /* Ensure ndev does not disappear before we invoke dev_hold()
185 */
186 read_lock(&ibdev->roce.netdev_lock);
187 ndev = ibdev->roce.netdev;
188 if (ndev)
189 dev_hold(ndev);
190 read_unlock(&ibdev->roce.netdev_lock);
191
192 return ndev;
193}
194
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300195static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
196 u8 *active_width)
197{
198 switch (eth_proto_oper) {
199 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
200 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
201 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
202 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
203 *active_width = IB_WIDTH_1X;
204 *active_speed = IB_SPEED_SDR;
205 break;
206 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
207 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
208 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
209 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
210 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
211 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
212 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
213 *active_width = IB_WIDTH_1X;
214 *active_speed = IB_SPEED_QDR;
215 break;
216 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
217 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
218 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
219 *active_width = IB_WIDTH_1X;
220 *active_speed = IB_SPEED_EDR;
221 break;
222 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
223 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
224 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
225 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
226 *active_width = IB_WIDTH_4X;
227 *active_speed = IB_SPEED_QDR;
228 break;
229 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
230 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
231 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
232 *active_width = IB_WIDTH_1X;
233 *active_speed = IB_SPEED_HDR;
234 break;
235 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
236 *active_width = IB_WIDTH_4X;
237 *active_speed = IB_SPEED_FDR;
238 break;
239 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
240 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
241 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
242 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
243 *active_width = IB_WIDTH_4X;
244 *active_speed = IB_SPEED_EDR;
245 break;
246 default:
247 return -EINVAL;
248 }
249
250 return 0;
251}
252
Ilan Tayari095b0922017-05-14 16:04:30 +0300253static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
254 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200255{
256 struct mlx5_ib_dev *dev = to_mdev(device);
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300257 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300258 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200259 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200260 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300261 u32 eth_prot_oper;
Ilan Tayari095b0922017-05-14 16:04:30 +0300262 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200263
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300264 /* Possible bad flows are checked before filling out props so in case
265 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300266 */
Ilan Tayari095b0922017-05-14 16:04:30 +0300267 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
268 if (err)
269 return err;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300270
271 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
272 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200273
274 props->port_cap_flags |= IB_PORT_CM_SUP;
275 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
276
277 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
278 roce_address_table_size);
279 props->max_mtu = IB_MTU_4096;
280 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
281 props->pkey_tbl_len = 1;
282 props->state = IB_PORT_DOWN;
283 props->phys_state = 3;
284
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200285 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
286 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200287
288 ndev = mlx5_ib_get_netdev(device, port_num);
289 if (!ndev)
Ilan Tayari095b0922017-05-14 16:04:30 +0300290 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200291
Aviv Heller88621df2016-09-18 20:48:02 +0300292 if (mlx5_lag_is_active(dev->mdev)) {
293 rcu_read_lock();
294 upper = netdev_master_upper_dev_get_rcu(ndev);
295 if (upper) {
296 dev_put(ndev);
297 ndev = upper;
298 dev_hold(ndev);
299 }
300 rcu_read_unlock();
301 }
302
Achiad Shochat3f89a642015-12-23 18:47:21 +0200303 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
304 props->state = IB_PORT_ACTIVE;
305 props->phys_state = 5;
306 }
307
308 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
309
310 dev_put(ndev);
311
312 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Ilan Tayari095b0922017-05-14 16:04:30 +0300313 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200314}
315
Ilan Tayari095b0922017-05-14 16:04:30 +0300316static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
317 unsigned int index, const union ib_gid *gid,
318 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200319{
Ilan Tayari095b0922017-05-14 16:04:30 +0300320 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
321 u8 roce_version = 0;
322 u8 roce_l3_type = 0;
323 bool vlan = false;
324 u8 mac[ETH_ALEN];
325 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200326
Ilan Tayari095b0922017-05-14 16:04:30 +0300327 if (gid) {
328 gid_type = attr->gid_type;
329 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200330
Ilan Tayari095b0922017-05-14 16:04:30 +0300331 if (is_vlan_dev(attr->ndev)) {
332 vlan = true;
333 vlan_id = vlan_dev_vlan_id(attr->ndev);
334 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200335 }
336
Ilan Tayari095b0922017-05-14 16:04:30 +0300337 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200338 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300339 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200340 break;
341 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300342 roce_version = MLX5_ROCE_VERSION_2;
343 if (ipv6_addr_v4mapped((void *)gid))
344 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
345 else
346 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200347 break;
348
349 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300350 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200351 }
352
Ilan Tayari095b0922017-05-14 16:04:30 +0300353 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
354 roce_l3_type, gid->raw, mac, vlan,
355 vlan_id);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200356}
357
358static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
359 unsigned int index, const union ib_gid *gid,
360 const struct ib_gid_attr *attr,
361 __always_unused void **context)
362{
Ilan Tayari095b0922017-05-14 16:04:30 +0300363 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200364}
365
366static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
367 unsigned int index, __always_unused void **context)
368{
Ilan Tayari095b0922017-05-14 16:04:30 +0300369 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200370}
371
Achiad Shochat2811ba52015-12-23 18:47:24 +0200372__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
373 int index)
374{
375 struct ib_gid_attr attr;
376 union ib_gid gid;
377
378 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
379 return 0;
380
381 if (!attr.ndev)
382 return 0;
383
384 dev_put(attr.ndev);
385
386 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
387 return 0;
388
389 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
390}
391
Majd Dibbinyed884512017-01-18 14:10:35 +0200392int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
393 int index, enum ib_gid_type *gid_type)
394{
395 struct ib_gid_attr attr;
396 union ib_gid gid;
397 int ret;
398
399 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
400 if (ret)
401 return ret;
402
403 if (!attr.ndev)
404 return -ENODEV;
405
406 dev_put(attr.ndev);
407
408 *gid_type = attr.gid_type;
409
410 return 0;
411}
412
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300413static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
414{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300415 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
416 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
417 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300418}
419
420enum {
421 MLX5_VPORT_ACCESS_METHOD_MAD,
422 MLX5_VPORT_ACCESS_METHOD_HCA,
423 MLX5_VPORT_ACCESS_METHOD_NIC,
424};
425
426static int mlx5_get_vport_access_method(struct ib_device *ibdev)
427{
428 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
429 return MLX5_VPORT_ACCESS_METHOD_MAD;
430
Achiad Shochatebd61f62015-12-23 18:47:16 +0200431 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300432 IB_LINK_LAYER_ETHERNET)
433 return MLX5_VPORT_ACCESS_METHOD_NIC;
434
435 return MLX5_VPORT_ACCESS_METHOD_HCA;
436}
437
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200438static void get_atomic_caps(struct mlx5_ib_dev *dev,
439 struct ib_device_attr *props)
440{
441 u8 tmp;
442 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
443 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
444 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300445 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200446
447 /* Check if HW supports 8 bytes standard atomic operations and capable
448 * of host endianness respond
449 */
450 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
451 if (((atomic_operations & tmp) == tmp) &&
452 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
453 (atomic_req_8B_endianness_mode)) {
454 props->atomic_cap = IB_ATOMIC_HCA;
455 } else {
456 props->atomic_cap = IB_ATOMIC_NONE;
457 }
458}
459
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300460static int mlx5_query_system_image_guid(struct ib_device *ibdev,
461 __be64 *sys_image_guid)
462{
463 struct mlx5_ib_dev *dev = to_mdev(ibdev);
464 struct mlx5_core_dev *mdev = dev->mdev;
465 u64 tmp;
466 int err;
467
468 switch (mlx5_get_vport_access_method(ibdev)) {
469 case MLX5_VPORT_ACCESS_METHOD_MAD:
470 return mlx5_query_mad_ifc_system_image_guid(ibdev,
471 sys_image_guid);
472
473 case MLX5_VPORT_ACCESS_METHOD_HCA:
474 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200475 break;
476
477 case MLX5_VPORT_ACCESS_METHOD_NIC:
478 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
479 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300480
481 default:
482 return -EINVAL;
483 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200484
485 if (!err)
486 *sys_image_guid = cpu_to_be64(tmp);
487
488 return err;
489
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300490}
491
492static int mlx5_query_max_pkeys(struct ib_device *ibdev,
493 u16 *max_pkeys)
494{
495 struct mlx5_ib_dev *dev = to_mdev(ibdev);
496 struct mlx5_core_dev *mdev = dev->mdev;
497
498 switch (mlx5_get_vport_access_method(ibdev)) {
499 case MLX5_VPORT_ACCESS_METHOD_MAD:
500 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
501
502 case MLX5_VPORT_ACCESS_METHOD_HCA:
503 case MLX5_VPORT_ACCESS_METHOD_NIC:
504 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
505 pkey_table_size));
506 return 0;
507
508 default:
509 return -EINVAL;
510 }
511}
512
513static int mlx5_query_vendor_id(struct ib_device *ibdev,
514 u32 *vendor_id)
515{
516 struct mlx5_ib_dev *dev = to_mdev(ibdev);
517
518 switch (mlx5_get_vport_access_method(ibdev)) {
519 case MLX5_VPORT_ACCESS_METHOD_MAD:
520 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
521
522 case MLX5_VPORT_ACCESS_METHOD_HCA:
523 case MLX5_VPORT_ACCESS_METHOD_NIC:
524 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
525
526 default:
527 return -EINVAL;
528 }
529}
530
531static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
532 __be64 *node_guid)
533{
534 u64 tmp;
535 int err;
536
537 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
538 case MLX5_VPORT_ACCESS_METHOD_MAD:
539 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
540
541 case MLX5_VPORT_ACCESS_METHOD_HCA:
542 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200543 break;
544
545 case MLX5_VPORT_ACCESS_METHOD_NIC:
546 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
547 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300548
549 default:
550 return -EINVAL;
551 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200552
553 if (!err)
554 *node_guid = cpu_to_be64(tmp);
555
556 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300557}
558
559struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700560 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300561};
562
563static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
564{
565 struct mlx5_reg_node_desc in;
566
567 if (mlx5_use_mad_ifc(dev))
568 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
569
570 memset(&in, 0, sizeof(in));
571
572 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
573 sizeof(struct mlx5_reg_node_desc),
574 MLX5_REG_NODE_DESC, 0, 0);
575}
576
Eli Cohene126ba92013-07-07 17:25:49 +0300577static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300578 struct ib_device_attr *props,
579 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300580{
581 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300582 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300583 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300584 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300585 int max_rq_sg;
586 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300587 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300588 struct mlx5_ib_query_device_resp resp = {};
589 size_t resp_len;
590 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300591
Bodong Wang402ca532016-06-17 15:02:20 +0300592 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
593 if (uhw->outlen && uhw->outlen < resp_len)
594 return -EINVAL;
595 else
596 resp.response_length = resp_len;
597
598 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300599 return -EINVAL;
600
Eli Cohene126ba92013-07-07 17:25:49 +0300601 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300602 err = mlx5_query_system_image_guid(ibdev,
603 &props->sys_image_guid);
604 if (err)
605 return err;
606
607 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
608 if (err)
609 return err;
610
611 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
612 if (err)
613 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300614
Jack Morgenstein9603b612014-07-28 23:30:22 +0300615 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
616 (fw_rev_min(dev->mdev) << 16) |
617 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300618 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
619 IB_DEVICE_PORT_ACTIVE_EVENT |
620 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200621 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300622
623 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300624 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300625 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300626 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300627 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300628 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300629 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300630 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200631 if (MLX5_CAP_GEN(mdev, imaicl)) {
632 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
633 IB_DEVICE_MEM_WINDOW_TYPE_2B;
634 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200635 /* We support 'Gappy' memory registration too */
636 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200637 }
Eli Cohene126ba92013-07-07 17:25:49 +0300638 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300639 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200640 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
641 /* At this stage no support for signature handover */
642 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
643 IB_PROT_T10DIF_TYPE_2 |
644 IB_PROT_T10DIF_TYPE_3;
645 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
646 IB_GUARD_T10DIF_CSUM;
647 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300648 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300649 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300650
Bodong Wang402ca532016-06-17 15:02:20 +0300651 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200652 if (MLX5_CAP_ETH(mdev, csum_cap)) {
653 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200654 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200655 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
656 }
657
658 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
659 props->raw_packet_caps |=
660 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200661
Bodong Wang402ca532016-06-17 15:02:20 +0300662 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
663 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
664 if (max_tso) {
665 resp.tso_caps.max_tso = 1 << max_tso;
666 resp.tso_caps.supported_qpts |=
667 1 << IB_QPT_RAW_PACKET;
668 resp.response_length += sizeof(resp.tso_caps);
669 }
670 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300671
672 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
673 resp.rss_caps.rx_hash_function =
674 MLX5_RX_HASH_FUNC_TOEPLITZ;
675 resp.rss_caps.rx_hash_fields_mask =
676 MLX5_RX_HASH_SRC_IPV4 |
677 MLX5_RX_HASH_DST_IPV4 |
678 MLX5_RX_HASH_SRC_IPV6 |
679 MLX5_RX_HASH_DST_IPV6 |
680 MLX5_RX_HASH_SRC_PORT_TCP |
681 MLX5_RX_HASH_DST_PORT_TCP |
682 MLX5_RX_HASH_SRC_PORT_UDP |
683 MLX5_RX_HASH_DST_PORT_UDP;
684 resp.response_length += sizeof(resp.rss_caps);
685 }
686 } else {
687 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
688 resp.response_length += sizeof(resp.tso_caps);
689 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
690 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300691 }
692
Erez Shitritf0313962016-02-21 16:27:17 +0200693 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
694 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
695 props->device_cap_flags |= IB_DEVICE_UD_TSO;
696 }
697
Maor Gottlieb03404e82017-05-30 10:29:13 +0300698 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
699 MLX5_CAP_GEN(dev->mdev, general_notification_event))
700 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
701
Yishai Hadas1d54f892017-06-08 16:15:11 +0300702 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
703 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
704 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
705
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300706 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200707 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
708 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300709 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200710 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
711 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300712
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300713 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
714 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
715
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200716 if (MLX5_CAP_GEN(mdev, end_pad))
717 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
718
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300719 props->vendor_part_id = mdev->pdev->device;
720 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300721
722 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300723 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300724 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
725 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
726 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
727 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300728 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
729 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
730 sizeof(struct mlx5_wqe_raddr_seg)) /
731 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300732 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300733 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300734 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200735 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300736 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
737 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
738 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
739 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
740 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
741 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
742 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300743 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300744 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200745 props->max_fast_reg_page_list_len =
746 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200747 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300748 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300749 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
750 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300751 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
752 props->max_mcast_grp;
753 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300754 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200755 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
756 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300757
Haggai Eran8cdd3122014-12-11 17:04:20 +0200758#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300759 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200760 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
761 props->odp_caps = dev->odp_caps;
762#endif
763
Leon Romanovsky051f2632015-12-20 12:16:11 +0200764 if (MLX5_CAP_GEN(mdev, cd))
765 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
766
Eli Coheneff901d2016-03-11 22:58:42 +0200767 if (!mlx5_core_is_pf(mdev))
768 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
769
Yishai Hadas31f69a82016-08-28 11:28:45 +0300770 if (mlx5_ib_port_link_layer(ibdev, 1) ==
771 IB_LINK_LAYER_ETHERNET) {
772 props->rss_caps.max_rwq_indirection_tables =
773 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
774 props->rss_caps.max_rwq_indirection_table_size =
775 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
776 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
777 props->max_wq_type_rq =
778 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
779 }
780
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300781 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300782 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
783 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300784 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300785 props->tm_caps.flags = IB_TM_CAP_RC;
786 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300787 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300788 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300789 }
790
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200791 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
792 props->cq_caps.max_cq_moderation_count =
793 MLX5_MAX_CQ_COUNT;
794 props->cq_caps.max_cq_moderation_period =
795 MLX5_MAX_CQ_PERIOD;
796 }
797
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200798 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
799 resp.cqe_comp_caps.max_num =
800 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
801 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
802 resp.cqe_comp_caps.supported_format =
803 MLX5_IB_CQE_RES_FORMAT_HASH |
804 MLX5_IB_CQE_RES_FORMAT_CSUM;
805 resp.response_length += sizeof(resp.cqe_comp_caps);
806 }
807
Bodong Wangd9491672016-12-01 13:43:13 +0200808 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
809 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
810 MLX5_CAP_GEN(mdev, qos)) {
811 resp.packet_pacing_caps.qp_rate_limit_max =
812 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
813 resp.packet_pacing_caps.qp_rate_limit_min =
814 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
815 resp.packet_pacing_caps.supported_qpts |=
816 1 << IB_QPT_RAW_PACKET;
817 }
818 resp.response_length += sizeof(resp.packet_pacing_caps);
819 }
820
Leon Romanovsky9f885202017-01-02 11:37:39 +0200821 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
822 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +0300823 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
824 resp.mlx5_ib_support_multi_pkt_send_wqes =
825 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +0300826
827 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
828 resp.mlx5_ib_support_multi_pkt_send_wqes |=
829 MLX5_IB_SUPPORT_EMPW;
830
Leon Romanovsky9f885202017-01-02 11:37:39 +0200831 resp.response_length +=
832 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
833 }
834
Guy Levide57f2a2017-10-19 08:25:52 +0300835 if (field_avail(typeof(resp), flags, uhw->outlen)) {
836 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +0300837
Guy Levide57f2a2017-10-19 08:25:52 +0300838 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
839 resp.flags |=
840 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300841
842 if (MLX5_CAP_GEN(mdev, cqe_128_always))
843 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +0300844 }
Leon Romanovsky9f885202017-01-02 11:37:39 +0200845
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300846 if (field_avail(typeof(resp), sw_parsing_caps,
847 uhw->outlen)) {
848 resp.response_length += sizeof(resp.sw_parsing_caps);
849 if (MLX5_CAP_ETH(mdev, swp)) {
850 resp.sw_parsing_caps.sw_parsing_offloads |=
851 MLX5_IB_SW_PARSING;
852
853 if (MLX5_CAP_ETH(mdev, swp_csum))
854 resp.sw_parsing_caps.sw_parsing_offloads |=
855 MLX5_IB_SW_PARSING_CSUM;
856
857 if (MLX5_CAP_ETH(mdev, swp_lso))
858 resp.sw_parsing_caps.sw_parsing_offloads |=
859 MLX5_IB_SW_PARSING_LSO;
860
861 if (resp.sw_parsing_caps.sw_parsing_offloads)
862 resp.sw_parsing_caps.supported_qpts =
863 BIT(IB_QPT_RAW_PACKET);
864 }
865 }
866
Noa Osherovichb4f34592017-10-17 18:01:12 +0300867 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen)) {
868 resp.response_length += sizeof(resp.striding_rq_caps);
869 if (MLX5_CAP_GEN(mdev, striding_rq)) {
870 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
871 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
872 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
873 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
874 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
875 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
876 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
877 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
878 resp.striding_rq_caps.supported_qpts =
879 BIT(IB_QPT_RAW_PACKET);
880 }
881 }
882
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300883 if (field_avail(typeof(resp), tunnel_offloads_caps,
884 uhw->outlen)) {
885 resp.response_length += sizeof(resp.tunnel_offloads_caps);
886 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
887 resp.tunnel_offloads_caps |=
888 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
889 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
890 resp.tunnel_offloads_caps |=
891 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
892 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
893 resp.tunnel_offloads_caps |=
894 MLX5_IB_TUNNELED_OFFLOADS_GRE;
895 }
896
Bodong Wang402ca532016-06-17 15:02:20 +0300897 if (uhw->outlen) {
898 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
899
900 if (err)
901 return err;
902 }
903
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300904 return 0;
905}
Eli Cohene126ba92013-07-07 17:25:49 +0300906
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300907enum mlx5_ib_width {
908 MLX5_IB_WIDTH_1X = 1 << 0,
909 MLX5_IB_WIDTH_2X = 1 << 1,
910 MLX5_IB_WIDTH_4X = 1 << 2,
911 MLX5_IB_WIDTH_8X = 1 << 3,
912 MLX5_IB_WIDTH_12X = 1 << 4
913};
914
915static int translate_active_width(struct ib_device *ibdev, u8 active_width,
916 u8 *ib_width)
917{
918 struct mlx5_ib_dev *dev = to_mdev(ibdev);
919 int err = 0;
920
921 if (active_width & MLX5_IB_WIDTH_1X) {
922 *ib_width = IB_WIDTH_1X;
923 } else if (active_width & MLX5_IB_WIDTH_2X) {
924 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
925 (int)active_width);
926 err = -EINVAL;
927 } else if (active_width & MLX5_IB_WIDTH_4X) {
928 *ib_width = IB_WIDTH_4X;
929 } else if (active_width & MLX5_IB_WIDTH_8X) {
930 *ib_width = IB_WIDTH_8X;
931 } else if (active_width & MLX5_IB_WIDTH_12X) {
932 *ib_width = IB_WIDTH_12X;
933 } else {
934 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
935 (int)active_width);
936 err = -EINVAL;
937 }
938
939 return err;
940}
941
942static int mlx5_mtu_to_ib_mtu(int mtu)
943{
944 switch (mtu) {
945 case 256: return 1;
946 case 512: return 2;
947 case 1024: return 3;
948 case 2048: return 4;
949 case 4096: return 5;
950 default:
951 pr_warn("invalid mtu\n");
952 return -1;
953 }
954}
955
956enum ib_max_vl_num {
957 __IB_MAX_VL_0 = 1,
958 __IB_MAX_VL_0_1 = 2,
959 __IB_MAX_VL_0_3 = 3,
960 __IB_MAX_VL_0_7 = 4,
961 __IB_MAX_VL_0_14 = 5,
962};
963
964enum mlx5_vl_hw_cap {
965 MLX5_VL_HW_0 = 1,
966 MLX5_VL_HW_0_1 = 2,
967 MLX5_VL_HW_0_2 = 3,
968 MLX5_VL_HW_0_3 = 4,
969 MLX5_VL_HW_0_4 = 5,
970 MLX5_VL_HW_0_5 = 6,
971 MLX5_VL_HW_0_6 = 7,
972 MLX5_VL_HW_0_7 = 8,
973 MLX5_VL_HW_0_14 = 15
974};
975
976static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
977 u8 *max_vl_num)
978{
979 switch (vl_hw_cap) {
980 case MLX5_VL_HW_0:
981 *max_vl_num = __IB_MAX_VL_0;
982 break;
983 case MLX5_VL_HW_0_1:
984 *max_vl_num = __IB_MAX_VL_0_1;
985 break;
986 case MLX5_VL_HW_0_3:
987 *max_vl_num = __IB_MAX_VL_0_3;
988 break;
989 case MLX5_VL_HW_0_7:
990 *max_vl_num = __IB_MAX_VL_0_7;
991 break;
992 case MLX5_VL_HW_0_14:
993 *max_vl_num = __IB_MAX_VL_0_14;
994 break;
995
996 default:
997 return -EINVAL;
998 }
999
1000 return 0;
1001}
1002
1003static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1004 struct ib_port_attr *props)
1005{
1006 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1007 struct mlx5_core_dev *mdev = dev->mdev;
1008 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001009 u16 max_mtu;
1010 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001011 int err;
1012 u8 ib_link_width_oper;
1013 u8 vl_hw_cap;
1014
1015 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1016 if (!rep) {
1017 err = -ENOMEM;
1018 goto out;
1019 }
1020
Or Gerlitzc4550c62017-01-24 13:02:39 +02001021 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001022
1023 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1024 if (err)
1025 goto out;
1026
1027 props->lid = rep->lid;
1028 props->lmc = rep->lmc;
1029 props->sm_lid = rep->sm_lid;
1030 props->sm_sl = rep->sm_sl;
1031 props->state = rep->vport_state;
1032 props->phys_state = rep->port_physical_state;
1033 props->port_cap_flags = rep->cap_mask1;
1034 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1035 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1036 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1037 props->bad_pkey_cntr = rep->pkey_violation_counter;
1038 props->qkey_viol_cntr = rep->qkey_violation_counter;
1039 props->subnet_timeout = rep->subnet_timeout;
1040 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001041 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001042
1043 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1044 if (err)
1045 goto out;
1046
1047 err = translate_active_width(ibdev, ib_link_width_oper,
1048 &props->active_width);
1049 if (err)
1050 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001051 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001052 if (err)
1053 goto out;
1054
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001055 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001056
1057 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1058
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001059 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001060
1061 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1062
1063 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1064 if (err)
1065 goto out;
1066
1067 err = translate_max_vl_num(ibdev, vl_hw_cap,
1068 &props->max_vl_num);
1069out:
1070 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001071 return err;
1072}
1073
1074int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1075 struct ib_port_attr *props)
1076{
Ilan Tayari095b0922017-05-14 16:04:30 +03001077 unsigned int count;
1078 int ret;
1079
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001080 switch (mlx5_get_vport_access_method(ibdev)) {
1081 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001082 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1083 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001084
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001085 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001086 ret = mlx5_query_hca_port(ibdev, port, props);
1087 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001088
Achiad Shochat3f89a642015-12-23 18:47:21 +02001089 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001090 ret = mlx5_query_port_roce(ibdev, port, props);
1091 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001092
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001093 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001094 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001095 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001096
1097 if (!ret && props) {
1098 count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
1099 props->gid_tbl_len -= count;
1100 }
1101 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001102}
1103
1104static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1105 union ib_gid *gid)
1106{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001107 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1108 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001109
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001110 switch (mlx5_get_vport_access_method(ibdev)) {
1111 case MLX5_VPORT_ACCESS_METHOD_MAD:
1112 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001113
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001114 case MLX5_VPORT_ACCESS_METHOD_HCA:
1115 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001116
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001117 default:
1118 return -EINVAL;
1119 }
Eli Cohene126ba92013-07-07 17:25:49 +03001120
Eli Cohene126ba92013-07-07 17:25:49 +03001121}
1122
1123static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1124 u16 *pkey)
1125{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001126 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1127 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001128
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001129 switch (mlx5_get_vport_access_method(ibdev)) {
1130 case MLX5_VPORT_ACCESS_METHOD_MAD:
1131 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001132
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001133 case MLX5_VPORT_ACCESS_METHOD_HCA:
1134 case MLX5_VPORT_ACCESS_METHOD_NIC:
1135 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
1136 pkey);
1137 default:
1138 return -EINVAL;
1139 }
Eli Cohene126ba92013-07-07 17:25:49 +03001140}
1141
Eli Cohene126ba92013-07-07 17:25:49 +03001142static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1143 struct ib_device_modify *props)
1144{
1145 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1146 struct mlx5_reg_node_desc in;
1147 struct mlx5_reg_node_desc out;
1148 int err;
1149
1150 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1151 return -EOPNOTSUPP;
1152
1153 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1154 return 0;
1155
1156 /*
1157 * If possible, pass node desc to FW, so it can generate
1158 * a 144 trap. If cmd fails, just ignore.
1159 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001160 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001161 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001162 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1163 if (err)
1164 return err;
1165
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001166 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001167
1168 return err;
1169}
1170
Eli Cohencdbe33d2017-02-14 07:25:38 +02001171static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1172 u32 value)
1173{
1174 struct mlx5_hca_vport_context ctx = {};
1175 int err;
1176
1177 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1178 port_num, 0, &ctx);
1179 if (err)
1180 return err;
1181
1182 if (~ctx.cap_mask1_perm & mask) {
1183 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1184 mask, ctx.cap_mask1_perm);
1185 return -EINVAL;
1186 }
1187
1188 ctx.cap_mask1 = value;
1189 ctx.cap_mask1_perm = mask;
1190 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1191 port_num, 0, &ctx);
1192
1193 return err;
1194}
1195
Eli Cohene126ba92013-07-07 17:25:49 +03001196static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1197 struct ib_port_modify *props)
1198{
1199 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1200 struct ib_port_attr attr;
1201 u32 tmp;
1202 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001203 u32 change_mask;
1204 u32 value;
1205 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1206 IB_LINK_LAYER_INFINIBAND);
1207
Majd Dibbinyec255872017-08-23 08:35:42 +03001208 /* CM layer calls ib_modify_port() regardless of the link layer. For
1209 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1210 */
1211 if (!is_ib)
1212 return 0;
1213
Eli Cohencdbe33d2017-02-14 07:25:38 +02001214 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1215 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1216 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1217 return set_port_caps_atomic(dev, port, change_mask, value);
1218 }
Eli Cohene126ba92013-07-07 17:25:49 +03001219
1220 mutex_lock(&dev->cap_mask_mutex);
1221
Or Gerlitzc4550c62017-01-24 13:02:39 +02001222 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001223 if (err)
1224 goto out;
1225
1226 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1227 ~props->clr_port_cap_mask;
1228
Jack Morgenstein9603b612014-07-28 23:30:22 +03001229 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001230
1231out:
1232 mutex_unlock(&dev->cap_mask_mutex);
1233 return err;
1234}
1235
Eli Cohen30aa60b2017-01-03 23:55:27 +02001236static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1237{
1238 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1239 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1240}
1241
Eli Cohenb037c292017-01-03 23:55:26 +02001242static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1243 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1244 u32 *num_sys_pages)
1245{
1246 int uars_per_sys_page;
1247 int bfregs_per_sys_page;
1248 int ref_bfregs = req->total_num_bfregs;
1249
1250 if (req->total_num_bfregs == 0)
1251 return -EINVAL;
1252
1253 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1254 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1255
1256 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1257 return -ENOMEM;
1258
1259 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1260 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1261 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1262 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1263
1264 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1265 return -EINVAL;
1266
Colin Ian King9c2d33d2017-06-27 08:40:59 +01001267 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001268 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1269 lib_uar_4k ? "yes" : "no", ref_bfregs,
1270 req->total_num_bfregs, *num_sys_pages);
1271
1272 return 0;
1273}
1274
1275static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1276{
1277 struct mlx5_bfreg_info *bfregi;
1278 int err;
1279 int i;
1280
1281 bfregi = &context->bfregi;
1282 for (i = 0; i < bfregi->num_sys_pages; i++) {
1283 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1284 if (err)
1285 goto error;
1286
1287 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1288 }
1289 return 0;
1290
1291error:
1292 for (--i; i >= 0; i--)
1293 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1294 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1295
1296 return err;
1297}
1298
1299static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1300{
1301 struct mlx5_bfreg_info *bfregi;
1302 int err;
1303 int i;
1304
1305 bfregi = &context->bfregi;
1306 for (i = 0; i < bfregi->num_sys_pages; i++) {
1307 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1308 if (err) {
1309 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1310 return err;
1311 }
1312 }
1313 return 0;
1314}
1315
Huy Nguyenc85023e2017-05-30 09:42:54 +03001316static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1317{
1318 int err;
1319
1320 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1321 if (err)
1322 return err;
1323
1324 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1325 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1326 return err;
1327
1328 mutex_lock(&dev->lb_mutex);
1329 dev->user_td++;
1330
1331 if (dev->user_td == 2)
1332 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1333
1334 mutex_unlock(&dev->lb_mutex);
1335 return err;
1336}
1337
1338static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1339{
1340 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1341
1342 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1343 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1344 return;
1345
1346 mutex_lock(&dev->lb_mutex);
1347 dev->user_td--;
1348
1349 if (dev->user_td < 2)
1350 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1351
1352 mutex_unlock(&dev->lb_mutex);
1353}
1354
Eli Cohene126ba92013-07-07 17:25:49 +03001355static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1356 struct ib_udata *udata)
1357{
1358 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001359 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1360 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001361 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001362 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001363 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001364 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001365 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1366 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001367 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001368
1369 if (!dev->ib_active)
1370 return ERR_PTR(-EAGAIN);
1371
Amrani, Rame0931112017-06-27 17:04:42 +03001372 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001373 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001374 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001375 ver = 2;
1376 else
1377 return ERR_PTR(-EINVAL);
1378
Amrani, Rame0931112017-06-27 17:04:42 +03001379 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001380 if (err)
1381 return ERR_PTR(err);
1382
Matan Barakb368d7c2015-12-15 20:30:12 +02001383 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001384 return ERR_PTR(-EINVAL);
1385
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001386 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001387 return ERR_PTR(-EOPNOTSUPP);
1388
Eli Cohen2f5ff262017-01-03 23:55:21 +02001389 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1390 MLX5_NON_FP_BFREGS_PER_UAR);
1391 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001392 return ERR_PTR(-EINVAL);
1393
Saeed Mahameed938fe832015-05-28 22:28:41 +03001394 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001395 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1396 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001397 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001398 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1399 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1400 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1401 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1402 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001403 resp.cqe_version = min_t(__u8,
1404 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1405 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001406 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1407 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1408 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1409 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001410 resp.response_length = min(offsetof(typeof(resp), response_length) +
1411 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001412
1413 context = kzalloc(sizeof(*context), GFP_KERNEL);
1414 if (!context)
1415 return ERR_PTR(-ENOMEM);
1416
Eli Cohen30aa60b2017-01-03 23:55:27 +02001417 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001418 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001419
1420 /* updates req->total_num_bfregs */
1421 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1422 if (err)
1423 goto out_ctx;
1424
Eli Cohen2f5ff262017-01-03 23:55:21 +02001425 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001426 bfregi->lib_uar_4k = lib_uar_4k;
1427 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1428 GFP_KERNEL);
1429 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001430 err = -ENOMEM;
1431 goto out_ctx;
1432 }
1433
Eli Cohenb037c292017-01-03 23:55:26 +02001434 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1435 sizeof(*bfregi->sys_pages),
1436 GFP_KERNEL);
1437 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001438 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001439 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001440 }
1441
Eli Cohenb037c292017-01-03 23:55:26 +02001442 err = allocate_uars(dev, context);
1443 if (err)
1444 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001445
Haggai Eranb4cfe442014-12-11 17:04:26 +02001446#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1447 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1448#endif
1449
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001450 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1451 if (!context->upd_xlt_page) {
1452 err = -ENOMEM;
1453 goto out_uars;
1454 }
1455 mutex_init(&context->upd_xlt_page_mutex);
1456
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001457 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001458 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001459 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001460 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001461 }
1462
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001463 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001464 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001465 INIT_LIST_HEAD(&context->db_page_list);
1466 mutex_init(&context->db_page_mutex);
1467
Eli Cohen2f5ff262017-01-03 23:55:21 +02001468 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001469 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001470
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001471 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1472 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001473
Bodong Wang402ca532016-06-17 15:02:20 +03001474 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001475 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1476 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001477 resp.response_length += sizeof(resp.cmds_supp_uhw);
1478 }
1479
Or Gerlitz78984892016-11-30 20:33:33 +02001480 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1481 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1482 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1483 resp.eth_min_inline++;
1484 }
1485 resp.response_length += sizeof(resp.eth_min_inline);
1486 }
1487
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001488 /*
1489 * We don't want to expose information from the PCI bar that is located
1490 * after 4096 bytes, so if the arch only supports larger pages, let's
1491 * pretend we don't support reading the HCA's core clock. This is also
1492 * forced by mmap function.
1493 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001494 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1495 if (PAGE_SIZE <= 4096) {
1496 resp.comp_mask |=
1497 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1498 resp.hca_core_clock_offset =
1499 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1500 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001501 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001502 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001503 }
1504
Eli Cohen30aa60b2017-01-03 23:55:27 +02001505 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1506 resp.response_length += sizeof(resp.log_uar_size);
1507
1508 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1509 resp.response_length += sizeof(resp.num_uars_per_page);
1510
Matan Barakb368d7c2015-12-15 20:30:12 +02001511 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001512 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001513 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001514
Eli Cohen2f5ff262017-01-03 23:55:21 +02001515 bfregi->ver = ver;
1516 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001517 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001518 context->lib_caps = req.lib_caps;
1519 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001520
Eli Cohene126ba92013-07-07 17:25:49 +03001521 return &context->ibucontext;
1522
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001523out_td:
1524 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001525 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001526
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001527out_page:
1528 free_page(context->upd_xlt_page);
1529
Eli Cohene126ba92013-07-07 17:25:49 +03001530out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001531 deallocate_uars(dev, context);
1532
1533out_sys_pages:
1534 kfree(bfregi->sys_pages);
1535
Eli Cohene126ba92013-07-07 17:25:49 +03001536out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001537 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001538
Eli Cohene126ba92013-07-07 17:25:49 +03001539out_ctx:
1540 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001541
Eli Cohene126ba92013-07-07 17:25:49 +03001542 return ERR_PTR(err);
1543}
1544
1545static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1546{
1547 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1548 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001549 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001550
Eli Cohenb037c292017-01-03 23:55:26 +02001551 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001552 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001553 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001554
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001555 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001556 deallocate_uars(dev, context);
1557 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001558 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001559 kfree(context);
1560
1561 return 0;
1562}
1563
Eli Cohenb037c292017-01-03 23:55:26 +02001564static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1565 struct mlx5_bfreg_info *bfregi,
1566 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001567{
Eli Cohenb037c292017-01-03 23:55:26 +02001568 int fw_uars_per_page;
1569
1570 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1571
1572 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1573 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001574}
1575
1576static int get_command(unsigned long offset)
1577{
1578 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1579}
1580
1581static int get_arg(unsigned long offset)
1582{
1583 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1584}
1585
1586static int get_index(unsigned long offset)
1587{
1588 return get_arg(offset);
1589}
1590
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001591static void mlx5_ib_vma_open(struct vm_area_struct *area)
1592{
1593 /* vma_open is called when a new VMA is created on top of our VMA. This
1594 * is done through either mremap flow or split_vma (usually due to
1595 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1596 * as this VMA is strongly hardware related. Therefore we set the
1597 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1598 * calling us again and trying to do incorrect actions. We assume that
1599 * the original VMA size is exactly a single page, and therefore all
1600 * "splitting" operation will not happen to it.
1601 */
1602 area->vm_ops = NULL;
1603}
1604
1605static void mlx5_ib_vma_close(struct vm_area_struct *area)
1606{
1607 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1608
1609 /* It's guaranteed that all VMAs opened on a FD are closed before the
1610 * file itself is closed, therefore no sync is needed with the regular
1611 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1612 * However need a sync with accessing the vma as part of
1613 * mlx5_ib_disassociate_ucontext.
1614 * The close operation is usually called under mm->mmap_sem except when
1615 * process is exiting.
1616 * The exiting case is handled explicitly as part of
1617 * mlx5_ib_disassociate_ucontext.
1618 */
1619 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1620
1621 /* setting the vma context pointer to null in the mlx5_ib driver's
1622 * private data, to protect a race condition in
1623 * mlx5_ib_disassociate_ucontext().
1624 */
1625 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001626 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001627 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001628 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001629 kfree(mlx5_ib_vma_priv_data);
1630}
1631
1632static const struct vm_operations_struct mlx5_ib_vm_ops = {
1633 .open = mlx5_ib_vma_open,
1634 .close = mlx5_ib_vma_close
1635};
1636
1637static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1638 struct mlx5_ib_ucontext *ctx)
1639{
1640 struct mlx5_ib_vma_private_data *vma_prv;
1641 struct list_head *vma_head = &ctx->vma_private_list;
1642
1643 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1644 if (!vma_prv)
1645 return -ENOMEM;
1646
1647 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001648 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001649 vma->vm_private_data = vma_prv;
1650 vma->vm_ops = &mlx5_ib_vm_ops;
1651
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001652 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001653 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001654 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001655
1656 return 0;
1657}
1658
1659static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1660{
1661 int ret;
1662 struct vm_area_struct *vma;
1663 struct mlx5_ib_vma_private_data *vma_private, *n;
1664 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1665 struct task_struct *owning_process = NULL;
1666 struct mm_struct *owning_mm = NULL;
1667
1668 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1669 if (!owning_process)
1670 return;
1671
1672 owning_mm = get_task_mm(owning_process);
1673 if (!owning_mm) {
1674 pr_info("no mm, disassociate ucontext is pending task termination\n");
1675 while (1) {
1676 put_task_struct(owning_process);
1677 usleep_range(1000, 2000);
1678 owning_process = get_pid_task(ibcontext->tgid,
1679 PIDTYPE_PID);
1680 if (!owning_process ||
1681 owning_process->state == TASK_DEAD) {
1682 pr_info("disassociate ucontext done, task was terminated\n");
1683 /* in case task was dead need to release the
1684 * task struct.
1685 */
1686 if (owning_process)
1687 put_task_struct(owning_process);
1688 return;
1689 }
1690 }
1691 }
1692
1693 /* need to protect from a race on closing the vma as part of
1694 * mlx5_ib_vma_close.
1695 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001696 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001697 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001698 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1699 list) {
1700 vma = vma_private->vma;
1701 ret = zap_vma_ptes(vma, vma->vm_start,
1702 PAGE_SIZE);
1703 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1704 /* context going to be destroyed, should
1705 * not access ops any more.
1706 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001707 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001708 vma->vm_ops = NULL;
1709 list_del(&vma_private->list);
1710 kfree(vma_private);
1711 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001712 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001713 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001714 mmput(owning_mm);
1715 put_task_struct(owning_process);
1716}
1717
Guy Levi37aa5c32016-04-27 16:49:50 +03001718static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1719{
1720 switch (cmd) {
1721 case MLX5_IB_MMAP_WC_PAGE:
1722 return "WC";
1723 case MLX5_IB_MMAP_REGULAR_PAGE:
1724 return "best effort WC";
1725 case MLX5_IB_MMAP_NC_PAGE:
1726 return "NC";
1727 default:
1728 return NULL;
1729 }
1730}
1731
1732static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001733 struct vm_area_struct *vma,
1734 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001735{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001736 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001737 int err;
1738 unsigned long idx;
1739 phys_addr_t pfn, pa;
1740 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001741 int uars_per_page;
1742
1743 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1744 return -EINVAL;
1745
1746 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1747 idx = get_index(vma->vm_pgoff);
1748 if (idx % uars_per_page ||
1749 idx * uars_per_page >= bfregi->num_sys_pages) {
1750 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1751 return -EINVAL;
1752 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001753
1754 switch (cmd) {
1755 case MLX5_IB_MMAP_WC_PAGE:
1756/* Some architectures don't support WC memory */
1757#if defined(CONFIG_X86)
1758 if (!pat_enabled())
1759 return -EPERM;
1760#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1761 return -EPERM;
1762#endif
1763 /* fall through */
1764 case MLX5_IB_MMAP_REGULAR_PAGE:
1765 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1766 prot = pgprot_writecombine(vma->vm_page_prot);
1767 break;
1768 case MLX5_IB_MMAP_NC_PAGE:
1769 prot = pgprot_noncached(vma->vm_page_prot);
1770 break;
1771 default:
1772 return -EINVAL;
1773 }
1774
Eli Cohenb037c292017-01-03 23:55:26 +02001775 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001776 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1777
1778 vma->vm_page_prot = prot;
1779 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1780 PAGE_SIZE, vma->vm_page_prot);
1781 if (err) {
1782 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1783 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1784 return -EAGAIN;
1785 }
1786
1787 pa = pfn << PAGE_SHIFT;
1788 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1789 vma->vm_start, &pa);
1790
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001791 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001792}
1793
Eli Cohene126ba92013-07-07 17:25:49 +03001794static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1795{
1796 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1797 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001798 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001799 phys_addr_t pfn;
1800
1801 command = get_command(vma->vm_pgoff);
1802 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001803 case MLX5_IB_MMAP_WC_PAGE:
1804 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001805 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001806 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001807
1808 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1809 return -ENOSYS;
1810
Matan Barakd69e3bc2015-12-15 20:30:13 +02001811 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001812 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1813 return -EINVAL;
1814
Matan Barak6cbac1e2016-04-14 16:52:10 +03001815 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001816 return -EPERM;
1817
1818 /* Don't expose to user-space information it shouldn't have */
1819 if (PAGE_SIZE > 4096)
1820 return -EOPNOTSUPP;
1821
1822 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1823 pfn = (dev->mdev->iseg_base +
1824 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1825 PAGE_SHIFT;
1826 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1827 PAGE_SIZE, vma->vm_page_prot))
1828 return -EAGAIN;
1829
1830 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1831 vma->vm_start,
1832 (unsigned long long)pfn << PAGE_SHIFT);
1833 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001834
Eli Cohene126ba92013-07-07 17:25:49 +03001835 default:
1836 return -EINVAL;
1837 }
1838
1839 return 0;
1840}
1841
Eli Cohene126ba92013-07-07 17:25:49 +03001842static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1843 struct ib_ucontext *context,
1844 struct ib_udata *udata)
1845{
1846 struct mlx5_ib_alloc_pd_resp resp;
1847 struct mlx5_ib_pd *pd;
1848 int err;
1849
1850 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1851 if (!pd)
1852 return ERR_PTR(-ENOMEM);
1853
Jack Morgenstein9603b612014-07-28 23:30:22 +03001854 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001855 if (err) {
1856 kfree(pd);
1857 return ERR_PTR(err);
1858 }
1859
1860 if (context) {
1861 resp.pdn = pd->pdn;
1862 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001863 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001864 kfree(pd);
1865 return ERR_PTR(-EFAULT);
1866 }
Eli Cohene126ba92013-07-07 17:25:49 +03001867 }
1868
1869 return &pd->ibpd;
1870}
1871
1872static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1873{
1874 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1875 struct mlx5_ib_pd *mpd = to_mpd(pd);
1876
Jack Morgenstein9603b612014-07-28 23:30:22 +03001877 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001878 kfree(mpd);
1879
1880 return 0;
1881}
1882
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001883enum {
1884 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1885 MATCH_CRITERIA_ENABLE_MISC_BIT,
1886 MATCH_CRITERIA_ENABLE_INNER_BIT
1887};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001888
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001889#define HEADER_IS_ZERO(match_criteria, headers) \
1890 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1891 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1892
1893static u8 get_match_criteria_enable(u32 *match_criteria)
1894{
1895 u8 match_criteria_enable;
1896
1897 match_criteria_enable =
1898 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1899 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1900 match_criteria_enable |=
1901 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1902 MATCH_CRITERIA_ENABLE_MISC_BIT;
1903 match_criteria_enable |=
1904 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1905 MATCH_CRITERIA_ENABLE_INNER_BIT;
1906
1907 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001908}
1909
Maor Gottliebca0d4752016-08-30 16:58:35 +03001910static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1911{
1912 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1913 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1914}
1915
Moses Reuben2d1e6972016-11-14 19:04:52 +02001916static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1917 bool inner)
1918{
1919 if (inner) {
1920 MLX5_SET(fte_match_set_misc,
1921 misc_c, inner_ipv6_flow_label, mask);
1922 MLX5_SET(fte_match_set_misc,
1923 misc_v, inner_ipv6_flow_label, val);
1924 } else {
1925 MLX5_SET(fte_match_set_misc,
1926 misc_c, outer_ipv6_flow_label, mask);
1927 MLX5_SET(fte_match_set_misc,
1928 misc_v, outer_ipv6_flow_label, val);
1929 }
1930}
1931
Maor Gottliebca0d4752016-08-30 16:58:35 +03001932static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1933{
1934 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1935 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1936 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1937 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1938}
1939
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001940#define LAST_ETH_FIELD vlan_tag
1941#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001942#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001943#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001944#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001945#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001946#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001947#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001948
1949/* Field is the last supported field */
1950#define FIELDS_NOT_SUPPORTED(filter, field)\
1951 memchr_inv((void *)&filter.field +\
1952 sizeof(filter.field), 0,\
1953 sizeof(filter) -\
1954 offsetof(typeof(filter), field) -\
1955 sizeof(filter.field))
1956
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001957#define IPV4_VERSION 4
1958#define IPV6_VERSION 6
1959static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1960 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001961 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001962{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001963 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1964 misc_parameters);
1965 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1966 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001967 void *headers_c;
1968 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001969 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001970
Moses Reuben2d1e6972016-11-14 19:04:52 +02001971 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1972 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1973 inner_headers);
1974 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1975 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001976 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1977 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001978 } else {
1979 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1980 outer_headers);
1981 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1982 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001983 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1984 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001985 }
1986
1987 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001988 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001989 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001990 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001991
Moses Reuben2d1e6972016-11-14 19:04:52 +02001992 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001993 dmac_47_16),
1994 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001995 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001996 dmac_47_16),
1997 ib_spec->eth.val.dst_mac);
1998
Moses Reuben2d1e6972016-11-14 19:04:52 +02001999 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002000 smac_47_16),
2001 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002002 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002003 smac_47_16),
2004 ib_spec->eth.val.src_mac);
2005
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002006 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002007 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002008 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002009 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002010 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002011
Moses Reuben2d1e6972016-11-14 19:04:52 +02002012 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002013 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002014 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002015 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2016
Moses Reuben2d1e6972016-11-14 19:04:52 +02002017 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002018 first_cfi,
2019 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002020 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002021 first_cfi,
2022 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2023
Moses Reuben2d1e6972016-11-14 19:04:52 +02002024 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002025 first_prio,
2026 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002027 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002028 first_prio,
2029 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2030 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002031 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002032 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002033 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002034 ethertype, ntohs(ib_spec->eth.val.ether_type));
2035 break;
2036 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002037 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002038 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002039
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002040 if (match_ipv) {
2041 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2042 ip_version, 0xf);
2043 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2044 ip_version, IPV4_VERSION);
2045 } else {
2046 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2047 ethertype, 0xffff);
2048 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2049 ethertype, ETH_P_IP);
2050 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002051
Moses Reuben2d1e6972016-11-14 19:04:52 +02002052 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002053 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2054 &ib_spec->ipv4.mask.src_ip,
2055 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002056 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002057 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2058 &ib_spec->ipv4.val.src_ip,
2059 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002060 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002061 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2062 &ib_spec->ipv4.mask.dst_ip,
2063 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002064 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002065 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2066 &ib_spec->ipv4.val.dst_ip,
2067 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002068
Moses Reuben2d1e6972016-11-14 19:04:52 +02002069 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002070 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2071
Moses Reuben2d1e6972016-11-14 19:04:52 +02002072 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002073 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002074 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002075 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002076 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002077 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002078
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002079 if (match_ipv) {
2080 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2081 ip_version, 0xf);
2082 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2083 ip_version, IPV6_VERSION);
2084 } else {
2085 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2086 ethertype, 0xffff);
2087 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2088 ethertype, ETH_P_IPV6);
2089 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002090
Moses Reuben2d1e6972016-11-14 19:04:52 +02002091 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002092 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2093 &ib_spec->ipv6.mask.src_ip,
2094 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002095 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002096 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2097 &ib_spec->ipv6.val.src_ip,
2098 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002099 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002100 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2101 &ib_spec->ipv6.mask.dst_ip,
2102 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002103 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002104 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2105 &ib_spec->ipv6.val.dst_ip,
2106 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002107
Moses Reuben2d1e6972016-11-14 19:04:52 +02002108 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002109 ib_spec->ipv6.mask.traffic_class,
2110 ib_spec->ipv6.val.traffic_class);
2111
Moses Reuben2d1e6972016-11-14 19:04:52 +02002112 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002113 ib_spec->ipv6.mask.next_hdr,
2114 ib_spec->ipv6.val.next_hdr);
2115
Moses Reuben2d1e6972016-11-14 19:04:52 +02002116 set_flow_label(misc_params_c, misc_params_v,
2117 ntohl(ib_spec->ipv6.mask.flow_label),
2118 ntohl(ib_spec->ipv6.val.flow_label),
2119 ib_spec->type & IB_FLOW_SPEC_INNER);
2120
Maor Gottlieb026bae02016-06-17 15:14:51 +03002121 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002122 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002123 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2124 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002125 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002126
Moses Reuben2d1e6972016-11-14 19:04:52 +02002127 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002128 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002129 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002130 IPPROTO_TCP);
2131
Moses Reuben2d1e6972016-11-14 19:04:52 +02002132 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002133 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002134 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002135 ntohs(ib_spec->tcp_udp.val.src_port));
2136
Moses Reuben2d1e6972016-11-14 19:04:52 +02002137 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002138 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002139 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002140 ntohs(ib_spec->tcp_udp.val.dst_port));
2141 break;
2142 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002143 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2144 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002145 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002146
Moses Reuben2d1e6972016-11-14 19:04:52 +02002147 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002148 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002149 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002150 IPPROTO_UDP);
2151
Moses Reuben2d1e6972016-11-14 19:04:52 +02002152 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002153 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002154 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002155 ntohs(ib_spec->tcp_udp.val.src_port));
2156
Moses Reuben2d1e6972016-11-14 19:04:52 +02002157 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002158 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002159 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002160 ntohs(ib_spec->tcp_udp.val.dst_port));
2161 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002162 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2163 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2164 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002165 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002166
2167 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2168 ntohl(ib_spec->tunnel.mask.tunnel_id));
2169 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2170 ntohl(ib_spec->tunnel.val.tunnel_id));
2171 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002172 case IB_FLOW_SPEC_ACTION_TAG:
2173 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2174 LAST_FLOW_TAG_FIELD))
2175 return -EOPNOTSUPP;
2176 if (ib_spec->flow_tag.tag_id >= BIT(24))
2177 return -EINVAL;
2178
2179 *tag_id = ib_spec->flow_tag.tag_id;
2180 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002181 case IB_FLOW_SPEC_ACTION_DROP:
2182 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2183 LAST_DROP_FIELD))
2184 return -EOPNOTSUPP;
2185 *is_drop = true;
2186 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002187 default:
2188 return -EINVAL;
2189 }
2190
2191 return 0;
2192}
2193
2194/* If a flow could catch both multicast and unicast packets,
2195 * it won't fall into the multicast flow steering table and this rule
2196 * could steal other multicast packets.
2197 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002198static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002199{
Yishai Hadas81e30882017-06-08 16:15:09 +03002200 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002201
2202 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002203 ib_attr->num_of_specs < 1)
2204 return false;
2205
Yishai Hadas81e30882017-06-08 16:15:09 +03002206 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2207 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2208 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002209
Yishai Hadas81e30882017-06-08 16:15:09 +03002210 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2211 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2212 return true;
2213
2214 return false;
2215 }
2216
2217 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2218 struct ib_flow_spec_eth *eth_spec;
2219
2220 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2221 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2222 is_multicast_ether_addr(eth_spec->val.dst_mac);
2223 }
2224
2225 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002226}
2227
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002228static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2229 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002230 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002231{
2232 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002233 int match_ipv = check_inner ?
2234 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2235 ft_field_support.inner_ip_version) :
2236 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2237 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002238 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2239 bool ipv4_spec_valid, ipv6_spec_valid;
2240 unsigned int ip_spec_type = 0;
2241 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002242 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002243 bool mask_valid = true;
2244 u16 eth_type = 0;
2245 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002246
2247 /* Validate that ethertype is correct */
2248 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002249 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002250 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002251 mask_valid = (ib_spec->eth.mask.ether_type ==
2252 htons(0xffff));
2253 has_ethertype = true;
2254 eth_type = ntohs(ib_spec->eth.val.ether_type);
2255 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2256 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2257 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002258 }
2259 ib_spec = (void *)ib_spec + ib_spec->size;
2260 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002261
2262 type_valid = (!has_ethertype) || (!ip_spec_type);
2263 if (!type_valid && mask_valid) {
2264 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2265 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2266 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2267 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002268
2269 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2270 (((eth_type == ETH_P_MPLS_UC) ||
2271 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002272 }
2273
2274 return type_valid;
2275}
2276
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002277static bool is_valid_attr(struct mlx5_core_dev *mdev,
2278 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002279{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002280 return is_valid_ethertype(mdev, flow_attr, false) &&
2281 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002282}
2283
2284static void put_flow_table(struct mlx5_ib_dev *dev,
2285 struct mlx5_ib_flow_prio *prio, bool ft_added)
2286{
2287 prio->refcount -= !!ft_added;
2288 if (!prio->refcount) {
2289 mlx5_destroy_flow_table(prio->flow_table);
2290 prio->flow_table = NULL;
2291 }
2292}
2293
2294static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2295{
2296 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2297 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2298 struct mlx5_ib_flow_handler,
2299 ibflow);
2300 struct mlx5_ib_flow_handler *iter, *tmp;
2301
2302 mutex_lock(&dev->flow_db.lock);
2303
2304 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002305 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002306 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002307 list_del(&iter->list);
2308 kfree(iter);
2309 }
2310
Mark Bloch74491de2016-08-31 11:24:25 +00002311 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002312 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002313 mutex_unlock(&dev->flow_db.lock);
2314
2315 kfree(handler);
2316
2317 return 0;
2318}
2319
Maor Gottlieb35d190112016-03-07 18:51:47 +02002320static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2321{
2322 priority *= 2;
2323 if (!dont_trap)
2324 priority++;
2325 return priority;
2326}
2327
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002328enum flow_table_type {
2329 MLX5_IB_FT_RX,
2330 MLX5_IB_FT_TX
2331};
2332
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002333#define MLX5_FS_MAX_TYPES 6
2334#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002335static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002336 struct ib_flow_attr *flow_attr,
2337 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002338{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002339 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002340 struct mlx5_flow_namespace *ns = NULL;
2341 struct mlx5_ib_flow_prio *prio;
2342 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002343 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002344 int num_entries;
2345 int num_groups;
2346 int priority;
2347 int err = 0;
2348
Maor Gottliebdac388e2017-03-29 06:09:00 +03002349 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2350 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002351 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002352 if (flow_is_multicast_only(flow_attr) &&
2353 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002354 priority = MLX5_IB_FLOW_MCAST_PRIO;
2355 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002356 priority = ib_prio_to_core_prio(flow_attr->priority,
2357 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002358 ns = mlx5_get_flow_namespace(dev->mdev,
2359 MLX5_FLOW_NAMESPACE_BYPASS);
2360 num_entries = MLX5_FS_MAX_ENTRIES;
2361 num_groups = MLX5_FS_MAX_TYPES;
2362 prio = &dev->flow_db.prios[priority];
2363 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2364 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2365 ns = mlx5_get_flow_namespace(dev->mdev,
2366 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2367 build_leftovers_ft_param(&priority,
2368 &num_entries,
2369 &num_groups);
2370 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002371 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2372 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2373 allow_sniffer_and_nic_rx_shared_tir))
2374 return ERR_PTR(-ENOTSUPP);
2375
2376 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2377 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2378 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2379
2380 prio = &dev->flow_db.sniffer[ft_type];
2381 priority = 0;
2382 num_entries = 1;
2383 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002384 }
2385
2386 if (!ns)
2387 return ERR_PTR(-ENOTSUPP);
2388
Maor Gottliebdac388e2017-03-29 06:09:00 +03002389 if (num_entries > max_table_size)
2390 return ERR_PTR(-ENOMEM);
2391
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002392 ft = prio->flow_table;
2393 if (!ft) {
2394 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2395 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002396 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002397 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002398
2399 if (!IS_ERR(ft)) {
2400 prio->refcount = 0;
2401 prio->flow_table = ft;
2402 } else {
2403 err = PTR_ERR(ft);
2404 }
2405 }
2406
2407 return err ? ERR_PTR(err) : prio;
2408}
2409
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002410static void set_underlay_qp(struct mlx5_ib_dev *dev,
2411 struct mlx5_flow_spec *spec,
2412 u32 underlay_qpn)
2413{
2414 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2415 spec->match_criteria,
2416 misc_parameters);
2417 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2418 misc_parameters);
2419
2420 if (underlay_qpn &&
2421 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2422 ft_field_support.bth_dst_qp)) {
2423 MLX5_SET(fte_match_set_misc,
2424 misc_params_v, bth_dst_qp, underlay_qpn);
2425 MLX5_SET(fte_match_set_misc,
2426 misc_params_c, bth_dst_qp, 0xffffff);
2427 }
2428}
2429
2430static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2431 struct mlx5_ib_flow_prio *ft_prio,
2432 const struct ib_flow_attr *flow_attr,
2433 struct mlx5_flow_destination *dst,
2434 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002435{
2436 struct mlx5_flow_table *ft = ft_prio->flow_table;
2437 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002438 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002439 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002440 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002441 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002442 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002443 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002444 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002445 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002446 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002447
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002448 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002449 return ERR_PTR(-EINVAL);
2450
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002451 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002452 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002453 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002454 err = -ENOMEM;
2455 goto free;
2456 }
2457
2458 INIT_LIST_HEAD(&handler->list);
2459
2460 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002461 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002462 spec->match_value,
2463 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002464 if (err < 0)
2465 goto free;
2466
2467 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2468 }
2469
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002470 if (!flow_is_multicast_only(flow_attr))
2471 set_underlay_qp(dev, spec, underlay_qpn);
2472
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002473 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002474 if (is_drop) {
2475 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2476 rule_dst = NULL;
2477 dest_num = 0;
2478 } else {
2479 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2480 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2481 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002482
2483 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2484 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2485 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2486 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2487 flow_tag, flow_attr->type);
2488 err = -EINVAL;
2489 goto free;
2490 }
2491 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002492 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002493 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002494 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002495
2496 if (IS_ERR(handler->rule)) {
2497 err = PTR_ERR(handler->rule);
2498 goto free;
2499 }
2500
Maor Gottliebd9d49802016-08-28 14:16:33 +03002501 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002502 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002503
2504 ft_prio->flow_table = ft;
2505free:
2506 if (err)
2507 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002508 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002509 return err ? ERR_PTR(err) : handler;
2510}
2511
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002512static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2513 struct mlx5_ib_flow_prio *ft_prio,
2514 const struct ib_flow_attr *flow_attr,
2515 struct mlx5_flow_destination *dst)
2516{
2517 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2518}
2519
Maor Gottlieb35d190112016-03-07 18:51:47 +02002520static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2521 struct mlx5_ib_flow_prio *ft_prio,
2522 struct ib_flow_attr *flow_attr,
2523 struct mlx5_flow_destination *dst)
2524{
2525 struct mlx5_ib_flow_handler *handler_dst = NULL;
2526 struct mlx5_ib_flow_handler *handler = NULL;
2527
2528 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2529 if (!IS_ERR(handler)) {
2530 handler_dst = create_flow_rule(dev, ft_prio,
2531 flow_attr, dst);
2532 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002533 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002534 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002535 kfree(handler);
2536 handler = handler_dst;
2537 } else {
2538 list_add(&handler_dst->list, &handler->list);
2539 }
2540 }
2541
2542 return handler;
2543}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002544enum {
2545 LEFTOVERS_MC,
2546 LEFTOVERS_UC,
2547};
2548
2549static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2550 struct mlx5_ib_flow_prio *ft_prio,
2551 struct ib_flow_attr *flow_attr,
2552 struct mlx5_flow_destination *dst)
2553{
2554 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2555 struct mlx5_ib_flow_handler *handler = NULL;
2556
2557 static struct {
2558 struct ib_flow_attr flow_attr;
2559 struct ib_flow_spec_eth eth_flow;
2560 } leftovers_specs[] = {
2561 [LEFTOVERS_MC] = {
2562 .flow_attr = {
2563 .num_of_specs = 1,
2564 .size = sizeof(leftovers_specs[0])
2565 },
2566 .eth_flow = {
2567 .type = IB_FLOW_SPEC_ETH,
2568 .size = sizeof(struct ib_flow_spec_eth),
2569 .mask = {.dst_mac = {0x1} },
2570 .val = {.dst_mac = {0x1} }
2571 }
2572 },
2573 [LEFTOVERS_UC] = {
2574 .flow_attr = {
2575 .num_of_specs = 1,
2576 .size = sizeof(leftovers_specs[0])
2577 },
2578 .eth_flow = {
2579 .type = IB_FLOW_SPEC_ETH,
2580 .size = sizeof(struct ib_flow_spec_eth),
2581 .mask = {.dst_mac = {0x1} },
2582 .val = {.dst_mac = {} }
2583 }
2584 }
2585 };
2586
2587 handler = create_flow_rule(dev, ft_prio,
2588 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2589 dst);
2590 if (!IS_ERR(handler) &&
2591 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2592 handler_ucast = create_flow_rule(dev, ft_prio,
2593 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2594 dst);
2595 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002596 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002597 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002598 kfree(handler);
2599 handler = handler_ucast;
2600 } else {
2601 list_add(&handler_ucast->list, &handler->list);
2602 }
2603 }
2604
2605 return handler;
2606}
2607
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002608static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2609 struct mlx5_ib_flow_prio *ft_rx,
2610 struct mlx5_ib_flow_prio *ft_tx,
2611 struct mlx5_flow_destination *dst)
2612{
2613 struct mlx5_ib_flow_handler *handler_rx;
2614 struct mlx5_ib_flow_handler *handler_tx;
2615 int err;
2616 static const struct ib_flow_attr flow_attr = {
2617 .num_of_specs = 0,
2618 .size = sizeof(flow_attr)
2619 };
2620
2621 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2622 if (IS_ERR(handler_rx)) {
2623 err = PTR_ERR(handler_rx);
2624 goto err;
2625 }
2626
2627 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2628 if (IS_ERR(handler_tx)) {
2629 err = PTR_ERR(handler_tx);
2630 goto err_tx;
2631 }
2632
2633 list_add(&handler_tx->list, &handler_rx->list);
2634
2635 return handler_rx;
2636
2637err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002638 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002639 ft_rx->refcount--;
2640 kfree(handler_rx);
2641err:
2642 return ERR_PTR(err);
2643}
2644
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002645static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2646 struct ib_flow_attr *flow_attr,
2647 int domain)
2648{
2649 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002650 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002651 struct mlx5_ib_flow_handler *handler = NULL;
2652 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002653 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002654 struct mlx5_ib_flow_prio *ft_prio;
2655 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002656 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002657
2658 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002659 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002660
2661 if (domain != IB_FLOW_DOMAIN_USER ||
2662 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002663 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002664 return ERR_PTR(-EINVAL);
2665
2666 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2667 if (!dst)
2668 return ERR_PTR(-ENOMEM);
2669
2670 mutex_lock(&dev->flow_db.lock);
2671
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002672 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002673 if (IS_ERR(ft_prio)) {
2674 err = PTR_ERR(ft_prio);
2675 goto unlock;
2676 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002677 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2678 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2679 if (IS_ERR(ft_prio_tx)) {
2680 err = PTR_ERR(ft_prio_tx);
2681 ft_prio_tx = NULL;
2682 goto destroy_ft;
2683 }
2684 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002685
2686 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002687 if (mqp->flags & MLX5_IB_QP_RSS)
2688 dst->tir_num = mqp->rss_qp.tirn;
2689 else
2690 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002691
2692 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002693 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2694 handler = create_dont_trap_rule(dev, ft_prio,
2695 flow_attr, dst);
2696 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002697 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
2698 mqp->underlay_qpn : 0;
2699 handler = _create_flow_rule(dev, ft_prio, flow_attr,
2700 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02002701 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002702 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2703 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2704 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2705 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002706 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2707 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002708 } else {
2709 err = -EINVAL;
2710 goto destroy_ft;
2711 }
2712
2713 if (IS_ERR(handler)) {
2714 err = PTR_ERR(handler);
2715 handler = NULL;
2716 goto destroy_ft;
2717 }
2718
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002719 mutex_unlock(&dev->flow_db.lock);
2720 kfree(dst);
2721
2722 return &handler->ibflow;
2723
2724destroy_ft:
2725 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002726 if (ft_prio_tx)
2727 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002728unlock:
2729 mutex_unlock(&dev->flow_db.lock);
2730 kfree(dst);
2731 kfree(handler);
2732 return ERR_PTR(err);
2733}
2734
Eli Cohene126ba92013-07-07 17:25:49 +03002735static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2736{
2737 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03002738 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03002739 int err;
2740
Yishai Hadas81e30882017-06-08 16:15:09 +03002741 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
2742 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2743 return -EOPNOTSUPP;
2744 }
2745
Jack Morgenstein9603b612014-07-28 23:30:22 +03002746 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002747 if (err)
2748 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2749 ibqp->qp_num, gid->raw);
2750
2751 return err;
2752}
2753
2754static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2755{
2756 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2757 int err;
2758
Jack Morgenstein9603b612014-07-28 23:30:22 +03002759 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002760 if (err)
2761 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2762 ibqp->qp_num, gid->raw);
2763
2764 return err;
2765}
2766
2767static int init_node_data(struct mlx5_ib_dev *dev)
2768{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002769 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002770
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002771 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002772 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002773 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002774
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002775 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002776
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002777 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002778}
2779
2780static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2781 char *buf)
2782{
2783 struct mlx5_ib_dev *dev =
2784 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2785
Jack Morgenstein9603b612014-07-28 23:30:22 +03002786 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002787}
2788
2789static ssize_t show_reg_pages(struct device *device,
2790 struct device_attribute *attr, char *buf)
2791{
2792 struct mlx5_ib_dev *dev =
2793 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2794
Haggai Eran6aec21f2014-12-11 17:04:23 +02002795 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002796}
2797
2798static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2799 char *buf)
2800{
2801 struct mlx5_ib_dev *dev =
2802 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002803 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002804}
2805
Eli Cohene126ba92013-07-07 17:25:49 +03002806static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2807 char *buf)
2808{
2809 struct mlx5_ib_dev *dev =
2810 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002811 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002812}
2813
2814static ssize_t show_board(struct device *device, struct device_attribute *attr,
2815 char *buf)
2816{
2817 struct mlx5_ib_dev *dev =
2818 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2819 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002820 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002821}
2822
2823static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002824static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2825static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2826static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2827static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2828
2829static struct device_attribute *mlx5_class_attributes[] = {
2830 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002831 &dev_attr_hca_type,
2832 &dev_attr_board_id,
2833 &dev_attr_fw_pages,
2834 &dev_attr_reg_pages,
2835};
2836
Haggai Eran7722f472016-02-29 15:45:07 +02002837static void pkey_change_handler(struct work_struct *work)
2838{
2839 struct mlx5_ib_port_resources *ports =
2840 container_of(work, struct mlx5_ib_port_resources,
2841 pkey_change_work);
2842
2843 mutex_lock(&ports->devr->mutex);
2844 mlx5_ib_gsi_pkey_change(ports->gsi);
2845 mutex_unlock(&ports->devr->mutex);
2846}
2847
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002848static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2849{
2850 struct mlx5_ib_qp *mqp;
2851 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2852 struct mlx5_core_cq *mcq;
2853 struct list_head cq_armed_list;
2854 unsigned long flags_qp;
2855 unsigned long flags_cq;
2856 unsigned long flags;
2857
2858 INIT_LIST_HEAD(&cq_armed_list);
2859
2860 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2861 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2862 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2863 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2864 if (mqp->sq.tail != mqp->sq.head) {
2865 send_mcq = to_mcq(mqp->ibqp.send_cq);
2866 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2867 if (send_mcq->mcq.comp &&
2868 mqp->ibqp.send_cq->comp_handler) {
2869 if (!send_mcq->mcq.reset_notify_added) {
2870 send_mcq->mcq.reset_notify_added = 1;
2871 list_add_tail(&send_mcq->mcq.reset_notify,
2872 &cq_armed_list);
2873 }
2874 }
2875 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2876 }
2877 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2878 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2879 /* no handling is needed for SRQ */
2880 if (!mqp->ibqp.srq) {
2881 if (mqp->rq.tail != mqp->rq.head) {
2882 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2883 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2884 if (recv_mcq->mcq.comp &&
2885 mqp->ibqp.recv_cq->comp_handler) {
2886 if (!recv_mcq->mcq.reset_notify_added) {
2887 recv_mcq->mcq.reset_notify_added = 1;
2888 list_add_tail(&recv_mcq->mcq.reset_notify,
2889 &cq_armed_list);
2890 }
2891 }
2892 spin_unlock_irqrestore(&recv_mcq->lock,
2893 flags_cq);
2894 }
2895 }
2896 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2897 }
2898 /*At that point all inflight post send were put to be executed as of we
2899 * lock/unlock above locks Now need to arm all involved CQs.
2900 */
2901 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2902 mcq->comp(mcq);
2903 }
2904 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2905}
2906
Maor Gottlieb03404e82017-05-30 10:29:13 +03002907static void delay_drop_handler(struct work_struct *work)
2908{
2909 int err;
2910 struct mlx5_ib_delay_drop *delay_drop =
2911 container_of(work, struct mlx5_ib_delay_drop,
2912 delay_drop_work);
2913
Maor Gottliebfe248c32017-05-30 10:29:14 +03002914 atomic_inc(&delay_drop->events_cnt);
2915
Maor Gottlieb03404e82017-05-30 10:29:13 +03002916 mutex_lock(&delay_drop->lock);
2917 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
2918 delay_drop->timeout);
2919 if (err) {
2920 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2921 delay_drop->timeout);
2922 delay_drop->activate = false;
2923 }
2924 mutex_unlock(&delay_drop->lock);
2925}
2926
Jack Morgenstein9603b612014-07-28 23:30:22 +03002927static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002928 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002929{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002930 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002931 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002932 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002933 u8 port = 0;
2934
2935 switch (event) {
2936 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002937 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002938 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002939 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002940 break;
2941
2942 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002943 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002944 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002945 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002946
2947 /* In RoCE, port up/down events are handled in
2948 * mlx5_netdev_event().
2949 */
2950 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2951 IB_LINK_LAYER_ETHERNET)
2952 return;
2953
2954 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2955 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002956 break;
2957
Eli Cohene126ba92013-07-07 17:25:49 +03002958 case MLX5_DEV_EVENT_LID_CHANGE:
2959 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002960 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002961 break;
2962
2963 case MLX5_DEV_EVENT_PKEY_CHANGE:
2964 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002965 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002966
2967 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002968 break;
2969
2970 case MLX5_DEV_EVENT_GUID_CHANGE:
2971 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002972 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002973 break;
2974
2975 case MLX5_DEV_EVENT_CLIENT_REREG:
2976 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002977 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002978 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002979 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
2980 schedule_work(&ibdev->delay_drop.delay_drop_work);
2981 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002982 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03002983 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03002984 }
2985
2986 ibev.device = &ibdev->ib_dev;
2987 ibev.element.port_num = port;
2988
Eli Cohena0c84c32013-09-11 16:35:27 +03002989 if (port < 1 || port > ibdev->num_ports) {
2990 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03002991 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03002992 }
2993
Eli Cohene126ba92013-07-07 17:25:49 +03002994 if (ibdev->ib_active)
2995 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002996
2997 if (fatal)
2998 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002999
3000out:
3001 return;
Eli Cohene126ba92013-07-07 17:25:49 +03003002}
3003
Maor Gottliebc43f1112017-01-18 14:10:33 +02003004static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3005{
3006 struct mlx5_hca_vport_context vport_ctx;
3007 int err;
3008 int port;
3009
3010 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
3011 dev->mdev->port_caps[port - 1].has_smi = false;
3012 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3013 MLX5_CAP_PORT_TYPE_IB) {
3014 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3015 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3016 port, 0,
3017 &vport_ctx);
3018 if (err) {
3019 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3020 port, err);
3021 return err;
3022 }
3023 dev->mdev->port_caps[port - 1].has_smi =
3024 vport_ctx.has_smi;
3025 } else {
3026 dev->mdev->port_caps[port - 1].has_smi = true;
3027 }
3028 }
3029 }
3030 return 0;
3031}
3032
Eli Cohene126ba92013-07-07 17:25:49 +03003033static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3034{
3035 int port;
3036
Saeed Mahameed938fe832015-05-28 22:28:41 +03003037 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003038 mlx5_query_ext_port_caps(dev, port);
3039}
3040
3041static int get_port_caps(struct mlx5_ib_dev *dev)
3042{
3043 struct ib_device_attr *dprops = NULL;
3044 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003045 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03003046 int port;
Matan Barak2528e332015-06-11 16:35:25 +03003047 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003048
3049 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3050 if (!pprops)
3051 goto out;
3052
3053 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3054 if (!dprops)
3055 goto out;
3056
Maor Gottliebc43f1112017-01-18 14:10:33 +02003057 err = set_has_smi_cap(dev);
3058 if (err)
3059 goto out;
3060
Matan Barak2528e332015-06-11 16:35:25 +03003061 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003062 if (err) {
3063 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3064 goto out;
3065 }
3066
Saeed Mahameed938fe832015-05-28 22:28:41 +03003067 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02003068 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03003069 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3070 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03003071 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3072 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03003073 break;
3074 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03003075 dev->mdev->port_caps[port - 1].pkey_table_len =
3076 dprops->max_pkeys;
3077 dev->mdev->port_caps[port - 1].gid_table_len =
3078 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03003079 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
3080 dprops->max_pkeys, pprops->gid_tbl_len);
3081 }
3082
3083out:
3084 kfree(pprops);
3085 kfree(dprops);
3086
3087 return err;
3088}
3089
3090static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3091{
3092 int err;
3093
3094 err = mlx5_mr_cache_cleanup(dev);
3095 if (err)
3096 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3097
3098 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003099 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003100 ib_dealloc_pd(dev->umrc.pd);
3101}
3102
3103enum {
3104 MAX_UMR_WR = 128,
3105};
3106
3107static int create_umr_res(struct mlx5_ib_dev *dev)
3108{
3109 struct ib_qp_init_attr *init_attr = NULL;
3110 struct ib_qp_attr *attr = NULL;
3111 struct ib_pd *pd;
3112 struct ib_cq *cq;
3113 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003114 int ret;
3115
3116 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3117 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3118 if (!attr || !init_attr) {
3119 ret = -ENOMEM;
3120 goto error_0;
3121 }
3122
Christoph Hellwiged082d32016-09-05 12:56:17 +02003123 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003124 if (IS_ERR(pd)) {
3125 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3126 ret = PTR_ERR(pd);
3127 goto error_0;
3128 }
3129
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003130 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003131 if (IS_ERR(cq)) {
3132 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3133 ret = PTR_ERR(cq);
3134 goto error_2;
3135 }
Eli Cohene126ba92013-07-07 17:25:49 +03003136
3137 init_attr->send_cq = cq;
3138 init_attr->recv_cq = cq;
3139 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3140 init_attr->cap.max_send_wr = MAX_UMR_WR;
3141 init_attr->cap.max_send_sge = 1;
3142 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3143 init_attr->port_num = 1;
3144 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3145 if (IS_ERR(qp)) {
3146 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3147 ret = PTR_ERR(qp);
3148 goto error_3;
3149 }
3150 qp->device = &dev->ib_dev;
3151 qp->real_qp = qp;
3152 qp->uobject = NULL;
3153 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003154 qp->send_cq = init_attr->send_cq;
3155 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003156
3157 attr->qp_state = IB_QPS_INIT;
3158 attr->port_num = 1;
3159 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3160 IB_QP_PORT, NULL);
3161 if (ret) {
3162 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3163 goto error_4;
3164 }
3165
3166 memset(attr, 0, sizeof(*attr));
3167 attr->qp_state = IB_QPS_RTR;
3168 attr->path_mtu = IB_MTU_256;
3169
3170 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3171 if (ret) {
3172 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3173 goto error_4;
3174 }
3175
3176 memset(attr, 0, sizeof(*attr));
3177 attr->qp_state = IB_QPS_RTS;
3178 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3179 if (ret) {
3180 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3181 goto error_4;
3182 }
3183
3184 dev->umrc.qp = qp;
3185 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003186 dev->umrc.pd = pd;
3187
3188 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3189 ret = mlx5_mr_cache_init(dev);
3190 if (ret) {
3191 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3192 goto error_4;
3193 }
3194
3195 kfree(attr);
3196 kfree(init_attr);
3197
3198 return 0;
3199
3200error_4:
3201 mlx5_ib_destroy_qp(qp);
3202
3203error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003204 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003205
3206error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003207 ib_dealloc_pd(pd);
3208
3209error_0:
3210 kfree(attr);
3211 kfree(init_attr);
3212 return ret;
3213}
3214
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003215static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3216{
3217 switch (umr_fence_cap) {
3218 case MLX5_CAP_UMR_FENCE_NONE:
3219 return MLX5_FENCE_MODE_NONE;
3220 case MLX5_CAP_UMR_FENCE_SMALL:
3221 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3222 default:
3223 return MLX5_FENCE_MODE_STRONG_ORDERING;
3224 }
3225}
3226
Eli Cohene126ba92013-07-07 17:25:49 +03003227static int create_dev_resources(struct mlx5_ib_resources *devr)
3228{
3229 struct ib_srq_init_attr attr;
3230 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003231 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003232 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003233 int ret = 0;
3234
3235 dev = container_of(devr, struct mlx5_ib_dev, devr);
3236
Haggai Erand16e91d2016-02-29 15:45:05 +02003237 mutex_init(&devr->mutex);
3238
Eli Cohene126ba92013-07-07 17:25:49 +03003239 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3240 if (IS_ERR(devr->p0)) {
3241 ret = PTR_ERR(devr->p0);
3242 goto error0;
3243 }
3244 devr->p0->device = &dev->ib_dev;
3245 devr->p0->uobject = NULL;
3246 atomic_set(&devr->p0->usecnt, 0);
3247
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003248 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003249 if (IS_ERR(devr->c0)) {
3250 ret = PTR_ERR(devr->c0);
3251 goto error1;
3252 }
3253 devr->c0->device = &dev->ib_dev;
3254 devr->c0->uobject = NULL;
3255 devr->c0->comp_handler = NULL;
3256 devr->c0->event_handler = NULL;
3257 devr->c0->cq_context = NULL;
3258 atomic_set(&devr->c0->usecnt, 0);
3259
3260 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3261 if (IS_ERR(devr->x0)) {
3262 ret = PTR_ERR(devr->x0);
3263 goto error2;
3264 }
3265 devr->x0->device = &dev->ib_dev;
3266 devr->x0->inode = NULL;
3267 atomic_set(&devr->x0->usecnt, 0);
3268 mutex_init(&devr->x0->tgt_qp_mutex);
3269 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3270
3271 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3272 if (IS_ERR(devr->x1)) {
3273 ret = PTR_ERR(devr->x1);
3274 goto error3;
3275 }
3276 devr->x1->device = &dev->ib_dev;
3277 devr->x1->inode = NULL;
3278 atomic_set(&devr->x1->usecnt, 0);
3279 mutex_init(&devr->x1->tgt_qp_mutex);
3280 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3281
3282 memset(&attr, 0, sizeof(attr));
3283 attr.attr.max_sge = 1;
3284 attr.attr.max_wr = 1;
3285 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003286 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003287 attr.ext.xrc.xrcd = devr->x0;
3288
3289 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3290 if (IS_ERR(devr->s0)) {
3291 ret = PTR_ERR(devr->s0);
3292 goto error4;
3293 }
3294 devr->s0->device = &dev->ib_dev;
3295 devr->s0->pd = devr->p0;
3296 devr->s0->uobject = NULL;
3297 devr->s0->event_handler = NULL;
3298 devr->s0->srq_context = NULL;
3299 devr->s0->srq_type = IB_SRQT_XRC;
3300 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003301 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003302 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003303 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003304 atomic_inc(&devr->p0->usecnt);
3305 atomic_set(&devr->s0->usecnt, 0);
3306
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003307 memset(&attr, 0, sizeof(attr));
3308 attr.attr.max_sge = 1;
3309 attr.attr.max_wr = 1;
3310 attr.srq_type = IB_SRQT_BASIC;
3311 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3312 if (IS_ERR(devr->s1)) {
3313 ret = PTR_ERR(devr->s1);
3314 goto error5;
3315 }
3316 devr->s1->device = &dev->ib_dev;
3317 devr->s1->pd = devr->p0;
3318 devr->s1->uobject = NULL;
3319 devr->s1->event_handler = NULL;
3320 devr->s1->srq_context = NULL;
3321 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003322 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003323 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003324 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003325
Haggai Eran7722f472016-02-29 15:45:07 +02003326 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3327 INIT_WORK(&devr->ports[port].pkey_change_work,
3328 pkey_change_handler);
3329 devr->ports[port].devr = devr;
3330 }
3331
Eli Cohene126ba92013-07-07 17:25:49 +03003332 return 0;
3333
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003334error5:
3335 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003336error4:
3337 mlx5_ib_dealloc_xrcd(devr->x1);
3338error3:
3339 mlx5_ib_dealloc_xrcd(devr->x0);
3340error2:
3341 mlx5_ib_destroy_cq(devr->c0);
3342error1:
3343 mlx5_ib_dealloc_pd(devr->p0);
3344error0:
3345 return ret;
3346}
3347
3348static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3349{
Haggai Eran7722f472016-02-29 15:45:07 +02003350 struct mlx5_ib_dev *dev =
3351 container_of(devr, struct mlx5_ib_dev, devr);
3352 int port;
3353
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003354 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003355 mlx5_ib_destroy_srq(devr->s0);
3356 mlx5_ib_dealloc_xrcd(devr->x0);
3357 mlx5_ib_dealloc_xrcd(devr->x1);
3358 mlx5_ib_destroy_cq(devr->c0);
3359 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003360
3361 /* Make sure no change P_Key work items are still executing */
3362 for (port = 0; port < dev->num_ports; ++port)
3363 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003364}
3365
Achiad Shochate53505a2015-12-23 18:47:25 +02003366static u32 get_core_cap_flags(struct ib_device *ibdev)
3367{
3368 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3369 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3370 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3371 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3372 u32 ret = 0;
3373
3374 if (ll == IB_LINK_LAYER_INFINIBAND)
3375 return RDMA_CORE_PORT_IBA_IB;
3376
Or Gerlitz72cd5712017-01-24 13:02:36 +02003377 ret = RDMA_CORE_PORT_RAW_PACKET;
3378
Achiad Shochate53505a2015-12-23 18:47:25 +02003379 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003380 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003381
3382 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003383 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003384
3385 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3386 ret |= RDMA_CORE_PORT_IBA_ROCE;
3387
3388 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3389 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3390
3391 return ret;
3392}
3393
Ira Weiny77386132015-05-13 20:02:58 -04003394static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3395 struct ib_port_immutable *immutable)
3396{
3397 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003398 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3399 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003400 int err;
3401
Or Gerlitzc4550c62017-01-24 13:02:39 +02003402 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3403
3404 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003405 if (err)
3406 return err;
3407
3408 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3409 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003410 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003411 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3412 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003413
3414 return 0;
3415}
3416
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003417static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003418{
3419 struct mlx5_ib_dev *dev =
3420 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003421 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3422 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3423 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003424}
3425
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003426static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003427{
3428 struct mlx5_core_dev *mdev = dev->mdev;
3429 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3430 MLX5_FLOW_NAMESPACE_LAG);
3431 struct mlx5_flow_table *ft;
3432 int err;
3433
3434 if (!ns || !mlx5_lag_is_active(mdev))
3435 return 0;
3436
3437 err = mlx5_cmd_create_vport_lag(mdev);
3438 if (err)
3439 return err;
3440
3441 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3442 if (IS_ERR(ft)) {
3443 err = PTR_ERR(ft);
3444 goto err_destroy_vport_lag;
3445 }
3446
3447 dev->flow_db.lag_demux_ft = ft;
3448 return 0;
3449
3450err_destroy_vport_lag:
3451 mlx5_cmd_destroy_vport_lag(mdev);
3452 return err;
3453}
3454
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003455static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003456{
3457 struct mlx5_core_dev *mdev = dev->mdev;
3458
3459 if (dev->flow_db.lag_demux_ft) {
3460 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3461 dev->flow_db.lag_demux_ft = NULL;
3462
3463 mlx5_cmd_destroy_vport_lag(mdev);
3464 }
3465}
3466
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003467static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003468{
Achiad Shochate53505a2015-12-23 18:47:25 +02003469 int err;
3470
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003471 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003472 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003473 if (err) {
3474 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003475 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003476 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003477
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003478 return 0;
3479}
Achiad Shochate53505a2015-12-23 18:47:25 +02003480
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003481static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003482{
3483 if (dev->roce.nb.notifier_call) {
3484 unregister_netdevice_notifier(&dev->roce.nb);
3485 dev->roce.nb.notifier_call = NULL;
3486 }
3487}
3488
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003489static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003490{
Eli Cohene126ba92013-07-07 17:25:49 +03003491 int err;
3492
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003493 err = mlx5_add_netdev_notifier(dev);
3494 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003495 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003496
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003497 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3498 err = mlx5_nic_vport_enable_roce(dev->mdev);
3499 if (err)
3500 goto err_unregister_netdevice_notifier;
3501 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003502
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003503 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003504 if (err)
3505 goto err_disable_roce;
3506
Achiad Shochate53505a2015-12-23 18:47:25 +02003507 return 0;
3508
Aviv Heller9ef9c642016-09-18 20:48:01 +03003509err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003510 if (MLX5_CAP_GEN(dev->mdev, roce))
3511 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003512
Achiad Shochate53505a2015-12-23 18:47:25 +02003513err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003514 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003515 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003516}
3517
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003518static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003519{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003520 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003521 if (MLX5_CAP_GEN(dev->mdev, roce))
3522 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003523}
3524
Parav Pandite1f24a72017-04-16 07:29:29 +03003525struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003526 const char *name;
3527 size_t offset;
3528};
3529
3530#define INIT_Q_COUNTER(_name) \
3531 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3532
Parav Pandite1f24a72017-04-16 07:29:29 +03003533static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003534 INIT_Q_COUNTER(rx_write_requests),
3535 INIT_Q_COUNTER(rx_read_requests),
3536 INIT_Q_COUNTER(rx_atomic_requests),
3537 INIT_Q_COUNTER(out_of_buffer),
3538};
3539
Parav Pandite1f24a72017-04-16 07:29:29 +03003540static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003541 INIT_Q_COUNTER(out_of_sequence),
3542};
3543
Parav Pandite1f24a72017-04-16 07:29:29 +03003544static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003545 INIT_Q_COUNTER(duplicate_request),
3546 INIT_Q_COUNTER(rnr_nak_retry_err),
3547 INIT_Q_COUNTER(packet_seq_err),
3548 INIT_Q_COUNTER(implied_nak_seq_err),
3549 INIT_Q_COUNTER(local_ack_timeout_err),
3550};
3551
Parav Pandite1f24a72017-04-16 07:29:29 +03003552#define INIT_CONG_COUNTER(_name) \
3553 { .name = #_name, .offset = \
3554 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3555
3556static const struct mlx5_ib_counter cong_cnts[] = {
3557 INIT_CONG_COUNTER(rp_cnp_ignored),
3558 INIT_CONG_COUNTER(rp_cnp_handled),
3559 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3560 INIT_CONG_COUNTER(np_cnp_sent),
3561};
3562
Parav Pandit58dcb602017-06-19 07:19:37 +03003563static const struct mlx5_ib_counter extended_err_cnts[] = {
3564 INIT_Q_COUNTER(resp_local_length_error),
3565 INIT_Q_COUNTER(resp_cqe_error),
3566 INIT_Q_COUNTER(req_cqe_error),
3567 INIT_Q_COUNTER(req_remote_invalid_request),
3568 INIT_Q_COUNTER(req_remote_access_errors),
3569 INIT_Q_COUNTER(resp_remote_access_errors),
3570 INIT_Q_COUNTER(resp_cqe_flush_error),
3571 INIT_Q_COUNTER(req_cqe_flush_error),
3572};
3573
Parav Pandite1f24a72017-04-16 07:29:29 +03003574static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003575{
3576 unsigned int i;
3577
Kamal Heib7c16f472017-01-18 15:25:09 +02003578 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003579 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003580 dev->port[i].cnts.set_id);
3581 kfree(dev->port[i].cnts.names);
3582 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003583 }
3584}
3585
Parav Pandite1f24a72017-04-16 07:29:29 +03003586static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3587 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003588{
3589 u32 num_counters;
3590
3591 num_counters = ARRAY_SIZE(basic_q_cnts);
3592
3593 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3594 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3595
3596 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3597 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003598
3599 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
3600 num_counters += ARRAY_SIZE(extended_err_cnts);
3601
Parav Pandite1f24a72017-04-16 07:29:29 +03003602 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003603
Parav Pandite1f24a72017-04-16 07:29:29 +03003604 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3605 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3606 num_counters += ARRAY_SIZE(cong_cnts);
3607 }
3608
3609 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3610 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003611 return -ENOMEM;
3612
Parav Pandite1f24a72017-04-16 07:29:29 +03003613 cnts->offsets = kcalloc(num_counters,
3614 sizeof(cnts->offsets), GFP_KERNEL);
3615 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003616 goto err_names;
3617
Kamal Heib7c16f472017-01-18 15:25:09 +02003618 return 0;
3619
3620err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003621 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003622 return -ENOMEM;
3623}
3624
Parav Pandite1f24a72017-04-16 07:29:29 +03003625static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3626 const char **names,
3627 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003628{
3629 int i;
3630 int j = 0;
3631
3632 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3633 names[j] = basic_q_cnts[i].name;
3634 offsets[j] = basic_q_cnts[i].offset;
3635 }
3636
3637 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3638 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3639 names[j] = out_of_seq_q_cnts[i].name;
3640 offsets[j] = out_of_seq_q_cnts[i].offset;
3641 }
3642 }
3643
3644 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3645 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3646 names[j] = retrans_q_cnts[i].name;
3647 offsets[j] = retrans_q_cnts[i].offset;
3648 }
3649 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003650
Parav Pandit58dcb602017-06-19 07:19:37 +03003651 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
3652 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
3653 names[j] = extended_err_cnts[i].name;
3654 offsets[j] = extended_err_cnts[i].offset;
3655 }
3656 }
3657
Parav Pandite1f24a72017-04-16 07:29:29 +03003658 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3659 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3660 names[j] = cong_cnts[i].name;
3661 offsets[j] = cong_cnts[i].offset;
3662 }
3663 }
Mark Bloch0837e862016-06-17 15:10:55 +03003664}
3665
Parav Pandite1f24a72017-04-16 07:29:29 +03003666static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003667{
3668 int i;
3669 int ret;
3670
3671 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003672 struct mlx5_ib_port *port = &dev->port[i];
3673
Mark Bloch0837e862016-06-17 15:10:55 +03003674 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003675 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003676 if (ret) {
3677 mlx5_ib_warn(dev,
3678 "couldn't allocate queue counter for port %d, err %d\n",
3679 i + 1, ret);
3680 goto dealloc_counters;
3681 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003682
Parav Pandite1f24a72017-04-16 07:29:29 +03003683 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003684 if (ret)
3685 goto dealloc_counters;
3686
Parav Pandite1f24a72017-04-16 07:29:29 +03003687 mlx5_ib_fill_counters(dev, port->cnts.names,
3688 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003689 }
3690
3691 return 0;
3692
3693dealloc_counters:
3694 while (--i >= 0)
3695 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003696 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003697
3698 return ret;
3699}
3700
Mark Bloch0ad17a82016-06-17 15:10:56 +03003701static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3702 u8 port_num)
3703{
Kamal Heib7c16f472017-01-18 15:25:09 +02003704 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3705 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003706
3707 /* We support only per port stats */
3708 if (port_num == 0)
3709 return NULL;
3710
Parav Pandite1f24a72017-04-16 07:29:29 +03003711 return rdma_alloc_hw_stats_struct(port->cnts.names,
3712 port->cnts.num_q_counters +
3713 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003714 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3715}
3716
Parav Pandite1f24a72017-04-16 07:29:29 +03003717static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3718 struct mlx5_ib_port *port,
3719 struct rdma_hw_stats *stats)
3720{
3721 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3722 void *out;
3723 __be32 val;
3724 int ret, i;
3725
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003726 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003727 if (!out)
3728 return -ENOMEM;
3729
3730 ret = mlx5_core_query_q_counter(dev->mdev,
3731 port->cnts.set_id, 0,
3732 out, outlen);
3733 if (ret)
3734 goto free;
3735
3736 for (i = 0; i < port->cnts.num_q_counters; i++) {
3737 val = *(__be32 *)(out + port->cnts.offsets[i]);
3738 stats->value[i] = (u64)be32_to_cpu(val);
3739 }
3740
3741free:
3742 kvfree(out);
3743 return ret;
3744}
3745
Mark Bloch0ad17a82016-06-17 15:10:56 +03003746static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3747 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003748 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003749{
3750 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003751 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003752 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003753
Kamal Heib7c16f472017-01-18 15:25:09 +02003754 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003755 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003756
Parav Pandite1f24a72017-04-16 07:29:29 +03003757 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003758 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003759 return ret;
3760 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003761
Parav Pandite1f24a72017-04-16 07:29:29 +03003762 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02003763 ret = mlx5_lag_query_cong_counters(dev->mdev,
3764 stats->value +
3765 port->cnts.num_q_counters,
3766 port->cnts.num_cong_counters,
3767 port->cnts.offsets +
3768 port->cnts.num_q_counters);
Parav Pandite1f24a72017-04-16 07:29:29 +03003769 if (ret)
3770 return ret;
3771 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003772 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003773
Parav Pandite1f24a72017-04-16 07:29:29 +03003774 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003775}
3776
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003777static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
3778{
3779 return mlx5_rdma_netdev_free(netdev);
3780}
3781
Erez Shitrit693dfd52017-04-27 17:01:34 +03003782static struct net_device*
3783mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
3784 u8 port_num,
3785 enum rdma_netdev_t type,
3786 const char *name,
3787 unsigned char name_assign_type,
3788 void (*setup)(struct net_device *))
3789{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003790 struct net_device *netdev;
3791 struct rdma_netdev *rn;
3792
Erez Shitrit693dfd52017-04-27 17:01:34 +03003793 if (type != RDMA_NETDEV_IPOIB)
3794 return ERR_PTR(-EOPNOTSUPP);
3795
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003796 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
3797 name, setup);
3798 if (likely(!IS_ERR_OR_NULL(netdev))) {
3799 rn = netdev_priv(netdev);
3800 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
3801 }
3802 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03003803}
3804
Maor Gottliebfe248c32017-05-30 10:29:14 +03003805static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
3806{
3807 if (!dev->delay_drop.dbg)
3808 return;
3809 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
3810 kfree(dev->delay_drop.dbg);
3811 dev->delay_drop.dbg = NULL;
3812}
3813
Maor Gottlieb03404e82017-05-30 10:29:13 +03003814static void cancel_delay_drop(struct mlx5_ib_dev *dev)
3815{
3816 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3817 return;
3818
3819 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003820 delay_drop_debugfs_cleanup(dev);
3821}
3822
3823static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3824 size_t count, loff_t *pos)
3825{
3826 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3827 char lbuf[20];
3828 int len;
3829
3830 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3831 return simple_read_from_buffer(buf, count, pos, lbuf, len);
3832}
3833
3834static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3835 size_t count, loff_t *pos)
3836{
3837 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3838 u32 timeout;
3839 u32 var;
3840
3841 if (kstrtouint_from_user(buf, count, 0, &var))
3842 return -EFAULT;
3843
3844 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3845 1000);
3846 if (timeout != var)
3847 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3848 timeout);
3849
3850 delay_drop->timeout = timeout;
3851
3852 return count;
3853}
3854
3855static const struct file_operations fops_delay_drop_timeout = {
3856 .owner = THIS_MODULE,
3857 .open = simple_open,
3858 .write = delay_drop_timeout_write,
3859 .read = delay_drop_timeout_read,
3860};
3861
3862static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
3863{
3864 struct mlx5_ib_dbg_delay_drop *dbg;
3865
3866 if (!mlx5_debugfs_root)
3867 return 0;
3868
3869 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
3870 if (!dbg)
3871 return -ENOMEM;
3872
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01003873 dev->delay_drop.dbg = dbg;
3874
Maor Gottliebfe248c32017-05-30 10:29:14 +03003875 dbg->dir_debugfs =
3876 debugfs_create_dir("delay_drop",
3877 dev->mdev->priv.dbg_root);
3878 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01003879 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03003880
3881 dbg->events_cnt_debugfs =
3882 debugfs_create_atomic_t("num_timeout_events", 0400,
3883 dbg->dir_debugfs,
3884 &dev->delay_drop.events_cnt);
3885 if (!dbg->events_cnt_debugfs)
3886 goto out_debugfs;
3887
3888 dbg->rqs_cnt_debugfs =
3889 debugfs_create_atomic_t("num_rqs", 0400,
3890 dbg->dir_debugfs,
3891 &dev->delay_drop.rqs_cnt);
3892 if (!dbg->rqs_cnt_debugfs)
3893 goto out_debugfs;
3894
3895 dbg->timeout_debugfs =
3896 debugfs_create_file("timeout", 0600,
3897 dbg->dir_debugfs,
3898 &dev->delay_drop,
3899 &fops_delay_drop_timeout);
3900 if (!dbg->timeout_debugfs)
3901 goto out_debugfs;
3902
3903 return 0;
3904
3905out_debugfs:
3906 delay_drop_debugfs_cleanup(dev);
3907 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003908}
3909
3910static void init_delay_drop(struct mlx5_ib_dev *dev)
3911{
3912 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3913 return;
3914
3915 mutex_init(&dev->delay_drop.lock);
3916 dev->delay_drop.dev = dev;
3917 dev->delay_drop.activate = false;
3918 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
3919 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003920 atomic_set(&dev->delay_drop.rqs_cnt, 0);
3921 atomic_set(&dev->delay_drop.events_cnt, 0);
3922
3923 if (delay_drop_debugfs_init(dev))
3924 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03003925}
3926
Leon Romanovsky84305d712017-08-17 15:50:53 +03003927static const struct cpumask *
3928mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03003929{
3930 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3931
3932 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
3933}
3934
Jack Morgenstein9603b612014-07-28 23:30:22 +03003935static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003936{
Eli Cohene126ba92013-07-07 17:25:49 +03003937 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003938 enum rdma_link_layer ll;
3939 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003940 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003941 int err;
3942 int i;
3943
Achiad Shochatebd61f62015-12-23 18:47:16 +02003944 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3945 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3946
Eli Cohene126ba92013-07-07 17:25:49 +03003947 printk_once(KERN_INFO "%s", mlx5_version);
3948
3949 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3950 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003951 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003952
Jack Morgenstein9603b612014-07-28 23:30:22 +03003953 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003954
Mark Bloch0837e862016-06-17 15:10:55 +03003955 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3956 GFP_KERNEL);
3957 if (!dev->port)
3958 goto err_dealloc;
3959
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003960 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003961 err = get_port_caps(dev);
3962 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003963 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003964
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003965 if (mlx5_use_mad_ifc(dev))
3966 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003967
Aviv Heller4babcf92016-09-18 20:48:03 +03003968 if (!mlx5_lag_is_active(mdev))
3969 name = "mlx5_%d";
3970 else
3971 name = "mlx5_bond_%d";
3972
3973 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003974 dev->ib_dev.owner = THIS_MODULE;
3975 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003976 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003977 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003978 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003979 dev->ib_dev.num_comp_vectors =
3980 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003981 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003982
3983 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3984 dev->ib_dev.uverbs_cmd_mask =
3985 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3986 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3987 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3988 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3989 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003990 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3991 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003992 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003993 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003994 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3995 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3996 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3997 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3998 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3999 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4000 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4001 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4002 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4003 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4004 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4005 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4006 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4007 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4008 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4009 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4010 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004011 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004012 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4013 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004014 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004015 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4016 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004017
4018 dev->ib_dev.query_device = mlx5_ib_query_device;
4019 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02004020 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004021 if (ll == IB_LINK_LAYER_ETHERNET)
4022 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03004023 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02004024 dev->ib_dev.add_gid = mlx5_ib_add_gid;
4025 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03004026 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
4027 dev->ib_dev.modify_device = mlx5_ib_modify_device;
4028 dev->ib_dev.modify_port = mlx5_ib_modify_port;
4029 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
4030 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
4031 dev->ib_dev.mmap = mlx5_ib_mmap;
4032 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
4033 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
4034 dev->ib_dev.create_ah = mlx5_ib_create_ah;
4035 dev->ib_dev.query_ah = mlx5_ib_query_ah;
4036 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
4037 dev->ib_dev.create_srq = mlx5_ib_create_srq;
4038 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
4039 dev->ib_dev.query_srq = mlx5_ib_query_srq;
4040 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
4041 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
4042 dev->ib_dev.create_qp = mlx5_ib_create_qp;
4043 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
4044 dev->ib_dev.query_qp = mlx5_ib_query_qp;
4045 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
4046 dev->ib_dev.post_send = mlx5_ib_post_send;
4047 dev->ib_dev.post_recv = mlx5_ib_post_recv;
4048 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4049 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4050 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4051 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4052 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4053 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4054 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4055 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004056 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004057 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4058 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4059 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4060 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004061 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004062 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004063 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04004064 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04004065 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004066 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004067 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004068 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004069
Eli Coheneff901d2016-03-11 22:58:42 +02004070 if (mlx5_core_is_pf(mdev)) {
4071 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4072 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4073 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4074 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4075 }
Eli Cohene126ba92013-07-07 17:25:49 +03004076
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004077 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4078
Saeed Mahameed938fe832015-05-28 22:28:41 +03004079 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02004080
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004081 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4082
Matan Barakd2370e02016-02-29 18:05:30 +02004083 if (MLX5_CAP_GEN(mdev, imaicl)) {
4084 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4085 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4086 dev->ib_dev.uverbs_cmd_mask |=
4087 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4088 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4089 }
4090
Kamal Heib7c16f472017-01-18 15:25:09 +02004091 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03004092 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4093 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4094 }
4095
Saeed Mahameed938fe832015-05-28 22:28:41 +03004096 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004097 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4098 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4099 dev->ib_dev.uverbs_cmd_mask |=
4100 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4101 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4102 }
4103
Yishai Hadas81e30882017-06-08 16:15:09 +03004104 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4105 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4106 dev->ib_dev.uverbs_ex_cmd_mask |=
4107 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4108 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4109
Linus Torvalds048ccca2016-01-23 18:45:06 -08004110 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004111 IB_LINK_LAYER_ETHERNET) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03004112 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4113 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4114 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03004115 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4116 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004117 dev->ib_dev.uverbs_ex_cmd_mask |=
Yishai Hadas79b20a62016-05-23 15:20:50 +03004118 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4119 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03004120 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4121 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4122 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004123 }
Eli Cohene126ba92013-07-07 17:25:49 +03004124 err = init_node_data(dev);
4125 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004126 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004127
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004128 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004129 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004130 INIT_LIST_HEAD(&dev->qp_list);
4131 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004132
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004133 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004134 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004135 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004136 goto err_free_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +03004137 dev->roce.last_port_state = IB_PORT_DOWN;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004138 }
4139
Eli Cohene126ba92013-07-07 17:25:49 +03004140 err = create_dev_resources(&dev->devr);
4141 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004142 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03004143
Haggai Eran6aec21f2014-12-11 17:04:23 +02004144 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08004145 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03004146 goto err_rsrc;
4147
Kamal Heib45bded22017-01-18 14:10:32 +02004148 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03004149 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004150 if (err)
4151 goto err_odp;
4152 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02004153
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004154 err = mlx5_ib_init_cong_debugfs(dev);
4155 if (err)
4156 goto err_cnt;
4157
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004158 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4159 if (!dev->mdev->priv.uar)
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004160 goto err_cong;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004161
4162 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4163 if (err)
4164 goto err_uar_page;
4165
4166 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4167 if (err)
4168 goto err_bfreg;
4169
Mark Bloch0837e862016-06-17 15:10:55 +03004170 err = ib_register_device(&dev->ib_dev, NULL);
4171 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004172 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03004173
Eli Cohene126ba92013-07-07 17:25:49 +03004174 err = create_umr_res(dev);
4175 if (err)
4176 goto err_dev;
4177
Maor Gottlieb03404e82017-05-30 10:29:13 +03004178 init_delay_drop(dev);
4179
Eli Cohene126ba92013-07-07 17:25:49 +03004180 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004181 err = device_create_file(&dev->ib_dev.dev,
4182 mlx5_class_attributes[i]);
4183 if (err)
Maor Gottlieb03404e82017-05-30 10:29:13 +03004184 goto err_delay_drop;
Eli Cohene126ba92013-07-07 17:25:49 +03004185 }
4186
Huy Nguyenc85023e2017-05-30 09:42:54 +03004187 if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4188 MLX5_CAP_GEN(mdev, disable_local_lb))
4189 mutex_init(&dev->lb_mutex);
4190
Eli Cohene126ba92013-07-07 17:25:49 +03004191 dev->ib_active = true;
4192
Jack Morgenstein9603b612014-07-28 23:30:22 +03004193 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004194
Maor Gottlieb03404e82017-05-30 10:29:13 +03004195err_delay_drop:
4196 cancel_delay_drop(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004197 destroy_umrc_res(dev);
4198
4199err_dev:
4200 ib_unregister_device(&dev->ib_dev);
4201
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004202err_fp_bfreg:
4203 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4204
4205err_bfreg:
4206 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4207
4208err_uar_page:
4209 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4210
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004211err_cong:
Parav Pandite19cd282017-10-01 09:54:35 +03004212 mlx5_ib_cleanup_cong_debugfs(dev);
4213err_cnt:
Kamal Heib45bded22017-01-18 14:10:32 +02004214 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004215 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004216
Haggai Eran6aec21f2014-12-11 17:04:23 +02004217err_odp:
4218 mlx5_ib_odp_remove_one(dev);
4219
Eli Cohene126ba92013-07-07 17:25:49 +03004220err_rsrc:
4221 destroy_dev_resources(&dev->devr);
4222
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004223err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03004224 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004225 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004226 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03004227 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004228
Mark Bloch0837e862016-06-17 15:10:55 +03004229err_free_port:
4230 kfree(dev->port);
4231
Jack Morgenstein9603b612014-07-28 23:30:22 +03004232err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03004233 ib_dealloc_device((struct ib_device *)dev);
4234
Jack Morgenstein9603b612014-07-28 23:30:22 +03004235 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004236}
4237
Jack Morgenstein9603b612014-07-28 23:30:22 +03004238static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03004239{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004240 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004241 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004242
Maor Gottlieb03404e82017-05-30 10:29:13 +03004243 cancel_delay_drop(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004244 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004245 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004246 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4247 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4248 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004249 mlx5_ib_cleanup_cong_debugfs(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004250 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004251 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03004252 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004253 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004254 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004255 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004256 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004257 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03004258 ib_dealloc_device(&dev->ib_dev);
4259}
4260
Jack Morgenstein9603b612014-07-28 23:30:22 +03004261static struct mlx5_interface mlx5_ib_interface = {
4262 .add = mlx5_ib_add,
4263 .remove = mlx5_ib_remove,
4264 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02004265#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4266 .pfault = mlx5_ib_pfault,
4267#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03004268 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03004269};
4270
4271static int __init mlx5_ib_init(void)
4272{
Haggai Eran6aec21f2014-12-11 17:04:23 +02004273 int err;
4274
Artemy Kovalyov81713d32017-01-18 16:58:11 +02004275 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03004276
Haggai Eran6aec21f2014-12-11 17:04:23 +02004277 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004278
4279 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004280}
4281
4282static void __exit mlx5_ib_cleanup(void)
4283{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004284 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03004285}
4286
4287module_init(mlx5_ib_init);
4288module_exit(mlx5_ib_cleanup);