blob: ba0a97d6f6772a71bfa0a3585b1268172a27caaa [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030053#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030054#include <rdma/ib_smi.h>
55#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020056#include <linux/in.h>
57#include <linux/etherdevice.h>
58#include <linux/mlx5/fs.h>
Or Gerlitz78984892016-11-30 20:33:33 +020059#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030060#include "mlx5_ib.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030061#include "cmd.h"
Huy Nguyenc85023e2017-05-30 09:42:54 +030062#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030063
64#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020065#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030066
67MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
68MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
69MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030070
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020073 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030074
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Moni Shouafd65f1b2017-05-30 09:56:05 +0300101static int get_port_state(struct ib_device *ibdev,
102 u8 port_num,
103 enum ib_port_state *state)
104{
105 struct ib_port_attr attr;
106 int ret;
107
108 memset(&attr, 0, sizeof(attr));
109 ret = mlx5_ib_query_port(ibdev, port_num, &attr);
110 if (!ret)
111 *state = attr.state;
112 return ret;
113}
114
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200115static int mlx5_netdev_event(struct notifier_block *this,
116 unsigned long event, void *ptr)
117{
118 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
119 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
120 roce.nb);
121
Aviv Heller5ec8c832016-09-18 20:48:00 +0300122 switch (event) {
123 case NETDEV_REGISTER:
124 case NETDEV_UNREGISTER:
125 write_lock(&ibdev->roce.netdev_lock);
126 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
127 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
128 NULL : ndev;
129 write_unlock(&ibdev->roce.netdev_lock);
130 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200131
Moni Shouafd65f1b2017-05-30 09:56:05 +0300132 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300133 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300134 case NETDEV_DOWN: {
135 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
136 struct net_device *upper = NULL;
137
138 if (lag_ndev) {
139 upper = netdev_master_upper_dev_get(lag_ndev);
140 dev_put(lag_ndev);
141 }
142
143 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
144 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800145 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300146 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300147
Moni Shouafd65f1b2017-05-30 09:56:05 +0300148 if (get_port_state(&ibdev->ib_dev, 1, &port_state))
149 return NOTIFY_DONE;
150
151 if (ibdev->roce.last_port_state == port_state)
152 return NOTIFY_DONE;
153
154 ibdev->roce.last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300155 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300156 if (port_state == IB_PORT_DOWN)
157 ibev.event = IB_EVENT_PORT_ERR;
158 else if (port_state == IB_PORT_ACTIVE)
159 ibev.event = IB_EVENT_PORT_ACTIVE;
160 else
161 return NOTIFY_DONE;
162
Aviv Heller5ec8c832016-09-18 20:48:00 +0300163 ibev.element.port_num = 1;
164 ib_dispatch_event(&ibev);
165 }
166 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300167 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300168
169 default:
170 break;
171 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200172
173 return NOTIFY_DONE;
174}
175
176static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
177 u8 port_num)
178{
179 struct mlx5_ib_dev *ibdev = to_mdev(device);
180 struct net_device *ndev;
181
Aviv Heller88621df2016-09-18 20:48:02 +0300182 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
183 if (ndev)
184 return ndev;
185
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200186 /* Ensure ndev does not disappear before we invoke dev_hold()
187 */
188 read_lock(&ibdev->roce.netdev_lock);
189 ndev = ibdev->roce.netdev;
190 if (ndev)
191 dev_hold(ndev);
192 read_unlock(&ibdev->roce.netdev_lock);
193
194 return ndev;
195}
196
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300197static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
198 u8 *active_width)
199{
200 switch (eth_proto_oper) {
201 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
202 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
203 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
204 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
205 *active_width = IB_WIDTH_1X;
206 *active_speed = IB_SPEED_SDR;
207 break;
208 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
209 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
210 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
211 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
212 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
213 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
214 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
215 *active_width = IB_WIDTH_1X;
216 *active_speed = IB_SPEED_QDR;
217 break;
218 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
219 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
220 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
221 *active_width = IB_WIDTH_1X;
222 *active_speed = IB_SPEED_EDR;
223 break;
224 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
225 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
226 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
227 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
228 *active_width = IB_WIDTH_4X;
229 *active_speed = IB_SPEED_QDR;
230 break;
231 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
232 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
233 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
234 *active_width = IB_WIDTH_1X;
235 *active_speed = IB_SPEED_HDR;
236 break;
237 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
238 *active_width = IB_WIDTH_4X;
239 *active_speed = IB_SPEED_FDR;
240 break;
241 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
242 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
243 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
244 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
245 *active_width = IB_WIDTH_4X;
246 *active_speed = IB_SPEED_EDR;
247 break;
248 default:
249 return -EINVAL;
250 }
251
252 return 0;
253}
254
Ilan Tayari095b0922017-05-14 16:04:30 +0300255static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
256 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200257{
258 struct mlx5_ib_dev *dev = to_mdev(device);
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300259 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300260 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200261 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200262 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300263 u32 eth_prot_oper;
Ilan Tayari095b0922017-05-14 16:04:30 +0300264 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200265
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300266 /* Possible bad flows are checked before filling out props so in case
267 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300268 */
Ilan Tayari095b0922017-05-14 16:04:30 +0300269 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper, port_num);
270 if (err)
271 return err;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300272
273 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
274 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200275
276 props->port_cap_flags |= IB_PORT_CM_SUP;
277 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
278
279 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
280 roce_address_table_size);
281 props->max_mtu = IB_MTU_4096;
282 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
283 props->pkey_tbl_len = 1;
284 props->state = IB_PORT_DOWN;
285 props->phys_state = 3;
286
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200287 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
288 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200289
290 ndev = mlx5_ib_get_netdev(device, port_num);
291 if (!ndev)
Ilan Tayari095b0922017-05-14 16:04:30 +0300292 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200293
Aviv Heller88621df2016-09-18 20:48:02 +0300294 if (mlx5_lag_is_active(dev->mdev)) {
295 rcu_read_lock();
296 upper = netdev_master_upper_dev_get_rcu(ndev);
297 if (upper) {
298 dev_put(ndev);
299 ndev = upper;
300 dev_hold(ndev);
301 }
302 rcu_read_unlock();
303 }
304
Achiad Shochat3f89a642015-12-23 18:47:21 +0200305 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
306 props->state = IB_PORT_ACTIVE;
307 props->phys_state = 5;
308 }
309
310 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
311
312 dev_put(ndev);
313
314 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Ilan Tayari095b0922017-05-14 16:04:30 +0300315 return 0;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200316}
317
Ilan Tayari095b0922017-05-14 16:04:30 +0300318static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
319 unsigned int index, const union ib_gid *gid,
320 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200321{
Ilan Tayari095b0922017-05-14 16:04:30 +0300322 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
323 u8 roce_version = 0;
324 u8 roce_l3_type = 0;
325 bool vlan = false;
326 u8 mac[ETH_ALEN];
327 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200328
Ilan Tayari095b0922017-05-14 16:04:30 +0300329 if (gid) {
330 gid_type = attr->gid_type;
331 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200332
Ilan Tayari095b0922017-05-14 16:04:30 +0300333 if (is_vlan_dev(attr->ndev)) {
334 vlan = true;
335 vlan_id = vlan_dev_vlan_id(attr->ndev);
336 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200337 }
338
Ilan Tayari095b0922017-05-14 16:04:30 +0300339 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200340 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300341 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200342 break;
343 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300344 roce_version = MLX5_ROCE_VERSION_2;
345 if (ipv6_addr_v4mapped((void *)gid))
346 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
347 else
348 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200349 break;
350
351 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300352 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200353 }
354
Ilan Tayari095b0922017-05-14 16:04:30 +0300355 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
356 roce_l3_type, gid->raw, mac, vlan,
357 vlan_id);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200358}
359
360static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
361 unsigned int index, const union ib_gid *gid,
362 const struct ib_gid_attr *attr,
363 __always_unused void **context)
364{
Ilan Tayari095b0922017-05-14 16:04:30 +0300365 return set_roce_addr(to_mdev(device), port_num, index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200366}
367
368static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
369 unsigned int index, __always_unused void **context)
370{
Ilan Tayari095b0922017-05-14 16:04:30 +0300371 return set_roce_addr(to_mdev(device), port_num, index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200372}
373
Achiad Shochat2811ba52015-12-23 18:47:24 +0200374__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
375 int index)
376{
377 struct ib_gid_attr attr;
378 union ib_gid gid;
379
380 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
381 return 0;
382
383 if (!attr.ndev)
384 return 0;
385
386 dev_put(attr.ndev);
387
388 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
389 return 0;
390
391 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
392}
393
Majd Dibbinyed884512017-01-18 14:10:35 +0200394int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
395 int index, enum ib_gid_type *gid_type)
396{
397 struct ib_gid_attr attr;
398 union ib_gid gid;
399 int ret;
400
401 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
402 if (ret)
403 return ret;
404
405 if (!attr.ndev)
406 return -ENODEV;
407
408 dev_put(attr.ndev);
409
410 *gid_type = attr.gid_type;
411
412 return 0;
413}
414
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300415static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
416{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300417 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
418 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
419 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300420}
421
422enum {
423 MLX5_VPORT_ACCESS_METHOD_MAD,
424 MLX5_VPORT_ACCESS_METHOD_HCA,
425 MLX5_VPORT_ACCESS_METHOD_NIC,
426};
427
428static int mlx5_get_vport_access_method(struct ib_device *ibdev)
429{
430 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
431 return MLX5_VPORT_ACCESS_METHOD_MAD;
432
Achiad Shochatebd61f62015-12-23 18:47:16 +0200433 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300434 IB_LINK_LAYER_ETHERNET)
435 return MLX5_VPORT_ACCESS_METHOD_NIC;
436
437 return MLX5_VPORT_ACCESS_METHOD_HCA;
438}
439
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200440static void get_atomic_caps(struct mlx5_ib_dev *dev,
441 struct ib_device_attr *props)
442{
443 u8 tmp;
444 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
445 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
446 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300447 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200448
449 /* Check if HW supports 8 bytes standard atomic operations and capable
450 * of host endianness respond
451 */
452 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
453 if (((atomic_operations & tmp) == tmp) &&
454 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
455 (atomic_req_8B_endianness_mode)) {
456 props->atomic_cap = IB_ATOMIC_HCA;
457 } else {
458 props->atomic_cap = IB_ATOMIC_NONE;
459 }
460}
461
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300462static int mlx5_query_system_image_guid(struct ib_device *ibdev,
463 __be64 *sys_image_guid)
464{
465 struct mlx5_ib_dev *dev = to_mdev(ibdev);
466 struct mlx5_core_dev *mdev = dev->mdev;
467 u64 tmp;
468 int err;
469
470 switch (mlx5_get_vport_access_method(ibdev)) {
471 case MLX5_VPORT_ACCESS_METHOD_MAD:
472 return mlx5_query_mad_ifc_system_image_guid(ibdev,
473 sys_image_guid);
474
475 case MLX5_VPORT_ACCESS_METHOD_HCA:
476 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200477 break;
478
479 case MLX5_VPORT_ACCESS_METHOD_NIC:
480 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
481 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300482
483 default:
484 return -EINVAL;
485 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200486
487 if (!err)
488 *sys_image_guid = cpu_to_be64(tmp);
489
490 return err;
491
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300492}
493
494static int mlx5_query_max_pkeys(struct ib_device *ibdev,
495 u16 *max_pkeys)
496{
497 struct mlx5_ib_dev *dev = to_mdev(ibdev);
498 struct mlx5_core_dev *mdev = dev->mdev;
499
500 switch (mlx5_get_vport_access_method(ibdev)) {
501 case MLX5_VPORT_ACCESS_METHOD_MAD:
502 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
503
504 case MLX5_VPORT_ACCESS_METHOD_HCA:
505 case MLX5_VPORT_ACCESS_METHOD_NIC:
506 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
507 pkey_table_size));
508 return 0;
509
510 default:
511 return -EINVAL;
512 }
513}
514
515static int mlx5_query_vendor_id(struct ib_device *ibdev,
516 u32 *vendor_id)
517{
518 struct mlx5_ib_dev *dev = to_mdev(ibdev);
519
520 switch (mlx5_get_vport_access_method(ibdev)) {
521 case MLX5_VPORT_ACCESS_METHOD_MAD:
522 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
523
524 case MLX5_VPORT_ACCESS_METHOD_HCA:
525 case MLX5_VPORT_ACCESS_METHOD_NIC:
526 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
527
528 default:
529 return -EINVAL;
530 }
531}
532
533static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
534 __be64 *node_guid)
535{
536 u64 tmp;
537 int err;
538
539 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
540 case MLX5_VPORT_ACCESS_METHOD_MAD:
541 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
542
543 case MLX5_VPORT_ACCESS_METHOD_HCA:
544 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200545 break;
546
547 case MLX5_VPORT_ACCESS_METHOD_NIC:
548 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
549 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300550
551 default:
552 return -EINVAL;
553 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200554
555 if (!err)
556 *node_guid = cpu_to_be64(tmp);
557
558 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300559}
560
561struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700562 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300563};
564
565static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
566{
567 struct mlx5_reg_node_desc in;
568
569 if (mlx5_use_mad_ifc(dev))
570 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
571
572 memset(&in, 0, sizeof(in));
573
574 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
575 sizeof(struct mlx5_reg_node_desc),
576 MLX5_REG_NODE_DESC, 0, 0);
577}
578
Eli Cohene126ba92013-07-07 17:25:49 +0300579static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300580 struct ib_device_attr *props,
581 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300582{
583 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300584 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300585 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300586 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300587 int max_rq_sg;
588 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300589 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300590 struct mlx5_ib_query_device_resp resp = {};
591 size_t resp_len;
592 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300593
Bodong Wang402ca532016-06-17 15:02:20 +0300594 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
595 if (uhw->outlen && uhw->outlen < resp_len)
596 return -EINVAL;
597 else
598 resp.response_length = resp_len;
599
600 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300601 return -EINVAL;
602
Eli Cohene126ba92013-07-07 17:25:49 +0300603 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300604 err = mlx5_query_system_image_guid(ibdev,
605 &props->sys_image_guid);
606 if (err)
607 return err;
608
609 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
610 if (err)
611 return err;
612
613 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
614 if (err)
615 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300616
Jack Morgenstein9603b612014-07-28 23:30:22 +0300617 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
618 (fw_rev_min(dev->mdev) << 16) |
619 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300620 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
621 IB_DEVICE_PORT_ACTIVE_EVENT |
622 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200623 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300624
625 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300626 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300627 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300628 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300629 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300630 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300631 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300632 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200633 if (MLX5_CAP_GEN(mdev, imaicl)) {
634 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
635 IB_DEVICE_MEM_WINDOW_TYPE_2B;
636 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200637 /* We support 'Gappy' memory registration too */
638 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200639 }
Eli Cohene126ba92013-07-07 17:25:49 +0300640 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300641 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200642 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
643 /* At this stage no support for signature handover */
644 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
645 IB_PROT_T10DIF_TYPE_2 |
646 IB_PROT_T10DIF_TYPE_3;
647 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
648 IB_GUARD_T10DIF_CSUM;
649 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300650 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300651 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300652
Bodong Wang402ca532016-06-17 15:02:20 +0300653 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200654 if (MLX5_CAP_ETH(mdev, csum_cap)) {
655 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200656 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200657 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
658 }
659
660 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
661 props->raw_packet_caps |=
662 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200663
Bodong Wang402ca532016-06-17 15:02:20 +0300664 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
665 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
666 if (max_tso) {
667 resp.tso_caps.max_tso = 1 << max_tso;
668 resp.tso_caps.supported_qpts |=
669 1 << IB_QPT_RAW_PACKET;
670 resp.response_length += sizeof(resp.tso_caps);
671 }
672 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300673
674 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
675 resp.rss_caps.rx_hash_function =
676 MLX5_RX_HASH_FUNC_TOEPLITZ;
677 resp.rss_caps.rx_hash_fields_mask =
678 MLX5_RX_HASH_SRC_IPV4 |
679 MLX5_RX_HASH_DST_IPV4 |
680 MLX5_RX_HASH_SRC_IPV6 |
681 MLX5_RX_HASH_DST_IPV6 |
682 MLX5_RX_HASH_SRC_PORT_TCP |
683 MLX5_RX_HASH_DST_PORT_TCP |
684 MLX5_RX_HASH_SRC_PORT_UDP |
685 MLX5_RX_HASH_DST_PORT_UDP;
686 resp.response_length += sizeof(resp.rss_caps);
687 }
688 } else {
689 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
690 resp.response_length += sizeof(resp.tso_caps);
691 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
692 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300693 }
694
Erez Shitritf0313962016-02-21 16:27:17 +0200695 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
696 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
697 props->device_cap_flags |= IB_DEVICE_UD_TSO;
698 }
699
Maor Gottlieb03404e82017-05-30 10:29:13 +0300700 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
701 MLX5_CAP_GEN(dev->mdev, general_notification_event))
702 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
703
Yishai Hadas1d54f892017-06-08 16:15:11 +0300704 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
705 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
706 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
707
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300708 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Noa Osheroviche8161332017-01-18 15:40:01 +0200709 MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
710 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300711 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200712 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
713 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300714
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300715 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
716 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
717
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300718 props->vendor_part_id = mdev->pdev->device;
719 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300720
721 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300722 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300723 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
724 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
725 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
726 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300727 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
728 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
729 sizeof(struct mlx5_wqe_raddr_seg)) /
730 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300731 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300732 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300733 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200734 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300735 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
736 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
737 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
738 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
739 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
740 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
741 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300742 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300743 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200744 props->max_fast_reg_page_list_len =
745 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200746 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300747 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300748 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
749 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300750 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
751 props->max_mcast_grp;
752 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300753 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200754 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
755 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300756
Haggai Eran8cdd3122014-12-11 17:04:20 +0200757#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300758 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200759 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
760 props->odp_caps = dev->odp_caps;
761#endif
762
Leon Romanovsky051f2632015-12-20 12:16:11 +0200763 if (MLX5_CAP_GEN(mdev, cd))
764 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
765
Eli Coheneff901d2016-03-11 22:58:42 +0200766 if (!mlx5_core_is_pf(mdev))
767 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
768
Yishai Hadas31f69a82016-08-28 11:28:45 +0300769 if (mlx5_ib_port_link_layer(ibdev, 1) ==
770 IB_LINK_LAYER_ETHERNET) {
771 props->rss_caps.max_rwq_indirection_tables =
772 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
773 props->rss_caps.max_rwq_indirection_table_size =
774 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
775 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
776 props->max_wq_type_rq =
777 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
778 }
779
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200780 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
781 resp.cqe_comp_caps.max_num =
782 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
783 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
784 resp.cqe_comp_caps.supported_format =
785 MLX5_IB_CQE_RES_FORMAT_HASH |
786 MLX5_IB_CQE_RES_FORMAT_CSUM;
787 resp.response_length += sizeof(resp.cqe_comp_caps);
788 }
789
Bodong Wangd9491672016-12-01 13:43:13 +0200790 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen)) {
791 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
792 MLX5_CAP_GEN(mdev, qos)) {
793 resp.packet_pacing_caps.qp_rate_limit_max =
794 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
795 resp.packet_pacing_caps.qp_rate_limit_min =
796 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
797 resp.packet_pacing_caps.supported_qpts |=
798 1 << IB_QPT_RAW_PACKET;
799 }
800 resp.response_length += sizeof(resp.packet_pacing_caps);
801 }
802
Leon Romanovsky9f885202017-01-02 11:37:39 +0200803 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
804 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +0300805 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
806 resp.mlx5_ib_support_multi_pkt_send_wqes =
807 MLX5_IB_ALLOW_MPW;
Leon Romanovsky9f885202017-01-02 11:37:39 +0200808 resp.response_length +=
809 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
810 }
811
812 if (field_avail(typeof(resp), reserved, uhw->outlen))
813 resp.response_length += sizeof(resp.reserved);
814
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300815 if (field_avail(typeof(resp), sw_parsing_caps,
816 uhw->outlen)) {
817 resp.response_length += sizeof(resp.sw_parsing_caps);
818 if (MLX5_CAP_ETH(mdev, swp)) {
819 resp.sw_parsing_caps.sw_parsing_offloads |=
820 MLX5_IB_SW_PARSING;
821
822 if (MLX5_CAP_ETH(mdev, swp_csum))
823 resp.sw_parsing_caps.sw_parsing_offloads |=
824 MLX5_IB_SW_PARSING_CSUM;
825
826 if (MLX5_CAP_ETH(mdev, swp_lso))
827 resp.sw_parsing_caps.sw_parsing_offloads |=
828 MLX5_IB_SW_PARSING_LSO;
829
830 if (resp.sw_parsing_caps.sw_parsing_offloads)
831 resp.sw_parsing_caps.supported_qpts =
832 BIT(IB_QPT_RAW_PACKET);
833 }
834 }
835
Bodong Wang402ca532016-06-17 15:02:20 +0300836 if (uhw->outlen) {
837 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
838
839 if (err)
840 return err;
841 }
842
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300843 return 0;
844}
Eli Cohene126ba92013-07-07 17:25:49 +0300845
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300846enum mlx5_ib_width {
847 MLX5_IB_WIDTH_1X = 1 << 0,
848 MLX5_IB_WIDTH_2X = 1 << 1,
849 MLX5_IB_WIDTH_4X = 1 << 2,
850 MLX5_IB_WIDTH_8X = 1 << 3,
851 MLX5_IB_WIDTH_12X = 1 << 4
852};
853
854static int translate_active_width(struct ib_device *ibdev, u8 active_width,
855 u8 *ib_width)
856{
857 struct mlx5_ib_dev *dev = to_mdev(ibdev);
858 int err = 0;
859
860 if (active_width & MLX5_IB_WIDTH_1X) {
861 *ib_width = IB_WIDTH_1X;
862 } else if (active_width & MLX5_IB_WIDTH_2X) {
863 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
864 (int)active_width);
865 err = -EINVAL;
866 } else if (active_width & MLX5_IB_WIDTH_4X) {
867 *ib_width = IB_WIDTH_4X;
868 } else if (active_width & MLX5_IB_WIDTH_8X) {
869 *ib_width = IB_WIDTH_8X;
870 } else if (active_width & MLX5_IB_WIDTH_12X) {
871 *ib_width = IB_WIDTH_12X;
872 } else {
873 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
874 (int)active_width);
875 err = -EINVAL;
876 }
877
878 return err;
879}
880
881static int mlx5_mtu_to_ib_mtu(int mtu)
882{
883 switch (mtu) {
884 case 256: return 1;
885 case 512: return 2;
886 case 1024: return 3;
887 case 2048: return 4;
888 case 4096: return 5;
889 default:
890 pr_warn("invalid mtu\n");
891 return -1;
892 }
893}
894
895enum ib_max_vl_num {
896 __IB_MAX_VL_0 = 1,
897 __IB_MAX_VL_0_1 = 2,
898 __IB_MAX_VL_0_3 = 3,
899 __IB_MAX_VL_0_7 = 4,
900 __IB_MAX_VL_0_14 = 5,
901};
902
903enum mlx5_vl_hw_cap {
904 MLX5_VL_HW_0 = 1,
905 MLX5_VL_HW_0_1 = 2,
906 MLX5_VL_HW_0_2 = 3,
907 MLX5_VL_HW_0_3 = 4,
908 MLX5_VL_HW_0_4 = 5,
909 MLX5_VL_HW_0_5 = 6,
910 MLX5_VL_HW_0_6 = 7,
911 MLX5_VL_HW_0_7 = 8,
912 MLX5_VL_HW_0_14 = 15
913};
914
915static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
916 u8 *max_vl_num)
917{
918 switch (vl_hw_cap) {
919 case MLX5_VL_HW_0:
920 *max_vl_num = __IB_MAX_VL_0;
921 break;
922 case MLX5_VL_HW_0_1:
923 *max_vl_num = __IB_MAX_VL_0_1;
924 break;
925 case MLX5_VL_HW_0_3:
926 *max_vl_num = __IB_MAX_VL_0_3;
927 break;
928 case MLX5_VL_HW_0_7:
929 *max_vl_num = __IB_MAX_VL_0_7;
930 break;
931 case MLX5_VL_HW_0_14:
932 *max_vl_num = __IB_MAX_VL_0_14;
933 break;
934
935 default:
936 return -EINVAL;
937 }
938
939 return 0;
940}
941
942static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
943 struct ib_port_attr *props)
944{
945 struct mlx5_ib_dev *dev = to_mdev(ibdev);
946 struct mlx5_core_dev *mdev = dev->mdev;
947 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300948 u16 max_mtu;
949 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300950 int err;
951 u8 ib_link_width_oper;
952 u8 vl_hw_cap;
953
954 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
955 if (!rep) {
956 err = -ENOMEM;
957 goto out;
958 }
959
Or Gerlitzc4550c62017-01-24 13:02:39 +0200960 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300961
962 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
963 if (err)
964 goto out;
965
966 props->lid = rep->lid;
967 props->lmc = rep->lmc;
968 props->sm_lid = rep->sm_lid;
969 props->sm_sl = rep->sm_sl;
970 props->state = rep->vport_state;
971 props->phys_state = rep->port_physical_state;
972 props->port_cap_flags = rep->cap_mask1;
973 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
974 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
975 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
976 props->bad_pkey_cntr = rep->pkey_violation_counter;
977 props->qkey_viol_cntr = rep->qkey_violation_counter;
978 props->subnet_timeout = rep->subnet_timeout;
979 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200980 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300981
982 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
983 if (err)
984 goto out;
985
986 err = translate_active_width(ibdev, ib_link_width_oper,
987 &props->active_width);
988 if (err)
989 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300990 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300991 if (err)
992 goto out;
993
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300994 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300995
996 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
997
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300998 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300999
1000 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1001
1002 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1003 if (err)
1004 goto out;
1005
1006 err = translate_max_vl_num(ibdev, vl_hw_cap,
1007 &props->max_vl_num);
1008out:
1009 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001010 return err;
1011}
1012
1013int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1014 struct ib_port_attr *props)
1015{
Ilan Tayari095b0922017-05-14 16:04:30 +03001016 unsigned int count;
1017 int ret;
1018
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001019 switch (mlx5_get_vport_access_method(ibdev)) {
1020 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001021 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1022 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001023
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001024 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001025 ret = mlx5_query_hca_port(ibdev, port, props);
1026 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001027
Achiad Shochat3f89a642015-12-23 18:47:21 +02001028 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001029 ret = mlx5_query_port_roce(ibdev, port, props);
1030 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001031
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001032 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001033 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001034 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001035
1036 if (!ret && props) {
1037 count = mlx5_core_reserved_gids_count(to_mdev(ibdev)->mdev);
1038 props->gid_tbl_len -= count;
1039 }
1040 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001041}
1042
1043static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1044 union ib_gid *gid)
1045{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001046 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1047 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001048
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001049 switch (mlx5_get_vport_access_method(ibdev)) {
1050 case MLX5_VPORT_ACCESS_METHOD_MAD:
1051 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001052
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001053 case MLX5_VPORT_ACCESS_METHOD_HCA:
1054 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001055
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001056 default:
1057 return -EINVAL;
1058 }
Eli Cohene126ba92013-07-07 17:25:49 +03001059
Eli Cohene126ba92013-07-07 17:25:49 +03001060}
1061
1062static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1063 u16 *pkey)
1064{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001065 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1066 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001067
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001068 switch (mlx5_get_vport_access_method(ibdev)) {
1069 case MLX5_VPORT_ACCESS_METHOD_MAD:
1070 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001071
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001072 case MLX5_VPORT_ACCESS_METHOD_HCA:
1073 case MLX5_VPORT_ACCESS_METHOD_NIC:
1074 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
1075 pkey);
1076 default:
1077 return -EINVAL;
1078 }
Eli Cohene126ba92013-07-07 17:25:49 +03001079}
1080
Eli Cohene126ba92013-07-07 17:25:49 +03001081static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1082 struct ib_device_modify *props)
1083{
1084 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1085 struct mlx5_reg_node_desc in;
1086 struct mlx5_reg_node_desc out;
1087 int err;
1088
1089 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1090 return -EOPNOTSUPP;
1091
1092 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1093 return 0;
1094
1095 /*
1096 * If possible, pass node desc to FW, so it can generate
1097 * a 144 trap. If cmd fails, just ignore.
1098 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001099 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001100 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001101 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1102 if (err)
1103 return err;
1104
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001105 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001106
1107 return err;
1108}
1109
Eli Cohencdbe33d2017-02-14 07:25:38 +02001110static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1111 u32 value)
1112{
1113 struct mlx5_hca_vport_context ctx = {};
1114 int err;
1115
1116 err = mlx5_query_hca_vport_context(dev->mdev, 0,
1117 port_num, 0, &ctx);
1118 if (err)
1119 return err;
1120
1121 if (~ctx.cap_mask1_perm & mask) {
1122 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1123 mask, ctx.cap_mask1_perm);
1124 return -EINVAL;
1125 }
1126
1127 ctx.cap_mask1 = value;
1128 ctx.cap_mask1_perm = mask;
1129 err = mlx5_core_modify_hca_vport_context(dev->mdev, 0,
1130 port_num, 0, &ctx);
1131
1132 return err;
1133}
1134
Eli Cohene126ba92013-07-07 17:25:49 +03001135static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1136 struct ib_port_modify *props)
1137{
1138 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1139 struct ib_port_attr attr;
1140 u32 tmp;
1141 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001142 u32 change_mask;
1143 u32 value;
1144 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1145 IB_LINK_LAYER_INFINIBAND);
1146
Majd Dibbinyec255872017-08-23 08:35:42 +03001147 /* CM layer calls ib_modify_port() regardless of the link layer. For
1148 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1149 */
1150 if (!is_ib)
1151 return 0;
1152
Eli Cohencdbe33d2017-02-14 07:25:38 +02001153 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1154 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1155 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1156 return set_port_caps_atomic(dev, port, change_mask, value);
1157 }
Eli Cohene126ba92013-07-07 17:25:49 +03001158
1159 mutex_lock(&dev->cap_mask_mutex);
1160
Or Gerlitzc4550c62017-01-24 13:02:39 +02001161 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001162 if (err)
1163 goto out;
1164
1165 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1166 ~props->clr_port_cap_mask;
1167
Jack Morgenstein9603b612014-07-28 23:30:22 +03001168 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001169
1170out:
1171 mutex_unlock(&dev->cap_mask_mutex);
1172 return err;
1173}
1174
Eli Cohen30aa60b2017-01-03 23:55:27 +02001175static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1176{
1177 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1178 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1179}
1180
Eli Cohenb037c292017-01-03 23:55:26 +02001181static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1182 struct mlx5_ib_alloc_ucontext_req_v2 *req,
1183 u32 *num_sys_pages)
1184{
1185 int uars_per_sys_page;
1186 int bfregs_per_sys_page;
1187 int ref_bfregs = req->total_num_bfregs;
1188
1189 if (req->total_num_bfregs == 0)
1190 return -EINVAL;
1191
1192 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1193 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1194
1195 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1196 return -ENOMEM;
1197
1198 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1199 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
1200 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
1201 *num_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1202
1203 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1204 return -EINVAL;
1205
Colin Ian King9c2d33d2017-06-27 08:40:59 +01001206 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001207 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1208 lib_uar_4k ? "yes" : "no", ref_bfregs,
1209 req->total_num_bfregs, *num_sys_pages);
1210
1211 return 0;
1212}
1213
1214static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1215{
1216 struct mlx5_bfreg_info *bfregi;
1217 int err;
1218 int i;
1219
1220 bfregi = &context->bfregi;
1221 for (i = 0; i < bfregi->num_sys_pages; i++) {
1222 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1223 if (err)
1224 goto error;
1225
1226 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1227 }
1228 return 0;
1229
1230error:
1231 for (--i; i >= 0; i--)
1232 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1233 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1234
1235 return err;
1236}
1237
1238static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1239{
1240 struct mlx5_bfreg_info *bfregi;
1241 int err;
1242 int i;
1243
1244 bfregi = &context->bfregi;
1245 for (i = 0; i < bfregi->num_sys_pages; i++) {
1246 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1247 if (err) {
1248 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1249 return err;
1250 }
1251 }
1252 return 0;
1253}
1254
Huy Nguyenc85023e2017-05-30 09:42:54 +03001255static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1256{
1257 int err;
1258
1259 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1260 if (err)
1261 return err;
1262
1263 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1264 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1265 return err;
1266
1267 mutex_lock(&dev->lb_mutex);
1268 dev->user_td++;
1269
1270 if (dev->user_td == 2)
1271 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1272
1273 mutex_unlock(&dev->lb_mutex);
1274 return err;
1275}
1276
1277static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1278{
1279 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1280
1281 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
1282 !MLX5_CAP_GEN(dev->mdev, disable_local_lb))
1283 return;
1284
1285 mutex_lock(&dev->lb_mutex);
1286 dev->user_td--;
1287
1288 if (dev->user_td < 2)
1289 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1290
1291 mutex_unlock(&dev->lb_mutex);
1292}
1293
Eli Cohene126ba92013-07-07 17:25:49 +03001294static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1295 struct ib_udata *udata)
1296{
1297 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001298 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1299 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +03001300 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001301 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001302 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001303 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001304 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1305 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001306 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001307
1308 if (!dev->ib_active)
1309 return ERR_PTR(-EAGAIN);
1310
Amrani, Rame0931112017-06-27 17:04:42 +03001311 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001312 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001313 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001314 ver = 2;
1315 else
1316 return ERR_PTR(-EINVAL);
1317
Amrani, Rame0931112017-06-27 17:04:42 +03001318 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001319 if (err)
1320 return ERR_PTR(err);
1321
Matan Barakb368d7c2015-12-15 20:30:12 +02001322 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001323 return ERR_PTR(-EINVAL);
1324
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001325 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001326 return ERR_PTR(-EOPNOTSUPP);
1327
Eli Cohen2f5ff262017-01-03 23:55:21 +02001328 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1329 MLX5_NON_FP_BFREGS_PER_UAR);
1330 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001331 return ERR_PTR(-EINVAL);
1332
Saeed Mahameed938fe832015-05-28 22:28:41 +03001333 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001334 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1335 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001336 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001337 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1338 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1339 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1340 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1341 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001342 resp.cqe_version = min_t(__u8,
1343 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1344 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001345 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1346 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1347 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1348 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001349 resp.response_length = min(offsetof(typeof(resp), response_length) +
1350 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001351
1352 context = kzalloc(sizeof(*context), GFP_KERNEL);
1353 if (!context)
1354 return ERR_PTR(-ENOMEM);
1355
Eli Cohen30aa60b2017-01-03 23:55:27 +02001356 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001357 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001358
1359 /* updates req->total_num_bfregs */
1360 err = calc_total_bfregs(dev, lib_uar_4k, &req, &bfregi->num_sys_pages);
1361 if (err)
1362 goto out_ctx;
1363
Eli Cohen2f5ff262017-01-03 23:55:21 +02001364 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001365 bfregi->lib_uar_4k = lib_uar_4k;
1366 bfregi->count = kcalloc(req.total_num_bfregs, sizeof(*bfregi->count),
1367 GFP_KERNEL);
1368 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001369 err = -ENOMEM;
1370 goto out_ctx;
1371 }
1372
Eli Cohenb037c292017-01-03 23:55:26 +02001373 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1374 sizeof(*bfregi->sys_pages),
1375 GFP_KERNEL);
1376 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001377 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001378 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001379 }
1380
Eli Cohenb037c292017-01-03 23:55:26 +02001381 err = allocate_uars(dev, context);
1382 if (err)
1383 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001384
Haggai Eranb4cfe442014-12-11 17:04:26 +02001385#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1386 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1387#endif
1388
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001389 context->upd_xlt_page = __get_free_page(GFP_KERNEL);
1390 if (!context->upd_xlt_page) {
1391 err = -ENOMEM;
1392 goto out_uars;
1393 }
1394 mutex_init(&context->upd_xlt_page_mutex);
1395
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001396 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001397 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001398 if (err)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001399 goto out_page;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001400 }
1401
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001402 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001403 INIT_LIST_HEAD(&context->db_page_list);
1404 mutex_init(&context->db_page_mutex);
1405
Eli Cohen2f5ff262017-01-03 23:55:21 +02001406 resp.tot_bfregs = req.total_num_bfregs;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001407 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001408
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001409 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1410 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001411
Bodong Wang402ca532016-06-17 15:02:20 +03001412 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001413 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1414 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001415 resp.response_length += sizeof(resp.cmds_supp_uhw);
1416 }
1417
Or Gerlitz78984892016-11-30 20:33:33 +02001418 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1419 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1420 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1421 resp.eth_min_inline++;
1422 }
1423 resp.response_length += sizeof(resp.eth_min_inline);
1424 }
1425
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001426 /*
1427 * We don't want to expose information from the PCI bar that is located
1428 * after 4096 bytes, so if the arch only supports larger pages, let's
1429 * pretend we don't support reading the HCA's core clock. This is also
1430 * forced by mmap function.
1431 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001432 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1433 if (PAGE_SIZE <= 4096) {
1434 resp.comp_mask |=
1435 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1436 resp.hca_core_clock_offset =
1437 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1438 }
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001439 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001440 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001441 }
1442
Eli Cohen30aa60b2017-01-03 23:55:27 +02001443 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1444 resp.response_length += sizeof(resp.log_uar_size);
1445
1446 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1447 resp.response_length += sizeof(resp.num_uars_per_page);
1448
Matan Barakb368d7c2015-12-15 20:30:12 +02001449 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001450 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001451 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001452
Eli Cohen2f5ff262017-01-03 23:55:21 +02001453 bfregi->ver = ver;
1454 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001455 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001456 context->lib_caps = req.lib_caps;
1457 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001458
Eli Cohene126ba92013-07-07 17:25:49 +03001459 return &context->ibucontext;
1460
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001461out_td:
1462 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001463 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001464
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001465out_page:
1466 free_page(context->upd_xlt_page);
1467
Eli Cohene126ba92013-07-07 17:25:49 +03001468out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001469 deallocate_uars(dev, context);
1470
1471out_sys_pages:
1472 kfree(bfregi->sys_pages);
1473
Eli Cohene126ba92013-07-07 17:25:49 +03001474out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001475 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001476
Eli Cohene126ba92013-07-07 17:25:49 +03001477out_ctx:
1478 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001479
Eli Cohene126ba92013-07-07 17:25:49 +03001480 return ERR_PTR(err);
1481}
1482
1483static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1484{
1485 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1486 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001487 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001488
Eli Cohenb037c292017-01-03 23:55:26 +02001489 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001490 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001491 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001492
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001493 free_page(context->upd_xlt_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001494 deallocate_uars(dev, context);
1495 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001496 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001497 kfree(context);
1498
1499 return 0;
1500}
1501
Eli Cohenb037c292017-01-03 23:55:26 +02001502static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
1503 struct mlx5_bfreg_info *bfregi,
1504 int idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001505{
Eli Cohenb037c292017-01-03 23:55:26 +02001506 int fw_uars_per_page;
1507
1508 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1509
1510 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) +
1511 bfregi->sys_pages[idx] / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001512}
1513
1514static int get_command(unsigned long offset)
1515{
1516 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1517}
1518
1519static int get_arg(unsigned long offset)
1520{
1521 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1522}
1523
1524static int get_index(unsigned long offset)
1525{
1526 return get_arg(offset);
1527}
1528
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001529static void mlx5_ib_vma_open(struct vm_area_struct *area)
1530{
1531 /* vma_open is called when a new VMA is created on top of our VMA. This
1532 * is done through either mremap flow or split_vma (usually due to
1533 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1534 * as this VMA is strongly hardware related. Therefore we set the
1535 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1536 * calling us again and trying to do incorrect actions. We assume that
1537 * the original VMA size is exactly a single page, and therefore all
1538 * "splitting" operation will not happen to it.
1539 */
1540 area->vm_ops = NULL;
1541}
1542
1543static void mlx5_ib_vma_close(struct vm_area_struct *area)
1544{
1545 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1546
1547 /* It's guaranteed that all VMAs opened on a FD are closed before the
1548 * file itself is closed, therefore no sync is needed with the regular
1549 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1550 * However need a sync with accessing the vma as part of
1551 * mlx5_ib_disassociate_ucontext.
1552 * The close operation is usually called under mm->mmap_sem except when
1553 * process is exiting.
1554 * The exiting case is handled explicitly as part of
1555 * mlx5_ib_disassociate_ucontext.
1556 */
1557 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1558
1559 /* setting the vma context pointer to null in the mlx5_ib driver's
1560 * private data, to protect a race condition in
1561 * mlx5_ib_disassociate_ucontext().
1562 */
1563 mlx5_ib_vma_priv_data->vma = NULL;
1564 list_del(&mlx5_ib_vma_priv_data->list);
1565 kfree(mlx5_ib_vma_priv_data);
1566}
1567
1568static const struct vm_operations_struct mlx5_ib_vm_ops = {
1569 .open = mlx5_ib_vma_open,
1570 .close = mlx5_ib_vma_close
1571};
1572
1573static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1574 struct mlx5_ib_ucontext *ctx)
1575{
1576 struct mlx5_ib_vma_private_data *vma_prv;
1577 struct list_head *vma_head = &ctx->vma_private_list;
1578
1579 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1580 if (!vma_prv)
1581 return -ENOMEM;
1582
1583 vma_prv->vma = vma;
1584 vma->vm_private_data = vma_prv;
1585 vma->vm_ops = &mlx5_ib_vm_ops;
1586
1587 list_add(&vma_prv->list, vma_head);
1588
1589 return 0;
1590}
1591
1592static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1593{
1594 int ret;
1595 struct vm_area_struct *vma;
1596 struct mlx5_ib_vma_private_data *vma_private, *n;
1597 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1598 struct task_struct *owning_process = NULL;
1599 struct mm_struct *owning_mm = NULL;
1600
1601 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1602 if (!owning_process)
1603 return;
1604
1605 owning_mm = get_task_mm(owning_process);
1606 if (!owning_mm) {
1607 pr_info("no mm, disassociate ucontext is pending task termination\n");
1608 while (1) {
1609 put_task_struct(owning_process);
1610 usleep_range(1000, 2000);
1611 owning_process = get_pid_task(ibcontext->tgid,
1612 PIDTYPE_PID);
1613 if (!owning_process ||
1614 owning_process->state == TASK_DEAD) {
1615 pr_info("disassociate ucontext done, task was terminated\n");
1616 /* in case task was dead need to release the
1617 * task struct.
1618 */
1619 if (owning_process)
1620 put_task_struct(owning_process);
1621 return;
1622 }
1623 }
1624 }
1625
1626 /* need to protect from a race on closing the vma as part of
1627 * mlx5_ib_vma_close.
1628 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001629 down_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001630 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1631 list) {
1632 vma = vma_private->vma;
1633 ret = zap_vma_ptes(vma, vma->vm_start,
1634 PAGE_SIZE);
1635 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1636 /* context going to be destroyed, should
1637 * not access ops any more.
1638 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001639 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001640 vma->vm_ops = NULL;
1641 list_del(&vma_private->list);
1642 kfree(vma_private);
1643 }
Maor Gottliebecc7d832017-03-29 06:03:02 +03001644 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001645 mmput(owning_mm);
1646 put_task_struct(owning_process);
1647}
1648
Guy Levi37aa5c32016-04-27 16:49:50 +03001649static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1650{
1651 switch (cmd) {
1652 case MLX5_IB_MMAP_WC_PAGE:
1653 return "WC";
1654 case MLX5_IB_MMAP_REGULAR_PAGE:
1655 return "best effort WC";
1656 case MLX5_IB_MMAP_NC_PAGE:
1657 return "NC";
1658 default:
1659 return NULL;
1660 }
1661}
1662
1663static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001664 struct vm_area_struct *vma,
1665 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001666{
Eli Cohen2f5ff262017-01-03 23:55:21 +02001667 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03001668 int err;
1669 unsigned long idx;
1670 phys_addr_t pfn, pa;
1671 pgprot_t prot;
Eli Cohenb037c292017-01-03 23:55:26 +02001672 int uars_per_page;
1673
1674 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1675 return -EINVAL;
1676
1677 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
1678 idx = get_index(vma->vm_pgoff);
1679 if (idx % uars_per_page ||
1680 idx * uars_per_page >= bfregi->num_sys_pages) {
1681 mlx5_ib_warn(dev, "invalid uar index %lu\n", idx);
1682 return -EINVAL;
1683 }
Guy Levi37aa5c32016-04-27 16:49:50 +03001684
1685 switch (cmd) {
1686 case MLX5_IB_MMAP_WC_PAGE:
1687/* Some architectures don't support WC memory */
1688#if defined(CONFIG_X86)
1689 if (!pat_enabled())
1690 return -EPERM;
1691#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1692 return -EPERM;
1693#endif
1694 /* fall through */
1695 case MLX5_IB_MMAP_REGULAR_PAGE:
1696 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1697 prot = pgprot_writecombine(vma->vm_page_prot);
1698 break;
1699 case MLX5_IB_MMAP_NC_PAGE:
1700 prot = pgprot_noncached(vma->vm_page_prot);
1701 break;
1702 default:
1703 return -EINVAL;
1704 }
1705
Eli Cohenb037c292017-01-03 23:55:26 +02001706 pfn = uar_index2pfn(dev, bfregi, idx);
Guy Levi37aa5c32016-04-27 16:49:50 +03001707 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1708
1709 vma->vm_page_prot = prot;
1710 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1711 PAGE_SIZE, vma->vm_page_prot);
1712 if (err) {
1713 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1714 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1715 return -EAGAIN;
1716 }
1717
1718 pa = pfn << PAGE_SHIFT;
1719 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1720 vma->vm_start, &pa);
1721
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001722 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001723}
1724
Eli Cohene126ba92013-07-07 17:25:49 +03001725static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1726{
1727 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1728 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001729 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001730 phys_addr_t pfn;
1731
1732 command = get_command(vma->vm_pgoff);
1733 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001734 case MLX5_IB_MMAP_WC_PAGE:
1735 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001736 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001737 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001738
1739 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1740 return -ENOSYS;
1741
Matan Barakd69e3bc2015-12-15 20:30:13 +02001742 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001743 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1744 return -EINVAL;
1745
Matan Barak6cbac1e2016-04-14 16:52:10 +03001746 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001747 return -EPERM;
1748
1749 /* Don't expose to user-space information it shouldn't have */
1750 if (PAGE_SIZE > 4096)
1751 return -EOPNOTSUPP;
1752
1753 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1754 pfn = (dev->mdev->iseg_base +
1755 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1756 PAGE_SHIFT;
1757 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1758 PAGE_SIZE, vma->vm_page_prot))
1759 return -EAGAIN;
1760
1761 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1762 vma->vm_start,
1763 (unsigned long long)pfn << PAGE_SHIFT);
1764 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001765
Eli Cohene126ba92013-07-07 17:25:49 +03001766 default:
1767 return -EINVAL;
1768 }
1769
1770 return 0;
1771}
1772
Eli Cohene126ba92013-07-07 17:25:49 +03001773static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1774 struct ib_ucontext *context,
1775 struct ib_udata *udata)
1776{
1777 struct mlx5_ib_alloc_pd_resp resp;
1778 struct mlx5_ib_pd *pd;
1779 int err;
1780
1781 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1782 if (!pd)
1783 return ERR_PTR(-ENOMEM);
1784
Jack Morgenstein9603b612014-07-28 23:30:22 +03001785 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001786 if (err) {
1787 kfree(pd);
1788 return ERR_PTR(err);
1789 }
1790
1791 if (context) {
1792 resp.pdn = pd->pdn;
1793 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001794 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001795 kfree(pd);
1796 return ERR_PTR(-EFAULT);
1797 }
Eli Cohene126ba92013-07-07 17:25:49 +03001798 }
1799
1800 return &pd->ibpd;
1801}
1802
1803static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1804{
1805 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1806 struct mlx5_ib_pd *mpd = to_mpd(pd);
1807
Jack Morgenstein9603b612014-07-28 23:30:22 +03001808 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001809 kfree(mpd);
1810
1811 return 0;
1812}
1813
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001814enum {
1815 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1816 MATCH_CRITERIA_ENABLE_MISC_BIT,
1817 MATCH_CRITERIA_ENABLE_INNER_BIT
1818};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001819
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001820#define HEADER_IS_ZERO(match_criteria, headers) \
1821 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1822 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1823
1824static u8 get_match_criteria_enable(u32 *match_criteria)
1825{
1826 u8 match_criteria_enable;
1827
1828 match_criteria_enable =
1829 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1830 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1831 match_criteria_enable |=
1832 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1833 MATCH_CRITERIA_ENABLE_MISC_BIT;
1834 match_criteria_enable |=
1835 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1836 MATCH_CRITERIA_ENABLE_INNER_BIT;
1837
1838 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001839}
1840
Maor Gottliebca0d4752016-08-30 16:58:35 +03001841static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1842{
1843 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1844 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1845}
1846
Moses Reuben2d1e6972016-11-14 19:04:52 +02001847static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
1848 bool inner)
1849{
1850 if (inner) {
1851 MLX5_SET(fte_match_set_misc,
1852 misc_c, inner_ipv6_flow_label, mask);
1853 MLX5_SET(fte_match_set_misc,
1854 misc_v, inner_ipv6_flow_label, val);
1855 } else {
1856 MLX5_SET(fte_match_set_misc,
1857 misc_c, outer_ipv6_flow_label, mask);
1858 MLX5_SET(fte_match_set_misc,
1859 misc_v, outer_ipv6_flow_label, val);
1860 }
1861}
1862
Maor Gottliebca0d4752016-08-30 16:58:35 +03001863static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1864{
1865 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1866 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1867 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1868 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1869}
1870
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001871#define LAST_ETH_FIELD vlan_tag
1872#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001873#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001874#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001875#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02001876#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02001877#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001878#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001879
1880/* Field is the last supported field */
1881#define FIELDS_NOT_SUPPORTED(filter, field)\
1882 memchr_inv((void *)&filter.field +\
1883 sizeof(filter.field), 0,\
1884 sizeof(filter) -\
1885 offsetof(typeof(filter), field) -\
1886 sizeof(filter.field))
1887
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001888#define IPV4_VERSION 4
1889#define IPV6_VERSION 6
1890static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
1891 u32 *match_v, const union ib_flow_spec *ib_spec,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03001892 u32 *tag_id, bool *is_drop)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001893{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001894 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1895 misc_parameters);
1896 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1897 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001898 void *headers_c;
1899 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001900 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001901
Moses Reuben2d1e6972016-11-14 19:04:52 +02001902 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
1903 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1904 inner_headers);
1905 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1906 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001907 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1908 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001909 } else {
1910 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1911 outer_headers);
1912 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1913 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001914 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
1915 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001916 }
1917
1918 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001919 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001920 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001921 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001922
Moses Reuben2d1e6972016-11-14 19:04:52 +02001923 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001924 dmac_47_16),
1925 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001926 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001927 dmac_47_16),
1928 ib_spec->eth.val.dst_mac);
1929
Moses Reuben2d1e6972016-11-14 19:04:52 +02001930 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03001931 smac_47_16),
1932 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001933 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03001934 smac_47_16),
1935 ib_spec->eth.val.src_mac);
1936
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001937 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02001938 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001939 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001940 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03001941 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001942
Moses Reuben2d1e6972016-11-14 19:04:52 +02001943 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001944 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001945 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001946 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1947
Moses Reuben2d1e6972016-11-14 19:04:52 +02001948 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001949 first_cfi,
1950 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001951 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001952 first_cfi,
1953 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1954
Moses Reuben2d1e6972016-11-14 19:04:52 +02001955 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001956 first_prio,
1957 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02001958 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001959 first_prio,
1960 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1961 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02001962 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001963 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001964 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001965 ethertype, ntohs(ib_spec->eth.val.ether_type));
1966 break;
1967 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001968 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02001969 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001970
Ariel Levkovich19cc7522017-04-03 13:11:03 +03001971 if (match_ipv) {
1972 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1973 ip_version, 0xf);
1974 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1975 ip_version, IPV4_VERSION);
1976 } else {
1977 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
1978 ethertype, 0xffff);
1979 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
1980 ethertype, ETH_P_IP);
1981 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001982
Moses Reuben2d1e6972016-11-14 19:04:52 +02001983 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001984 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1985 &ib_spec->ipv4.mask.src_ip,
1986 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001987 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001988 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1989 &ib_spec->ipv4.val.src_ip,
1990 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001991 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001992 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1993 &ib_spec->ipv4.mask.dst_ip,
1994 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02001995 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001996 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1997 &ib_spec->ipv4.val.dst_ip,
1998 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001999
Moses Reuben2d1e6972016-11-14 19:04:52 +02002000 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002001 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2002
Moses Reuben2d1e6972016-11-14 19:04:52 +02002003 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002004 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002005 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002006 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002007 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002008 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002009
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002010 if (match_ipv) {
2011 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2012 ip_version, 0xf);
2013 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2014 ip_version, IPV6_VERSION);
2015 } else {
2016 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2017 ethertype, 0xffff);
2018 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2019 ethertype, ETH_P_IPV6);
2020 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002021
Moses Reuben2d1e6972016-11-14 19:04:52 +02002022 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002023 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2024 &ib_spec->ipv6.mask.src_ip,
2025 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002026 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002027 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2028 &ib_spec->ipv6.val.src_ip,
2029 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002030 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002031 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2032 &ib_spec->ipv6.mask.dst_ip,
2033 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002034 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002035 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2036 &ib_spec->ipv6.val.dst_ip,
2037 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002038
Moses Reuben2d1e6972016-11-14 19:04:52 +02002039 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002040 ib_spec->ipv6.mask.traffic_class,
2041 ib_spec->ipv6.val.traffic_class);
2042
Moses Reuben2d1e6972016-11-14 19:04:52 +02002043 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002044 ib_spec->ipv6.mask.next_hdr,
2045 ib_spec->ipv6.val.next_hdr);
2046
Moses Reuben2d1e6972016-11-14 19:04:52 +02002047 set_flow_label(misc_params_c, misc_params_v,
2048 ntohl(ib_spec->ipv6.mask.flow_label),
2049 ntohl(ib_spec->ipv6.val.flow_label),
2050 ib_spec->type & IB_FLOW_SPEC_INNER);
2051
Maor Gottlieb026bae02016-06-17 15:14:51 +03002052 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002053 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002054 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2055 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002056 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002057
Moses Reuben2d1e6972016-11-14 19:04:52 +02002058 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002059 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002060 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002061 IPPROTO_TCP);
2062
Moses Reuben2d1e6972016-11-14 19:04:52 +02002063 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002064 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002065 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002066 ntohs(ib_spec->tcp_udp.val.src_port));
2067
Moses Reuben2d1e6972016-11-14 19:04:52 +02002068 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002069 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002070 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002071 ntohs(ib_spec->tcp_udp.val.dst_port));
2072 break;
2073 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002074 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2075 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002076 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002077
Moses Reuben2d1e6972016-11-14 19:04:52 +02002078 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002079 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002080 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002081 IPPROTO_UDP);
2082
Moses Reuben2d1e6972016-11-14 19:04:52 +02002083 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002084 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002085 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002086 ntohs(ib_spec->tcp_udp.val.src_port));
2087
Moses Reuben2d1e6972016-11-14 19:04:52 +02002088 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002089 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002090 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002091 ntohs(ib_spec->tcp_udp.val.dst_port));
2092 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002093 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2094 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2095 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002096 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002097
2098 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2099 ntohl(ib_spec->tunnel.mask.tunnel_id));
2100 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2101 ntohl(ib_spec->tunnel.val.tunnel_id));
2102 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002103 case IB_FLOW_SPEC_ACTION_TAG:
2104 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2105 LAST_FLOW_TAG_FIELD))
2106 return -EOPNOTSUPP;
2107 if (ib_spec->flow_tag.tag_id >= BIT(24))
2108 return -EINVAL;
2109
2110 *tag_id = ib_spec->flow_tag.tag_id;
2111 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002112 case IB_FLOW_SPEC_ACTION_DROP:
2113 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2114 LAST_DROP_FIELD))
2115 return -EOPNOTSUPP;
2116 *is_drop = true;
2117 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002118 default:
2119 return -EINVAL;
2120 }
2121
2122 return 0;
2123}
2124
2125/* If a flow could catch both multicast and unicast packets,
2126 * it won't fall into the multicast flow steering table and this rule
2127 * could steal other multicast packets.
2128 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002129static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002130{
Yishai Hadas81e30882017-06-08 16:15:09 +03002131 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002132
2133 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002134 ib_attr->num_of_specs < 1)
2135 return false;
2136
Yishai Hadas81e30882017-06-08 16:15:09 +03002137 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2138 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2139 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002140
Yishai Hadas81e30882017-06-08 16:15:09 +03002141 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2142 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2143 return true;
2144
2145 return false;
2146 }
2147
2148 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2149 struct ib_flow_spec_eth *eth_spec;
2150
2151 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2152 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2153 is_multicast_ether_addr(eth_spec->val.dst_mac);
2154 }
2155
2156 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002157}
2158
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002159static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2160 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002161 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002162{
2163 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002164 int match_ipv = check_inner ?
2165 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2166 ft_field_support.inner_ip_version) :
2167 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2168 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002169 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2170 bool ipv4_spec_valid, ipv6_spec_valid;
2171 unsigned int ip_spec_type = 0;
2172 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002173 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002174 bool mask_valid = true;
2175 u16 eth_type = 0;
2176 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002177
2178 /* Validate that ethertype is correct */
2179 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002180 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002181 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002182 mask_valid = (ib_spec->eth.mask.ether_type ==
2183 htons(0xffff));
2184 has_ethertype = true;
2185 eth_type = ntohs(ib_spec->eth.val.ether_type);
2186 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2187 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2188 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002189 }
2190 ib_spec = (void *)ib_spec + ib_spec->size;
2191 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002192
2193 type_valid = (!has_ethertype) || (!ip_spec_type);
2194 if (!type_valid && mask_valid) {
2195 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2196 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2197 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2198 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002199
2200 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2201 (((eth_type == ETH_P_MPLS_UC) ||
2202 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002203 }
2204
2205 return type_valid;
2206}
2207
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002208static bool is_valid_attr(struct mlx5_core_dev *mdev,
2209 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002210{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002211 return is_valid_ethertype(mdev, flow_attr, false) &&
2212 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002213}
2214
2215static void put_flow_table(struct mlx5_ib_dev *dev,
2216 struct mlx5_ib_flow_prio *prio, bool ft_added)
2217{
2218 prio->refcount -= !!ft_added;
2219 if (!prio->refcount) {
2220 mlx5_destroy_flow_table(prio->flow_table);
2221 prio->flow_table = NULL;
2222 }
2223}
2224
2225static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2226{
2227 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2228 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2229 struct mlx5_ib_flow_handler,
2230 ibflow);
2231 struct mlx5_ib_flow_handler *iter, *tmp;
2232
2233 mutex_lock(&dev->flow_db.lock);
2234
2235 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002236 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002237 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002238 list_del(&iter->list);
2239 kfree(iter);
2240 }
2241
Mark Bloch74491de2016-08-31 11:24:25 +00002242 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002243 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002244 mutex_unlock(&dev->flow_db.lock);
2245
2246 kfree(handler);
2247
2248 return 0;
2249}
2250
Maor Gottlieb35d190112016-03-07 18:51:47 +02002251static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2252{
2253 priority *= 2;
2254 if (!dont_trap)
2255 priority++;
2256 return priority;
2257}
2258
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002259enum flow_table_type {
2260 MLX5_IB_FT_RX,
2261 MLX5_IB_FT_TX
2262};
2263
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002264#define MLX5_FS_MAX_TYPES 6
2265#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002266static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002267 struct ib_flow_attr *flow_attr,
2268 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002269{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002270 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002271 struct mlx5_flow_namespace *ns = NULL;
2272 struct mlx5_ib_flow_prio *prio;
2273 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002274 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002275 int num_entries;
2276 int num_groups;
2277 int priority;
2278 int err = 0;
2279
Maor Gottliebdac388e2017-03-29 06:09:00 +03002280 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2281 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002282 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002283 if (flow_is_multicast_only(flow_attr) &&
2284 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002285 priority = MLX5_IB_FLOW_MCAST_PRIO;
2286 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002287 priority = ib_prio_to_core_prio(flow_attr->priority,
2288 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002289 ns = mlx5_get_flow_namespace(dev->mdev,
2290 MLX5_FLOW_NAMESPACE_BYPASS);
2291 num_entries = MLX5_FS_MAX_ENTRIES;
2292 num_groups = MLX5_FS_MAX_TYPES;
2293 prio = &dev->flow_db.prios[priority];
2294 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2295 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2296 ns = mlx5_get_flow_namespace(dev->mdev,
2297 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2298 build_leftovers_ft_param(&priority,
2299 &num_entries,
2300 &num_groups);
2301 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002302 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2303 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2304 allow_sniffer_and_nic_rx_shared_tir))
2305 return ERR_PTR(-ENOTSUPP);
2306
2307 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2308 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2309 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2310
2311 prio = &dev->flow_db.sniffer[ft_type];
2312 priority = 0;
2313 num_entries = 1;
2314 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002315 }
2316
2317 if (!ns)
2318 return ERR_PTR(-ENOTSUPP);
2319
Maor Gottliebdac388e2017-03-29 06:09:00 +03002320 if (num_entries > max_table_size)
2321 return ERR_PTR(-ENOMEM);
2322
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002323 ft = prio->flow_table;
2324 if (!ft) {
2325 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2326 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002327 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002328 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002329
2330 if (!IS_ERR(ft)) {
2331 prio->refcount = 0;
2332 prio->flow_table = ft;
2333 } else {
2334 err = PTR_ERR(ft);
2335 }
2336 }
2337
2338 return err ? ERR_PTR(err) : prio;
2339}
2340
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002341static void set_underlay_qp(struct mlx5_ib_dev *dev,
2342 struct mlx5_flow_spec *spec,
2343 u32 underlay_qpn)
2344{
2345 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2346 spec->match_criteria,
2347 misc_parameters);
2348 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2349 misc_parameters);
2350
2351 if (underlay_qpn &&
2352 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2353 ft_field_support.bth_dst_qp)) {
2354 MLX5_SET(fte_match_set_misc,
2355 misc_params_v, bth_dst_qp, underlay_qpn);
2356 MLX5_SET(fte_match_set_misc,
2357 misc_params_c, bth_dst_qp, 0xffffff);
2358 }
2359}
2360
2361static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2362 struct mlx5_ib_flow_prio *ft_prio,
2363 const struct ib_flow_attr *flow_attr,
2364 struct mlx5_flow_destination *dst,
2365 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002366{
2367 struct mlx5_flow_table *ft = ft_prio->flow_table;
2368 struct mlx5_ib_flow_handler *handler;
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002369 struct mlx5_flow_act flow_act = {0};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002370 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002371 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002372 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002373 unsigned int spec_index;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002374 u32 flow_tag = MLX5_FS_DEFAULT_FLOW_TAG;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002375 bool is_drop = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002376 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002377 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002378
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002379 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002380 return ERR_PTR(-EINVAL);
2381
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002382 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002383 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002384 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002385 err = -ENOMEM;
2386 goto free;
2387 }
2388
2389 INIT_LIST_HEAD(&handler->list);
2390
2391 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002392 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002393 spec->match_value,
2394 ib_flow, &flow_tag, &is_drop);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002395 if (err < 0)
2396 goto free;
2397
2398 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2399 }
2400
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002401 if (!flow_is_multicast_only(flow_attr))
2402 set_underlay_qp(dev, spec, underlay_qpn);
2403
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002404 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002405 if (is_drop) {
2406 flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2407 rule_dst = NULL;
2408 dest_num = 0;
2409 } else {
2410 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2411 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2412 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002413
2414 if (flow_tag != MLX5_FS_DEFAULT_FLOW_TAG &&
2415 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2416 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2417 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
2418 flow_tag, flow_attr->type);
2419 err = -EINVAL;
2420 goto free;
2421 }
2422 flow_act.flow_tag = flow_tag;
Mark Bloch74491de2016-08-31 11:24:25 +00002423 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002424 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002425 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002426
2427 if (IS_ERR(handler->rule)) {
2428 err = PTR_ERR(handler->rule);
2429 goto free;
2430 }
2431
Maor Gottliebd9d49802016-08-28 14:16:33 +03002432 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002433 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002434
2435 ft_prio->flow_table = ft;
2436free:
2437 if (err)
2438 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002439 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002440 return err ? ERR_PTR(err) : handler;
2441}
2442
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002443static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2444 struct mlx5_ib_flow_prio *ft_prio,
2445 const struct ib_flow_attr *flow_attr,
2446 struct mlx5_flow_destination *dst)
2447{
2448 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2449}
2450
Maor Gottlieb35d190112016-03-07 18:51:47 +02002451static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2452 struct mlx5_ib_flow_prio *ft_prio,
2453 struct ib_flow_attr *flow_attr,
2454 struct mlx5_flow_destination *dst)
2455{
2456 struct mlx5_ib_flow_handler *handler_dst = NULL;
2457 struct mlx5_ib_flow_handler *handler = NULL;
2458
2459 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2460 if (!IS_ERR(handler)) {
2461 handler_dst = create_flow_rule(dev, ft_prio,
2462 flow_attr, dst);
2463 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002464 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002465 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002466 kfree(handler);
2467 handler = handler_dst;
2468 } else {
2469 list_add(&handler_dst->list, &handler->list);
2470 }
2471 }
2472
2473 return handler;
2474}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002475enum {
2476 LEFTOVERS_MC,
2477 LEFTOVERS_UC,
2478};
2479
2480static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2481 struct mlx5_ib_flow_prio *ft_prio,
2482 struct ib_flow_attr *flow_attr,
2483 struct mlx5_flow_destination *dst)
2484{
2485 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2486 struct mlx5_ib_flow_handler *handler = NULL;
2487
2488 static struct {
2489 struct ib_flow_attr flow_attr;
2490 struct ib_flow_spec_eth eth_flow;
2491 } leftovers_specs[] = {
2492 [LEFTOVERS_MC] = {
2493 .flow_attr = {
2494 .num_of_specs = 1,
2495 .size = sizeof(leftovers_specs[0])
2496 },
2497 .eth_flow = {
2498 .type = IB_FLOW_SPEC_ETH,
2499 .size = sizeof(struct ib_flow_spec_eth),
2500 .mask = {.dst_mac = {0x1} },
2501 .val = {.dst_mac = {0x1} }
2502 }
2503 },
2504 [LEFTOVERS_UC] = {
2505 .flow_attr = {
2506 .num_of_specs = 1,
2507 .size = sizeof(leftovers_specs[0])
2508 },
2509 .eth_flow = {
2510 .type = IB_FLOW_SPEC_ETH,
2511 .size = sizeof(struct ib_flow_spec_eth),
2512 .mask = {.dst_mac = {0x1} },
2513 .val = {.dst_mac = {} }
2514 }
2515 }
2516 };
2517
2518 handler = create_flow_rule(dev, ft_prio,
2519 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2520 dst);
2521 if (!IS_ERR(handler) &&
2522 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2523 handler_ucast = create_flow_rule(dev, ft_prio,
2524 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2525 dst);
2526 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002527 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002528 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002529 kfree(handler);
2530 handler = handler_ucast;
2531 } else {
2532 list_add(&handler_ucast->list, &handler->list);
2533 }
2534 }
2535
2536 return handler;
2537}
2538
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002539static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2540 struct mlx5_ib_flow_prio *ft_rx,
2541 struct mlx5_ib_flow_prio *ft_tx,
2542 struct mlx5_flow_destination *dst)
2543{
2544 struct mlx5_ib_flow_handler *handler_rx;
2545 struct mlx5_ib_flow_handler *handler_tx;
2546 int err;
2547 static const struct ib_flow_attr flow_attr = {
2548 .num_of_specs = 0,
2549 .size = sizeof(flow_attr)
2550 };
2551
2552 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2553 if (IS_ERR(handler_rx)) {
2554 err = PTR_ERR(handler_rx);
2555 goto err;
2556 }
2557
2558 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2559 if (IS_ERR(handler_tx)) {
2560 err = PTR_ERR(handler_tx);
2561 goto err_tx;
2562 }
2563
2564 list_add(&handler_tx->list, &handler_rx->list);
2565
2566 return handler_rx;
2567
2568err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002569 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002570 ft_rx->refcount--;
2571 kfree(handler_rx);
2572err:
2573 return ERR_PTR(err);
2574}
2575
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002576static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2577 struct ib_flow_attr *flow_attr,
2578 int domain)
2579{
2580 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002581 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002582 struct mlx5_ib_flow_handler *handler = NULL;
2583 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002584 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002585 struct mlx5_ib_flow_prio *ft_prio;
2586 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002587 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002588
2589 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03002590 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002591
2592 if (domain != IB_FLOW_DOMAIN_USER ||
2593 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002594 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002595 return ERR_PTR(-EINVAL);
2596
2597 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2598 if (!dst)
2599 return ERR_PTR(-ENOMEM);
2600
2601 mutex_lock(&dev->flow_db.lock);
2602
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002603 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002604 if (IS_ERR(ft_prio)) {
2605 err = PTR_ERR(ft_prio);
2606 goto unlock;
2607 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002608 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2609 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2610 if (IS_ERR(ft_prio_tx)) {
2611 err = PTR_ERR(ft_prio_tx);
2612 ft_prio_tx = NULL;
2613 goto destroy_ft;
2614 }
2615 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002616
2617 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002618 if (mqp->flags & MLX5_IB_QP_RSS)
2619 dst->tir_num = mqp->rss_qp.tirn;
2620 else
2621 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002622
2623 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002624 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2625 handler = create_dont_trap_rule(dev, ft_prio,
2626 flow_attr, dst);
2627 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002628 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
2629 mqp->underlay_qpn : 0;
2630 handler = _create_flow_rule(dev, ft_prio, flow_attr,
2631 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02002632 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002633 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2634 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2635 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2636 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002637 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2638 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002639 } else {
2640 err = -EINVAL;
2641 goto destroy_ft;
2642 }
2643
2644 if (IS_ERR(handler)) {
2645 err = PTR_ERR(handler);
2646 handler = NULL;
2647 goto destroy_ft;
2648 }
2649
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002650 mutex_unlock(&dev->flow_db.lock);
2651 kfree(dst);
2652
2653 return &handler->ibflow;
2654
2655destroy_ft:
2656 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002657 if (ft_prio_tx)
2658 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002659unlock:
2660 mutex_unlock(&dev->flow_db.lock);
2661 kfree(dst);
2662 kfree(handler);
2663 return ERR_PTR(err);
2664}
2665
Eli Cohene126ba92013-07-07 17:25:49 +03002666static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2667{
2668 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03002669 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03002670 int err;
2671
Yishai Hadas81e30882017-06-08 16:15:09 +03002672 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
2673 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
2674 return -EOPNOTSUPP;
2675 }
2676
Jack Morgenstein9603b612014-07-28 23:30:22 +03002677 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002678 if (err)
2679 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2680 ibqp->qp_num, gid->raw);
2681
2682 return err;
2683}
2684
2685static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2686{
2687 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2688 int err;
2689
Jack Morgenstein9603b612014-07-28 23:30:22 +03002690 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002691 if (err)
2692 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2693 ibqp->qp_num, gid->raw);
2694
2695 return err;
2696}
2697
2698static int init_node_data(struct mlx5_ib_dev *dev)
2699{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002700 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002701
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002702 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002703 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002704 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002705
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002706 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002707
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002708 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002709}
2710
2711static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2712 char *buf)
2713{
2714 struct mlx5_ib_dev *dev =
2715 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2716
Jack Morgenstein9603b612014-07-28 23:30:22 +03002717 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002718}
2719
2720static ssize_t show_reg_pages(struct device *device,
2721 struct device_attribute *attr, char *buf)
2722{
2723 struct mlx5_ib_dev *dev =
2724 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2725
Haggai Eran6aec21f2014-12-11 17:04:23 +02002726 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002727}
2728
2729static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2730 char *buf)
2731{
2732 struct mlx5_ib_dev *dev =
2733 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002734 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002735}
2736
Eli Cohene126ba92013-07-07 17:25:49 +03002737static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2738 char *buf)
2739{
2740 struct mlx5_ib_dev *dev =
2741 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002742 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002743}
2744
2745static ssize_t show_board(struct device *device, struct device_attribute *attr,
2746 char *buf)
2747{
2748 struct mlx5_ib_dev *dev =
2749 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2750 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002751 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002752}
2753
2754static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002755static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2756static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2757static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2758static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2759
2760static struct device_attribute *mlx5_class_attributes[] = {
2761 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002762 &dev_attr_hca_type,
2763 &dev_attr_board_id,
2764 &dev_attr_fw_pages,
2765 &dev_attr_reg_pages,
2766};
2767
Haggai Eran7722f472016-02-29 15:45:07 +02002768static void pkey_change_handler(struct work_struct *work)
2769{
2770 struct mlx5_ib_port_resources *ports =
2771 container_of(work, struct mlx5_ib_port_resources,
2772 pkey_change_work);
2773
2774 mutex_lock(&ports->devr->mutex);
2775 mlx5_ib_gsi_pkey_change(ports->gsi);
2776 mutex_unlock(&ports->devr->mutex);
2777}
2778
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002779static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2780{
2781 struct mlx5_ib_qp *mqp;
2782 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2783 struct mlx5_core_cq *mcq;
2784 struct list_head cq_armed_list;
2785 unsigned long flags_qp;
2786 unsigned long flags_cq;
2787 unsigned long flags;
2788
2789 INIT_LIST_HEAD(&cq_armed_list);
2790
2791 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2792 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2793 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2794 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2795 if (mqp->sq.tail != mqp->sq.head) {
2796 send_mcq = to_mcq(mqp->ibqp.send_cq);
2797 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2798 if (send_mcq->mcq.comp &&
2799 mqp->ibqp.send_cq->comp_handler) {
2800 if (!send_mcq->mcq.reset_notify_added) {
2801 send_mcq->mcq.reset_notify_added = 1;
2802 list_add_tail(&send_mcq->mcq.reset_notify,
2803 &cq_armed_list);
2804 }
2805 }
2806 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2807 }
2808 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2809 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2810 /* no handling is needed for SRQ */
2811 if (!mqp->ibqp.srq) {
2812 if (mqp->rq.tail != mqp->rq.head) {
2813 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2814 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2815 if (recv_mcq->mcq.comp &&
2816 mqp->ibqp.recv_cq->comp_handler) {
2817 if (!recv_mcq->mcq.reset_notify_added) {
2818 recv_mcq->mcq.reset_notify_added = 1;
2819 list_add_tail(&recv_mcq->mcq.reset_notify,
2820 &cq_armed_list);
2821 }
2822 }
2823 spin_unlock_irqrestore(&recv_mcq->lock,
2824 flags_cq);
2825 }
2826 }
2827 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2828 }
2829 /*At that point all inflight post send were put to be executed as of we
2830 * lock/unlock above locks Now need to arm all involved CQs.
2831 */
2832 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2833 mcq->comp(mcq);
2834 }
2835 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2836}
2837
Maor Gottlieb03404e82017-05-30 10:29:13 +03002838static void delay_drop_handler(struct work_struct *work)
2839{
2840 int err;
2841 struct mlx5_ib_delay_drop *delay_drop =
2842 container_of(work, struct mlx5_ib_delay_drop,
2843 delay_drop_work);
2844
Maor Gottliebfe248c32017-05-30 10:29:14 +03002845 atomic_inc(&delay_drop->events_cnt);
2846
Maor Gottlieb03404e82017-05-30 10:29:13 +03002847 mutex_lock(&delay_drop->lock);
2848 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
2849 delay_drop->timeout);
2850 if (err) {
2851 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
2852 delay_drop->timeout);
2853 delay_drop->activate = false;
2854 }
2855 mutex_unlock(&delay_drop->lock);
2856}
2857
Jack Morgenstein9603b612014-07-28 23:30:22 +03002858static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002859 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002860{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002861 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002862 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03002863 bool fatal = false;
Eli Cohene126ba92013-07-07 17:25:49 +03002864 u8 port = 0;
2865
2866 switch (event) {
2867 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03002868 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002869 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002870 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03002871 break;
2872
2873 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002874 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002875 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002876 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002877
2878 /* In RoCE, port up/down events are handled in
2879 * mlx5_netdev_event().
2880 */
2881 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2882 IB_LINK_LAYER_ETHERNET)
2883 return;
2884
2885 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2886 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002887 break;
2888
Eli Cohene126ba92013-07-07 17:25:49 +03002889 case MLX5_DEV_EVENT_LID_CHANGE:
2890 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002891 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002892 break;
2893
2894 case MLX5_DEV_EVENT_PKEY_CHANGE:
2895 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002896 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002897
2898 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002899 break;
2900
2901 case MLX5_DEV_EVENT_GUID_CHANGE:
2902 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002903 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002904 break;
2905
2906 case MLX5_DEV_EVENT_CLIENT_REREG:
2907 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002908 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002909 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002910 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
2911 schedule_work(&ibdev->delay_drop.delay_drop_work);
2912 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002913 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03002914 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03002915 }
2916
2917 ibev.device = &ibdev->ib_dev;
2918 ibev.element.port_num = port;
2919
Eli Cohena0c84c32013-09-11 16:35:27 +03002920 if (port < 1 || port > ibdev->num_ports) {
2921 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03002922 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03002923 }
2924
Eli Cohene126ba92013-07-07 17:25:49 +03002925 if (ibdev->ib_active)
2926 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03002927
2928 if (fatal)
2929 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03002930
2931out:
2932 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002933}
2934
Maor Gottliebc43f1112017-01-18 14:10:33 +02002935static int set_has_smi_cap(struct mlx5_ib_dev *dev)
2936{
2937 struct mlx5_hca_vport_context vport_ctx;
2938 int err;
2939 int port;
2940
2941 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
2942 dev->mdev->port_caps[port - 1].has_smi = false;
2943 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
2944 MLX5_CAP_PORT_TYPE_IB) {
2945 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
2946 err = mlx5_query_hca_vport_context(dev->mdev, 0,
2947 port, 0,
2948 &vport_ctx);
2949 if (err) {
2950 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
2951 port, err);
2952 return err;
2953 }
2954 dev->mdev->port_caps[port - 1].has_smi =
2955 vport_ctx.has_smi;
2956 } else {
2957 dev->mdev->port_caps[port - 1].has_smi = true;
2958 }
2959 }
2960 }
2961 return 0;
2962}
2963
Eli Cohene126ba92013-07-07 17:25:49 +03002964static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2965{
2966 int port;
2967
Saeed Mahameed938fe832015-05-28 22:28:41 +03002968 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002969 mlx5_query_ext_port_caps(dev, port);
2970}
2971
2972static int get_port_caps(struct mlx5_ib_dev *dev)
2973{
2974 struct ib_device_attr *dprops = NULL;
2975 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002976 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002977 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002978 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002979
2980 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2981 if (!pprops)
2982 goto out;
2983
2984 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2985 if (!dprops)
2986 goto out;
2987
Maor Gottliebc43f1112017-01-18 14:10:33 +02002988 err = set_has_smi_cap(dev);
2989 if (err)
2990 goto out;
2991
Matan Barak2528e332015-06-11 16:35:25 +03002992 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002993 if (err) {
2994 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2995 goto out;
2996 }
2997
Saeed Mahameed938fe832015-05-28 22:28:41 +03002998 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Or Gerlitzc4550c62017-01-24 13:02:39 +02002999 memset(pprops, 0, sizeof(*pprops));
Eli Cohene126ba92013-07-07 17:25:49 +03003000 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3001 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03003002 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3003 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03003004 break;
3005 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03003006 dev->mdev->port_caps[port - 1].pkey_table_len =
3007 dprops->max_pkeys;
3008 dev->mdev->port_caps[port - 1].gid_table_len =
3009 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03003010 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
3011 dprops->max_pkeys, pprops->gid_tbl_len);
3012 }
3013
3014out:
3015 kfree(pprops);
3016 kfree(dprops);
3017
3018 return err;
3019}
3020
3021static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3022{
3023 int err;
3024
3025 err = mlx5_mr_cache_cleanup(dev);
3026 if (err)
3027 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3028
3029 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003030 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003031 ib_dealloc_pd(dev->umrc.pd);
3032}
3033
3034enum {
3035 MAX_UMR_WR = 128,
3036};
3037
3038static int create_umr_res(struct mlx5_ib_dev *dev)
3039{
3040 struct ib_qp_init_attr *init_attr = NULL;
3041 struct ib_qp_attr *attr = NULL;
3042 struct ib_pd *pd;
3043 struct ib_cq *cq;
3044 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003045 int ret;
3046
3047 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3048 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3049 if (!attr || !init_attr) {
3050 ret = -ENOMEM;
3051 goto error_0;
3052 }
3053
Christoph Hellwiged082d32016-09-05 12:56:17 +02003054 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003055 if (IS_ERR(pd)) {
3056 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3057 ret = PTR_ERR(pd);
3058 goto error_0;
3059 }
3060
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003061 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003062 if (IS_ERR(cq)) {
3063 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3064 ret = PTR_ERR(cq);
3065 goto error_2;
3066 }
Eli Cohene126ba92013-07-07 17:25:49 +03003067
3068 init_attr->send_cq = cq;
3069 init_attr->recv_cq = cq;
3070 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3071 init_attr->cap.max_send_wr = MAX_UMR_WR;
3072 init_attr->cap.max_send_sge = 1;
3073 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3074 init_attr->port_num = 1;
3075 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3076 if (IS_ERR(qp)) {
3077 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3078 ret = PTR_ERR(qp);
3079 goto error_3;
3080 }
3081 qp->device = &dev->ib_dev;
3082 qp->real_qp = qp;
3083 qp->uobject = NULL;
3084 qp->qp_type = MLX5_IB_QPT_REG_UMR;
3085
3086 attr->qp_state = IB_QPS_INIT;
3087 attr->port_num = 1;
3088 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3089 IB_QP_PORT, NULL);
3090 if (ret) {
3091 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3092 goto error_4;
3093 }
3094
3095 memset(attr, 0, sizeof(*attr));
3096 attr->qp_state = IB_QPS_RTR;
3097 attr->path_mtu = IB_MTU_256;
3098
3099 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3100 if (ret) {
3101 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3102 goto error_4;
3103 }
3104
3105 memset(attr, 0, sizeof(*attr));
3106 attr->qp_state = IB_QPS_RTS;
3107 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3108 if (ret) {
3109 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3110 goto error_4;
3111 }
3112
3113 dev->umrc.qp = qp;
3114 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003115 dev->umrc.pd = pd;
3116
3117 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3118 ret = mlx5_mr_cache_init(dev);
3119 if (ret) {
3120 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3121 goto error_4;
3122 }
3123
3124 kfree(attr);
3125 kfree(init_attr);
3126
3127 return 0;
3128
3129error_4:
3130 mlx5_ib_destroy_qp(qp);
3131
3132error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003133 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003134
3135error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003136 ib_dealloc_pd(pd);
3137
3138error_0:
3139 kfree(attr);
3140 kfree(init_attr);
3141 return ret;
3142}
3143
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003144static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3145{
3146 switch (umr_fence_cap) {
3147 case MLX5_CAP_UMR_FENCE_NONE:
3148 return MLX5_FENCE_MODE_NONE;
3149 case MLX5_CAP_UMR_FENCE_SMALL:
3150 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3151 default:
3152 return MLX5_FENCE_MODE_STRONG_ORDERING;
3153 }
3154}
3155
Eli Cohene126ba92013-07-07 17:25:49 +03003156static int create_dev_resources(struct mlx5_ib_resources *devr)
3157{
3158 struct ib_srq_init_attr attr;
3159 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003160 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003161 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003162 int ret = 0;
3163
3164 dev = container_of(devr, struct mlx5_ib_dev, devr);
3165
Haggai Erand16e91d2016-02-29 15:45:05 +02003166 mutex_init(&devr->mutex);
3167
Eli Cohene126ba92013-07-07 17:25:49 +03003168 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3169 if (IS_ERR(devr->p0)) {
3170 ret = PTR_ERR(devr->p0);
3171 goto error0;
3172 }
3173 devr->p0->device = &dev->ib_dev;
3174 devr->p0->uobject = NULL;
3175 atomic_set(&devr->p0->usecnt, 0);
3176
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003177 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003178 if (IS_ERR(devr->c0)) {
3179 ret = PTR_ERR(devr->c0);
3180 goto error1;
3181 }
3182 devr->c0->device = &dev->ib_dev;
3183 devr->c0->uobject = NULL;
3184 devr->c0->comp_handler = NULL;
3185 devr->c0->event_handler = NULL;
3186 devr->c0->cq_context = NULL;
3187 atomic_set(&devr->c0->usecnt, 0);
3188
3189 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3190 if (IS_ERR(devr->x0)) {
3191 ret = PTR_ERR(devr->x0);
3192 goto error2;
3193 }
3194 devr->x0->device = &dev->ib_dev;
3195 devr->x0->inode = NULL;
3196 atomic_set(&devr->x0->usecnt, 0);
3197 mutex_init(&devr->x0->tgt_qp_mutex);
3198 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3199
3200 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3201 if (IS_ERR(devr->x1)) {
3202 ret = PTR_ERR(devr->x1);
3203 goto error3;
3204 }
3205 devr->x1->device = &dev->ib_dev;
3206 devr->x1->inode = NULL;
3207 atomic_set(&devr->x1->usecnt, 0);
3208 mutex_init(&devr->x1->tgt_qp_mutex);
3209 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3210
3211 memset(&attr, 0, sizeof(attr));
3212 attr.attr.max_sge = 1;
3213 attr.attr.max_wr = 1;
3214 attr.srq_type = IB_SRQT_XRC;
3215 attr.ext.xrc.cq = devr->c0;
3216 attr.ext.xrc.xrcd = devr->x0;
3217
3218 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3219 if (IS_ERR(devr->s0)) {
3220 ret = PTR_ERR(devr->s0);
3221 goto error4;
3222 }
3223 devr->s0->device = &dev->ib_dev;
3224 devr->s0->pd = devr->p0;
3225 devr->s0->uobject = NULL;
3226 devr->s0->event_handler = NULL;
3227 devr->s0->srq_context = NULL;
3228 devr->s0->srq_type = IB_SRQT_XRC;
3229 devr->s0->ext.xrc.xrcd = devr->x0;
3230 devr->s0->ext.xrc.cq = devr->c0;
3231 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
3232 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
3233 atomic_inc(&devr->p0->usecnt);
3234 atomic_set(&devr->s0->usecnt, 0);
3235
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003236 memset(&attr, 0, sizeof(attr));
3237 attr.attr.max_sge = 1;
3238 attr.attr.max_wr = 1;
3239 attr.srq_type = IB_SRQT_BASIC;
3240 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3241 if (IS_ERR(devr->s1)) {
3242 ret = PTR_ERR(devr->s1);
3243 goto error5;
3244 }
3245 devr->s1->device = &dev->ib_dev;
3246 devr->s1->pd = devr->p0;
3247 devr->s1->uobject = NULL;
3248 devr->s1->event_handler = NULL;
3249 devr->s1->srq_context = NULL;
3250 devr->s1->srq_type = IB_SRQT_BASIC;
3251 devr->s1->ext.xrc.cq = devr->c0;
3252 atomic_inc(&devr->p0->usecnt);
3253 atomic_set(&devr->s0->usecnt, 0);
3254
Haggai Eran7722f472016-02-29 15:45:07 +02003255 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3256 INIT_WORK(&devr->ports[port].pkey_change_work,
3257 pkey_change_handler);
3258 devr->ports[port].devr = devr;
3259 }
3260
Eli Cohene126ba92013-07-07 17:25:49 +03003261 return 0;
3262
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003263error5:
3264 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003265error4:
3266 mlx5_ib_dealloc_xrcd(devr->x1);
3267error3:
3268 mlx5_ib_dealloc_xrcd(devr->x0);
3269error2:
3270 mlx5_ib_destroy_cq(devr->c0);
3271error1:
3272 mlx5_ib_dealloc_pd(devr->p0);
3273error0:
3274 return ret;
3275}
3276
3277static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3278{
Haggai Eran7722f472016-02-29 15:45:07 +02003279 struct mlx5_ib_dev *dev =
3280 container_of(devr, struct mlx5_ib_dev, devr);
3281 int port;
3282
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003283 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003284 mlx5_ib_destroy_srq(devr->s0);
3285 mlx5_ib_dealloc_xrcd(devr->x0);
3286 mlx5_ib_dealloc_xrcd(devr->x1);
3287 mlx5_ib_destroy_cq(devr->c0);
3288 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003289
3290 /* Make sure no change P_Key work items are still executing */
3291 for (port = 0; port < dev->num_ports; ++port)
3292 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003293}
3294
Achiad Shochate53505a2015-12-23 18:47:25 +02003295static u32 get_core_cap_flags(struct ib_device *ibdev)
3296{
3297 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3298 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3299 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3300 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
3301 u32 ret = 0;
3302
3303 if (ll == IB_LINK_LAYER_INFINIBAND)
3304 return RDMA_CORE_PORT_IBA_IB;
3305
Or Gerlitz72cd5712017-01-24 13:02:36 +02003306 ret = RDMA_CORE_PORT_RAW_PACKET;
3307
Achiad Shochate53505a2015-12-23 18:47:25 +02003308 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003309 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003310
3311 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003312 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003313
3314 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3315 ret |= RDMA_CORE_PORT_IBA_ROCE;
3316
3317 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3318 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3319
3320 return ret;
3321}
3322
Ira Weiny77386132015-05-13 20:02:58 -04003323static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3324 struct ib_port_immutable *immutable)
3325{
3326 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003327 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3328 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003329 int err;
3330
Or Gerlitzc4550c62017-01-24 13:02:39 +02003331 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3332
3333 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003334 if (err)
3335 return err;
3336
3337 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3338 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003339 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003340 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3341 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003342
3343 return 0;
3344}
3345
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003346static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003347{
3348 struct mlx5_ib_dev *dev =
3349 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003350 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3351 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3352 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003353}
3354
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003355static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003356{
3357 struct mlx5_core_dev *mdev = dev->mdev;
3358 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3359 MLX5_FLOW_NAMESPACE_LAG);
3360 struct mlx5_flow_table *ft;
3361 int err;
3362
3363 if (!ns || !mlx5_lag_is_active(mdev))
3364 return 0;
3365
3366 err = mlx5_cmd_create_vport_lag(mdev);
3367 if (err)
3368 return err;
3369
3370 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3371 if (IS_ERR(ft)) {
3372 err = PTR_ERR(ft);
3373 goto err_destroy_vport_lag;
3374 }
3375
3376 dev->flow_db.lag_demux_ft = ft;
3377 return 0;
3378
3379err_destroy_vport_lag:
3380 mlx5_cmd_destroy_vport_lag(mdev);
3381 return err;
3382}
3383
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003384static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003385{
3386 struct mlx5_core_dev *mdev = dev->mdev;
3387
3388 if (dev->flow_db.lag_demux_ft) {
3389 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
3390 dev->flow_db.lag_demux_ft = NULL;
3391
3392 mlx5_cmd_destroy_vport_lag(mdev);
3393 }
3394}
3395
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003396static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003397{
Achiad Shochate53505a2015-12-23 18:47:25 +02003398 int err;
3399
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003400 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02003401 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003402 if (err) {
3403 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003404 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003405 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003406
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003407 return 0;
3408}
Achiad Shochate53505a2015-12-23 18:47:25 +02003409
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003410static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003411{
3412 if (dev->roce.nb.notifier_call) {
3413 unregister_netdevice_notifier(&dev->roce.nb);
3414 dev->roce.nb.notifier_call = NULL;
3415 }
3416}
3417
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003418static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03003419{
Eli Cohene126ba92013-07-07 17:25:49 +03003420 int err;
3421
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003422 err = mlx5_add_netdev_notifier(dev);
3423 if (err)
Achiad Shochate53505a2015-12-23 18:47:25 +02003424 return err;
Achiad Shochate53505a2015-12-23 18:47:25 +02003425
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003426 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3427 err = mlx5_nic_vport_enable_roce(dev->mdev);
3428 if (err)
3429 goto err_unregister_netdevice_notifier;
3430 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003431
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003432 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003433 if (err)
3434 goto err_disable_roce;
3435
Achiad Shochate53505a2015-12-23 18:47:25 +02003436 return 0;
3437
Aviv Heller9ef9c642016-09-18 20:48:01 +03003438err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003439 if (MLX5_CAP_GEN(dev->mdev, roce))
3440 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003441
Achiad Shochate53505a2015-12-23 18:47:25 +02003442err_unregister_netdevice_notifier:
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003443 mlx5_remove_netdev_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003444 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003445}
3446
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003447static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003448{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003449 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003450 if (MLX5_CAP_GEN(dev->mdev, roce))
3451 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003452}
3453
Parav Pandite1f24a72017-04-16 07:29:29 +03003454struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003455 const char *name;
3456 size_t offset;
3457};
3458
3459#define INIT_Q_COUNTER(_name) \
3460 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3461
Parav Pandite1f24a72017-04-16 07:29:29 +03003462static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003463 INIT_Q_COUNTER(rx_write_requests),
3464 INIT_Q_COUNTER(rx_read_requests),
3465 INIT_Q_COUNTER(rx_atomic_requests),
3466 INIT_Q_COUNTER(out_of_buffer),
3467};
3468
Parav Pandite1f24a72017-04-16 07:29:29 +03003469static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003470 INIT_Q_COUNTER(out_of_sequence),
3471};
3472
Parav Pandite1f24a72017-04-16 07:29:29 +03003473static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003474 INIT_Q_COUNTER(duplicate_request),
3475 INIT_Q_COUNTER(rnr_nak_retry_err),
3476 INIT_Q_COUNTER(packet_seq_err),
3477 INIT_Q_COUNTER(implied_nak_seq_err),
3478 INIT_Q_COUNTER(local_ack_timeout_err),
3479};
3480
Parav Pandite1f24a72017-04-16 07:29:29 +03003481#define INIT_CONG_COUNTER(_name) \
3482 { .name = #_name, .offset = \
3483 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3484
3485static const struct mlx5_ib_counter cong_cnts[] = {
3486 INIT_CONG_COUNTER(rp_cnp_ignored),
3487 INIT_CONG_COUNTER(rp_cnp_handled),
3488 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3489 INIT_CONG_COUNTER(np_cnp_sent),
3490};
3491
Parav Pandit58dcb602017-06-19 07:19:37 +03003492static const struct mlx5_ib_counter extended_err_cnts[] = {
3493 INIT_Q_COUNTER(resp_local_length_error),
3494 INIT_Q_COUNTER(resp_cqe_error),
3495 INIT_Q_COUNTER(req_cqe_error),
3496 INIT_Q_COUNTER(req_remote_invalid_request),
3497 INIT_Q_COUNTER(req_remote_access_errors),
3498 INIT_Q_COUNTER(resp_remote_access_errors),
3499 INIT_Q_COUNTER(resp_cqe_flush_error),
3500 INIT_Q_COUNTER(req_cqe_flush_error),
3501};
3502
Parav Pandite1f24a72017-04-16 07:29:29 +03003503static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003504{
3505 unsigned int i;
3506
Kamal Heib7c16f472017-01-18 15:25:09 +02003507 for (i = 0; i < dev->num_ports; i++) {
Mark Bloch0837e862016-06-17 15:10:55 +03003508 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003509 dev->port[i].cnts.set_id);
3510 kfree(dev->port[i].cnts.names);
3511 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003512 }
3513}
3514
Parav Pandite1f24a72017-04-16 07:29:29 +03003515static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3516 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003517{
3518 u32 num_counters;
3519
3520 num_counters = ARRAY_SIZE(basic_q_cnts);
3521
3522 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3523 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3524
3525 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3526 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003527
3528 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
3529 num_counters += ARRAY_SIZE(extended_err_cnts);
3530
Parav Pandite1f24a72017-04-16 07:29:29 +03003531 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02003532
Parav Pandite1f24a72017-04-16 07:29:29 +03003533 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3534 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
3535 num_counters += ARRAY_SIZE(cong_cnts);
3536 }
3537
3538 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
3539 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02003540 return -ENOMEM;
3541
Parav Pandite1f24a72017-04-16 07:29:29 +03003542 cnts->offsets = kcalloc(num_counters,
3543 sizeof(cnts->offsets), GFP_KERNEL);
3544 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003545 goto err_names;
3546
Kamal Heib7c16f472017-01-18 15:25:09 +02003547 return 0;
3548
3549err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03003550 kfree(cnts->names);
Kamal Heib7c16f472017-01-18 15:25:09 +02003551 return -ENOMEM;
3552}
3553
Parav Pandite1f24a72017-04-16 07:29:29 +03003554static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
3555 const char **names,
3556 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02003557{
3558 int i;
3559 int j = 0;
3560
3561 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
3562 names[j] = basic_q_cnts[i].name;
3563 offsets[j] = basic_q_cnts[i].offset;
3564 }
3565
3566 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
3567 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
3568 names[j] = out_of_seq_q_cnts[i].name;
3569 offsets[j] = out_of_seq_q_cnts[i].offset;
3570 }
3571 }
3572
3573 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3574 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
3575 names[j] = retrans_q_cnts[i].name;
3576 offsets[j] = retrans_q_cnts[i].offset;
3577 }
3578 }
Parav Pandite1f24a72017-04-16 07:29:29 +03003579
Parav Pandit58dcb602017-06-19 07:19:37 +03003580 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
3581 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
3582 names[j] = extended_err_cnts[i].name;
3583 offsets[j] = extended_err_cnts[i].offset;
3584 }
3585 }
3586
Parav Pandite1f24a72017-04-16 07:29:29 +03003587 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3588 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
3589 names[j] = cong_cnts[i].name;
3590 offsets[j] = cong_cnts[i].offset;
3591 }
3592 }
Mark Bloch0837e862016-06-17 15:10:55 +03003593}
3594
Parav Pandite1f24a72017-04-16 07:29:29 +03003595static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003596{
3597 int i;
3598 int ret;
3599
3600 for (i = 0; i < dev->num_ports; i++) {
Kamal Heib7c16f472017-01-18 15:25:09 +02003601 struct mlx5_ib_port *port = &dev->port[i];
3602
Mark Bloch0837e862016-06-17 15:10:55 +03003603 ret = mlx5_core_alloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003604 &port->cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003605 if (ret) {
3606 mlx5_ib_warn(dev,
3607 "couldn't allocate queue counter for port %d, err %d\n",
3608 i + 1, ret);
3609 goto dealloc_counters;
3610 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003611
Parav Pandite1f24a72017-04-16 07:29:29 +03003612 ret = __mlx5_ib_alloc_counters(dev, &port->cnts);
Kamal Heib7c16f472017-01-18 15:25:09 +02003613 if (ret)
3614 goto dealloc_counters;
3615
Parav Pandite1f24a72017-04-16 07:29:29 +03003616 mlx5_ib_fill_counters(dev, port->cnts.names,
3617 port->cnts.offsets);
Mark Bloch0837e862016-06-17 15:10:55 +03003618 }
3619
3620 return 0;
3621
3622dealloc_counters:
3623 while (--i >= 0)
3624 mlx5_core_dealloc_q_counter(dev->mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03003625 dev->port[i].cnts.set_id);
Mark Bloch0837e862016-06-17 15:10:55 +03003626
3627 return ret;
3628}
3629
Mark Bloch0ad17a82016-06-17 15:10:56 +03003630static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
3631 u8 port_num)
3632{
Kamal Heib7c16f472017-01-18 15:25:09 +02003633 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3634 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03003635
3636 /* We support only per port stats */
3637 if (port_num == 0)
3638 return NULL;
3639
Parav Pandite1f24a72017-04-16 07:29:29 +03003640 return rdma_alloc_hw_stats_struct(port->cnts.names,
3641 port->cnts.num_q_counters +
3642 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03003643 RDMA_HW_STATS_DEFAULT_LIFESPAN);
3644}
3645
Parav Pandite1f24a72017-04-16 07:29:29 +03003646static int mlx5_ib_query_q_counters(struct mlx5_ib_dev *dev,
3647 struct mlx5_ib_port *port,
3648 struct rdma_hw_stats *stats)
3649{
3650 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
3651 void *out;
3652 __be32 val;
3653 int ret, i;
3654
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003655 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003656 if (!out)
3657 return -ENOMEM;
3658
3659 ret = mlx5_core_query_q_counter(dev->mdev,
3660 port->cnts.set_id, 0,
3661 out, outlen);
3662 if (ret)
3663 goto free;
3664
3665 for (i = 0; i < port->cnts.num_q_counters; i++) {
3666 val = *(__be32 *)(out + port->cnts.offsets[i]);
3667 stats->value[i] = (u64)be32_to_cpu(val);
3668 }
3669
3670free:
3671 kvfree(out);
3672 return ret;
3673}
3674
3675static int mlx5_ib_query_cong_counters(struct mlx5_ib_dev *dev,
3676 struct mlx5_ib_port *port,
3677 struct rdma_hw_stats *stats)
3678{
3679 int outlen = MLX5_ST_SZ_BYTES(query_cong_statistics_out);
3680 void *out;
3681 int ret, i;
3682 int offset = port->cnts.num_q_counters;
3683
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03003684 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03003685 if (!out)
3686 return -ENOMEM;
3687
3688 ret = mlx5_cmd_query_cong_counter(dev->mdev, false, out, outlen);
3689 if (ret)
3690 goto free;
3691
3692 for (i = 0; i < port->cnts.num_cong_counters; i++) {
3693 stats->value[i + offset] =
3694 be64_to_cpup((__be64 *)(out +
3695 port->cnts.offsets[i + offset]));
3696 }
3697
3698free:
3699 kvfree(out);
3700 return ret;
3701}
3702
Mark Bloch0ad17a82016-06-17 15:10:56 +03003703static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
3704 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02003705 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03003706{
3707 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02003708 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Parav Pandite1f24a72017-04-16 07:29:29 +03003709 int ret, num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003710
Kamal Heib7c16f472017-01-18 15:25:09 +02003711 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03003712 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003713
Parav Pandite1f24a72017-04-16 07:29:29 +03003714 ret = mlx5_ib_query_q_counters(dev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03003715 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03003716 return ret;
3717 num_counters = port->cnts.num_q_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003718
Parav Pandite1f24a72017-04-16 07:29:29 +03003719 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
3720 ret = mlx5_ib_query_cong_counters(dev, port, stats);
3721 if (ret)
3722 return ret;
3723 num_counters += port->cnts.num_cong_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003724 }
Kamal Heib7c16f472017-01-18 15:25:09 +02003725
Parav Pandite1f24a72017-04-16 07:29:29 +03003726 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03003727}
3728
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003729static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
3730{
3731 return mlx5_rdma_netdev_free(netdev);
3732}
3733
Erez Shitrit693dfd52017-04-27 17:01:34 +03003734static struct net_device*
3735mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
3736 u8 port_num,
3737 enum rdma_netdev_t type,
3738 const char *name,
3739 unsigned char name_assign_type,
3740 void (*setup)(struct net_device *))
3741{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003742 struct net_device *netdev;
3743 struct rdma_netdev *rn;
3744
Erez Shitrit693dfd52017-04-27 17:01:34 +03003745 if (type != RDMA_NETDEV_IPOIB)
3746 return ERR_PTR(-EOPNOTSUPP);
3747
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07003748 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
3749 name, setup);
3750 if (likely(!IS_ERR_OR_NULL(netdev))) {
3751 rn = netdev_priv(netdev);
3752 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
3753 }
3754 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03003755}
3756
Maor Gottliebfe248c32017-05-30 10:29:14 +03003757static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
3758{
3759 if (!dev->delay_drop.dbg)
3760 return;
3761 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
3762 kfree(dev->delay_drop.dbg);
3763 dev->delay_drop.dbg = NULL;
3764}
3765
Maor Gottlieb03404e82017-05-30 10:29:13 +03003766static void cancel_delay_drop(struct mlx5_ib_dev *dev)
3767{
3768 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3769 return;
3770
3771 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003772 delay_drop_debugfs_cleanup(dev);
3773}
3774
3775static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
3776 size_t count, loff_t *pos)
3777{
3778 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3779 char lbuf[20];
3780 int len;
3781
3782 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
3783 return simple_read_from_buffer(buf, count, pos, lbuf, len);
3784}
3785
3786static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
3787 size_t count, loff_t *pos)
3788{
3789 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
3790 u32 timeout;
3791 u32 var;
3792
3793 if (kstrtouint_from_user(buf, count, 0, &var))
3794 return -EFAULT;
3795
3796 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
3797 1000);
3798 if (timeout != var)
3799 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
3800 timeout);
3801
3802 delay_drop->timeout = timeout;
3803
3804 return count;
3805}
3806
3807static const struct file_operations fops_delay_drop_timeout = {
3808 .owner = THIS_MODULE,
3809 .open = simple_open,
3810 .write = delay_drop_timeout_write,
3811 .read = delay_drop_timeout_read,
3812};
3813
3814static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
3815{
3816 struct mlx5_ib_dbg_delay_drop *dbg;
3817
3818 if (!mlx5_debugfs_root)
3819 return 0;
3820
3821 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
3822 if (!dbg)
3823 return -ENOMEM;
3824
3825 dbg->dir_debugfs =
3826 debugfs_create_dir("delay_drop",
3827 dev->mdev->priv.dbg_root);
3828 if (!dbg->dir_debugfs)
3829 return -ENOMEM;
3830
3831 dbg->events_cnt_debugfs =
3832 debugfs_create_atomic_t("num_timeout_events", 0400,
3833 dbg->dir_debugfs,
3834 &dev->delay_drop.events_cnt);
3835 if (!dbg->events_cnt_debugfs)
3836 goto out_debugfs;
3837
3838 dbg->rqs_cnt_debugfs =
3839 debugfs_create_atomic_t("num_rqs", 0400,
3840 dbg->dir_debugfs,
3841 &dev->delay_drop.rqs_cnt);
3842 if (!dbg->rqs_cnt_debugfs)
3843 goto out_debugfs;
3844
3845 dbg->timeout_debugfs =
3846 debugfs_create_file("timeout", 0600,
3847 dbg->dir_debugfs,
3848 &dev->delay_drop,
3849 &fops_delay_drop_timeout);
3850 if (!dbg->timeout_debugfs)
3851 goto out_debugfs;
3852
Maor Gottlieb4a5fd5d2017-08-17 15:50:45 +03003853 dev->delay_drop.dbg = dbg;
3854
Maor Gottliebfe248c32017-05-30 10:29:14 +03003855 return 0;
3856
3857out_debugfs:
3858 delay_drop_debugfs_cleanup(dev);
3859 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003860}
3861
3862static void init_delay_drop(struct mlx5_ib_dev *dev)
3863{
3864 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
3865 return;
3866
3867 mutex_init(&dev->delay_drop.lock);
3868 dev->delay_drop.dev = dev;
3869 dev->delay_drop.activate = false;
3870 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
3871 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03003872 atomic_set(&dev->delay_drop.rqs_cnt, 0);
3873 atomic_set(&dev->delay_drop.events_cnt, 0);
3874
3875 if (delay_drop_debugfs_init(dev))
3876 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03003877}
3878
Leon Romanovsky84305d712017-08-17 15:50:53 +03003879static const struct cpumask *
3880mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03003881{
3882 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3883
3884 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
3885}
3886
Jack Morgenstein9603b612014-07-28 23:30:22 +03003887static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03003888{
Eli Cohene126ba92013-07-07 17:25:49 +03003889 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003890 enum rdma_link_layer ll;
3891 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03003892 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03003893 int err;
3894 int i;
3895
Achiad Shochatebd61f62015-12-23 18:47:16 +02003896 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
3897 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
3898
Eli Cohene126ba92013-07-07 17:25:49 +03003899 printk_once(KERN_INFO "%s", mlx5_version);
3900
3901 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
3902 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03003903 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003904
Jack Morgenstein9603b612014-07-28 23:30:22 +03003905 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003906
Mark Bloch0837e862016-06-17 15:10:55 +03003907 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
3908 GFP_KERNEL);
3909 if (!dev->port)
3910 goto err_dealloc;
3911
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003912 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003913 err = get_port_caps(dev);
3914 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03003915 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03003916
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003917 if (mlx5_use_mad_ifc(dev))
3918 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003919
Aviv Heller4babcf92016-09-18 20:48:03 +03003920 if (!mlx5_lag_is_active(mdev))
3921 name = "mlx5_%d";
3922 else
3923 name = "mlx5_bond_%d";
3924
3925 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03003926 dev->ib_dev.owner = THIS_MODULE;
3927 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03003928 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03003929 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03003930 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003931 dev->ib_dev.num_comp_vectors =
3932 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08003933 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003934
3935 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
3936 dev->ib_dev.uverbs_cmd_mask =
3937 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
3938 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
3939 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
3940 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
3941 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02003942 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
3943 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03003944 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02003945 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003946 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3947 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3948 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3949 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3950 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3951 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3952 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3953 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3954 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3955 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3956 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3957 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3958 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3959 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3960 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3961 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3962 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003963 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003964 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3965 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02003966 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
3967 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003968
3969 dev->ib_dev.query_device = mlx5_ib_query_device;
3970 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003971 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003972 if (ll == IB_LINK_LAYER_ETHERNET)
3973 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003974 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003975 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3976 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003977 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3978 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3979 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3980 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3981 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3982 dev->ib_dev.mmap = mlx5_ib_mmap;
3983 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3984 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3985 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3986 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3987 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3988 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3989 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3990 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3991 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3992 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3993 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3994 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3995 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3996 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3997 dev->ib_dev.post_send = mlx5_ib_post_send;
3998 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3999 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4000 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4001 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4002 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4003 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4004 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4005 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4006 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004007 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004008 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4009 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4010 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4011 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004012 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004013 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004014 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04004015 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04004016 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004017 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004018 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004019 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004020
Eli Coheneff901d2016-03-11 22:58:42 +02004021 if (mlx5_core_is_pf(mdev)) {
4022 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4023 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4024 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4025 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4026 }
Eli Cohene126ba92013-07-07 17:25:49 +03004027
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004028 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4029
Saeed Mahameed938fe832015-05-28 22:28:41 +03004030 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02004031
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004032 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4033
Matan Barakd2370e02016-02-29 18:05:30 +02004034 if (MLX5_CAP_GEN(mdev, imaicl)) {
4035 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4036 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4037 dev->ib_dev.uverbs_cmd_mask |=
4038 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4039 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4040 }
4041
Kamal Heib7c16f472017-01-18 15:25:09 +02004042 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Mark Bloch0ad17a82016-06-17 15:10:56 +03004043 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4044 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4045 }
4046
Saeed Mahameed938fe832015-05-28 22:28:41 +03004047 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004048 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4049 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4050 dev->ib_dev.uverbs_cmd_mask |=
4051 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4052 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4053 }
4054
Yishai Hadas81e30882017-06-08 16:15:09 +03004055 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4056 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4057 dev->ib_dev.uverbs_ex_cmd_mask |=
4058 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4059 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
4060
Linus Torvalds048ccca2016-01-23 18:45:06 -08004061 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004062 IB_LINK_LAYER_ETHERNET) {
Yishai Hadas79b20a62016-05-23 15:20:50 +03004063 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4064 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4065 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03004066 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4067 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004068 dev->ib_dev.uverbs_ex_cmd_mask |=
Yishai Hadas79b20a62016-05-23 15:20:50 +03004069 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4070 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03004071 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4072 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4073 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004074 }
Eli Cohene126ba92013-07-07 17:25:49 +03004075 err = init_node_data(dev);
4076 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004077 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004078
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02004079 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004080 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03004081 INIT_LIST_HEAD(&dev->qp_list);
4082 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03004083
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004084 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004085 err = mlx5_enable_eth(dev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004086 if (err)
Majd Dibbiny90be7c82016-10-27 16:36:39 +03004087 goto err_free_port;
Moni Shouafd65f1b2017-05-30 09:56:05 +03004088 dev->roce.last_port_state = IB_PORT_DOWN;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004089 }
4090
Eli Cohene126ba92013-07-07 17:25:49 +03004091 err = create_dev_resources(&dev->devr);
4092 if (err)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004093 goto err_disable_eth;
Eli Cohene126ba92013-07-07 17:25:49 +03004094
Haggai Eran6aec21f2014-12-11 17:04:23 +02004095 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08004096 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03004097 goto err_rsrc;
4098
Kamal Heib45bded22017-01-18 14:10:32 +02004099 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
Parav Pandite1f24a72017-04-16 07:29:29 +03004100 err = mlx5_ib_alloc_counters(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004101 if (err)
4102 goto err_odp;
4103 }
Haggai Eran6aec21f2014-12-11 17:04:23 +02004104
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004105 err = mlx5_ib_init_cong_debugfs(dev);
4106 if (err)
4107 goto err_cnt;
4108
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004109 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4110 if (!dev->mdev->priv.uar)
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004111 goto err_cong;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004112
4113 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4114 if (err)
4115 goto err_uar_page;
4116
4117 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4118 if (err)
4119 goto err_bfreg;
4120
Mark Bloch0837e862016-06-17 15:10:55 +03004121 err = ib_register_device(&dev->ib_dev, NULL);
4122 if (err)
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004123 goto err_fp_bfreg;
Mark Bloch0837e862016-06-17 15:10:55 +03004124
Eli Cohene126ba92013-07-07 17:25:49 +03004125 err = create_umr_res(dev);
4126 if (err)
4127 goto err_dev;
4128
Maor Gottlieb03404e82017-05-30 10:29:13 +03004129 init_delay_drop(dev);
4130
Eli Cohene126ba92013-07-07 17:25:49 +03004131 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08004132 err = device_create_file(&dev->ib_dev.dev,
4133 mlx5_class_attributes[i]);
4134 if (err)
Maor Gottlieb03404e82017-05-30 10:29:13 +03004135 goto err_delay_drop;
Eli Cohene126ba92013-07-07 17:25:49 +03004136 }
4137
Huy Nguyenc85023e2017-05-30 09:42:54 +03004138 if ((MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
4139 MLX5_CAP_GEN(mdev, disable_local_lb))
4140 mutex_init(&dev->lb_mutex);
4141
Eli Cohene126ba92013-07-07 17:25:49 +03004142 dev->ib_active = true;
4143
Jack Morgenstein9603b612014-07-28 23:30:22 +03004144 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004145
Maor Gottlieb03404e82017-05-30 10:29:13 +03004146err_delay_drop:
4147 cancel_delay_drop(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004148 destroy_umrc_res(dev);
4149
4150err_dev:
4151 ib_unregister_device(&dev->ib_dev);
4152
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004153err_fp_bfreg:
4154 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4155
4156err_bfreg:
4157 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4158
4159err_uar_page:
4160 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4161
Parav Pandite1f24a72017-04-16 07:29:29 +03004162err_cnt:
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004163 mlx5_ib_cleanup_cong_debugfs(dev);
4164err_cong:
Kamal Heib45bded22017-01-18 14:10:32 +02004165 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004166 mlx5_ib_dealloc_counters(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004167
Haggai Eran6aec21f2014-12-11 17:04:23 +02004168err_odp:
4169 mlx5_ib_odp_remove_one(dev);
4170
Eli Cohene126ba92013-07-07 17:25:49 +03004171err_rsrc:
4172 destroy_dev_resources(&dev->devr);
4173
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004174err_disable_eth:
Aviv Heller5ec8c832016-09-18 20:48:00 +03004175 if (ll == IB_LINK_LAYER_ETHERNET) {
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004176 mlx5_disable_eth(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004177 mlx5_remove_netdev_notifier(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03004178 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004179
Mark Bloch0837e862016-06-17 15:10:55 +03004180err_free_port:
4181 kfree(dev->port);
4182
Jack Morgenstein9603b612014-07-28 23:30:22 +03004183err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03004184 ib_dealloc_device((struct ib_device *)dev);
4185
Jack Morgenstein9603b612014-07-28 23:30:22 +03004186 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004187}
4188
Jack Morgenstein9603b612014-07-28 23:30:22 +03004189static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03004190{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004191 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004192 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004193
Maor Gottlieb03404e82017-05-30 10:29:13 +03004194 cancel_delay_drop(dev);
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004195 mlx5_remove_netdev_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004196 ib_unregister_device(&dev->ib_dev);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004197 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4198 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4199 mlx5_put_uars_page(dev->mdev, mdev->priv.uar);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004200 mlx5_ib_cleanup_cong_debugfs(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004201 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
Parav Pandite1f24a72017-04-16 07:29:29 +03004202 mlx5_ib_dealloc_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03004203 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004204 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004205 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004206 if (ll == IB_LINK_LAYER_ETHERNET)
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004207 mlx5_disable_eth(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03004208 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03004209 ib_dealloc_device(&dev->ib_dev);
4210}
4211
Jack Morgenstein9603b612014-07-28 23:30:22 +03004212static struct mlx5_interface mlx5_ib_interface = {
4213 .add = mlx5_ib_add,
4214 .remove = mlx5_ib_remove,
4215 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02004216#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4217 .pfault = mlx5_ib_pfault,
4218#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03004219 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03004220};
4221
4222static int __init mlx5_ib_init(void)
4223{
Haggai Eran6aec21f2014-12-11 17:04:23 +02004224 int err;
4225
Artemy Kovalyov81713d32017-01-18 16:58:11 +02004226 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03004227
Haggai Eran6aec21f2014-12-11 17:04:23 +02004228 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02004229
4230 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004231}
4232
4233static void __exit mlx5_ib_cleanup(void)
4234{
Jack Morgenstein9603b612014-07-28 23:30:22 +03004235 mlx5_unregister_interface(&mlx5_ib_interface);
Eli Cohene126ba92013-07-07 17:25:49 +03004236}
4237
4238module_init(mlx5_ib_init);
4239module_exit(mlx5_ib_cleanup);