blob: ce8be467608d6ea2199884f9759bfd8e7a32b566 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
Alex Deucher9ce6aae2017-11-30 21:29:47 -05002 * Copyright 2017 Advanced Micro Devices, Inc.
3 *
Alex Deucherd38ceaf2015-04-20 16:55:21 -04004 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Rafał Miłecki <zajec5@gmail.com>
23 * Alex Deucher <alexdeucher@gmail.com>
24 */
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_drv.h"
28#include "amdgpu_pm.h"
29#include "amdgpu_dpm.h"
30#include "atom.h"
31#include <linux/power_supply.h>
32#include <linux/hwmon.h>
33#include <linux/hwmon-sysfs.h>
34
Rex Zhu1b5708f2015-11-10 18:25:24 -050035
Alex Deucherd38ceaf2015-04-20 16:55:21 -040036static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
37
Huang Ruia8503b12017-01-05 19:17:13 +080038static const struct cg_flag_name clocks[] = {
39 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
40 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
41 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
42 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
Huang Rui54170222017-01-11 09:55:34 +080043 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080044 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
45 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
46 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
Huang Rui12ad27f2017-03-24 09:58:11 +080047 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
48 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080049 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
50 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
51 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
52 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
Huang Ruie96487a2017-03-24 10:12:32 +080053 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080054 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
55 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
56 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
57 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
58 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080059 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
60 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
Huang Ruia8503b12017-01-05 19:17:13 +080061 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
Huang Ruif9abe352017-03-24 10:46:16 +080062 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
Huang Ruia8503b12017-01-05 19:17:13 +080063 {0, NULL},
64};
65
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
67{
68 if (adev->pm.dpm_enabled) {
69 mutex_lock(&adev->pm.mutex);
70 if (power_supply_is_system_supplied() > 0)
71 adev->pm.dpm.ac_power = true;
72 else
73 adev->pm.dpm.ac_power = false;
Rex Zhucd4d7462017-09-06 18:43:52 +080074 if (adev->powerplay.pp_funcs->enable_bapm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
76 mutex_unlock(&adev->pm.mutex);
77 }
78}
79
Alex Deucherca8d40c2018-04-19 13:56:41 -050080/**
81 * DOC: power_dpm_state
82 *
83 * This is a legacy interface and is only provided for backwards compatibility.
84 * The amdgpu driver provides a sysfs API for adjusting certain power
85 * related parameters. The file power_dpm_state is used for this.
86 * It accepts the following arguments:
87 * - battery
88 * - balanced
89 * - performance
90 *
91 * battery
92 *
93 * On older GPUs, the vbios provided a special power state for battery
94 * operation. Selecting battery switched to this state. This is no
95 * longer provided on newer GPUs so the option does nothing in that case.
96 *
97 * balanced
98 *
99 * On older GPUs, the vbios provided a special power state for balanced
100 * operation. Selecting balanced switched to this state. This is no
101 * longer provided on newer GPUs so the option does nothing in that case.
102 *
103 * performance
104 *
105 * On older GPUs, the vbios provided a special power state for performance
106 * operation. Selecting performance switched to this state. This is no
107 * longer provided on newer GPUs so the option does nothing in that case.
108 *
109 */
110
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111static ssize_t amdgpu_get_dpm_state(struct device *dev,
112 struct device_attribute *attr,
113 char *buf)
114{
115 struct drm_device *ddev = dev_get_drvdata(dev);
116 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500117 enum amd_pm_state_type pm;
118
Rex Zhucd4d7462017-09-06 18:43:52 +0800119 if (adev->powerplay.pp_funcs->get_current_power_state)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500120 pm = amdgpu_dpm_get_current_power_state(adev);
Rex Zhucd4d7462017-09-06 18:43:52 +0800121 else
Rex Zhu1b5708f2015-11-10 18:25:24 -0500122 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123
124 return snprintf(buf, PAGE_SIZE, "%s\n",
125 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
126 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
127}
128
129static ssize_t amdgpu_set_dpm_state(struct device *dev,
130 struct device_attribute *attr,
131 const char *buf,
132 size_t count)
133{
134 struct drm_device *ddev = dev_get_drvdata(dev);
135 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500136 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500139 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500141 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400142 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500143 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 count = -EINVAL;
146 goto fail;
147 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400148
Rex Zhu6d07fe72017-09-25 18:51:50 +0800149 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800150 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
Rex Zhu1b5708f2015-11-10 18:25:24 -0500151 } else {
152 mutex_lock(&adev->pm.mutex);
153 adev->pm.dpm.user_state = state;
154 mutex_unlock(&adev->pm.mutex);
155
156 /* Can't set dpm state when the card is off */
157 if (!(adev->flags & AMD_IS_PX) ||
158 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
159 amdgpu_pm_compute_clocks(adev);
160 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400161fail:
162 return count;
163}
164
Alex Deucher8567f682018-04-19 13:46:03 -0500165
166/**
167 * DOC: power_dpm_force_performance_level
168 *
169 * The amdgpu driver provides a sysfs API for adjusting certain power
170 * related parameters. The file power_dpm_force_performance_level is
171 * used for this. It accepts the following arguments:
172 * - auto
173 * - low
174 * - high
175 * - manual
176 * - GPU fan
177 * - profile_standard
178 * - profile_min_sclk
179 * - profile_min_mclk
180 * - profile_peak
181 *
182 * auto
183 *
184 * When auto is selected, the driver will attempt to dynamically select
185 * the optimal power profile for current conditions in the driver.
186 *
187 * low
188 *
189 * When low is selected, the clocks are forced to the lowest power state.
190 *
191 * high
192 *
193 * When high is selected, the clocks are forced to the highest power state.
194 *
195 * manual
196 *
197 * When manual is selected, the user can manually adjust which power states
198 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
199 * and pp_dpm_pcie files and adjust the power state transition heuristics
200 * via the pp_power_profile_mode sysfs file.
201 *
202 * profile_standard
203 * profile_min_sclk
204 * profile_min_mclk
205 * profile_peak
206 *
207 * When the profiling modes are selected, clock and power gating are
208 * disabled and the clocks are set for different profiling cases. This
209 * mode is recommended for profiling specific work loads where you do
210 * not want clock or power gating for clock fluctuation to interfere
211 * with your results. profile_standard sets the clocks to a fixed clock
212 * level which varies from asic to asic. profile_min_sclk forces the sclk
213 * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
214 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
215 *
216 */
217
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400218static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500219 struct device_attribute *attr,
220 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400221{
222 struct drm_device *ddev = dev_get_drvdata(dev);
223 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhucd4d7462017-09-06 18:43:52 +0800224 enum amd_dpm_forced_level level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225
Alex Deucher0c67df42016-02-19 15:30:15 -0500226 if ((adev->flags & AMD_IS_PX) &&
227 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
228 return snprintf(buf, PAGE_SIZE, "off\n");
229
Rex Zhucd4d7462017-09-06 18:43:52 +0800230 if (adev->powerplay.pp_funcs->get_performance_level)
231 level = amdgpu_dpm_get_performance_level(adev);
232 else
233 level = adev->pm.dpm.forced_level;
234
Rex Zhue5d03ac2016-12-23 14:39:41 +0800235 return snprintf(buf, PAGE_SIZE, "%s\n",
Rex Zhu570272d2017-01-06 13:32:49 +0800236 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
237 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
238 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
239 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
240 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
241 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
242 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
243 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
244 "unknown");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400245}
246
247static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
248 struct device_attribute *attr,
249 const char *buf,
250 size_t count)
251{
252 struct drm_device *ddev = dev_get_drvdata(dev);
253 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhue5d03ac2016-12-23 14:39:41 +0800254 enum amd_dpm_forced_level level;
Rex Zhucd4d7462017-09-06 18:43:52 +0800255 enum amd_dpm_forced_level current_level = 0xff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400256 int ret = 0;
257
Alex Deucher0c67df42016-02-19 15:30:15 -0500258 /* Can't force performance level when the card is off */
259 if ((adev->flags & AMD_IS_PX) &&
260 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
261 return -EINVAL;
262
Rex Zhucd4d7462017-09-06 18:43:52 +0800263 if (adev->powerplay.pp_funcs->get_performance_level)
264 current_level = amdgpu_dpm_get_performance_level(adev);
Rex Zhu3bd58972016-12-23 15:24:37 +0800265
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400266 if (strncmp("low", buf, strlen("low")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800267 level = AMD_DPM_FORCED_LEVEL_LOW;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268 } else if (strncmp("high", buf, strlen("high")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800269 level = AMD_DPM_FORCED_LEVEL_HIGH;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400270 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800271 level = AMD_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500272 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
Rex Zhue5d03ac2016-12-23 14:39:41 +0800273 level = AMD_DPM_FORCED_LEVEL_MANUAL;
Rex Zhu570272d2017-01-06 13:32:49 +0800274 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
275 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
276 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
277 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
278 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
279 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
280 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
281 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
282 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
283 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
284 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 count = -EINVAL;
286 goto fail;
287 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500288
Rex Zhu3bd58972016-12-23 15:24:37 +0800289 if (current_level == level)
Rex Zhu8e7afd32017-01-09 15:18:01 +0800290 return count;
Rex Zhu3bd58972016-12-23 15:24:37 +0800291
Rex Zhucd4d7462017-09-06 18:43:52 +0800292 if (adev->powerplay.pp_funcs->force_performance_level) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500293 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294 if (adev->pm.dpm.thermal_active) {
295 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500296 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 goto fail;
298 }
299 ret = amdgpu_dpm_force_performance_level(adev, level);
300 if (ret)
301 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500302 else
303 adev->pm.dpm.forced_level = level;
304 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305 }
Rex Zhu570272d2017-01-06 13:32:49 +0800306
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400307fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 return count;
309}
310
Eric Huangf3898ea2015-12-11 16:24:34 -0500311static ssize_t amdgpu_get_pp_num_states(struct device *dev,
312 struct device_attribute *attr,
313 char *buf)
314{
315 struct drm_device *ddev = dev_get_drvdata(dev);
316 struct amdgpu_device *adev = ddev->dev_private;
317 struct pp_states_info data;
318 int i, buf_len;
319
Rex Zhucd4d7462017-09-06 18:43:52 +0800320 if (adev->powerplay.pp_funcs->get_pp_num_states)
Eric Huangf3898ea2015-12-11 16:24:34 -0500321 amdgpu_dpm_get_pp_num_states(adev, &data);
322
323 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
324 for (i = 0; i < data.nums; i++)
325 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
326 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
327 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
328 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
329 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
330
331 return buf_len;
332}
333
334static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
335 struct device_attribute *attr,
336 char *buf)
337{
338 struct drm_device *ddev = dev_get_drvdata(dev);
339 struct amdgpu_device *adev = ddev->dev_private;
340 struct pp_states_info data;
341 enum amd_pm_state_type pm = 0;
342 int i = 0;
343
Rex Zhucd4d7462017-09-06 18:43:52 +0800344 if (adev->powerplay.pp_funcs->get_current_power_state
345 && adev->powerplay.pp_funcs->get_pp_num_states) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500346 pm = amdgpu_dpm_get_current_power_state(adev);
347 amdgpu_dpm_get_pp_num_states(adev, &data);
348
349 for (i = 0; i < data.nums; i++) {
350 if (pm == data.states[i])
351 break;
352 }
353
354 if (i == data.nums)
355 i = -EINVAL;
356 }
357
358 return snprintf(buf, PAGE_SIZE, "%d\n", i);
359}
360
361static ssize_t amdgpu_get_pp_force_state(struct device *dev,
362 struct device_attribute *attr,
363 char *buf)
364{
365 struct drm_device *ddev = dev_get_drvdata(dev);
366 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500367
Rex Zhucd4d7462017-09-06 18:43:52 +0800368 if (adev->pp_force_state_enabled)
369 return amdgpu_get_pp_cur_state(dev, attr, buf);
370 else
Eric Huangf3898ea2015-12-11 16:24:34 -0500371 return snprintf(buf, PAGE_SIZE, "\n");
372}
373
374static ssize_t amdgpu_set_pp_force_state(struct device *dev,
375 struct device_attribute *attr,
376 const char *buf,
377 size_t count)
378{
379 struct drm_device *ddev = dev_get_drvdata(dev);
380 struct amdgpu_device *adev = ddev->dev_private;
381 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300382 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500383 int ret;
384
385 if (strlen(buf) == 1)
386 adev->pp_force_state_enabled = false;
Rex Zhu6d07fe72017-09-25 18:51:50 +0800387 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
388 adev->powerplay.pp_funcs->get_pp_num_states) {
Dan Carpenter041bf022016-06-16 11:30:23 +0300389 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500390
Dan Carpenter041bf022016-06-16 11:30:23 +0300391 ret = kstrtoul(buf, 0, &idx);
392 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500393 count = -EINVAL;
394 goto fail;
395 }
396
Dan Carpenter041bf022016-06-16 11:30:23 +0300397 amdgpu_dpm_get_pp_num_states(adev, &data);
398 state = data.states[idx];
399 /* only set user selected power states */
400 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
401 state != POWER_STATE_TYPE_DEFAULT) {
402 amdgpu_dpm_dispatch_task(adev,
Evan Quan39199b82017-12-29 14:46:13 +0800403 AMD_PP_TASK_ENABLE_USER_STATE, &state);
Dan Carpenter041bf022016-06-16 11:30:23 +0300404 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500405 }
406 }
407fail:
408 return count;
409}
410
Alex Deucherd54bb402018-04-19 14:02:52 -0500411/**
412 * DOC: pp_table
413 *
414 * The amdgpu driver provides a sysfs API for uploading new powerplay
415 * tables. The file pp_table is used for this. Reading the file
416 * will dump the current power play table. Writing to the file
417 * will attempt to upload a new powerplay table and re-initialize
418 * powerplay using that new table.
419 *
420 */
421
Eric Huangf3898ea2015-12-11 16:24:34 -0500422static ssize_t amdgpu_get_pp_table(struct device *dev,
423 struct device_attribute *attr,
424 char *buf)
425{
426 struct drm_device *ddev = dev_get_drvdata(dev);
427 struct amdgpu_device *adev = ddev->dev_private;
428 char *table = NULL;
Eric Huang1684d3b2016-07-28 17:25:01 -0400429 int size;
Eric Huangf3898ea2015-12-11 16:24:34 -0500430
Rex Zhucd4d7462017-09-06 18:43:52 +0800431 if (adev->powerplay.pp_funcs->get_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500432 size = amdgpu_dpm_get_pp_table(adev, &table);
433 else
434 return 0;
435
436 if (size >= PAGE_SIZE)
437 size = PAGE_SIZE - 1;
438
Eric Huang1684d3b2016-07-28 17:25:01 -0400439 memcpy(buf, table, size);
Eric Huangf3898ea2015-12-11 16:24:34 -0500440
441 return size;
442}
443
444static ssize_t amdgpu_set_pp_table(struct device *dev,
445 struct device_attribute *attr,
446 const char *buf,
447 size_t count)
448{
449 struct drm_device *ddev = dev_get_drvdata(dev);
450 struct amdgpu_device *adev = ddev->dev_private;
451
Rex Zhucd4d7462017-09-06 18:43:52 +0800452 if (adev->powerplay.pp_funcs->set_pp_table)
Eric Huangf3898ea2015-12-11 16:24:34 -0500453 amdgpu_dpm_set_pp_table(adev, buf, count);
454
455 return count;
456}
457
Alex Deucher4e418c32018-04-19 14:59:55 -0500458/**
459 * DOC: pp_od_clk_voltage
460 *
461 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
462 * in each power level within a power state. The pp_od_clk_voltage is used for
463 * this.
464 *
465 * Reading the file will display:
466 * - a list of engine clock levels and voltages labeled OD_SCLK
467 * - a list of memory clock levels and voltages labeled OD_MCLK
468 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
469 *
470 * To manually adjust these settings, first select manual using
471 * power_dpm_force_performance_level. Enter a new value for each
472 * level by writing a string that contains "s/m level clock voltage" to
473 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
474 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
475 * 810 mV. When you have edited all of the states as needed, write
476 * "c" (commit) to the file to commit your changes. If you want to reset to the
477 * default power levels, write "r" (reset) to the file to reset them.
478 *
479 */
480
Rex Zhue3933f22018-01-16 18:35:15 +0800481static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
482 struct device_attribute *attr,
483 const char *buf,
484 size_t count)
485{
486 struct drm_device *ddev = dev_get_drvdata(dev);
487 struct amdgpu_device *adev = ddev->dev_private;
488 int ret;
489 uint32_t parameter_size = 0;
490 long parameter[64];
491 char buf_cpy[128];
492 char *tmp_str;
493 char *sub_str;
494 const char delimiter[3] = {' ', '\n', '\0'};
495 uint32_t type;
496
497 if (count > 127)
498 return -EINVAL;
499
500 if (*buf == 's')
501 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
502 else if (*buf == 'm')
503 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
504 else if(*buf == 'r')
505 type = PP_OD_RESTORE_DEFAULT_TABLE;
506 else if (*buf == 'c')
507 type = PP_OD_COMMIT_DPM_TABLE;
508 else
509 return -EINVAL;
510
511 memcpy(buf_cpy, buf, count+1);
512
513 tmp_str = buf_cpy;
514
515 while (isspace(*++tmp_str));
516
517 while (tmp_str[0]) {
518 sub_str = strsep(&tmp_str, delimiter);
519 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
520 if (ret)
521 return -EINVAL;
522 parameter_size++;
523
524 while (isspace(*tmp_str))
525 tmp_str++;
526 }
527
528 if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
529 ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
530 parameter, parameter_size);
531
532 if (ret)
533 return -EINVAL;
534
535 if (type == PP_OD_COMMIT_DPM_TABLE) {
536 if (adev->powerplay.pp_funcs->dispatch_tasks) {
537 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
538 return count;
539 } else {
540 return -EINVAL;
541 }
542 }
543
544 return count;
545}
546
547static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
548 struct device_attribute *attr,
549 char *buf)
550{
551 struct drm_device *ddev = dev_get_drvdata(dev);
552 struct amdgpu_device *adev = ddev->dev_private;
553 uint32_t size = 0;
554
555 if (adev->powerplay.pp_funcs->print_clock_levels) {
556 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
557 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
558 return size;
559 } else {
560 return snprintf(buf, PAGE_SIZE, "\n");
561 }
562
563}
564
Alex Deucher271dc902018-04-19 14:22:24 -0500565/**
566 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_pcie
567 *
568 * The amdgpu driver provides a sysfs API for adjusting what power levels
569 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
570 * and pp_dpm_pcie are used for this.
571 *
572 * Reading back the files will show you the available power levels within
573 * the power state and the clock information for those levels.
574 *
575 * To manually adjust these states, first select manual using
576 * power_dpm_force_performance_level. Writing a string of the level
577 * numbers to the file will select which levels you want to enable.
578 * E.g., writing 456 to the file will enable levels 4, 5, and 6.
579 *
580 */
581
Eric Huangf3898ea2015-12-11 16:24:34 -0500582static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
583 struct device_attribute *attr,
584 char *buf)
585{
586 struct drm_device *ddev = dev_get_drvdata(dev);
587 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500588
Rex Zhucd4d7462017-09-06 18:43:52 +0800589 if (adev->powerplay.pp_funcs->print_clock_levels)
590 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
591 else
592 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500593}
594
595static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
596 struct device_attribute *attr,
597 const char *buf,
598 size_t count)
599{
600 struct drm_device *ddev = dev_get_drvdata(dev);
601 struct amdgpu_device *adev = ddev->dev_private;
602 int ret;
603 long level;
Eric Huang56327082016-04-12 14:57:23 -0400604 uint32_t i, mask = 0;
605 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500606
Eric Huang14b33072016-06-14 15:08:22 -0400607 for (i = 0; i < strlen(buf); i++) {
608 if (*(buf + i) == '\n')
609 continue;
Eric Huang56327082016-04-12 14:57:23 -0400610 sub_str[0] = *(buf + i);
611 sub_str[1] = '\0';
612 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500613
Eric Huang56327082016-04-12 14:57:23 -0400614 if (ret) {
615 count = -EINVAL;
616 goto fail;
617 }
618 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500619 }
620
Rex Zhucd4d7462017-09-06 18:43:52 +0800621 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400622 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800623
Eric Huangf3898ea2015-12-11 16:24:34 -0500624fail:
625 return count;
626}
627
628static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
629 struct device_attribute *attr,
630 char *buf)
631{
632 struct drm_device *ddev = dev_get_drvdata(dev);
633 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500634
Rex Zhucd4d7462017-09-06 18:43:52 +0800635 if (adev->powerplay.pp_funcs->print_clock_levels)
636 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
637 else
638 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500639}
640
641static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
642 struct device_attribute *attr,
643 const char *buf,
644 size_t count)
645{
646 struct drm_device *ddev = dev_get_drvdata(dev);
647 struct amdgpu_device *adev = ddev->dev_private;
648 int ret;
649 long level;
Eric Huang56327082016-04-12 14:57:23 -0400650 uint32_t i, mask = 0;
651 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500652
Eric Huang14b33072016-06-14 15:08:22 -0400653 for (i = 0; i < strlen(buf); i++) {
654 if (*(buf + i) == '\n')
655 continue;
Eric Huang56327082016-04-12 14:57:23 -0400656 sub_str[0] = *(buf + i);
657 sub_str[1] = '\0';
658 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500659
Eric Huang56327082016-04-12 14:57:23 -0400660 if (ret) {
661 count = -EINVAL;
662 goto fail;
663 }
664 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500665 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800666 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400667 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800668
Eric Huangf3898ea2015-12-11 16:24:34 -0500669fail:
670 return count;
671}
672
673static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
674 struct device_attribute *attr,
675 char *buf)
676{
677 struct drm_device *ddev = dev_get_drvdata(dev);
678 struct amdgpu_device *adev = ddev->dev_private;
Eric Huangf3898ea2015-12-11 16:24:34 -0500679
Rex Zhucd4d7462017-09-06 18:43:52 +0800680 if (adev->powerplay.pp_funcs->print_clock_levels)
681 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
682 else
683 return snprintf(buf, PAGE_SIZE, "\n");
Eric Huangf3898ea2015-12-11 16:24:34 -0500684}
685
686static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
687 struct device_attribute *attr,
688 const char *buf,
689 size_t count)
690{
691 struct drm_device *ddev = dev_get_drvdata(dev);
692 struct amdgpu_device *adev = ddev->dev_private;
693 int ret;
694 long level;
Eric Huang56327082016-04-12 14:57:23 -0400695 uint32_t i, mask = 0;
696 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500697
Eric Huang14b33072016-06-14 15:08:22 -0400698 for (i = 0; i < strlen(buf); i++) {
699 if (*(buf + i) == '\n')
700 continue;
Eric Huang56327082016-04-12 14:57:23 -0400701 sub_str[0] = *(buf + i);
702 sub_str[1] = '\0';
703 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500704
Eric Huang56327082016-04-12 14:57:23 -0400705 if (ret) {
706 count = -EINVAL;
707 goto fail;
708 }
709 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500710 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800711 if (adev->powerplay.pp_funcs->force_clock_level)
Eric Huang56327082016-04-12 14:57:23 -0400712 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Rex Zhucd4d7462017-09-06 18:43:52 +0800713
Eric Huangf3898ea2015-12-11 16:24:34 -0500714fail:
715 return count;
716}
717
Eric Huang428bafa2016-05-12 14:51:21 -0400718static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
719 struct device_attribute *attr,
720 char *buf)
721{
722 struct drm_device *ddev = dev_get_drvdata(dev);
723 struct amdgpu_device *adev = ddev->dev_private;
724 uint32_t value = 0;
725
Rex Zhucd4d7462017-09-06 18:43:52 +0800726 if (adev->powerplay.pp_funcs->get_sclk_od)
Eric Huang428bafa2016-05-12 14:51:21 -0400727 value = amdgpu_dpm_get_sclk_od(adev);
728
729 return snprintf(buf, PAGE_SIZE, "%d\n", value);
730}
731
732static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
733 struct device_attribute *attr,
734 const char *buf,
735 size_t count)
736{
737 struct drm_device *ddev = dev_get_drvdata(dev);
738 struct amdgpu_device *adev = ddev->dev_private;
739 int ret;
740 long int value;
741
742 ret = kstrtol(buf, 0, &value);
743
744 if (ret) {
745 count = -EINVAL;
746 goto fail;
747 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800748 if (adev->powerplay.pp_funcs->set_sclk_od)
749 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
Eric Huang428bafa2016-05-12 14:51:21 -0400750
Rex Zhu6d07fe72017-09-25 18:51:50 +0800751 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800752 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800753 } else {
Eric Huang8b2e5742016-05-19 15:46:10 -0400754 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
755 amdgpu_pm_compute_clocks(adev);
756 }
Eric Huang428bafa2016-05-12 14:51:21 -0400757
758fail:
759 return count;
760}
761
Eric Huangf2bdc052016-05-24 15:11:17 -0400762static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
763 struct device_attribute *attr,
764 char *buf)
765{
766 struct drm_device *ddev = dev_get_drvdata(dev);
767 struct amdgpu_device *adev = ddev->dev_private;
768 uint32_t value = 0;
769
Rex Zhucd4d7462017-09-06 18:43:52 +0800770 if (adev->powerplay.pp_funcs->get_mclk_od)
Eric Huangf2bdc052016-05-24 15:11:17 -0400771 value = amdgpu_dpm_get_mclk_od(adev);
Eric Huangf2bdc052016-05-24 15:11:17 -0400772
773 return snprintf(buf, PAGE_SIZE, "%d\n", value);
774}
775
776static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
777 struct device_attribute *attr,
778 const char *buf,
779 size_t count)
780{
781 struct drm_device *ddev = dev_get_drvdata(dev);
782 struct amdgpu_device *adev = ddev->dev_private;
783 int ret;
784 long int value;
785
786 ret = kstrtol(buf, 0, &value);
787
788 if (ret) {
789 count = -EINVAL;
790 goto fail;
791 }
Rex Zhucd4d7462017-09-06 18:43:52 +0800792 if (adev->powerplay.pp_funcs->set_mclk_od)
793 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
Eric Huangf2bdc052016-05-24 15:11:17 -0400794
Rex Zhu6d07fe72017-09-25 18:51:50 +0800795 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +0800796 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
Rex Zhucd4d7462017-09-06 18:43:52 +0800797 } else {
Eric Huangf2bdc052016-05-24 15:11:17 -0400798 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
799 amdgpu_pm_compute_clocks(adev);
800 }
801
802fail:
803 return count;
804}
805
Alex Deucher6b2576f2018-04-19 14:38:31 -0500806/**
807 * DOC: pp_power_profile_mode
808 *
809 * The amdgpu driver provides a sysfs API for adjusting the heuristics
810 * related to switching between power levels in a power state. The file
811 * pp_power_profile_mode is used for this.
812 *
813 * Reading this file outputs a list of all of the predefined power profiles
814 * and the relevant heuristics settings for that profile.
815 *
816 * To select a profile or create a custom profile, first select manual using
817 * power_dpm_force_performance_level. Writing the number of a predefined
818 * profile to pp_power_profile_mode will enable those heuristics. To
819 * create a custom set of heuristics, write a string of numbers to the file
820 * starting with the number of the custom profile along with a setting
821 * for each heuristic parameter. Due to differences across asic families
822 * the heuristic parameters vary from family to family.
823 *
824 */
825
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800826static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
827 struct device_attribute *attr,
828 char *buf)
829{
830 struct drm_device *ddev = dev_get_drvdata(dev);
831 struct amdgpu_device *adev = ddev->dev_private;
832
833 if (adev->powerplay.pp_funcs->get_power_profile_mode)
834 return amdgpu_dpm_get_power_profile_mode(adev, buf);
835
836 return snprintf(buf, PAGE_SIZE, "\n");
837}
838
839
840static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
841 struct device_attribute *attr,
842 const char *buf,
843 size_t count)
844{
845 int ret = 0xff;
846 struct drm_device *ddev = dev_get_drvdata(dev);
847 struct amdgpu_device *adev = ddev->dev_private;
848 uint32_t parameter_size = 0;
849 long parameter[64];
850 char *sub_str, buf_cpy[128];
851 char *tmp_str;
852 uint32_t i = 0;
853 char tmp[2];
854 long int profile_mode = 0;
855 const char delimiter[3] = {' ', '\n', '\0'};
856
857 tmp[0] = *(buf);
858 tmp[1] = '\0';
859 ret = kstrtol(tmp, 0, &profile_mode);
860 if (ret)
861 goto fail;
862
863 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
864 if (count < 2 || count > 127)
865 return -EINVAL;
866 while (isspace(*++buf))
867 i++;
868 memcpy(buf_cpy, buf, count-i);
869 tmp_str = buf_cpy;
870 while (tmp_str[0]) {
871 sub_str = strsep(&tmp_str, delimiter);
872 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
873 if (ret) {
874 count = -EINVAL;
875 goto fail;
876 }
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800877 parameter_size++;
878 while (isspace(*tmp_str))
879 tmp_str++;
880 }
881 }
882 parameter[parameter_size] = profile_mode;
883 if (adev->powerplay.pp_funcs->set_power_profile_mode)
884 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
885
886 if (!ret)
887 return count;
888fail:
889 return -EINVAL;
890}
891
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
893static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
894 amdgpu_get_dpm_forced_performance_level,
895 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500896static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
897static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
898static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
899 amdgpu_get_pp_force_state,
900 amdgpu_set_pp_force_state);
901static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
902 amdgpu_get_pp_table,
903 amdgpu_set_pp_table);
904static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
905 amdgpu_get_pp_dpm_sclk,
906 amdgpu_set_pp_dpm_sclk);
907static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
908 amdgpu_get_pp_dpm_mclk,
909 amdgpu_set_pp_dpm_mclk);
910static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
911 amdgpu_get_pp_dpm_pcie,
912 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400913static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
914 amdgpu_get_pp_sclk_od,
915 amdgpu_set_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -0400916static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
917 amdgpu_get_pp_mclk_od,
918 amdgpu_set_pp_mclk_od);
Rex Zhu37c5c4d2018-01-10 18:42:36 +0800919static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
920 amdgpu_get_pp_power_profile_mode,
921 amdgpu_set_pp_power_profile_mode);
Rex Zhue3933f22018-01-16 18:35:15 +0800922static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
923 amdgpu_get_pp_od_clk_voltage,
924 amdgpu_set_pp_od_clk_voltage);
925
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
927 struct device_attribute *attr,
928 char *buf)
929{
930 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500931 struct drm_device *ddev = adev->ddev;
Alex Deucher71c9b9a2018-01-24 17:27:54 -0500932 int r, temp, size = sizeof(temp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933
Alex Deucher0c67df42016-02-19 15:30:15 -0500934 /* Can't get temperature when the card is off */
935 if ((adev->flags & AMD_IS_PX) &&
936 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
937 return -EINVAL;
938
Alex Deucher71c9b9a2018-01-24 17:27:54 -0500939 /* sanity check PP is enabled */
940 if (!(adev->powerplay.pp_funcs &&
941 adev->powerplay.pp_funcs->read_sensor))
942 return -EINVAL;
943
944 /* get the temperature */
945 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
946 (void *)&temp, &size);
947 if (r)
948 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949
950 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
951}
952
953static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
954 struct device_attribute *attr,
955 char *buf)
956{
957 struct amdgpu_device *adev = dev_get_drvdata(dev);
958 int hyst = to_sensor_dev_attr(attr)->index;
959 int temp;
960
961 if (hyst)
962 temp = adev->pm.dpm.thermal.min_temp;
963 else
964 temp = adev->pm.dpm.thermal.max_temp;
965
966 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
967}
968
969static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
970 struct device_attribute *attr,
971 char *buf)
972{
973 struct amdgpu_device *adev = dev_get_drvdata(dev);
974 u32 pwm_mode = 0;
975
Rex Zhucd4d7462017-09-06 18:43:52 +0800976 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500977 return -EINVAL;
978
979 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400980
Rex Zhuaad22ca2017-05-05 16:56:45 +0800981 return sprintf(buf, "%i\n", pwm_mode);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400982}
983
984static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
985 struct device_attribute *attr,
986 const char *buf,
987 size_t count)
988{
989 struct amdgpu_device *adev = dev_get_drvdata(dev);
990 int err;
991 int value;
992
Alex Deucher5ec36e22018-01-24 16:41:50 -0500993 /* Can't adjust fan when the card is off */
994 if ((adev->flags & AMD_IS_PX) &&
995 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
996 return -EINVAL;
997
Rex Zhucd4d7462017-09-06 18:43:52 +0800998 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400999 return -EINVAL;
1000
1001 err = kstrtoint(buf, 10, &value);
1002 if (err)
1003 return err;
1004
Rex Zhuaad22ca2017-05-05 16:56:45 +08001005 amdgpu_dpm_set_fan_control_mode(adev, value);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006
1007 return count;
1008}
1009
1010static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1011 struct device_attribute *attr,
1012 char *buf)
1013{
1014 return sprintf(buf, "%i\n", 0);
1015}
1016
1017static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1018 struct device_attribute *attr,
1019 char *buf)
1020{
1021 return sprintf(buf, "%i\n", 255);
1022}
1023
1024static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1025 struct device_attribute *attr,
1026 const char *buf, size_t count)
1027{
1028 struct amdgpu_device *adev = dev_get_drvdata(dev);
1029 int err;
1030 u32 value;
1031
Alex Deucher5ec36e22018-01-24 16:41:50 -05001032 /* Can't adjust fan when the card is off */
1033 if ((adev->flags & AMD_IS_PX) &&
1034 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1035 return -EINVAL;
1036
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001037 err = kstrtou32(buf, 10, &value);
1038 if (err)
1039 return err;
1040
1041 value = (value * 100) / 255;
1042
Rex Zhucd4d7462017-09-06 18:43:52 +08001043 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1044 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1045 if (err)
1046 return err;
1047 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048
1049 return count;
1050}
1051
1052static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1053 struct device_attribute *attr,
1054 char *buf)
1055{
1056 struct amdgpu_device *adev = dev_get_drvdata(dev);
1057 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +08001058 u32 speed = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001059
Alex Deucher5ec36e22018-01-24 16:41:50 -05001060 /* Can't adjust fan when the card is off */
1061 if ((adev->flags & AMD_IS_PX) &&
1062 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1063 return -EINVAL;
1064
Rex Zhucd4d7462017-09-06 18:43:52 +08001065 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1066 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1067 if (err)
1068 return err;
1069 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070
1071 speed = (speed * 255) / 100;
1072
1073 return sprintf(buf, "%i\n", speed);
1074}
1075
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001076static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1077 struct device_attribute *attr,
1078 char *buf)
1079{
1080 struct amdgpu_device *adev = dev_get_drvdata(dev);
1081 int err;
Rex Zhucd4d7462017-09-06 18:43:52 +08001082 u32 speed = 0;
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001083
Alex Deucher5ec36e22018-01-24 16:41:50 -05001084 /* Can't adjust fan when the card is off */
1085 if ((adev->flags & AMD_IS_PX) &&
1086 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1087 return -EINVAL;
1088
Rex Zhucd4d7462017-09-06 18:43:52 +08001089 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1090 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1091 if (err)
1092 return err;
1093 }
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001094
1095 return sprintf(buf, "%i\n", speed);
1096}
1097
Alex Deucher2bd376b2018-01-24 17:19:33 -05001098static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1099 struct device_attribute *attr,
1100 char *buf)
1101{
1102 struct amdgpu_device *adev = dev_get_drvdata(dev);
1103 struct drm_device *ddev = adev->ddev;
1104 u32 vddgfx;
1105 int r, size = sizeof(vddgfx);
1106
1107 /* Can't get voltage when the card is off */
1108 if ((adev->flags & AMD_IS_PX) &&
1109 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1110 return -EINVAL;
1111
1112 /* sanity check PP is enabled */
1113 if (!(adev->powerplay.pp_funcs &&
1114 adev->powerplay.pp_funcs->read_sensor))
1115 return -EINVAL;
1116
1117 /* get the voltage */
1118 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1119 (void *)&vddgfx, &size);
1120 if (r)
1121 return r;
1122
1123 return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1124}
1125
1126static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1127 struct device_attribute *attr,
1128 char *buf)
1129{
1130 return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1131}
1132
1133static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1134 struct device_attribute *attr,
1135 char *buf)
1136{
1137 struct amdgpu_device *adev = dev_get_drvdata(dev);
1138 struct drm_device *ddev = adev->ddev;
1139 u32 vddnb;
1140 int r, size = sizeof(vddnb);
1141
1142 /* only APUs have vddnb */
1143 if (adev->flags & AMD_IS_APU)
1144 return -EINVAL;
1145
1146 /* Can't get voltage when the card is off */
1147 if ((adev->flags & AMD_IS_PX) &&
1148 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1149 return -EINVAL;
1150
1151 /* sanity check PP is enabled */
1152 if (!(adev->powerplay.pp_funcs &&
1153 adev->powerplay.pp_funcs->read_sensor))
1154 return -EINVAL;
1155
1156 /* get the voltage */
1157 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1158 (void *)&vddnb, &size);
1159 if (r)
1160 return r;
1161
1162 return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1163}
1164
1165static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1166 struct device_attribute *attr,
1167 char *buf)
1168{
1169 return snprintf(buf, PAGE_SIZE, "vddnb\n");
1170}
1171
Alex Deucher2976fc22018-01-24 18:34:26 -05001172static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1173 struct device_attribute *attr,
1174 char *buf)
1175{
1176 struct amdgpu_device *adev = dev_get_drvdata(dev);
1177 struct drm_device *ddev = adev->ddev;
Rex Zhu5b79d042018-04-04 15:37:35 +08001178 u32 query = 0;
1179 int r, size = sizeof(u32);
Alex Deucher2976fc22018-01-24 18:34:26 -05001180 unsigned uw;
1181
1182 /* Can't get power when the card is off */
1183 if ((adev->flags & AMD_IS_PX) &&
1184 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1185 return -EINVAL;
1186
1187 /* sanity check PP is enabled */
1188 if (!(adev->powerplay.pp_funcs &&
1189 adev->powerplay.pp_funcs->read_sensor))
1190 return -EINVAL;
1191
1192 /* get the voltage */
1193 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1194 (void *)&query, &size);
1195 if (r)
1196 return r;
1197
1198 /* convert to microwatts */
Rex Zhu5b79d042018-04-04 15:37:35 +08001199 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
Alex Deucher2976fc22018-01-24 18:34:26 -05001200
1201 return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1202}
1203
Rex Zhu8d81bce2018-01-29 18:07:01 +08001204static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1205 struct device_attribute *attr,
1206 char *buf)
1207{
1208 return sprintf(buf, "%i\n", 0);
1209}
1210
1211static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1212 struct device_attribute *attr,
1213 char *buf)
1214{
1215 struct amdgpu_device *adev = dev_get_drvdata(dev);
1216 uint32_t limit = 0;
1217
1218 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1219 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1220 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1221 } else {
1222 return snprintf(buf, PAGE_SIZE, "\n");
1223 }
1224}
1225
1226static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1227 struct device_attribute *attr,
1228 char *buf)
1229{
1230 struct amdgpu_device *adev = dev_get_drvdata(dev);
1231 uint32_t limit = 0;
1232
1233 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1234 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1235 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1236 } else {
1237 return snprintf(buf, PAGE_SIZE, "\n");
1238 }
1239}
1240
1241
1242static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1243 struct device_attribute *attr,
1244 const char *buf,
1245 size_t count)
1246{
1247 struct amdgpu_device *adev = dev_get_drvdata(dev);
1248 int err;
1249 u32 value;
1250
1251 err = kstrtou32(buf, 10, &value);
1252 if (err)
1253 return err;
1254
1255 value = value / 1000000; /* convert to Watt */
1256 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1257 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1258 if (err)
1259 return err;
1260 } else {
1261 return -EINVAL;
1262 }
1263
1264 return count;
1265}
1266
Alex Deucher844c5412018-03-26 12:56:56 -05001267
1268/**
1269 * DOC: hwmon
1270 *
1271 * The amdgpu driver exposes the following sensor interfaces:
1272 * - GPU temperature (via the on-die sensor)
1273 * - GPU voltage
1274 * - Northbridge voltage (APUs only)
1275 * - GPU power
1276 * - GPU fan
1277 *
1278 * hwmon interfaces for GPU temperature:
1279 * - temp1_input: the on die GPU temperature in millidegrees Celsius
1280 * - temp1_crit: temperature critical max value in millidegrees Celsius
1281 * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
1282 *
1283 * hwmon interfaces for GPU voltage:
1284 * - in0_input: the voltage on the GPU in millivolts
1285 * - in1_input: the voltage on the Northbridge in millivolts
1286 *
1287 * hwmon interfaces for GPU power:
1288 * - power1_average: average power used by the GPU in microWatts
1289 * - power1_cap_min: minimum cap supported in microWatts
1290 * - power1_cap_max: maximum cap supported in microWatts
1291 * - power1_cap: selected power cap in microWatts
1292 *
1293 * hwmon interfaces for GPU fan:
1294 * - pwm1: pulse width modulation fan level (0-255)
1295 * - pwm1_enable: pulse width modulation fan control method
1296 * 0: no fan speed control
1297 * 1: manual fan speed control using pwm interface
1298 * 2: automatic fan speed control
1299 * - pwm1_min: pulse width modulation fan control minimum level (0)
1300 * - pwm1_max: pulse width modulation fan control maximum level (255)
1301 * - fan1_input: fan speed in RPM
1302 *
1303 * You can use hwmon tools like sensors to view this information on your system.
1304 *
1305 */
1306
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1308static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1309static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1310static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1311static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1312static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1313static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001314static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
Alex Deucher2bd376b2018-01-24 17:19:33 -05001315static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1316static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1317static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1318static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
Alex Deucher2976fc22018-01-24 18:34:26 -05001319static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
Rex Zhu8d81bce2018-01-29 18:07:01 +08001320static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1321static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1322static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001323
1324static struct attribute *hwmon_attributes[] = {
1325 &sensor_dev_attr_temp1_input.dev_attr.attr,
1326 &sensor_dev_attr_temp1_crit.dev_attr.attr,
1327 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1328 &sensor_dev_attr_pwm1.dev_attr.attr,
1329 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1330 &sensor_dev_attr_pwm1_min.dev_attr.attr,
1331 &sensor_dev_attr_pwm1_max.dev_attr.attr,
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001332 &sensor_dev_attr_fan1_input.dev_attr.attr,
Alex Deucher2bd376b2018-01-24 17:19:33 -05001333 &sensor_dev_attr_in0_input.dev_attr.attr,
1334 &sensor_dev_attr_in0_label.dev_attr.attr,
1335 &sensor_dev_attr_in1_input.dev_attr.attr,
1336 &sensor_dev_attr_in1_label.dev_attr.attr,
Alex Deucher2976fc22018-01-24 18:34:26 -05001337 &sensor_dev_attr_power1_average.dev_attr.attr,
Rex Zhu8d81bce2018-01-29 18:07:01 +08001338 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
1339 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
1340 &sensor_dev_attr_power1_cap.dev_attr.attr,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001341 NULL
1342};
1343
1344static umode_t hwmon_attributes_visible(struct kobject *kobj,
1345 struct attribute *attr, int index)
1346{
Geliang Tangcc29ec82016-01-13 22:48:42 +08001347 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348 struct amdgpu_device *adev = dev_get_drvdata(dev);
1349 umode_t effective_mode = attr->mode;
1350
Alex Deucher0d35bc782018-01-24 17:57:19 -05001351 /* handle non-powerplay limitations */
Rex Zhub9050902018-03-12 19:52:23 +08001352 if (!adev->powerplay.pp_handle) {
Alex Deucher0d35bc782018-01-24 17:57:19 -05001353 /* Skip fan attributes if fan is not present */
1354 if (adev->pm.no_fan &&
1355 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1356 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1357 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1358 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1359 return 0;
1360 /* requires powerplay */
1361 if (attr == &sensor_dev_attr_fan1_input.dev_attr.attr)
1362 return 0;
1363 }
Alex Deucher135f9712017-11-20 17:49:53 -05001364
Rex Zhu1b5708f2015-11-10 18:25:24 -05001365 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366 if (!adev->pm.dpm_enabled &&
1367 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -04001368 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
1369 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1370 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1371 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1372 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001373 return 0;
1374
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001375 /* mask fan attributes if we have no bindings for this asic to expose */
Rex Zhucd4d7462017-09-06 18:43:52 +08001376 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001378 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1380 effective_mode &= ~S_IRUGO;
1381
Rex Zhucd4d7462017-09-06 18:43:52 +08001382 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001383 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001384 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001385 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1386 effective_mode &= ~S_IWUSR;
1387
Rex Zhu8d81bce2018-01-29 18:07:01 +08001388 if ((adev->flags & AMD_IS_APU) &&
1389 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
1390 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
1391 attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
1392 return 0;
1393
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001394 /* hide max/min values if we can't both query and manage the fan */
Rex Zhucd4d7462017-09-06 18:43:52 +08001395 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1396 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001397 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1398 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1399 return 0;
1400
Alex Deucher0d35bc782018-01-24 17:57:19 -05001401 /* only APUs have vddnb */
1402 if (!(adev->flags & AMD_IS_APU) &&
1403 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
1404 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
Grazvydas Ignotas81c15142016-10-29 23:28:59 +03001405 return 0;
1406
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001407 return effective_mode;
1408}
1409
1410static const struct attribute_group hwmon_attrgroup = {
1411 .attrs = hwmon_attributes,
1412 .is_visible = hwmon_attributes_visible,
1413};
1414
1415static const struct attribute_group *hwmon_groups[] = {
1416 &hwmon_attrgroup,
1417 NULL
1418};
1419
1420void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1421{
1422 struct amdgpu_device *adev =
1423 container_of(work, struct amdgpu_device,
1424 pm.dpm.thermal.work);
1425 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +08001426 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucher71c9b9a2018-01-24 17:27:54 -05001427 int temp, size = sizeof(temp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001428
1429 if (!adev->pm.dpm_enabled)
1430 return;
1431
Alex Deucher71c9b9a2018-01-24 17:27:54 -05001432 if (adev->powerplay.pp_funcs &&
1433 adev->powerplay.pp_funcs->read_sensor &&
1434 !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1435 (void *)&temp, &size)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001436 if (temp < adev->pm.dpm.thermal.min_temp)
1437 /* switch back the user state */
1438 dpm_state = adev->pm.dpm.user_state;
1439 } else {
1440 if (adev->pm.dpm.thermal.high_to_low)
1441 /* switch back the user state */
1442 dpm_state = adev->pm.dpm.user_state;
1443 }
1444 mutex_lock(&adev->pm.mutex);
1445 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1446 adev->pm.dpm.thermal_active = true;
1447 else
1448 adev->pm.dpm.thermal_active = false;
1449 adev->pm.dpm.state = dpm_state;
1450 mutex_unlock(&adev->pm.mutex);
1451
1452 amdgpu_pm_compute_clocks(adev);
1453}
1454
1455static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +08001456 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001457{
1458 int i;
1459 struct amdgpu_ps *ps;
1460 u32 ui_class;
1461 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1462 true : false;
1463
1464 /* check if the vblank period is too short to adjust the mclk */
Rex Zhucd4d7462017-09-06 18:43:52 +08001465 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001466 if (amdgpu_dpm_vblank_too_short(adev))
1467 single_display = false;
1468 }
1469
1470 /* certain older asics have a separare 3D performance state,
1471 * so try that first if the user selected performance
1472 */
1473 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1474 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1475 /* balanced states don't exist at the moment */
1476 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1477 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1478
1479restart_search:
1480 /* Pick the best power state based on current conditions */
1481 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1482 ps = &adev->pm.dpm.ps[i];
1483 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1484 switch (dpm_state) {
1485 /* user states */
1486 case POWER_STATE_TYPE_BATTERY:
1487 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1488 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1489 if (single_display)
1490 return ps;
1491 } else
1492 return ps;
1493 }
1494 break;
1495 case POWER_STATE_TYPE_BALANCED:
1496 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1497 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1498 if (single_display)
1499 return ps;
1500 } else
1501 return ps;
1502 }
1503 break;
1504 case POWER_STATE_TYPE_PERFORMANCE:
1505 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1506 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1507 if (single_display)
1508 return ps;
1509 } else
1510 return ps;
1511 }
1512 break;
1513 /* internal states */
1514 case POWER_STATE_TYPE_INTERNAL_UVD:
1515 if (adev->pm.dpm.uvd_ps)
1516 return adev->pm.dpm.uvd_ps;
1517 else
1518 break;
1519 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1520 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1521 return ps;
1522 break;
1523 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1524 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1525 return ps;
1526 break;
1527 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1528 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1529 return ps;
1530 break;
1531 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1532 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1533 return ps;
1534 break;
1535 case POWER_STATE_TYPE_INTERNAL_BOOT:
1536 return adev->pm.dpm.boot_ps;
1537 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1538 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1539 return ps;
1540 break;
1541 case POWER_STATE_TYPE_INTERNAL_ACPI:
1542 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1543 return ps;
1544 break;
1545 case POWER_STATE_TYPE_INTERNAL_ULV:
1546 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1547 return ps;
1548 break;
1549 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1550 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1551 return ps;
1552 break;
1553 default:
1554 break;
1555 }
1556 }
1557 /* use a fallback state if we didn't match */
1558 switch (dpm_state) {
1559 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1560 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1561 goto restart_search;
1562 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1563 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1564 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1565 if (adev->pm.dpm.uvd_ps) {
1566 return adev->pm.dpm.uvd_ps;
1567 } else {
1568 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1569 goto restart_search;
1570 }
1571 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1572 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1573 goto restart_search;
1574 case POWER_STATE_TYPE_INTERNAL_ACPI:
1575 dpm_state = POWER_STATE_TYPE_BATTERY;
1576 goto restart_search;
1577 case POWER_STATE_TYPE_BATTERY:
1578 case POWER_STATE_TYPE_BALANCED:
1579 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1580 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1581 goto restart_search;
1582 default:
1583 break;
1584 }
1585
1586 return NULL;
1587}
1588
1589static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1590{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001591 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001592 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001593 int ret;
Rex Zhucd4d7462017-09-06 18:43:52 +08001594 bool equal = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001595
1596 /* if dpm init failed */
1597 if (!adev->pm.dpm_enabled)
1598 return;
1599
1600 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1601 /* add other state override checks here */
1602 if ((!adev->pm.dpm.thermal_active) &&
1603 (!adev->pm.dpm.uvd_active))
1604 adev->pm.dpm.state = adev->pm.dpm.user_state;
1605 }
1606 dpm_state = adev->pm.dpm.state;
1607
1608 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1609 if (ps)
1610 adev->pm.dpm.requested_ps = ps;
1611 else
1612 return;
1613
Rex Zhucd4d7462017-09-06 18:43:52 +08001614 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001615 printk("switching from power state:\n");
1616 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1617 printk("switching to power state:\n");
1618 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1619 }
1620
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001621 /* update whether vce is active */
1622 ps->vce_active = adev->pm.dpm.vce_active;
Rex Zhucd4d7462017-09-06 18:43:52 +08001623 if (adev->powerplay.pp_funcs->display_configuration_changed)
1624 amdgpu_dpm_display_configuration_changed(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001625
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001626 ret = amdgpu_dpm_pre_set_power_state(adev);
1627 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001628 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001629
Rex Zhucd4d7462017-09-06 18:43:52 +08001630 if (adev->powerplay.pp_funcs->check_state_equal) {
1631 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1632 equal = false;
1633 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001634
Rex Zhu5e876c62016-10-14 19:23:34 +08001635 if (equal)
1636 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001637
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001638 amdgpu_dpm_set_power_state(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001639 amdgpu_dpm_post_set_power_state(adev);
1640
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001641 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1642 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1643
Rex Zhucd4d7462017-09-06 18:43:52 +08001644 if (adev->powerplay.pp_funcs->force_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001645 if (adev->pm.dpm.thermal_active) {
Rex Zhue5d03ac2016-12-23 14:39:41 +08001646 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001647 /* force low perf level for thermal */
Rex Zhue5d03ac2016-12-23 14:39:41 +08001648 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001649 /* save the user's level */
1650 adev->pm.dpm.forced_level = level;
1651 } else {
1652 /* otherwise, user selected level */
1653 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1654 }
1655 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001656}
1657
1658void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1659{
Rex Zhucd4d7462017-09-06 18:43:52 +08001660 if (adev->powerplay.pp_funcs->powergate_uvd) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001661 /* enable/disable UVD */
1662 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001663 amdgpu_dpm_powergate_uvd(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001664 mutex_unlock(&adev->pm.mutex);
1665 } else {
1666 if (enable) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001667 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001668 adev->pm.dpm.uvd_active = true;
1669 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001670 mutex_unlock(&adev->pm.mutex);
1671 } else {
Tom St Denise95a14a2016-07-28 09:40:07 -04001672 mutex_lock(&adev->pm.mutex);
1673 adev->pm.dpm.uvd_active = false;
1674 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001675 }
Tom St Denise95a14a2016-07-28 09:40:07 -04001676 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001677 }
1678}
1679
1680void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1681{
Rex Zhucd4d7462017-09-06 18:43:52 +08001682 if (adev->powerplay.pp_funcs->powergate_vce) {
Tom St Denise95a14a2016-07-28 09:40:07 -04001683 /* enable/disable VCE */
1684 mutex_lock(&adev->pm.mutex);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001685 amdgpu_dpm_powergate_vce(adev, !enable);
Tom St Denise95a14a2016-07-28 09:40:07 -04001686 mutex_unlock(&adev->pm.mutex);
1687 } else {
1688 if (enable) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001689 mutex_lock(&adev->pm.mutex);
Tom St Denise95a14a2016-07-28 09:40:07 -04001690 adev->pm.dpm.vce_active = true;
1691 /* XXX select vce level based on ring/task */
Rex Zhu0d8de7c2016-10-12 15:13:29 +08001692 adev->pm.dpm.vce_level = AMD_VCE_LEVEL_AC_ALL;
Sonny Jiangb7a077692015-05-28 15:47:53 -04001693 mutex_unlock(&adev->pm.mutex);
Alex Deucher2990a1f2017-12-15 16:18:00 -05001694 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1695 AMD_CG_STATE_UNGATE);
1696 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1697 AMD_PG_STATE_UNGATE);
Rex Zhu03a5f1d2017-03-06 11:29:26 +08001698 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001699 } else {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001700 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1701 AMD_PG_STATE_GATE);
1702 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
1703 AMD_CG_STATE_GATE);
Tom St Denise95a14a2016-07-28 09:40:07 -04001704 mutex_lock(&adev->pm.mutex);
1705 adev->pm.dpm.vce_active = false;
1706 mutex_unlock(&adev->pm.mutex);
Rex Zhubeeea982017-01-26 16:25:05 +08001707 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001708 }
Rex Zhubeeea982017-01-26 16:25:05 +08001709
Sonny Jiangb7a077692015-05-28 15:47:53 -04001710 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001711}
1712
1713void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1714{
1715 int i;
1716
Rex Zhucd4d7462017-09-06 18:43:52 +08001717 if (adev->powerplay.pp_funcs->print_power_state == NULL)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001718 return;
1719
1720 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001721 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001722
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001723}
1724
1725int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1726{
1727 int ret;
1728
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001729 if (adev->pm.sysfs_initialized)
1730 return 0;
1731
Rex Zhud2f52ac2017-09-22 17:47:27 +08001732 if (adev->pm.dpm_enabled == 0)
1733 return 0;
1734
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001735 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1736 DRIVER_NAME, adev,
1737 hwmon_groups);
1738 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1739 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1740 dev_err(adev->dev,
1741 "Unable to register hwmon device: %d\n", ret);
1742 return ret;
1743 }
1744
1745 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1746 if (ret) {
1747 DRM_ERROR("failed to create device file for dpm state\n");
1748 return ret;
1749 }
1750 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1751 if (ret) {
1752 DRM_ERROR("failed to create device file for dpm state\n");
1753 return ret;
1754 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001755
Rex Zhu6d07fe72017-09-25 18:51:50 +08001756
1757 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1758 if (ret) {
1759 DRM_ERROR("failed to create device file pp_num_states\n");
1760 return ret;
1761 }
1762 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1763 if (ret) {
1764 DRM_ERROR("failed to create device file pp_cur_state\n");
1765 return ret;
1766 }
1767 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1768 if (ret) {
1769 DRM_ERROR("failed to create device file pp_force_state\n");
1770 return ret;
1771 }
1772 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1773 if (ret) {
1774 DRM_ERROR("failed to create device file pp_table\n");
1775 return ret;
Eric Huangf3898ea2015-12-11 16:24:34 -05001776 }
Eric Huangc85e2992016-05-19 15:41:25 -04001777
1778 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1779 if (ret) {
1780 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1781 return ret;
1782 }
1783 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1784 if (ret) {
1785 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1786 return ret;
1787 }
1788 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1789 if (ret) {
1790 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1791 return ret;
1792 }
Eric Huang8b2e5742016-05-19 15:46:10 -04001793 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1794 if (ret) {
1795 DRM_ERROR("failed to create device file pp_sclk_od\n");
1796 return ret;
1797 }
Eric Huangf2bdc052016-05-24 15:11:17 -04001798 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
1799 if (ret) {
1800 DRM_ERROR("failed to create device file pp_mclk_od\n");
1801 return ret;
1802 }
Eric Huang34bb2732016-09-12 16:17:44 -04001803 ret = device_create_file(adev->dev,
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001804 &dev_attr_pp_power_profile_mode);
1805 if (ret) {
1806 DRM_ERROR("failed to create device file "
1807 "pp_power_profile_mode\n");
1808 return ret;
1809 }
Rex Zhue3933f22018-01-16 18:35:15 +08001810 ret = device_create_file(adev->dev,
1811 &dev_attr_pp_od_clk_voltage);
1812 if (ret) {
1813 DRM_ERROR("failed to create device file "
1814 "pp_od_clk_voltage\n");
1815 return ret;
1816 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001817 ret = amdgpu_debugfs_pm_init(adev);
1818 if (ret) {
1819 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1820 return ret;
1821 }
1822
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001823 adev->pm.sysfs_initialized = true;
1824
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001825 return 0;
1826}
1827
1828void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1829{
Rex Zhud2f52ac2017-09-22 17:47:27 +08001830 if (adev->pm.dpm_enabled == 0)
1831 return;
1832
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001833 if (adev->pm.int_hwmon_dev)
1834 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1835 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1836 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Rex Zhu6d07fe72017-09-25 18:51:50 +08001837
1838 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1839 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1840 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1841 device_remove_file(adev->dev, &dev_attr_pp_table);
1842
Eric Huangc85e2992016-05-19 15:41:25 -04001843 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1844 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1845 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Eric Huang8b2e5742016-05-19 15:46:10 -04001846 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf2bdc052016-05-24 15:11:17 -04001847 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
Eric Huang34bb2732016-09-12 16:17:44 -04001848 device_remove_file(adev->dev,
Rex Zhu37c5c4d2018-01-10 18:42:36 +08001849 &dev_attr_pp_power_profile_mode);
Rex Zhue3933f22018-01-16 18:35:15 +08001850 device_remove_file(adev->dev,
1851 &dev_attr_pp_od_clk_voltage);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001852}
1853
1854void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1855{
Rex Zhu5e876c62016-10-14 19:23:34 +08001856 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001857
1858 if (!adev->pm.dpm_enabled)
1859 return;
1860
Alex Deucherc10c8f72017-02-10 18:09:32 -05001861 if (adev->mode_info.num_crtc)
1862 amdgpu_display_bandwidth_update(adev);
Rex Zhu5e876c62016-10-14 19:23:34 +08001863
1864 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1865 struct amdgpu_ring *ring = adev->rings[i];
1866 if (ring && ring->ready)
1867 amdgpu_fence_wait_empty(ring);
1868 }
1869
Rex Zhud91ea492018-03-26 22:08:29 +08001870 if (!amdgpu_device_has_dc_support(adev)) {
1871 mutex_lock(&adev->pm.mutex);
1872 amdgpu_dpm_get_active_displays(adev);
1873 adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtcs;
1874 adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
1875 adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
1876 /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
1877 if (adev->pm.pm_display_cfg.vrefresh > 120)
1878 adev->pm.pm_display_cfg.min_vblank_time = 0;
1879 if (adev->powerplay.pp_funcs->display_configuration_change)
1880 adev->powerplay.pp_funcs->display_configuration_change(
1881 adev->powerplay.pp_handle,
1882 &adev->pm.pm_display_cfg);
1883 mutex_unlock(&adev->pm.mutex);
1884 }
1885
Rex Zhu6d07fe72017-09-25 18:51:50 +08001886 if (adev->powerplay.pp_funcs->dispatch_tasks) {
Evan Quan39199b82017-12-29 14:46:13 +08001887 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001888 } else {
1889 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001890 /* update battery/ac status */
1891 if (power_supply_is_system_supplied() > 0)
1892 adev->pm.dpm.ac_power = true;
1893 else
1894 adev->pm.dpm.ac_power = false;
1895
1896 amdgpu_dpm_change_power_state_locked(adev);
1897
1898 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001899 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001900}
1901
1902/*
1903 * Debugfs info
1904 */
1905#if defined(CONFIG_DEBUG_FS)
1906
Tom St Denis3de4ec52016-09-19 12:48:52 -04001907static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
1908{
Eric Huangcd7b0c62017-02-07 16:37:48 -05001909 uint32_t value;
Rex Zhu5b79d042018-04-04 15:37:35 +08001910 uint32_t query = 0;
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001911 int size;
Tom St Denis3de4ec52016-09-19 12:48:52 -04001912
1913 /* sanity check PP is enabled */
1914 if (!(adev->powerplay.pp_funcs &&
1915 adev->powerplay.pp_funcs->read_sensor))
1916 return -EINVAL;
1917
1918 /* GPU Clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001919 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001920 seq_printf(m, "GFX Clocks and Power:\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001921 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001922 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001923 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001924 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
Rex Zhu5ed8d652018-01-08 13:59:05 +08001925 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
1926 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
1927 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
1928 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001929 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001930 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001931 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001932 seq_printf(m, "\t%u mV (VDDNB)\n", value);
Rex Zhu5b79d042018-04-04 15:37:35 +08001933 size = sizeof(uint32_t);
1934 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
1935 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001936 size = sizeof(value);
Tom St Denis3de4ec52016-09-19 12:48:52 -04001937 seq_printf(m, "\n");
1938
1939 /* GPU Temp */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001940 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001941 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
1942
1943 /* GPU Load */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001944 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001945 seq_printf(m, "GPU Load: %u %%\n", value);
1946 seq_printf(m, "\n");
1947
1948 /* UVD clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001949 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001950 if (!value) {
1951 seq_printf(m, "UVD: Disabled\n");
1952 } else {
1953 seq_printf(m, "UVD: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001954 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001955 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001956 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001957 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
1958 }
1959 }
1960 seq_printf(m, "\n");
1961
1962 /* VCE clocks */
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001963 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
Tom St Denis3de4ec52016-09-19 12:48:52 -04001964 if (!value) {
1965 seq_printf(m, "VCE: Disabled\n");
1966 } else {
1967 seq_printf(m, "VCE: Enabled\n");
Tom St Denis9f8df7d2017-02-09 14:29:01 -05001968 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
Tom St Denis3de4ec52016-09-19 12:48:52 -04001969 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
1970 }
1971 }
1972
1973 return 0;
1974}
1975
Huang Ruia8503b12017-01-05 19:17:13 +08001976static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
1977{
1978 int i;
1979
1980 for (i = 0; clocks[i].flag; i++)
1981 seq_printf(m, "\t%s: %s\n", clocks[i].name,
1982 (flags & clocks[i].flag) ? "On" : "Off");
1983}
1984
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001985static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1986{
1987 struct drm_info_node *node = (struct drm_info_node *) m->private;
1988 struct drm_device *dev = node->minor->dev;
1989 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001990 struct drm_device *ddev = adev->ddev;
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001991 u32 flags = 0;
1992
Alex Deucher2990a1f2017-12-15 16:18:00 -05001993 amdgpu_device_ip_get_clockgating_state(adev, &flags);
Huang Rui6cb2d4e2017-01-05 18:44:41 +08001994 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
Huang Ruia8503b12017-01-05 19:17:13 +08001995 amdgpu_parse_cg_state(m, flags);
1996 seq_printf(m, "\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001997
Rex Zhu1b5708f2015-11-10 18:25:24 -05001998 if (!adev->pm.dpm_enabled) {
1999 seq_printf(m, "dpm not enabled\n");
2000 return 0;
2001 }
Alex Deucher0c67df42016-02-19 15:30:15 -05002002 if ((adev->flags & AMD_IS_PX) &&
2003 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
2004 seq_printf(m, "PX asic powered off\n");
Rex Zhu6d07fe72017-09-25 18:51:50 +08002005 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002006 mutex_lock(&adev->pm.mutex);
Rex Zhucd4d7462017-09-06 18:43:52 +08002007 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2008 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002009 else
2010 seq_printf(m, "Debugfs support not implemented for this asic\n");
2011 mutex_unlock(&adev->pm.mutex);
Rex Zhu6d07fe72017-09-25 18:51:50 +08002012 } else {
2013 return amdgpu_debugfs_pm_info_pp(m, adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002014 }
2015
2016 return 0;
2017}
2018
Nils Wallménius06ab6832016-05-02 12:46:15 -04002019static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002020 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2021};
2022#endif
2023
2024static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2025{
2026#if defined(CONFIG_DEBUG_FS)
2027 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
2028#else
2029 return 0;
2030#endif
2031}