blob: 9052ccd399fdb636ad0dbf8aba13fdb7d724c8cf [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07002#ifndef __LINUX_GPIO_DRIVER_H
3#define __LINUX_GPIO_DRIVER_H
4
Linus Walleijff2b1352015-10-20 11:10:38 +02005#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07006#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01007#include <linux/irq.h>
8#include <linux/irqchip/chained_irq.h>
9#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +030010#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010011#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030012#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070014struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090015struct of_phandle_args;
16struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110017struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020018struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040019struct module;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070020
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090021#ifdef CONFIG_GPIOLIB
22
Thierry Redingc44eafd2017-11-07 19:15:45 +010023#ifdef CONFIG_GPIOLIB_IRQCHIP
24/**
25 * struct gpio_irq_chip - GPIO interrupt controller
26 */
27struct gpio_irq_chip {
28 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010029 * @chip:
30 *
31 * GPIO IRQ chip implementation, provided by GPIO driver.
32 */
33 struct irq_chip *chip;
34
35 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010036 * @domain:
37 *
38 * Interrupt translation domain; responsible for mapping between GPIO
39 * hwirq number and Linux IRQ number.
40 */
41 struct irq_domain *domain;
42
43 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010044 * @domain_ops:
45 *
46 * Table of interrupt domain operations for this IRQ chip.
47 */
48 const struct irq_domain_ops *domain_ops;
49
50 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010051 * @handler:
52 *
53 * The IRQ handler to use (often a predefined IRQ core function) for
54 * GPIO IRQs, provided by GPIO driver.
55 */
56 irq_flow_handler_t handler;
57
58 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010059 * @default_type:
60 *
61 * Default IRQ triggering type applied during GPIO driver
62 * initialization, provided by GPIO driver.
63 */
64 unsigned int default_type;
65
66 /**
Thierry Redingca9df052017-11-07 19:15:53 +010067 * @lock_key:
68 *
Randy Dunlap02ad0432018-09-03 12:55:30 -070069 * Per GPIO IRQ chip lockdep class for IRQ lock.
Thierry Redingca9df052017-11-07 19:15:53 +010070 */
71 struct lock_class_key *lock_key;
Randy Dunlap02ad0432018-09-03 12:55:30 -070072
73 /**
74 * @request_key:
75 *
76 * Per GPIO IRQ chip lockdep class for IRQ request.
77 */
Andrew Lunn39c3fd52017-12-02 18:11:04 +010078 struct lock_class_key *request_key;
Thierry Redingca9df052017-11-07 19:15:53 +010079
80 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010081 * @parent_handler:
82 *
83 * The interrupt handler for the GPIO chip's parent interrupts, may be
84 * NULL if the parent interrupts are nested rather than cascaded.
85 */
86 irq_flow_handler_t parent_handler;
87
88 /**
89 * @parent_handler_data:
90 *
91 * Data associated, and passed to, the handler for the parent
92 * interrupt.
93 */
94 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010095
96 /**
97 * @num_parents:
98 *
99 * The number of interrupt parents of a GPIO chip.
100 */
101 unsigned int num_parents;
102
103 /**
104 * @parents:
105 *
106 * A list of interrupt parents of a GPIO chip. This is owned by the
107 * driver, so the core will only reference this list, not modify it.
108 */
109 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100110
111 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100112 * @map:
113 *
114 * A list of interrupt parents for each line of a GPIO chip.
115 */
116 unsigned int *map;
117
118 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100119 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100120 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100121 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100122 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100123 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100124
125 /**
126 * @need_valid_mask:
127 *
128 * If set core allocates @valid_mask with all bits set to one.
129 */
130 bool need_valid_mask;
131
132 /**
133 * @valid_mask:
134 *
135 * If not %NULL holds bitmask of GPIOs which are valid to be included
136 * in IRQ domain of the chip.
137 */
138 unsigned long *valid_mask;
Thierry Reding8302cf52017-11-07 19:15:58 +0100139
140 /**
141 * @first:
142 *
143 * Required for static IRQ allocation. If set, irq_domain_add_simple()
144 * will allocate and map all IRQs during initialization.
145 */
146 unsigned int first;
Thierry Redingc44eafd2017-11-07 19:15:45 +0100147};
Thierry Redingda80ff82017-11-07 19:15:46 +0100148
149static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
150{
151 return container_of(chip, struct gpio_irq_chip, chip);
152}
Thierry Redingc44eafd2017-11-07 19:15:45 +0100153#endif
154
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700155/**
156 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100157 * @label: a functional name for the GPIO device, such as a part
158 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200159 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100160 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700161 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700162 * @request: optional hook for chip-specific activation, such as
163 * enabling module power and clock; may sleep
164 * @free: optional hook for chip-specific deactivation, such as
165 * disabling module power and clock; may sleep
166 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
167 * (same as GPIOF_DIR_XXX), or negative error
168 * @direction_input: configures signal "offset" as input, or returns error
169 * @direction_output: configures signal "offset" as output, or returns error
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200170 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200171 * @get_multiple: reads values for multiple signals defined by "mask" and
172 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700173 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100174 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300175 * @set_config: optional hook for all kinds of settings. Uses the same
176 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700177 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
178 * implementation may not sleep
179 * @dbg_show: optional routine to show contents in debugfs; default code
180 * will be used when this is omitted, but custom code can show extra
181 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200182 * @base: identifies the first GPIO number handled by this chip;
183 * or, if negative during registration, requests dynamic ID allocation.
184 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200185 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200186 * let gpiolib select the chip base in all possible cases. We want to
187 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700188 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
189 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700190 * @names: if set, must be an array of strings to use as alternative
191 * names for the GPIOs in this chip. Any entry in the array
192 * may be NULL if there is no alias for the GPIO, however the
193 * array must be @ngpio entries long. A name can include a single printk
194 * format specifier for an unsigned int. It is substituted by the actual
195 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100196 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200197 * must while accessing GPIO expander chips over I2C or SPI. This
198 * implies that if the chip supports IRQs, these IRQs need to be threaded
199 * as the chip access may sleep when e.g. reading out the IRQ status
200 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100201 * @read_reg: reader function for generic GPIO
202 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200203 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
204 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
205 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100206 * @reg_dat: data (in) register for generic GPIO
207 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600208 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleij0f4630f2015-12-04 14:02:58 +0100209 * @reg_dir: direction setting register for generic GPIO
Linus Walleijd799a4d2018-08-03 00:52:18 +0200210 * @bgpio_dir_inverted: indicates that the direction register is inverted
211 * (gpiolib private state variable)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100212 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
213 * <register width> * 8
214 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
215 * shadowed and real data registers writes together.
216 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
217 * safely.
218 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
219 * direction safely.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700220 *
221 * A gpio_chip can help platforms abstract various sources of GPIOs so
222 * they can all be accessed through a common programing interface.
223 * Example sources would be SOC controllers, FPGAs, multifunction
224 * chips, dedicated GPIO expanders, and so on.
225 *
226 * Each chip controls a number of signals, identified in method calls
227 * by "offset" values in the range 0..(@ngpio - 1). When those signals
228 * are referenced through calls like gpio_get_value(gpio), the offset
229 * is calculated by subtracting @base from the gpio number.
230 */
231struct gpio_chip {
232 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200233 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100234 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700235 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700236
237 int (*request)(struct gpio_chip *chip,
238 unsigned offset);
239 void (*free)(struct gpio_chip *chip,
240 unsigned offset);
241 int (*get_direction)(struct gpio_chip *chip,
242 unsigned offset);
243 int (*direction_input)(struct gpio_chip *chip,
244 unsigned offset);
245 int (*direction_output)(struct gpio_chip *chip,
246 unsigned offset, int value);
247 int (*get)(struct gpio_chip *chip,
248 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200249 int (*get_multiple)(struct gpio_chip *chip,
250 unsigned long *mask,
251 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700252 void (*set)(struct gpio_chip *chip,
253 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100254 void (*set_multiple)(struct gpio_chip *chip,
255 unsigned long *mask,
256 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300257 int (*set_config)(struct gpio_chip *chip,
258 unsigned offset,
259 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700260 int (*to_irq)(struct gpio_chip *chip,
261 unsigned offset);
262
263 void (*dbg_show)(struct seq_file *s,
264 struct gpio_chip *chip);
265 int base;
266 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700267 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100268 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700269
Linus Walleij0f4630f2015-12-04 14:02:58 +0100270#if IS_ENABLED(CONFIG_GPIO_GENERIC)
271 unsigned long (*read_reg)(void __iomem *reg);
272 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200273 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100274 void __iomem *reg_dat;
275 void __iomem *reg_set;
276 void __iomem *reg_clr;
277 void __iomem *reg_dir;
Linus Walleijd799a4d2018-08-03 00:52:18 +0200278 bool bgpio_dir_inverted;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100279 int bgpio_bits;
280 spinlock_t bgpio_lock;
281 unsigned long bgpio_data;
282 unsigned long bgpio_dir;
283#endif
284
Linus Walleij14250522014-03-25 10:40:18 +0100285#ifdef CONFIG_GPIOLIB_IRQCHIP
286 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200287 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100288 * to handle IRQs for most practical cases.
289 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100290
291 /**
292 * @irq:
293 *
294 * Integrates interrupt chip functionality with the GPIO chip. Can be
295 * used to handle IRQs for most practical cases.
296 */
297 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100298#endif
299
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700300 /**
301 * @need_valid_mask:
302 *
303 * If set core allocates @valid_mask with all bits set to one.
304 */
305 bool need_valid_mask;
306
307 /**
308 * @valid_mask:
309 *
310 * If not %NULL holds bitmask of GPIOs which are valid to be used
311 * from the chip.
312 */
313 unsigned long *valid_mask;
314
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700315#if defined(CONFIG_OF_GPIO)
316 /*
317 * If CONFIG_OF is enabled, then all GPIO controllers described in the
318 * device tree automatically may have an OF translation
319 */
Thierry Reding67049c52017-07-24 16:57:23 +0200320
321 /**
322 * @of_node:
323 *
324 * Pointer to a device tree node representing this GPIO controller.
325 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700326 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200327
328 /**
329 * @of_gpio_n_cells:
330 *
331 * Number of cells used to form the GPIO specifier.
332 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200333 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200334
335 /**
336 * @of_xlate:
337 *
338 * Callback to translate a device tree GPIO specifier into a chip-
339 * relative GPIO number and flags.
340 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700341 int (*of_xlate)(struct gpio_chip *gc,
342 const struct of_phandle_args *gpiospec, u32 *flags);
343#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700344};
345
346extern const char *gpiochip_is_requested(struct gpio_chip *chip,
347 unsigned offset);
348
349/* add/remove chips */
Thierry Reding959bc7b2017-11-07 19:15:59 +0100350extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100351 struct lock_class_key *lock_key,
352 struct lock_class_key *request_key);
Thierry Reding959bc7b2017-11-07 19:15:59 +0100353
354/**
355 * gpiochip_add_data() - register a gpio_chip
356 * @chip: the chip to register, with chip->base initialized
357 * @data: driver-private data associated with this chip
358 *
359 * Context: potentially before irqs will work
360 *
361 * When gpiochip_add_data() is called very early during boot, so that GPIOs
362 * can be freely used, the chip->parent device must be registered before
363 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
364 * for GPIOs will fail rudely.
365 *
366 * gpiochip_add_data() must only be called after gpiolib initialization,
367 * ie after core_initcall().
368 *
369 * If chip->base is negative, this requests dynamic assignment of
370 * a range of valid GPIOs.
371 *
372 * Returns:
373 * A negative errno if the chip can't be registered, such as because the
374 * chip->base is invalid or already associated with a different chip.
375 * Otherwise it returns zero as a success code.
376 */
377#ifdef CONFIG_LOCKDEP
378#define gpiochip_add_data(chip, data) ({ \
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100379 static struct lock_class_key lock_key; \
380 static struct lock_class_key request_key; \
381 gpiochip_add_data_with_key(chip, data, &lock_key, \
382 &request_key); \
Thierry Reding959bc7b2017-11-07 19:15:59 +0100383 })
384#else
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100385#define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
Thierry Reding959bc7b2017-11-07 19:15:59 +0100386#endif
387
Linus Walleijb08ea352015-12-03 15:14:13 +0100388static inline int gpiochip_add(struct gpio_chip *chip)
389{
390 return gpiochip_add_data(chip, NULL);
391}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200392extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530393extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
394 void *data);
395extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
396
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700397extern struct gpio_chip *gpiochip_find(void *data,
398 int (*match)(struct gpio_chip *chip, void *data));
399
400/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900401int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
402void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100403bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e6b8232018-09-08 11:23:14 +0200404int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
405void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e9439d2018-09-08 11:23:16 +0200406void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
407void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700408
Linus Walleij143b65d2016-02-16 15:41:42 +0100409/* Line status inquiry for drivers */
410bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
411bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
412
Charles Keepax05f479b2017-05-23 15:47:29 +0100413/* Sleep persistence inquiry for drivers */
414bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700415bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
Charles Keepax05f479b2017-05-23 15:47:29 +0100416
Linus Walleijb08ea352015-12-03 15:14:13 +0100417/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100418void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100419
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900420struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
421
Linus Walleij0f4630f2015-12-04 14:02:58 +0100422struct bgpio_pdata {
423 const char *label;
424 int base;
425 int ngpio;
426};
427
Arnd Bergmannc474e342016-01-09 22:16:42 +0100428#if IS_ENABLED(CONFIG_GPIO_GENERIC)
429
Linus Walleij0f4630f2015-12-04 14:02:58 +0100430int bgpio_init(struct gpio_chip *gc, struct device *dev,
431 unsigned long sz, void __iomem *dat, void __iomem *set,
432 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
433 unsigned long flags);
434
435#define BGPIOF_BIG_ENDIAN BIT(0)
436#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
437#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
438#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
439#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
440#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
441
442#endif
443
Linus Walleij14250522014-03-25 10:40:18 +0100444#ifdef CONFIG_GPIOLIB_IRQCHIP
445
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100446int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
447 irq_hw_number_t hwirq);
448void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
449
Linus Walleij14250522014-03-25 10:40:18 +0100450void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
451 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200452 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100453 irq_flow_handler_t parent_handler);
454
Linus Walleijd245b3f2016-11-24 10:57:25 +0100455void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
456 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200457 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100458
Linus Walleij739e6f52017-01-11 13:37:07 +0100459int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
460 struct irq_chip *irqchip,
461 unsigned int first_irq,
462 irq_flow_handler_t handler,
463 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100464 bool threaded,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100465 struct lock_class_key *lock_key,
466 struct lock_class_key *request_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300467
Stephen Boyd64ff2c82018-01-09 17:58:46 -0800468bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
469 unsigned int offset);
470
Linus Walleij739e6f52017-01-11 13:37:07 +0100471#ifdef CONFIG_LOCKDEP
472
473/*
474 * Lockdep requires that each irqchip instance be created with a
475 * unique key so as to avoid unnecessary warnings. This upfront
476 * boilerplate static inlines provides such a key for each
477 * unique instance.
478 */
479static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
480 struct irq_chip *irqchip,
481 unsigned int first_irq,
482 irq_flow_handler_t handler,
483 unsigned int type)
484{
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100485 static struct lock_class_key lock_key;
486 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100487
488 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100489 handler, type, false,
490 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100491}
492
Linus Walleijd245b3f2016-11-24 10:57:25 +0100493static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
494 struct irq_chip *irqchip,
495 unsigned int first_irq,
496 irq_flow_handler_t handler,
497 unsigned int type)
498{
Linus Walleij739e6f52017-01-11 13:37:07 +0100499
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100500 static struct lock_class_key lock_key;
501 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100502
503 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100504 handler, type, true,
505 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100506}
507#else
508static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
509 struct irq_chip *irqchip,
510 unsigned int first_irq,
511 irq_flow_handler_t handler,
512 unsigned int type)
513{
514 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100515 handler, type, false, NULL, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100516}
517
Linus Walleij739e6f52017-01-11 13:37:07 +0100518static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
519 struct irq_chip *irqchip,
520 unsigned int first_irq,
521 irq_flow_handler_t handler,
522 unsigned int type)
523{
524 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100525 handler, type, true, NULL, NULL);
Linus Walleij739e6f52017-01-11 13:37:07 +0100526}
527#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100528
Paul Bolle7d75a872014-09-05 13:09:25 +0200529#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100530
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200531int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
532void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300533int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
534 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200535
Linus Walleij964cb342015-03-18 01:56:17 +0100536#ifdef CONFIG_PINCTRL
537
538/**
539 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200540 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100541 * @pctldev: pinctrl device which handles corresponding pins
542 * @range: actual range of pins controlled by a gpio controller
543 */
Linus Walleij964cb342015-03-18 01:56:17 +0100544struct gpio_pin_range {
545 struct list_head node;
546 struct pinctrl_dev *pctldev;
547 struct pinctrl_gpio_range range;
548};
549
550int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
551 unsigned int gpio_offset, unsigned int pin_offset,
552 unsigned int npins);
553int gpiochip_add_pingroup_range(struct gpio_chip *chip,
554 struct pinctrl_dev *pctldev,
555 unsigned int gpio_offset, const char *pin_group);
556void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
557
558#else
559
560static inline int
561gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
562 unsigned int gpio_offset, unsigned int pin_offset,
563 unsigned int npins)
564{
565 return 0;
566}
567static inline int
568gpiochip_add_pingroup_range(struct gpio_chip *chip,
569 struct pinctrl_dev *pctldev,
570 unsigned int gpio_offset, const char *pin_group)
571{
572 return 0;
573}
574
575static inline void
576gpiochip_remove_pin_ranges(struct gpio_chip *chip)
577{
578}
579
580#endif /* CONFIG_PINCTRL */
581
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700582struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
583 const char *label);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700584void gpiochip_free_own_desc(struct gpio_desc *desc);
585
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900586#else /* CONFIG_GPIOLIB */
587
588static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
589{
590 /* GPIO can never have been requested */
591 WARN_ON(1);
592 return ERR_PTR(-ENODEV);
593}
594
595#endif /* CONFIG_GPIOLIB */
596
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700597#endif