blob: 1dd019cf96493e6dd12c17142b9180c30f292164 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
48/*#define VERBOSE_IRQ*/
49#define DSI_CATCH_MISSING_TE
50
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020051struct dsi_reg { u16 idx; };
52
53#define DSI_REG(idx) ((const struct dsi_reg) { idx })
54
55#define DSI_SZ_REGS SZ_1K
56/* DSI Protocol Engine */
57
58#define DSI_REVISION DSI_REG(0x0000)
59#define DSI_SYSCONFIG DSI_REG(0x0010)
60#define DSI_SYSSTATUS DSI_REG(0x0014)
61#define DSI_IRQSTATUS DSI_REG(0x0018)
62#define DSI_IRQENABLE DSI_REG(0x001C)
63#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053064#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020065#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
66#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
67#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
68#define DSI_CLK_CTRL DSI_REG(0x0054)
69#define DSI_TIMING1 DSI_REG(0x0058)
70#define DSI_TIMING2 DSI_REG(0x005C)
71#define DSI_VM_TIMING1 DSI_REG(0x0060)
72#define DSI_VM_TIMING2 DSI_REG(0x0064)
73#define DSI_VM_TIMING3 DSI_REG(0x0068)
74#define DSI_CLK_TIMING DSI_REG(0x006C)
75#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
76#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
77#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
78#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
79#define DSI_VM_TIMING4 DSI_REG(0x0080)
80#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
81#define DSI_VM_TIMING5 DSI_REG(0x0088)
82#define DSI_VM_TIMING6 DSI_REG(0x008C)
83#define DSI_VM_TIMING7 DSI_REG(0x0090)
84#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
85#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
86#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
89#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
90#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
91#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
92
93/* DSIPHY_SCP */
94
95#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
96#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
97#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
98#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030099#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200100
101/* DSI_PLL_CTRL_SCP */
102
103#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
104#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
105#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
106#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
107#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
108
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530109#define REG_GET(dsidev, idx, start, end) \
110 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200111
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530112#define REG_FLD_MOD(dsidev, idx, val, start, end) \
113 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200114
115/* Global interrupts */
116#define DSI_IRQ_VC0 (1 << 0)
117#define DSI_IRQ_VC1 (1 << 1)
118#define DSI_IRQ_VC2 (1 << 2)
119#define DSI_IRQ_VC3 (1 << 3)
120#define DSI_IRQ_WAKEUP (1 << 4)
121#define DSI_IRQ_RESYNC (1 << 5)
122#define DSI_IRQ_PLL_LOCK (1 << 7)
123#define DSI_IRQ_PLL_UNLOCK (1 << 8)
124#define DSI_IRQ_PLL_RECALL (1 << 9)
125#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
126#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
127#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
128#define DSI_IRQ_TE_TRIGGER (1 << 16)
129#define DSI_IRQ_ACK_TRIGGER (1 << 17)
130#define DSI_IRQ_SYNC_LOST (1 << 18)
131#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
132#define DSI_IRQ_TA_TIMEOUT (1 << 20)
133#define DSI_IRQ_ERROR_MASK \
134 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530135 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200136#define DSI_IRQ_CHANNEL_MASK 0xf
137
138/* Virtual channel interrupts */
139#define DSI_VC_IRQ_CS (1 << 0)
140#define DSI_VC_IRQ_ECC_CORR (1 << 1)
141#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
142#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
143#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
144#define DSI_VC_IRQ_BTA (1 << 5)
145#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
146#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
147#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
148#define DSI_VC_IRQ_ERROR_MASK \
149 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
150 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
151 DSI_VC_IRQ_FIFO_TX_UDF)
152
153/* ComplexIO interrupts */
154#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
155#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
156#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200157#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
158#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200159#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
160#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
161#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200162#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
163#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200164#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
165#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
166#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200167#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
168#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200169#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
170#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
171#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200172#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
173#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300186#define DSI_CIO_IRQ_ERROR_MASK \
187 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200188 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
189 DSI_CIO_IRQ_ERRSYNCESC5 | \
190 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
191 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
192 DSI_CIO_IRQ_ERRESC5 | \
193 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
194 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
195 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300196 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200198 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200201
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200202typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
203
204#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300205#define DSI_MAX_NR_LANES 5
206
207enum dsi_lane_function {
208 DSI_LANE_UNUSED = 0,
209 DSI_LANE_CLK,
210 DSI_LANE_DATA1,
211 DSI_LANE_DATA2,
212 DSI_LANE_DATA3,
213 DSI_LANE_DATA4,
214};
215
216struct dsi_lane_config {
217 enum dsi_lane_function function;
218 u8 polarity;
219};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200220
221struct dsi_isr_data {
222 omap_dsi_isr_t isr;
223 void *arg;
224 u32 mask;
225};
226
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200227enum fifo_size {
228 DSI_FIFO_SIZE_0 = 0,
229 DSI_FIFO_SIZE_32 = 1,
230 DSI_FIFO_SIZE_64 = 2,
231 DSI_FIFO_SIZE_96 = 3,
232 DSI_FIFO_SIZE_128 = 4,
233};
234
Archit Tanejad6049142011-08-22 11:58:08 +0530235enum dsi_vc_source {
236 DSI_VC_SOURCE_L4 = 0,
237 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200238};
239
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200240struct dsi_irq_stats {
241 unsigned long last_reset;
242 unsigned irq_count;
243 unsigned dsi_irqs[32];
244 unsigned vc_irqs[4][32];
245 unsigned cio_irqs[32];
246};
247
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200248struct dsi_isr_tables {
249 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
252};
253
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530254struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000255 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300257
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200258 int module_id;
259
archit tanejaaffe3602011-02-23 08:41:03 +0000260 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300262 struct clk *dss_clk;
263 struct clk *sys_clk;
264
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265 struct dsi_clock_info current_cinfo;
266
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300267 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200268 struct regulator *vdds_dsi_reg;
269
270 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530271 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct omap_dss_device *dssdev;
273 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530274 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 } vc[4];
276
277 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200278 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279
280 unsigned pll_locked;
281
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200282 spinlock_t irq_lock;
283 struct dsi_isr_tables isr_tables;
284 /* space for a copy used by the interrupt handler */
285 struct dsi_isr_tables isr_tables_copy;
286
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200287 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200288#ifdef DEBUG
289 unsigned update_bytes;
290#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300293 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200295 void (*framedone_callback)(int, void *);
296 void *framedone_data;
297
298 struct delayed_work framedone_timeout_work;
299
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200300#ifdef DSI_CATCH_MISSING_TE
301 struct timer_list te_timer;
302#endif
303
304 unsigned long cache_req_pck;
305 unsigned long cache_clk_freq;
306 struct dsi_clock_info cache_cinfo;
307
308 u32 errors;
309 spinlock_t errors_lock;
310#ifdef DEBUG
311 ktime_t perf_setup_time;
312 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313#endif
314 int debug_read;
315 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200316
317#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
318 spinlock_t irq_stats_lock;
319 struct dsi_irq_stats irq_stats;
320#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500321 /* DSI PLL Parameter Ranges */
322 unsigned long regm_max, regn_max;
323 unsigned long regm_dispc_max, regm_dsi_max;
324 unsigned long fint_min, fint_max;
325 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300326
Tomi Valkeinend9820852011-10-12 15:05:59 +0300327 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530328
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300329 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
330 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300331
332 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530333
334 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530335 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530336 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530337 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530338 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530339};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200340
Archit Taneja2e868db2011-05-12 17:26:28 +0530341struct dsi_packet_sent_handler_data {
342 struct platform_device *dsidev;
343 struct completion *completion;
344};
345
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530346static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
347
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200348#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030349static bool dsi_perf;
350module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200351#endif
352
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530353static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
354{
355 return dev_get_drvdata(&dsidev->dev);
356}
357
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530358static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
359{
360 return dsi_pdev_map[dssdev->phy.dsi.module];
361}
362
363struct platform_device *dsi_get_dsidev_from_id(int module)
364{
365 return dsi_pdev_map[module];
366}
367
368static inline void dsi_write_reg(struct platform_device *dsidev,
369 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200370{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530371 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
372
373 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline u32 dsi_read_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Taneja1ffefe72011-05-12 17:26:24 +0530384void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391EXPORT_SYMBOL(dsi_bus_lock);
392
Archit Taneja1ffefe72011-05-12 17:26:24 +0530393void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
397
398 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200399}
400EXPORT_SYMBOL(dsi_bus_unlock);
401
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530402static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200403{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200407}
408
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200409static void dsi_completion_handler(void *data, u32 mask)
410{
411 complete((struct completion *)data);
412}
413
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530414static inline int wait_for_bit_change(struct platform_device *dsidev,
415 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300417 unsigned long timeout;
418 ktime_t wait;
419 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200420
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300421 /* first busyloop to see if the bit changes right away */
422 t = 100;
423 while (t-- > 0) {
424 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
425 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200426 }
427
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300428 /* then loop for 500ms, sleeping for 1ms in between */
429 timeout = jiffies + msecs_to_jiffies(500);
430 while (time_before(jiffies, timeout)) {
431 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
432 return value;
433
434 wait = ns_to_ktime(1000 * 1000);
435 set_current_state(TASK_UNINTERRUPTIBLE);
436 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
437 }
438
439 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440}
441
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530442u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
443{
444 switch (fmt) {
445 case OMAP_DSS_DSI_FMT_RGB888:
446 case OMAP_DSS_DSI_FMT_RGB666:
447 return 24;
448 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
449 return 18;
450 case OMAP_DSS_DSI_FMT_RGB565:
451 return 16;
452 default:
453 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300454 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001082 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001083 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301093 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301095 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001189 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301190 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001191 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301193 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301194 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001195 }
1196
1197 return r;
1198}
1199
1200static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1201{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301202 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 unsigned long dsi_fclk;
1205 unsigned lp_clk_div;
1206 unsigned long lp_clk;
1207
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001208 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001211 return -EINVAL;
1212
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301213 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214
1215 lp_clk = dsi_fclk / 2 / lp_clk_div;
1216
1217 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301218 dsi->current_cinfo.lp_clk = lp_clk;
1219 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301221 /* LP_CLK_DIVISOR */
1222 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* LP_RX_SYNCHRO_ENABLE */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
1227 return 0;
1228}
1229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301232 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1233
1234 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301235 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001236}
1237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1241
1242 WARN_ON(dsi->scp_clk_refcount == 0);
1243 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001245}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001246
1247enum dsi_pll_power_state {
1248 DSI_PLL_POWER_OFF = 0x0,
1249 DSI_PLL_POWER_ON_HSCLK = 0x1,
1250 DSI_PLL_POWER_ON_ALL = 0x2,
1251 DSI_PLL_POWER_ON_DIV = 0x3,
1252};
1253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301254static int dsi_pll_power(struct platform_device *dsidev,
1255 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256{
1257 int t = 0;
1258
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001259 /* DSI-PLL power command 0x3 is not working */
1260 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1261 state == DSI_PLL_POWER_ON_DIV)
1262 state = DSI_PLL_POWER_ON_ALL;
1263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301264 /* PLL_PWR_CMD */
1265 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266
1267 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301268 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 DSSERR("Failed to set DSI PLL power mode to %d\n",
1271 state);
1272 return -ENODEV;
1273 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001274 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 }
1276
1277 return 0;
1278}
1279
1280/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001281static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001282 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1285
1286 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001287 return -EINVAL;
1288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301292 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001293 return -EINVAL;
1294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301295 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 return -EINVAL;
1297
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001298 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1299 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301301 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 return -EINVAL;
1303
1304 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1305
1306 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1307 return -EINVAL;
1308
Archit Taneja1bb47832011-02-24 14:17:30 +05301309 if (cinfo->regm_dispc > 0)
1310 cinfo->dsi_pll_hsdiv_dispc_clk =
1311 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001312 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301313 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314
Archit Taneja1bb47832011-02-24 14:17:30 +05301315 if (cinfo->regm_dsi > 0)
1316 cinfo->dsi_pll_hsdiv_dsi_clk =
1317 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301319 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001320
1321 return 0;
1322}
1323
Archit Taneja6d523e72012-06-21 09:33:55 +05301324int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301325 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 struct dispc_clock_info *dispc_cinfo)
1327{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 struct dsi_clock_info cur, best;
1330 struct dispc_clock_info best_dispc;
1331 int min_fck_per_pck;
1332 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301333 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001335 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
Taneja, Archit31ef8232011-03-14 23:28:22 -05001337 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301338
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301339 if (req_pck == dsi->cache_req_pck &&
1340 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301342 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301343 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1344 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345 return 0;
1346 }
1347
1348 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1349
1350 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301351 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352 DSSERR("Requested pixel clock not possible with the current "
1353 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1354 "the constraint off.\n");
1355 min_fck_per_pck = 0;
1356 }
1357
1358 DSSDBG("dsi_pll_calc\n");
1359
1360retry:
1361 memset(&best, 0, sizeof(best));
1362 memset(&best_dispc, 0, sizeof(best_dispc));
1363
1364 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301365 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001367 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301369 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301372 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001373 continue;
1374
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301376 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001377 unsigned long a, b;
1378
1379 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001380 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001381 cur.clkin4ddr = a / b * 1000;
1382
1383 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1384 break;
1385
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1387 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301388 for (cur.regm_dispc = 1; cur.regm_dispc <
1389 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cur.dsi_pll_hsdiv_dispc_clk =
1392 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393
1394 /* this will narrow down the search a bit,
1395 * but still give pixclocks below what was
1396 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301397 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 break;
1399
Archit Taneja1bb47832011-02-24 14:17:30 +05301400 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 continue;
1402
1403 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301404 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001405 req_pck * min_fck_per_pck)
1406 continue;
1407
1408 match = 1;
1409
Archit Taneja6d523e72012-06-21 09:33:55 +05301410 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301411 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001412 &cur_dispc);
1413
1414 if (abs(cur_dispc.pck - req_pck) <
1415 abs(best_dispc.pck - req_pck)) {
1416 best = cur;
1417 best_dispc = cur_dispc;
1418
1419 if (cur_dispc.pck == req_pck)
1420 goto found;
1421 }
1422 }
1423 }
1424 }
1425found:
1426 if (!match) {
1427 if (min_fck_per_pck) {
1428 DSSERR("Could not find suitable clock settings.\n"
1429 "Turning FCK/PCK constraint off and"
1430 "trying again.\n");
1431 min_fck_per_pck = 0;
1432 goto retry;
1433 }
1434
1435 DSSERR("Could not find suitable clock settings.\n");
1436
1437 return -EINVAL;
1438 }
1439
Archit Taneja1bb47832011-02-24 14:17:30 +05301440 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1441 best.regm_dsi = 0;
1442 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
1444 if (dsi_cinfo)
1445 *dsi_cinfo = best;
1446 if (dispc_cinfo)
1447 *dispc_cinfo = best_dispc;
1448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301449 dsi->cache_req_pck = req_pck;
1450 dsi->cache_clk_freq = 0;
1451 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452
1453 return 0;
1454}
1455
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001456static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
1457 unsigned long req_clk, struct dsi_clock_info *cinfo)
1458{
1459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1460 struct dsi_clock_info cur, best;
1461 unsigned long dss_sys_clk, max_dss_fck, max_dsi_fck;
1462 unsigned long req_clkin4ddr;
1463
1464 DSSDBG("dsi_pll_calc_ddrfreq\n");
1465
1466 dss_sys_clk = clk_get_rate(dsi->sys_clk);
1467
1468 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1469 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1470
1471 memset(&best, 0, sizeof(best));
1472 memset(&cur, 0, sizeof(cur));
1473
1474 cur.clkin = dss_sys_clk;
1475
1476 req_clkin4ddr = req_clk * 4;
1477
1478 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1479 cur.fint = cur.clkin / cur.regn;
1480
1481 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1482 continue;
1483
1484 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1485 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1486 unsigned long a, b;
1487
1488 a = 2 * cur.regm * (cur.clkin/1000);
1489 b = cur.regn;
1490 cur.clkin4ddr = a / b * 1000;
1491
1492 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1493 break;
1494
1495 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1496 abs(best.clkin4ddr - req_clkin4ddr)) {
1497 best = cur;
1498 DSSDBG("best %ld\n", best.clkin4ddr);
1499 }
1500
1501 if (cur.clkin4ddr == req_clkin4ddr)
1502 goto found;
1503 }
1504 }
1505found:
1506 best.regm_dispc = DIV_ROUND_UP(best.clkin4ddr, max_dss_fck);
1507 best.dsi_pll_hsdiv_dispc_clk = best.clkin4ddr / best.regm_dispc;
1508
1509 best.regm_dsi = DIV_ROUND_UP(best.clkin4ddr, max_dsi_fck);
1510 best.dsi_pll_hsdiv_dsi_clk = best.clkin4ddr / best.regm_dsi;
1511
1512 if (cinfo)
1513 *cinfo = best;
1514
1515 return 0;
1516}
1517
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301518int dsi_pll_set_clock_div(struct platform_device *dsidev,
1519 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001520{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301521 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001522 int r = 0;
1523 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001524 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001525 u8 regn_start, regn_end, regm_start, regm_end;
1526 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001527
1528 DSSDBGF();
1529
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001530 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301531 dsi->current_cinfo.fint = cinfo->fint;
1532 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1533 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301534 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301535 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301536 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301538 dsi->current_cinfo.regn = cinfo->regn;
1539 dsi->current_cinfo.regm = cinfo->regm;
1540 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1541 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
1543 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1544
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001545 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001546
1547 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001548 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549 cinfo->regm,
1550 cinfo->regn,
1551 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552 cinfo->clkin4ddr);
1553
1554 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1555 cinfo->clkin4ddr / 1000 / 1000 / 2);
1556
1557 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1558
Archit Taneja1bb47832011-02-24 14:17:30 +05301559 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301560 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1561 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301562 cinfo->dsi_pll_hsdiv_dispc_clk);
1563 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301564 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1565 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301566 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001567
Taneja, Archit49641112011-03-14 23:28:23 -05001568 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1569 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1570 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1571 &regm_dispc_end);
1572 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1573 &regm_dsi_end);
1574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301575 /* DSI_PLL_AUTOMODE = manual */
1576 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001577
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301578 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001580 /* DSI_PLL_REGN */
1581 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1582 /* DSI_PLL_REGM */
1583 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1584 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301585 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001586 regm_dispc_start, regm_dispc_end);
1587 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301588 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001589 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301590 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001591
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301592 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001593
1594 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1595 f = cinfo->fint < 1000000 ? 0x3 :
1596 cinfo->fint < 1250000 ? 0x4 :
1597 cinfo->fint < 1500000 ? 0x5 :
1598 cinfo->fint < 1750000 ? 0x6 :
1599 0x7;
1600 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301602 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001603
1604 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1605 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001606 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1607 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1608 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301611 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301613 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001614 DSSERR("dsi pll go bit not going down.\n");
1615 r = -EIO;
1616 goto err;
1617 }
1618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301619 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620 DSSERR("cannot lock PLL\n");
1621 r = -EIO;
1622 goto err;
1623 }
1624
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301625 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301627 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1629 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1630 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1631 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1632 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1633 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1634 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1635 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1636 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1637 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1638 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1639 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1640 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1641 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301642 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001643
1644 DSSDBG("PLL config done\n");
1645err:
1646 return r;
1647}
1648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301649int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1650 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653 int r = 0;
1654 enum dsi_pll_power_state pwstate;
1655
1656 DSSDBG("PLL init\n");
1657
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301658 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001659 struct regulator *vdds_dsi;
1660
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301661 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001662
1663 if (IS_ERR(vdds_dsi)) {
1664 DSSERR("can't get VDDS_DSI regulator\n");
1665 return PTR_ERR(vdds_dsi);
1666 }
1667
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301668 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001669 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301671 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001672 /*
1673 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1674 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001676
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301677 if (!dsi->vdds_dsi_enabled) {
1678 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001679 if (r)
1680 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301681 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001682 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001683
1684 /* XXX PLL does not come out of reset without this... */
1685 dispc_pck_free_enable(1);
1686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301687 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001688 DSSERR("PLL not coming out of reset.\n");
1689 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001690 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001691 goto err1;
1692 }
1693
1694 /* XXX ... but if left on, we get problems when planes do not
1695 * fill the whole display. No idea about this */
1696 dispc_pck_free_enable(0);
1697
1698 if (enable_hsclk && enable_hsdiv)
1699 pwstate = DSI_PLL_POWER_ON_ALL;
1700 else if (enable_hsclk)
1701 pwstate = DSI_PLL_POWER_ON_HSCLK;
1702 else if (enable_hsdiv)
1703 pwstate = DSI_PLL_POWER_ON_DIV;
1704 else
1705 pwstate = DSI_PLL_POWER_OFF;
1706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001708
1709 if (r)
1710 goto err1;
1711
1712 DSSDBG("PLL init done\n");
1713
1714 return 0;
1715err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301716 if (dsi->vdds_dsi_enabled) {
1717 regulator_disable(dsi->vdds_dsi_reg);
1718 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001719 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301721 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301722 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723 return r;
1724}
1725
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301726void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001727{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301728 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1729
1730 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301731 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001732 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301733 WARN_ON(!dsi->vdds_dsi_enabled);
1734 regulator_disable(dsi->vdds_dsi_reg);
1735 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001736 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301738 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301739 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001740
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001741 DSSDBG("PLL uninit done\n");
1742}
1743
Archit Taneja5a8b5722011-05-12 17:26:29 +05301744static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1745 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301747 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1748 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301749 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001750 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301751
1752 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301753 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001754
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001755 if (dsi_runtime_get(dsidev))
1756 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001757
Archit Taneja5a8b5722011-05-12 17:26:29 +05301758 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001759
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001760 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001761
1762 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1763
1764 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1765 cinfo->clkin4ddr, cinfo->regm);
1766
Archit Taneja84309f12011-12-12 11:47:41 +05301767 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1768 dss_feat_get_clk_source_name(dsi_module == 0 ?
1769 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1770 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301771 cinfo->dsi_pll_hsdiv_dispc_clk,
1772 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301773 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001774 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775
Archit Taneja84309f12011-12-12 11:47:41 +05301776 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1777 dss_feat_get_clk_source_name(dsi_module == 0 ?
1778 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1779 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301780 cinfo->dsi_pll_hsdiv_dsi_clk,
1781 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301782 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001783 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
Archit Taneja5a8b5722011-05-12 17:26:29 +05301785 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001786
Archit Taneja067a57e2011-03-02 11:57:25 +05301787 seq_printf(s, "dsi fclk source = %s (%s)\n",
1788 dss_get_generic_clk_source_name(dsi_clk_src),
1789 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301791 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001792
1793 seq_printf(s, "DDR_CLK\t\t%lu\n",
1794 cinfo->clkin4ddr / 4);
1795
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301796 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001797
1798 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1799
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001800 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001801}
1802
Archit Taneja5a8b5722011-05-12 17:26:29 +05301803void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001804{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301805 struct platform_device *dsidev;
1806 int i;
1807
1808 for (i = 0; i < MAX_NUM_DSI; i++) {
1809 dsidev = dsi_get_dsidev_from_id(i);
1810 if (dsidev)
1811 dsi_dump_dsidev_clocks(dsidev, s);
1812 }
1813}
1814
1815#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1816static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1817 struct seq_file *s)
1818{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301819 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001820 unsigned long flags;
1821 struct dsi_irq_stats stats;
1822
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301823 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001824
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301825 stats = dsi->irq_stats;
1826 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1827 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001828
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301829 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001830
1831 seq_printf(s, "period %u ms\n",
1832 jiffies_to_msecs(jiffies - stats.last_reset));
1833
1834 seq_printf(s, "irqs %d\n", stats.irq_count);
1835#define PIS(x) \
1836 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1837
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001838 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001839 PIS(VC0);
1840 PIS(VC1);
1841 PIS(VC2);
1842 PIS(VC3);
1843 PIS(WAKEUP);
1844 PIS(RESYNC);
1845 PIS(PLL_LOCK);
1846 PIS(PLL_UNLOCK);
1847 PIS(PLL_RECALL);
1848 PIS(COMPLEXIO_ERR);
1849 PIS(HS_TX_TIMEOUT);
1850 PIS(LP_RX_TIMEOUT);
1851 PIS(TE_TRIGGER);
1852 PIS(ACK_TRIGGER);
1853 PIS(SYNC_LOST);
1854 PIS(LDO_POWER_GOOD);
1855 PIS(TA_TIMEOUT);
1856#undef PIS
1857
1858#define PIS(x) \
1859 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1860 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1861 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1862 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1863 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1864
1865 seq_printf(s, "-- VC interrupts --\n");
1866 PIS(CS);
1867 PIS(ECC_CORR);
1868 PIS(PACKET_SENT);
1869 PIS(FIFO_TX_OVF);
1870 PIS(FIFO_RX_OVF);
1871 PIS(BTA);
1872 PIS(ECC_NO_CORR);
1873 PIS(FIFO_TX_UDF);
1874 PIS(PP_BUSY_CHANGE);
1875#undef PIS
1876
1877#define PIS(x) \
1878 seq_printf(s, "%-20s %10d\n", #x, \
1879 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1880
1881 seq_printf(s, "-- CIO interrupts --\n");
1882 PIS(ERRSYNCESC1);
1883 PIS(ERRSYNCESC2);
1884 PIS(ERRSYNCESC3);
1885 PIS(ERRESC1);
1886 PIS(ERRESC2);
1887 PIS(ERRESC3);
1888 PIS(ERRCONTROL1);
1889 PIS(ERRCONTROL2);
1890 PIS(ERRCONTROL3);
1891 PIS(STATEULPS1);
1892 PIS(STATEULPS2);
1893 PIS(STATEULPS3);
1894 PIS(ERRCONTENTIONLP0_1);
1895 PIS(ERRCONTENTIONLP1_1);
1896 PIS(ERRCONTENTIONLP0_2);
1897 PIS(ERRCONTENTIONLP1_2);
1898 PIS(ERRCONTENTIONLP0_3);
1899 PIS(ERRCONTENTIONLP1_3);
1900 PIS(ULPSACTIVENOT_ALL0);
1901 PIS(ULPSACTIVENOT_ALL1);
1902#undef PIS
1903}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001904
Archit Taneja5a8b5722011-05-12 17:26:29 +05301905static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001906{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301907 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1908
Archit Taneja5a8b5722011-05-12 17:26:29 +05301909 dsi_dump_dsidev_irqs(dsidev, s);
1910}
1911
1912static void dsi2_dump_irqs(struct seq_file *s)
1913{
1914 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1915
1916 dsi_dump_dsidev_irqs(dsidev, s);
1917}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301918#endif
1919
1920static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1921 struct seq_file *s)
1922{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301923#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001924
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001925 if (dsi_runtime_get(dsidev))
1926 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301927 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001928
1929 DUMPREG(DSI_REVISION);
1930 DUMPREG(DSI_SYSCONFIG);
1931 DUMPREG(DSI_SYSSTATUS);
1932 DUMPREG(DSI_IRQSTATUS);
1933 DUMPREG(DSI_IRQENABLE);
1934 DUMPREG(DSI_CTRL);
1935 DUMPREG(DSI_COMPLEXIO_CFG1);
1936 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1937 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1938 DUMPREG(DSI_CLK_CTRL);
1939 DUMPREG(DSI_TIMING1);
1940 DUMPREG(DSI_TIMING2);
1941 DUMPREG(DSI_VM_TIMING1);
1942 DUMPREG(DSI_VM_TIMING2);
1943 DUMPREG(DSI_VM_TIMING3);
1944 DUMPREG(DSI_CLK_TIMING);
1945 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1946 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1947 DUMPREG(DSI_COMPLEXIO_CFG2);
1948 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1949 DUMPREG(DSI_VM_TIMING4);
1950 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1951 DUMPREG(DSI_VM_TIMING5);
1952 DUMPREG(DSI_VM_TIMING6);
1953 DUMPREG(DSI_VM_TIMING7);
1954 DUMPREG(DSI_STOPCLK_TIMING);
1955
1956 DUMPREG(DSI_VC_CTRL(0));
1957 DUMPREG(DSI_VC_TE(0));
1958 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1959 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1960 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1961 DUMPREG(DSI_VC_IRQSTATUS(0));
1962 DUMPREG(DSI_VC_IRQENABLE(0));
1963
1964 DUMPREG(DSI_VC_CTRL(1));
1965 DUMPREG(DSI_VC_TE(1));
1966 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1967 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1968 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1969 DUMPREG(DSI_VC_IRQSTATUS(1));
1970 DUMPREG(DSI_VC_IRQENABLE(1));
1971
1972 DUMPREG(DSI_VC_CTRL(2));
1973 DUMPREG(DSI_VC_TE(2));
1974 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1975 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1976 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1977 DUMPREG(DSI_VC_IRQSTATUS(2));
1978 DUMPREG(DSI_VC_IRQENABLE(2));
1979
1980 DUMPREG(DSI_VC_CTRL(3));
1981 DUMPREG(DSI_VC_TE(3));
1982 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1983 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1984 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1985 DUMPREG(DSI_VC_IRQSTATUS(3));
1986 DUMPREG(DSI_VC_IRQENABLE(3));
1987
1988 DUMPREG(DSI_DSIPHY_CFG0);
1989 DUMPREG(DSI_DSIPHY_CFG1);
1990 DUMPREG(DSI_DSIPHY_CFG2);
1991 DUMPREG(DSI_DSIPHY_CFG5);
1992
1993 DUMPREG(DSI_PLL_CONTROL);
1994 DUMPREG(DSI_PLL_STATUS);
1995 DUMPREG(DSI_PLL_GO);
1996 DUMPREG(DSI_PLL_CONFIGURATION1);
1997 DUMPREG(DSI_PLL_CONFIGURATION2);
1998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301999 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002000 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002001#undef DUMPREG
2002}
2003
Archit Taneja5a8b5722011-05-12 17:26:29 +05302004static void dsi1_dump_regs(struct seq_file *s)
2005{
2006 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2007
2008 dsi_dump_dsidev_regs(dsidev, s);
2009}
2010
2011static void dsi2_dump_regs(struct seq_file *s)
2012{
2013 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2014
2015 dsi_dump_dsidev_regs(dsidev, s);
2016}
2017
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002018enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002019 DSI_COMPLEXIO_POWER_OFF = 0x0,
2020 DSI_COMPLEXIO_POWER_ON = 0x1,
2021 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2022};
2023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302024static int dsi_cio_power(struct platform_device *dsidev,
2025 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026{
2027 int t = 0;
2028
2029 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
2032 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302033 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2034 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002035 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002036 DSSERR("failed to set complexio power state to "
2037 "%d\n", state);
2038 return -ENODEV;
2039 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002040 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002041 }
2042
2043 return 0;
2044}
2045
Archit Taneja0c656222011-05-16 15:17:09 +05302046static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2047{
2048 int val;
2049
2050 /* line buffer on OMAP3 is 1024 x 24bits */
2051 /* XXX: for some reason using full buffer size causes
2052 * considerable TX slowdown with update sizes that fill the
2053 * whole buffer */
2054 if (!dss_has_feature(FEAT_DSI_GNQ))
2055 return 1023 * 3;
2056
2057 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2058
2059 switch (val) {
2060 case 1:
2061 return 512 * 3; /* 512x24 bits */
2062 case 2:
2063 return 682 * 3; /* 682x24 bits */
2064 case 3:
2065 return 853 * 3; /* 853x24 bits */
2066 case 4:
2067 return 1024 * 3; /* 1024x24 bits */
2068 case 5:
2069 return 1194 * 3; /* 1194x24 bits */
2070 case 6:
2071 return 1365 * 3; /* 1365x24 bits */
2072 default:
2073 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002074 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302075 }
2076}
2077
Tomi Valkeinen48368392011-10-13 11:22:39 +03002078static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002079{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2082 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2083 static const enum dsi_lane_function functions[] = {
2084 DSI_LANE_CLK,
2085 DSI_LANE_DATA1,
2086 DSI_LANE_DATA2,
2087 DSI_LANE_DATA3,
2088 DSI_LANE_DATA4,
2089 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002090 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002091 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302093 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302094
Tomi Valkeinen48368392011-10-13 11:22:39 +03002095 for (i = 0; i < dsi->num_lanes_used; ++i) {
2096 unsigned offset = offsets[i];
2097 unsigned polarity, lane_number;
2098 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302099
Tomi Valkeinen48368392011-10-13 11:22:39 +03002100 for (t = 0; t < dsi->num_lanes_supported; ++t)
2101 if (dsi->lanes[t].function == functions[i])
2102 break;
2103
2104 if (t == dsi->num_lanes_supported)
2105 return -EINVAL;
2106
2107 lane_number = t;
2108 polarity = dsi->lanes[t].polarity;
2109
2110 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2111 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302112 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002113
2114 /* clear the unused lanes */
2115 for (; i < dsi->num_lanes_supported; ++i) {
2116 unsigned offset = offsets[i];
2117
2118 r = FLD_MOD(r, 0, offset + 2, offset);
2119 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2120 }
2121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002123
Tomi Valkeinen48368392011-10-13 11:22:39 +03002124 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002125}
2126
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302129 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2130
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002131 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302132 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2134}
2135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302136static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302138 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2139
2140 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2142}
2143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302144static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145{
2146 u32 r;
2147 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2148 u32 tlpx_half, tclk_trail, tclk_zero;
2149 u32 tclk_prepare;
2150
2151 /* calculate timings */
2152
2153 /* 1 * DDR_CLK = 2 * UI */
2154
2155 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157
2158 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
2161 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302162 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002163
2164 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166
2167 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
2170 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
2173 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
2176 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
2179 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 ths_prepare, ddr2ns(dsidev, ths_prepare),
2181 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 ths_trail, ddr2ns(dsidev, ths_trail),
2184 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
2186 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2187 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302188 tlpx_half, ddr2ns(dsidev, tlpx_half),
2189 tclk_trail, ddr2ns(dsidev, tclk_trail),
2190 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002191 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193
2194 /* program timings */
2195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197 r = FLD_MOD(r, ths_prepare, 31, 24);
2198 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2199 r = FLD_MOD(r, ths_trail, 15, 8);
2200 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204 r = FLD_MOD(r, tlpx_half, 22, 16);
2205 r = FLD_MOD(r, tclk_trail, 15, 8);
2206 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302207 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302211 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212}
2213
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002214/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002215static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002216 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002217{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302218 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302219 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002220 int i;
2221 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002222 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002223
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002224 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002225
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002226 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2227 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002228
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002229 if (mask_p & (1 << i))
2230 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002231
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002232 if (mask_n & (1 << i))
2233 l |= 1 << (i * 2 + (p ? 1 : 0));
2234 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002235
2236 /*
2237 * Bits in REGLPTXSCPDAT4TO0DXDY:
2238 * 17: DY0 18: DX0
2239 * 19: DY1 20: DX1
2240 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302241 * 23: DY3 24: DX3
2242 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002243 */
2244
2245 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302246
2247 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302248 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002249
2250 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302251
2252 /* ENLPTXSCPDAT */
2253 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002254}
2255
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002257{
2258 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002260 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261 /* REGLPTXSCPDAT4TO0DXDY */
2262 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002263}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002265static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2266{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2269 int t, i;
2270 bool in_use[DSI_MAX_NR_LANES];
2271 static const u8 offsets_old[] = { 28, 27, 26 };
2272 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2273 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002274
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002275 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2276 offsets = offsets_old;
2277 else
2278 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002279
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002280 for (i = 0; i < dsi->num_lanes_supported; ++i)
2281 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002282
2283 t = 100000;
2284 while (true) {
2285 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002286 int ok;
2287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302288 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002289
2290 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002291 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2292 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002293 ok++;
2294 }
2295
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002296 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002297 break;
2298
2299 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002300 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2301 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002302 continue;
2303
2304 DSSERR("CIO TXCLKESC%d domain not coming " \
2305 "out of reset\n", i);
2306 }
2307 return -EIO;
2308 }
2309 }
2310
2311 return 0;
2312}
2313
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002314/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002315static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2316{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002317 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2319 unsigned mask = 0;
2320 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002321
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002322 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2323 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2324 mask |= 1 << i;
2325 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002326
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002327 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002328}
2329
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002330static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002331{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302332 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002334 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002335 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002337 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002339 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002340 if (r)
2341 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302343 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002344
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002345 /* A dummy read using the SCP interface to any DSIPHY register is
2346 * required after DSIPHY reset to complete the reset of the DSI complex
2347 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302348 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002349
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302350 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002351 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2352 r = -EIO;
2353 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354 }
2355
Tomi Valkeinen48368392011-10-13 11:22:39 +03002356 r = dsi_set_lane_config(dssdev);
2357 if (r)
2358 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002360 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002362 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2363 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2364 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2365 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002367
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302368 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002369 unsigned mask_p;
2370 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302371
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002372 DSSDBG("manual ulps exit\n");
2373
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002374 /* ULPS is exited by Mark-1 state for 1ms, followed by
2375 * stop state. DSS HW cannot do this via the normal
2376 * ULPS exit sequence, as after reset the DSS HW thinks
2377 * that we are not in ULPS mode, and refuses to send the
2378 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002379 * manually by setting positive lines high and negative lines
2380 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002381 */
2382
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002383 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302384
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002385 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2386 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2387 continue;
2388 mask_p |= 1 << i;
2389 }
Archit Taneja75d72472011-05-16 15:17:08 +05302390
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002391 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002392 }
2393
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302394 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002395 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002396 goto err_cio_pwr;
2397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002399 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2400 r = -ENODEV;
2401 goto err_cio_pwr_dom;
2402 }
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404 dsi_if_enable(dsidev, true);
2405 dsi_if_enable(dsidev, false);
2406 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002408 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2409 if (r)
2410 goto err_tx_clk_esc_rst;
2411
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302412 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002413 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2414 ktime_t wait = ns_to_ktime(1000 * 1000);
2415 set_current_state(TASK_UNINTERRUPTIBLE);
2416 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2417
2418 /* Disable the override. The lanes should be set to Mark-11
2419 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302420 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002421 }
2422
2423 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302424 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002425
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427
Archit Tanejadca2b152012-08-16 18:02:00 +05302428 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302429 /* DDR_CLK_ALWAYS_ON */
2430 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302431 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302432 }
2433
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302434 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002435
2436 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002437
2438 return 0;
2439
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002440err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002442err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302443 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002444err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002447err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302448 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002449 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002450 return r;
2451}
2452
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002453static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002455 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002456 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302457
Archit Taneja8af6ff02011-09-05 16:48:27 +05302458 /* DDR_CLK_ALWAYS_ON */
2459 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2460
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2462 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002463 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002464}
2465
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302466static void dsi_config_tx_fifo(struct platform_device *dsidev,
2467 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468 enum fifo_size size3, enum fifo_size size4)
2469{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302470 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002471 u32 r = 0;
2472 int add = 0;
2473 int i;
2474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302475 dsi->vc[0].fifo_size = size1;
2476 dsi->vc[1].fifo_size = size2;
2477 dsi->vc[2].fifo_size = size3;
2478 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002479
2480 for (i = 0; i < 4; i++) {
2481 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302482 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483
2484 if (add + size > 4) {
2485 DSSERR("Illegal FIFO configuration\n");
2486 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002487 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488 }
2489
2490 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2491 r |= v << (8 * i);
2492 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2493 add += size;
2494 }
2495
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302496 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497}
2498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499static void dsi_config_rx_fifo(struct platform_device *dsidev,
2500 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002501 enum fifo_size size3, enum fifo_size size4)
2502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302503 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002504 u32 r = 0;
2505 int add = 0;
2506 int i;
2507
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302508 dsi->vc[0].fifo_size = size1;
2509 dsi->vc[1].fifo_size = size2;
2510 dsi->vc[2].fifo_size = size3;
2511 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512
2513 for (i = 0; i < 4; i++) {
2514 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302515 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516
2517 if (add + size > 4) {
2518 DSSERR("Illegal FIFO configuration\n");
2519 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002520 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002521 }
2522
2523 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2524 r |= v << (8 * i);
2525 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2526 add += size;
2527 }
2528
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302529 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002530}
2531
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302532static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533{
2534 u32 r;
2535
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302536 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002537 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302540 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541 DSSERR("TX_STOP bit not going down\n");
2542 return -EIO;
2543 }
2544
2545 return 0;
2546}
2547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302548static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002551}
2552
2553static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2554{
Archit Taneja2e868db2011-05-12 17:26:28 +05302555 struct dsi_packet_sent_handler_data *vp_data =
2556 (struct dsi_packet_sent_handler_data *) data;
2557 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302558 const int channel = dsi->update_channel;
2559 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002560
Archit Taneja2e868db2011-05-12 17:26:28 +05302561 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2562 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002563}
2564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302567 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302568 DECLARE_COMPLETION_ONSTACK(completion);
2569 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002570 int r = 0;
2571 u8 bit;
2572
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302573 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302575 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302576 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002577 if (r)
2578 goto err0;
2579
2580 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582 if (wait_for_completion_timeout(&completion,
2583 msecs_to_jiffies(10)) == 0) {
2584 DSSERR("Failed to complete previous frame transfer\n");
2585 r = -EIO;
2586 goto err1;
2587 }
2588 }
2589
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302590 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302591 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002592
2593 return 0;
2594err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302596 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597err0:
2598 return r;
2599}
2600
2601static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2602{
Archit Taneja2e868db2011-05-12 17:26:28 +05302603 struct dsi_packet_sent_handler_data *l4_data =
2604 (struct dsi_packet_sent_handler_data *) data;
2605 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302606 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002607
Archit Taneja2e868db2011-05-12 17:26:28 +05302608 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2609 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002610}
2611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302612static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002613{
Archit Taneja2e868db2011-05-12 17:26:28 +05302614 DECLARE_COMPLETION_ONSTACK(completion);
2615 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002616 int r = 0;
2617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302618 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302619 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002620 if (r)
2621 goto err0;
2622
2623 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625 if (wait_for_completion_timeout(&completion,
2626 msecs_to_jiffies(10)) == 0) {
2627 DSSERR("Failed to complete previous l4 transfer\n");
2628 r = -EIO;
2629 goto err1;
2630 }
2631 }
2632
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302633 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302634 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002635
2636 return 0;
2637err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302639 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002640err0:
2641 return r;
2642}
2643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302644static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302646 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2647
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302648 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002649
2650 WARN_ON(in_interrupt());
2651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302652 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002653 return 0;
2654
Archit Tanejad6049142011-08-22 11:58:08 +05302655 switch (dsi->vc[channel].source) {
2656 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302657 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302658 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002660 default:
2661 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002662 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002663 }
2664}
2665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302666static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2667 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002669 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2670 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
2672 enable = enable ? 1 : 0;
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2677 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002678 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2679 return -EIO;
2680 }
2681
2682 return 0;
2683}
2684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302685static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002686{
2687 u32 r;
2688
2689 DSSDBGF("%d", channel);
2690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
2693 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2694 DSSERR("VC(%d) busy when trying to configure it!\n",
2695 channel);
2696
2697 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2698 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2699 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2700 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2701 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2702 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2703 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002704 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2705 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706
2707 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2708 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302710 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711}
2712
Archit Tanejad6049142011-08-22 11:58:08 +05302713static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2714 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302716 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2717
Archit Tanejad6049142011-08-22 11:58:08 +05302718 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002719 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720
2721 DSSDBGF("%d", channel);
2722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302723 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302725 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002727 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002729 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002730 return -EIO;
2731 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002732
Archit Tanejad6049142011-08-22 11:58:08 +05302733 /* SOURCE, 0 = L4, 1 = video port */
2734 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002735
Archit Taneja9613c022011-03-22 06:33:36 -05002736 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302737 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2738 bool enable = source == DSI_VC_SOURCE_VP;
2739 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2740 }
Archit Taneja9613c022011-03-22 06:33:36 -05002741
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302742 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002743
Archit Tanejad6049142011-08-22 11:58:08 +05302744 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002745
2746 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747}
2748
Archit Taneja1ffefe72011-05-12 17:26:24 +05302749void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2750 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302753 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302759 dsi_vc_enable(dsidev, channel, 0);
2760 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 dsi_vc_enable(dsidev, channel, 1);
2765 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302768
2769 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302770 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302771 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002773EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302779 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2781 (val >> 0) & 0xff,
2782 (val >> 8) & 0xff,
2783 (val >> 16) & 0xff,
2784 (val >> 24) & 0xff);
2785 }
2786}
2787
2788static void dsi_show_rx_ack_with_err(u16 err)
2789{
2790 DSSERR("\tACK with ERROR (%#x):\n", err);
2791 if (err & (1 << 0))
2792 DSSERR("\t\tSoT Error\n");
2793 if (err & (1 << 1))
2794 DSSERR("\t\tSoT Sync Error\n");
2795 if (err & (1 << 2))
2796 DSSERR("\t\tEoT Sync Error\n");
2797 if (err & (1 << 3))
2798 DSSERR("\t\tEscape Mode Entry Command Error\n");
2799 if (err & (1 << 4))
2800 DSSERR("\t\tLP Transmit Sync Error\n");
2801 if (err & (1 << 5))
2802 DSSERR("\t\tHS Receive Timeout Error\n");
2803 if (err & (1 << 6))
2804 DSSERR("\t\tFalse Control Error\n");
2805 if (err & (1 << 7))
2806 DSSERR("\t\t(reserved7)\n");
2807 if (err & (1 << 8))
2808 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2809 if (err & (1 << 9))
2810 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2811 if (err & (1 << 10))
2812 DSSERR("\t\tChecksum Error\n");
2813 if (err & (1 << 11))
2814 DSSERR("\t\tData type not recognized\n");
2815 if (err & (1 << 12))
2816 DSSERR("\t\tInvalid VC ID\n");
2817 if (err & (1 << 13))
2818 DSSERR("\t\tInvalid Transmission Length\n");
2819 if (err & (1 << 14))
2820 DSSERR("\t\t(reserved14)\n");
2821 if (err & (1 << 15))
2822 DSSERR("\t\tDSI Protocol Violation\n");
2823}
2824
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302825static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2826 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827{
2828 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830 u32 val;
2831 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002833 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302835 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002836 u16 err = FLD_GET(val, 23, 8);
2837 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302838 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002839 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302841 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002842 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302844 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002845 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848 } else {
2849 DSSERR("\tunknown datatype 0x%02x\n", dt);
2850 }
2851 }
2852 return 0;
2853}
2854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2858
2859 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860 DSSDBG("dsi_vc_send_bta %d\n", channel);
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302864 /* RX_FIFO_NOT_EMPTY */
2865 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302867 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 }
2869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002872 /* flush posted write */
2873 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2874
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875 return 0;
2876}
2877
Archit Taneja1ffefe72011-05-12 17:26:24 +05302878int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002881 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 int r = 0;
2883 u32 err;
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002886 &completion, DSI_VC_IRQ_BTA);
2887 if (r)
2888 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302890 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002891 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002893 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002896 if (r)
2897 goto err2;
2898
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002899 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 msecs_to_jiffies(500)) == 0) {
2901 DSSERR("Failed to receive BTA\n");
2902 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002903 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904 }
2905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302906 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 if (err) {
2908 DSSERR("Error while sending BTA: %x\n", err);
2909 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002910 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002912err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002914 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002915err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002917 &completion, DSI_VC_IRQ_BTA);
2918err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919 return r;
2920}
2921EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2924 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927 u32 val;
2928 u8 data_id;
2929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302932 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933
2934 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2935 FLD_VAL(ecc, 31, 24);
2936
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302937 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002938}
2939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2941 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942{
2943 u32 val;
2944
2945 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2946
2947/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2948 b1, b2, b3, b4, val); */
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951}
2952
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302953static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2954 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955{
2956 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302957 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 int i;
2959 u8 *p;
2960 int r = 0;
2961 u8 b1, b2, b3, b4;
2962
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302963 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2965
2966 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302967 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002968 DSSERR("unable to send long packet: packet too long.\n");
2969 return -EINVAL;
2970 }
2971
Archit Tanejad6049142011-08-22 11:58:08 +05302972 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 p = data;
2977 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302978 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980
2981 b1 = *p++;
2982 b2 = *p++;
2983 b3 = *p++;
2984 b4 = *p++;
2985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987 }
2988
2989 i = len % 4;
2990 if (i) {
2991 b1 = 0; b2 = 0; b3 = 0;
2992
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302993 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002994 DSSDBG("\tsending remainder bytes %d\n", i);
2995
2996 switch (i) {
2997 case 3:
2998 b1 = *p++;
2999 b2 = *p++;
3000 b3 = *p++;
3001 break;
3002 case 2:
3003 b1 = *p++;
3004 b2 = *p++;
3005 break;
3006 case 1:
3007 b1 = *p++;
3008 break;
3009 }
3010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 }
3013
3014 return r;
3015}
3016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303017static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3018 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003019{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303020 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 u32 r;
3022 u8 data_id;
3023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303026 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3028 channel,
3029 data_type, data & 0xff, (data >> 8) & 0xff);
3030
Archit Tanejad6049142011-08-22 11:58:08 +05303031 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3035 return -EINVAL;
3036 }
3037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303038 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039
3040 r = (data_id << 0) | (data << 8) | (ecc << 24);
3041
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303042 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043
3044 return 0;
3045}
3046
Archit Taneja1ffefe72011-05-12 17:26:24 +05303047int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303049 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050
Archit Taneja18b7d092011-09-05 17:01:08 +05303051 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3052 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003053}
3054EXPORT_SYMBOL(dsi_vc_send_null);
3055
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303056static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3057 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303059 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 int r;
3061
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 if (len == 0) {
3063 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303064 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303065 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3066 } else if (len == 1) {
3067 r = dsi_vc_send_short(dsidev, channel,
3068 type == DSS_DSI_CONTENT_GENERIC ?
3069 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303070 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303072 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303073 type == DSS_DSI_CONTENT_GENERIC ?
3074 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303075 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076 data[0] | (data[1] << 8), 0);
3077 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303078 r = dsi_vc_send_long(dsidev, channel,
3079 type == DSS_DSI_CONTENT_GENERIC ?
3080 MIPI_DSI_GENERIC_LONG_WRITE :
3081 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082 }
3083
3084 return r;
3085}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303086
3087int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3088 u8 *data, int len)
3089{
3090 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3091 DSS_DSI_CONTENT_DCS);
3092}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3094
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303095int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3096 u8 *data, int len)
3097{
3098 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3099 DSS_DSI_CONTENT_GENERIC);
3100}
3101EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3102
3103static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3104 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303106 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 int r;
3108
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303109 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003110 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003111 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112
Archit Taneja1ffefe72011-05-12 17:26:24 +05303113 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003114 if (r)
3115 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 /* RX_FIFO_NOT_EMPTY */
3118 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003119 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303120 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003121 r = -EIO;
3122 goto err;
3123 }
3124
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003125 return 0;
3126err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303127 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003128 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129 return r;
3130}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303131
3132int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3133 int len)
3134{
3135 return dsi_vc_write_common(dssdev, channel, data, len,
3136 DSS_DSI_CONTENT_DCS);
3137}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138EXPORT_SYMBOL(dsi_vc_dcs_write);
3139
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303140int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3141 int len)
3142{
3143 return dsi_vc_write_common(dssdev, channel, data, len,
3144 DSS_DSI_CONTENT_GENERIC);
3145}
3146EXPORT_SYMBOL(dsi_vc_generic_write);
3147
Archit Taneja1ffefe72011-05-12 17:26:24 +05303148int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003149{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303150 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003151}
3152EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3153
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303154int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3155{
3156 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3157}
3158EXPORT_SYMBOL(dsi_vc_generic_write_0);
3159
Archit Taneja1ffefe72011-05-12 17:26:24 +05303160int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3161 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003162{
3163 u8 buf[2];
3164 buf[0] = dcs_cmd;
3165 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303166 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003167}
3168EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3169
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303170int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3171 u8 param)
3172{
3173 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3174}
3175EXPORT_SYMBOL(dsi_vc_generic_write_1);
3176
3177int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3178 u8 param1, u8 param2)
3179{
3180 u8 buf[2];
3181 buf[0] = param1;
3182 buf[1] = param2;
3183 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3184}
3185EXPORT_SYMBOL(dsi_vc_generic_write_2);
3186
Archit Tanejab8509752011-08-30 15:48:23 +05303187static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3188 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003189{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303190 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303192 int r;
3193
3194 if (dsi->debug_read)
3195 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3196 channel, dcs_cmd);
3197
3198 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3199 if (r) {
3200 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3201 " failed\n", channel, dcs_cmd);
3202 return r;
3203 }
3204
3205 return 0;
3206}
3207
Archit Tanejab3b89c02011-08-30 16:07:39 +05303208static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3209 int channel, u8 *reqdata, int reqlen)
3210{
3211 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3212 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3213 u16 data;
3214 u8 data_type;
3215 int r;
3216
3217 if (dsi->debug_read)
3218 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3219 channel, reqlen);
3220
3221 if (reqlen == 0) {
3222 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3223 data = 0;
3224 } else if (reqlen == 1) {
3225 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3226 data = reqdata[0];
3227 } else if (reqlen == 2) {
3228 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3229 data = reqdata[0] | (reqdata[1] << 8);
3230 } else {
3231 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003232 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303233 }
3234
3235 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3236 if (r) {
3237 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3238 " failed\n", channel, reqlen);
3239 return r;
3240 }
3241
3242 return 0;
3243}
3244
3245static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3246 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303247{
3248 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 u32 val;
3250 u8 dt;
3251 int r;
3252
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303254 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003255 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003256 r = -EIO;
3257 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 }
3259
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303260 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303261 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003262 DSSDBG("\theader: %08x\n", val);
3263 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303264 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003265 u16 err = FLD_GET(val, 23, 8);
3266 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003267 r = -EIO;
3268 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269
Archit Tanejab3b89c02011-08-30 16:07:39 +05303270 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3271 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3272 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303274 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303275 DSSDBG("\t%s short response, 1 byte: %02x\n",
3276 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3277 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003278
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003279 if (buflen < 1) {
3280 r = -EIO;
3281 goto err;
3282 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003283
3284 buf[0] = data;
3285
3286 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303287 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3288 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3289 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303291 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303292 DSSDBG("\t%s short response, 2 byte: %04x\n",
3293 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3294 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003295
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003296 if (buflen < 2) {
3297 r = -EIO;
3298 goto err;
3299 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003300
3301 buf[0] = data & 0xff;
3302 buf[1] = (data >> 8) & 0xff;
3303
3304 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303305 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3306 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3307 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 int w;
3309 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303310 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303311 DSSDBG("\t%s long response, len %d\n",
3312 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3313 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003314
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003315 if (len > buflen) {
3316 r = -EIO;
3317 goto err;
3318 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003319
3320 /* two byte checksum ends the packet, not included in len */
3321 for (w = 0; w < len + 2;) {
3322 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303323 val = dsi_read_reg(dsidev,
3324 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303325 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003326 DSSDBG("\t\t%02x %02x %02x %02x\n",
3327 (val >> 0) & 0xff,
3328 (val >> 8) & 0xff,
3329 (val >> 16) & 0xff,
3330 (val >> 24) & 0xff);
3331
3332 for (b = 0; b < 4; ++b) {
3333 if (w < len)
3334 buf[w] = (val >> (b * 8)) & 0xff;
3335 /* we discard the 2 byte checksum */
3336 ++w;
3337 }
3338 }
3339
3340 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003341 } else {
3342 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003343 r = -EIO;
3344 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003346
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003347err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303348 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3349 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003350
Archit Tanejab8509752011-08-30 15:48:23 +05303351 return r;
3352}
3353
3354int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3355 u8 *buf, int buflen)
3356{
3357 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3358 int r;
3359
3360 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3361 if (r)
3362 goto err;
3363
3364 r = dsi_vc_send_bta_sync(dssdev, channel);
3365 if (r)
3366 goto err;
3367
Archit Tanejab3b89c02011-08-30 16:07:39 +05303368 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3369 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303370 if (r < 0)
3371 goto err;
3372
3373 if (r != buflen) {
3374 r = -EIO;
3375 goto err;
3376 }
3377
3378 return 0;
3379err:
3380 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3381 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382}
3383EXPORT_SYMBOL(dsi_vc_dcs_read);
3384
Archit Tanejab3b89c02011-08-30 16:07:39 +05303385static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3386 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3387{
3388 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3389 int r;
3390
3391 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3392 if (r)
3393 return r;
3394
3395 r = dsi_vc_send_bta_sync(dssdev, channel);
3396 if (r)
3397 return r;
3398
3399 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3400 DSS_DSI_CONTENT_GENERIC);
3401 if (r < 0)
3402 return r;
3403
3404 if (r != buflen) {
3405 r = -EIO;
3406 return r;
3407 }
3408
3409 return 0;
3410}
3411
3412int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3413 int buflen)
3414{
3415 int r;
3416
3417 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3418 if (r) {
3419 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3420 return r;
3421 }
3422
3423 return 0;
3424}
3425EXPORT_SYMBOL(dsi_vc_generic_read_0);
3426
3427int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3428 u8 *buf, int buflen)
3429{
3430 int r;
3431
3432 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3433 if (r) {
3434 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3435 return r;
3436 }
3437
3438 return 0;
3439}
3440EXPORT_SYMBOL(dsi_vc_generic_read_1);
3441
3442int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3443 u8 param1, u8 param2, u8 *buf, int buflen)
3444{
3445 int r;
3446 u8 reqdata[2];
3447
3448 reqdata[0] = param1;
3449 reqdata[1] = param2;
3450
3451 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3452 if (r) {
3453 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3454 return r;
3455 }
3456
3457 return 0;
3458}
3459EXPORT_SYMBOL(dsi_vc_generic_read_2);
3460
Archit Taneja1ffefe72011-05-12 17:26:24 +05303461int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3462 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303464 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3465
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303466 return dsi_vc_send_short(dsidev, channel,
3467 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003468}
3469EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303471static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003474 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003475 int r, i;
3476 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003477
3478 DSSDBGF();
3479
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303480 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003481
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303482 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003483
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303484 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003485 return 0;
3486
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003487 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303488 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003489 dsi_if_enable(dsidev, 0);
3490 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3491 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003492 }
3493
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303494 dsi_sync_vc(dsidev, 0);
3495 dsi_sync_vc(dsidev, 1);
3496 dsi_sync_vc(dsidev, 2);
3497 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303499 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303501 dsi_vc_enable(dsidev, 0, false);
3502 dsi_vc_enable(dsidev, 1, false);
3503 dsi_vc_enable(dsidev, 2, false);
3504 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003505
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303506 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003507 DSSERR("HS busy when enabling ULPS\n");
3508 return -EIO;
3509 }
3510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303511 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003512 DSSERR("LP busy when enabling ULPS\n");
3513 return -EIO;
3514 }
3515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303516 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003517 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3518 if (r)
3519 return r;
3520
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003521 mask = 0;
3522
3523 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3524 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3525 continue;
3526 mask |= 1 << i;
3527 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003528 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3529 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003530 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003531
Tomi Valkeinena702c852011-10-12 10:10:21 +03003532 /* flush posted write and wait for SCP interface to finish the write */
3533 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003534
3535 if (wait_for_completion_timeout(&completion,
3536 msecs_to_jiffies(1000)) == 0) {
3537 DSSERR("ULPS enable timeout\n");
3538 r = -EIO;
3539 goto err;
3540 }
3541
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003543 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3544
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003545 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003546 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003547
Tomi Valkeinena702c852011-10-12 10:10:21 +03003548 /* flush posted write and wait for SCP interface to finish the write */
3549 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303551 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003552
3553 dsi_if_enable(dsidev, false);
3554
3555 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303556
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003557 return 0;
3558
3559err:
3560 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303561 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3562 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003565static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3566 unsigned ticks, bool x4, bool x16)
3567{
3568 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003569 unsigned long total_ticks;
3570 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303573
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003575 fck = dsi_fclk_rate(dsidev);
3576
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003577 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303578 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003580 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3581 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3582 dsi_write_reg(dsidev, DSI_TIMING2, r);
3583
3584 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3585
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003586 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3587 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303588 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3589 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003591
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003592static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3593 bool x8, bool x16)
3594{
3595 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003596 unsigned long total_ticks;
3597 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303600
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003602 fck = dsi_fclk_rate(dsidev);
3603
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003604 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003606 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003607 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3608 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3609 dsi_write_reg(dsidev, DSI_TIMING1, r);
3610
3611 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3612
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003613 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3614 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303615 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3616 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003617}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003618
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003619static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3620 unsigned ticks, bool x4, bool x16)
3621{
3622 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003623 unsigned long total_ticks;
3624 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303625
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003626 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303627
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003628 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003629 fck = dsi_fclk_rate(dsidev);
3630
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003631 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303632 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003633 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003634 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3635 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3636 dsi_write_reg(dsidev, DSI_TIMING1, r);
3637
3638 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3639
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003640 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3641 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303642 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3643 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003645
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003646static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3647 unsigned ticks, bool x4, bool x16)
3648{
3649 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003650 unsigned long total_ticks;
3651 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303652
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003653 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003655 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003656 fck = dsi_get_txbyteclkhs(dsidev);
3657
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003658 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303659 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003660 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003661 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3662 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3663 dsi_write_reg(dsidev, DSI_TIMING2, r);
3664
3665 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3666
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003667 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3668 total_ticks,
3669 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303670 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303672
3673static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3674{
3675 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303676 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303677 int num_line_buffers;
3678
Archit Tanejadca2b152012-08-16 18:02:00 +05303679 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303680 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05303681 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303682 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303683 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303684 /*
3685 * Don't use line buffers if width is greater than the video
3686 * port's line buffer size
3687 */
3688 if (line_buf_size <= timings->x_res * bpp / 8)
3689 num_line_buffers = 0;
3690 else
3691 num_line_buffers = 2;
3692 } else {
3693 /* Use maximum number of line buffers in command mode */
3694 num_line_buffers = 2;
3695 }
3696
3697 /* LINE_BUFFER */
3698 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3699}
3700
3701static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3702{
3703 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303704 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3705 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3706 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303707 u32 r;
3708
3709 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303710 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3711 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3712 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303713 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3714 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3715 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3716 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3717 dsi_write_reg(dsidev, DSI_CTRL, r);
3718}
3719
3720static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3721{
3722 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303723 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3724 int blanking_mode = dsi->vm_timings.blanking_mode;
3725 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3726 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3727 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303728 u32 r;
3729
3730 /*
3731 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3732 * 1 = Long blanking packets are sent in corresponding blanking periods
3733 */
3734 r = dsi_read_reg(dsidev, DSI_CTRL);
3735 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3736 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3737 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3738 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3739 dsi_write_reg(dsidev, DSI_CTRL, r);
3740}
3741
Archit Taneja6f28c292012-05-15 11:32:18 +05303742/*
3743 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3744 * results in maximum transition time for data and clock lanes to enter and
3745 * exit HS mode. Hence, this is the scenario where the least amount of command
3746 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3747 * clock cycles that can be used to interleave command mode data in HS so that
3748 * all scenarios are satisfied.
3749 */
3750static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3751 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3752{
3753 int transition;
3754
3755 /*
3756 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3757 * time of data lanes only, if it isn't set, we need to consider HS
3758 * transition time of both data and clock lanes. HS transition time
3759 * of Scenario 3 is considered.
3760 */
3761 if (ddr_alwon) {
3762 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3763 } else {
3764 int trans1, trans2;
3765 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3766 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3767 enter_hs + 1;
3768 transition = max(trans1, trans2);
3769 }
3770
3771 return blank > transition ? blank - transition : 0;
3772}
3773
3774/*
3775 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3776 * results in maximum transition time for data lanes to enter and exit LP mode.
3777 * Hence, this is the scenario where the least amount of command mode data can
3778 * be interleaved. We program the minimum amount of bytes that can be
3779 * interleaved in LP so that all scenarios are satisfied.
3780 */
3781static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3782 int lp_clk_div, int tdsi_fclk)
3783{
3784 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3785 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3786 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3787 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3788 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3789
3790 /* maximum LP transition time according to Scenario 1 */
3791 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3792
3793 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3794 tlp_avail = thsbyte_clk * (blank - trans_lp);
3795
Archit Taneja2e063c32012-06-04 13:36:34 +05303796 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303797
3798 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3799 26) / 16;
3800
3801 return max(lp_inter, 0);
3802}
3803
3804static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3805{
3806 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3807 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3808 int blanking_mode;
3809 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3810 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3811 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3812 int tclk_trail, ths_exit, exiths_clk;
3813 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303814 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303815 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303816 int ndl = dsi->num_lanes_used - 1;
3817 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3818 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3819 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3820 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3821 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3822 u32 r;
3823
3824 r = dsi_read_reg(dsidev, DSI_CTRL);
3825 blanking_mode = FLD_GET(r, 20, 20);
3826 hfp_blanking_mode = FLD_GET(r, 21, 21);
3827 hbp_blanking_mode = FLD_GET(r, 22, 22);
3828 hsa_blanking_mode = FLD_GET(r, 23, 23);
3829
3830 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3831 hbp = FLD_GET(r, 11, 0);
3832 hfp = FLD_GET(r, 23, 12);
3833 hsa = FLD_GET(r, 31, 24);
3834
3835 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3836 ddr_clk_post = FLD_GET(r, 7, 0);
3837 ddr_clk_pre = FLD_GET(r, 15, 8);
3838
3839 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3840 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3841 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3842
3843 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3844 lp_clk_div = FLD_GET(r, 12, 0);
3845 ddr_alwon = FLD_GET(r, 13, 13);
3846
3847 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3848 ths_exit = FLD_GET(r, 7, 0);
3849
3850 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3851 tclk_trail = FLD_GET(r, 15, 8);
3852
3853 exiths_clk = ths_exit + tclk_trail;
3854
3855 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3856 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3857
3858 if (!hsa_blanking_mode) {
3859 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3860 enter_hs_mode_lat, exit_hs_mode_lat,
3861 exiths_clk, ddr_clk_pre, ddr_clk_post);
3862 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3863 enter_hs_mode_lat, exit_hs_mode_lat,
3864 lp_clk_div, dsi_fclk_hsdiv);
3865 }
3866
3867 if (!hfp_blanking_mode) {
3868 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3869 enter_hs_mode_lat, exit_hs_mode_lat,
3870 exiths_clk, ddr_clk_pre, ddr_clk_post);
3871 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3872 enter_hs_mode_lat, exit_hs_mode_lat,
3873 lp_clk_div, dsi_fclk_hsdiv);
3874 }
3875
3876 if (!hbp_blanking_mode) {
3877 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3878 enter_hs_mode_lat, exit_hs_mode_lat,
3879 exiths_clk, ddr_clk_pre, ddr_clk_post);
3880
3881 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3882 enter_hs_mode_lat, exit_hs_mode_lat,
3883 lp_clk_div, dsi_fclk_hsdiv);
3884 }
3885
3886 if (!blanking_mode) {
3887 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3888 enter_hs_mode_lat, exit_hs_mode_lat,
3889 exiths_clk, ddr_clk_pre, ddr_clk_post);
3890
3891 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3892 enter_hs_mode_lat, exit_hs_mode_lat,
3893 lp_clk_div, dsi_fclk_hsdiv);
3894 }
3895
3896 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3897 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3898 bl_interleave_hs);
3899
3900 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3901 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3902 bl_interleave_lp);
3903
3904 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3905 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3906 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3907 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3908 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3909
3910 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3911 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3912 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3913 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3914 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3915
3916 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3917 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3918 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3919 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3920}
3921
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003922static int dsi_proto_config(struct omap_dss_device *dssdev)
3923{
3924 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05303925 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003926 u32 r;
3927 int buswidth = 0;
3928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003930 DSI_FIFO_SIZE_32,
3931 DSI_FIFO_SIZE_32,
3932 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003933
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303934 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003935 DSI_FIFO_SIZE_32,
3936 DSI_FIFO_SIZE_32,
3937 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003938
3939 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303940 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3941 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3942 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3943 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944
Archit Taneja02c39602012-08-10 15:01:33 +05303945 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946 case 16:
3947 buswidth = 0;
3948 break;
3949 case 18:
3950 buswidth = 1;
3951 break;
3952 case 24:
3953 buswidth = 2;
3954 break;
3955 default:
3956 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003957 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003958 }
3959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303960 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3962 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3963 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3964 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3965 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3966 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003967 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3968 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003969 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3970 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3971 /* DCS_CMD_CODE, 1=start, 0=continue */
3972 r = FLD_MOD(r, 0, 25, 25);
3973 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303975 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976
Archit Taneja8af6ff02011-09-05 16:48:27 +05303977 dsi_config_vp_num_line_buffers(dssdev);
3978
Archit Tanejadca2b152012-08-16 18:02:00 +05303979 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303980 dsi_config_vp_sync_events(dssdev);
3981 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303982 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303983 }
3984
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303985 dsi_vc_initial_config(dsidev, 0);
3986 dsi_vc_initial_config(dsidev, 1);
3987 dsi_vc_initial_config(dsidev, 2);
3988 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003989
3990 return 0;
3991}
3992
3993static void dsi_proto_timings(struct omap_dss_device *dssdev)
3994{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303995 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003996 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003997 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3998 unsigned tclk_pre, tclk_post;
3999 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4000 unsigned ths_trail, ths_exit;
4001 unsigned ddr_clk_pre, ddr_clk_post;
4002 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4003 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004004 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004005 u32 r;
4006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304007 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004008 ths_prepare = FLD_GET(r, 31, 24);
4009 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4010 ths_zero = ths_prepare_ths_zero - ths_prepare;
4011 ths_trail = FLD_GET(r, 15, 8);
4012 ths_exit = FLD_GET(r, 7, 0);
4013
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304014 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004015 tlpx = FLD_GET(r, 22, 16) * 2;
4016 tclk_trail = FLD_GET(r, 15, 8);
4017 tclk_zero = FLD_GET(r, 7, 0);
4018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304019 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004020 tclk_prepare = FLD_GET(r, 7, 0);
4021
4022 /* min 8*UI */
4023 tclk_pre = 20;
4024 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304025 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004026
Archit Taneja8af6ff02011-09-05 16:48:27 +05304027 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004028
4029 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4030 4);
4031 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4032
4033 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4034 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304036 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004037 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4038 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304039 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040
4041 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4042 ddr_clk_pre,
4043 ddr_clk_post);
4044
4045 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4046 DIV_ROUND_UP(ths_prepare, 4) +
4047 DIV_ROUND_UP(ths_zero + 3, 4);
4048
4049 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4050
4051 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4052 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304053 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004054
4055 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4056 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304057
Archit Tanejadca2b152012-08-16 18:02:00 +05304058 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304059 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304060 int hsa = dsi->vm_timings.hsa;
4061 int hfp = dsi->vm_timings.hfp;
4062 int hbp = dsi->vm_timings.hbp;
4063 int vsa = dsi->vm_timings.vsa;
4064 int vfp = dsi->vm_timings.vfp;
4065 int vbp = dsi->vm_timings.vbp;
4066 int window_sync = dsi->vm_timings.window_sync;
4067 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304068 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304069 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304070 int tl, t_he, width_bytes;
4071
4072 t_he = hsync_end ?
4073 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4074
4075 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4076
4077 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4078 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4079 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4080
4081 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4082 hfp, hsync_end ? hsa : 0, tl);
4083 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4084 vsa, timings->y_res);
4085
4086 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4087 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4088 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4089 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4090 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4091
4092 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4093 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4094 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4095 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4096 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4097 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4098
4099 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4100 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4101 r = FLD_MOD(r, tl, 31, 16); /* TL */
4102 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4103 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004104}
4105
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004106int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4107 const struct omap_dsi_pin_config *pin_cfg)
4108{
4109 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4110 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4111 int num_pins;
4112 const int *pins;
4113 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4114 int num_lanes;
4115 int i;
4116
4117 static const enum dsi_lane_function functions[] = {
4118 DSI_LANE_CLK,
4119 DSI_LANE_DATA1,
4120 DSI_LANE_DATA2,
4121 DSI_LANE_DATA3,
4122 DSI_LANE_DATA4,
4123 };
4124
4125 num_pins = pin_cfg->num_pins;
4126 pins = pin_cfg->pins;
4127
4128 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4129 || num_pins % 2 != 0)
4130 return -EINVAL;
4131
4132 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4133 lanes[i].function = DSI_LANE_UNUSED;
4134
4135 num_lanes = 0;
4136
4137 for (i = 0; i < num_pins; i += 2) {
4138 u8 lane, pol;
4139 int dx, dy;
4140
4141 dx = pins[i];
4142 dy = pins[i + 1];
4143
4144 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4145 return -EINVAL;
4146
4147 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4148 return -EINVAL;
4149
4150 if (dx & 1) {
4151 if (dy != dx - 1)
4152 return -EINVAL;
4153 pol = 1;
4154 } else {
4155 if (dy != dx + 1)
4156 return -EINVAL;
4157 pol = 0;
4158 }
4159
4160 lane = dx / 2;
4161
4162 lanes[lane].function = functions[i / 2];
4163 lanes[lane].polarity = pol;
4164 num_lanes++;
4165 }
4166
4167 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4168 dsi->num_lanes_used = num_lanes;
4169
4170 return 0;
4171}
4172EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4173
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004174int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4175 unsigned long ddr_clk, unsigned long lp_clk)
4176{
4177 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4178 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4179 struct dsi_clock_info cinfo;
4180 struct dispc_clock_info dispc_cinfo;
4181 unsigned lp_clk_div;
4182 unsigned long dsi_fclk;
4183 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4184 unsigned long pck;
4185 int r;
4186
4187 DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
4188
4189 mutex_lock(&dsi->lock);
4190
4191 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk, &cinfo);
4192 if (r)
4193 goto err;
4194
4195 dssdev->clocks.dsi.regn = cinfo.regn;
4196 dssdev->clocks.dsi.regm = cinfo.regm;
4197 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4198 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4199
4200
4201 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4202 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4203
4204 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4205
4206 /* pck = TxByteClkHS * datalanes * 8 / bitsperpixel */
4207
4208 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4209
4210 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4211
4212 dispc_find_clk_divs(pck, cinfo.dsi_pll_hsdiv_dispc_clk, &dispc_cinfo);
4213
4214 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4215 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4216
4217
4218 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4219
4220 dssdev->clocks.dispc.channel.lcd_clk_src =
4221 dsi->module_id == 0 ?
4222 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4223 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4224
4225 dssdev->clocks.dsi.dsi_fclk_src =
4226 dsi->module_id == 0 ?
4227 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4228 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4229
4230 mutex_unlock(&dsi->lock);
4231 return 0;
4232err:
4233 mutex_unlock(&dsi->lock);
4234 return r;
4235}
4236EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4237
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004238int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304239{
4240 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05304242 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304243 u8 data_type;
4244 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004245 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304246
Archit Tanejadca2b152012-08-16 18:02:00 +05304247 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304248 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004249 case OMAP_DSS_DSI_FMT_RGB888:
4250 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4251 break;
4252 case OMAP_DSS_DSI_FMT_RGB666:
4253 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4254 break;
4255 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4256 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4257 break;
4258 case OMAP_DSS_DSI_FMT_RGB565:
4259 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4260 break;
4261 default:
4262 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004263 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004264 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304265
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004266 dsi_if_enable(dsidev, false);
4267 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304268
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004269 /* MODE, 1 = video mode */
4270 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304271
Archit Tanejae67458a2012-08-13 14:17:30 +05304272 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304273
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004274 dsi_vc_write_long_header(dsidev, channel, data_type,
4275 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304276
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004277 dsi_vc_enable(dsidev, channel, true);
4278 dsi_if_enable(dsidev, true);
4279 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304280
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004281 r = dss_mgr_enable(dssdev->manager);
4282 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304283 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004284 dsi_if_enable(dsidev, false);
4285 dsi_vc_enable(dsidev, channel, false);
4286 }
4287
4288 return r;
4289 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304290
4291 return 0;
4292}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004293EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304294
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004295void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304296{
4297 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304298 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304299
Archit Tanejadca2b152012-08-16 18:02:00 +05304300 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004301 dsi_if_enable(dsidev, false);
4302 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304303
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004304 /* MODE, 0 = command mode */
4305 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304306
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004307 dsi_vc_enable(dsidev, channel, true);
4308 dsi_if_enable(dsidev, true);
4309 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304310
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004311 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304312}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004313EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304314
Archit Taneja55cd63a2012-08-09 15:41:13 +05304315static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004316{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304317 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304318 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319 unsigned bytespp;
4320 unsigned bytespl;
4321 unsigned bytespf;
4322 unsigned total_len;
4323 unsigned packet_payload;
4324 unsigned packet_len;
4325 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004326 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304327 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304328 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304329 u16 w = dsi->timings.x_res;
4330 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004331
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004332 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004333
Archit Tanejad6049142011-08-22 11:58:08 +05304334 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004335
Archit Taneja02c39602012-08-10 15:01:33 +05304336 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004337 bytespl = w * bytespp;
4338 bytespf = bytespl * h;
4339
4340 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4341 * number of lines in a packet. See errata about VP_CLK_RATIO */
4342
4343 if (bytespf < line_buf_size)
4344 packet_payload = bytespf;
4345 else
4346 packet_payload = (line_buf_size) / bytespl * bytespl;
4347
4348 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4349 total_len = (bytespf / packet_payload) * packet_len;
4350
4351 if (bytespf % packet_payload)
4352 total_len += (bytespf % packet_payload) + 1;
4353
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004354 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304355 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004356
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304357 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304358 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004359
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304360 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004361 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4362 else
4363 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304364 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004365
4366 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4367 * because DSS interrupts are not capable of waking up the CPU and the
4368 * framedone interrupt could be delayed for quite a long time. I think
4369 * the same goes for any DSS interrupts, but for some reason I have not
4370 * seen the problem anywhere else than here.
4371 */
4372 dispc_disable_sidle();
4373
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304374 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004375
Archit Taneja49dbf582011-05-16 15:17:07 +05304376 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4377 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004378 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004379
Archit Taneja55cd63a2012-08-09 15:41:13 +05304380 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
4381
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004382 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304384 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004385 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4386 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304387 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304389 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004390
4391#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304392 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393#endif
4394 }
4395}
4396
4397#ifdef DSI_CATCH_MISSING_TE
4398static void dsi_te_timeout(unsigned long arg)
4399{
4400 DSSERR("TE not received for 250ms!\n");
4401}
4402#endif
4403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304404static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004405{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304406 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4407
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004408 /* SIDLEMODE back to smart-idle */
4409 dispc_enable_sidle();
4410
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304411 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004412 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304413 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004414 }
4415
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304416 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004417
4418 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304419 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004420}
4421
4422static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4423{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304424 struct dsi_data *dsi = container_of(work, struct dsi_data,
4425 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004426 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4427 * 250ms which would conflict with this timeout work. What should be
4428 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004429 * possibly scheduled framedone work. However, cancelling the transfer
4430 * on the HW is buggy, and would probably require resetting the whole
4431 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004432
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004433 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004434
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304435 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004436}
4437
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004438static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304440 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4441 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304442 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4443
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004444 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4445 * turns itself off. However, DSI still has the pixels in its buffers,
4446 * and is sending the data.
4447 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304449 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304451 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004452}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004454int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004455 void (*callback)(int, void *), void *data)
4456{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304457 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304458 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004459 u16 dw, dh;
4460
4461 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304463 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004465 dsi->framedone_callback = callback;
4466 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004467
Archit Tanejae3525742012-08-09 15:23:43 +05304468 dw = dsi->timings.x_res;
4469 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004470
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004471#ifdef DEBUG
4472 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304473 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004474#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304475 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004476
4477 return 0;
4478}
4479EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480
4481/* Display funcs */
4482
Archit Taneja7d2572f2012-06-29 14:31:07 +05304483static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4484{
4485 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4487 struct dispc_clock_info dispc_cinfo;
4488 int r;
4489 unsigned long long fck;
4490
4491 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4492
4493 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4494 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4495
4496 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4497 if (r) {
4498 DSSERR("Failed to calc dispc clocks\n");
4499 return r;
4500 }
4501
4502 dsi->mgr_config.clock_info = dispc_cinfo;
4503
4504 return 0;
4505}
4506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004507static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4508{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304509 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4510 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304511 int r;
4512 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304513
Archit Tanejadca2b152012-08-16 18:02:00 +05304514 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304515 dsi->timings.hsw = 1;
4516 dsi->timings.hfp = 1;
4517 dsi->timings.hbp = 1;
4518 dsi->timings.vsw = 1;
4519 dsi->timings.vfp = 0;
4520 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004521
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304522 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304523
4524 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4525 (void *) dssdev, irq);
4526 if (r) {
4527 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304528 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304529 }
4530
Archit Taneja7d2572f2012-06-29 14:31:07 +05304531 dsi->mgr_config.stallmode = true;
4532 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304533 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304534 dsi->mgr_config.stallmode = false;
4535 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536 }
4537
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304538 /*
4539 * override interlace, logic level and edge related parameters in
4540 * omap_video_timings with default values
4541 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304542 dsi->timings.interlace = false;
4543 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4544 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4545 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4546 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4547 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304548
Archit Tanejae67458a2012-08-13 14:17:30 +05304549 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304550
Archit Taneja7d2572f2012-06-29 14:31:07 +05304551 r = dsi_configure_dispc_clocks(dssdev);
4552 if (r)
4553 goto err1;
4554
4555 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4556 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304557 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304558 dsi->mgr_config.lcden_sig_polarity = 0;
4559
Archit Tanejaf476ae92012-06-29 14:37:03 +05304560 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304561
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004562 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304563err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304564 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304565 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4566 (void *) dssdev, irq);
4567err:
4568 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569}
4570
4571static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4572{
Archit Tanejadca2b152012-08-16 18:02:00 +05304573 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4574 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4575
4576 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304577 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304578
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304579 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304580
Archit Taneja8af6ff02011-09-05 16:48:27 +05304581 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4582 (void *) dssdev, irq);
4583 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584}
4585
4586static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4587{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304588 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004589 struct dsi_clock_info cinfo;
4590 int r;
4591
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004592 cinfo.regn = dssdev->clocks.dsi.regn;
4593 cinfo.regm = dssdev->clocks.dsi.regm;
4594 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4595 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004596 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004597 if (r) {
4598 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004600 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304602 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603 if (r) {
4604 DSSERR("Failed to set dsi clocks\n");
4605 return r;
4606 }
4607
4608 return 0;
4609}
4610
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004611static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4612{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304613 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004614 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004615 int r;
4616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304617 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618 if (r)
4619 goto err0;
4620
4621 r = dsi_configure_dsi_clocks(dssdev);
4622 if (r)
4623 goto err1;
4624
Archit Tanejae8881662011-04-12 13:52:24 +05304625 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004626 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004627 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304628 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004629
4630 DSSDBG("PLL OK\n");
4631
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004632 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004633 if (r)
4634 goto err2;
4635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304636 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004637
4638 dsi_proto_timings(dssdev);
4639 dsi_set_lp_clk_divisor(dssdev);
4640
4641 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304642 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004643
4644 r = dsi_proto_config(dssdev);
4645 if (r)
4646 goto err3;
4647
4648 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304649 dsi_vc_enable(dsidev, 0, 1);
4650 dsi_vc_enable(dsidev, 1, 1);
4651 dsi_vc_enable(dsidev, 2, 1);
4652 dsi_vc_enable(dsidev, 3, 1);
4653 dsi_if_enable(dsidev, 1);
4654 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004655
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004656 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004657err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004658 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004659err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304660 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004661 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004662 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4663
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004664err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304665 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004666err0:
4667 return r;
4668}
4669
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004670static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004671 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004672{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304673 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304674 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304675
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304676 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304677 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004678
Ville Syrjäläd7370102010-04-22 22:50:09 +02004679 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304680 dsi_if_enable(dsidev, 0);
4681 dsi_vc_enable(dsidev, 0, 0);
4682 dsi_vc_enable(dsidev, 1, 0);
4683 dsi_vc_enable(dsidev, 2, 0);
4684 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004685
Archit Taneja89a35e52011-04-12 13:52:23 +05304686 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004687 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004688 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004689 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304690 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004691}
4692
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004693int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004694{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304695 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304696 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004697 int r = 0;
4698
4699 DSSDBG("dsi_display_enable\n");
4700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304701 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004702
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304703 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004704
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004705 if (dssdev->manager == NULL) {
4706 DSSERR("failed to enable display: no manager\n");
4707 r = -ENODEV;
4708 goto err_start_dev;
4709 }
4710
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004711 r = omap_dss_start_device(dssdev);
4712 if (r) {
4713 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004714 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004715 }
4716
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004717 r = dsi_runtime_get(dsidev);
4718 if (r)
4719 goto err_get_dsi;
4720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304721 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004722
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004723 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004724
4725 r = dsi_display_init_dispc(dssdev);
4726 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004727 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004728
4729 r = dsi_display_init_dsi(dssdev);
4730 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004731 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004732
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304733 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004734
4735 return 0;
4736
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004737err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004738 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004739err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304740 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004741 dsi_runtime_put(dsidev);
4742err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004743 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004744err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304745 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004746 DSSDBG("dsi_display_enable FAILED\n");
4747 return r;
4748}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004749EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004750
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004751void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004752 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304754 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304755 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304756
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004757 DSSDBG("dsi_display_disable\n");
4758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304759 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004760
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304761 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004762
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004763 dsi_sync_vc(dsidev, 0);
4764 dsi_sync_vc(dsidev, 1);
4765 dsi_sync_vc(dsidev, 2);
4766 dsi_sync_vc(dsidev, 3);
4767
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004768 dsi_display_uninit_dispc(dssdev);
4769
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004770 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004771
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004772 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304773 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004774
4775 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004776
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304777 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004778}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004779EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004780
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004781int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004782{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304783 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4784 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4785
4786 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004787 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004788}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004789EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004790
Archit Tanejae67458a2012-08-13 14:17:30 +05304791void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4792 struct omap_video_timings *timings)
4793{
4794 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4795 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4796
4797 mutex_lock(&dsi->lock);
4798
4799 dsi->timings = *timings;
4800
4801 mutex_unlock(&dsi->lock);
4802}
4803EXPORT_SYMBOL(omapdss_dsi_set_timings);
4804
Archit Tanejae3525742012-08-09 15:23:43 +05304805void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4806{
4807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4809
4810 mutex_lock(&dsi->lock);
4811
4812 dsi->timings.x_res = w;
4813 dsi->timings.y_res = h;
4814
4815 mutex_unlock(&dsi->lock);
4816}
4817EXPORT_SYMBOL(omapdss_dsi_set_size);
4818
Archit Taneja02c39602012-08-10 15:01:33 +05304819void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4820 enum omap_dss_dsi_pixel_format fmt)
4821{
4822 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4824
4825 mutex_lock(&dsi->lock);
4826
4827 dsi->pix_fmt = fmt;
4828
4829 mutex_unlock(&dsi->lock);
4830}
4831EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4832
Archit Tanejadca2b152012-08-16 18:02:00 +05304833void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4834 enum omap_dss_dsi_mode mode)
4835{
4836 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4838
4839 mutex_lock(&dsi->lock);
4840
4841 dsi->mode = mode;
4842
4843 mutex_unlock(&dsi->lock);
4844}
4845EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4846
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304847void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4848 struct omap_dss_dsi_videomode_timings *timings)
4849{
4850 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4852
4853 mutex_lock(&dsi->lock);
4854
4855 dsi->vm_timings = *timings;
4856
4857 mutex_unlock(&dsi->lock);
4858}
4859EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4860
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004861static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004862{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304863 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4865
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004866 DSSDBG("DSI init\n");
4867
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304868 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004869 struct regulator *vdds_dsi;
4870
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304871 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004872
4873 if (IS_ERR(vdds_dsi)) {
4874 DSSERR("can't get VDDS_DSI regulator\n");
4875 return PTR_ERR(vdds_dsi);
4876 }
4877
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304878 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004879 }
4880
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004881 return 0;
4882}
4883
Archit Taneja5ee3c142011-03-02 12:35:53 +05304884int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4885{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304886 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4887 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304888 int i;
4889
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304890 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4891 if (!dsi->vc[i].dssdev) {
4892 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304893 *channel = i;
4894 return 0;
4895 }
4896 }
4897
4898 DSSERR("cannot get VC for display %s", dssdev->name);
4899 return -ENOSPC;
4900}
4901EXPORT_SYMBOL(omap_dsi_request_vc);
4902
4903int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4904{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304905 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4906 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4907
Archit Taneja5ee3c142011-03-02 12:35:53 +05304908 if (vc_id < 0 || vc_id > 3) {
4909 DSSERR("VC ID out of range\n");
4910 return -EINVAL;
4911 }
4912
4913 if (channel < 0 || channel > 3) {
4914 DSSERR("Virtual Channel out of range\n");
4915 return -EINVAL;
4916 }
4917
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304918 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304919 DSSERR("Virtual Channel not allocated to display %s\n",
4920 dssdev->name);
4921 return -EINVAL;
4922 }
4923
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304924 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304925
4926 return 0;
4927}
4928EXPORT_SYMBOL(omap_dsi_set_vc_id);
4929
4930void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304932 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4934
Archit Taneja5ee3c142011-03-02 12:35:53 +05304935 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304936 dsi->vc[channel].dssdev == dssdev) {
4937 dsi->vc[channel].dssdev = NULL;
4938 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304939 }
4940}
4941EXPORT_SYMBOL(omap_dsi_release_vc);
4942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304943void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004944{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304945 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304946 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304947 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4948 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004949}
4950
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304951void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004952{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304953 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304954 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304955 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4956 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004957}
4958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304959static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004960{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304961 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4962
4963 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4964 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4965 dsi->regm_dispc_max =
4966 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4967 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4968 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4969 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4970 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004971}
4972
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004973static int dsi_get_clocks(struct platform_device *dsidev)
4974{
4975 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4976 struct clk *clk;
4977
4978 clk = clk_get(&dsidev->dev, "fck");
4979 if (IS_ERR(clk)) {
4980 DSSERR("can't get fck\n");
4981 return PTR_ERR(clk);
4982 }
4983
4984 dsi->dss_clk = clk;
4985
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004986 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004987 if (IS_ERR(clk)) {
4988 DSSERR("can't get sys_clk\n");
4989 clk_put(dsi->dss_clk);
4990 dsi->dss_clk = NULL;
4991 return PTR_ERR(clk);
4992 }
4993
4994 dsi->sys_clk = clk;
4995
4996 return 0;
4997}
4998
4999static void dsi_put_clocks(struct platform_device *dsidev)
5000{
5001 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5002
5003 if (dsi->dss_clk)
5004 clk_put(dsi->dss_clk);
5005 if (dsi->sys_clk)
5006 clk_put(dsi->sys_clk);
5007}
5008
Tomi Valkeinen15216532012-09-06 14:29:31 +03005009static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005010{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005011 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5012 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5013 const char *def_disp_name = dss_get_default_display_name();
5014 struct omap_dss_device *def_dssdev;
5015 int i;
5016
5017 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005018
5019 for (i = 0; i < pdata->num_devices; ++i) {
5020 struct omap_dss_device *dssdev = pdata->devices[i];
5021
5022 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5023 continue;
5024
5025 if (dssdev->phy.dsi.module != dsi->module_id)
5026 continue;
5027
Tomi Valkeinen15216532012-09-06 14:29:31 +03005028 if (def_dssdev == NULL)
5029 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005030
Tomi Valkeinen15216532012-09-06 14:29:31 +03005031 if (def_disp_name != NULL &&
5032 strcmp(dssdev->name, def_disp_name) == 0) {
5033 def_dssdev = dssdev;
5034 break;
5035 }
5036 }
5037
5038 return def_dssdev;
5039}
5040
5041static void __init dsi_probe_pdata(struct platform_device *dsidev)
5042{
Tomi Valkeinen52744842012-09-10 13:58:29 +03005043 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005044 struct omap_dss_device *dssdev;
5045 int r;
5046
Tomi Valkeinen52744842012-09-10 13:58:29 +03005047 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005048
Tomi Valkeinen52744842012-09-10 13:58:29 +03005049 if (!plat_dssdev)
5050 return;
5051
5052 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005053 if (!dssdev)
5054 return;
5055
Tomi Valkeinen52744842012-09-10 13:58:29 +03005056 dss_copy_device_pdata(dssdev, plat_dssdev);
5057
Tomi Valkeinen15216532012-09-06 14:29:31 +03005058 r = dsi_init_display(dssdev);
5059 if (r) {
5060 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005061 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005062 return;
5063 }
5064
Tomi Valkeinen52744842012-09-10 13:58:29 +03005065 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005066 if (r) {
5067 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005068 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005069 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005070 }
5071}
5072
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005073/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005074static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005075{
5076 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005077 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005078 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305079 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005080
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005081 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005082 if (!dsi)
5083 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305084
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005085 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305086 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005087 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305088 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305089
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305090 spin_lock_init(&dsi->irq_lock);
5091 spin_lock_init(&dsi->errors_lock);
5092 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005093
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005094#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305095 spin_lock_init(&dsi->irq_stats_lock);
5096 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005097#endif
5098
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305099 mutex_init(&dsi->lock);
5100 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005101
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305102 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
5103 dsi_framedone_timeout_work_callback);
5104
5105#ifdef DSI_CATCH_MISSING_TE
5106 init_timer(&dsi->te_timer);
5107 dsi->te_timer.function = dsi_te_timeout;
5108 dsi->te_timer.data = 0;
5109#endif
5110 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5111 if (!dsi_mem) {
5112 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005113 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005114 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005115
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005116 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5117 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305118 if (!dsi->base) {
5119 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005120 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305121 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005122
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305123 dsi->irq = platform_get_irq(dsi->pdev, 0);
5124 if (dsi->irq < 0) {
5125 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005126 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305127 }
archit tanejaaffe3602011-02-23 08:41:03 +00005128
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005129 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5130 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005131 if (r < 0) {
5132 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005133 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005134 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005135
Archit Taneja5ee3c142011-03-02 12:35:53 +05305136 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305137 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305138 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305139 dsi->vc[i].dssdev = NULL;
5140 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305141 }
5142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305143 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005144
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005145 r = dsi_get_clocks(dsidev);
5146 if (r)
5147 return r;
5148
5149 pm_runtime_enable(&dsidev->dev);
5150
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005151 r = dsi_runtime_get(dsidev);
5152 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005153 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305155 rev = dsi_read_reg(dsidev, DSI_REVISION);
5156 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005157 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5158
Tomi Valkeinend9820852011-10-12 15:05:59 +03005159 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5160 * of data to 3 by default */
5161 if (dss_has_feature(FEAT_DSI_GNQ))
5162 /* NB_DATA_LANES */
5163 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5164 else
5165 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305166
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005167 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005168
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005169 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005170
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005171 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005172 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005173 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005174 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5175
5176#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005177 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005178 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005179 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005180 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5181#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005182 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005183
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005184err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005185 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005186 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005187 return r;
5188}
5189
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005190static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005191{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5193
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005194 WARN_ON(dsi->scp_clk_refcount > 0);
5195
Tomi Valkeinen52744842012-09-10 13:58:29 +03005196 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005197
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005198 pm_runtime_disable(&dsidev->dev);
5199
5200 dsi_put_clocks(dsidev);
5201
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305202 if (dsi->vdds_dsi_reg != NULL) {
5203 if (dsi->vdds_dsi_enabled) {
5204 regulator_disable(dsi->vdds_dsi_reg);
5205 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005206 }
5207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305208 regulator_put(dsi->vdds_dsi_reg);
5209 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005210 }
5211
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005212 return 0;
5213}
5214
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005215static int dsi_runtime_suspend(struct device *dev)
5216{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005217 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005218
5219 return 0;
5220}
5221
5222static int dsi_runtime_resume(struct device *dev)
5223{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005224 int r;
5225
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005226 r = dispc_runtime_get();
5227 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005228 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005229
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005230 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005231}
5232
5233static const struct dev_pm_ops dsi_pm_ops = {
5234 .runtime_suspend = dsi_runtime_suspend,
5235 .runtime_resume = dsi_runtime_resume,
5236};
5237
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005238static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005239 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005240 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005241 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005242 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005243 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005244 },
5245};
5246
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005247int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005248{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005249 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005250}
5251
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005252void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005253{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005254 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005255}