blob: 920de986296c4be9df94b1cfcbb508dd78fd93fa [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _IXGBE_H_
30#define _IXGBE_H_
31
Jesse Grossf62bbb52010-10-20 13:56:10 +000032#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070033#include <linux/types.h>
34#include <linux/pci.h>
35#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000036#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080037#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000038#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000039#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040
Richard Cochran74d23cc2014-12-21 19:46:56 +010041#include <linux/timecounter.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000042#include <linux/net_tstamp.h>
43#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000044
Auke Kok9a799d72007-09-15 14:07:45 -070045#include "ixgbe_type.h"
46#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080047#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000048#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49#define IXGBE_FCOE
50#include "ixgbe_fcoe.h"
51#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040052#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080053#include <linux/dca.h>
54#endif
Auke Kok9a799d72007-09-15 14:07:45 -070055
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030056#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030057
Cong Wange0d10952013-08-01 11:10:25 +080058#ifdef CONFIG_NET_RX_BUSY_POLL
Jacob Kellerb4640032013-10-01 04:33:54 -070059#define BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +030060#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000061/* common prefix used by pr_<> macros */
62#undef pr_fmt
63#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070064
65/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000066#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000067#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MAX_TXD 4096
69#define IXGBE_MIN_TXD 64
70
Anton Blanchardfb445192013-10-22 18:34:01 +000071#if (PAGE_SIZE < 8192)
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000072#define IXGBE_DEFAULT_RXD 512
Anton Blanchardfb445192013-10-22 18:34:01 +000073#else
74#define IXGBE_DEFAULT_RXD 128
75#endif
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MAX_RXD 4096
77#define IXGBE_MIN_RXD 64
78
Don Skidmore5b7f0002015-01-28 07:03:38 +000079#define IXGBE_ETH_P_LLDP 0x88CC
80
Auke Kok9a799d72007-09-15 14:07:45 -070081/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070082#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070083#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070084#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070085#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070086#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070087#define IXGBE_MIN_FCPAUSE 0
88#define IXGBE_MAX_FCPAUSE 0xFFFF
89
90/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000091#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000092#define IXGBE_RXBUFFER_2K 2048
93#define IXGBE_RXBUFFER_3K 3072
94#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000095#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070096
Alexander Duyck13958072010-08-19 13:37:21 +000097/*
Alexander Duyck252562c2012-05-24 01:59:27 +000098 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +0000104 */
Alexander Duyck252562c2012-05-24 01:59:27 +0000105#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -0700106
Auke Kok9a799d72007-09-15 14:07:45 -0700107/* How many Rx Buffers do we bundle into one write to the hardware ? */
108#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
Alexander Duyck472148c2012-11-07 02:34:28 +0000110enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124};
125
126/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700127#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000128#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700130#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
Greg Rose7f870472010-01-09 02:25:29 +0000132#define IXGBE_MAX_VF_MC_ENTRIES 30
133#define IXGBE_MAX_VF_FUNCTIONS 64
134#define IXGBE_MAX_VFTA_ENTRIES 128
135#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000136#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000137#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000138#define IXGBE_82599_VF_DEVICE_ID 0x10ED
139#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000140
141struct vf_data_storage {
142 unsigned char vf_mac_addresses[ETH_ALEN];
143 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
144 u16 num_vf_mc_hashes;
145 u16 default_vf_vlan_id;
146 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000147 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000148 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000149 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
150 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000151 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000152 u16 vlan_count;
153 u8 spoofchk_enabled;
Vlad Zolotarove65ce0d2015-03-30 21:35:24 +0300154 bool rss_query_enabled;
Hiroshi Shimamoto54011e42015-08-28 06:58:33 +0000155 u8 trusted;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000156 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000157};
158
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000159struct vf_macvlans {
160 struct list_head l;
161 int vf;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000162 bool free;
163 bool is_macvlan;
164 u8 vf_macvlan[ETH_ALEN];
165};
166
Alexander Duycka535c302011-05-27 05:31:52 +0000167#define IXGBE_MAX_TXD_PWR 14
168#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
169
170/* Tx Descriptors needed, worst case */
171#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000172#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000173
Auke Kok9a799d72007-09-15 14:07:45 -0700174/* wrapper around a pointer to a socket buffer,
175 * so a DMA handle can be stored along with the buffer */
176struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000177 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700178 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000179 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000180 unsigned int bytecount;
181 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000182 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000183 DEFINE_DMA_UNMAP_ADDR(dma);
184 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000185 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700186};
187
188struct ixgbe_rx_buffer {
189 struct sk_buff *skb;
190 dma_addr_t dma;
191 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700192 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700193};
194
195struct ixgbe_queue_stats {
196 u64 packets;
197 u64 bytes;
Jacob Kellerb4640032013-10-01 04:33:54 -0700198#ifdef BP_EXTENDED_STATS
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300199 u64 yields;
200 u64 misses;
201 u64 cleaned;
Jacob Kellerb4640032013-10-01 04:33:54 -0700202#endif /* BP_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700203};
204
Alexander Duyck5b7da512010-11-16 19:26:50 -0800205struct ixgbe_tx_queue_stats {
206 u64 restart_queue;
207 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800208 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800209};
210
211struct ixgbe_rx_queue_stats {
212 u64 rsc_count;
213 u64 rsc_flush;
214 u64 non_eop_descs;
215 u64 alloc_rx_page_failed;
216 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000217 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800218};
219
Alexander Duyckf8003262012-03-03 02:35:52 +0000220enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800221 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000222 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800223 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800224 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800225 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000226 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000227 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800228};
229
John Fastabend2a47fa42013-11-06 09:54:52 -0800230struct ixgbe_fwd_adapter {
231 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
232 struct net_device *netdev;
233 struct ixgbe_adapter *real_adapter;
234 unsigned int tx_base_queue;
235 unsigned int rx_base_queue;
236 int pool;
237};
238
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800239#define check_for_tx_hang(ring) \
240 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
241#define set_check_for_tx_hang(ring) \
242 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
243#define clear_check_for_tx_hang(ring) \
244 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
245#define ring_is_rsc_enabled(ring) \
246 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
247#define set_ring_rsc_enabled(ring) \
248 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
249#define clear_ring_rsc_enabled(ring) \
250 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700251struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000252 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000253 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
254 struct net_device *netdev; /* netdev ring belongs to */
255 struct device *dev; /* device for DMA mapping */
John Fastabend2a47fa42013-11-06 09:54:52 -0800256 struct ixgbe_fwd_adapter *l2_accel_priv;
Auke Kok9a799d72007-09-15 14:07:45 -0700257 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700258 union {
259 struct ixgbe_tx_buffer *tx_buffer_info;
260 struct ixgbe_rx_buffer *rx_buffer_info;
261 };
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800262 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000263 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000264 dma_addr_t dma; /* phys. address of descriptor ring */
265 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000266
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000267 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000268
269 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800270 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000271 * the hardware register offset
272 * associated with this ring, which is
273 * different for DCB and RSS modes
274 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000275 u16 next_to_use;
276 u16 next_to_clean;
277
Alexander Duyckf8003262012-03-03 02:35:52 +0000278 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000279 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000280 struct {
281 u8 atr_sample_rate;
282 u8 atr_count;
283 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000284 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000285
John Fastabende5b64632011-03-08 03:44:52 +0000286 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700287 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000288 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800289 union {
290 struct ixgbe_tx_queue_stats tx_stats;
291 struct ixgbe_rx_queue_stats rx_stats;
292 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000293} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700294
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800295enum ixgbe_ring_f_enum {
296 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000297 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800298 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000299 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000300#ifdef IXGBE_FCOE
301 RING_F_FCOE,
302#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800303
304 RING_F_ARRAY_SIZE /* must be last in enum set */
305};
306
Don Skidmore0f9b2322014-11-18 09:35:08 +0000307#define IXGBE_MAX_RSS_INDICES 16
308#define IXGBE_MAX_RSS_INDICES_X550 64
309#define IXGBE_MAX_VMDQ_INDICES 64
310#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
311#define IXGBE_MAX_FCOE_INDICES 8
312#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
313#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
314#define IXGBE_MAX_L2A_QUEUES 4
315#define IXGBE_BAD_L2A_QUEUE 3
316#define IXGBE_MAX_MACVLANS 31
317#define IXGBE_MAX_DCBMACVLANS 8
John Fastabend2a47fa42013-11-06 09:54:52 -0800318
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800319struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000320 u16 limit; /* upper limit on feature indices */
321 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000322 u16 mask; /* Mask used for feature to ring mapping */
323 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000324} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800325
Alexander Duyck73079ea2012-07-14 06:48:49 +0000326#define IXGBE_82599_VMDQ_8Q_MASK 0x78
327#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
328#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
329
Alexander Duyckf8003262012-03-03 02:35:52 +0000330/*
331 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
332 * this is twice the size of a half page we need to double the page order
333 * for FCoE enabled Rx queues.
334 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000335static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
336{
337#ifdef IXGBE_FCOE
338 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
339 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
340 IXGBE_RXBUFFER_3K;
341#endif
342 return IXGBE_RXBUFFER_2K;
343}
344
Alexander Duyckf8003262012-03-03 02:35:52 +0000345static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
346{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000347#ifdef IXGBE_FCOE
348 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
349 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000350#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000351 return 0;
352}
Alexander Duyckf8003262012-03-03 02:35:52 +0000353#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000354
Alexander Duyck08c88332011-06-11 01:45:03 +0000355struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000356 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000357 unsigned int total_bytes; /* total bytes processed this int */
358 unsigned int total_packets; /* total packets processed this int */
359 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000360 u8 count; /* total number of rings in vector */
361 u8 itr; /* current ITR setting for ring */
362};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800363
Alexander Duycka5579282012-02-08 07:50:04 +0000364/* iterator for handling rings in ring container */
365#define ixgbe_for_each_ring(pos, head) \
366 for (pos = (head).ring; pos != NULL; pos = pos->next)
367
Alexander Duyck2f90b862008-11-20 20:52:10 -0800368#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000369 ? 8 : 1)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800370#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
371
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000372/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800373 * but we only use one per queue-specific vector.
374 */
375struct ixgbe_q_vector {
376 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800377#ifdef CONFIG_IXGBE_DCA
378 int cpu; /* CPU for DCA */
379#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000380 u16 v_idx; /* index of q_vector within array, also used for
381 * finding the bit in EICR and friends that
382 * represents the vector for this ring */
383 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000384 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000385
386 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000387 cpumask_t affinity_mask;
388 int numa_node;
389 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800390 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000391
Cong Wange0d10952013-08-01 11:10:25 +0800392#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000393 atomic_t state;
Cong Wange0d10952013-08-01 11:10:25 +0800394#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300395
Alexander Duyckde88eee2012-02-08 07:49:59 +0000396 /* for dynamic allocation of rings associated with this q_vector */
397 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800398};
Alexander Duyckadc810902014-07-26 02:42:44 +0000399
Cong Wange0d10952013-08-01 11:10:25 +0800400#ifdef CONFIG_NET_RX_BUSY_POLL
Alexander Duyckadc810902014-07-26 02:42:44 +0000401enum ixgbe_qv_state_t {
402 IXGBE_QV_STATE_IDLE = 0,
403 IXGBE_QV_STATE_NAPI,
404 IXGBE_QV_STATE_POLL,
405 IXGBE_QV_STATE_DISABLE
406};
407
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300408static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
409{
Alexander Duyckadc810902014-07-26 02:42:44 +0000410 /* reset state to idle */
411 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300412}
413
414/* called from the device poll routine to get ownership of a q_vector */
415static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
416{
Alexander Duyckadc810902014-07-26 02:42:44 +0000417 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
418 IXGBE_QV_STATE_NAPI);
Jacob Kellerb4640032013-10-01 04:33:54 -0700419#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000420 if (rc != IXGBE_QV_STATE_IDLE)
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300421 q_vector->tx.ring->stats.yields++;
422#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000423
424 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300425}
426
427/* returns true is someone tried to get the qv while napi had it */
Alexander Duyckadc810902014-07-26 02:42:44 +0000428static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300429{
Alexander Duyckadc810902014-07-26 02:42:44 +0000430 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300431
Alexander Duyckadc810902014-07-26 02:42:44 +0000432 /* flush any outstanding Rx frames */
433 if (q_vector->napi.gro_list)
434 napi_gro_flush(&q_vector->napi, false);
435
436 /* reset state to idle */
437 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300438}
439
440/* called from ixgbe_low_latency_poll() */
441static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
442{
Alexander Duyckadc810902014-07-26 02:42:44 +0000443 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
444 IXGBE_QV_STATE_POLL);
Jacob Kellerb4640032013-10-01 04:33:54 -0700445#ifdef BP_EXTENDED_STATS
Alexander Duyckadc810902014-07-26 02:42:44 +0000446 if (rc != IXGBE_QV_STATE_IDLE)
447 q_vector->tx.ring->stats.yields++;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300448#endif
Alexander Duyckadc810902014-07-26 02:42:44 +0000449 return rc == IXGBE_QV_STATE_IDLE;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300450}
451
452/* returns true if someone tried to get the qv while it was locked */
Alexander Duyckadc810902014-07-26 02:42:44 +0000453static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300454{
Alexander Duyckadc810902014-07-26 02:42:44 +0000455 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300456
Alexander Duyckadc810902014-07-26 02:42:44 +0000457 /* reset state to idle */
458 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300459}
460
461/* true if a socket is polling, even if it did not get the lock */
Jacob Kellerb4640032013-10-01 04:33:54 -0700462static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300463{
Alexander Duyckadc810902014-07-26 02:42:44 +0000464 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300465}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000466
467/* false if QV is currently owned */
468static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
469{
Alexander Duyckadc810902014-07-26 02:42:44 +0000470 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
471 IXGBE_QV_STATE_DISABLE);
Jacob Keller27d9ce42013-09-21 05:05:44 +0000472
Alexander Duyckadc810902014-07-26 02:42:44 +0000473 return rc == IXGBE_QV_STATE_IDLE;
Jacob Keller27d9ce42013-09-21 05:05:44 +0000474}
475
Cong Wange0d10952013-08-01 11:10:25 +0800476#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300477static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
478{
479}
480
481static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
482{
483 return true;
484}
485
486static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
487{
488 return false;
489}
490
491static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
492{
493 return false;
494}
495
496static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
497{
498 return false;
499}
500
Jacob Kellerb4640032013-10-01 04:33:54 -0700501static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300502{
503 return false;
504}
Jacob Keller27d9ce42013-09-21 05:05:44 +0000505
506static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
507{
508 return true;
509}
510
Cong Wange0d10952013-08-01 11:10:25 +0800511#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300512
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000513#ifdef CONFIG_IXGBE_HWMON
514
515#define IXGBE_HWMON_TYPE_LOC 0
516#define IXGBE_HWMON_TYPE_TEMP 1
517#define IXGBE_HWMON_TYPE_CAUTION 2
518#define IXGBE_HWMON_TYPE_MAX 3
519
520struct hwmon_attr {
521 struct device_attribute dev_attr;
522 struct ixgbe_hw *hw;
523 struct ixgbe_thermal_diode_data *sensor;
524 char name[12];
525};
526
527struct hwmon_buff {
Guenter Roeck03b77d82013-11-26 07:15:28 +0000528 struct attribute_group group;
529 const struct attribute_group *groups[2];
530 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
531 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000532 unsigned int n_hwmon;
533};
534#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800535
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000536/*
537 * microsecond values for various ITR rates shifted by 2 to fit itr register
538 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700539 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000540#define IXGBE_MIN_RSC_ITR 24
541#define IXGBE_100K_ITR 40
542#define IXGBE_20K_ITR 200
Alexander Duyck8ac34f12015-07-30 15:19:28 -0700543#define IXGBE_12K_ITR 336
Auke Kok9a799d72007-09-15 14:07:45 -0700544
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000545/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
546static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
547 const u32 stat_err_bits)
548{
549 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
550}
551
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000552static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
553{
554 u16 ntc = ring->next_to_clean;
555 u16 ntu = ring->next_to_use;
556
557 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
558}
Auke Kok9a799d72007-09-15 14:07:45 -0700559
Alexander Duycke4f74022012-01-31 02:59:44 +0000560#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000561 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000562#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000563 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000564#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000565 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700566
Alexander Duyckc88887e2012-08-22 02:04:37 +0000567#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000568#ifdef IXGBE_FCOE
569/* Use 3K as the baby jumbo frame size for FCoE */
570#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
571#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700572
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800573#define OTHER_VECTOR 1
574#define NON_Q_VECTORS (OTHER_VECTOR)
575
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000576#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000577#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800578#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000579#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800580
Jacob Keller5d7daa32014-03-29 06:51:25 +0000581struct ixgbe_mac_addr {
582 u8 addr[ETH_ALEN];
583 u16 queue;
584 u16 state; /* bitmask */
585};
586#define IXGBE_MAC_STATE_DEFAULT 0x1
587#define IXGBE_MAC_STATE_MODIFIED 0x2
588#define IXGBE_MAC_STATE_IN_USE 0x4
589
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000590#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000591#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800592
Alexander Duyck8f154862012-02-10 02:08:37 +0000593#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800594#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
595
Alexander Duyck46646e62012-02-08 07:49:28 +0000596/* default to trying for four seconds */
597#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Mark Rustad58e7cd22015-08-08 16:18:48 -0700598#define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */
Alexander Duyck46646e62012-02-08 07:49:28 +0000599
Auke Kok9a799d72007-09-15 14:07:45 -0700600/* board specific private data structure */
601struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000602 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
603 /* OS defined structs */
604 struct net_device *netdev;
605 struct pci_dev *pdev;
606
Alexander Duycke606bfe2011-04-22 04:07:43 +0000607 unsigned long state;
608
609 /* Some features need tri-state capability,
610 * thus the additional *_CAPABLE flags.
611 */
612 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000613#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
Alexander Duycka16a0d22012-05-19 01:10:50 +0000614#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
615#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
616#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
617#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
Alexander Duycka16a0d22012-05-19 01:10:50 +0000618#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
619#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
620#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
621#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
622#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
623#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
624#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
625#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
626#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
627#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
628#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
629#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
630#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
631#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
632#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
633#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Mark Rustad67359c32015-06-15 11:33:25 -0700634#define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000635
636 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000637#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000638#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
639#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000640#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000641#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
642#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000643#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000644#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000645#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
646#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller8fecf672013-06-21 08:14:32 +0000647#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
Don Skidmore597f22d2015-06-09 16:52:02 -0700648#define IXGBE_FLAG2_PHY_INTERRUPT (u32)(1 << 11)
Mark Rustad67359c32015-06-15 11:33:25 -0700649#ifdef CONFIG_IXGBE_VXLAN
650#define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12)
651#endif
Alexander Duyck46646e62012-02-08 07:49:28 +0000652
653 /* Tx fast path data */
654 int num_tx_queues;
655 u16 tx_itr_setting;
656 u16 tx_work_limit;
657
658 /* Rx fast path data */
659 int num_rx_queues;
660 u16 rx_itr_setting;
661
662 /* TX */
663 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
664
665 u64 restart_queue;
666 u64 lsc_int;
667 u32 tx_timeout_count;
668
669 /* RX */
670 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
671 int num_rx_pools; /* == num_rx_queues in 82598 */
672 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
673 u64 hw_csum_rx_error;
674 u64 hw_rx_no_dma_resources;
675 u64 rsc_total_count;
676 u64 rsc_total_flush;
677 u64 non_eop_descs;
678 u32 alloc_rx_page_failed;
679 u32 alloc_rx_buff_failed;
680
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000681 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000682
683 /* DCB parameters */
684 struct ieee_pfc *ixgbe_ieee_pfc;
685 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800686 struct ixgbe_dcb_config dcb_cfg;
687 struct ixgbe_dcb_config temp_dcb_cfg;
688 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000689 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000690 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700691
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000692 int num_q_vectors; /* current number of q_vectors for device */
693 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800694 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700695 struct msix_entry *msix_entries;
696
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000697 u32 test_icr;
698 struct ixgbe_ring test_tx_ring;
699 struct ixgbe_ring test_rx_ring;
700
Auke Kok9a799d72007-09-15 14:07:45 -0700701 /* structs defined in ixgbe_hw.h */
702 struct ixgbe_hw hw;
703 u16 msg_enable;
704 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800705
Auke Kok9a799d72007-09-15 14:07:45 -0700706 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700707 unsigned int tx_ring_count;
708 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700709
710 u32 link_speed;
711 bool link_up;
Mark Rustad58e7cd22015-08-08 16:18:48 -0700712 unsigned long sfp_poll_time;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700713 unsigned long link_check_timeout;
714
Alexander Duyck70864002011-04-27 09:13:56 +0000715 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000716 struct work_struct service_task;
717
718 struct hlist_head fdir_filter_list;
719 unsigned long fdir_overflow; /* number of times ATR was backed off */
720 union ixgbe_atr_input fdir_mask;
721 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000722 u32 fdir_pballoc;
723 u32 atr_sample_rate;
724 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000725
Yi Zoud0ed8932009-05-13 13:11:29 +0000726#ifdef IXGBE_FCOE
727 struct ixgbe_fcoe fcoe;
728#endif /* IXGBE_FCOE */
Mark Rustad2a1a0912014-01-14 18:53:15 -0800729 u8 __iomem *io_addr; /* Mainly for iounmap use */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000730 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000731
Don Skidmoreaa2bacb2015-04-09 22:03:22 -0700732 u16 bridge_mode;
733
Emil Tantilov15e52092011-09-29 05:01:29 +0000734 u16 eeprom_verh;
735 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000736 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000737
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700738 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000739 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000740
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000741 struct ptp_clock *ptp_clock;
742 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000743 struct work_struct ptp_tx_work;
744 struct sk_buff *ptp_tx_skb;
Jacob Keller93501d42014-02-28 15:48:58 -0800745 struct hwtstamp_config tstamp_config;
Jacob Keller891dc082012-12-05 07:24:46 +0000746 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000747 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000748 unsigned long last_rx_ptp_check;
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000749 unsigned long last_rx_timestamp;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000750 spinlock_t tmreg_lock;
751 struct cyclecounter cc;
752 struct timecounter tc;
753 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000754
Greg Rose7f870472010-01-09 02:25:29 +0000755 /* SR-IOV */
756 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
757 unsigned int num_vfs;
758 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000759 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000760 struct vf_macvlans vf_mvs;
761 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000762
Greg Rose83c61fa2011-09-07 05:59:35 +0000763 u32 timer_event_accumulator;
764 u32 vferr_refcount;
Jacob Keller5d7daa32014-03-29 06:51:25 +0000765 struct ixgbe_mac_addr *mac_table;
Mark Rustad67359c32015-06-15 11:33:25 -0700766#ifdef CONFIG_IXGBE_VXLAN
Don Skidmore3f207802014-12-23 07:40:34 +0000767 u16 vxlan_port;
Mark Rustad67359c32015-06-15 11:33:25 -0700768#endif
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000769 struct kobject *info_kobj;
770#ifdef CONFIG_IXGBE_HWMON
Guenter Roeck03b77d82013-11-26 07:15:28 +0000771 struct hwmon_buff *ixgbe_hwmon_buff;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000772#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000773#ifdef CONFIG_DEBUG_FS
774 struct dentry *ixgbe_dbg_adapter;
775#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000776
777 u8 default_up;
John Fastabend2a47fa42013-11-06 09:54:52 -0800778 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
Vlad Zolotarovdfaf8912015-03-30 21:18:57 +0300779
780/* maximum number of RETA entries among all devices supported by ixgbe
781 * driver: currently it's x550 device in non-SRIOV mode
782 */
783#define IXGBE_MAX_RETA_ENTRIES 512
784 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
785
786#define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
787 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
Alexander Duyck3e053342011-05-11 07:18:47 +0000788};
789
Don Skidmore0f9b2322014-11-18 09:35:08 +0000790static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
791{
792 switch (adapter->hw.mac.type) {
793 case ixgbe_mac_82598EB:
794 case ixgbe_mac_82599EB:
795 case ixgbe_mac_X540:
796 return IXGBE_MAX_RSS_INDICES;
797 case ixgbe_mac_X550:
798 case ixgbe_mac_X550EM_x:
799 return IXGBE_MAX_RSS_INDICES_X550;
800 default:
801 return 0;
802 }
803}
804
Alexander Duyck3e053342011-05-11 07:18:47 +0000805struct ixgbe_fdir_filter {
806 struct hlist_node fdir_node;
807 union ixgbe_atr_input filter;
808 u16 sw_idx;
809 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700810};
811
Don Skidmore70e55762012-03-15 04:55:59 +0000812enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700813 __IXGBE_TESTING,
814 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800815 __IXGBE_DOWN,
Mark Rustad41c62842014-03-12 00:38:35 +0000816 __IXGBE_DISABLED,
Mark Rustad09f40ae2014-01-14 18:53:11 -0800817 __IXGBE_REMOVING,
Alexander Duyck70864002011-04-27 09:13:56 +0000818 __IXGBE_SERVICE_SCHED,
Mark Rustad58cf6632014-03-12 00:38:40 +0000819 __IXGBE_SERVICE_INITED,
Alexander Duyck70864002011-04-27 09:13:56 +0000820 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000821 __IXGBE_PTP_RUNNING,
Jakub Kicinski151b260c2014-03-15 14:55:21 +0000822 __IXGBE_PTP_TX_IN_PROGRESS,
Auke Kok9a799d72007-09-15 14:07:45 -0700823};
824
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000825struct ixgbe_cb {
826 union { /* Union defining head/tail partner */
827 struct sk_buff *head;
828 struct sk_buff *tail;
829 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800830 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000831 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000832 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800833};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000834#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800835
Auke Kok9a799d72007-09-15 14:07:45 -0700836enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700837 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000838 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800839 board_X540,
Don Skidmore6a14ee02014-12-05 03:59:50 +0000840 board_X550,
841 board_X550EM_x,
Auke Kok9a799d72007-09-15 14:07:45 -0700842};
843
Auke Kok3957d632007-10-31 15:22:10 -0700844extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000845extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800846extern struct ixgbe_info ixgbe_X540_info;
Don Skidmore6a14ee02014-12-05 03:59:50 +0000847extern struct ixgbe_info ixgbe_X550_info;
848extern struct ixgbe_info ixgbe_X550EM_x_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800849#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000850extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800851#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700852
853extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700854extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000855#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000856extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000857#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700858
Joe Perches5ccc9212013-09-23 11:37:59 -0700859void ixgbe_up(struct ixgbe_adapter *adapter);
860void ixgbe_down(struct ixgbe_adapter *adapter);
861void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
862void ixgbe_reset(struct ixgbe_adapter *adapter);
863void ixgbe_set_ethtool_ops(struct net_device *netdev);
864int ixgbe_setup_rx_resources(struct ixgbe_ring *);
865int ixgbe_setup_tx_resources(struct ixgbe_ring *);
866void ixgbe_free_rx_resources(struct ixgbe_ring *);
867void ixgbe_free_tx_resources(struct ixgbe_ring *);
868void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
869void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
870void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
871void ixgbe_update_stats(struct ixgbe_adapter *adapter);
872int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
873int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
Jacob Keller8e2813f2012-04-21 06:05:40 +0000874 u16 subdevice_id);
Jacob Keller5d7daa32014-03-29 06:51:25 +0000875#ifdef CONFIG_PCI_IOV
876void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
877#endif
878int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
879 u8 *addr, u16 queue);
880int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
881 u8 *addr, u16 queue);
Joe Perches5ccc9212013-09-23 11:37:59 -0700882void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
883netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
884 struct ixgbe_ring *);
885void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
886 struct ixgbe_tx_buffer *);
887void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
888void ixgbe_write_eitr(struct ixgbe_q_vector *);
889int ixgbe_poll(struct napi_struct *napi, int budget);
890int ethtool_ioctl(struct ifreq *ifr);
891s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
892s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
893s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
894s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
895 union ixgbe_atr_hash_dword input,
896 union ixgbe_atr_hash_dword common,
897 u8 queue);
898s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
899 union ixgbe_atr_input *input_mask);
900s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
901 union ixgbe_atr_input *input,
902 u16 soft_id, u8 queue);
903s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
904 union ixgbe_atr_input *input,
905 u16 soft_id);
906void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
907 union ixgbe_atr_input *mask);
Joe Perches5ccc9212013-09-23 11:37:59 -0700908void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000909#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700910void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000911#endif
Joe Perches5ccc9212013-09-23 11:37:59 -0700912int ixgbe_setup_tc(struct net_device *dev, u8 tc);
913void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
914void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000915#ifdef CONFIG_IXGBE_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700916void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
917int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000918#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000919#ifdef IXGBE_FCOE
Joe Perches5ccc9212013-09-23 11:37:59 -0700920void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
921int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
922 u8 *hdr_len);
923int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
924 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
925int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
926 struct scatterlist *sgl, unsigned int sgc);
927int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
928 struct scatterlist *sgl, unsigned int sgc);
929int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
930int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
931void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
932int ixgbe_fcoe_enable(struct net_device *netdev);
933int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000934#ifdef CONFIG_IXGBE_DCB
Joe Perches5ccc9212013-09-23 11:37:59 -0700935u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
936u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
Yi Zou6ee16522009-08-31 12:34:28 +0000937#endif /* CONFIG_IXGBE_DCB */
Joe Perches5ccc9212013-09-23 11:37:59 -0700938int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
939int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
940 struct netdev_fcoe_hbainfo *info);
941u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000942#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000943#ifdef CONFIG_DEBUG_FS
Joe Perches5ccc9212013-09-23 11:37:59 -0700944void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
945void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
946void ixgbe_dbg_init(void);
947void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000948#else
949static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
950static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
951static inline void ixgbe_dbg_init(void) {}
952static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000953#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000954static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
955{
956 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
957}
958
Joe Perches5ccc9212013-09-23 11:37:59 -0700959void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
Jacob Keller9966d1e2014-05-16 05:12:28 +0000960void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700961void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
962void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
963void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Jakub Kicinskieda183c2014-04-02 10:33:28 +0000964void ixgbe_ptp_rx_hwtstamp(struct ixgbe_adapter *adapter, struct sk_buff *skb);
Jacob Keller93501d42014-02-28 15:48:58 -0800965int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
966int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
Joe Perches5ccc9212013-09-23 11:37:59 -0700967void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
968void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
969void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000970#ifdef CONFIG_PCI_IOV
971void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
972#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000973
John Fastabend2a47fa42013-11-06 09:54:52 -0800974netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
975 struct ixgbe_adapter *adapter,
976 struct ixgbe_ring *tx_ring);
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +0300977u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
Tom Barbette1c7cf072015-06-26 15:40:18 +0200978void ixgbe_store_reta(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700979#endif /* _IXGBE_H_ */