blob: 817257f105aadbcfca450a1bc2b9582e01185b7a [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Moni Shoua1049f132016-01-14 17:47:38 +020035#include <linux/etherdevice.h>
Moni Shoua3ef967a2016-01-14 17:50:41 +020036#include <net/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070038#include <linux/netdevice.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020039
Roland Dreier225c7b12007-05-08 18:00:38 -070040#include <rdma/ib_cache.h>
41#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030042#include <rdma/ib_addr.h>
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +000043#include <rdma/ib_mad.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Moni Shoua2f484852015-02-03 16:48:36 +020045#include <linux/mlx4/driver.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070046#include <linux/mlx4/qp.h>
47
48#include "mlx4_ib.h"
Leon Romanovsky9ce28a22016-09-22 17:31:14 +030049#include <rdma/mlx4-abi.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070050
Yishai Hadas35f05da2015-02-08 11:49:34 +020051static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq,
52 struct mlx4_ib_cq *recv_cq);
53static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq,
54 struct mlx4_ib_cq *recv_cq);
Guy Levi3078f5f2017-07-04 16:24:26 +030055static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state);
Yishai Hadas35f05da2015-02-08 11:49:34 +020056
Roland Dreier225c7b12007-05-08 18:00:38 -070057enum {
58 MLX4_IB_ACK_REQ_FREQ = 8,
59};
60
61enum {
62 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070063 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
64 MLX4_IB_LINK_TYPE_IB = 0,
65 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070066};
67
68enum {
69 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070070 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030071 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
72 * tag. (LRH would only use 8 bytes, so Ethernet is the
73 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070074 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030075 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080076 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070077};
78
79struct mlx4_ib_sqp {
80 struct mlx4_ib_qp qp;
81 int pkey_index;
82 u32 qkey;
83 u32 send_psn;
84 struct ib_ud_header ud_header;
85 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
Moni Shouae1b866c2016-01-14 17:50:42 +020086 struct ib_qp *roce_v2_gsi;
Roland Dreier225c7b12007-05-08 18:00:38 -070087};
88
Jack Morgenstein83904132007-10-18 17:36:43 +020089enum {
Eli Cohen417608c2009-11-12 11:19:44 -080090 MLX4_IB_MIN_SQ_STRIDE = 6,
91 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020092};
93
Or Gerlitz3987a2d2012-01-17 13:39:07 +020094enum {
95 MLX4_RAW_QP_MTU = 7,
96 MLX4_RAW_QP_MSGMAX = 31,
97};
98
Moni Shoua297e0da2013-12-12 18:03:14 +020099#ifndef ETH_ALEN
100#define ETH_ALEN 6
101#endif
Moni Shoua297e0da2013-12-12 18:03:14 +0200102
Roland Dreier225c7b12007-05-08 18:00:38 -0700103static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300104 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
105 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
106 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
107 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
108 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
109 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
110 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
111 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
112 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
113 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +0300114 [IB_WR_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300115 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
116 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700117};
118
Guy Levi400b1eb2017-07-04 16:24:24 +0300119enum mlx4_ib_source_type {
120 MLX4_IB_QP_SRC = 0,
121 MLX4_IB_RWQ_SRC = 1,
122};
123
Roland Dreier225c7b12007-05-08 18:00:38 -0700124static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
125{
126 return container_of(mqp, struct mlx4_ib_sqp, qp);
127}
128
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000129static int is_tunnel_qp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700130{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000131 if (!mlx4_is_master(dev->dev))
132 return 0;
133
Jack Morgenstein47605df2012-08-03 08:40:57 +0000134 return qp->mqp.qpn >= dev->dev->phys_caps.base_tunnel_sqpn &&
135 qp->mqp.qpn < dev->dev->phys_caps.base_tunnel_sqpn +
136 8 * MLX4_MFUNC_MAX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700137}
138
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000139static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
140{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000141 int proxy_sqp = 0;
142 int real_sqp = 0;
143 int i;
144 /* PPF or Native -- real SQP */
145 real_sqp = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
146 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
147 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 3);
148 if (real_sqp)
149 return 1;
150 /* VF or PF -- proxy SQP */
151 if (mlx4_is_mfunc(dev->dev)) {
152 for (i = 0; i < dev->dev->caps.num_ports; i++) {
Eran Ben Elishac73c8b12017-08-28 16:38:20 +0300153 if (qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp0_proxy ||
154 qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp1_proxy) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000155 proxy_sqp = 1;
156 break;
157 }
158 }
159 }
Moni Shouae1b866c2016-01-14 17:50:42 +0200160 if (proxy_sqp)
161 return 1;
162
163 return !!(qp->flags & MLX4_IB_ROCE_V2_GSI_QP);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000164}
165
166/* used for INIT/CLOSE port logic */
Roland Dreier225c7b12007-05-08 18:00:38 -0700167static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
168{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000169 int proxy_qp0 = 0;
170 int real_qp0 = 0;
171 int i;
172 /* PPF or Native -- real QP0 */
173 real_qp0 = ((mlx4_is_master(dev->dev) || !mlx4_is_mfunc(dev->dev)) &&
174 qp->mqp.qpn >= dev->dev->phys_caps.base_sqpn &&
175 qp->mqp.qpn <= dev->dev->phys_caps.base_sqpn + 1);
176 if (real_qp0)
177 return 1;
178 /* VF or PF -- proxy QP0 */
179 if (mlx4_is_mfunc(dev->dev)) {
180 for (i = 0; i < dev->dev->caps.num_ports; i++) {
Eran Ben Elishac73c8b12017-08-28 16:38:20 +0300181 if (qp->mqp.qpn == dev->dev->caps.spec_qps[i].qp0_proxy) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000182 proxy_qp0 = 1;
183 break;
184 }
185 }
186 }
187 return proxy_qp0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700188}
189
190static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
191{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800192 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700193}
194
195static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
196{
197 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
198}
199
200static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
201{
202 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
203}
204
Roland Dreier0e6e7412007-06-18 08:13:48 -0700205/*
206 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200207 * first four bytes of every 64 byte chunk with
208 * 0x7FFFFFF | (invalid_ownership_value << 31).
209 *
210 * When the max work request size is less than or equal to the WQE
211 * basic block size, as an optimization, we can stamp all WQEs with
212 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700213 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200214static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700215{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700216 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700217 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200218 int s;
219 int ind;
220 void *buf;
221 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700222 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700223
Jack Morgensteinea54b102008-01-28 10:40:59 +0200224 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700225 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200226 for (i = 0; i < s; i += 64) {
227 ind = (i >> qp->sq.wqe_shift) + n;
228 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
229 cpu_to_be32(0xffffffff);
230 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
231 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
232 *wqe = stamp;
233 }
234 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700235 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
Brenden Blanco224e92e2016-07-19 12:16:54 -0700236 s = (ctrl->qpn_vlan.fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200237 for (i = 64; i < s; i += 64) {
238 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700239 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200240 }
241 }
242}
243
244static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
245{
246 struct mlx4_wqe_ctrl_seg *ctrl;
247 struct mlx4_wqe_inline_seg *inl;
248 void *wqe;
249 int s;
250
251 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
252 s = sizeof(struct mlx4_wqe_ctrl_seg);
253
254 if (qp->ibqp.qp_type == IB_QPT_UD) {
255 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
256 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
257 memset(dgram, 0, sizeof *dgram);
258 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
259 s += sizeof(struct mlx4_wqe_datagram_seg);
260 }
261
262 /* Pad the remainder of the WQE with an inline data segment. */
263 if (size > s) {
264 inl = wqe + s;
265 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
266 }
267 ctrl->srcrb_flags = 0;
Brenden Blanco224e92e2016-07-19 12:16:54 -0700268 ctrl->qpn_vlan.fence_size = size / 16;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200269 /*
270 * Make sure descriptor is fully written before setting ownership bit
271 * (because HW can start executing as soon as we do).
272 */
273 wmb();
274
275 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
276 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
277
278 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
279}
280
281/* Post NOP WQE to prevent wrap-around in the middle of WR */
282static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
283{
284 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
285 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
286 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
287 ind += s;
288 }
289 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700290}
291
Roland Dreier225c7b12007-05-08 18:00:38 -0700292static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
293{
294 struct ib_event event;
295 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
296
297 if (type == MLX4_EVENT_TYPE_PATH_MIG)
298 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
299
300 if (ibqp->event_handler) {
301 event.device = ibqp->device;
302 event.element.qp = ibqp;
303 switch (type) {
304 case MLX4_EVENT_TYPE_PATH_MIG:
305 event.event = IB_EVENT_PATH_MIG;
306 break;
307 case MLX4_EVENT_TYPE_COMM_EST:
308 event.event = IB_EVENT_COMM_EST;
309 break;
310 case MLX4_EVENT_TYPE_SQ_DRAINED:
311 event.event = IB_EVENT_SQ_DRAINED;
312 break;
313 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
314 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
315 break;
316 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
317 event.event = IB_EVENT_QP_FATAL;
318 break;
319 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
320 event.event = IB_EVENT_PATH_MIG_ERR;
321 break;
322 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
323 event.event = IB_EVENT_QP_REQ_ERR;
324 break;
325 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
326 event.event = IB_EVENT_QP_ACCESS_ERR;
327 break;
328 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300329 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700330 "on QP %06x\n", type, qp->qpn);
331 return;
332 }
333
334 ibqp->event_handler(&event, ibqp->qp_context);
335 }
336}
337
Guy Levi400b1eb2017-07-04 16:24:24 +0300338static void mlx4_ib_wq_event(struct mlx4_qp *qp, enum mlx4_event type)
339{
340 pr_warn_ratelimited("Unexpected event type %d on WQ 0x%06x. Events are not supported for WQs\n",
341 type, qp->qpn);
342}
343
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000344static int send_wqe_overhead(enum mlx4_ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700345{
346 /*
347 * UD WQEs must have a datagram segment.
348 * RC and UC WQEs might have a remote address segment.
349 * MLX WQEs need two extra inline data segments (for the UD
350 * header and space for the ICRC).
351 */
352 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000353 case MLX4_IB_QPT_UD:
Roland Dreier225c7b12007-05-08 18:00:38 -0700354 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700355 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800356 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000357 case MLX4_IB_QPT_PROXY_SMI_OWNER:
358 case MLX4_IB_QPT_PROXY_SMI:
359 case MLX4_IB_QPT_PROXY_GSI:
360 return sizeof (struct mlx4_wqe_ctrl_seg) +
361 sizeof (struct mlx4_wqe_datagram_seg) + 64;
362 case MLX4_IB_QPT_TUN_SMI_OWNER:
363 case MLX4_IB_QPT_TUN_GSI:
364 return sizeof (struct mlx4_wqe_ctrl_seg) +
365 sizeof (struct mlx4_wqe_datagram_seg);
366
367 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700368 return sizeof (struct mlx4_wqe_ctrl_seg) +
369 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000370 case MLX4_IB_QPT_RC:
Roland Dreier225c7b12007-05-08 18:00:38 -0700371 return sizeof (struct mlx4_wqe_ctrl_seg) +
Yishai Hadasf2940e22016-06-22 17:27:28 +0300372 sizeof (struct mlx4_wqe_masked_atomic_seg) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 sizeof (struct mlx4_wqe_raddr_seg);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000374 case MLX4_IB_QPT_SMI:
375 case MLX4_IB_QPT_GSI:
Roland Dreier225c7b12007-05-08 18:00:38 -0700376 return sizeof (struct mlx4_wqe_ctrl_seg) +
377 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700378 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
379 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700380 sizeof (struct mlx4_wqe_inline_seg),
381 sizeof (struct mlx4_wqe_data_seg)) +
382 ALIGN(4 +
383 sizeof (struct mlx4_wqe_inline_seg),
384 sizeof (struct mlx4_wqe_data_seg));
385 default:
386 return sizeof (struct mlx4_wqe_ctrl_seg);
387 }
388}
389
Eli Cohen24463042007-05-17 10:32:41 +0300390static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Maor Gottliebea30b962017-06-21 09:26:28 +0300391 int is_user, int has_rq, struct mlx4_ib_qp *qp,
392 u32 inl_recv_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700393{
Eli Cohen24463042007-05-17 10:32:41 +0300394 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300395 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
396 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300397 return -EINVAL;
398
Sean Hefty0a1405d2011-06-02 11:32:15 -0700399 if (!has_rq) {
Maor Gottliebea30b962017-06-21 09:26:28 +0300400 if (cap->max_recv_wr || inl_recv_sz)
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700401 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300402
Roland Dreier0e6e7412007-06-18 08:13:48 -0700403 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700404 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +0300405 u32 max_inl_recv_sz = dev->dev->caps.max_rq_sg *
406 sizeof(struct mlx4_wqe_data_seg);
407 u32 wqe_size;
408
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700409 /* HW requires >= 1 RQ entry with >= 1 gather entry */
Maor Gottliebea30b962017-06-21 09:26:28 +0300410 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge ||
411 inl_recv_sz > max_inl_recv_sz))
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700412 return -EINVAL;
413
Roland Dreier0e6e7412007-06-18 08:13:48 -0700414 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700415 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Maor Gottliebea30b962017-06-21 09:26:28 +0300416 wqe_size = qp->rq.max_gs * sizeof(struct mlx4_wqe_data_seg);
417 qp->rq.wqe_shift = ilog2(max_t(u32, wqe_size, inl_recv_sz));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700418 }
Eli Cohen24463042007-05-17 10:32:41 +0300419
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300420 /* leave userspace return values as they were, so as not to break ABI */
421 if (is_user) {
422 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
423 cap->max_recv_sge = qp->rq.max_gs;
424 } else {
425 cap->max_recv_wr = qp->rq.max_post =
426 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
427 cap->max_recv_sge = min(qp->rq.max_gs,
428 min(dev->dev->caps.max_sq_sg,
429 dev->dev->caps.max_rq_sg));
430 }
Eli Cohen24463042007-05-17 10:32:41 +0300431
432 return 0;
433}
434
435static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300436 enum mlx4_ib_qp_type type, struct mlx4_ib_qp *qp,
437 bool shrink_wqe)
Eli Cohen24463042007-05-17 10:32:41 +0300438{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200439 int s;
440
Eli Cohen24463042007-05-17 10:32:41 +0300441 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300442 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
443 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700444 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700445 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
446 return -EINVAL;
447
448 /*
449 * For MLX transport we need 2 extra S/G entries:
450 * one for the header and one for the checksum at the end
451 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000452 if ((type == MLX4_IB_QPT_SMI || type == MLX4_IB_QPT_GSI ||
453 type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) &&
Roland Dreier225c7b12007-05-08 18:00:38 -0700454 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
455 return -EINVAL;
456
Jack Morgensteinea54b102008-01-28 10:40:59 +0200457 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
458 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700459 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700460
Roland Dreiercd155c12008-05-20 14:00:02 -0700461 if (s > dev->dev->caps.max_sq_desc_sz)
462 return -EINVAL;
463
Roland Dreier0e6e7412007-06-18 08:13:48 -0700464 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200465 * Hermon supports shrinking WQEs, such that a single work
466 * request can include multiple units of 1 << wqe_shift. This
467 * way, work requests can differ in size, and do not have to
468 * be a power of 2 in size, saving memory and speeding up send
469 * WR posting. Unfortunately, if we do this then the
470 * wqe_index field in CQEs can't be used to look up the WR ID
471 * anymore, so we do this only if selective signaling is off.
472 *
473 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200474 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200475 * constant-sized WRs to make sure a WR is always fully within
476 * a single page-sized chunk.
477 *
478 * Finally, we use NOP work requests to pad the end of the
479 * work queue, to avoid wrap-around in the middle of WR. We
480 * set NEC bit to avoid getting completions with error for
481 * these NOP WRs, but since NEC is only supported starting
482 * with firmware 2.2.232, we use constant-sized WRs for older
483 * firmware.
484 *
485 * And, since MLX QPs only support SEND, we use constant-sized
486 * WRs in this case.
487 *
488 * We look for the smallest value of wqe_shift such that the
489 * resulting number of wqes does not exceed device
490 * capabilities.
491 *
492 * We set WQE size to at least 64 bytes, this way stamping
493 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700494 */
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300495 if (shrink_wqe && dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
Jack Morgensteinea54b102008-01-28 10:40:59 +0200496 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000497 type != MLX4_IB_QPT_SMI && type != MLX4_IB_QPT_GSI &&
498 !(type & (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_PROXY_SMI |
499 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER)))
Jack Morgensteinea54b102008-01-28 10:40:59 +0200500 qp->sq.wqe_shift = ilog2(64);
501 else
502 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
503
504 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200505 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
506
507 /*
508 * We need to leave 2 KB + 1 WR of headroom in the SQ to
509 * allow HW to prefetch.
510 */
511 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
512 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
513 qp->sq_max_wqes_per_wr +
514 qp->sq_spare_wqes);
515
516 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
517 break;
518
519 if (qp->sq_max_wqes_per_wr <= 1)
520 return -EINVAL;
521
522 ++qp->sq.wqe_shift;
523 }
524
Roland Dreiercd155c12008-05-20 14:00:02 -0700525 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
526 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700527 send_wqe_overhead(type, qp->flags)) /
528 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700529
530 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
531 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700532 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
533 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700534 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700535 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700536 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700537 qp->sq.offset = 0;
538 }
539
Jack Morgensteinea54b102008-01-28 10:40:59 +0200540 cap->max_send_wr = qp->sq.max_post =
541 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700542 cap->max_send_sge = min(qp->sq.max_gs,
543 min(dev->dev->caps.max_sq_sg,
544 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700545 /* We don't support inline sends for kernel QPs (yet) */
546 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700547
548 return 0;
549}
550
Jack Morgenstein83904132007-10-18 17:36:43 +0200551static int set_user_sq_size(struct mlx4_ib_dev *dev,
552 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300553 struct mlx4_ib_create_qp *ucmd)
554{
Jack Morgenstein83904132007-10-18 17:36:43 +0200555 /* Sanity check SQ size before proceeding */
556 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
557 ucmd->log_sq_stride >
558 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
559 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
560 return -EINVAL;
561
Roland Dreier0e6e7412007-06-18 08:13:48 -0700562 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300563 qp->sq.wqe_shift = ucmd->log_sq_stride;
564
Roland Dreier0e6e7412007-06-18 08:13:48 -0700565 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
566 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300567
568 return 0;
569}
570
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000571static int alloc_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
572{
573 int i;
574
575 qp->sqp_proxy_rcv =
576 kmalloc(sizeof (struct mlx4_ib_buf) * qp->rq.wqe_cnt,
577 GFP_KERNEL);
578 if (!qp->sqp_proxy_rcv)
579 return -ENOMEM;
580 for (i = 0; i < qp->rq.wqe_cnt; i++) {
581 qp->sqp_proxy_rcv[i].addr =
582 kmalloc(sizeof (struct mlx4_ib_proxy_sqp_hdr),
583 GFP_KERNEL);
584 if (!qp->sqp_proxy_rcv[i].addr)
585 goto err;
586 qp->sqp_proxy_rcv[i].map =
587 ib_dma_map_single(dev, qp->sqp_proxy_rcv[i].addr,
588 sizeof (struct mlx4_ib_proxy_sqp_hdr),
589 DMA_FROM_DEVICE);
Sebastian Ottcc47d3692015-03-16 18:49:59 +0100590 if (ib_dma_mapping_error(dev, qp->sqp_proxy_rcv[i].map)) {
591 kfree(qp->sqp_proxy_rcv[i].addr);
592 goto err;
593 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000594 }
595 return 0;
596
597err:
598 while (i > 0) {
599 --i;
600 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
601 sizeof (struct mlx4_ib_proxy_sqp_hdr),
602 DMA_FROM_DEVICE);
603 kfree(qp->sqp_proxy_rcv[i].addr);
604 }
605 kfree(qp->sqp_proxy_rcv);
606 qp->sqp_proxy_rcv = NULL;
607 return -ENOMEM;
608}
609
610static void free_proxy_bufs(struct ib_device *dev, struct mlx4_ib_qp *qp)
611{
612 int i;
613
614 for (i = 0; i < qp->rq.wqe_cnt; i++) {
615 ib_dma_unmap_single(dev, qp->sqp_proxy_rcv[i].map,
616 sizeof (struct mlx4_ib_proxy_sqp_hdr),
617 DMA_FROM_DEVICE);
618 kfree(qp->sqp_proxy_rcv[i].addr);
619 }
620 kfree(qp->sqp_proxy_rcv);
621}
622
Sean Hefty0a1405d2011-06-02 11:32:15 -0700623static int qp_has_rq(struct ib_qp_init_attr *attr)
624{
625 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
626 return 0;
627
628 return !attr->srq;
629}
630
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300631static int qp0_enabled_vf(struct mlx4_dev *dev, int qpn)
632{
633 int i;
634 for (i = 0; i < dev->caps.num_ports; i++) {
Eran Ben Elishac73c8b12017-08-28 16:38:20 +0300635 if (qpn == dev->caps.spec_qps[i].qp0_proxy)
636 return !!dev->caps.spec_qps[i].qp0_qkey;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300637 }
638 return 0;
639}
640
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +0300641static void mlx4_ib_free_qp_counter(struct mlx4_ib_dev *dev,
642 struct mlx4_ib_qp *qp)
643{
644 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
645 mlx4_counter_free(dev->dev, qp->counter_index->index);
646 list_del(&qp->counter_index->list);
647 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
648
649 kfree(qp->counter_index);
650 qp->counter_index = NULL;
651}
652
Guy Levi3078f5f2017-07-04 16:24:26 +0300653static int set_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_rss *rss_ctx,
654 struct ib_qp_init_attr *init_attr,
655 struct mlx4_ib_create_qp_rss *ucmd)
656{
657 rss_ctx->base_qpn_tbl_sz = init_attr->rwq_ind_tbl->ind_tbl[0]->wq_num |
658 (init_attr->rwq_ind_tbl->log_ind_tbl_size << 24);
659
660 if ((ucmd->rx_hash_function == MLX4_IB_RX_HASH_FUNC_TOEPLITZ) &&
661 (dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RSS_TOP)) {
662 memcpy(rss_ctx->rss_key, ucmd->rx_hash_key,
663 MLX4_EN_RSS_KEY_SIZE);
664 } else {
665 pr_debug("RX Hash function is not supported\n");
666 return (-EOPNOTSUPP);
667 }
668
669 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) &&
670 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
671 rss_ctx->flags = MLX4_RSS_IPV4;
672 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV4) ||
673 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV4)) {
674 pr_debug("RX Hash fields_mask is not supported - both IPv4 SRC and DST must be set\n");
675 return (-EOPNOTSUPP);
676 }
677
678 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) &&
679 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
680 rss_ctx->flags |= MLX4_RSS_IPV6;
681 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_IPV6) ||
682 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_IPV6)) {
683 pr_debug("RX Hash fields_mask is not supported - both IPv6 SRC and DST must be set\n");
684 return (-EOPNOTSUPP);
685 }
686
687 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) &&
688 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
689 if (!(dev->dev->caps.flags & MLX4_DEV_CAP_FLAG_UDP_RSS)) {
690 pr_debug("RX Hash fields_mask for UDP is not supported\n");
691 return (-EOPNOTSUPP);
692 }
693
694 if (rss_ctx->flags & MLX4_RSS_IPV4) {
695 rss_ctx->flags |= MLX4_RSS_UDP_IPV4;
696 } else if (rss_ctx->flags & MLX4_RSS_IPV6) {
697 rss_ctx->flags |= MLX4_RSS_UDP_IPV6;
698 } else {
699 pr_debug("RX Hash fields_mask is not supported - UDP must be set with IPv4 or IPv6\n");
700 return (-EOPNOTSUPP);
701 }
702 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_UDP) ||
703 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_UDP)) {
704 pr_debug("RX Hash fields_mask is not supported - both UDP SRC and DST must be set\n");
705 return (-EOPNOTSUPP);
706 }
707
708 if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) &&
709 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
710 if (rss_ctx->flags & MLX4_RSS_IPV4) {
711 rss_ctx->flags |= MLX4_RSS_TCP_IPV4;
712 } else if (rss_ctx->flags & MLX4_RSS_IPV6) {
713 rss_ctx->flags |= MLX4_RSS_TCP_IPV6;
714 } else {
715 pr_debug("RX Hash fields_mask is not supported - TCP must be set with IPv4 or IPv6\n");
716 return (-EOPNOTSUPP);
717 }
718
719 } else if ((ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_SRC_PORT_TCP) ||
720 (ucmd->rx_hash_fields_mask & MLX4_IB_RX_HASH_DST_PORT_TCP)) {
721 pr_debug("RX Hash fields_mask is not supported - both TCP SRC and DST must be set\n");
722 return (-EOPNOTSUPP);
723 }
724
725 return 0;
726}
727
728static int create_qp_rss(struct mlx4_ib_dev *dev, struct ib_pd *ibpd,
729 struct ib_qp_init_attr *init_attr,
730 struct mlx4_ib_create_qp_rss *ucmd,
731 struct mlx4_ib_qp *qp)
732{
733 int qpn;
734 int err;
735
736 qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
737
738 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn, 0, qp->mqp.usage);
739 if (err)
740 return err;
741
742 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
743 if (err)
744 goto err_qpn;
745
746 mutex_init(&qp->mutex);
747
748 INIT_LIST_HEAD(&qp->gid_list);
749 INIT_LIST_HEAD(&qp->steering_rules);
750
Guy Levic3f1ee22017-08-17 15:50:46 +0300751 qp->mlx4_ib_qp_type = MLX4_IB_QPT_RAW_PACKET;
Guy Levi3078f5f2017-07-04 16:24:26 +0300752 qp->state = IB_QPS_RESET;
753
754 /* Set dummy send resources to be compatible with HV and PRM */
755 qp->sq_no_prefetch = 1;
756 qp->sq.wqe_cnt = 1;
757 qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
758 qp->buf_size = qp->sq.wqe_cnt << MLX4_IB_MIN_SQ_STRIDE;
759 qp->mtt = (to_mqp(
760 (struct ib_qp *)init_attr->rwq_ind_tbl->ind_tbl[0]))->mtt;
761
762 qp->rss_ctx = kzalloc(sizeof(*qp->rss_ctx), GFP_KERNEL);
763 if (!qp->rss_ctx) {
764 err = -ENOMEM;
765 goto err_qp_alloc;
766 }
767
768 err = set_qp_rss(dev, qp->rss_ctx, init_attr, ucmd);
769 if (err)
770 goto err;
771
772 return 0;
773
774err:
775 kfree(qp->rss_ctx);
776
777err_qp_alloc:
778 mlx4_qp_remove(dev->dev, &qp->mqp);
779 mlx4_qp_free(dev->dev, &qp->mqp);
780
781err_qpn:
782 mlx4_qp_release_range(dev->dev, qpn, 1);
783 return err;
784}
785
786static struct ib_qp *_mlx4_ib_create_qp_rss(struct ib_pd *pd,
787 struct ib_qp_init_attr *init_attr,
788 struct ib_udata *udata)
789{
790 struct mlx4_ib_qp *qp;
791 struct mlx4_ib_create_qp_rss ucmd = {};
792 size_t required_cmd_sz;
793 int err;
794
795 if (!udata) {
796 pr_debug("RSS QP with NULL udata\n");
797 return ERR_PTR(-EINVAL);
798 }
799
800 if (udata->outlen)
801 return ERR_PTR(-EOPNOTSUPP);
802
803 required_cmd_sz = offsetof(typeof(ucmd), reserved1) +
804 sizeof(ucmd.reserved1);
805 if (udata->inlen < required_cmd_sz) {
806 pr_debug("invalid inlen\n");
807 return ERR_PTR(-EINVAL);
808 }
809
810 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
811 pr_debug("copy failed\n");
812 return ERR_PTR(-EFAULT);
813 }
814
Guy Levif9bfea92017-08-17 15:50:49 +0300815 if (memchr_inv(ucmd.reserved, 0, sizeof(ucmd.reserved)))
816 return ERR_PTR(-EOPNOTSUPP);
817
Guy Levi3078f5f2017-07-04 16:24:26 +0300818 if (ucmd.comp_mask || ucmd.reserved1)
819 return ERR_PTR(-EOPNOTSUPP);
820
821 if (udata->inlen > sizeof(ucmd) &&
822 !ib_is_udata_cleared(udata, sizeof(ucmd),
823 udata->inlen - sizeof(ucmd))) {
824 pr_debug("inlen is not supported\n");
825 return ERR_PTR(-EOPNOTSUPP);
826 }
827
828 if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
829 pr_debug("RSS QP with unsupported QP type %d\n",
830 init_attr->qp_type);
831 return ERR_PTR(-EOPNOTSUPP);
832 }
833
834 if (init_attr->create_flags) {
835 pr_debug("RSS QP doesn't support create flags\n");
836 return ERR_PTR(-EOPNOTSUPP);
837 }
838
839 if (init_attr->send_cq || init_attr->cap.max_send_wr) {
840 pr_debug("RSS QP with unsupported send attributes\n");
841 return ERR_PTR(-EOPNOTSUPP);
842 }
843
844 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
845 if (!qp)
846 return ERR_PTR(-ENOMEM);
847
848 qp->pri.vid = 0xFFFF;
849 qp->alt.vid = 0xFFFF;
850
851 err = create_qp_rss(to_mdev(pd->device), pd, init_attr, &ucmd, qp);
852 if (err) {
853 kfree(qp);
854 return ERR_PTR(err);
855 }
856
857 qp->ibqp.qp_num = qp->mqp.qpn;
858
859 return &qp->ibqp;
860}
861
Guy Levi400b1eb2017-07-04 16:24:24 +0300862/*
863 * This function allocates a WQN from a range which is consecutive and aligned
864 * to its size. In case the range is full, then it creates a new range and
865 * allocates WQN from it. The new range will be used for following allocations.
866 */
867static int mlx4_ib_alloc_wqn(struct mlx4_ib_ucontext *context,
868 struct mlx4_ib_qp *qp, int range_size, int *wqn)
869{
870 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
871 struct mlx4_wqn_range *range;
872 int err = 0;
873
874 mutex_lock(&context->wqn_ranges_mutex);
875
876 range = list_first_entry_or_null(&context->wqn_ranges_list,
877 struct mlx4_wqn_range, list);
878
879 if (!range || (range->refcount == range->size) || range->dirty) {
880 range = kzalloc(sizeof(*range), GFP_KERNEL);
881 if (!range) {
882 err = -ENOMEM;
883 goto out;
884 }
885
886 err = mlx4_qp_reserve_range(dev->dev, range_size,
887 range_size, &range->base_wqn, 0,
888 qp->mqp.usage);
889 if (err) {
890 kfree(range);
891 goto out;
892 }
893
894 range->size = range_size;
895 list_add(&range->list, &context->wqn_ranges_list);
896 } else if (range_size != 1) {
897 /*
898 * Requesting a new range (>1) when last range is still open, is
899 * not valid.
900 */
901 err = -EINVAL;
902 goto out;
903 }
904
905 qp->wqn_range = range;
906
907 *wqn = range->base_wqn + range->refcount;
908
909 range->refcount++;
910
911out:
912 mutex_unlock(&context->wqn_ranges_mutex);
913
914 return err;
915}
916
917static void mlx4_ib_release_wqn(struct mlx4_ib_ucontext *context,
918 struct mlx4_ib_qp *qp, bool dirty_release)
919{
920 struct mlx4_ib_dev *dev = to_mdev(context->ibucontext.device);
921 struct mlx4_wqn_range *range;
922
923 mutex_lock(&context->wqn_ranges_mutex);
924
925 range = qp->wqn_range;
926
927 range->refcount--;
928 if (!range->refcount) {
929 mlx4_qp_release_range(dev->dev, range->base_wqn,
930 range->size);
931 list_del(&range->list);
932 kfree(range);
933 } else if (dirty_release) {
934 /*
935 * A range which one of its WQNs is destroyed, won't be able to be
936 * reused for further WQN allocations.
937 * The next created WQ will allocate a new range.
938 */
939 range->dirty = 1;
940 }
941
942 mutex_unlock(&context->wqn_ranges_mutex);
943}
944
Roland Dreier225c7b12007-05-08 18:00:38 -0700945static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
Guy Levi400b1eb2017-07-04 16:24:24 +0300946 enum mlx4_ib_source_type src,
Roland Dreier225c7b12007-05-08 18:00:38 -0700947 struct ib_qp_init_attr *init_attr,
Leon Romanovsky8900b892017-05-23 14:38:15 +0300948 struct ib_udata *udata, int sqpn,
949 struct mlx4_ib_qp **caller_qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700950{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700951 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700952 int err;
Haggai Abramovsky73898db2016-05-04 14:50:15 +0300953 struct ib_qp_cap backup_cap;
Bart Van Asscheb42dde42016-11-14 08:44:11 -0800954 struct mlx4_ib_sqp *sqp = NULL;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000955 struct mlx4_ib_qp *qp;
956 enum mlx4_ib_qp_type qp_type = (enum mlx4_ib_qp_type) init_attr->qp_type;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200957 struct mlx4_ib_cq *mcq;
958 unsigned long flags;
Guy Levi400b1eb2017-07-04 16:24:24 +0300959 int range_size = 0;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000960
961 /* When tunneling special qps, we use a plain UD qp */
962 if (sqpn) {
963 if (mlx4_is_mfunc(dev->dev) &&
964 (!mlx4_is_master(dev->dev) ||
965 !(init_attr->create_flags & MLX4_IB_SRIOV_SQP))) {
966 if (init_attr->qp_type == IB_QPT_GSI)
967 qp_type = MLX4_IB_QPT_PROXY_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300968 else {
969 if (mlx4_is_master(dev->dev) ||
970 qp0_enabled_vf(dev->dev, sqpn))
971 qp_type = MLX4_IB_QPT_PROXY_SMI_OWNER;
972 else
973 qp_type = MLX4_IB_QPT_PROXY_SMI;
974 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000975 }
976 qpn = sqpn;
977 /* add extra sg entry for tunneling */
978 init_attr->cap.max_recv_sge++;
979 } else if (init_attr->create_flags & MLX4_IB_SRIOV_TUNNEL_QP) {
980 struct mlx4_ib_qp_tunnel_init_attr *tnl_init =
981 container_of(init_attr,
982 struct mlx4_ib_qp_tunnel_init_attr, init_attr);
983 if ((tnl_init->proxy_qp_type != IB_QPT_SMI &&
984 tnl_init->proxy_qp_type != IB_QPT_GSI) ||
985 !mlx4_is_master(dev->dev))
986 return -EINVAL;
987 if (tnl_init->proxy_qp_type == IB_QPT_GSI)
988 qp_type = MLX4_IB_QPT_TUN_GSI;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300989 else if (tnl_init->slave == mlx4_master_func_num(dev->dev) ||
990 mlx4_vf_smi_enabled(dev->dev, tnl_init->slave,
991 tnl_init->port))
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000992 qp_type = MLX4_IB_QPT_TUN_SMI_OWNER;
993 else
994 qp_type = MLX4_IB_QPT_TUN_SMI;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000995 /* we are definitely in the PPF here, since we are creating
996 * tunnel QPs. base_tunnel_sqpn is therefore valid. */
997 qpn = dev->dev->phys_caps.base_tunnel_sqpn + 8 * tnl_init->slave
998 + tnl_init->proxy_qp_type * 2 + tnl_init->port - 1;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000999 sqpn = qpn;
1000 }
1001
1002 if (!*caller_qp) {
1003 if (qp_type == MLX4_IB_QPT_SMI || qp_type == MLX4_IB_QPT_GSI ||
1004 (qp_type & (MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_SMI_OWNER |
1005 MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001006 sqp = kzalloc(sizeof(struct mlx4_ib_sqp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001007 if (!sqp)
1008 return -ENOMEM;
1009 qp = &sqp->qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001010 qp->pri.vid = 0xFFFF;
1011 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001012 } else {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001013 qp = kzalloc(sizeof(struct mlx4_ib_qp), GFP_KERNEL);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001014 if (!qp)
1015 return -ENOMEM;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001016 qp->pri.vid = 0xFFFF;
1017 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001018 }
1019 } else
1020 qp = *caller_qp;
1021
1022 qp->mlx4_ib_qp_type = qp_type;
Roland Dreier225c7b12007-05-08 18:00:38 -07001023
1024 mutex_init(&qp->mutex);
1025 spin_lock_init(&qp->sq.lock);
1026 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -07001027 INIT_LIST_HEAD(&qp->gid_list);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001028 INIT_LIST_HEAD(&qp->steering_rules);
Roland Dreier225c7b12007-05-08 18:00:38 -07001029
1030 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +02001031 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
1032 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001033
Roland Dreier225c7b12007-05-08 18:00:38 -07001034
1035 if (pd->uobject) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001036 union {
1037 struct mlx4_ib_create_qp qp;
1038 struct mlx4_ib_create_wq wq;
1039 } ucmd;
1040 size_t copy_len;
Guy Levied8637d2017-11-02 15:22:25 +02001041 int shift;
1042 int n;
Roland Dreier225c7b12007-05-08 18:00:38 -07001043
Guy Levi400b1eb2017-07-04 16:24:24 +03001044 copy_len = (src == MLX4_IB_QP_SRC) ?
1045 sizeof(struct mlx4_ib_create_qp) :
1046 min(sizeof(struct mlx4_ib_create_wq), udata->inlen);
1047
1048 if (ib_copy_from_udata(&ucmd, udata, copy_len)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001049 err = -EFAULT;
1050 goto err;
1051 }
1052
Guy Levi400b1eb2017-07-04 16:24:24 +03001053 if (src == MLX4_IB_RWQ_SRC) {
Guy Levi078b3572017-08-17 15:50:47 +03001054 if (ucmd.wq.comp_mask || ucmd.wq.reserved[0] ||
1055 ucmd.wq.reserved[1] || ucmd.wq.reserved[2]) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001056 pr_debug("user command isn't supported\n");
1057 err = -EOPNOTSUPP;
1058 goto err;
1059 }
1060
1061 if (ucmd.wq.log_range_size >
1062 ilog2(dev->dev->caps.max_rss_tbl_sz)) {
1063 pr_debug("WQN range size must be equal or smaller than %d\n",
1064 dev->dev->caps.max_rss_tbl_sz);
1065 err = -EOPNOTSUPP;
1066 goto err;
1067 }
1068 range_size = 1 << ucmd.wq.log_range_size;
1069 } else {
1070 qp->inl_recv_sz = ucmd.qp.inl_recv_sz;
1071 }
1072
Maor Gottliebea30b962017-06-21 09:26:28 +03001073 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
Guy Levi400b1eb2017-07-04 16:24:24 +03001074 qp_has_rq(init_attr), qp, qp->inl_recv_sz);
Maor Gottliebea30b962017-06-21 09:26:28 +03001075 if (err)
1076 goto err;
1077
Guy Levi400b1eb2017-07-04 16:24:24 +03001078 if (src == MLX4_IB_QP_SRC) {
1079 qp->sq_no_prefetch = ucmd.qp.sq_no_prefetch;
Roland Dreier0e6e7412007-06-18 08:13:48 -07001080
Guy Levi400b1eb2017-07-04 16:24:24 +03001081 err = set_user_sq_size(dev, qp,
1082 (struct mlx4_ib_create_qp *)
1083 &ucmd);
1084 if (err)
1085 goto err;
1086 } else {
1087 qp->sq_no_prefetch = 1;
1088 qp->sq.wqe_cnt = 1;
1089 qp->sq.wqe_shift = MLX4_IB_MIN_SQ_STRIDE;
1090 /* Allocated buffer expects to have at least that SQ
1091 * size.
1092 */
1093 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
1094 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
1095 }
Eli Cohen24463042007-05-17 10:32:41 +03001096
Guy Levi400b1eb2017-07-04 16:24:24 +03001097 qp->umem = ib_umem_get(pd->uobject->context,
1098 (src == MLX4_IB_QP_SRC) ? ucmd.qp.buf_addr :
1099 ucmd.wq.buf_addr, qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001100 if (IS_ERR(qp->umem)) {
1101 err = PTR_ERR(qp->umem);
1102 goto err;
1103 }
1104
Guy Levied8637d2017-11-02 15:22:25 +02001105 n = ib_umem_page_count(qp->umem);
1106 shift = mlx4_ib_umem_calc_optimal_mtt_size(qp->umem, 0, &n);
1107 err = mlx4_mtt_init(dev->dev, n, shift, &qp->mtt);
1108
Roland Dreier225c7b12007-05-08 18:00:38 -07001109 if (err)
1110 goto err_buf;
1111
1112 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
1113 if (err)
1114 goto err_mtt;
1115
Sean Hefty0a1405d2011-06-02 11:32:15 -07001116 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -07001117 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
Guy Levi400b1eb2017-07-04 16:24:24 +03001118 (src == MLX4_IB_QP_SRC) ? ucmd.qp.db_addr :
1119 ucmd.wq.db_addr, &qp->db);
Roland Dreier02d89b82007-05-23 15:16:08 -07001120 if (err)
1121 goto err_mtt;
1122 }
Moshe Shemeshf3301872017-06-21 09:29:36 +03001123 qp->mqp.usage = MLX4_RES_USAGE_USER_VERBS;
Roland Dreier225c7b12007-05-08 18:00:38 -07001124 } else {
Maor Gottliebea30b962017-06-21 09:26:28 +03001125 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject,
1126 qp_has_rq(init_attr), qp, 0);
1127 if (err)
1128 goto err;
1129
Roland Dreier0e6e7412007-06-18 08:13:48 -07001130 qp->sq_no_prefetch = 0;
1131
Eli Cohenb832be12008-04-16 21:09:27 -07001132 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
1133 qp->flags |= MLX4_IB_QP_LSO;
1134
Matan Barakc1c98502013-11-07 15:25:17 +02001135 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1136 if (dev->steering_support ==
1137 MLX4_STEERING_MODE_DEVICE_MANAGED)
1138 qp->flags |= MLX4_IB_QP_NETIF;
1139 else
1140 goto err;
1141 }
1142
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001143 memcpy(&backup_cap, &init_attr->cap, sizeof(backup_cap));
1144 err = set_kernel_sq_size(dev, &init_attr->cap,
1145 qp_type, qp, true);
Eli Cohen24463042007-05-17 10:32:41 +03001146 if (err)
1147 goto err;
1148
Sean Hefty0a1405d2011-06-02 11:32:15 -07001149 if (qp_has_rq(init_attr)) {
Leon Romanovsky8900b892017-05-23 14:38:15 +03001150 err = mlx4_db_alloc(dev->dev, &qp->db, 0);
Roland Dreier02d89b82007-05-23 15:16:08 -07001151 if (err)
1152 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -07001153
Roland Dreier02d89b82007-05-23 15:16:08 -07001154 *qp->db.db = 0;
1155 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001156
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001157 if (mlx4_buf_alloc(dev->dev, qp->buf_size, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001158 &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001159 memcpy(&init_attr->cap, &backup_cap,
1160 sizeof(backup_cap));
1161 err = set_kernel_sq_size(dev, &init_attr->cap, qp_type,
1162 qp, false);
1163 if (err)
1164 goto err_db;
1165
1166 if (mlx4_buf_alloc(dev->dev, qp->buf_size,
Leon Romanovsky8900b892017-05-23 14:38:15 +03001167 PAGE_SIZE * 2, &qp->buf)) {
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001168 err = -ENOMEM;
1169 goto err_db;
1170 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001171 }
1172
1173 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
1174 &qp->mtt);
1175 if (err)
1176 goto err_buf;
1177
Leon Romanovsky8900b892017-05-23 14:38:15 +03001178 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001179 if (err)
1180 goto err_mtt;
1181
Li Dongyange9105cd2017-08-16 23:31:23 +10001182 qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
1183 sizeof(u64), GFP_KERNEL);
1184 qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
1185 sizeof(u64), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001186 if (!qp->sq.wrid || !qp->rq.wrid) {
1187 err = -ENOMEM;
1188 goto err_wrid;
1189 }
Moshe Shemeshf3301872017-06-21 09:29:36 +03001190 qp->mqp.usage = MLX4_RES_USAGE_DRIVER;
Roland Dreier225c7b12007-05-08 18:00:38 -07001191 }
1192
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001193 if (sqpn) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001194 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1195 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
1196 if (alloc_proxy_bufs(pd->device, qp)) {
1197 err = -ENOMEM;
1198 goto err_wrid;
1199 }
1200 }
Guy Levi400b1eb2017-07-04 16:24:24 +03001201 } else if (src == MLX4_IB_RWQ_SRC) {
1202 err = mlx4_ib_alloc_wqn(to_mucontext(pd->uobject->context), qp,
1203 range_size, &qpn);
1204 if (err)
1205 goto err_wrid;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001206 } else {
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001207 /* Raw packet QPNs may not have bits 6,7 set in their qp_num;
1208 * otherwise, the WQE BlueFlame setup flow wrongly causes
1209 * VLAN insertion. */
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001210 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001211 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn,
Matan Barakd57febe2014-12-11 10:57:57 +02001212 (init_attr->cap.max_send_wr ?
1213 MLX4_RESERVE_ETH_BF_QP : 0) |
1214 (init_attr->cap.max_recv_wr ?
Moshe Shemeshf3301872017-06-21 09:29:36 +03001215 MLX4_RESERVE_A0_QP : 0),
1216 qp->mqp.usage);
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001217 else
Matan Barakc1c98502013-11-07 15:25:17 +02001218 if (qp->flags & MLX4_IB_QP_NETIF)
1219 err = mlx4_ib_steer_qp_alloc(dev, 1, &qpn);
1220 else
1221 err = mlx4_qp_reserve_range(dev->dev, 1, 1,
Moshe Shemeshf3301872017-06-21 09:29:36 +03001222 &qpn, 0, qp->mqp.usage);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001223 if (err)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001224 goto err_proxy;
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001225 }
1226
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001227 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
1228 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
1229
Leon Romanovsky8900b892017-05-23 14:38:15 +03001230 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001231 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001232 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001233
Sean Hefty0a1405d2011-06-02 11:32:15 -07001234 if (init_attr->qp_type == IB_QPT_XRC_TGT)
1235 qp->mqp.qpn |= (1 << 23);
1236
Roland Dreier225c7b12007-05-08 18:00:38 -07001237 /*
1238 * Hardware wants QPN written in big-endian order (after
1239 * shifting) for send doorbell. Precompute this value to save
1240 * a little bit when posting sends.
1241 */
1242 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
1243
Guy Levi400b1eb2017-07-04 16:24:24 +03001244 qp->mqp.event = (src == MLX4_IB_QP_SRC) ? mlx4_ib_qp_event :
1245 mlx4_ib_wq_event;
1246
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001247 if (!*caller_qp)
1248 *caller_qp = qp;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001249
1250 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
1251 mlx4_ib_lock_cqs(to_mcq(init_attr->send_cq),
1252 to_mcq(init_attr->recv_cq));
1253 /* Maintain device to QPs access, needed for further handling
1254 * via reset flow
1255 */
1256 list_add_tail(&qp->qps_list, &dev->qp_list);
1257 /* Maintain CQ to QPs access, needed for further handling
1258 * via reset flow
1259 */
1260 mcq = to_mcq(init_attr->send_cq);
1261 list_add_tail(&qp->cq_send_list, &mcq->send_qp_list);
1262 mcq = to_mcq(init_attr->recv_cq);
1263 list_add_tail(&qp->cq_recv_list, &mcq->recv_qp_list);
1264 mlx4_ib_unlock_cqs(to_mcq(init_attr->send_cq),
1265 to_mcq(init_attr->recv_cq));
1266 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001267 return 0;
1268
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001269err_qpn:
Matan Barakc1c98502013-11-07 15:25:17 +02001270 if (!sqpn) {
1271 if (qp->flags & MLX4_IB_QP_NETIF)
1272 mlx4_ib_steer_qp_free(dev, qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001273 else if (src == MLX4_IB_RWQ_SRC)
1274 mlx4_ib_release_wqn(to_mucontext(pd->uobject->context),
1275 qp, 0);
Matan Barakc1c98502013-11-07 15:25:17 +02001276 else
1277 mlx4_qp_release_range(dev->dev, qpn, 1);
1278 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001279err_proxy:
1280 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
1281 free_proxy_bufs(pd->device, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001282err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -07001283 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001284 if (qp_has_rq(init_attr))
1285 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -07001286 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001287 kvfree(qp->sq.wrid);
1288 kvfree(qp->rq.wrid);
Roland Dreier225c7b12007-05-08 18:00:38 -07001289 }
1290
1291err_mtt:
1292 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1293
1294err_buf:
1295 if (pd->uobject)
1296 ib_umem_release(qp->umem);
1297 else
1298 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
1299
1300err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -07001301 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001302 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001303
1304err:
Bart Van Asscheb42dde42016-11-14 08:44:11 -08001305 if (sqp)
1306 kfree(sqp);
1307 else if (!*caller_qp)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001308 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001309 return err;
1310}
1311
1312static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
1313{
1314 switch (state) {
1315 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
1316 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
1317 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
1318 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
1319 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
1320 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
1321 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
1322 default: return -1;
1323 }
1324}
1325
1326static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001327 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001328{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001329 if (send_cq == recv_cq) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001330 spin_lock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001331 __acquire(&recv_cq->lock);
1332 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001333 spin_lock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001334 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
1335 } else {
Yishai Hadas35f05da2015-02-08 11:49:34 +02001336 spin_lock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001337 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
1338 }
1339}
1340
1341static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -07001342 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -07001343{
Roland Dreier338a8fa2009-09-05 20:24:49 -07001344 if (send_cq == recv_cq) {
1345 __release(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001346 spin_unlock(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -07001347 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001348 spin_unlock(&recv_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001349 spin_unlock(&send_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001350 } else {
1351 spin_unlock(&send_cq->lock);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001352 spin_unlock(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07001353 }
1354}
1355
Eli Cohenfa417f72010-10-24 21:08:52 -07001356static void del_gid_entries(struct mlx4_ib_qp *qp)
1357{
1358 struct mlx4_ib_gid_entry *ge, *tmp;
1359
1360 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1361 list_del(&ge->list);
1362 kfree(ge);
1363 }
1364}
1365
Sean Hefty0a1405d2011-06-02 11:32:15 -07001366static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
1367{
1368 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
1369 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
1370 else
1371 return to_mpd(qp->ibqp.pd);
1372}
1373
Guy Levi400b1eb2017-07-04 16:24:24 +03001374static void get_cqs(struct mlx4_ib_qp *qp, enum mlx4_ib_source_type src,
Sean Hefty0a1405d2011-06-02 11:32:15 -07001375 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
1376{
1377 switch (qp->ibqp.qp_type) {
1378 case IB_QPT_XRC_TGT:
1379 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
1380 *recv_cq = *send_cq;
1381 break;
1382 case IB_QPT_XRC_INI:
1383 *send_cq = to_mcq(qp->ibqp.send_cq);
1384 *recv_cq = *send_cq;
1385 break;
1386 default:
Guy Levi400b1eb2017-07-04 16:24:24 +03001387 *recv_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.recv_cq) :
1388 to_mcq(qp->ibwq.cq);
1389 *send_cq = (src == MLX4_IB_QP_SRC) ? to_mcq(qp->ibqp.send_cq) :
1390 *recv_cq;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001391 break;
1392 }
1393}
1394
Guy Levi3078f5f2017-07-04 16:24:26 +03001395static void destroy_qp_rss(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1396{
1397 if (qp->state != IB_QPS_RESET) {
1398 int i;
1399
1400 for (i = 0; i < (1 << qp->ibqp.rwq_ind_tbl->log_ind_tbl_size);
1401 i++) {
1402 struct ib_wq *ibwq = qp->ibqp.rwq_ind_tbl->ind_tbl[i];
1403 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
1404
1405 mutex_lock(&wq->mutex);
1406
1407 wq->rss_usecnt--;
1408
1409 mutex_unlock(&wq->mutex);
1410 }
1411
1412 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1413 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
1414 pr_warn("modify QP %06x to RESET failed.\n",
1415 qp->mqp.qpn);
1416 }
1417
1418 mlx4_qp_remove(dev->dev, &qp->mqp);
1419 mlx4_qp_free(dev->dev, &qp->mqp);
1420 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1421 del_gid_entries(qp);
1422 kfree(qp->rss_ctx);
1423}
1424
Roland Dreier225c7b12007-05-08 18:00:38 -07001425static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
Guy Levi400b1eb2017-07-04 16:24:24 +03001426 enum mlx4_ib_source_type src, int is_user)
Roland Dreier225c7b12007-05-08 18:00:38 -07001427{
1428 struct mlx4_ib_cq *send_cq, *recv_cq;
Yishai Hadas35f05da2015-02-08 11:49:34 +02001429 unsigned long flags;
Roland Dreier225c7b12007-05-08 18:00:38 -07001430
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001431 if (qp->state != IB_QPS_RESET) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001432 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
1433 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001434 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001435 qp->mqp.qpn);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001436 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001437 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
1438 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03001439 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001440 }
1441 if (qp->alt.smac) {
1442 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
1443 qp->alt.smac = 0;
1444 }
1445 if (qp->pri.vid < 0x1000) {
1446 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
1447 qp->pri.vid = 0xFFFF;
1448 qp->pri.candidate_vid = 0xFFFF;
1449 qp->pri.update_vid = 0;
1450 }
1451 if (qp->alt.vid < 0x1000) {
1452 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
1453 qp->alt.vid = 0xFFFF;
1454 qp->alt.candidate_vid = 0xFFFF;
1455 qp->alt.update_vid = 0;
1456 }
1457 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001458
Guy Levi400b1eb2017-07-04 16:24:24 +03001459 get_cqs(qp, src, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001460
Yishai Hadas35f05da2015-02-08 11:49:34 +02001461 spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001462 mlx4_ib_lock_cqs(send_cq, recv_cq);
1463
Yishai Hadas35f05da2015-02-08 11:49:34 +02001464 /* del from lists under both locks above to protect reset flow paths */
1465 list_del(&qp->qps_list);
1466 list_del(&qp->cq_send_list);
1467 list_del(&qp->cq_recv_list);
Roland Dreier225c7b12007-05-08 18:00:38 -07001468 if (!is_user) {
1469 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
1470 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
1471 if (send_cq != recv_cq)
1472 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
1473 }
1474
1475 mlx4_qp_remove(dev->dev, &qp->mqp);
1476
1477 mlx4_ib_unlock_cqs(send_cq, recv_cq);
Yishai Hadas35f05da2015-02-08 11:49:34 +02001478 spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001479
1480 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001481
Matan Barakc1c98502013-11-07 15:25:17 +02001482 if (!is_sqp(dev, qp) && !is_tunnel_qp(dev, qp)) {
1483 if (qp->flags & MLX4_IB_QP_NETIF)
1484 mlx4_ib_steer_qp_free(dev, qp->mqp.qpn, 1);
Guy Levi400b1eb2017-07-04 16:24:24 +03001485 else if (src == MLX4_IB_RWQ_SRC)
1486 mlx4_ib_release_wqn(to_mucontext(
1487 qp->ibwq.uobject->context), qp, 1);
Matan Barakc1c98502013-11-07 15:25:17 +02001488 else
1489 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
1490 }
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001491
Roland Dreier225c7b12007-05-08 18:00:38 -07001492 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
1493
1494 if (is_user) {
Guy Levi400b1eb2017-07-04 16:24:24 +03001495 if (qp->rq.wqe_cnt) {
1496 struct mlx4_ib_ucontext *mcontext = !src ?
1497 to_mucontext(qp->ibqp.uobject->context) :
1498 to_mucontext(qp->ibwq.uobject->context);
1499 mlx4_ib_db_unmap_user(mcontext, &qp->db);
1500 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001501 ib_umem_release(qp->umem);
1502 } else {
Wengang Wang0ef2f052015-10-08 13:27:04 +08001503 kvfree(qp->sq.wrid);
1504 kvfree(qp->rq.wrid);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001505 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
1506 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI))
1507 free_proxy_bufs(&dev->ib_dev, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001508 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001509 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001510 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -07001511 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001512
1513 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001514}
1515
Jack Morgenstein47605df2012-08-03 08:40:57 +00001516static u32 get_sqp_num(struct mlx4_ib_dev *dev, struct ib_qp_init_attr *attr)
1517{
1518 /* Native or PPF */
1519 if (!mlx4_is_mfunc(dev->dev) ||
1520 (mlx4_is_master(dev->dev) &&
1521 attr->create_flags & MLX4_IB_SRIOV_SQP)) {
1522 return dev->dev->phys_caps.base_sqpn +
1523 (attr->qp_type == IB_QPT_SMI ? 0 : 2) +
1524 attr->port_num - 1;
1525 }
1526 /* PF or VF -- creating proxies */
1527 if (attr->qp_type == IB_QPT_SMI)
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03001528 return dev->dev->caps.spec_qps[attr->port_num - 1].qp0_proxy;
Jack Morgenstein47605df2012-08-03 08:40:57 +00001529 else
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03001530 return dev->dev->caps.spec_qps[attr->port_num - 1].qp1_proxy;
Jack Morgenstein47605df2012-08-03 08:40:57 +00001531}
1532
Moni Shouae1b866c2016-01-14 17:50:42 +02001533static struct ib_qp *_mlx4_ib_create_qp(struct ib_pd *pd,
1534 struct ib_qp_init_attr *init_attr,
1535 struct ib_udata *udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001536{
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001537 struct mlx4_ib_qp *qp = NULL;
Roland Dreier225c7b12007-05-08 18:00:38 -07001538 int err;
Eran Ben Elishafbfb6622015-10-15 14:44:42 +03001539 int sup_u_create_flags = MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001540 u16 xrcdn = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001541
Guy Levi3078f5f2017-07-04 16:24:26 +03001542 if (init_attr->rwq_ind_tbl)
1543 return _mlx4_ib_create_qp_rss(pd, init_attr, udata);
1544
Ron Livne521e5752008-07-14 23:48:48 -07001545 /*
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001546 * We only support LSO, vendor flag1, and multicast loopback blocking,
1547 * and only for kernel UD QPs.
Ron Livne521e5752008-07-14 23:48:48 -07001548 */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001549 if (init_attr->create_flags & ~(MLX4_IB_QP_LSO |
1550 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK |
Matan Barakc1c98502013-11-07 15:25:17 +02001551 MLX4_IB_SRIOV_TUNNEL_QP |
1552 MLX4_IB_SRIOV_SQP |
Jiri Kosina40f22872014-05-11 15:15:12 +03001553 MLX4_IB_QP_NETIF |
Leon Romanovsky8900b892017-05-23 14:38:15 +03001554 MLX4_IB_QP_CREATE_ROCE_V2_GSI))
Eli Cohenb832be12008-04-16 21:09:27 -07001555 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -07001556
Matan Barakc1c98502013-11-07 15:25:17 +02001557 if (init_attr->create_flags & IB_QP_CREATE_NETIF_QP) {
1558 if (init_attr->qp_type != IB_QPT_UD)
1559 return ERR_PTR(-EINVAL);
1560 }
1561
Moni Shouae1b866c2016-01-14 17:50:42 +02001562 if (init_attr->create_flags) {
1563 if (udata && init_attr->create_flags & ~(sup_u_create_flags))
1564 return ERR_PTR(-EINVAL);
1565
1566 if ((init_attr->create_flags & ~(MLX4_IB_SRIOV_SQP |
Moni Shouae1b866c2016-01-14 17:50:42 +02001567 MLX4_IB_QP_CREATE_ROCE_V2_GSI |
1568 MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) &&
1569 init_attr->qp_type != IB_QPT_UD) ||
1570 (init_attr->create_flags & MLX4_IB_SRIOV_SQP &&
1571 init_attr->qp_type > IB_QPT_GSI) ||
1572 (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI &&
1573 init_attr->qp_type != IB_QPT_GSI))
1574 return ERR_PTR(-EINVAL);
1575 }
Eli Cohenb846f252008-04-16 21:09:27 -07001576
Roland Dreier225c7b12007-05-08 18:00:38 -07001577 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001578 case IB_QPT_XRC_TGT:
1579 pd = to_mxrcd(init_attr->xrcd)->pd;
1580 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
1581 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
1582 /* fall through */
1583 case IB_QPT_XRC_INI:
1584 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
1585 return ERR_PTR(-ENOSYS);
1586 init_attr->recv_cq = init_attr->send_cq;
1587 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -07001588 case IB_QPT_RC:
1589 case IB_QPT_UC:
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001590 case IB_QPT_RAW_PACKET:
Leon Romanovsky8900b892017-05-23 14:38:15 +03001591 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001592 if (!qp)
1593 return ERR_PTR(-ENOMEM);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001594 qp->pri.vid = 0xFFFF;
1595 qp->alt.vid = 0xFFFF;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001596 /* fall through */
1597 case IB_QPT_UD:
1598 {
Guy Levi400b1eb2017-07-04 16:24:24 +03001599 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1600 init_attr, udata, 0, &qp);
Dotan Barak5b420d92016-06-22 17:27:31 +03001601 if (err) {
1602 kfree(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001603 return ERR_PTR(err);
Dotan Barak5b420d92016-06-22 17:27:31 +03001604 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001605
1606 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001607 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -07001608
1609 break;
1610 }
1611 case IB_QPT_SMI:
1612 case IB_QPT_GSI:
1613 {
Moni Shouae1b866c2016-01-14 17:50:42 +02001614 int sqpn;
1615
Roland Dreier225c7b12007-05-08 18:00:38 -07001616 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -07001617 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -07001618 return ERR_PTR(-EINVAL);
Moni Shouae1b866c2016-01-14 17:50:42 +02001619 if (init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI) {
Moshe Shemeshf3301872017-06-21 09:29:36 +03001620 int res = mlx4_qp_reserve_range(to_mdev(pd->device)->dev,
1621 1, 1, &sqpn, 0,
1622 MLX4_RES_USAGE_DRIVER);
Moni Shouae1b866c2016-01-14 17:50:42 +02001623
1624 if (res)
1625 return ERR_PTR(res);
1626 } else {
1627 sqpn = get_sqp_num(to_mdev(pd->device), init_attr);
1628 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001629
Guy Levi400b1eb2017-07-04 16:24:24 +03001630 err = create_qp_common(to_mdev(pd->device), pd, MLX4_IB_QP_SRC,
1631 init_attr, udata, sqpn, &qp);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001632 if (err)
Roland Dreier225c7b12007-05-08 18:00:38 -07001633 return ERR_PTR(err);
Roland Dreier225c7b12007-05-08 18:00:38 -07001634
1635 qp->port = init_attr->port_num;
Moni Shouae1b866c2016-01-14 17:50:42 +02001636 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 :
1637 init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI ? sqpn : 1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001638 break;
1639 }
1640 default:
1641 /* Don't support raw QPs */
1642 return ERR_PTR(-EINVAL);
1643 }
1644
1645 return &qp->ibqp;
1646}
1647
Moni Shouae1b866c2016-01-14 17:50:42 +02001648struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
1649 struct ib_qp_init_attr *init_attr,
1650 struct ib_udata *udata) {
1651 struct ib_device *device = pd ? pd->device : init_attr->xrcd->device;
1652 struct ib_qp *ibqp;
1653 struct mlx4_ib_dev *dev = to_mdev(device);
1654
1655 ibqp = _mlx4_ib_create_qp(pd, init_attr, udata);
1656
1657 if (!IS_ERR(ibqp) &&
1658 (init_attr->qp_type == IB_QPT_GSI) &&
1659 !(init_attr->create_flags & MLX4_IB_QP_CREATE_ROCE_V2_GSI)) {
1660 struct mlx4_ib_sqp *sqp = to_msqp((to_mqp(ibqp)));
1661 int is_eth = rdma_cap_eth_ah(&dev->ib_dev, init_attr->port_num);
1662
1663 if (is_eth &&
1664 dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2) {
1665 init_attr->create_flags |= MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1666 sqp->roce_v2_gsi = ib_create_qp(pd, init_attr);
1667
1668 if (IS_ERR(sqp->roce_v2_gsi)) {
1669 pr_err("Failed to create GSI QP for RoCEv2 (%ld)\n", PTR_ERR(sqp->roce_v2_gsi));
1670 sqp->roce_v2_gsi = NULL;
1671 } else {
1672 sqp = to_msqp(to_mqp(sqp->roce_v2_gsi));
1673 sqp->qp.flags |= MLX4_IB_ROCE_V2_GSI_QP;
1674 }
1675
1676 init_attr->create_flags &= ~MLX4_IB_QP_CREATE_ROCE_V2_GSI;
1677 }
1678 }
1679 return ibqp;
1680}
1681
1682static int _mlx4_ib_destroy_qp(struct ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -07001683{
1684 struct mlx4_ib_dev *dev = to_mdev(qp->device);
1685 struct mlx4_ib_qp *mqp = to_mqp(qp);
1686
1687 if (is_qp0(dev, mqp))
1688 mlx4_CLOSE_PORT(dev->dev, mqp->port);
1689
Jack Morgensteinc482af62016-11-27 15:18:19 +02001690 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI &&
1691 dev->qp1_proxy[mqp->port - 1] == mqp) {
Matan Barak9433c182014-05-15 15:29:28 +03001692 mutex_lock(&dev->qp1_proxy_lock[mqp->port - 1]);
1693 dev->qp1_proxy[mqp->port - 1] = NULL;
1694 mutex_unlock(&dev->qp1_proxy_lock[mqp->port - 1]);
1695 }
1696
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001697 if (mqp->counter_index)
1698 mlx4_ib_free_qp_counter(dev, mqp);
1699
Guy Levi3078f5f2017-07-04 16:24:26 +03001700 if (qp->rwq_ind_tbl) {
1701 destroy_qp_rss(dev, mqp);
1702 } else {
1703 struct mlx4_ib_pd *pd;
1704
1705 pd = get_pd(mqp);
1706 destroy_qp_common(dev, mqp, MLX4_IB_QP_SRC, !!pd->ibpd.uobject);
1707 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001708
1709 if (is_sqp(dev, mqp))
1710 kfree(to_msqp(mqp));
1711 else
1712 kfree(mqp);
1713
1714 return 0;
1715}
1716
Moni Shouae1b866c2016-01-14 17:50:42 +02001717int mlx4_ib_destroy_qp(struct ib_qp *qp)
1718{
1719 struct mlx4_ib_qp *mqp = to_mqp(qp);
1720
1721 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
1722 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
1723
1724 if (sqp->roce_v2_gsi)
1725 ib_destroy_qp(sqp->roce_v2_gsi);
1726 }
1727
1728 return _mlx4_ib_destroy_qp(qp);
1729}
1730
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001731static int to_mlx4_st(struct mlx4_ib_dev *dev, enum mlx4_ib_qp_type type)
Roland Dreier225c7b12007-05-08 18:00:38 -07001732{
1733 switch (type) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00001734 case MLX4_IB_QPT_RC: return MLX4_QP_ST_RC;
1735 case MLX4_IB_QPT_UC: return MLX4_QP_ST_UC;
1736 case MLX4_IB_QPT_UD: return MLX4_QP_ST_UD;
1737 case MLX4_IB_QPT_XRC_INI:
1738 case MLX4_IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
1739 case MLX4_IB_QPT_SMI:
1740 case MLX4_IB_QPT_GSI:
1741 case MLX4_IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
1742
1743 case MLX4_IB_QPT_PROXY_SMI_OWNER:
1744 case MLX4_IB_QPT_TUN_SMI_OWNER: return (mlx4_is_mfunc(dev->dev) ?
1745 MLX4_QP_ST_MLX : -1);
1746 case MLX4_IB_QPT_PROXY_SMI:
1747 case MLX4_IB_QPT_TUN_SMI:
1748 case MLX4_IB_QPT_PROXY_GSI:
1749 case MLX4_IB_QPT_TUN_GSI: return (mlx4_is_mfunc(dev->dev) ?
1750 MLX4_QP_ST_UD : -1);
1751 default: return -1;
Roland Dreier225c7b12007-05-08 18:00:38 -07001752 }
1753}
1754
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001755static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001756 int attr_mask)
1757{
1758 u8 dest_rd_atomic;
1759 u32 access_flags;
1760 u32 hw_access_flags = 0;
1761
1762 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1763 dest_rd_atomic = attr->max_dest_rd_atomic;
1764 else
1765 dest_rd_atomic = qp->resp_depth;
1766
1767 if (attr_mask & IB_QP_ACCESS_FLAGS)
1768 access_flags = attr->qp_access_flags;
1769 else
1770 access_flags = qp->atomic_rd_en;
1771
1772 if (!dest_rd_atomic)
1773 access_flags &= IB_ACCESS_REMOTE_WRITE;
1774
1775 if (access_flags & IB_ACCESS_REMOTE_READ)
1776 hw_access_flags |= MLX4_QP_BIT_RRE;
1777 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
1778 hw_access_flags |= MLX4_QP_BIT_RAE;
1779 if (access_flags & IB_ACCESS_REMOTE_WRITE)
1780 hw_access_flags |= MLX4_QP_BIT_RWE;
1781
1782 return cpu_to_be32(hw_access_flags);
1783}
1784
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001785static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -07001786 int attr_mask)
1787{
1788 if (attr_mask & IB_QP_PKEY_INDEX)
1789 sqp->pkey_index = attr->pkey_index;
1790 if (attr_mask & IB_QP_QKEY)
1791 sqp->qkey = attr->qkey;
1792 if (attr_mask & IB_QP_SQ_PSN)
1793 sqp->send_psn = attr->sq_psn;
1794}
1795
1796static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
1797{
1798 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
1799}
1800
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001801static int _mlx4_set_path(struct mlx4_ib_dev *dev,
1802 const struct rdma_ah_attr *ah,
Moni Shoua297e0da2013-12-12 18:03:14 +02001803 u64 smac, u16 vlan_tag, struct mlx4_qp_path *path,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001804 struct mlx4_roce_smac_vlan_info *smac_info, u8 port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001805{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001806 int vidx;
Moni Shoua297e0da2013-12-12 18:03:14 +02001807 int smac_index;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001808 int err;
Moni Shoua297e0da2013-12-12 18:03:14 +02001809
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001810 path->grh_mylmc = rdma_ah_get_path_bits(ah) & 0x7f;
1811 path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
1812 if (rdma_ah_get_static_rate(ah)) {
1813 path->static_rate = rdma_ah_get_static_rate(ah) +
1814 MLX4_STAT_RATE_OFFSET;
Roland Dreier225c7b12007-05-08 18:00:38 -07001815 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
1816 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
1817 --path->static_rate;
1818 } else
1819 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001820
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001821 if (rdma_ah_get_ah_flags(ah) & IB_AH_GRH) {
1822 const struct ib_global_route *grh = rdma_ah_read_grh(ah);
1823 int real_sgid_index =
1824 mlx4_ib_gid_index_to_real_index(dev, port,
1825 grh->sgid_index);
Moni Shoua5070cd22015-07-30 18:33:30 +03001826
Dan Carpenter54a6d632017-12-05 17:39:23 +03001827 if (real_sgid_index < 0)
1828 return real_sgid_index;
Moni Shoua5070cd22015-07-30 18:33:30 +03001829 if (real_sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001830 pr_err("sgid_index (%u) too large. max is %d\n",
Moni Shoua5070cd22015-07-30 18:33:30 +03001831 real_sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001832 return -1;
1833 }
1834
1835 path->grh_mylmc |= 1 << 7;
Moni Shoua5070cd22015-07-30 18:33:30 +03001836 path->mgid_index = real_sgid_index;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001837 path->hop_limit = grh->hop_limit;
Roland Dreier225c7b12007-05-08 18:00:38 -07001838 path->tclass_flowlabel =
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001839 cpu_to_be32((grh->traffic_class << 20) |
1840 (grh->flow_label));
1841 memcpy(path->rgid, grh->dgid.raw, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001842 }
1843
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001844 if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001845 if (!(rdma_ah_get_ah_flags(ah) & IB_AH_GRH))
Eli Cohenfa417f72010-10-24 21:08:52 -07001846 return -1;
1847
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001848 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001849 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 7) << 3);
Moni Shoua297e0da2013-12-12 18:03:14 +02001850
1851 path->feup |= MLX4_FEUP_FORCE_ETH_UP;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001852 if (vlan_tag < 0x1000) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001853 if (smac_info->vid < 0x1000) {
1854 /* both valid vlan ids */
1855 if (smac_info->vid != vlan_tag) {
1856 /* different VIDs. unreg old and reg new */
1857 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1858 if (err)
1859 return err;
1860 smac_info->candidate_vid = vlan_tag;
1861 smac_info->candidate_vlan_index = vidx;
1862 smac_info->candidate_vlan_port = port;
1863 smac_info->update_vid = 1;
1864 path->vlan_index = vidx;
1865 } else {
1866 path->vlan_index = smac_info->vlan_index;
1867 }
1868 } else {
1869 /* no current vlan tag in qp */
1870 err = mlx4_register_vlan(dev->dev, port, vlan_tag, &vidx);
1871 if (err)
1872 return err;
1873 smac_info->candidate_vid = vlan_tag;
1874 smac_info->candidate_vlan_index = vidx;
1875 smac_info->candidate_vlan_port = port;
1876 smac_info->update_vid = 1;
1877 path->vlan_index = vidx;
1878 }
Moni Shoua297e0da2013-12-12 18:03:14 +02001879 path->feup |= MLX4_FVL_FORCE_ETH_VLAN;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001880 path->fl = 1 << 6;
1881 } else {
1882 /* have current vlan tag. unregister it at modify-qp success */
1883 if (smac_info->vid < 0x1000) {
1884 smac_info->candidate_vid = 0xFFFF;
1885 smac_info->update_vid = 1;
1886 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001887 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001888
1889 /* get smac_index for RoCE use.
1890 * If no smac was yet assigned, register one.
1891 * If one was already assigned, but the new mac differs,
1892 * unregister the old one and register the new one.
1893 */
Jack Morgenstein25476b02014-09-11 14:11:20 +03001894 if ((!smac_info->smac && !smac_info->smac_port) ||
1895 smac_info->smac != smac) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001896 /* register candidate now, unreg if needed, after success */
1897 smac_index = mlx4_register_mac(dev->dev, port, smac);
1898 if (smac_index >= 0) {
1899 smac_info->candidate_smac_index = smac_index;
1900 smac_info->candidate_smac = smac;
1901 smac_info->candidate_smac_port = port;
1902 } else {
1903 return -EINVAL;
1904 }
1905 } else {
1906 smac_index = smac_info->smac_index;
1907 }
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04001908 memcpy(path->dmac, ah->roce.dmac, 6);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001909 path->ackto = MLX4_IB_LINK_TYPE_ETH;
1910 /* put MAC table smac index for IBoE */
1911 path->grh_mylmc = (u8) (smac_index) | 0x80;
1912 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001913 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04001914 ((port - 1) << 6) | ((rdma_ah_get_sl(ah) & 0xf) << 2);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001915 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001916
Roland Dreier225c7b12007-05-08 18:00:38 -07001917 return 0;
1918}
1919
Moni Shoua297e0da2013-12-12 18:03:14 +02001920static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_qp_attr *qp,
1921 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001922 struct mlx4_ib_qp *mqp,
Matan Barakdbf727d2015-10-15 18:38:51 +03001923 struct mlx4_qp_path *path, u8 port,
1924 u16 vlan_id, u8 *smac)
Moni Shoua297e0da2013-12-12 18:03:14 +02001925{
1926 return _mlx4_set_path(dev, &qp->ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001927 mlx4_mac_to_u64(smac),
1928 vlan_id,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001929 path, &mqp->pri, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001930}
1931
1932static int mlx4_set_alt_path(struct mlx4_ib_dev *dev,
1933 const struct ib_qp_attr *qp,
1934 enum ib_qp_attr_mask qp_attr_mask,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001935 struct mlx4_ib_qp *mqp,
Moni Shoua297e0da2013-12-12 18:03:14 +02001936 struct mlx4_qp_path *path, u8 port)
1937{
1938 return _mlx4_set_path(dev, &qp->alt_ah_attr,
Matan Barakdbf727d2015-10-15 18:38:51 +03001939 0,
1940 0xffff,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001941 path, &mqp->alt, port);
Moni Shoua297e0da2013-12-12 18:03:14 +02001942}
1943
Eli Cohenfa417f72010-10-24 21:08:52 -07001944static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1945{
1946 struct mlx4_ib_gid_entry *ge, *tmp;
1947
1948 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1949 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1950 ge->added = 1;
1951 ge->port = qp->port;
1952 }
1953 }
1954}
1955
Matan Barakdbf727d2015-10-15 18:38:51 +03001956static int handle_eth_ud_smac_index(struct mlx4_ib_dev *dev,
1957 struct mlx4_ib_qp *qp,
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001958 struct mlx4_qp_context *context)
1959{
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001960 u64 u64_mac;
1961 int smac_index;
1962
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03001963 u64_mac = atomic64_read(&dev->iboe.mac[qp->port - 1]);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001964
1965 context->pri_path.sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE | ((qp->port - 1) << 6);
Jack Morgenstein25476b02014-09-11 14:11:20 +03001966 if (!qp->pri.smac && !qp->pri.smac_port) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02001967 smac_index = mlx4_register_mac(dev->dev, qp->port, u64_mac);
1968 if (smac_index >= 0) {
1969 qp->pri.candidate_smac_index = smac_index;
1970 qp->pri.candidate_smac = u64_mac;
1971 qp->pri.candidate_smac_port = qp->port;
1972 context->pri_path.grh_mylmc = 0x80 | (u8) smac_index;
1973 } else {
1974 return -ENOENT;
1975 }
1976 }
1977 return 0;
1978}
1979
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001980static int create_qp_lb_counter(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1981{
1982 struct counter_index *new_counter_index;
1983 int err;
1984 u32 tmp_idx;
1985
1986 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) !=
1987 IB_LINK_LAYER_ETHERNET ||
1988 !(qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK) ||
1989 !(dev->dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_LB_SRC_CHK))
1990 return 0;
1991
Moshe Shemeshf3301872017-06-21 09:29:36 +03001992 err = mlx4_counter_alloc(dev->dev, &tmp_idx, MLX4_RES_USAGE_DRIVER);
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03001993 if (err)
1994 return err;
1995
1996 new_counter_index = kmalloc(sizeof(*new_counter_index), GFP_KERNEL);
1997 if (!new_counter_index) {
1998 mlx4_counter_free(dev->dev, tmp_idx);
1999 return -ENOMEM;
2000 }
2001
2002 new_counter_index->index = tmp_idx;
2003 new_counter_index->allocated = 1;
2004 qp->counter_index = new_counter_index;
2005
2006 mutex_lock(&dev->counters_table[qp->port - 1].mutex);
2007 list_add_tail(&new_counter_index->list,
2008 &dev->counters_table[qp->port - 1].counters_list);
2009 mutex_unlock(&dev->counters_table[qp->port - 1].mutex);
2010
2011 return 0;
2012}
2013
Moni Shoua3b5daf22016-01-14 17:50:39 +02002014enum {
2015 MLX4_QPC_ROCE_MODE_1 = 0,
2016 MLX4_QPC_ROCE_MODE_2 = 2,
2017 MLX4_QPC_ROCE_MODE_UNDEFINED = 0xff
2018};
2019
2020static u8 gid_type_to_qpc(enum ib_gid_type gid_type)
2021{
2022 switch (gid_type) {
2023 case IB_GID_TYPE_ROCE:
2024 return MLX4_QPC_ROCE_MODE_1;
2025 case IB_GID_TYPE_ROCE_UDP_ENCAP:
2026 return MLX4_QPC_ROCE_MODE_2;
2027 default:
2028 return MLX4_QPC_ROCE_MODE_UNDEFINED;
2029 }
2030}
2031
Guy Levi3078f5f2017-07-04 16:24:26 +03002032/*
2033 * Go over all RSS QP's childes (WQs) and apply their HW state according to
2034 * their logic state if the RSS QP is the first RSS QP associated for the WQ.
2035 */
2036static int bringup_rss_rwqs(struct ib_rwq_ind_table *ind_tbl, u8 port_num)
2037{
Leon Romanovskyfba02e62017-08-17 15:50:34 +03002038 int err = 0;
Guy Levi3078f5f2017-07-04 16:24:26 +03002039 int i;
Guy Levi3078f5f2017-07-04 16:24:26 +03002040
2041 for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
2042 struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
2043 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2044
2045 mutex_lock(&wq->mutex);
2046
2047 /* Mlx4_ib restrictions:
2048 * WQ's is associated to a port according to the RSS QP it is
2049 * associates to.
2050 * In case the WQ is associated to a different port by another
2051 * RSS QP, return a failure.
2052 */
2053 if ((wq->rss_usecnt > 0) && (wq->port != port_num)) {
2054 err = -EINVAL;
2055 mutex_unlock(&wq->mutex);
2056 break;
2057 }
2058 wq->port = port_num;
2059 if ((wq->rss_usecnt == 0) && (ibwq->state == IB_WQS_RDY)) {
2060 err = _mlx4_ib_modify_wq(ibwq, IB_WQS_RDY);
2061 if (err) {
2062 mutex_unlock(&wq->mutex);
2063 break;
2064 }
2065 }
2066 wq->rss_usecnt++;
2067
2068 mutex_unlock(&wq->mutex);
2069 }
2070
2071 if (i && err) {
2072 int j;
2073
2074 for (j = (i - 1); j >= 0; j--) {
2075 struct ib_wq *ibwq = ind_tbl->ind_tbl[j];
2076 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2077
2078 mutex_lock(&wq->mutex);
2079
2080 if ((wq->rss_usecnt == 1) &&
2081 (ibwq->state == IB_WQS_RDY))
2082 if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET))
2083 pr_warn("failed to reverse WQN=0x%06x\n",
2084 ibwq->wq_num);
2085 wq->rss_usecnt--;
2086
2087 mutex_unlock(&wq->mutex);
2088 }
2089 }
2090
2091 return err;
2092}
2093
2094static void bring_down_rss_rwqs(struct ib_rwq_ind_table *ind_tbl)
2095{
2096 int i;
2097
2098 for (i = 0; i < (1 << ind_tbl->log_ind_tbl_size); i++) {
2099 struct ib_wq *ibwq = ind_tbl->ind_tbl[i];
2100 struct mlx4_ib_qp *wq = to_mqp((struct ib_qp *)ibwq);
2101
2102 mutex_lock(&wq->mutex);
2103
2104 if ((wq->rss_usecnt == 1) && (ibwq->state == IB_WQS_RDY))
2105 if (_mlx4_ib_modify_wq(ibwq, IB_WQS_RESET))
2106 pr_warn("failed to reverse WQN=%x\n",
2107 ibwq->wq_num);
2108 wq->rss_usecnt--;
2109
2110 mutex_unlock(&wq->mutex);
2111 }
2112}
2113
2114static void fill_qp_rss_context(struct mlx4_qp_context *context,
2115 struct mlx4_ib_qp *qp)
2116{
2117 struct mlx4_rss_context *rss_context;
2118
2119 rss_context = (void *)context + offsetof(struct mlx4_qp_context,
2120 pri_path) + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
2121
2122 rss_context->base_qpn = cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz);
2123 rss_context->default_qpn =
2124 cpu_to_be32(qp->rss_ctx->base_qpn_tbl_sz & 0xffffff);
2125 if (qp->rss_ctx->flags & (MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6))
2126 rss_context->base_qpn_udp = rss_context->default_qpn;
2127 rss_context->flags = qp->rss_ctx->flags;
2128 /* Currently support just toeplitz */
2129 rss_context->hash_fn = MLX4_RSS_HASH_TOP;
2130
2131 memcpy(rss_context->rss_key, qp->rss_ctx->rss_key,
2132 MLX4_EN_RSS_KEY_SIZE);
2133}
2134
Guy Levi400b1eb2017-07-04 16:24:24 +03002135static int __mlx4_ib_modify_qp(void *src, enum mlx4_ib_source_type src_type,
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002136 const struct ib_qp_attr *attr, int attr_mask,
2137 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07002138{
Guy Levi400b1eb2017-07-04 16:24:24 +03002139 struct ib_uobject *ibuobject;
2140 struct ib_srq *ibsrq;
Guy Levi3078f5f2017-07-04 16:24:26 +03002141 struct ib_rwq_ind_table *rwq_ind_tbl;
Guy Levi400b1eb2017-07-04 16:24:24 +03002142 enum ib_qp_type qp_type;
2143 struct mlx4_ib_dev *dev;
2144 struct mlx4_ib_qp *qp;
Sean Hefty0a1405d2011-06-02 11:32:15 -07002145 struct mlx4_ib_pd *pd;
2146 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07002147 struct mlx4_qp_context *context;
2148 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002149 int sqd_event;
Matan Barakc1c98502013-11-07 15:25:17 +02002150 int steer_qp = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002151 int err = -EINVAL;
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002152 int counter_index;
Roland Dreier225c7b12007-05-08 18:00:38 -07002153
Guy Levi400b1eb2017-07-04 16:24:24 +03002154 if (src_type == MLX4_IB_RWQ_SRC) {
2155 struct ib_wq *ibwq;
2156
Guy Levi3078f5f2017-07-04 16:24:26 +03002157 ibwq = (struct ib_wq *)src;
2158 ibuobject = ibwq->uobject;
2159 ibsrq = NULL;
2160 rwq_ind_tbl = NULL;
2161 qp_type = IB_QPT_RAW_PACKET;
2162 qp = to_mqp((struct ib_qp *)ibwq);
2163 dev = to_mdev(ibwq->device);
2164 pd = to_mpd(ibwq->pd);
Guy Levi400b1eb2017-07-04 16:24:24 +03002165 } else {
2166 struct ib_qp *ibqp;
2167
Guy Levi3078f5f2017-07-04 16:24:26 +03002168 ibqp = (struct ib_qp *)src;
2169 ibuobject = ibqp->uobject;
2170 ibsrq = ibqp->srq;
2171 rwq_ind_tbl = ibqp->rwq_ind_tbl;
2172 qp_type = ibqp->qp_type;
2173 qp = to_mqp(ibqp);
2174 dev = to_mdev(ibqp->device);
2175 pd = get_pd(qp);
Guy Levi400b1eb2017-07-04 16:24:24 +03002176 }
2177
Jack Morgenstein3dec4872014-09-11 14:11:19 +03002178 /* APM is not supported under RoCE */
2179 if (attr_mask & IB_QP_ALT_PATH &&
2180 rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2181 IB_LINK_LAYER_ETHERNET)
2182 return -ENOTSUPP;
2183
Roland Dreier225c7b12007-05-08 18:00:38 -07002184 context = kzalloc(sizeof *context, GFP_KERNEL);
2185 if (!context)
2186 return -ENOMEM;
2187
Roland Dreier225c7b12007-05-08 18:00:38 -07002188 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002189 (to_mlx4_st(dev, qp->mlx4_ib_qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07002190
2191 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
2192 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2193 else {
2194 optpar |= MLX4_QP_OPTPAR_PM_STATE;
2195 switch (attr->path_mig_state) {
2196 case IB_MIG_MIGRATED:
2197 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
2198 break;
2199 case IB_MIG_REARM:
2200 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
2201 break;
2202 case IB_MIG_ARMED:
2203 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
2204 break;
2205 }
2206 }
2207
Maor Gottliebea30b962017-06-21 09:26:28 +03002208 if (qp->inl_recv_sz)
2209 context->param3 |= cpu_to_be32(1 << 25);
2210
Guy Levi400b1eb2017-07-04 16:24:24 +03002211 if (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07002212 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Guy Levi400b1eb2017-07-04 16:24:24 +03002213 else if (qp_type == IB_QPT_RAW_PACKET)
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002214 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Guy Levi400b1eb2017-07-04 16:24:24 +03002215 else if (qp_type == IB_QPT_UD) {
Eli Cohenb832be12008-04-16 21:09:27 -07002216 if (qp->flags & MLX4_IB_QP_LSO)
2217 context->mtu_msgmax = (IB_MTU_4096 << 5) |
2218 ilog2(dev->dev->caps.max_gso_sz);
2219 else
Mark Bloch5f22a1d2017-11-02 15:22:26 +02002220 context->mtu_msgmax = (IB_MTU_4096 << 5) | 13;
Eli Cohenb832be12008-04-16 21:09:27 -07002221 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002222 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002223 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07002224 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04002225 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002226 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07002227 context->mtu_msgmax = (attr->path_mtu << 5) |
2228 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07002229 }
2230
Guy Levi3078f5f2017-07-04 16:24:26 +03002231 if (!rwq_ind_tbl) { /* PRM RSS receive side should be left zeros */
2232 if (qp->rq.wqe_cnt)
2233 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
2234 context->rq_size_stride |= qp->rq.wqe_shift - 4;
2235 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002236
Roland Dreier0e6e7412007-06-18 08:13:48 -07002237 if (qp->sq.wqe_cnt)
2238 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07002239 context->sq_size_stride |= qp->sq.wqe_shift - 4;
2240
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002241 if (new_state == IB_QPS_RESET && qp->counter_index)
2242 mlx4_ib_free_qp_counter(dev, qp);
2243
Sean Hefty0a1405d2011-06-02 11:32:15 -07002244 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07002245 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07002246 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
Guy Levi400b1eb2017-07-04 16:24:24 +03002247 if (qp_type == IB_QPT_RAW_PACKET)
Dotan Barak02d7ef62013-04-21 15:10:00 +00002248 context->param3 |= cpu_to_be32(1 << 30);
Sean Hefty0a1405d2011-06-02 11:32:15 -07002249 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07002250
Guy Levi400b1eb2017-07-04 16:24:24 +03002251 if (ibuobject)
Huy Nguyen85743f12016-02-17 17:24:26 +02002252 context->usr_page = cpu_to_be32(
2253 mlx4_to_hw_uar_index(dev->dev,
Guy Levi400b1eb2017-07-04 16:24:24 +03002254 to_mucontext(ibuobject->context)
2255 ->uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07002256 else
Huy Nguyen85743f12016-02-17 17:24:26 +02002257 context->usr_page = cpu_to_be32(
2258 mlx4_to_hw_uar_index(dev->dev, dev->priv_uar.index));
Roland Dreier225c7b12007-05-08 18:00:38 -07002259
2260 if (attr_mask & IB_QP_DEST_QPN)
2261 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
2262
2263 if (attr_mask & IB_QP_PORT) {
2264 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
2265 !(attr_mask & IB_QP_AV)) {
2266 mlx4_set_sched(&context->pri_path, attr->port_num);
2267 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
2268 }
2269 }
2270
Or Gerlitzcfcde112011-06-15 14:49:57 +00002271 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002272 err = create_qp_lb_counter(dev, qp);
2273 if (err)
2274 goto out;
2275
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002276 counter_index =
2277 dev->counters_table[qp->port - 1].default_counter;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002278 if (qp->counter_index)
2279 counter_index = qp->counter_index->index;
2280
Eran Ben Elisha3ba8e312015-10-15 14:44:40 +03002281 if (counter_index != -1) {
2282 context->pri_path.counter_index = counter_index;
Or Gerlitzcfcde112011-06-15 14:49:57 +00002283 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002284 if (qp->counter_index) {
2285 context->pri_path.fl |=
2286 MLX4_FL_ETH_SRC_CHECK_MC_LB;
2287 context->pri_path.vlan_control |=
2288 MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
2289 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00002290 } else
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002291 context->pri_path.counter_index =
2292 MLX4_SINK_COUNTER_INDEX(dev->dev);
Matan Barakc1c98502013-11-07 15:25:17 +02002293
2294 if (qp->flags & MLX4_IB_QP_NETIF) {
2295 mlx4_ib_steer_qp_reg(dev, qp, 1);
2296 steer_qp = 1;
2297 }
Moni Shouae1b866c2016-01-14 17:50:42 +02002298
Guy Levi400b1eb2017-07-04 16:24:24 +03002299 if (qp_type == IB_QPT_GSI) {
Moni Shouae1b866c2016-01-14 17:50:42 +02002300 enum ib_gid_type gid_type = qp->flags & MLX4_IB_ROCE_V2_GSI_QP ?
2301 IB_GID_TYPE_ROCE_UDP_ENCAP : IB_GID_TYPE_ROCE;
2302 u8 qpc_roce_mode = gid_type_to_qpc(gid_type);
2303
2304 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2305 }
Or Gerlitzcfcde112011-06-15 14:49:57 +00002306 }
2307
Roland Dreier225c7b12007-05-08 18:00:38 -07002308 if (attr_mask & IB_QP_PKEY_INDEX) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002309 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2310 context->pri_path.disable_pkey_check = 0x40;
Roland Dreier225c7b12007-05-08 18:00:38 -07002311 context->pri_path.pkey_index = attr->pkey_index;
2312 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
2313 }
2314
Roland Dreier225c7b12007-05-08 18:00:38 -07002315 if (attr_mask & IB_QP_AV) {
Guy Levi400b1eb2017-07-04 16:24:24 +03002316 u8 port_num = mlx4_is_bonded(dev->dev) ? 1 :
Matan Barakdbf727d2015-10-15 18:38:51 +03002317 attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2318 union ib_gid gid;
Eran Ben Elishabf08e882016-11-10 11:31:01 +02002319 struct ib_gid_attr gid_attr = {.gid_type = IB_GID_TYPE_IB};
Matan Barakdbf727d2015-10-15 18:38:51 +03002320 u16 vlan = 0xffff;
2321 u8 smac[ETH_ALEN];
2322 int status = 0;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002323 int is_eth =
2324 rdma_cap_eth_ah(&dev->ib_dev, port_num) &&
2325 rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
Matan Barakdbf727d2015-10-15 18:38:51 +03002326
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04002327 if (is_eth) {
2328 int index =
2329 rdma_ah_read_grh(&attr->ah_attr)->sgid_index;
Matan Barakdbf727d2015-10-15 18:38:51 +03002330
Guy Levi400b1eb2017-07-04 16:24:24 +03002331 status = ib_get_cached_gid(&dev->ib_dev, port_num,
Matan Barakdbf727d2015-10-15 18:38:51 +03002332 index, &gid, &gid_attr);
2333 if (!status && !memcmp(&gid, &zgid, sizeof(gid)))
2334 status = -ENOENT;
2335 if (!status && gid_attr.ndev) {
2336 vlan = rdma_vlan_dev_vlan_id(gid_attr.ndev);
2337 memcpy(smac, gid_attr.ndev->dev_addr, ETH_ALEN);
2338 dev_put(gid_attr.ndev);
2339 }
2340 }
2341 if (status)
2342 goto out;
2343
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002344 if (mlx4_set_path(dev, attr, attr_mask, qp, &context->pri_path,
Matan Barakdbf727d2015-10-15 18:38:51 +03002345 port_num, vlan, smac))
Roland Dreier225c7b12007-05-08 18:00:38 -07002346 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002347
2348 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
2349 MLX4_QP_OPTPAR_SCHED_QUEUE);
Moni Shoua3b5daf22016-01-14 17:50:39 +02002350
2351 if (is_eth &&
2352 (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR)) {
2353 u8 qpc_roce_mode = gid_type_to_qpc(gid_attr.gid_type);
2354
2355 if (qpc_roce_mode == MLX4_QPC_ROCE_MODE_UNDEFINED) {
2356 err = -EINVAL;
2357 goto out;
2358 }
2359 context->rlkey_roce_mode |= (qpc_roce_mode << 6);
2360 }
2361
Roland Dreier225c7b12007-05-08 18:00:38 -07002362 }
2363
2364 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07002365 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07002366 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
2367 }
2368
2369 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002370 if (attr->alt_port_num == 0 ||
2371 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04002372 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002373
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002374 if (attr->alt_pkey_index >=
2375 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04002376 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002377
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002378 if (mlx4_set_alt_path(dev, attr, attr_mask, qp,
2379 &context->alt_path,
Moni Shoua297e0da2013-12-12 18:03:14 +02002380 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04002381 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07002382
2383 context->alt_path.pkey_index = attr->alt_pkey_index;
2384 context->alt_path.ackto = attr->alt_timeout << 3;
2385 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
2386 }
2387
Guy Levi3078f5f2017-07-04 16:24:26 +03002388 context->pd = cpu_to_be32(pd->pdn);
2389
2390 if (!rwq_ind_tbl) {
Guy Levi108809a2017-10-25 22:39:35 +03002391 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Guy Levi3078f5f2017-07-04 16:24:26 +03002392 get_cqs(qp, src_type, &send_cq, &recv_cq);
2393 } else { /* Set dummy CQs to be compatible with HV and PRM */
2394 send_cq = to_mcq(rwq_ind_tbl->ind_tbl[0]->cq);
2395 recv_cq = send_cq;
2396 }
Sean Hefty0a1405d2011-06-02 11:32:15 -07002397 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
2398 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002399
Roland Dreier95d04f02008-07-23 08:12:26 -07002400 /* Set "fast registration enabled" for all kernel QPs */
Guy Levi400b1eb2017-07-04 16:24:24 +03002401 if (!ibuobject)
Roland Dreier95d04f02008-07-23 08:12:26 -07002402 context->params1 |= cpu_to_be32(1 << 11);
2403
Jack Morgenstein57f01b52007-06-06 19:35:04 +03002404 if (attr_mask & IB_QP_RNR_RETRY) {
2405 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
2406 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
2407 }
2408
Roland Dreier225c7b12007-05-08 18:00:38 -07002409 if (attr_mask & IB_QP_RETRY_CNT) {
2410 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
2411 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
2412 }
2413
2414 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2415 if (attr->max_rd_atomic)
2416 context->params1 |=
2417 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
2418 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
2419 }
2420
2421 if (attr_mask & IB_QP_SQ_PSN)
2422 context->next_send_psn = cpu_to_be32(attr->sq_psn);
2423
Roland Dreier225c7b12007-05-08 18:00:38 -07002424 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2425 if (attr->max_dest_rd_atomic)
2426 context->params2 |=
2427 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
2428 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
2429 }
2430
2431 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
2432 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
2433 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
2434 }
2435
Guy Levi400b1eb2017-07-04 16:24:24 +03002436 if (ibsrq)
Roland Dreier225c7b12007-05-08 18:00:38 -07002437 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
2438
2439 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2440 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
2441 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
2442 }
2443 if (attr_mask & IB_QP_RQ_PSN)
2444 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
2445
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002446 /* proxy and tunnel qp qkeys will be changed in modify-qp wrappers */
Roland Dreier225c7b12007-05-08 18:00:38 -07002447 if (attr_mask & IB_QP_QKEY) {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002448 if (qp->mlx4_ib_qp_type &
2449 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))
2450 context->qkey = cpu_to_be32(IB_QP_SET_QKEY);
2451 else {
2452 if (mlx4_is_mfunc(dev->dev) &&
2453 !(qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV) &&
2454 (attr->qkey & MLX4_RESERVED_QKEY_MASK) ==
2455 MLX4_RESERVED_QKEY_BASE) {
2456 pr_err("Cannot use reserved QKEY"
2457 " 0x%x (range 0xffff0000..0xffffffff"
2458 " is reserved)\n", attr->qkey);
2459 err = -EINVAL;
2460 goto out;
2461 }
2462 context->qkey = cpu_to_be32(attr->qkey);
2463 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002464 optpar |= MLX4_QP_OPTPAR_Q_KEY;
2465 }
2466
Guy Levi400b1eb2017-07-04 16:24:24 +03002467 if (ibsrq)
2468 context->srqn = cpu_to_be32(1 << 24 |
2469 to_msrq(ibsrq)->msrq.srqn);
Roland Dreier225c7b12007-05-08 18:00:38 -07002470
Guy Levi400b1eb2017-07-04 16:24:24 +03002471 if (qp->rq.wqe_cnt &&
2472 cur_state == IB_QPS_RESET &&
2473 new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07002474 context->db_rec_addr = cpu_to_be64(qp->db.dma);
2475
2476 if (cur_state == IB_QPS_INIT &&
2477 new_state == IB_QPS_RTR &&
Guy Levi400b1eb2017-07-04 16:24:24 +03002478 (qp_type == IB_QPT_GSI || qp_type == IB_QPT_SMI ||
2479 qp_type == IB_QPT_UD || qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002480 context->pri_path.sched_queue = (qp->port - 1) << 6;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002481 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
2482 qp->mlx4_ib_qp_type &
2483 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002484 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002485 if (qp->mlx4_ib_qp_type != MLX4_IB_QPT_SMI)
2486 context->pri_path.fl = 0x80;
2487 } else {
2488 if (qp->mlx4_ib_qp_type & MLX4_IB_QPT_ANY_SRIOV)
2489 context->pri_path.fl = 0x80;
Roland Dreier225c7b12007-05-08 18:00:38 -07002490 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002491 }
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002492 if (rdma_port_get_link_layer(&dev->ib_dev, qp->port) ==
2493 IB_LINK_LAYER_ETHERNET) {
2494 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI ||
2495 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI)
2496 context->pri_path.feup = 1 << 7; /* don't fsm */
2497 /* handle smac_index */
2498 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_UD ||
2499 qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI ||
2500 qp->mlx4_ib_qp_type == MLX4_IB_QPT_TUN_GSI) {
Matan Barakdbf727d2015-10-15 18:38:51 +03002501 err = handle_eth_ud_smac_index(dev, qp, context);
Majd Dibbinybede98e2015-01-29 10:41:41 +02002502 if (err) {
2503 err = -EINVAL;
2504 goto out;
2505 }
Matan Barak9433c182014-05-15 15:29:28 +03002506 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_GSI)
2507 dev->qp1_proxy[qp->port - 1] = qp;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002508 }
2509 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002510 }
2511
Guy Levi400b1eb2017-07-04 16:24:24 +03002512 if (qp_type == IB_QPT_RAW_PACKET) {
Eli Cohen3528f692013-04-21 15:10:01 +00002513 context->pri_path.ackto = (context->pri_path.ackto & 0xf8) |
2514 MLX4_IB_LINK_TYPE_ETH;
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002515 if (dev->dev->caps.tunnel_offload_mode == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) {
2516 /* set QP to receive both tunneled & non-tunneled packets */
Guy Levi108809a2017-10-25 22:39:35 +03002517 if (!rwq_ind_tbl)
Or Gerlitzd2fce8a2014-08-27 16:47:49 +03002518 context->srqn = cpu_to_be32(7 << 28);
2519 }
2520 }
Eli Cohen3528f692013-04-21 15:10:01 +00002521
Guy Levi400b1eb2017-07-04 16:24:24 +03002522 if (qp_type == IB_QPT_UD && (new_state == IB_QPS_RTR)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002523 int is_eth = rdma_port_get_link_layer(
2524 &dev->ib_dev, qp->port) ==
2525 IB_LINK_LAYER_ETHERNET;
2526 if (is_eth) {
2527 context->pri_path.ackto = MLX4_IB_LINK_TYPE_ETH;
2528 optpar |= MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH;
2529 }
2530 }
2531
Roland Dreier225c7b12007-05-08 18:00:38 -07002532 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
2533 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
2534 sqd_event = 1;
2535 else
2536 sqd_event = 0;
2537
Guy Levi400b1eb2017-07-04 16:24:24 +03002538 if (!ibuobject &&
2539 cur_state == IB_QPS_RESET &&
2540 new_state == IB_QPS_INIT)
Moni Shoua3b5daf22016-01-14 17:50:39 +02002541 context->rlkey_roce_mode |= (1 << 4);
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07002542
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002543 /*
2544 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07002545 * ownership bits of the send queue are set and the SQ
2546 * headroom is stamped so that the hardware doesn't start
2547 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002548 */
Guy Levi400b1eb2017-07-04 16:24:24 +03002549 if (!ibuobject &&
2550 cur_state == IB_QPS_RESET &&
2551 new_state == IB_QPS_INIT) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002552 struct mlx4_wqe_ctrl_seg *ctrl;
2553 int i;
2554
Roland Dreier0e6e7412007-06-18 08:13:48 -07002555 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002556 ctrl = get_send_wqe(qp, i);
2557 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07002558 if (qp->sq_max_wqes_per_wr == 1)
Brenden Blanco224e92e2016-07-19 12:16:54 -07002559 ctrl->qpn_vlan.fence_size =
2560 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07002561
Jack Morgensteinea54b102008-01-28 10:40:59 +02002562 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03002563 }
2564 }
2565
Guy Levi108809a2017-10-25 22:39:35 +03002566 if (rwq_ind_tbl &&
2567 cur_state == IB_QPS_RESET &&
2568 new_state == IB_QPS_INIT) {
2569 fill_qp_rss_context(context, qp);
2570 context->flags |= cpu_to_be32(1 << MLX4_RSS_QPC_FLAG_OFFSET);
2571 }
2572
Roland Dreier225c7b12007-05-08 18:00:38 -07002573 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
2574 to_mlx4_state(new_state), context, optpar,
2575 sqd_event, &qp->mqp);
2576 if (err)
2577 goto out;
2578
2579 qp->state = new_state;
2580
2581 if (attr_mask & IB_QP_ACCESS_FLAGS)
2582 qp->atomic_rd_en = attr->qp_access_flags;
2583 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
2584 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07002585 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002586 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07002587 update_mcg_macs(dev, qp);
2588 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002589 if (attr_mask & IB_QP_ALT_PATH)
2590 qp->alt_port = attr->alt_port_num;
2591
2592 if (is_sqp(dev, qp))
2593 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
2594
2595 /*
2596 * If we moved QP0 to RTR, bring the IB link up; if we moved
2597 * QP0 to RESET or ERROR, bring the link back down.
2598 */
2599 if (is_qp0(dev, qp)) {
2600 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002601 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03002602 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002603 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07002604
2605 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
2606 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
2607 mlx4_CLOSE_PORT(dev->dev, qp->port);
2608 }
2609
2610 /*
2611 * If we moved a kernel QP to RESET, clean up all old CQ
2612 * entries and reinitialize the QP.
2613 */
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002614 if (new_state == IB_QPS_RESET) {
Guy Levi400b1eb2017-07-04 16:24:24 +03002615 if (!ibuobject) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002616 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
Guy Levi400b1eb2017-07-04 16:24:24 +03002617 ibsrq ? to_msrq(ibsrq) : NULL);
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002618 if (send_cq != recv_cq)
2619 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07002620
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002621 qp->rq.head = 0;
2622 qp->rq.tail = 0;
2623 qp->sq.head = 0;
2624 qp->sq.tail = 0;
2625 qp->sq_next_wqe = 0;
2626 if (qp->rq.wqe_cnt)
2627 *qp->db.db = 0;
Matan Barakc1c98502013-11-07 15:25:17 +02002628
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002629 if (qp->flags & MLX4_IB_QP_NETIF)
2630 mlx4_ib_steer_qp_reg(dev, qp, 0);
2631 }
Jack Morgenstein25476b02014-09-11 14:11:20 +03002632 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002633 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2634 qp->pri.smac = 0;
Jack Morgenstein25476b02014-09-11 14:11:20 +03002635 qp->pri.smac_port = 0;
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002636 }
2637 if (qp->alt.smac) {
2638 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2639 qp->alt.smac = 0;
2640 }
2641 if (qp->pri.vid < 0x1000) {
2642 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port, qp->pri.vid);
2643 qp->pri.vid = 0xFFFF;
2644 qp->pri.candidate_vid = 0xFFFF;
2645 qp->pri.update_vid = 0;
2646 }
2647
2648 if (qp->alt.vid < 0x1000) {
2649 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port, qp->alt.vid);
2650 qp->alt.vid = 0xFFFF;
2651 qp->alt.candidate_vid = 0xFFFF;
2652 qp->alt.update_vid = 0;
2653 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002654 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002655out:
Eran Ben Elisha7b59f0f2015-10-15 14:44:41 +03002656 if (err && qp->counter_index)
2657 mlx4_ib_free_qp_counter(dev, qp);
Matan Barakc1c98502013-11-07 15:25:17 +02002658 if (err && steer_qp)
2659 mlx4_ib_steer_qp_reg(dev, qp, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002660 kfree(context);
Jack Morgenstein25476b02014-09-11 14:11:20 +03002661 if (qp->pri.candidate_smac ||
2662 (!qp->pri.candidate_smac && qp->pri.candidate_smac_port)) {
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002663 if (err) {
2664 mlx4_unregister_mac(dev->dev, qp->pri.candidate_smac_port, qp->pri.candidate_smac);
2665 } else {
Jack Morgenstein25476b02014-09-11 14:11:20 +03002666 if (qp->pri.smac || (!qp->pri.smac && qp->pri.smac_port))
Jack Morgenstein2f5bb472014-03-12 12:00:40 +02002667 mlx4_unregister_mac(dev->dev, qp->pri.smac_port, qp->pri.smac);
2668 qp->pri.smac = qp->pri.candidate_smac;
2669 qp->pri.smac_index = qp->pri.candidate_smac_index;
2670 qp->pri.smac_port = qp->pri.candidate_smac_port;
2671 }
2672 qp->pri.candidate_smac = 0;
2673 qp->pri.candidate_smac_index = 0;
2674 qp->pri.candidate_smac_port = 0;
2675 }
2676 if (qp->alt.candidate_smac) {
2677 if (err) {
2678 mlx4_unregister_mac(dev->dev, qp->alt.candidate_smac_port, qp->alt.candidate_smac);
2679 } else {
2680 if (qp->alt.smac)
2681 mlx4_unregister_mac(dev->dev, qp->alt.smac_port, qp->alt.smac);
2682 qp->alt.smac = qp->alt.candidate_smac;
2683 qp->alt.smac_index = qp->alt.candidate_smac_index;
2684 qp->alt.smac_port = qp->alt.candidate_smac_port;
2685 }
2686 qp->alt.candidate_smac = 0;
2687 qp->alt.candidate_smac_index = 0;
2688 qp->alt.candidate_smac_port = 0;
2689 }
2690
2691 if (qp->pri.update_vid) {
2692 if (err) {
2693 if (qp->pri.candidate_vid < 0x1000)
2694 mlx4_unregister_vlan(dev->dev, qp->pri.candidate_vlan_port,
2695 qp->pri.candidate_vid);
2696 } else {
2697 if (qp->pri.vid < 0x1000)
2698 mlx4_unregister_vlan(dev->dev, qp->pri.vlan_port,
2699 qp->pri.vid);
2700 qp->pri.vid = qp->pri.candidate_vid;
2701 qp->pri.vlan_port = qp->pri.candidate_vlan_port;
2702 qp->pri.vlan_index = qp->pri.candidate_vlan_index;
2703 }
2704 qp->pri.candidate_vid = 0xFFFF;
2705 qp->pri.update_vid = 0;
2706 }
2707
2708 if (qp->alt.update_vid) {
2709 if (err) {
2710 if (qp->alt.candidate_vid < 0x1000)
2711 mlx4_unregister_vlan(dev->dev, qp->alt.candidate_vlan_port,
2712 qp->alt.candidate_vid);
2713 } else {
2714 if (qp->alt.vid < 0x1000)
2715 mlx4_unregister_vlan(dev->dev, qp->alt.vlan_port,
2716 qp->alt.vid);
2717 qp->alt.vid = qp->alt.candidate_vid;
2718 qp->alt.vlan_port = qp->alt.candidate_vlan_port;
2719 qp->alt.vlan_index = qp->alt.candidate_vlan_index;
2720 }
2721 qp->alt.candidate_vid = 0xFFFF;
2722 qp->alt.update_vid = 0;
2723 }
2724
Roland Dreier225c7b12007-05-08 18:00:38 -07002725 return err;
2726}
2727
Guy Levi3078f5f2017-07-04 16:24:26 +03002728enum {
2729 MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK = (IB_QP_STATE |
2730 IB_QP_PORT),
2731};
2732
Moni Shouae1b866c2016-01-14 17:50:42 +02002733static int _mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2734 int attr_mask, struct ib_udata *udata)
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002735{
Leon Romanovsky17bf1ad2017-08-17 15:50:54 +03002736 enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002737 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2738 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2739 enum ib_qp_state cur_state, new_state;
2740 int err = -EINVAL;
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002741 mutex_lock(&qp->mutex);
2742
2743 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
2744 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
2745
Leon Romanovsky17bf1ad2017-08-17 15:50:54 +03002746 if (cur_state != new_state || cur_state != IB_QPS_RESET) {
Moni Shoua297e0da2013-12-12 18:03:14 +02002747 int port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
2748 ll = rdma_port_get_link_layer(&dev->ib_dev, port);
2749 }
Matan Barakdd5f03b2013-12-12 18:03:11 +02002750
2751 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type,
Moni Shoua297e0da2013-12-12 18:03:14 +02002752 attr_mask, ll)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002753 pr_debug("qpn 0x%x: invalid attribute mask specified "
2754 "for transition %d to %d. qp_type %d,"
2755 " attr_mask 0x%x\n",
2756 ibqp->qp_num, cur_state, new_state,
2757 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002758 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002759 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002760
Guy Levi3078f5f2017-07-04 16:24:26 +03002761 if (ibqp->rwq_ind_tbl) {
2762 if (!(((cur_state == IB_QPS_RESET) &&
2763 (new_state == IB_QPS_INIT)) ||
2764 ((cur_state == IB_QPS_INIT) &&
2765 (new_state == IB_QPS_RTR)))) {
2766 pr_debug("qpn 0x%x: RSS QP unsupported transition %d to %d\n",
2767 ibqp->qp_num, cur_state, new_state);
2768
2769 err = -EOPNOTSUPP;
2770 goto out;
2771 }
2772
2773 if (attr_mask & ~MLX4_IB_MODIFY_QP_RSS_SUP_ATTR_MSK) {
2774 pr_debug("qpn 0x%x: RSS QP unsupported attribute mask 0x%x for transition %d to %d\n",
2775 ibqp->qp_num, attr_mask, cur_state, new_state);
2776
2777 err = -EOPNOTSUPP;
2778 goto out;
2779 }
2780 }
2781
Moni Shouac6215742015-02-03 16:48:39 +02002782 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT)) {
2783 if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
2784 if ((ibqp->qp_type == IB_QPT_RC) ||
2785 (ibqp->qp_type == IB_QPT_UD) ||
2786 (ibqp->qp_type == IB_QPT_UC) ||
2787 (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
2788 (ibqp->qp_type == IB_QPT_XRC_INI)) {
2789 attr->port_num = mlx4_ib_bond_next_port(dev);
2790 }
2791 } else {
2792 /* no sense in changing port_num
2793 * when ports are bonded */
2794 attr_mask &= ~IB_QP_PORT;
2795 }
2796 }
2797
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002798 if ((attr_mask & IB_QP_PORT) &&
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002799 (attr->port_num == 0 || attr->port_num > dev->num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002800 pr_debug("qpn 0x%x: invalid port number (%d) specified "
2801 "for transition %d to %d. qp_type %d\n",
2802 ibqp->qp_num, attr->port_num, cur_state,
2803 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002804 goto out;
2805 }
2806
Or Gerlitz3987a2d2012-01-17 13:39:07 +02002807 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
2808 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
2809 IB_LINK_LAYER_ETHERNET))
2810 goto out;
2811
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002812 if (attr_mask & IB_QP_PKEY_INDEX) {
2813 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002814 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
2815 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
2816 "for transition %d to %d. qp_type %d\n",
2817 ibqp->qp_num, attr->pkey_index, cur_state,
2818 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002819 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002820 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002821 }
2822
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002823 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
2824 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002825 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
2826 "Transition %d to %d. qp_type %d\n",
2827 ibqp->qp_num, attr->max_rd_atomic, cur_state,
2828 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002829 goto out;
2830 }
2831
2832 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
2833 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03002834 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
2835 "Transition %d to %d. qp_type %d\n",
2836 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
2837 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002838 goto out;
2839 }
2840
2841 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
2842 err = 0;
2843 goto out;
2844 }
2845
Guy Levi3078f5f2017-07-04 16:24:26 +03002846 if (ibqp->rwq_ind_tbl && (new_state == IB_QPS_INIT)) {
2847 err = bringup_rss_rwqs(ibqp->rwq_ind_tbl, attr->port_num);
2848 if (err)
2849 goto out;
2850 }
2851
Guy Levi400b1eb2017-07-04 16:24:24 +03002852 err = __mlx4_ib_modify_qp(ibqp, MLX4_IB_QP_SRC, attr, attr_mask,
2853 cur_state, new_state);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002854
Guy Levi3078f5f2017-07-04 16:24:26 +03002855 if (ibqp->rwq_ind_tbl && err)
2856 bring_down_rss_rwqs(ibqp->rwq_ind_tbl);
2857
Moni Shouac6215742015-02-03 16:48:39 +02002858 if (mlx4_is_bonded(dev->dev) && (attr_mask & IB_QP_PORT))
2859 attr->port_num = 1;
2860
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03002861out:
2862 mutex_unlock(&qp->mutex);
2863 return err;
2864}
2865
Moni Shouae1b866c2016-01-14 17:50:42 +02002866int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2867 int attr_mask, struct ib_udata *udata)
2868{
2869 struct mlx4_ib_qp *mqp = to_mqp(ibqp);
2870 int ret;
2871
2872 ret = _mlx4_ib_modify_qp(ibqp, attr, attr_mask, udata);
2873
2874 if (mqp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
2875 struct mlx4_ib_sqp *sqp = to_msqp(mqp);
2876 int err = 0;
2877
2878 if (sqp->roce_v2_gsi)
2879 err = ib_modify_qp(sqp->roce_v2_gsi, attr, attr_mask);
2880 if (err)
2881 pr_err("Failed to modify GSI QP for RoCEv2 (%d)\n",
2882 err);
2883 }
2884 return ret;
2885}
2886
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002887static int vf_get_qp0_qkey(struct mlx4_dev *dev, int qpn, u32 *qkey)
2888{
2889 int i;
2890 for (i = 0; i < dev->caps.num_ports; i++) {
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03002891 if (qpn == dev->caps.spec_qps[i].qp0_proxy ||
2892 qpn == dev->caps.spec_qps[i].qp0_tunnel) {
2893 *qkey = dev->caps.spec_qps[i].qp0_qkey;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002894 return 0;
2895 }
2896 }
2897 return -EINVAL;
2898}
2899
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002900static int build_sriov_qp0_header(struct mlx4_ib_sqp *sqp,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002901 struct ib_ud_wr *wr,
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002902 void *wqe, unsigned *mlx_seg_len)
2903{
2904 struct mlx4_ib_dev *mdev = to_mdev(sqp->qp.ibqp.device);
2905 struct ib_device *ib_dev = &mdev->ib_dev;
2906 struct mlx4_wqe_mlx_seg *mlx = wqe;
2907 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002908 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002909 u16 pkey;
2910 u32 qkey;
2911 int send_size;
2912 int header_size;
2913 int spc;
2914 int i;
2915
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002916 if (wr->wr.opcode != IB_WR_SEND)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002917 return -EINVAL;
2918
2919 send_size = 0;
2920
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002921 for (i = 0; i < wr->wr.num_sge; ++i)
2922 send_size += wr->wr.sg_list[i].length;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002923
2924 /* for proxy-qp0 sends, need to add in size of tunnel header */
2925 /* for tunnel-qp0 sends, tunnel header is already in s/g list */
2926 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER)
2927 send_size += sizeof (struct mlx4_ib_tunnel_header);
2928
Moni Shoua25f40222015-12-23 14:56:56 +02002929 ib_ud_header_init(send_size, 1, 0, 0, 0, 0, 0, 0, &sqp->ud_header);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002930
2931 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_PROXY_SMI_OWNER) {
2932 sqp->ud_header.lrh.service_level =
2933 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
2934 sqp->ud_header.lrh.destination_lid =
2935 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2936 sqp->ud_header.lrh.source_lid =
2937 cpu_to_be16(ah->av.ib.g_slid & 0x7f);
2938 }
2939
2940 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
2941
2942 /* force loopback */
2943 mlx->flags |= cpu_to_be32(MLX4_WQE_MLX_VL15 | 0x1 | MLX4_WQE_MLX_SLR);
2944 mlx->rlid = sqp->ud_header.lrh.destination_lid;
2945
2946 sqp->ud_header.lrh.virtual_lane = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002947 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002948 ib_get_cached_pkey(ib_dev, sqp->qp.port, 0, &pkey);
2949 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
2950 if (sqp->qp.mlx4_ib_qp_type == MLX4_IB_QPT_TUN_SMI_OWNER)
Christoph Hellwige622f2f2015-10-08 09:16:33 +01002951 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002952 else
2953 sqp->ud_header.bth.destination_qpn =
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03002954 cpu_to_be32(mdev->dev->caps.spec_qps[sqp->qp.port - 1].qp0_tunnel);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002955
2956 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002957 if (mlx4_is_master(mdev->dev)) {
2958 if (mlx4_get_parav_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2959 return -EINVAL;
2960 } else {
2961 if (vf_get_qp0_qkey(mdev->dev, sqp->qp.mqp.qpn, &qkey))
2962 return -EINVAL;
2963 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00002964 sqp->ud_header.deth.qkey = cpu_to_be32(qkey);
2965 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.mqp.qpn);
2966
2967 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
2968 sqp->ud_header.immediate_present = 0;
2969
2970 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
2971
2972 /*
2973 * Inline data segments may not cross a 64 byte boundary. If
2974 * our UD header is bigger than the space available up to the
2975 * next 64 byte boundary in the WQE, use two inline data
2976 * segments to hold the UD header.
2977 */
2978 spc = MLX4_INLINE_ALIGN -
2979 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
2980 if (header_size <= spc) {
2981 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
2982 memcpy(inl + 1, sqp->header_buf, header_size);
2983 i = 1;
2984 } else {
2985 inl->byte_count = cpu_to_be32(1 << 31 | spc);
2986 memcpy(inl + 1, sqp->header_buf, spc);
2987
2988 inl = (void *) (inl + 1) + spc;
2989 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
2990 /*
2991 * Need a barrier here to make sure all the data is
2992 * visible before the byte_count field is set.
2993 * Otherwise the HCA prefetcher could grab the 64-byte
2994 * chunk with this inline segment and get a valid (!=
2995 * 0xffffffff) byte count but stale data, and end up
2996 * generating a packet with bad headers.
2997 *
2998 * The first inline segment's byte_count field doesn't
2999 * need a barrier, because it comes after a
3000 * control/MLX segment and therefore is at an offset
3001 * of 16 mod 64.
3002 */
3003 wmb();
3004 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
3005 i = 2;
3006 }
3007
3008 *mlx_seg_len =
3009 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
3010 return 0;
3011}
3012
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03003013static u8 sl_to_vl(struct mlx4_ib_dev *dev, u8 sl, int port_num)
3014{
3015 union sl2vl_tbl_to_u64 tmp_vltab;
3016 u8 vl;
3017
3018 if (sl > 15)
3019 return 0xf;
3020 tmp_vltab.sl64 = atomic64_read(&dev->sl2vl[port_num - 1]);
3021 vl = tmp_vltab.sl8[sl >> 1];
3022 if (sl & 1)
3023 vl &= 0x0f;
3024 else
3025 vl >>= 4;
3026 return vl;
3027}
3028
Talat Batheesha748d602017-02-14 07:24:53 +02003029static int fill_gid_by_hw_index(struct mlx4_ib_dev *ibdev, u8 port_num,
3030 int index, union ib_gid *gid,
3031 enum ib_gid_type *gid_type)
3032{
3033 struct mlx4_ib_iboe *iboe = &ibdev->iboe;
3034 struct mlx4_port_gid_table *port_gid_table;
3035 unsigned long flags;
3036
3037 port_gid_table = &iboe->gids[port_num - 1];
3038 spin_lock_irqsave(&iboe->lock, flags);
3039 memcpy(gid, &port_gid_table->gids[index].gid, sizeof(*gid));
3040 *gid_type = port_gid_table->gids[index].gid_type;
3041 spin_unlock_irqrestore(&iboe->lock, flags);
3042 if (!memcmp(gid, &zgid, sizeof(*gid)))
3043 return -ENOENT;
3044
3045 return 0;
3046}
3047
Moni Shoua3ef967a2016-01-14 17:50:41 +02003048#define MLX4_ROCEV2_QP1_SPORT 0xC000
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003049static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_ud_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07003050 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07003051{
Eli Cohena4788682010-01-27 13:57:03 +00003052 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Talat Batheesha748d602017-02-14 07:24:53 +02003053 struct mlx4_ib_dev *ibdev = to_mdev(ib_dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003054 struct mlx4_wqe_mlx_seg *mlx = wqe;
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003055 struct mlx4_wqe_ctrl_seg *ctrl = wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003056 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003057 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003058 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07003059 u16 pkey;
3060 int send_size;
3061 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07003062 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07003063 int i;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003064 int err = 0;
Paul Bolle57d88cf2013-02-25 09:17:13 -08003065 u16 vlan = 0xffff;
Roland Dreiera29bec12013-02-25 09:02:03 -08003066 bool is_eth;
3067 bool is_vlan = false;
3068 bool is_grh;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003069 bool is_udp = false;
3070 int ip_version = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003071
3072 send_size = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003073 for (i = 0; i < wr->wr.num_sge; ++i)
3074 send_size += wr->wr.sg_list[i].length;
Roland Dreier225c7b12007-05-08 18:00:38 -07003075
Eli Cohenfa417f72010-10-24 21:08:52 -07003076 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
3077 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003078 if (is_eth) {
Talat Batheesha748d602017-02-14 07:24:53 +02003079 enum ib_gid_type gid_type;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003080 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3081 /* When multi-function is enabled, the ib_core gid
3082 * indexes don't necessarily match the hw ones, so
3083 * we must use our own cache */
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003084 err = mlx4_get_roce_gid_from_slave(to_mdev(ib_dev)->dev,
3085 be32_to_cpu(ah->av.ib.port_pd) >> 24,
3086 ah->av.ib.gid_index, &sgid.raw[0]);
3087 if (err)
3088 return err;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003089 } else {
Talat Batheesha748d602017-02-14 07:24:53 +02003090 err = fill_gid_by_hw_index(ibdev, sqp->qp.port,
3091 ah->av.ib.gid_index,
3092 &sgid, &gid_type);
Moni Shoua3ef967a2016-01-14 17:50:41 +02003093 if (!err) {
Talat Batheesha748d602017-02-14 07:24:53 +02003094 is_udp = gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003095 if (is_udp) {
3096 if (ipv6_addr_v4mapped((struct in6_addr *)&sgid))
3097 ip_version = 4;
3098 else
3099 ip_version = 6;
3100 is_grh = false;
3101 }
3102 } else {
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003103 return err;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003104 }
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003105 }
Bart Van Assche0e9855d2014-03-10 10:33:05 +01003106 if (ah->av.eth.vlan != cpu_to_be16(0xffff)) {
Moni Shoua297e0da2013-12-12 18:03:14 +02003107 vlan = be16_to_cpu(ah->av.eth.vlan) & 0x0fff;
3108 is_vlan = 1;
3109 }
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003110 }
Moni Shoua25f40222015-12-23 14:56:56 +02003111 err = ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh,
Moni Shoua3ef967a2016-01-14 17:50:41 +02003112 ip_version, is_udp, 0, &sqp->ud_header);
Moni Shoua25f40222015-12-23 14:56:56 +02003113 if (err)
3114 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07003115
Eli Cohenfa417f72010-10-24 21:08:52 -07003116 if (!is_eth) {
3117 sqp->ud_header.lrh.service_level =
3118 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
3119 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
3120 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
3121 }
3122
Moni Shoua3ef967a2016-01-14 17:50:41 +02003123 if (is_grh || (ip_version == 6)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003124 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07003125 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07003126 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07003127 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
3128 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003129 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003130 memcpy(sqp->ud_header.grh.source_gid.raw, sgid.raw, 16);
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003131 } else {
3132 if (mlx4_is_mfunc(to_mdev(ib_dev)->dev)) {
3133 /* When multi-function is enabled, the ib_core gid
3134 * indexes don't necessarily match the hw ones, so
3135 * we must use our own cache
3136 */
3137 sqp->ud_header.grh.source_gid.global.subnet_prefix =
Jack Morgenstein8ec07bf2016-09-12 19:16:20 +03003138 cpu_to_be64(atomic64_read(&(to_mdev(ib_dev)->sriov.
3139 demux[sqp->qp.port - 1].
3140 subnet_prefix)));
Jack Morgensteinbaa0be72016-09-12 19:16:19 +03003141 sqp->ud_header.grh.source_gid.global.interface_id =
3142 to_mdev(ib_dev)->sriov.demux[sqp->qp.port - 1].
3143 guid_cache[ah->av.ib.gid_index];
3144 } else {
3145 ib_get_cached_gid(ib_dev,
3146 be32_to_cpu(ah->av.ib.port_pd) >> 24,
3147 ah->av.ib.gid_index,
3148 &sqp->ud_header.grh.source_gid, NULL);
3149 }
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003150 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003151 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07003152 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003153 }
3154
Moni Shoua3ef967a2016-01-14 17:50:41 +02003155 if (ip_version == 4) {
3156 sqp->ud_header.ip4.tos =
3157 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
3158 sqp->ud_header.ip4.id = 0;
3159 sqp->ud_header.ip4.frag_off = htons(IP_DF);
3160 sqp->ud_header.ip4.ttl = ah->av.eth.hop_limit;
3161
3162 memcpy(&sqp->ud_header.ip4.saddr,
3163 sgid.raw + 12, 4);
3164 memcpy(&sqp->ud_header.ip4.daddr, ah->av.ib.dgid + 12, 4);
3165 sqp->ud_header.ip4.check = ib_ud_ip4_csum(&sqp->ud_header);
3166 }
3167
3168 if (is_udp) {
3169 sqp->ud_header.udp.dport = htons(ROCE_V2_UDP_DPORT);
3170 sqp->ud_header.udp.sport = htons(MLX4_ROCEV2_QP1_SPORT);
3171 sqp->ud_header.udp.csum = 0;
3172 }
3173
Roland Dreier225c7b12007-05-08 18:00:38 -07003174 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07003175
3176 if (!is_eth) {
3177 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
3178 (sqp->ud_header.lrh.destination_lid ==
3179 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
3180 (sqp->ud_header.lrh.service_level << 8));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003181 if (ah->av.ib.port_pd & cpu_to_be32(0x80000000))
3182 mlx->flags |= cpu_to_be32(0x1); /* force loopback */
Eli Cohenfa417f72010-10-24 21:08:52 -07003183 mlx->rlid = sqp->ud_header.lrh.destination_lid;
3184 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003185
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003186 switch (wr->wr.opcode) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003187 case IB_WR_SEND:
3188 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
3189 sqp->ud_header.immediate_present = 0;
3190 break;
3191 case IB_WR_SEND_WITH_IMM:
3192 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
3193 sqp->ud_header.immediate_present = 1;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003194 sqp->ud_header.immediate_data = wr->wr.ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07003195 break;
3196 default:
3197 return -EINVAL;
3198 }
3199
Eli Cohenfa417f72010-10-24 21:08:52 -07003200 if (is_eth) {
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003201 struct in6_addr in6;
Moni Shoua3ef967a2016-01-14 17:50:41 +02003202 u16 ether_type;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03003203 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
3204
Selvin Xavier69ae5432016-12-19 11:28:46 -08003205 ether_type = (!is_udp) ? ETH_P_IBOE:
Moni Shoua3ef967a2016-01-14 17:50:41 +02003206 (ip_version == 4 ? ETH_P_IP : ETH_P_IPV6);
3207
Oren Duerc0c1d3d72012-04-29 17:04:24 +03003208 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07003209
Moni Shoua1049f132016-01-14 17:47:38 +02003210 ether_addr_copy(sqp->ud_header.eth.smac_h, ah->av.eth.s_mac);
Eli Cohenfa417f72010-10-24 21:08:52 -07003211 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
Jack Morgenstein6ee51a42014-03-12 12:00:37 +02003212 memcpy(&ctrl->srcrb_flags16[0], ah->av.eth.mac, 2);
3213 memcpy(&ctrl->imm, ah->av.eth.mac + 2, 4);
3214 memcpy(&in6, sgid.raw, sizeof(in6));
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003215
Jack Morgenstein3e0629c2014-09-11 14:11:17 +03003216
Eli Cohenfa417f72010-10-24 21:08:52 -07003217 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
3218 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003219 if (!is_vlan) {
Moni Shoua3ef967a2016-01-14 17:50:41 +02003220 sqp->ud_header.eth.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003221 } else {
Moni Shoua3ef967a2016-01-14 17:50:41 +02003222 sqp->ud_header.vlan.type = cpu_to_be16(ether_type);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03003223 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
3224 }
Eli Cohenfa417f72010-10-24 21:08:52 -07003225 } else {
Jack Morgensteinfd10ed82016-09-12 19:16:21 +03003226 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 :
3227 sl_to_vl(to_mdev(ib_dev),
3228 sqp->ud_header.lrh.service_level,
3229 sqp->qp.port);
3230 if (sqp->qp.ibqp.qp_num && sqp->ud_header.lrh.virtual_lane == 15)
3231 return -EINVAL;
Eli Cohenfa417f72010-10-24 21:08:52 -07003232 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
3233 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
3234 }
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003235 sqp->ud_header.bth.solicited_event = !!(wr->wr.send_flags & IB_SEND_SOLICITED);
Roland Dreier225c7b12007-05-08 18:00:38 -07003236 if (!sqp->qp.ibqp.qp_num)
3237 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
3238 else
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003239 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->pkey_index, &pkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003240 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003241 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->remote_qpn);
Roland Dreier225c7b12007-05-08 18:00:38 -07003242 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003243 sqp->ud_header.deth.qkey = cpu_to_be32(wr->remote_qkey & 0x80000000 ?
3244 sqp->qkey : wr->remote_qkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003245 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
3246
3247 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
3248
3249 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003250 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07003251 for (i = 0; i < header_size / 4; ++i) {
3252 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003253 pr_err(" [%02x] ", i * 4);
3254 pr_cont(" %08x",
3255 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07003256 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003257 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07003258 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03003259 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07003260 }
3261
Roland Dreiere61ef242007-06-18 09:23:47 -07003262 /*
3263 * Inline data segments may not cross a 64 byte boundary. If
3264 * our UD header is bigger than the space available up to the
3265 * next 64 byte boundary in the WQE, use two inline data
3266 * segments to hold the UD header.
3267 */
3268 spc = MLX4_INLINE_ALIGN -
3269 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3270 if (header_size <= spc) {
3271 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
3272 memcpy(inl + 1, sqp->header_buf, header_size);
3273 i = 1;
3274 } else {
3275 inl->byte_count = cpu_to_be32(1 << 31 | spc);
3276 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07003277
Roland Dreiere61ef242007-06-18 09:23:47 -07003278 inl = (void *) (inl + 1) + spc;
3279 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
3280 /*
3281 * Need a barrier here to make sure all the data is
3282 * visible before the byte_count field is set.
3283 * Otherwise the HCA prefetcher could grab the 64-byte
3284 * chunk with this inline segment and get a valid (!=
3285 * 0xffffffff) byte count but stale data, and end up
3286 * generating a packet with bad headers.
3287 *
3288 * The first inline segment's byte_count field doesn't
3289 * need a barrier, because it comes after a
3290 * control/MLX segment and therefore is at an offset
3291 * of 16 mod 64.
3292 */
3293 wmb();
3294 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
3295 i = 2;
3296 }
3297
Roland Dreierf4380002008-04-16 21:09:28 -07003298 *mlx_seg_len =
3299 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
3300 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003301}
3302
3303static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
3304{
3305 unsigned cur;
3306 struct mlx4_ib_cq *cq;
3307
3308 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003309 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07003310 return 0;
3311
3312 cq = to_mcq(ib_cq);
3313 spin_lock(&cq->lock);
3314 cur = wq->head - wq->tail;
3315 spin_unlock(&cq->lock);
3316
Roland Dreier0e6e7412007-06-18 08:13:48 -07003317 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07003318}
3319
Roland Dreier95d04f02008-07-23 08:12:26 -07003320static __be32 convert_access(int acc)
3321{
Shani Michaeli6ff63e12013-02-06 16:19:15 +00003322 return (acc & IB_ACCESS_REMOTE_ATOMIC ?
3323 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_ATOMIC) : 0) |
3324 (acc & IB_ACCESS_REMOTE_WRITE ?
3325 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_WRITE) : 0) |
3326 (acc & IB_ACCESS_REMOTE_READ ?
3327 cpu_to_be32(MLX4_WQE_FMR_AND_BIND_PERM_REMOTE_READ) : 0) |
Roland Dreier95d04f02008-07-23 08:12:26 -07003328 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
3329 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
3330}
3331
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003332static void set_reg_seg(struct mlx4_wqe_fmr_seg *fseg,
3333 struct ib_reg_wr *wr)
3334{
3335 struct mlx4_ib_mr *mr = to_mmr(wr->mr);
3336
3337 fseg->flags = convert_access(wr->access);
3338 fseg->mem_key = cpu_to_be32(wr->key);
3339 fseg->buf_list = cpu_to_be64(mr->page_map);
3340 fseg->start_addr = cpu_to_be64(mr->ibmr.iova);
3341 fseg->reg_len = cpu_to_be64(mr->ibmr.length);
3342 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
3343 fseg->page_size = cpu_to_be32(ilog2(mr->ibmr.page_size));
3344 fseg->reserved[0] = 0;
3345 fseg->reserved[1] = 0;
3346}
3347
Roland Dreier95d04f02008-07-23 08:12:26 -07003348static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
3349{
Shani Michaeliaee38fa2013-02-06 16:19:07 +00003350 memset(iseg, 0, sizeof(*iseg));
3351 iseg->mem_key = cpu_to_be32(rkey);
Roland Dreier95d04f02008-07-23 08:12:26 -07003352}
3353
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003354static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
3355 u64 remote_addr, u32 rkey)
3356{
3357 rseg->raddr = cpu_to_be64(remote_addr);
3358 rseg->rkey = cpu_to_be32(rkey);
3359 rseg->reserved = 0;
3360}
3361
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003362static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg,
3363 struct ib_atomic_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003364{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003365 if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
3366 aseg->swap_add = cpu_to_be64(wr->swap);
3367 aseg->compare = cpu_to_be64(wr->compare_add);
3368 } else if (wr->wr.opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
3369 aseg->swap_add = cpu_to_be64(wr->compare_add);
3370 aseg->compare = cpu_to_be64(wr->compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003371 } else {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003372 aseg->swap_add = cpu_to_be64(wr->compare_add);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003373 aseg->compare = 0;
3374 }
3375
3376}
3377
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003378static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003379 struct ib_atomic_wr *wr)
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003380{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003381 aseg->swap_add = cpu_to_be64(wr->swap);
3382 aseg->swap_add_mask = cpu_to_be64(wr->swap_mask);
3383 aseg->compare = cpu_to_be64(wr->compare_add);
3384 aseg->compare_mask = cpu_to_be64(wr->compare_add_mask);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003385}
3386
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003387static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003388 struct ib_ud_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003389{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003390 memcpy(dseg->av, &to_mah(wr->ah)->av, sizeof (struct mlx4_av));
3391 dseg->dqpn = cpu_to_be32(wr->remote_qpn);
3392 dseg->qkey = cpu_to_be32(wr->remote_qkey);
3393 dseg->vlan = to_mah(wr->ah)->av.eth.vlan;
3394 memcpy(dseg->mac, to_mah(wr->ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003395}
3396
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003397static void set_tunnel_datagram_seg(struct mlx4_ib_dev *dev,
3398 struct mlx4_wqe_datagram_seg *dseg,
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003399 struct ib_ud_wr *wr,
Jack Morgenstein97982f52014-05-29 16:31:02 +03003400 enum mlx4_ib_qp_type qpt)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003401{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003402 union mlx4_ext_av *av = &to_mah(wr->ah)->av;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003403 struct mlx4_av sqp_av = {0};
3404 int port = *((u8 *) &av->ib.port_pd) & 0x3;
3405
3406 /* force loopback */
3407 sqp_av.port_pd = av->ib.port_pd | cpu_to_be32(0x80000000);
3408 sqp_av.g_slid = av->ib.g_slid & 0x7f; /* no GRH */
3409 sqp_av.sl_tclass_flowlabel = av->ib.sl_tclass_flowlabel &
3410 cpu_to_be32(0xf0000000);
3411
3412 memcpy(dseg->av, &sqp_av, sizeof (struct mlx4_av));
Jack Morgenstein97982f52014-05-29 16:31:02 +03003413 if (qpt == MLX4_IB_QPT_PROXY_GSI)
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03003414 dseg->dqpn = cpu_to_be32(dev->dev->caps.spec_qps[port - 1].qp1_tunnel);
Jack Morgenstein97982f52014-05-29 16:31:02 +03003415 else
Eran Ben Elishac73c8b12017-08-28 16:38:20 +03003416 dseg->dqpn = cpu_to_be32(dev->dev->caps.spec_qps[port - 1].qp0_tunnel);
Jack Morgenstein47605df2012-08-03 08:40:57 +00003417 /* Use QKEY from the QP context, which is set by master */
3418 dseg->qkey = cpu_to_be32(IB_QP_SET_QKEY);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003419}
3420
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003421static void build_tunnel_header(struct ib_ud_wr *wr, void *wqe, unsigned *mlx_seg_len)
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003422{
3423 struct mlx4_wqe_inline_seg *inl = wqe;
3424 struct mlx4_ib_tunnel_header hdr;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003425 struct mlx4_ib_ah *ah = to_mah(wr->ah);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003426 int spc;
3427 int i;
3428
3429 memcpy(&hdr.av, &ah->av, sizeof hdr.av);
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003430 hdr.remote_qpn = cpu_to_be32(wr->remote_qpn);
3431 hdr.pkey_index = cpu_to_be16(wr->pkey_index);
3432 hdr.qkey = cpu_to_be32(wr->remote_qkey);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003433 memcpy(hdr.mac, ah->av.eth.mac, 6);
3434 hdr.vlan = ah->av.eth.vlan;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003435
3436 spc = MLX4_INLINE_ALIGN -
3437 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
3438 if (sizeof (hdr) <= spc) {
3439 memcpy(inl + 1, &hdr, sizeof (hdr));
3440 wmb();
3441 inl->byte_count = cpu_to_be32(1 << 31 | sizeof (hdr));
3442 i = 1;
3443 } else {
3444 memcpy(inl + 1, &hdr, spc);
3445 wmb();
3446 inl->byte_count = cpu_to_be32(1 << 31 | spc);
3447
3448 inl = (void *) (inl + 1) + spc;
3449 memcpy(inl + 1, (void *) &hdr + spc, sizeof (hdr) - spc);
3450 wmb();
3451 inl->byte_count = cpu_to_be32(1 << 31 | (sizeof (hdr) - spc));
3452 i = 2;
3453 }
3454
3455 *mlx_seg_len =
3456 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + sizeof (hdr), 16);
3457}
3458
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003459static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07003460{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003461 u32 *t = dseg;
3462 struct mlx4_wqe_inline_seg *iseg = dseg;
3463
3464 t[1] = 0;
3465
3466 /*
3467 * Need a barrier here before writing the byte_count field to
3468 * make sure that all the data is visible before the
3469 * byte_count field is set. Otherwise, if the segment begins
3470 * a new cacheline, the HCA prefetcher could grab the 64-byte
3471 * chunk and get a valid (!= * 0xffffffff) byte count but
3472 * stale data, and end up sending the wrong data.
3473 */
3474 wmb();
3475
3476 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
3477}
3478
3479static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3480{
Roland Dreierd420d9e2007-07-18 11:46:27 -07003481 dseg->lkey = cpu_to_be32(sg->lkey);
3482 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003483
3484 /*
3485 * Need a barrier here before writing the byte_count field to
3486 * make sure that all the data is visible before the
3487 * byte_count field is set. Otherwise, if the segment begins
3488 * a new cacheline, the HCA prefetcher could grab the 64-byte
3489 * chunk and get a valid (!= * 0xffffffff) byte count but
3490 * stale data, and end up sending the wrong data.
3491 */
3492 wmb();
3493
3494 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07003495}
3496
Roland Dreier2242fa42007-10-09 19:59:05 -07003497static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
3498{
3499 dseg->byte_count = cpu_to_be32(sg->length);
3500 dseg->lkey = cpu_to_be32(sg->lkey);
3501 dseg->addr = cpu_to_be64(sg->addr);
3502}
3503
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003504static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_ud_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003505 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08003506 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07003507{
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003508 unsigned halign = ALIGN(sizeof *wqe + wr->hlen, 16);
Eli Cohenb832be12008-04-16 21:09:27 -07003509
Eli Cohen417608c2009-11-12 11:19:44 -08003510 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
3511 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07003512
3513 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003514 wr->wr.num_sge > qp->sq.max_gs - (halign >> 4)))
Eli Cohenb832be12008-04-16 21:09:27 -07003515 return -EINVAL;
3516
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003517 memcpy(wqe->header, wr->header, wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003518
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003519 *lso_hdr_sz = cpu_to_be32(wr->mss << 16 | wr->hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07003520 *lso_seg_len = halign;
3521 return 0;
3522}
3523
Roland Dreier95d04f02008-07-23 08:12:26 -07003524static __be32 send_ieth(struct ib_send_wr *wr)
3525{
3526 switch (wr->opcode) {
3527 case IB_WR_SEND_WITH_IMM:
3528 case IB_WR_RDMA_WRITE_WITH_IMM:
3529 return wr->ex.imm_data;
3530
3531 case IB_WR_SEND_WITH_INV:
3532 return cpu_to_be32(wr->ex.invalidate_rkey);
3533
3534 default:
3535 return 0;
3536 }
3537}
3538
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003539static void add_zero_len_inline(void *wqe)
3540{
3541 struct mlx4_wqe_inline_seg *inl = wqe;
3542 memset(wqe, 0, 16);
3543 inl->byte_count = cpu_to_be32(1 << 31);
3544}
3545
Roland Dreier225c7b12007-05-08 18:00:38 -07003546int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
3547 struct ib_send_wr **bad_wr)
3548{
3549 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3550 void *wqe;
3551 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003552 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07003553 unsigned long flags;
3554 int nreq;
3555 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02003556 unsigned ind;
3557 int uninitialized_var(stamp);
3558 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07003559 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003560 __be32 dummy;
3561 __be32 *lso_wqe;
3562 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08003563 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07003564 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003565 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003566
Moni Shouae1b866c2016-01-14 17:50:42 +02003567 if (qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI) {
3568 struct mlx4_ib_sqp *sqp = to_msqp(qp);
3569
3570 if (sqp->roce_v2_gsi) {
3571 struct mlx4_ib_ah *ah = to_mah(ud_wr(wr)->ah);
Talat Batheesha748d602017-02-14 07:24:53 +02003572 enum ib_gid_type gid_type;
Moni Shouae1b866c2016-01-14 17:50:42 +02003573 union ib_gid gid;
3574
Talat Batheesha748d602017-02-14 07:24:53 +02003575 if (!fill_gid_by_hw_index(mdev, sqp->qp.port,
3576 ah->av.ib.gid_index,
3577 &gid, &gid_type))
3578 qp = (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) ?
3579 to_mqp(sqp->roce_v2_gsi) : qp;
3580 else
Moni Shouae1b866c2016-01-14 17:50:42 +02003581 pr_err("Failed to get gid at index %d. RoCEv2 will not work properly\n",
3582 ah->av.ib.gid_index);
Moni Shouae1b866c2016-01-14 17:50:42 +02003583 }
3584 }
3585
Roland Dreier96db0e02007-10-30 10:53:54 -07003586 spin_lock_irqsave(&qp->sq.lock, flags);
Yishai Hadas35f05da2015-02-08 11:49:34 +02003587 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3588 err = -EIO;
3589 *bad_wr = wr;
3590 nreq = 0;
3591 goto out;
3592 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003593
Jack Morgensteinea54b102008-01-28 10:40:59 +02003594 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07003595
3596 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003597 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08003598 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003599
Roland Dreier225c7b12007-05-08 18:00:38 -07003600 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
3601 err = -ENOMEM;
3602 *bad_wr = wr;
3603 goto out;
3604 }
3605
3606 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
3607 err = -EINVAL;
3608 *bad_wr = wr;
3609 goto out;
3610 }
3611
Roland Dreier0e6e7412007-06-18 08:13:48 -07003612 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02003613 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07003614
3615 ctrl->srcrb_flags =
3616 (wr->send_flags & IB_SEND_SIGNALED ?
3617 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
3618 (wr->send_flags & IB_SEND_SOLICITED ?
3619 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07003620 ((wr->send_flags & IB_SEND_IP_CSUM) ?
3621 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
3622 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07003623 qp->sq_signal_bits;
3624
Roland Dreier95d04f02008-07-23 08:12:26 -07003625 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07003626
3627 wqe += sizeof *ctrl;
3628 size = sizeof *ctrl / 16;
3629
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003630 switch (qp->mlx4_ib_qp_type) {
3631 case MLX4_IB_QPT_RC:
3632 case MLX4_IB_QPT_UC:
Roland Dreier225c7b12007-05-08 18:00:38 -07003633 switch (wr->opcode) {
3634 case IB_WR_ATOMIC_CMP_AND_SWP:
3635 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003636 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003637 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3638 atomic_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003639 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3640
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003641 set_atomic_seg(wqe, atomic_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003642 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07003643
Roland Dreier225c7b12007-05-08 18:00:38 -07003644 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3645 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
3646
3647 break;
3648
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003649 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003650 set_raddr_seg(wqe, atomic_wr(wr)->remote_addr,
3651 atomic_wr(wr)->rkey);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003652 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3653
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003654 set_masked_atomic_seg(wqe, atomic_wr(wr));
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03003655 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
3656
3657 size += (sizeof (struct mlx4_wqe_raddr_seg) +
3658 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
3659
3660 break;
3661
Roland Dreier225c7b12007-05-08 18:00:38 -07003662 case IB_WR_RDMA_READ:
3663 case IB_WR_RDMA_WRITE:
3664 case IB_WR_RDMA_WRITE_WITH_IMM:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003665 set_raddr_seg(wqe, rdma_wr(wr)->remote_addr,
3666 rdma_wr(wr)->rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07003667 wqe += sizeof (struct mlx4_wqe_raddr_seg);
3668 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003669 break;
3670
Roland Dreier95d04f02008-07-23 08:12:26 -07003671 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07003672 ctrl->srcrb_flags |=
3673 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07003674 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
3675 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
3676 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
3677 break;
3678
Sagi Grimberg1b2cd0f2015-10-13 19:11:27 +03003679 case IB_WR_REG_MR:
3680 ctrl->srcrb_flags |=
3681 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
3682 set_reg_seg(wqe, reg_wr(wr));
3683 wqe += sizeof(struct mlx4_wqe_fmr_seg);
3684 size += sizeof(struct mlx4_wqe_fmr_seg) / 16;
3685 break;
3686
Roland Dreier225c7b12007-05-08 18:00:38 -07003687 default:
3688 /* No extra segments required for sends */
3689 break;
3690 }
3691 break;
3692
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003693 case MLX4_IB_QPT_TUN_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003694 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3695 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003696 if (unlikely(err)) {
3697 *bad_wr = wr;
3698 goto out;
3699 }
3700 wqe += seglen;
3701 size += seglen / 16;
3702 break;
3703 case MLX4_IB_QPT_TUN_SMI:
3704 case MLX4_IB_QPT_TUN_GSI:
3705 /* this is a UD qp used in MAD responses to slaves. */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003706 set_datagram_seg(wqe, ud_wr(wr));
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003707 /* set the forced-loopback bit in the data seg av */
3708 *(__be32 *) wqe |= cpu_to_be32(0x80000000);
3709 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3710 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
3711 break;
3712 case MLX4_IB_QPT_UD:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003713 set_datagram_seg(wqe, ud_wr(wr));
Roland Dreier225c7b12007-05-08 18:00:38 -07003714 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3715 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07003716
3717 if (wr->opcode == IB_WR_LSO) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003718 err = build_lso_seg(wqe, ud_wr(wr), qp, &seglen,
3719 &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07003720 if (unlikely(err)) {
3721 *bad_wr = wr;
3722 goto out;
3723 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003724 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07003725 wqe += seglen;
3726 size += seglen / 16;
3727 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003728 break;
3729
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003730 case MLX4_IB_QPT_PROXY_SMI_OWNER:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003731 err = build_sriov_qp0_header(to_msqp(qp), ud_wr(wr),
3732 ctrl, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003733 if (unlikely(err)) {
3734 *bad_wr = wr;
3735 goto out;
3736 }
3737 wqe += seglen;
3738 size += seglen / 16;
3739 /* to start tunnel header on a cache-line boundary */
3740 add_zero_len_inline(wqe);
3741 wqe += 16;
3742 size++;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003743 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003744 wqe += seglen;
3745 size += seglen / 16;
3746 break;
3747 case MLX4_IB_QPT_PROXY_SMI:
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003748 case MLX4_IB_QPT_PROXY_GSI:
3749 /* If we are tunneling special qps, this is a UD qp.
3750 * In this case we first add a UD segment targeting
3751 * the tunnel qp, and then add a header with address
3752 * information */
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003753 set_tunnel_datagram_seg(to_mdev(ibqp->device), wqe,
3754 ud_wr(wr),
Jack Morgenstein97982f52014-05-29 16:31:02 +03003755 qp->mlx4_ib_qp_type);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003756 wqe += sizeof (struct mlx4_wqe_datagram_seg);
3757 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003758 build_tunnel_header(ud_wr(wr), wqe, &seglen);
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003759 wqe += seglen;
3760 size += seglen / 16;
3761 break;
3762
3763 case MLX4_IB_QPT_SMI:
3764 case MLX4_IB_QPT_GSI:
Christoph Hellwige622f2f2015-10-08 09:16:33 +01003765 err = build_mlx_header(to_msqp(qp), ud_wr(wr), ctrl,
3766 &seglen);
Roland Dreierf4380002008-04-16 21:09:28 -07003767 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003768 *bad_wr = wr;
3769 goto out;
3770 }
Roland Dreierf4380002008-04-16 21:09:28 -07003771 wqe += seglen;
3772 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07003773 break;
3774
3775 default:
3776 break;
3777 }
3778
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003779 /*
3780 * Write data segments in reverse order, so as to
3781 * overwrite cacheline stamp last within each
3782 * cacheline. This avoids issues with WQE
3783 * prefetching.
3784 */
Roland Dreier225c7b12007-05-08 18:00:38 -07003785
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003786 dseg = wqe;
3787 dseg += wr->num_sge - 1;
3788 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07003789
3790 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003791 if (unlikely(qp->mlx4_ib_qp_type == MLX4_IB_QPT_SMI ||
3792 qp->mlx4_ib_qp_type == MLX4_IB_QPT_GSI ||
3793 qp->mlx4_ib_qp_type &
3794 (MLX4_IB_QPT_PROXY_SMI_OWNER | MLX4_IB_QPT_TUN_SMI_OWNER))) {
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003795 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003796 size += sizeof (struct mlx4_wqe_data_seg) / 16;
3797 }
3798
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07003799 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
3800 set_data_seg(dseg, wr->sg_list + i);
3801
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08003802 /*
3803 * Possibly overwrite stamping in cacheline with LSO
3804 * segment only after making sure all data segments
3805 * are written.
3806 */
3807 wmb();
3808 *lso_wqe = lso_hdr_sz;
3809
Brenden Blanco224e92e2016-07-19 12:16:54 -07003810 ctrl->qpn_vlan.fence_size = (wr->send_flags & IB_SEND_FENCE ?
3811 MLX4_WQE_CTRL_FENCE : 0) | size;
Roland Dreier225c7b12007-05-08 18:00:38 -07003812
3813 /*
3814 * Make sure descriptor is fully written before
3815 * setting ownership bit (because HW can start
3816 * executing as soon as we do).
3817 */
3818 wmb();
3819
Roland Dreier59b0ed122007-05-19 08:51:58 -07003820 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02003821 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07003822 err = -EINVAL;
3823 goto out;
3824 }
3825
3826 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08003827 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07003828
Jack Morgensteinea54b102008-01-28 10:40:59 +02003829 stamp = ind + qp->sq_spare_wqes;
3830 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
3831
Roland Dreier0e6e7412007-06-18 08:13:48 -07003832 /*
3833 * We can improve latency by not stamping the last
3834 * send queue WQE until after ringing the doorbell, so
3835 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02003836 *
3837 * Same optimization applies to padding with NOP wqe
3838 * in case of WQE shrinking (used to prevent wrap-around
3839 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07003840 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02003841 if (wr->next) {
3842 stamp_send_wqe(qp, stamp, size * 16);
3843 ind = pad_wraparound(qp, ind);
3844 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003845 }
3846
3847out:
3848 if (likely(nreq)) {
3849 qp->sq.head += nreq;
3850
3851 /*
3852 * Make sure that descriptors are written before
3853 * doorbell record.
3854 */
3855 wmb();
3856
3857 writel(qp->doorbell_qpn,
3858 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
3859
3860 /*
3861 * Make sure doorbells don't leak out of SQ spinlock
3862 * and reach the HCA out of order.
3863 */
3864 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07003865
Jack Morgensteinea54b102008-01-28 10:40:59 +02003866 stamp_send_wqe(qp, stamp, size * 16);
3867
3868 ind = pad_wraparound(qp, ind);
3869 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07003870 }
3871
Roland Dreier96db0e02007-10-30 10:53:54 -07003872 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07003873
3874 return err;
3875}
3876
3877int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
3878 struct ib_recv_wr **bad_wr)
3879{
3880 struct mlx4_ib_qp *qp = to_mqp(ibqp);
3881 struct mlx4_wqe_data_seg *scat;
3882 unsigned long flags;
3883 int err = 0;
3884 int nreq;
3885 int ind;
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003886 int max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003887 int i;
Yishai Hadas35f05da2015-02-08 11:49:34 +02003888 struct mlx4_ib_dev *mdev = to_mdev(ibqp->device);
Roland Dreier225c7b12007-05-08 18:00:38 -07003889
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003890 max_gs = qp->rq.max_gs;
Roland Dreier225c7b12007-05-08 18:00:38 -07003891 spin_lock_irqsave(&qp->rq.lock, flags);
3892
Yishai Hadas35f05da2015-02-08 11:49:34 +02003893 if (mdev->dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
3894 err = -EIO;
3895 *bad_wr = wr;
3896 nreq = 0;
3897 goto out;
3898 }
3899
Roland Dreier0e6e7412007-06-18 08:13:48 -07003900 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003901
3902 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08003903 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003904 err = -ENOMEM;
3905 *bad_wr = wr;
3906 goto out;
3907 }
3908
3909 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
3910 err = -EINVAL;
3911 *bad_wr = wr;
3912 goto out;
3913 }
3914
3915 scat = get_recv_wqe(qp, ind);
3916
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003917 if (qp->mlx4_ib_qp_type & (MLX4_IB_QPT_PROXY_SMI_OWNER |
3918 MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI)) {
3919 ib_dma_sync_single_for_device(ibqp->device,
3920 qp->sqp_proxy_rcv[ind].map,
3921 sizeof (struct mlx4_ib_proxy_sqp_hdr),
3922 DMA_FROM_DEVICE);
3923 scat->byte_count =
3924 cpu_to_be32(sizeof (struct mlx4_ib_proxy_sqp_hdr));
3925 /* use dma lkey from upper layer entry */
3926 scat->lkey = cpu_to_be32(wr->sg_list->lkey);
3927 scat->addr = cpu_to_be64(qp->sqp_proxy_rcv[ind].map);
3928 scat++;
3929 max_gs--;
3930 }
3931
Roland Dreier2242fa42007-10-09 19:59:05 -07003932 for (i = 0; i < wr->num_sge; ++i)
3933 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07003934
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +00003935 if (i < max_gs) {
Roland Dreier225c7b12007-05-08 18:00:38 -07003936 scat[i].byte_count = 0;
3937 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
3938 scat[i].addr = 0;
3939 }
3940
3941 qp->rq.wrid[ind] = wr->wr_id;
3942
Roland Dreier0e6e7412007-06-18 08:13:48 -07003943 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07003944 }
3945
3946out:
3947 if (likely(nreq)) {
3948 qp->rq.head += nreq;
3949
3950 /*
3951 * Make sure that descriptors are written before
3952 * doorbell record.
3953 */
3954 wmb();
3955
3956 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
3957 }
3958
3959 spin_unlock_irqrestore(&qp->rq.lock, flags);
3960
3961 return err;
3962}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03003963
3964static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
3965{
3966 switch (mlx4_state) {
3967 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
3968 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
3969 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
3970 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
3971 case MLX4_QP_STATE_SQ_DRAINING:
3972 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
3973 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
3974 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
3975 default: return -1;
3976 }
3977}
3978
3979static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
3980{
3981 switch (mlx4_mig_state) {
3982 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
3983 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
3984 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
3985 default: return -1;
3986 }
3987}
3988
3989static int to_ib_qp_access_flags(int mlx4_flags)
3990{
3991 int ib_flags = 0;
3992
3993 if (mlx4_flags & MLX4_QP_BIT_RRE)
3994 ib_flags |= IB_ACCESS_REMOTE_READ;
3995 if (mlx4_flags & MLX4_QP_BIT_RWE)
3996 ib_flags |= IB_ACCESS_REMOTE_WRITE;
3997 if (mlx4_flags & MLX4_QP_BIT_RAE)
3998 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
3999
4000 return ib_flags;
4001}
4002
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004003static void to_rdma_ah_attr(struct mlx4_ib_dev *ibdev,
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004004 struct rdma_ah_attr *ah_attr,
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004005 struct mlx4_qp_path *path)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004006{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004007 struct mlx4_dev *dev = ibdev->dev;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004008 u8 port_num = path->sched_queue & 0x40 ? 2 : 1;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004009
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004010 memset(ah_attr, 0, sizeof(*ah_attr));
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004011 ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port_num);
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004012 if (port_num == 0 || port_num > dev->caps.num_ports)
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004013 return;
4014
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004015 if (ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE)
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004016 rdma_ah_set_sl(ah_attr, ((path->sched_queue >> 3) & 0x7) |
4017 ((path->sched_queue & 4) << 1));
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004018 else
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004019 rdma_ah_set_sl(ah_attr, (path->sched_queue >> 2) & 0xf);
Dasaratharaman Chandramouli44c58482017-04-29 14:41:29 -04004020 rdma_ah_set_port_num(ah_attr, port_num);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03004021
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004022 rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
4023 rdma_ah_set_path_bits(ah_attr, path->grh_mylmc & 0x7f);
4024 rdma_ah_set_static_rate(ah_attr,
4025 path->static_rate ? path->static_rate - 5 : 0);
4026 if (path->grh_mylmc & (1 << 7)) {
4027 rdma_ah_set_grh(ah_attr, NULL,
4028 be32_to_cpu(path->tclass_flowlabel) & 0xfffff,
4029 path->mgid_index,
4030 path->hop_limit,
4031 (be32_to_cpu(path->tclass_flowlabel)
4032 >> 20) & 0xff);
4033 rdma_ah_set_dgid_raw(ah_attr, path->rgid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004034 }
4035}
4036
4037int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
4038 struct ib_qp_init_attr *qp_init_attr)
4039{
4040 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
4041 struct mlx4_ib_qp *qp = to_mqp(ibqp);
4042 struct mlx4_qp_context context;
4043 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07004044 int err = 0;
4045
Guy Levi3078f5f2017-07-04 16:24:26 +03004046 if (ibqp->rwq_ind_tbl)
4047 return -EOPNOTSUPP;
4048
Dotan Barak0df670302008-04-16 21:09:34 -07004049 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004050
4051 if (qp->state == IB_QPS_RESET) {
4052 qp_attr->qp_state = IB_QPS_RESET;
4053 goto done;
4054 }
4055
4056 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07004057 if (err) {
4058 err = -EINVAL;
4059 goto out;
4060 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004061
4062 mlx4_state = be32_to_cpu(context.flags) >> 28;
4063
Dotan Barak0df670302008-04-16 21:09:34 -07004064 qp->state = to_ib_qp_state(mlx4_state);
4065 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004066 qp_attr->path_mtu = context.mtu_msgmax >> 5;
4067 qp_attr->path_mig_state =
4068 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
4069 qp_attr->qkey = be32_to_cpu(context.qkey);
4070 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
4071 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
4072 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
4073 qp_attr->qp_access_flags =
4074 to_ib_qp_access_flags(be32_to_cpu(context.params2));
4075
4076 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Dasaratharaman Chandramouli71d53ab2017-04-29 14:41:23 -04004077 to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
4078 to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004079 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
Dasaratharaman Chandramoulid8966fc2017-04-29 14:41:28 -04004080 qp_attr->alt_port_num =
4081 rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004082 }
4083
4084 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07004085 if (qp_attr->qp_state == IB_QPS_INIT)
4086 qp_attr->port_num = qp->port;
4087 else
4088 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004089
4090 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
4091 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
4092
4093 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
4094
4095 qp_attr->max_dest_rd_atomic =
4096 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
4097 qp_attr->min_rnr_timer =
4098 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
4099 qp_attr->timeout = context.pri_path.ackto >> 3;
4100 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
4101 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
4102 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
4103
4104done:
4105 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004106 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
4107 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
4108
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004109 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004110 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
4111 qp_attr->cap.max_send_sge = qp->sq.max_gs;
4112 } else {
4113 qp_attr->cap.max_send_wr = 0;
4114 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004115 }
4116
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07004117 /*
4118 * We don't support inline sends for kernel QPs (yet), and we
4119 * don't know what userspace's value should be.
4120 */
4121 qp_attr->cap.max_inline_data = 0;
4122
4123 qp_init_attr->cap = qp_attr->cap;
4124
Ron Livne521e5752008-07-14 23:48:48 -07004125 qp_init_attr->create_flags = 0;
4126 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
4127 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
4128
4129 if (qp->flags & MLX4_IB_QP_LSO)
4130 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
4131
Matan Barakc1c98502013-11-07 15:25:17 +02004132 if (qp->flags & MLX4_IB_QP_NETIF)
4133 qp_init_attr->create_flags |= IB_QP_CREATE_NETIF_QP;
4134
Dotan Barak46db5672012-08-23 14:09:03 +00004135 qp_init_attr->sq_sig_type =
4136 qp->sq_signal_bits == cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) ?
4137 IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
4138
Dotan Barak0df670302008-04-16 21:09:34 -07004139out:
4140 mutex_unlock(&qp->mutex);
4141 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03004142}
4143
Guy Levi400b1eb2017-07-04 16:24:24 +03004144struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
4145 struct ib_wq_init_attr *init_attr,
4146 struct ib_udata *udata)
4147{
4148 struct mlx4_ib_dev *dev;
4149 struct ib_qp_init_attr ib_qp_init_attr;
4150 struct mlx4_ib_qp *qp;
4151 struct mlx4_ib_create_wq ucmd;
4152 int err, required_cmd_sz;
4153
4154 if (!(udata && pd->uobject))
4155 return ERR_PTR(-EINVAL);
4156
Guy Levi078b3572017-08-17 15:50:47 +03004157 required_cmd_sz = offsetof(typeof(ucmd), comp_mask) +
4158 sizeof(ucmd.comp_mask);
Guy Levi400b1eb2017-07-04 16:24:24 +03004159 if (udata->inlen < required_cmd_sz) {
4160 pr_debug("invalid inlen\n");
4161 return ERR_PTR(-EINVAL);
4162 }
4163
4164 if (udata->inlen > sizeof(ucmd) &&
4165 !ib_is_udata_cleared(udata, sizeof(ucmd),
4166 udata->inlen - sizeof(ucmd))) {
4167 pr_debug("inlen is not supported\n");
4168 return ERR_PTR(-EOPNOTSUPP);
4169 }
4170
4171 if (udata->outlen)
4172 return ERR_PTR(-EOPNOTSUPP);
4173
4174 dev = to_mdev(pd->device);
4175
4176 if (init_attr->wq_type != IB_WQT_RQ) {
4177 pr_debug("unsupported wq type %d\n", init_attr->wq_type);
4178 return ERR_PTR(-EOPNOTSUPP);
4179 }
4180
4181 if (init_attr->create_flags) {
4182 pr_debug("unsupported create_flags %u\n",
4183 init_attr->create_flags);
4184 return ERR_PTR(-EOPNOTSUPP);
4185 }
4186
4187 qp = kzalloc(sizeof(*qp), GFP_KERNEL);
4188 if (!qp)
4189 return ERR_PTR(-ENOMEM);
4190
4191 qp->pri.vid = 0xFFFF;
4192 qp->alt.vid = 0xFFFF;
4193
4194 memset(&ib_qp_init_attr, 0, sizeof(ib_qp_init_attr));
4195 ib_qp_init_attr.qp_context = init_attr->wq_context;
4196 ib_qp_init_attr.qp_type = IB_QPT_RAW_PACKET;
4197 ib_qp_init_attr.cap.max_recv_wr = init_attr->max_wr;
4198 ib_qp_init_attr.cap.max_recv_sge = init_attr->max_sge;
4199 ib_qp_init_attr.recv_cq = init_attr->cq;
4200 ib_qp_init_attr.send_cq = ib_qp_init_attr.recv_cq; /* Dummy CQ */
4201
4202 err = create_qp_common(dev, pd, MLX4_IB_RWQ_SRC, &ib_qp_init_attr,
4203 udata, 0, &qp);
4204 if (err) {
4205 kfree(qp);
4206 return ERR_PTR(err);
4207 }
4208
4209 qp->ibwq.event_handler = init_attr->event_handler;
4210 qp->ibwq.wq_num = qp->mqp.qpn;
4211 qp->ibwq.state = IB_WQS_RESET;
4212
4213 return &qp->ibwq;
4214}
4215
4216static int ib_wq2qp_state(enum ib_wq_state state)
4217{
4218 switch (state) {
4219 case IB_WQS_RESET:
4220 return IB_QPS_RESET;
4221 case IB_WQS_RDY:
4222 return IB_QPS_RTR;
4223 default:
4224 return IB_QPS_ERR;
4225 }
4226}
4227
4228static int _mlx4_ib_modify_wq(struct ib_wq *ibwq, enum ib_wq_state new_state)
4229{
4230 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4231 enum ib_qp_state qp_cur_state;
4232 enum ib_qp_state qp_new_state;
4233 int attr_mask;
4234 int err;
4235
4236 /* ib_qp.state represents the WQ HW state while ib_wq.state represents
4237 * the WQ logic state.
4238 */
4239 qp_cur_state = qp->state;
4240 qp_new_state = ib_wq2qp_state(new_state);
4241
4242 if (ib_wq2qp_state(new_state) == qp_cur_state)
4243 return 0;
4244
4245 if (new_state == IB_WQS_RDY) {
4246 struct ib_qp_attr attr = {};
4247
4248 attr.port_num = qp->port;
4249 attr_mask = IB_QP_PORT;
4250
4251 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, &attr,
4252 attr_mask, IB_QPS_RESET, IB_QPS_INIT);
4253 if (err) {
4254 pr_debug("WQN=0x%06x failed to apply RST->INIT on the HW QP\n",
4255 ibwq->wq_num);
4256 return err;
4257 }
4258
4259 qp_cur_state = IB_QPS_INIT;
4260 }
4261
4262 attr_mask = 0;
4263 err = __mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL, attr_mask,
4264 qp_cur_state, qp_new_state);
4265
4266 if (err && (qp_cur_state == IB_QPS_INIT)) {
4267 qp_new_state = IB_QPS_RESET;
4268 if (__mlx4_ib_modify_qp(ibwq, MLX4_IB_RWQ_SRC, NULL,
4269 attr_mask, IB_QPS_INIT, IB_QPS_RESET)) {
4270 pr_warn("WQN=0x%06x failed with reverting HW's resources failure\n",
4271 ibwq->wq_num);
4272 qp_new_state = IB_QPS_INIT;
4273 }
4274 }
4275
4276 qp->state = qp_new_state;
4277
4278 return err;
4279}
4280
4281int mlx4_ib_modify_wq(struct ib_wq *ibwq, struct ib_wq_attr *wq_attr,
4282 u32 wq_attr_mask, struct ib_udata *udata)
4283{
4284 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4285 struct mlx4_ib_modify_wq ucmd = {};
4286 size_t required_cmd_sz;
4287 enum ib_wq_state cur_state, new_state;
4288 int err = 0;
4289
4290 required_cmd_sz = offsetof(typeof(ucmd), reserved) +
4291 sizeof(ucmd.reserved);
4292 if (udata->inlen < required_cmd_sz)
4293 return -EINVAL;
4294
4295 if (udata->inlen > sizeof(ucmd) &&
4296 !ib_is_udata_cleared(udata, sizeof(ucmd),
4297 udata->inlen - sizeof(ucmd)))
4298 return -EOPNOTSUPP;
4299
4300 if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
4301 return -EFAULT;
4302
4303 if (ucmd.comp_mask || ucmd.reserved)
4304 return -EOPNOTSUPP;
4305
4306 if (wq_attr_mask & IB_WQ_FLAGS)
4307 return -EOPNOTSUPP;
4308
4309 cur_state = wq_attr_mask & IB_WQ_CUR_STATE ? wq_attr->curr_wq_state :
4310 ibwq->state;
4311 new_state = wq_attr_mask & IB_WQ_STATE ? wq_attr->wq_state : cur_state;
4312
4313 if (cur_state < IB_WQS_RESET || cur_state > IB_WQS_ERR ||
4314 new_state < IB_WQS_RESET || new_state > IB_WQS_ERR)
4315 return -EINVAL;
4316
4317 if ((new_state == IB_WQS_RDY) && (cur_state == IB_WQS_ERR))
4318 return -EINVAL;
4319
4320 if ((new_state == IB_WQS_ERR) && (cur_state == IB_WQS_RESET))
4321 return -EINVAL;
4322
Guy Levi3078f5f2017-07-04 16:24:26 +03004323 /* Need to protect against the parent RSS which also may modify WQ
4324 * state.
4325 */
4326 mutex_lock(&qp->mutex);
4327
Guy Levi400b1eb2017-07-04 16:24:24 +03004328 /* Can update HW state only if a RSS QP has already associated to this
4329 * WQ, so we can apply its port on the WQ.
4330 */
4331 if (qp->rss_usecnt)
4332 err = _mlx4_ib_modify_wq(ibwq, new_state);
4333
4334 if (!err)
4335 ibwq->state = new_state;
4336
Guy Levi3078f5f2017-07-04 16:24:26 +03004337 mutex_unlock(&qp->mutex);
4338
Guy Levi400b1eb2017-07-04 16:24:24 +03004339 return err;
4340}
4341
4342int mlx4_ib_destroy_wq(struct ib_wq *ibwq)
4343{
4344 struct mlx4_ib_dev *dev = to_mdev(ibwq->device);
4345 struct mlx4_ib_qp *qp = to_mqp((struct ib_qp *)ibwq);
4346
4347 if (qp->counter_index)
4348 mlx4_ib_free_qp_counter(dev, qp);
4349
4350 destroy_qp_common(dev, qp, MLX4_IB_RWQ_SRC, 1);
4351
4352 kfree(qp);
4353
4354 return 0;
4355}
Guy Levib8d46ca2017-07-04 16:24:25 +03004356
4357struct ib_rwq_ind_table
4358*mlx4_ib_create_rwq_ind_table(struct ib_device *device,
4359 struct ib_rwq_ind_table_init_attr *init_attr,
4360 struct ib_udata *udata)
4361{
4362 struct ib_rwq_ind_table *rwq_ind_table;
4363 struct mlx4_ib_create_rwq_ind_tbl_resp resp = {};
4364 unsigned int ind_tbl_size = 1 << init_attr->log_ind_tbl_size;
4365 unsigned int base_wqn;
4366 size_t min_resp_len;
4367 int i;
4368 int err;
4369
4370 if (udata->inlen > 0 &&
4371 !ib_is_udata_cleared(udata, 0,
4372 udata->inlen))
4373 return ERR_PTR(-EOPNOTSUPP);
4374
4375 min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
4376 if (udata->outlen && udata->outlen < min_resp_len)
4377 return ERR_PTR(-EINVAL);
4378
4379 if (ind_tbl_size >
4380 device->attrs.rss_caps.max_rwq_indirection_table_size) {
4381 pr_debug("log_ind_tbl_size = %d is bigger than supported = %d\n",
4382 ind_tbl_size,
4383 device->attrs.rss_caps.max_rwq_indirection_table_size);
4384 return ERR_PTR(-EINVAL);
4385 }
4386
4387 base_wqn = init_attr->ind_tbl[0]->wq_num;
4388
4389 if (base_wqn % ind_tbl_size) {
4390 pr_debug("WQN=0x%x isn't aligned with indirection table size\n",
4391 base_wqn);
4392 return ERR_PTR(-EINVAL);
4393 }
4394
4395 for (i = 1; i < ind_tbl_size; i++) {
4396 if (++base_wqn != init_attr->ind_tbl[i]->wq_num) {
4397 pr_debug("indirection table's WQNs aren't consecutive\n");
4398 return ERR_PTR(-EINVAL);
4399 }
4400 }
4401
4402 rwq_ind_table = kzalloc(sizeof(*rwq_ind_table), GFP_KERNEL);
4403 if (!rwq_ind_table)
4404 return ERR_PTR(-ENOMEM);
4405
4406 if (udata->outlen) {
4407 resp.response_length = offsetof(typeof(resp), response_length) +
4408 sizeof(resp.response_length);
4409 err = ib_copy_to_udata(udata, &resp, resp.response_length);
4410 if (err)
4411 goto err;
4412 }
4413
4414 return rwq_ind_table;
4415
4416err:
4417 kfree(rwq_ind_table);
4418 return ERR_PTR(err);
4419}
4420
4421int mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
4422{
4423 kfree(ib_rwq_ind_tbl);
4424 return 0;
4425}