blob: aa609832e06fe82b9ff6787ba00c986071819802 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053028#include "mci.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080029
30/*
31 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
32 * should rely on this file or its contents.
33 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Sujith394cf0a2009-02-09 13:26:54 +053037/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070038
Ming Lei13bda122009-12-29 22:57:28 +080039#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080043 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053044 (((unsigned long long int)(x)) & 0xffffffff) : \
45 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070046
Sujith394cf0a2009-02-09 13:26:54 +053047/* increment with wrap-around */
48#define INCR(_l, _sz) do { \
49 (_l)++; \
50 (_l) &= ((_sz) - 1); \
51 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070052
Sujith394cf0a2009-02-09 13:26:54 +053053/* decrement with wrap-around */
54#define DECR(_l, _sz) do { \
55 (_l)--; \
56 (_l) &= ((_sz) - 1); \
57 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
Sujith394cf0a2009-02-09 13:26:54 +053065 u16 txpowlimit;
66 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070067};
68
Sujith394cf0a2009-02-09 13:26:54 +053069/*************************/
70/* Descriptor Management */
71/*************************/
72
73#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053074 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053075 (_bf)->bf_lastbf = NULL; \
76 (_bf)->bf_next = NULL; \
77 memset(&((_bf)->bf_state), 0, \
78 sizeof(struct ath_buf_state)); \
79 } while (0)
80
Sujitha119cc42009-03-30 15:28:38 +053081#define ATH_RXBUF_RESET(_bf) do { \
82 (_bf)->bf_stale = false; \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085/**
86 * enum buffer_type - Buffer type flags
87 *
Sujith394cf0a2009-02-09 13:26:54 +053088 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
89 * @BUF_AGGR: Indicates whether the buffer can be aggregated
90 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053091 */
92enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053093 BUF_AMPDU = BIT(0),
94 BUF_AGGR = BIT(1),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070095};
96
Sujith394cf0a2009-02-09 13:26:54 +053097#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
98#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070099
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530100#define ATH_TXSTATUS_RING_SIZE 512
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400101
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +0530102#define DS2PHYS(_dd, _ds) \
103 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
104#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
105#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
106
Sujith394cf0a2009-02-09 13:26:54 +0530107struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400108 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530109 dma_addr_t dd_desc_paddr;
110 u32 dd_desc_len;
111 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530112};
113
114int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
115 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400116 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530117void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head);
119
120/***********/
121/* RX / TX */
122/***********/
123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530125#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530129
130#define TID_TO_WME_AC(_tid) \
131 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
132 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
133 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
134 WME_AC_VO)
135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH_AGGR_DELIM_SZ 4
137#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
138/* number of delimiters for encryption padding */
139#define ATH_AGGR_ENCRYPTDELIM 10
140/* minimum h/w qdepth to be sustained to maximize aggregation */
141#define ATH_AGGR_MIN_QDEPTH 2
142#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530143
144#define IEEE80211_SEQ_SEQ_SHIFT 4
145#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530146#define IEEE80211_WEP_IVLEN 3
147#define IEEE80211_WEP_KIDLEN 1
148#define IEEE80211_WEP_CRCLEN 4
149#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
150 (IEEE80211_WEP_IVLEN + \
151 IEEE80211_WEP_KIDLEN + \
152 IEEE80211_WEP_CRCLEN))
153
154/* return whether a bit at index _n in bitmap _bm is set
155 * _sz is the size of the bitmap */
156#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
157 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
158
159/* return block-ack bitmap index given sequence and starting sequence */
160#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
161
Felix Fietkau156369f2011-12-14 22:08:04 +0100162/* return the seqno for _start + _offset */
163#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
164
Sujith394cf0a2009-02-09 13:26:54 +0530165/* returns delimiter padding required given the packet length */
166#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800167 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
168 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530169
170#define BAW_WITHIN(_start, _bawsz, _seqno) \
171 ((((_seqno) - (_start)) & 4095) < (_bawsz))
172
Sujith394cf0a2009-02-09 13:26:54 +0530173#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
174
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400175#define ATH_TX_COMPLETE_POLL_INT 1000
176
Sujith394cf0a2009-02-09 13:26:54 +0530177enum ATH_AGGR_STATUS {
178 ATH_AGGR_DONE,
179 ATH_AGGR_BAW_CLOSED,
180 ATH_AGGR_LIMITED,
181};
182
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400183#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530184struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800185 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
186 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200187 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530188 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530189 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530190 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100191 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530192 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400193 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530194 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400195 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 u8 txq_headidx;
197 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100198 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100199 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530200};
201
Sujith93ef24b2010-05-20 15:34:40 +0530202struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100203 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530204 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530205 struct list_head list;
206 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200207 bool clear_ps_filter;
Sujith93ef24b2010-05-20 15:34:40 +0530208};
209
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100210struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200211 struct ath_buf *bf;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100212 int framelen;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100213 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200214 u8 keyix;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100215 u8 retries;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100216};
217
Sujith93ef24b2010-05-20 15:34:40 +0530218struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530219 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400220 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200221 u8 ndelim;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200222 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530223 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530224};
225
226struct ath_buf {
227 struct list_head list;
228 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
229 an aggregate) */
230 struct ath_buf *bf_next; /* next subframe in the aggregate */
231 struct sk_buff *bf_mpdu; /* enclosing frame structure */
232 void *bf_desc; /* virtual addr of desc */
233 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700234 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530235 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530236 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530237};
238
239struct ath_atx_tid {
240 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200241 struct sk_buff_head buf_q;
Sujith93ef24b2010-05-20 15:34:40 +0530242 struct ath_node *an;
243 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Felix Fietkauf9437542011-12-14 22:08:08 +0100245 int bar_index;
Sujith93ef24b2010-05-20 15:34:40 +0530246 u16 seq_start;
247 u16 seq_next;
248 u16 baw_size;
249 int tidno;
250 int baw_head; /* first un-acked tx buffer */
251 int baw_tail; /* next unused tx buffer slot */
252 int sched;
253 int paused;
254 u8 state;
255};
256
257struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800258#ifdef CONFIG_ATH9K_DEBUGFS
259 struct list_head list; /* for sc->nodes */
Felix Fietkau156369f2011-12-14 22:08:04 +0100260#endif
Ben Greear7f010c92011-01-09 23:11:49 -0800261 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700262 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith93ef24b2010-05-20 15:34:40 +0530263 struct ath_atx_tid tid[WME_NUM_TID];
264 struct ath_atx_ac ac[WME_NUM_AC];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200265 int ps_key;
266
Sujith93ef24b2010-05-20 15:34:40 +0530267 u16 maxampdu;
268 u8 mpdudensity;
Felix Fietkau55195412011-04-17 23:28:09 +0200269
270 bool sleeping;
Sujith93ef24b2010-05-20 15:34:40 +0530271};
272
Sujith394cf0a2009-02-09 13:26:54 +0530273#define AGGR_CLEANUP BIT(1)
274#define AGGR_ADDBA_COMPLETE BIT(2)
275#define AGGR_ADDBA_PROGRESS BIT(3)
276
Sujith394cf0a2009-02-09 13:26:54 +0530277struct ath_tx_control {
278 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100279 struct ath_node *an;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400280 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530281};
282
Sujith394cf0a2009-02-09 13:26:54 +0530283#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530284
Ben Greear60f2d1d2011-01-09 23:11:52 -0800285/**
286 * @txq_map: Index is mac80211 queue number. This is
287 * not necessarily the same as the hardware queue number
288 * (axq_qnum).
289 */
Sujith394cf0a2009-02-09 13:26:54 +0530290struct ath_tx {
291 u16 seq_no;
292 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530293 spinlock_t txbuflock;
294 struct list_head txbuf;
295 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
296 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100297 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530298};
299
Felix Fietkaub5c804752010-04-15 17:38:48 -0400300struct ath_rx_edma {
301 struct sk_buff_head rx_fifo;
302 struct sk_buff_head rx_buffers;
303 u32 rx_fifo_hwsize;
304};
305
Sujith394cf0a2009-02-09 13:26:54 +0530306struct ath_rx {
307 u8 defant;
308 u8 rxotherant;
309 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530310 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530311 spinlock_t rxbuflock;
312 struct list_head rxbuf;
313 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400314 struct ath_buf *rx_bufptr;
315 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100316
317 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530318};
319
320int ath_startrecv(struct ath_softc *sc);
321bool ath_stoprecv(struct ath_softc *sc);
322void ath_flushrecv(struct ath_softc *sc);
323u32 ath_calcrxfilter(struct ath_softc *sc);
324int ath_rx_init(struct ath_softc *sc, int nbufs);
325void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400326int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530327struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
328void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100329bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530330void ath_draintxq(struct ath_softc *sc,
331 struct ath_txq *txq, bool retry_tx);
332void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
333void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
334void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
335int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530336void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530337int ath_txq_update(struct ath_softc *sc, int qnum,
338 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200339int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530340 struct ath_tx_control *txctl);
341void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400342void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200343int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
344 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530345void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530346void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
347
Felix Fietkau55195412011-04-17 23:28:09 +0200348void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200349void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
350 struct ath_node *an);
Felix Fietkau55195412011-04-17 23:28:09 +0200351
Sujith394cf0a2009-02-09 13:26:54 +0530352/********/
Sujith17d79042009-02-09 13:27:03 +0530353/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530354/********/
355
Sujith17d79042009-02-09 13:27:03 +0530356struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530357 int av_bslot;
Rajkumar Manoharan4f5ef75b2011-04-04 22:56:18 +0530358 bool is_bslot_active, primary_sta_vif;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200359 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530360 struct ath_buf *av_bcbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530361};
362
363/*******************/
364/* Beacon Handling */
365/*******************/
366
367/*
368 * Regardless of the number of beacons we stagger, (i.e. regardless of the
369 * number of BSSIDs) if a given beacon does not go out even after waiting this
370 * number of beacon intervals, the game's up.
371 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100372#define BSTUCK_THRESH 9
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200373#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530374#define ATH_DEFAULT_BINTVAL 100 /* TU */
375#define ATH_DEFAULT_BMISS_LIMIT 10
376#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
377
378struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700379 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530380 u16 listen_interval;
381 u16 dtim_period;
382 u16 bmiss_timeout;
383 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530384};
385
Sujith394cf0a2009-02-09 13:26:54 +0530386struct ath_beacon {
387 enum {
388 OK, /* no change needed */
389 UPDATE, /* update pending */
390 COMMIT /* beacon sent, commit change */
391 } updateslot; /* slot time update fsm */
392
393 u32 beaconq;
394 u32 bmisscnt;
395 u32 ast_be_xmit;
Felix Fietkaudd347f22011-03-22 21:54:17 +0100396 u32 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200397 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530398 int slottime;
399 int slotupdate;
400 struct ath9k_tx_queue_info beacon_qi;
401 struct ath_descdma bdma;
402 struct ath_txq *cabq;
403 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200404
405 bool tx_processed;
406 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700407};
408
Sujith9fc9ab02009-03-03 10:16:51 +0530409void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200410void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100411int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530412void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530413int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan99e4d432011-04-04 22:56:19 +0530414void ath_set_beacon(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530415void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith394cf0a2009-02-09 13:26:54 +0530417/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530418/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530419/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530420
Sujith20977d32009-02-20 15:13:28 +0530421#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
422#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400423#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
424#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200425#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530426#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
427#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530428
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700429#define ATH_PAPRD_TIMEOUT 100 /* msecs */
430
Felix Fietkau236de512011-09-03 01:40:25 +0200431void ath_reset_work(struct work_struct *work);
Felix Fietkau347809f2010-07-02 00:09:52 +0200432void ath_hw_check(struct work_struct *work);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530433void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400434void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530435void ath_ani_calibrate(unsigned long data);
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530436void ath_start_ani(struct ath_common *common);
Sujith55624202010-01-08 10:36:02 +0530437
Sujith0fca65c2010-01-08 10:36:00 +0530438/**********/
439/* BTCOEX */
440/**********/
441
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700442struct ath_btcoex {
443 bool hw_timer_enabled;
444 spinlock_t btcoex_lock;
445 struct timer_list period_timer; /* Timer for BT period */
446 u32 bt_priority_cnt;
447 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700448 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700449 u32 btcoex_no_stomp; /* in usec */
450 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530451 u32 btscan_no_stomp; /* in usec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530452 u32 duty_cycle;
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700453 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530454 struct ath_mci_profile mci;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700455};
456
Sujith Manoharan59081202012-02-22 12:40:21 +0530457int ath9k_init_btcoex(struct ath_softc *sc);
458void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530459int ath_init_btcoex_timer(struct ath_softc *sc);
460void ath9k_btcoex_timer_resume(struct ath_softc *sc);
461void ath9k_btcoex_timer_pause(struct ath_softc *sc);
462
Sujith394cf0a2009-02-09 13:26:54 +0530463/********************/
464/* LED Control */
465/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530466
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530467#define ATH_LED_PIN_DEF 1
468#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530469#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530470#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530471#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530472
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100473#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530474void ath_init_leds(struct ath_softc *sc);
475void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100476#else
477static inline void ath_init_leds(struct ath_softc *sc)
478{
479}
480
481static inline void ath_deinit_leds(struct ath_softc *sc)
482{
483}
484#endif
485
Sujith0fca65c2010-01-08 10:36:00 +0530486
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700487/* Antenna diversity/combining */
488#define ATH_ANT_RX_CURRENT_SHIFT 4
489#define ATH_ANT_RX_MAIN_SHIFT 2
490#define ATH_ANT_RX_MASK 0x3
491
492#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
493#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
494#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
495#define ATH_ANT_DIV_COMB_INIT_COUNT 95
496#define ATH_ANT_DIV_COMB_MAX_COUNT 100
497#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
498#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
499
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700500#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
501#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
502#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
503#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
504
505enum ath9k_ant_div_comb_lna_conf {
506 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
507 ATH_ANT_DIV_COMB_LNA2,
508 ATH_ANT_DIV_COMB_LNA1,
509 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
510};
511
512struct ath_ant_comb {
513 u16 count;
514 u16 total_pkt_count;
515 bool scan;
516 bool scan_not_start;
517 int main_total_rssi;
518 int alt_total_rssi;
519 int alt_recv_cnt;
520 int main_recv_cnt;
521 int rssi_lna1;
522 int rssi_lna2;
523 int rssi_add;
524 int rssi_sub;
525 int rssi_first;
526 int rssi_second;
527 int rssi_third;
528 bool alt_good;
529 int quick_scan_cnt;
530 int main_conf;
531 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
532 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
533 int first_bias;
534 int second_bias;
535 bool first_ratio;
536 bool second_ratio;
537 unsigned long scan_start_time;
538};
539
Sujith394cf0a2009-02-09 13:26:54 +0530540/********************/
541/* Main driver core */
542/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530543
Sujith394cf0a2009-02-09 13:26:54 +0530544/*
545 * Default cache line size, in bytes.
546 * Used when PCI device not fully initialized by bootrom/BIOS
547*/
548#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530549#define ATH_REGCLASSIDS_MAX 10
550#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Felix Fietkauda647622011-12-14 22:08:03 +0100551#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +0530552#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530553
Sujith394cf0a2009-02-09 13:26:54 +0530554#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530555#define ATH_RATE_DUMMY_MARKER 0
556
Sujith1b04b932010-01-08 10:36:05 +0530557#define SC_OP_INVALID BIT(0)
558#define SC_OP_BEACONS BIT(1)
559#define SC_OP_RXAGGR BIT(2)
560#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200561#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530562#define SC_OP_PREAMBLE_SHORT BIT(5)
563#define SC_OP_PROTECT_ENABLE BIT(6)
564#define SC_OP_RXFLUSH BIT(7)
565#define SC_OP_LED_ASSOCIATED BIT(8)
566#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530567#define SC_OP_TSF_RESET BIT(11)
568#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530569#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700570#define SC_OP_ANI_RUN BIT(14)
Rajkumar Manoharand77bf3e2011-08-13 10:28:14 +0530571#define SC_OP_PRIM_STA_VIF BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530572
573/* Powersave flags */
574#define PS_WAIT_FOR_BEACON BIT(0)
575#define PS_WAIT_FOR_CAB BIT(1)
576#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
577#define PS_WAIT_FOR_TX_ACK BIT(3)
578#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530579
Felix Fietkau545750d2009-11-23 22:21:01 +0100580struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200581
Ben Greear48014162011-01-15 19:13:48 +0000582struct ath9k_vif_iter_data {
583 const u8 *hw_macaddr; /* phy's hardware address, set
584 * before starting iteration for
585 * valid bssid mask.
586 */
587 u8 mask[ETH_ALEN]; /* bssid mask */
588 int naps; /* number of AP vifs */
589 int nmeshes; /* number of mesh vifs */
590 int nstations; /* number of station vifs */
Pavel Roskine7075492011-06-15 18:01:11 -0400591 int nwds; /* number of WDS vifs */
Ben Greear48014162011-01-15 19:13:48 +0000592 int nadhocs; /* number of adhoc vifs */
593 int nothers; /* number of vifs not specified above. */
594};
595
Sujith394cf0a2009-02-09 13:26:54 +0530596struct ath_softc {
597 struct ieee80211_hw *hw;
598 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200599
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200600 int chan_idx;
601 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200602 struct survey_info *cur_survey;
603 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200604
Sujith394cf0a2009-02-09 13:26:54 +0530605 struct tasklet_struct intr_tq;
606 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530607 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530608 void __iomem *mem;
609 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700610 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400611 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700612 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530613 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400614 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200615 struct work_struct hw_check_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200616 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400617 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530618
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100619 unsigned int hw_busy_count;
620
Sujith17d79042009-02-09 13:27:03 +0530621 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530622 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530623 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530624 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200625 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530626 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000627 short nbcnvifs;
628 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400629 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530630
Sujith17d79042009-02-09 13:27:03 +0530631 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530632 struct ath_rx rx;
633 struct ath_tx tx;
634 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530635 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
636
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100637#ifdef CONFIG_MAC80211_LEDS
638 bool led_registered;
639 char led_name[32];
640 struct led_classdev led_cdev;
641#endif
Sujith394cf0a2009-02-09 13:26:54 +0530642
Felix Fietkau9ac586152011-01-24 19:23:18 +0100643 struct ath9k_hw_cal_data caldata;
644 int last_rssi;
645
Felix Fietkaua830df02009-11-23 22:33:27 +0100646#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530647 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800648 spinlock_t nodes_lock;
649 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800650 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530652 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400653 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530654 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700655 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +0530656 struct ath_mci_coex mci_coex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400657
658 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700659
660 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +0200661 u8 ant_tx, ant_rx;
Sujith394cf0a2009-02-09 13:26:54 +0530662};
663
Sujith55624202010-01-08 10:36:02 +0530664void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530665int ath_cabq_update(struct ath_softc *);
666
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700667static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530668{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700669 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530670}
671
Sujith394cf0a2009-02-09 13:26:54 +0530672extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500673extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530674extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530675extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530676
677irqreturn_t ath_isr(int irq, void *dev);
Pavel Roskineb93e892011-07-23 03:55:39 -0400678int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700679 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530680void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530681void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Felix Fietkau43c35282011-09-03 01:40:27 +0200682void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800683
Ben Greear48014162011-01-15 19:13:48 +0000684bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530685
Gabor Juhos8e26a032011-04-12 18:23:16 +0200686#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +0530687int ath_pci_init(void);
688void ath_pci_exit(void);
689#else
690static inline int ath_pci_init(void) { return 0; };
691static inline void ath_pci_exit(void) {};
692#endif
693
Gabor Juhos8e26a032011-04-12 18:23:16 +0200694#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +0530695int ath_ahb_init(void);
696void ath_ahb_exit(void);
697#else
698static inline int ath_ahb_init(void) { return 0; };
699static inline void ath_ahb_exit(void) {};
700#endif
701
Gabor Juhos0bc07982009-07-14 20:17:14 -0400702void ath9k_ps_wakeup(struct ath_softc *sc);
703void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200704
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530705u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
706
Sujith0fca65c2010-01-08 10:36:00 +0530707void ath_start_rfkill_poll(struct ath_softc *sc);
708extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000709void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
710 struct ieee80211_vif *vif,
711 struct ath9k_vif_iter_data *iter_data);
712
Sujith0fca65c2010-01-08 10:36:00 +0530713
Sujith394cf0a2009-02-09 13:26:54 +0530714#endif /* ATH9K_H */