blob: 3abbe7513ab5602df918ae91d0702a2487c4d706 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
62
Nick Kossifidis6e2206622009-08-10 03:31:31 +030063static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040064static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040065module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030083MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200192/*
193 * Prototypes - PCI stack related functions
194 */
195static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
196 const struct pci_device_id *id);
197static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
198#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200199static int ath5k_pci_suspend(struct device *dev);
200static int ath5k_pci_resume(struct device *dev);
201
202SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
203#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200205#define ATH5K_PM_OPS NULL
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200206#endif /* CONFIG_PM */
207
John W. Linville04a9e452008-02-01 16:03:45 -0500208static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100209 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210 .id_table = ath5k_pci_id_table,
211 .probe = ath5k_pci_probe,
212 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200213 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200214};
215
216
217
218/*
219 * Prototypes - MAC 802.11 stack related functions
220 */
Johannes Berge039fa42008-05-15 12:55:29 +0200221static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400222static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
223 struct ath5k_txq *txq);
Bob Copeland209d889b2009-05-07 08:09:08 -0400224static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200225static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200226static int ath5k_start(struct ieee80211_hw *hw);
227static void ath5k_stop(struct ieee80211_hw *hw);
228static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100229 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100231 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200232static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200233static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
234 int mc_count, struct dev_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200235static void ath5k_configure_filter(struct ieee80211_hw *hw,
236 unsigned int changed_flags,
237 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200238 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200239static int ath5k_set_key(struct ieee80211_hw *hw,
240 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100241 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200242 struct ieee80211_key_conf *key);
243static int ath5k_get_stats(struct ieee80211_hw *hw,
244 struct ieee80211_low_level_stats *stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200245static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100246static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200247static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400248static int ath5k_beacon_update(struct ieee80211_hw *hw,
249 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800250static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
251 struct ieee80211_vif *vif,
252 struct ieee80211_bss_conf *bss_conf,
253 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400254static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
255static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100256static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
257 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200258
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100259static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200260 .tx = ath5k_tx,
261 .start = ath5k_start,
262 .stop = ath5k_stop,
263 .add_interface = ath5k_add_interface,
264 .remove_interface = ath5k_remove_interface,
265 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200266 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200267 .configure_filter = ath5k_configure_filter,
268 .set_key = ath5k_set_key,
269 .get_stats = ath5k_get_stats,
270 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200271 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100272 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800274 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400275 .sw_scan_start = ath5k_sw_scan_start,
276 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100277 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200278};
279
280/*
281 * Prototypes - Internal functions
282 */
283/* Attach detach */
284static int ath5k_attach(struct pci_dev *pdev,
285 struct ieee80211_hw *hw);
286static void ath5k_detach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288/* Channel/mode setup */
289static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200290static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
291 struct ieee80211_channel *channels,
292 unsigned int mode,
293 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200294static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200295static int ath5k_chan_set(struct ath5k_softc *sc,
296 struct ieee80211_channel *chan);
297static void ath5k_setcurmode(struct ath5k_softc *sc,
298 unsigned int mode);
299static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500300
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301/* Descriptor setup */
302static int ath5k_desc_alloc(struct ath5k_softc *sc,
303 struct pci_dev *pdev);
304static void ath5k_desc_free(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306/* Buffers setup */
307static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
308 struct ath5k_buf *bf);
309static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400310 struct ath5k_buf *bf,
311 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200312static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
313 struct ath5k_buf *bf)
314{
315 BUG_ON(!bf);
316 if (!bf->skb)
317 return;
318 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
319 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200320 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200321 bf->skb = NULL;
322}
323
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100324static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
325 struct ath5k_buf *bf)
326{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800327 struct ath5k_hw *ah = sc->ah;
328 struct ath_common *common = ath5k_hw_common(ah);
329
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100330 BUG_ON(!bf);
331 if (!bf->skb)
332 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800333 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100334 PCI_DMA_FROMDEVICE);
335 dev_kfree_skb_any(bf->skb);
336 bf->skb = NULL;
337}
338
339
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200340/* Queues setup */
341static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
342 int qtype, int subtype);
343static int ath5k_beaconq_setup(struct ath5k_hw *ah);
344static int ath5k_beaconq_config(struct ath5k_softc *sc);
345static void ath5k_txq_drainq(struct ath5k_softc *sc,
346 struct ath5k_txq *txq);
347static void ath5k_txq_cleanup(struct ath5k_softc *sc);
348static void ath5k_txq_release(struct ath5k_softc *sc);
349/* Rx handling */
350static int ath5k_rx_start(struct ath5k_softc *sc);
351static void ath5k_rx_stop(struct ath5k_softc *sc);
352static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
353 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900354 struct sk_buff *skb,
355 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200356static void ath5k_tasklet_rx(unsigned long data);
357/* Tx handling */
358static void ath5k_tx_processq(struct ath5k_softc *sc,
359 struct ath5k_txq *txq);
360static void ath5k_tasklet_tx(unsigned long data);
361/* Beacon handling */
362static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200363 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364static void ath5k_beacon_send(struct ath5k_softc *sc);
365static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900366static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500367static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200368
369static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
370{
371 u64 tsf = ath5k_hw_get_tsf64(ah);
372
373 if ((tsf & 0x7fff) < rstamp)
374 tsf -= 0x8000;
375
376 return (tsf & ~0x7fff) | rstamp;
377}
378
379/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500380static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200381static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500382static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200383static irqreturn_t ath5k_intr(int irq, void *dev_id);
384static void ath5k_tasklet_reset(unsigned long data);
385
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300386static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200387
388/*
389 * Module init/exit functions
390 */
391static int __init
392init_ath5k_pci(void)
393{
394 int ret;
395
396 ath5k_debug_init();
397
John W. Linville04a9e452008-02-01 16:03:45 -0500398 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200399 if (ret) {
400 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
401 return ret;
402 }
403
404 return 0;
405}
406
407static void __exit
408exit_ath5k_pci(void)
409{
John W. Linville04a9e452008-02-01 16:03:45 -0500410 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200411
412 ath5k_debug_finish();
413}
414
415module_init(init_ath5k_pci);
416module_exit(exit_ath5k_pci);
417
418
419/********************\
420* PCI Initialization *
421\********************/
422
423static const char *
424ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
425{
426 const char *name = "xxxxx";
427 unsigned int i;
428
429 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
430 if (srev_names[i].sr_type != type)
431 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300432
433 if ((val & 0xf0) == srev_names[i].sr_val)
434 name = srev_names[i].sr_name;
435
436 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200437 name = srev_names[i].sr_name;
438 break;
439 }
440 }
441
442 return name;
443}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700444static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
445{
446 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
447 return ath5k_hw_reg_read(ah, reg_offset);
448}
449
450static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
451{
452 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
453 ath5k_hw_reg_write(ah, val, reg_offset);
454}
455
456static const struct ath_ops ath5k_common_ops = {
457 .read = ath5k_ioread32,
458 .write = ath5k_iowrite32,
459};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200460
461static int __devinit
462ath5k_pci_probe(struct pci_dev *pdev,
463 const struct pci_device_id *id)
464{
465 void __iomem *mem;
466 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700467 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200468 struct ieee80211_hw *hw;
469 int ret;
470 u8 csz;
471
472 ret = pci_enable_device(pdev);
473 if (ret) {
474 dev_err(&pdev->dev, "can't enable device\n");
475 goto err;
476 }
477
478 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700479 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200480 if (ret) {
481 dev_err(&pdev->dev, "32-bit DMA not available\n");
482 goto err_dis;
483 }
484
485 /*
486 * Cache line size is used to size and align various
487 * structures used to communicate with the hardware.
488 */
489 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
490 if (csz == 0) {
491 /*
492 * Linux 2.4.18 (at least) writes the cache line size
493 * register as a 16-bit wide register which is wrong.
494 * We must have this setup properly for rx buffer
495 * DMA to work so force a reasonable value here if it
496 * comes up zero.
497 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700498 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200499 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
500 }
501 /*
502 * The default setting of latency timer yields poor results,
503 * set it to the value used by other systems. It may be worth
504 * tweaking this setting more.
505 */
506 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
507
508 /* Enable bus mastering */
509 pci_set_master(pdev);
510
511 /*
512 * Disable the RETRY_TIMEOUT register (0x41) to keep
513 * PCI Tx retries from interfering with C3 CPU state.
514 */
515 pci_write_config_byte(pdev, 0x41, 0);
516
517 ret = pci_request_region(pdev, 0, "ath5k");
518 if (ret) {
519 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
520 goto err_dis;
521 }
522
523 mem = pci_iomap(pdev, 0, 0);
524 if (!mem) {
525 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
526 ret = -EIO;
527 goto err_reg;
528 }
529
530 /*
531 * Allocate hw (mac80211 main struct)
532 * and hw->priv (driver private data)
533 */
534 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
535 if (hw == NULL) {
536 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
537 ret = -ENOMEM;
538 goto err_map;
539 }
540
541 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
542
543 /* Initialize driver private data */
544 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200545 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400546 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200547 IEEE80211_HW_SIGNAL_DBM |
548 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700549
550 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400551 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700552 BIT(NL80211_IFTYPE_STATION) |
553 BIT(NL80211_IFTYPE_ADHOC) |
554 BIT(NL80211_IFTYPE_MESH_POINT);
555
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200556 hw->extra_tx_headroom = 2;
557 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558 sc = hw->priv;
559 sc->hw = hw;
560 sc->pdev = pdev;
561
562 ath5k_debug_init_device(sc);
563
564 /*
565 * Mark the device as detached to avoid processing
566 * interrupts until setup is complete.
567 */
568 __set_bit(ATH_STAT_INVALID, sc->status);
569
570 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200571 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200572 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200573 mutex_init(&sc->lock);
574 spin_lock_init(&sc->rxbuflock);
575 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200576 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200577
578 /* Set private data */
579 pci_set_drvdata(pdev, hw);
580
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200581 /* Setup interrupt handler */
582 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
583 if (ret) {
584 ATH5K_ERR(sc, "request_irq failed\n");
585 goto err_free;
586 }
587
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700588 /*If we passed the test malloc a ath5k_hw struct*/
589 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
590 if (!sc->ah) {
591 ret = -ENOMEM;
592 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200593 goto err_irq;
594 }
595
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700596 sc->ah->ah_sc = sc;
597 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700598 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700599 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700600 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700601 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700602 common->cachelsz = csz << 2; /* convert to bytes */
603
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700604 /* Initialize device */
605 ret = ath5k_hw_attach(sc);
606 if (ret) {
607 goto err_free_ah;
608 }
609
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200610 /* set up multi-rate retry capabilities */
611 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200612 hw->max_rates = 4;
613 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200614 }
615
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200616 /* Finish private driver data initialization */
617 ret = ath5k_attach(pdev, hw);
618 if (ret)
619 goto err_ah;
620
621 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300622 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 sc->ah->ah_mac_srev,
624 sc->ah->ah_phy_revision);
625
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500626 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200627 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500628 if (sc->ah->ah_radio_5ghz_revision &&
629 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200630 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500631 if (!test_bit(AR5K_MODE_11A,
632 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 ath5k_chip_name(AR5K_VERSION_RAD,
635 sc->ah->ah_radio_5ghz_revision),
636 sc->ah->ah_radio_5ghz_revision);
637 /* No 2GHz support (5110 and some
638 * 5Ghz only cards) -> report 5Ghz radio */
639 } else if (!test_bit(AR5K_MODE_11B,
640 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500642 ath5k_chip_name(AR5K_VERSION_RAD,
643 sc->ah->ah_radio_5ghz_revision),
644 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200645 /* Multiband radio */
646 } else {
647 ATH5K_INFO(sc, "RF%s multiband radio found"
648 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500649 ath5k_chip_name(AR5K_VERSION_RAD,
650 sc->ah->ah_radio_5ghz_revision),
651 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 }
653 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500654 /* Multi chip radio (RF5111 - RF2111) ->
655 * report both 2GHz/5GHz radios */
656 else if (sc->ah->ah_radio_5ghz_revision &&
657 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500659 ath5k_chip_name(AR5K_VERSION_RAD,
660 sc->ah->ah_radio_5ghz_revision),
661 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500663 ath5k_chip_name(AR5K_VERSION_RAD,
664 sc->ah->ah_radio_2ghz_revision),
665 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666 }
667 }
668
669
670 /* ready to process interrupts */
671 __clear_bit(ATH_STAT_INVALID, sc->status);
672
673 return 0;
674err_ah:
675 ath5k_hw_detach(sc->ah);
676err_irq:
677 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700678err_free_ah:
679 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200680err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681 ieee80211_free_hw(hw);
682err_map:
683 pci_iounmap(pdev, mem);
684err_reg:
685 pci_release_region(pdev, 0);
686err_dis:
687 pci_disable_device(pdev);
688err:
689 return ret;
690}
691
692static void __devexit
693ath5k_pci_remove(struct pci_dev *pdev)
694{
695 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
696 struct ath5k_softc *sc = hw->priv;
697
698 ath5k_debug_finish_device(sc);
699 ath5k_detach(pdev, hw);
700 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700701 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200703 pci_iounmap(pdev, sc->iobase);
704 pci_release_region(pdev, 0);
705 pci_disable_device(pdev);
706 ieee80211_free_hw(hw);
707}
708
709#ifdef CONFIG_PM
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200710static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200711{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200712 struct ieee80211_hw *hw = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713 struct ath5k_softc *sc = hw->priv;
714
Bob Copeland3a078872008-06-25 22:35:28 -0400715 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 return 0;
717}
718
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200719static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200721 struct pci_dev *pdev = to_pci_dev(dev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200722 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
723 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724
Jouni Malinen8451d222009-06-16 11:59:23 +0300725 /*
726 * Suspend/Resume resets the PCI configuration space, so we have to
727 * re-disable the RETRY_TIMEOUT register (0x41) to keep
728 * PCI Tx retries from interfering with C3 CPU state
729 */
730 pci_write_config_byte(pdev, 0x41, 0);
731
Bob Copeland3a078872008-06-25 22:35:28 -0400732 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 return 0;
734}
735#endif /* CONFIG_PM */
736
737
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200738/***********************\
739* Driver Initialization *
740\***********************/
741
Bob Copelandf769c362009-03-30 22:30:31 -0400742static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
743{
744 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
745 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700746 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400747
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700748 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400749}
750
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751static int
752ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
753{
754 struct ath5k_softc *sc = hw->priv;
755 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700756 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500757 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758 int ret;
759
760 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
761
762 /*
763 * Check if the MAC has multi-rate retry support.
764 * We do this by trying to setup a fake extended
765 * descriptor. MAC's that don't have support will
766 * return false w/o doing anything. MAC's that do
767 * support it will return true w/o doing anything.
768 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300769 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100770 if (ret < 0)
771 goto err;
772 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773 __set_bit(ATH_STAT_MRRETRY, sc->status);
774
775 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776 * Collect the channel list. The 802.11 layer
777 * is resposible for filtering this list based
778 * on settings like the phy mode and regulatory
779 * domain restrictions.
780 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200781 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200782 if (ret) {
783 ATH5K_ERR(sc, "can't get channels\n");
784 goto err;
785 }
786
787 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500788 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
789 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200790 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500791 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200792
793 /*
794 * Allocate tx+rx descriptors and populate the lists.
795 */
796 ret = ath5k_desc_alloc(sc, pdev);
797 if (ret) {
798 ATH5K_ERR(sc, "can't allocate descriptors\n");
799 goto err;
800 }
801
802 /*
803 * Allocate hardware transmit queues: one queue for
804 * beacon frames and one data queue for each QoS
805 * priority. Note that hw functions handle reseting
806 * these queues at the needed time.
807 */
808 ret = ath5k_beaconq_setup(ah);
809 if (ret < 0) {
810 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
811 goto err_desc;
812 }
813 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400814 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
815 if (IS_ERR(sc->cabq)) {
816 ATH5K_ERR(sc, "can't setup cab queue\n");
817 ret = PTR_ERR(sc->cabq);
818 goto err_bhal;
819 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200820
821 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
822 if (IS_ERR(sc->txq)) {
823 ATH5K_ERR(sc, "can't setup xmit queue\n");
824 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400825 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 }
827
828 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
829 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
830 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300831 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500832 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200833
Bob Copeland0e149cf2008-11-17 23:40:38 -0500834 ret = ath5k_eeprom_read_mac(ah, mac);
835 if (ret) {
836 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
837 sc->pdev->device);
838 goto err_queues;
839 }
840
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200841 SET_IEEE80211_PERM_ADDR(hw, mac);
842 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700843 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200844 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
845
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700846 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
847 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400848 if (ret) {
849 ATH5K_ERR(sc, "can't initialize regulatory system\n");
850 goto err_queues;
851 }
852
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200853 ret = ieee80211_register_hw(hw);
854 if (ret) {
855 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
856 goto err_queues;
857 }
858
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700859 if (!ath_is_world_regd(regulatory))
860 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400861
Bob Copeland3a078872008-06-25 22:35:28 -0400862 ath5k_init_leds(sc);
863
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200864 return 0;
865err_queues:
866 ath5k_txq_release(sc);
867err_bhal:
868 ath5k_hw_release_tx_queue(ah, sc->bhalq);
869err_desc:
870 ath5k_desc_free(sc, pdev);
871err:
872 return ret;
873}
874
875static void
876ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
877{
878 struct ath5k_softc *sc = hw->priv;
879
880 /*
881 * NB: the order of these is important:
882 * o call the 802.11 layer before detaching ath5k_hw to
883 * insure callbacks into the driver to delete global
884 * key cache entries can be handled
885 * o reclaim the tx queue data structures after calling
886 * the 802.11 layer as we'll get called back to reclaim
887 * node state and potentially want to use them
888 * o to cleanup the tx queues the hal is called, so detach
889 * it last
890 * XXX: ??? detach ath5k_hw ???
891 * Other than that, it's straightforward...
892 */
893 ieee80211_unregister_hw(hw);
894 ath5k_desc_free(sc, pdev);
895 ath5k_txq_release(sc);
896 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400897 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898
899 /*
900 * NB: can't reclaim these until after ieee80211_ifdetach
901 * returns because we'll get called back to reclaim node
902 * state and potentially want to use them.
903 */
904}
905
906
907
908
909/********************\
910* Channel/mode setup *
911\********************/
912
913/*
914 * Convert IEEE channel number to MHz frequency.
915 */
916static inline short
917ath5k_ieee2mhz(short chan)
918{
919 if (chan <= 14 || chan >= 27)
920 return ieee80211chan2mhz(chan);
921 else
922 return 2212 + chan * 20;
923}
924
Bob Copeland42639fc2009-03-30 08:05:29 -0400925/*
926 * Returns true for the channel numbers used without all_channels modparam.
927 */
928static bool ath5k_is_standard_channel(short chan)
929{
930 return ((chan <= 14) ||
931 /* UNII 1,2 */
932 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
933 /* midband */
934 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
935 /* UNII-3 */
936 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
937}
938
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200939static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200940ath5k_copy_channels(struct ath5k_hw *ah,
941 struct ieee80211_channel *channels,
942 unsigned int mode,
943 unsigned int max)
944{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500945 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200946
947 if (!test_bit(mode, ah->ah_modes))
948 return 0;
949
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500951 case AR5K_MODE_11A:
952 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200953 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500954 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955 chfreq = CHANNEL_5GHZ;
956 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500957 case AR5K_MODE_11B:
958 case AR5K_MODE_11G:
959 case AR5K_MODE_11G_TURBO:
960 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200961 chfreq = CHANNEL_2GHZ;
962 break;
963 default:
964 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
965 return 0;
966 }
967
968 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500969 ch = i + 1 ;
970 freq = ath5k_ieee2mhz(ch);
971
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200972 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500973 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200974 continue;
975
Bob Copeland42639fc2009-03-30 08:05:29 -0400976 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
977 continue;
978
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500979 /* Write channel info and increment counter */
980 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500981 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
982 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500983 switch (mode) {
984 case AR5K_MODE_11A:
985 case AR5K_MODE_11G:
986 channels[count].hw_value = chfreq | CHANNEL_OFDM;
987 break;
988 case AR5K_MODE_11A_TURBO:
989 case AR5K_MODE_11G_TURBO:
990 channels[count].hw_value = chfreq |
991 CHANNEL_OFDM | CHANNEL_TURBO;
992 break;
993 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500994 channels[count].hw_value = CHANNEL_B;
995 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200996
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997 count++;
998 max--;
999 }
1000
1001 return count;
1002}
1003
Bruno Randolf63266a62008-07-30 17:12:58 +02001004static void
1005ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1006{
1007 u8 i;
1008
1009 for (i = 0; i < AR5K_MAX_RATES; i++)
1010 sc->rate_idx[b->band][i] = -1;
1011
1012 for (i = 0; i < b->n_bitrates; i++) {
1013 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1014 if (b->bitrates[i].hw_value_short)
1015 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1016 }
1017}
1018
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001019static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001020ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001021{
1022 struct ath5k_softc *sc = hw->priv;
1023 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001024 struct ieee80211_supported_band *sband;
1025 int max_c, count_c = 0;
1026 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001027
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001028 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029 max_c = ARRAY_SIZE(sc->channels);
1030
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001031 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001032 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1033 sband->band = IEEE80211_BAND_2GHZ;
1034 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035
Bruno Randolf63266a62008-07-30 17:12:58 +02001036 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1037 /* G mode */
1038 memcpy(sband->bitrates, &ath5k_rates[0],
1039 sizeof(struct ieee80211_rate) * 12);
1040 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001041
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001042 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001043 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001044 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001045
1046 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001047 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001048 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001049 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1050 /* B mode */
1051 memcpy(sband->bitrates, &ath5k_rates[0],
1052 sizeof(struct ieee80211_rate) * 4);
1053 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001054
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 /* 5211 only supports B rates and uses 4bit rate codes
1056 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1057 * fix them up here:
1058 */
1059 if (ah->ah_version == AR5K_AR5211) {
1060 for (i = 0; i < 4; i++) {
1061 sband->bitrates[i].hw_value =
1062 sband->bitrates[i].hw_value & 0xF;
1063 sband->bitrates[i].hw_value_short =
1064 sband->bitrates[i].hw_value_short & 0xF;
1065 }
1066 }
1067
1068 sband->channels = sc->channels;
1069 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1070 AR5K_MODE_11B, max_c);
1071
1072 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1073 count_c = sband->n_channels;
1074 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001075 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001076 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001077
Bruno Randolf63266a62008-07-30 17:12:58 +02001078 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001079 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001080 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001081 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001082 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1083
1084 memcpy(sband->bitrates, &ath5k_rates[4],
1085 sizeof(struct ieee80211_rate) * 8);
1086 sband->n_bitrates = 8;
1087
1088 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001089 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1090 AR5K_MODE_11A, max_c);
1091
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001092 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1093 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001094 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001095
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001096 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097
1098 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001099}
1100
1101/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001102 * Set/change channels. We always reset the chip.
1103 * To accomplish this we must first cleanup any pending DMA,
1104 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001105 *
1106 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107 */
1108static int
1109ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1110{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001111 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1112 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001113
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001114 /*
1115 * To switch channels clear any pending DMA operations;
1116 * wait long enough for the RX fifo to drain, reset the
1117 * hardware at the new frequency, and then re-enable
1118 * the relevant bits of the h/w.
1119 */
1120 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001121}
1122
1123static void
1124ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1125{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001126 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001127
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001128 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001129 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1130 } else {
1131 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1132 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001133}
1134
1135static void
1136ath5k_mode_setup(struct ath5k_softc *sc)
1137{
1138 struct ath5k_hw *ah = sc->ah;
1139 u32 rfilt;
1140
Bob Copelandae6f53f2009-07-29 10:29:03 -04001141 ah->ah_op_mode = sc->opmode;
1142
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143 /* configure rx filter */
1144 rfilt = sc->filter_flags;
1145 ath5k_hw_set_rx_filter(ah, rfilt);
1146
1147 if (ath5k_hw_hasbssidmask(ah))
1148 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1149
1150 /* configure operational mode */
1151 ath5k_hw_set_opmode(ah);
1152
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1154}
1155
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001156static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001157ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1158{
Bob Copelandb7266042009-03-02 21:55:18 -05001159 int rix;
1160
1161 /* return base rate on errors */
1162 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1163 "hw_rix out of bounds: %x\n", hw_rix))
1164 return 0;
1165
1166 rix = sc->rate_idx[sc->curband->band][hw_rix];
1167 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1168 rix = 0;
1169
1170 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001171}
1172
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001173/***************\
1174* Buffers setup *
1175\***************/
1176
Bob Copelandb6ea0352009-01-10 14:42:54 -05001177static
1178struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1179{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001180 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001181 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001182
1183 /*
1184 * Allocate buffer with headroom_needed space for the
1185 * fake physical layer header at the start.
1186 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001187 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001188 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001189 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190
1191 if (!skb) {
1192 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001193 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001194 return NULL;
1195 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001196
1197 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001198 skb->data, common->rx_bufsize,
1199 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001200 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1201 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1202 dev_kfree_skb(skb);
1203 return NULL;
1204 }
1205 return skb;
1206}
1207
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001208static int
1209ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1210{
1211 struct ath5k_hw *ah = sc->ah;
1212 struct sk_buff *skb = bf->skb;
1213 struct ath5k_desc *ds;
1214
Bob Copelandb6ea0352009-01-10 14:42:54 -05001215 if (!skb) {
1216 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1217 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001218 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001219 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001220 }
1221
1222 /*
1223 * Setup descriptors. For receive we always terminate
1224 * the descriptor list with a self-linked entry so we'll
1225 * not get overrun under high load (as can happen with a
1226 * 5212 when ANI processing enables PHY error frames).
1227 *
1228 * To insure the last descriptor is self-linked we create
1229 * each descriptor as self-linked and add it to the end. As
1230 * each additional descriptor is added the previous self-linked
1231 * entry is ``fixed'' naturally. This should be safe even
1232 * if DMA is happening. When processing RX interrupts we
1233 * never remove/process the last, self-linked, entry on the
1234 * descriptor list. This insures the hardware always has
1235 * someplace to write a new frame.
1236 */
1237 ds = bf->desc;
1238 ds->ds_link = bf->daddr; /* link to self */
1239 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001240 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241 skb_tailroom(skb), /* buffer size */
1242 0);
1243
1244 if (sc->rxlink != NULL)
1245 *sc->rxlink = bf->daddr;
1246 sc->rxlink = &ds->ds_link;
1247 return 0;
1248}
1249
Bob Copeland2ac29272010-02-09 13:06:54 -05001250static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1251{
1252 struct ieee80211_hdr *hdr;
1253 enum ath5k_pkt_type htype;
1254 __le16 fc;
1255
1256 hdr = (struct ieee80211_hdr *)skb->data;
1257 fc = hdr->frame_control;
1258
1259 if (ieee80211_is_beacon(fc))
1260 htype = AR5K_PKT_TYPE_BEACON;
1261 else if (ieee80211_is_probe_resp(fc))
1262 htype = AR5K_PKT_TYPE_PROBE_RESP;
1263 else if (ieee80211_is_atim(fc))
1264 htype = AR5K_PKT_TYPE_ATIM;
1265 else if (ieee80211_is_pspoll(fc))
1266 htype = AR5K_PKT_TYPE_PSPOLL;
1267 else
1268 htype = AR5K_PKT_TYPE_NORMAL;
1269
1270 return htype;
1271}
1272
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001273static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001274ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1275 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001276{
1277 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001278 struct ath5k_desc *ds = bf->desc;
1279 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001280 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001281 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001282 struct ieee80211_rate *rate;
1283 unsigned int mrr_rate[3], mrr_tries[3];
1284 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001285 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001286 u16 cts_rate = 0;
1287 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001288 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001289
1290 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001291
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001292 /* XXX endianness */
1293 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1294 PCI_DMA_TODEVICE);
1295
Bob Copeland8902ff42009-01-22 08:44:20 -05001296 rate = ieee80211_get_tx_rate(sc->hw, info);
1297
Johannes Berge039fa42008-05-15 12:55:29 +02001298 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001299 flags |= AR5K_TXDESC_NOACK;
1300
Bob Copeland8902ff42009-01-22 08:44:20 -05001301 rc_flags = info->control.rates[0].flags;
1302 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1303 rate->hw_value_short : rate->hw_value;
1304
Bruno Randolf281c56d2008-02-05 18:44:55 +09001305 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001306
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001307 /* FIXME: If we are in g mode and rate is a CCK rate
1308 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1309 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001310 if (info->control.hw_key) {
1311 keyidx = info->control.hw_key->hw_key_idx;
1312 pktlen += info->control.hw_key->icv_len;
1313 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001314 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1315 flags |= AR5K_TXDESC_RTSENA;
1316 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1317 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1318 sc->vif, pktlen, info));
1319 }
1320 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1321 flags |= AR5K_TXDESC_CTSENA;
1322 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1323 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1324 sc->vif, pktlen, info));
1325 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001326 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Bob Copeland2ac29272010-02-09 13:06:54 -05001327 ieee80211_get_hdrlen_from_skb(skb),
1328 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001329 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001330 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001331 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001332 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001333 if (ret)
1334 goto err_unmap;
1335
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001336 memset(mrr_rate, 0, sizeof(mrr_rate));
1337 memset(mrr_tries, 0, sizeof(mrr_tries));
1338 for (i = 0; i < 3; i++) {
1339 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1340 if (!rate)
1341 break;
1342
1343 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001344 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001345 }
1346
1347 ah->ah_setup_mrr_tx_desc(ah, ds,
1348 mrr_rate[0], mrr_tries[0],
1349 mrr_rate[1], mrr_tries[1],
1350 mrr_rate[2], mrr_tries[2]);
1351
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001352 ds->ds_link = 0;
1353 ds->ds_data = bf->skbaddr;
1354
1355 spin_lock_bh(&txq->lock);
1356 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001357 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001358 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001359 else /* no, so only link it */
1360 *txq->link = bf->daddr;
1361
1362 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001363 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001364 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001365 spin_unlock_bh(&txq->lock);
1366
1367 return 0;
1368err_unmap:
1369 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1370 return ret;
1371}
1372
1373/*******************\
1374* Descriptors setup *
1375\*******************/
1376
1377static int
1378ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1379{
1380 struct ath5k_desc *ds;
1381 struct ath5k_buf *bf;
1382 dma_addr_t da;
1383 unsigned int i;
1384 int ret;
1385
1386 /* allocate descriptors */
1387 sc->desc_len = sizeof(struct ath5k_desc) *
1388 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1389 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1390 if (sc->desc == NULL) {
1391 ATH5K_ERR(sc, "can't allocate descriptors\n");
1392 ret = -ENOMEM;
1393 goto err;
1394 }
1395 ds = sc->desc;
1396 da = sc->desc_daddr;
1397 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1398 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1399
1400 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1401 sizeof(struct ath5k_buf), GFP_KERNEL);
1402 if (bf == NULL) {
1403 ATH5K_ERR(sc, "can't allocate bufptr\n");
1404 ret = -ENOMEM;
1405 goto err_free;
1406 }
1407 sc->bufptr = bf;
1408
1409 INIT_LIST_HEAD(&sc->rxbuf);
1410 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1411 bf->desc = ds;
1412 bf->daddr = da;
1413 list_add_tail(&bf->list, &sc->rxbuf);
1414 }
1415
1416 INIT_LIST_HEAD(&sc->txbuf);
1417 sc->txbuf_len = ATH_TXBUF;
1418 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1419 da += sizeof(*ds)) {
1420 bf->desc = ds;
1421 bf->daddr = da;
1422 list_add_tail(&bf->list, &sc->txbuf);
1423 }
1424
1425 /* beacon buffer */
1426 bf->desc = ds;
1427 bf->daddr = da;
1428 sc->bbuf = bf;
1429
1430 return 0;
1431err_free:
1432 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1433err:
1434 sc->desc = NULL;
1435 return ret;
1436}
1437
1438static void
1439ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1440{
1441 struct ath5k_buf *bf;
1442
1443 ath5k_txbuf_free(sc, sc->bbuf);
1444 list_for_each_entry(bf, &sc->txbuf, list)
1445 ath5k_txbuf_free(sc, bf);
1446 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001447 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001448
1449 /* Free memory associated with all descriptors */
1450 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1451
1452 kfree(sc->bufptr);
1453 sc->bufptr = NULL;
1454}
1455
1456
1457
1458
1459
1460/**************\
1461* Queues setup *
1462\**************/
1463
1464static struct ath5k_txq *
1465ath5k_txq_setup(struct ath5k_softc *sc,
1466 int qtype, int subtype)
1467{
1468 struct ath5k_hw *ah = sc->ah;
1469 struct ath5k_txq *txq;
1470 struct ath5k_txq_info qi = {
1471 .tqi_subtype = subtype,
1472 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1473 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1474 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1475 };
1476 int qnum;
1477
1478 /*
1479 * Enable interrupts only for EOL and DESC conditions.
1480 * We mark tx descriptors to receive a DESC interrupt
1481 * when a tx queue gets deep; otherwise waiting for the
1482 * EOL to reap descriptors. Note that this is done to
1483 * reduce interrupt load and this only defers reaping
1484 * descriptors, never transmitting frames. Aside from
1485 * reducing interrupts this also permits more concurrency.
1486 * The only potential downside is if the tx queue backs
1487 * up in which case the top half of the kernel may backup
1488 * due to a lack of tx descriptors.
1489 */
1490 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1491 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1492 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1493 if (qnum < 0) {
1494 /*
1495 * NB: don't print a message, this happens
1496 * normally on parts with too few tx queues
1497 */
1498 return ERR_PTR(qnum);
1499 }
1500 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1501 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1502 qnum, ARRAY_SIZE(sc->txqs));
1503 ath5k_hw_release_tx_queue(ah, qnum);
1504 return ERR_PTR(-EINVAL);
1505 }
1506 txq = &sc->txqs[qnum];
1507 if (!txq->setup) {
1508 txq->qnum = qnum;
1509 txq->link = NULL;
1510 INIT_LIST_HEAD(&txq->q);
1511 spin_lock_init(&txq->lock);
1512 txq->setup = true;
1513 }
1514 return &sc->txqs[qnum];
1515}
1516
1517static int
1518ath5k_beaconq_setup(struct ath5k_hw *ah)
1519{
1520 struct ath5k_txq_info qi = {
1521 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1522 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1523 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1524 /* NB: for dynamic turbo, don't enable any other interrupts */
1525 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1526 };
1527
1528 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1529}
1530
1531static int
1532ath5k_beaconq_config(struct ath5k_softc *sc)
1533{
1534 struct ath5k_hw *ah = sc->ah;
1535 struct ath5k_txq_info qi;
1536 int ret;
1537
1538 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1539 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001540 goto err;
1541
Johannes Berg05c914f2008-09-11 00:01:58 +02001542 if (sc->opmode == NL80211_IFTYPE_AP ||
1543 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001544 /*
1545 * Always burst out beacon and CAB traffic
1546 * (aifs = cwmin = cwmax = 0)
1547 */
1548 qi.tqi_aifs = 0;
1549 qi.tqi_cw_min = 0;
1550 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001551 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001552 /*
1553 * Adhoc mode; backoff between 0 and (2 * cw_min).
1554 */
1555 qi.tqi_aifs = 0;
1556 qi.tqi_cw_min = 0;
1557 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001558 }
1559
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001560 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1561 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1562 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1563
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001564 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001565 if (ret) {
1566 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1567 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001568 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001569 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001570 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1571 if (ret)
1572 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001573
Bob Copelanda951ae22010-01-20 23:51:04 -05001574 /* reconfigure cabq with ready time to 80% of beacon_interval */
1575 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1576 if (ret)
1577 goto err;
1578
1579 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1580 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1581 if (ret)
1582 goto err;
1583
1584 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1585err:
1586 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001587}
1588
1589static void
1590ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1591{
1592 struct ath5k_buf *bf, *bf0;
1593
1594 /*
1595 * NB: this assumes output has been stopped and
1596 * we do not need to block ath5k_tx_tasklet
1597 */
1598 spin_lock_bh(&txq->lock);
1599 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001600 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001601
1602 ath5k_txbuf_free(sc, bf);
1603
1604 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001605 list_move_tail(&bf->list, &sc->txbuf);
1606 sc->txbuf_len++;
1607 spin_unlock_bh(&sc->txbuflock);
1608 }
1609 txq->link = NULL;
1610 spin_unlock_bh(&txq->lock);
1611}
1612
1613/*
1614 * Drain the transmit queues and reclaim resources.
1615 */
1616static void
1617ath5k_txq_cleanup(struct ath5k_softc *sc)
1618{
1619 struct ath5k_hw *ah = sc->ah;
1620 unsigned int i;
1621
1622 /* XXX return value */
1623 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1624 /* don't touch the hardware if marked invalid */
1625 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1626 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001627 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001628 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1629 if (sc->txqs[i].setup) {
1630 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1631 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1632 "link %p\n",
1633 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001634 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001635 sc->txqs[i].qnum),
1636 sc->txqs[i].link);
1637 }
1638 }
Johannes Berg36d68252008-05-15 12:55:26 +02001639 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001640
1641 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1642 if (sc->txqs[i].setup)
1643 ath5k_txq_drainq(sc, &sc->txqs[i]);
1644}
1645
1646static void
1647ath5k_txq_release(struct ath5k_softc *sc)
1648{
1649 struct ath5k_txq *txq = sc->txqs;
1650 unsigned int i;
1651
1652 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1653 if (txq->setup) {
1654 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1655 txq->setup = false;
1656 }
1657}
1658
1659
1660
1661
1662/*************\
1663* RX Handling *
1664\*************/
1665
1666/*
1667 * Enable the receive h/w following a reset.
1668 */
1669static int
1670ath5k_rx_start(struct ath5k_softc *sc)
1671{
1672 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001673 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674 struct ath5k_buf *bf;
1675 int ret;
1676
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001677 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001678
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001679 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1680 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001681
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001683 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 list_for_each_entry(bf, &sc->rxbuf, list) {
1685 ret = ath5k_rxbuf_setup(sc, bf);
1686 if (ret != 0) {
1687 spin_unlock_bh(&sc->rxbuflock);
1688 goto err;
1689 }
1690 }
1691 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001692 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693 spin_unlock_bh(&sc->rxbuflock);
1694
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001695 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001696 ath5k_mode_setup(sc); /* set filters, etc. */
1697 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1698
1699 return 0;
1700err:
1701 return ret;
1702}
1703
1704/*
1705 * Disable the receive h/w in preparation for a reset.
1706 */
1707static void
1708ath5k_rx_stop(struct ath5k_softc *sc)
1709{
1710 struct ath5k_hw *ah = sc->ah;
1711
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001712 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001713 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1714 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001715
1716 ath5k_debug_printrxbuffs(sc, ah);
1717
1718 sc->rxlink = NULL; /* just in case */
1719}
1720
1721static unsigned int
1722ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001723 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001725 struct ath5k_hw *ah = sc->ah;
1726 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001728 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001729
Bruno Randolfb47f4072008-03-05 18:35:45 +09001730 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1731 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 return RX_FLAG_DECRYPTED;
1733
1734 /* Apparently when a default key is used to decrypt the packet
1735 the hw does not set the index used to decrypt. In such cases
1736 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001737 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001738 if (ieee80211_has_protected(hdr->frame_control) &&
1739 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1740 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741 keyix = skb->data[hlen + 3] >> 6;
1742
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001743 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744 return RX_FLAG_DECRYPTED;
1745 }
1746
1747 return 0;
1748}
1749
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001750
1751static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001752ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1753 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001754{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001755 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001756 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001757 u32 hw_tu;
1758 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1759
Harvey Harrison24b56e72008-06-14 23:33:38 -07001760 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001761 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001762 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001763 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001764 * Received an IBSS beacon with the same BSSID. Hardware *must*
1765 * have updated the local TSF. We have to work around various
1766 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001767 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001768 tsf = ath5k_hw_get_tsf64(sc->ah);
1769 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1770 hw_tu = TSF_TO_TU(tsf);
1771
1772 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1773 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001774 (unsigned long long)bc_tstamp,
1775 (unsigned long long)rxs->mactime,
1776 (unsigned long long)(rxs->mactime - bc_tstamp),
1777 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001778
1779 /*
1780 * Sometimes the HW will give us a wrong tstamp in the rx
1781 * status, causing the timestamp extension to go wrong.
1782 * (This seems to happen especially with beacon frames bigger
1783 * than 78 byte (incl. FCS))
1784 * But we know that the receive timestamp must be later than the
1785 * timestamp of the beacon since HW must have synced to that.
1786 *
1787 * NOTE: here we assume mactime to be after the frame was
1788 * received, not like mac80211 which defines it at the start.
1789 */
1790 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001791 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001792 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001793 (unsigned long long)rxs->mactime,
1794 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001795 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001796 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001797
1798 /*
1799 * Local TSF might have moved higher than our beacon timers,
1800 * in that case we have to update them to continue sending
1801 * beacons. This also takes care of synchronizing beacon sending
1802 * times with other stations.
1803 */
1804 if (hw_tu >= sc->nexttbtt)
1805 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001806 }
1807}
1808
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001809static void
1810ath5k_tasklet_rx(unsigned long data)
1811{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001812 struct ieee80211_rx_status *rxs;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001813 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001814 struct sk_buff *skb, *next_skb;
1815 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001816 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001817 struct ath5k_hw *ah = sc->ah;
1818 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001819 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001820 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001821 int ret;
1822 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001823 int padsize;
Bob Copeland1c5256b2009-08-24 23:00:32 -04001824 int rx_flag;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825
1826 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001827 if (list_empty(&sc->rxbuf)) {
1828 ATH5K_WARN(sc, "empty rx buf pool\n");
1829 goto unlock;
1830 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001831 do {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001832 rx_flag = 0;
Bob Copelandd6894b52008-05-12 21:16:44 -04001833
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001834 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1835 BUG_ON(bf->skb == NULL);
1836 skb = bf->skb;
1837 ds = bf->desc;
1838
Bob Copelandc57ca812009-04-15 07:57:35 -04001839 /* bail if HW is still using self-linked descriptor */
1840 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1841 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001842
Bruno Randolfb47f4072008-03-05 18:35:45 +09001843 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001844 if (unlikely(ret == -EINPROGRESS))
1845 break;
1846 else if (unlikely(ret)) {
1847 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001848 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001849 return;
1850 }
1851
Bruno Randolfb47f4072008-03-05 18:35:45 +09001852 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001853 ATH5K_WARN(sc, "unsupported jumbo\n");
1854 goto next;
1855 }
1856
Bruno Randolfb47f4072008-03-05 18:35:45 +09001857 if (unlikely(rs.rs_status)) {
1858 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001859 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001860 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001861 /*
1862 * Decrypt error. If the error occurred
1863 * because there was no hardware key, then
1864 * let the frame through so the upper layers
1865 * can process it. This is necessary for 5210
1866 * parts which have no way to setup a ``clear''
1867 * key cache entry.
1868 *
1869 * XXX do key cache faulting
1870 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001871 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1872 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001873 goto accept;
1874 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001875 if (rs.rs_status & AR5K_RXERR_MIC) {
Bob Copeland1c5256b2009-08-24 23:00:32 -04001876 rx_flag |= RX_FLAG_MMIC_ERROR;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001877 goto accept;
1878 }
1879
1880 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001881 if ((rs.rs_status &
1882 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001883 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001884 goto next;
1885 }
1886accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001887 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1888
1889 /*
1890 * If we can't replace bf->skb with a new skb under memory
1891 * pressure, just skip this packet
1892 */
1893 if (!next_skb)
1894 goto next;
1895
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001896 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001897 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001898 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001899
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001900 /* The MAC header is padded to have 32-bit boundary if the
1901 * packet payload is non-zero. The general calculation for
1902 * padsize would take into account odd header lengths:
1903 * padsize = (4 - hdrlen % 4) % 4; However, since only
1904 * even-length headers are used, padding can only be 0 or 2
1905 * bytes and we can optimize this a bit. In addition, we must
1906 * not try to remove padding from short control frames that do
1907 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001908 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001909 padsize = ath5k_pad_size(hdrlen);
1910 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001911 memmove(skb->data + padsize, skb->data, hdrlen);
1912 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001913 }
Bob Copeland1c5256b2009-08-24 23:00:32 -04001914 rxs = IEEE80211_SKB_RXCB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001915
Bruno Randolfc0e18992008-01-21 11:09:46 +09001916 /*
1917 * always extend the mac timestamp, since this information is
1918 * also needed for proper IBSS merging.
1919 *
1920 * XXX: it might be too late to do it here, since rs_tstamp is
1921 * 15bit only. that means TSF extension has to be done within
1922 * 32768usec (about 32ms). it might be necessary to move this to
1923 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001924 *
1925 * Unfortunately we don't know when the hardware takes the rx
1926 * timestamp (beginning of phy frame, data frame, end of rx?).
1927 * The only thing we know is that it is hardware specific...
1928 * On AR5213 it seems the rx timestamp is at the end of the
1929 * frame, but i'm not sure.
1930 *
1931 * NOTE: mac80211 defines mactime at the beginning of the first
1932 * data symbol. Since we don't have any time references it's
1933 * impossible to comply to that. This affects IBSS merge only
1934 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001935 */
Bob Copeland1c5256b2009-08-24 23:00:32 -04001936 rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
1937 rxs->flag = rx_flag | RX_FLAG_TSFT;
Bruno Randolfc0e18992008-01-21 11:09:46 +09001938
Bob Copeland1c5256b2009-08-24 23:00:32 -04001939 rxs->freq = sc->curchan->center_freq;
1940 rxs->band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941
Bob Copeland1c5256b2009-08-24 23:00:32 -04001942 rxs->noise = sc->ah->ah_noise_floor;
1943 rxs->signal = rxs->noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001944
Bob Copeland1c5256b2009-08-24 23:00:32 -04001945 rxs->antenna = rs.rs_antenna;
1946 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1947 rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001948
Bob Copeland1c5256b2009-08-24 23:00:32 -04001949 if (rxs->rate_idx >= 0 && rs.rs_rate ==
1950 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1951 rxs->flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001952
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001953 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1954
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001955 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001956 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bob Copeland1c5256b2009-08-24 23:00:32 -04001957 ath5k_check_ibss_tsf(sc, skb, rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001958
Johannes Bergf1d58c22009-06-17 13:13:00 +02001959 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001960
1961 bf->skb = next_skb;
1962 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963next:
1964 list_move_tail(&bf->list, &sc->rxbuf);
1965 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001966unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001967 spin_unlock(&sc->rxbuflock);
1968}
1969
1970
1971
1972
1973/*************\
1974* TX Handling *
1975\*************/
1976
1977static void
1978ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1979{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001980 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981 struct ath5k_buf *bf, *bf0;
1982 struct ath5k_desc *ds;
1983 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001984 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001985 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001986
1987 spin_lock(&txq->lock);
1988 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1989 ds = bf->desc;
1990
Bruno Randolfb47f4072008-03-05 18:35:45 +09001991 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001992 if (unlikely(ret == -EINPROGRESS))
1993 break;
1994 else if (unlikely(ret)) {
1995 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1996 ret, txq->qnum);
1997 break;
1998 }
1999
2000 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002001 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002002 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002003
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002004 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2005 PCI_DMA_TODEVICE);
2006
Johannes Berge6a98542008-10-21 12:40:02 +02002007 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002008 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002009 struct ieee80211_tx_rate *r =
2010 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002011
2012 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002013 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2014 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002015 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002016 r->idx = -1;
2017 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002018 }
2019 }
2020
Johannes Berge6a98542008-10-21 12:40:02 +02002021 /* count the successful attempt as well */
2022 info->status.rates[ts.ts_final_idx].count++;
2023
Bruno Randolfb47f4072008-03-05 18:35:45 +09002024 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002025 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02002026 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02002027 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002028 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002029 info->flags |= IEEE80211_TX_STAT_ACK;
2030 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002031 }
2032
Johannes Berge039fa42008-05-15 12:55:29 +02002033 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034
2035 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002036 list_move_tail(&bf->list, &sc->txbuf);
2037 sc->txbuf_len++;
2038 spin_unlock(&sc->txbuflock);
2039 }
2040 if (likely(list_empty(&txq->q)))
2041 txq->link = NULL;
2042 spin_unlock(&txq->lock);
2043 if (sc->txbuf_len > ATH_TXBUF / 5)
2044 ieee80211_wake_queues(sc->hw);
2045}
2046
2047static void
2048ath5k_tasklet_tx(unsigned long data)
2049{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002050 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 struct ath5k_softc *sc = (void *)data;
2052
Bob Copeland8784d2e2009-07-29 17:32:28 -04002053 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2054 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2055 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002056}
2057
2058
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059/*****************\
2060* Beacon handling *
2061\*****************/
2062
2063/*
2064 * Setup the beacon frame for transmit.
2065 */
2066static int
Johannes Berge039fa42008-05-15 12:55:29 +02002067ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002068{
2069 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002070 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002071 struct ath5k_hw *ah = sc->ah;
2072 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002073 int ret = 0;
2074 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002075 u32 flags;
2076
2077 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2078 PCI_DMA_TODEVICE);
2079 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2080 "skbaddr %llx\n", skb, skb->data, skb->len,
2081 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002082 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002083 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2084 return -EIO;
2085 }
2086
2087 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002088 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002089
2090 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002091 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002092 ds->ds_link = bf->daddr; /* self-linked */
2093 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002094 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002095 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002096
2097 /*
2098 * If we use multiple antennas on AP and use
2099 * the Sectored AP scenario, switch antenna every
2100 * 4 beacons to make sure everybody hears our AP.
2101 * When a client tries to associate, hw will keep
2102 * track of the tx antenna to be used for this client
2103 * automaticaly, based on ACKed packets.
2104 *
2105 * Note: AP still listens and transmits RTS on the
2106 * default antenna which is supposed to be an omni.
2107 *
2108 * Note2: On sectored scenarios it's possible to have
2109 * multiple antennas (1omni -the default- and 14 sectors)
2110 * so if we choose to actually support this mode we need
2111 * to allow user to set how many antennas we have and tweak
2112 * the code below to send beacons on all of them.
2113 */
2114 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2115 antenna = sc->bsent & 4 ? 2 : 1;
2116
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002117
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002118 /* FIXME: If we are in g mode and rate is a CCK rate
2119 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2120 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002121 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002122 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002124 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002125 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002126 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002127 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 if (ret)
2129 goto err_unmap;
2130
2131 return 0;
2132err_unmap:
2133 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2134 return ret;
2135}
2136
2137/*
2138 * Transmit a beacon frame at SWBA. Dynamic updates to the
2139 * frame contents are done as needed and the slot time is
2140 * also adjusted based on current state.
2141 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002142 * This is called from software irq context (beacontq or restq
2143 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144 */
2145static void
2146ath5k_beacon_send(struct ath5k_softc *sc)
2147{
2148 struct ath5k_buf *bf = sc->bbuf;
2149 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002150 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002151
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002152 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002153
Johannes Berg05c914f2008-09-11 00:01:58 +02002154 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2155 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002156 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2157 return;
2158 }
2159 /*
2160 * Check if the previous beacon has gone out. If
2161 * not don't don't try to post another, skip this
2162 * period and wait for the next. Missed beacons
2163 * indicate a problem and should not occur. If we
2164 * miss too many consecutive beacons reset the device.
2165 */
2166 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2167 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002168 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002170 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002171 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172 "stuck beacon time (%u missed)\n",
2173 sc->bmisscount);
2174 tasklet_schedule(&sc->restq);
2175 }
2176 return;
2177 }
2178 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002179 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002180 "resume beacon xmit after %u misses\n",
2181 sc->bmisscount);
2182 sc->bmisscount = 0;
2183 }
2184
2185 /*
2186 * Stop any current dma and put the new frame on the queue.
2187 * This should never fail since we check above that no frames
2188 * are still pending on the queue.
2189 */
2190 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002191 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002192 /* NB: hw still stops DMA, so proceed */
2193 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002194
Bob Copeland1071db82009-05-18 10:59:52 -04002195 /* refresh the beacon for AP mode */
2196 if (sc->opmode == NL80211_IFTYPE_AP)
2197 ath5k_beacon_update(sc->hw, sc->vif);
2198
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002199 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2200 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002201 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002202 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2203
Bob Copelandcec8db22009-07-04 12:59:51 -04002204 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2205 while (skb) {
2206 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2207 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2208 }
2209
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210 sc->bsent++;
2211}
2212
2213
Bruno Randolf9804b982008-01-19 18:17:59 +09002214/**
2215 * ath5k_beacon_update_timers - update beacon timers
2216 *
2217 * @sc: struct ath5k_softc pointer we are operating on
2218 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2219 * beacon timer update based on the current HW TSF.
2220 *
2221 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2222 * of a received beacon or the current local hardware TSF and write it to the
2223 * beacon timer registers.
2224 *
2225 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002226 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002227 * when we otherwise know we have to update the timers, but we keep it in this
2228 * function to have it all together in one place.
2229 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002230static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002231ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232{
2233 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002234 u32 nexttbtt, intval, hw_tu, bc_tu;
2235 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002236
2237 intval = sc->bintval & AR5K_BEACON_PERIOD;
2238 if (WARN_ON(!intval))
2239 return;
2240
Bruno Randolf9804b982008-01-19 18:17:59 +09002241 /* beacon TSF converted to TU */
2242 bc_tu = TSF_TO_TU(bc_tsf);
2243
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002245 hw_tsf = ath5k_hw_get_tsf64(ah);
2246 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247
Bruno Randolf9804b982008-01-19 18:17:59 +09002248#define FUDGE 3
2249 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2250 if (bc_tsf == -1) {
2251 /*
2252 * no beacons received, called internally.
2253 * just need to refresh timers based on HW TSF.
2254 */
2255 nexttbtt = roundup(hw_tu + FUDGE, intval);
2256 } else if (bc_tsf == 0) {
2257 /*
2258 * no beacon received, probably called by ath5k_reset_tsf().
2259 * reset TSF to start with 0.
2260 */
2261 nexttbtt = intval;
2262 intval |= AR5K_BEACON_RESET_TSF;
2263 } else if (bc_tsf > hw_tsf) {
2264 /*
2265 * beacon received, SW merge happend but HW TSF not yet updated.
2266 * not possible to reconfigure timers yet, but next time we
2267 * receive a beacon with the same BSSID, the hardware will
2268 * automatically update the TSF and then we need to reconfigure
2269 * the timers.
2270 */
2271 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2272 "need to wait for HW TSF sync\n");
2273 return;
2274 } else {
2275 /*
2276 * most important case for beacon synchronization between STA.
2277 *
2278 * beacon received and HW TSF has been already updated by HW.
2279 * update next TBTT based on the TSF of the beacon, but make
2280 * sure it is ahead of our local TSF timer.
2281 */
2282 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2283 }
2284#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002285
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002286 sc->nexttbtt = nexttbtt;
2287
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002288 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002289 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002290
2291 /*
2292 * debugging output last in order to preserve the time critical aspect
2293 * of this function
2294 */
2295 if (bc_tsf == -1)
2296 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2297 "reconfigured timers based on HW TSF\n");
2298 else if (bc_tsf == 0)
2299 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2300 "reset HW TSF and timers\n");
2301 else
2302 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2303 "updated timers based on beacon TSF\n");
2304
2305 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002306 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2307 (unsigned long long) bc_tsf,
2308 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002309 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2310 intval & AR5K_BEACON_PERIOD,
2311 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2312 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313}
2314
2315
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002316/**
2317 * ath5k_beacon_config - Configure the beacon queues and interrupts
2318 *
2319 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002321 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002322 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002323 */
2324static void
2325ath5k_beacon_config(struct ath5k_softc *sc)
2326{
2327 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002328 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002329
Bob Copeland21800492009-07-04 12:59:52 -04002330 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002331 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002332 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002333
Bob Copeland21800492009-07-04 12:59:52 -04002334 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002335 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002336 * In IBSS mode we use a self-linked tx descriptor and let the
2337 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002338 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002339 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002340 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002341 */
2342 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002343
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002344 sc->imask |= AR5K_INT_SWBA;
2345
Jiri Slabyda966bc2008-10-12 22:54:10 +02002346 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002347 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002348 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002349 } else
2350 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002351 } else {
2352 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002353 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002354
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002355 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002356 mmiowb();
2357 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002358}
2359
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002360static void ath5k_tasklet_beacon(unsigned long data)
2361{
2362 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2363
2364 /*
2365 * Software beacon alert--time to send a beacon.
2366 *
2367 * In IBSS mode we use this interrupt just to
2368 * keep track of the next TBTT (target beacon
2369 * transmission time) in order to detect wether
2370 * automatic TSF updates happened.
2371 */
2372 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2373 /* XXX: only if VEOL suppported */
2374 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2375 sc->nexttbtt += sc->bintval;
2376 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2377 "SWBA nexttbtt: %x hw_tu: %x "
2378 "TSF: %llx\n",
2379 sc->nexttbtt,
2380 TSF_TO_TU(tsf),
2381 (unsigned long long) tsf);
2382 } else {
2383 spin_lock(&sc->block);
2384 ath5k_beacon_send(sc);
2385 spin_unlock(&sc->block);
2386 }
2387}
2388
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002389
2390/********************\
2391* Interrupt handling *
2392\********************/
2393
2394static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002395ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002396{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002397 struct ath5k_hw *ah = sc->ah;
2398 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002399
2400 mutex_lock(&sc->lock);
2401
2402 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2403
2404 /*
2405 * Stop anything previously setup. This is safe
2406 * no matter this is the first time through or not.
2407 */
2408 ath5k_stop_locked(sc);
2409
Bob Copeland242ab7a2009-12-21 22:26:48 -05002410 /* Set PHY calibration interval */
2411 ah->ah_cal_intval = ath5k_calinterval;
2412
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002413 /*
2414 * The basic interface to setting the hardware in a good
2415 * state is ``reset''. On return the hardware is known to
2416 * be powered up and with interrupts disabled. This must
2417 * be followed by initialization of the appropriate bits
2418 * and then setup of the interrupt mask.
2419 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002420 sc->curchan = sc->hw->conf.channel;
2421 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002422 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2423 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002424 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
Bob Copeland209d889b2009-05-07 08:09:08 -04002425 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002426 if (ret)
2427 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002428
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002429 ath5k_rfkill_hw_start(ah);
2430
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002431 /*
2432 * Reset the key cache since some parts do not reset the
2433 * contents on initial power up or resume from suspend.
2434 */
2435 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2436 ath5k_hw_reset_key(ah, i);
2437
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002438 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002439 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002440 ret = 0;
2441done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002442 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002443 mutex_unlock(&sc->lock);
2444 return ret;
2445}
2446
2447static int
2448ath5k_stop_locked(struct ath5k_softc *sc)
2449{
2450 struct ath5k_hw *ah = sc->ah;
2451
2452 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2453 test_bit(ATH_STAT_INVALID, sc->status));
2454
2455 /*
2456 * Shutdown the hardware and driver:
2457 * stop output from above
2458 * disable interrupts
2459 * turn off timers
2460 * turn off the radio
2461 * clear transmit machinery
2462 * clear receive machinery
2463 * drain and release tx queues
2464 * reclaim beacon resources
2465 * power down hardware
2466 *
2467 * Note that some of this work is not possible if the
2468 * hardware is gone (invalid).
2469 */
2470 ieee80211_stop_queues(sc->hw);
2471
2472 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002473 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002474 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002475 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002476 }
2477 ath5k_txq_cleanup(sc);
2478 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2479 ath5k_rx_stop(sc);
2480 ath5k_hw_phy_disable(ah);
2481 } else
2482 sc->rxlink = NULL;
2483
2484 return 0;
2485}
2486
2487/*
2488 * Stop the device, grabbing the top-level lock to protect
2489 * against concurrent entry through ath5k_init (which can happen
2490 * if another thread does a system call and the thread doing the
2491 * stop is preempted).
2492 */
2493static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002494ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495{
2496 int ret;
2497
2498 mutex_lock(&sc->lock);
2499 ret = ath5k_stop_locked(sc);
2500 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2501 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002502 * Don't set the card in full sleep mode!
2503 *
2504 * a) When the device is in this state it must be carefully
2505 * woken up or references to registers in the PCI clock
2506 * domain may freeze the bus (and system). This varies
2507 * by chip and is mostly an issue with newer parts
2508 * (madwifi sources mentioned srev >= 0x78) that go to
2509 * sleep more quickly.
2510 *
2511 * b) On older chips full sleep results a weird behaviour
2512 * during wakeup. I tested various cards with srev < 0x78
2513 * and they don't wake up after module reload, a second
2514 * module reload is needed to bring the card up again.
2515 *
2516 * Until we figure out what's going on don't enable
2517 * full chip reset on any chip (this is what Legacy HAL
2518 * and Sam's HAL do anyway). Instead Perform a full reset
2519 * on the device (same as initial state after attach) and
2520 * leave it idle (keep MAC/BB on warm reset) */
2521 ret = ath5k_hw_on_hold(sc->ah);
2522
2523 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2524 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002525 }
2526 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002527
Jiri Slaby274c7c32008-07-15 17:44:20 +02002528 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002529 mutex_unlock(&sc->lock);
2530
Jiri Slaby10488f82008-07-15 17:44:19 +02002531 tasklet_kill(&sc->rxtq);
2532 tasklet_kill(&sc->txtq);
2533 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002534 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002535 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002536
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002537 ath5k_rfkill_hw_stop(sc->ah);
2538
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002539 return ret;
2540}
2541
2542static irqreturn_t
2543ath5k_intr(int irq, void *dev_id)
2544{
2545 struct ath5k_softc *sc = dev_id;
2546 struct ath5k_hw *ah = sc->ah;
2547 enum ath5k_int status;
2548 unsigned int counter = 1000;
2549
2550 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2551 !ath5k_hw_is_intr_pending(ah)))
2552 return IRQ_NONE;
2553
2554 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2556 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2557 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002558 if (unlikely(status & AR5K_INT_FATAL)) {
2559 /*
2560 * Fatal errors are unrecoverable.
2561 * Typically these are caused by DMA errors.
2562 */
2563 tasklet_schedule(&sc->restq);
2564 } else if (unlikely(status & AR5K_INT_RXORN)) {
2565 tasklet_schedule(&sc->restq);
2566 } else {
2567 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002568 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002569 }
2570 if (status & AR5K_INT_RXEOL) {
2571 /*
2572 * NB: the hardware should re-read the link when
2573 * RXE bit is written, but it doesn't work at
2574 * least on older hardware revs.
2575 */
2576 sc->rxlink = NULL;
2577 }
2578 if (status & AR5K_INT_TXURN) {
2579 /* bump tx trigger level */
2580 ath5k_hw_update_tx_triglevel(ah, true);
2581 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002582 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002584 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2585 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002586 tasklet_schedule(&sc->txtq);
2587 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002588 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002589 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002590 if (status & AR5K_INT_SWI) {
2591 tasklet_schedule(&sc->calib);
2592 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002593 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002594 /*
2595 * These stats are also used for ANI i think
2596 * so how about updating them more often ?
2597 */
2598 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002600 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002601 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002602
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002603 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002604 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605
2606 if (unlikely(!counter))
2607 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2608
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002609 ath5k_hw_calibration_poll(ah);
2610
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002611 return IRQ_HANDLED;
2612}
2613
2614static void
2615ath5k_tasklet_reset(unsigned long data)
2616{
2617 struct ath5k_softc *sc = (void *)data;
2618
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002619 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002620}
2621
2622/*
2623 * Periodically recalibrate the PHY to account
2624 * for temperature/environment changes.
2625 */
2626static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002627ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628{
2629 struct ath5k_softc *sc = (void *)data;
2630 struct ath5k_hw *ah = sc->ah;
2631
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002632 /* Only full calibration for now */
2633 if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
2634 return;
2635
2636 /* Stop queues so that calibration
2637 * doesn't interfere with tx */
2638 ieee80211_stop_queues(sc->hw);
2639
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002640 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002641 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2642 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002644 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645 /*
2646 * Rfgain is out of bounds, reset the chip
2647 * to load new gain values.
2648 */
2649 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002650 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002651 }
2652 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2653 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002654 ieee80211_frequency_to_channel(
2655 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002656
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002657 ah->ah_swi_mask = 0;
2658
2659 /* Wake queues */
2660 ieee80211_wake_queues(sc->hw);
2661
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662}
2663
2664
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665/********************\
2666* Mac80211 functions *
2667\********************/
2668
2669static int
Johannes Berge039fa42008-05-15 12:55:29 +02002670ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002671{
2672 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002673
2674 return ath5k_tx_queue(hw, skb, sc->txq);
2675}
2676
2677static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2678 struct ath5k_txq *txq)
2679{
2680 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002681 struct ath5k_buf *bf;
2682 unsigned long flags;
2683 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002684 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685
2686 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2687
Johannes Berg05c914f2008-09-11 00:01:58 +02002688 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002689 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2690
2691 /*
2692 * the hardware expects the header padded to 4 byte boundaries
2693 * if this is not the case we add the padding after the header
2694 */
2695 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002696 padsize = ath5k_pad_size(hdrlen);
2697 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002698
2699 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002700 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002701 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002702 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002704 skb_push(skb, padsize);
2705 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002706 }
2707
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708 spin_lock_irqsave(&sc->txbuflock, flags);
2709 if (list_empty(&sc->txbuf)) {
2710 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2711 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002712 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002713 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002714 }
2715 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2716 list_del(&bf->list);
2717 sc->txbuf_len--;
2718 if (list_empty(&sc->txbuf))
2719 ieee80211_stop_queues(hw);
2720 spin_unlock_irqrestore(&sc->txbuflock, flags);
2721
2722 bf->skb = skb;
2723
Bob Copelandcec8db22009-07-04 12:59:51 -04002724 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002725 bf->skb = NULL;
2726 spin_lock_irqsave(&sc->txbuflock, flags);
2727 list_add_tail(&bf->list, &sc->txbuf);
2728 sc->txbuf_len++;
2729 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002730 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002731 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002732 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002734drop_packet:
2735 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002736 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002737}
2738
Bob Copeland209d889b2009-05-07 08:09:08 -04002739/*
2740 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2741 * and change to the given channel.
2742 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743static int
Bob Copeland209d889b2009-05-07 08:09:08 -04002744ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002745{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002746 struct ath5k_hw *ah = sc->ah;
2747 int ret;
2748
2749 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750
Bob Copeland209d889b2009-05-07 08:09:08 -04002751 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002752 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002753 ath5k_txq_cleanup(sc);
2754 ath5k_rx_stop(sc);
Bob Copeland209d889b2009-05-07 08:09:08 -04002755
2756 sc->curchan = chan;
2757 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002758 }
Bob Copeland33554432009-07-04 21:03:13 -04002759 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002760 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2762 goto err;
2763 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002764
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002765 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002766 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002767 ATH5K_ERR(sc, "can't start recv logic\n");
2768 goto err;
2769 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002770
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002771 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002772 * Change channels and update the h/w rate map if we're switching;
2773 * e.g. 11a to 11b/g.
2774 *
2775 * We may be doing a reset in response to an ioctl that changes the
2776 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002777 *
2778 * XXX needed?
2779 */
2780/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002781
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002782 ath5k_beacon_config(sc);
2783 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002784
2785 return 0;
2786err:
2787 return ret;
2788}
2789
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002790static int
2791ath5k_reset_wake(struct ath5k_softc *sc)
2792{
2793 int ret;
2794
Bob Copeland209d889b2009-05-07 08:09:08 -04002795 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002796 if (!ret)
2797 ieee80211_wake_queues(sc->hw);
2798
2799 return ret;
2800}
2801
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002802static int ath5k_start(struct ieee80211_hw *hw)
2803{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002804 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002805}
2806
2807static void ath5k_stop(struct ieee80211_hw *hw)
2808{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002809 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002810}
2811
2812static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002813 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002814{
2815 struct ath5k_softc *sc = hw->priv;
2816 int ret;
2817
2818 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002819 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002820 ret = 0;
2821 goto end;
2822 }
2823
Johannes Berg1ed32e42009-12-23 13:15:45 +01002824 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002825
Johannes Berg1ed32e42009-12-23 13:15:45 +01002826 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002827 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002828 case NL80211_IFTYPE_STATION:
2829 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002830 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002831 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01002832 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002833 break;
2834 default:
2835 ret = -EOPNOTSUPP;
2836 goto end;
2837 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002838
Johannes Berg1ed32e42009-12-23 13:15:45 +01002839 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04002840 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002841
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002842 ret = 0;
2843end:
2844 mutex_unlock(&sc->lock);
2845 return ret;
2846}
2847
2848static void
2849ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01002850 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002851{
2852 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002853 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002854
2855 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01002856 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002857 goto end;
2858
Bob Copeland0e149cf2008-11-17 23:40:38 -05002859 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002860 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002861end:
2862 mutex_unlock(&sc->lock);
2863}
2864
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002865/*
2866 * TODO: Phy disable/diversity etc
2867 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002868static int
Johannes Berge8975582008-10-09 12:18:51 +02002869ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002870{
2871 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002872 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002873 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002874 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002875
2876 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002877
Joerg Alberte30eb4a2009-08-05 01:52:07 +02002878 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2879 ret = ath5k_chan_set(sc, conf->channel);
2880 if (ret < 0)
2881 goto unlock;
2882 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002883
Nick Kossifidisa0823812009-04-30 15:55:44 -04002884 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2885 (sc->power_level != conf->power_level)) {
2886 sc->power_level = conf->power_level;
2887
2888 /* Half dB steps */
2889 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2890 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002891
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002892 /* TODO:
2893 * 1) Move this on config_interface and handle each case
2894 * separately eg. when we have only one STA vif, use
2895 * AR5K_ANTMODE_SINGLE_AP
2896 *
2897 * 2) Allow the user to change antenna mode eg. when only
2898 * one antenna is present
2899 *
2900 * 3) Allow the user to set default/tx antenna when possible
2901 *
2902 * 4) Default mode should handle 90% of the cases, together
2903 * with fixed a/b and single AP modes we should be able to
2904 * handle 99%. Sectored modes are extreme cases and i still
2905 * haven't found a usage for them. If we decide to support them,
2906 * then we must allow the user to set how many tx antennas we
2907 * have available
2908 */
2909 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002910
John W. Linville55aa4e02009-05-25 21:28:47 +02002911unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002912 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002913 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002914}
2915
Johannes Berg3ac64be2009-08-17 16:16:53 +02002916static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
2917 int mc_count, struct dev_addr_list *mclist)
2918{
2919 u32 mfilt[2], val;
2920 int i;
2921 u8 pos;
2922
2923 mfilt[0] = 0;
2924 mfilt[1] = 1;
2925
2926 for (i = 0; i < mc_count; i++) {
2927 if (!mclist)
2928 break;
2929 /* calculate XOR of eight 6-bit values */
2930 val = get_unaligned_le32(mclist->dmi_addr + 0);
2931 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2932 val = get_unaligned_le32(mclist->dmi_addr + 3);
2933 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2934 pos &= 0x3f;
2935 mfilt[pos / 32] |= (1 << (pos % 32));
2936 /* XXX: we might be able to just do this instead,
2937 * but not sure, needs testing, if we do use this we'd
2938 * neet to inform below to not reset the mcast */
2939 /* ath5k_hw_set_mcast_filterindex(ah,
2940 * mclist->dmi_addr[5]); */
2941 mclist = mclist->next;
2942 }
2943
2944 return ((u64)(mfilt[1]) << 32) | mfilt[0];
2945}
2946
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002947#define SUPPORTED_FIF_FLAGS \
2948 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2949 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2950 FIF_BCN_PRBRESP_PROMISC
2951/*
2952 * o always accept unicast, broadcast, and multicast traffic
2953 * o multicast traffic for all BSSIDs will be enabled if mac80211
2954 * says it should be
2955 * o maintain current state of phy ofdm or phy cck error reception.
2956 * If the hardware detects any of these type of errors then
2957 * ath5k_hw_get_rx_filter() will pass to us the respective
2958 * hardware filters to be able to receive these type of frames.
2959 * o probe request frames are accepted only when operating in
2960 * hostap, adhoc, or monitor modes
2961 * o enable promiscuous mode according to the interface state
2962 * o accept beacons:
2963 * - when operating in adhoc mode so the 802.11 layer creates
2964 * node table entries for peers,
2965 * - when operating in station mode for collecting rssi data when
2966 * the station is otherwise quiet, or
2967 * - when scanning
2968 */
2969static void ath5k_configure_filter(struct ieee80211_hw *hw,
2970 unsigned int changed_flags,
2971 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02002972 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002973{
2974 struct ath5k_softc *sc = hw->priv;
2975 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02002976 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002977
Bob Copeland56d1de02009-08-24 23:00:30 -04002978 mutex_lock(&sc->lock);
2979
Johannes Berg3ac64be2009-08-17 16:16:53 +02002980 mfilt[0] = multicast;
2981 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002982
2983 /* Only deal with supported flags */
2984 changed_flags &= SUPPORTED_FIF_FLAGS;
2985 *new_flags &= SUPPORTED_FIF_FLAGS;
2986
2987 /* If HW detects any phy or radar errors, leave those filters on.
2988 * Also, always enable Unicast, Broadcasts and Multicast
2989 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2990 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2991 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2992 AR5K_RX_FILTER_MCAST);
2993
2994 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2995 if (*new_flags & FIF_PROMISC_IN_BSS) {
2996 rfilt |= AR5K_RX_FILTER_PROM;
2997 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002998 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002999 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003000 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003001 }
3002
3003 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3004 if (*new_flags & FIF_ALLMULTI) {
3005 mfilt[0] = ~0;
3006 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003007 }
3008
3009 /* This is the best we can do */
3010 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3011 rfilt |= AR5K_RX_FILTER_PHYERR;
3012
3013 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3014 * and probes for any BSSID, this needs testing */
3015 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3016 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3017
3018 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3019 * set we should only pass on control frames for this
3020 * station. This needs testing. I believe right now this
3021 * enables *all* control frames, which is OK.. but
3022 * but we should see if we can improve on granularity */
3023 if (*new_flags & FIF_CONTROL)
3024 rfilt |= AR5K_RX_FILTER_CONTROL;
3025
3026 /* Additional settings per mode -- this is per ath5k */
3027
3028 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3029
Bob Copeland56d1de02009-08-24 23:00:30 -04003030 switch (sc->opmode) {
3031 case NL80211_IFTYPE_MESH_POINT:
3032 case NL80211_IFTYPE_MONITOR:
3033 rfilt |= AR5K_RX_FILTER_CONTROL |
3034 AR5K_RX_FILTER_BEACON |
3035 AR5K_RX_FILTER_PROBEREQ |
3036 AR5K_RX_FILTER_PROM;
3037 break;
3038 case NL80211_IFTYPE_AP:
3039 case NL80211_IFTYPE_ADHOC:
3040 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3041 AR5K_RX_FILTER_BEACON;
3042 break;
3043 case NL80211_IFTYPE_STATION:
3044 if (sc->assoc)
3045 rfilt |= AR5K_RX_FILTER_BEACON;
3046 default:
3047 break;
3048 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003049
3050 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003051 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003052
3053 /* Set multicast bits */
3054 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3055 /* Set the cached hw filter flags, this will alter actually
3056 * be set in HW */
3057 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003058
3059 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003060}
3061
3062static int
3063ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003064 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3065 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003066{
3067 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003068 struct ath5k_hw *ah = sc->ah;
3069 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003070 int ret = 0;
3071
Bob Copeland9ad9a262008-10-29 08:30:54 -04003072 if (modparam_nohwcrypt)
3073 return -EOPNOTSUPP;
3074
Bob Copeland65b5a692009-07-13 21:57:39 -04003075 if (sc->opmode == NL80211_IFTYPE_AP)
3076 return -EOPNOTSUPP;
3077
John Daiker0bbac082008-10-17 12:16:00 -07003078 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003079 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003080 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003081 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003082 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003083 if (sc->ah->ah_aes_support)
3084 break;
3085
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003086 return -EOPNOTSUPP;
3087 default:
3088 WARN_ON(1);
3089 return -EINVAL;
3090 }
3091
3092 mutex_lock(&sc->lock);
3093
3094 switch (cmd) {
3095 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003096 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3097 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003098 if (ret) {
3099 ATH5K_ERR(sc, "can't set the key\n");
3100 goto unlock;
3101 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003102 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003103 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003104 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3105 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003106 break;
3107 case DISABLE_KEY:
3108 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003109 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003110 break;
3111 default:
3112 ret = -EINVAL;
3113 goto unlock;
3114 }
3115
3116unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003117 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003118 mutex_unlock(&sc->lock);
3119 return ret;
3120}
3121
3122static int
3123ath5k_get_stats(struct ieee80211_hw *hw,
3124 struct ieee80211_low_level_stats *stats)
3125{
3126 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003127 struct ath5k_hw *ah = sc->ah;
3128
3129 /* Force update */
3130 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003131
3132 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3133
3134 return 0;
3135}
3136
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003137static u64
3138ath5k_get_tsf(struct ieee80211_hw *hw)
3139{
3140 struct ath5k_softc *sc = hw->priv;
3141
3142 return ath5k_hw_get_tsf64(sc->ah);
3143}
3144
3145static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003146ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3147{
3148 struct ath5k_softc *sc = hw->priv;
3149
3150 ath5k_hw_set_tsf64(sc->ah, tsf);
3151}
3152
3153static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003154ath5k_reset_tsf(struct ieee80211_hw *hw)
3155{
3156 struct ath5k_softc *sc = hw->priv;
3157
Bruno Randolf9804b982008-01-19 18:17:59 +09003158 /*
3159 * in IBSS mode we need to update the beacon timers too.
3160 * this will also reset the TSF if we call it with 0
3161 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003162 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003163 ath5k_beacon_update_timers(sc, 0);
3164 else
3165 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003166}
3167
Bob Copeland1071db82009-05-18 10:59:52 -04003168/*
3169 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3170 * this is called only once at config_bss time, for AP we do it every
3171 * SWBA interrupt so that the TIM will reflect buffered frames.
3172 *
3173 * Called with the beacon lock.
3174 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003175static int
Bob Copeland1071db82009-05-18 10:59:52 -04003176ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003177{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003178 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003179 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003180 struct sk_buff *skb;
3181
3182 if (WARN_ON(!vif)) {
3183 ret = -EINVAL;
3184 goto out;
3185 }
3186
3187 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003188
3189 if (!skb) {
3190 ret = -ENOMEM;
3191 goto out;
3192 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003193
3194 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3195
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003196 ath5k_txbuf_free(sc, sc->bbuf);
3197 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003198 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003199 if (ret)
3200 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003201out:
3202 return ret;
3203}
3204
Martin Xu02969b32008-11-24 10:49:27 +08003205static void
3206set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3207{
3208 struct ath5k_softc *sc = hw->priv;
3209 struct ath5k_hw *ah = sc->ah;
3210 u32 rfilt;
3211 rfilt = ath5k_hw_get_rx_filter(ah);
3212 if (enable)
3213 rfilt |= AR5K_RX_FILTER_BEACON;
3214 else
3215 rfilt &= ~AR5K_RX_FILTER_BEACON;
3216 ath5k_hw_set_rx_filter(ah, rfilt);
3217 sc->filter_flags = rfilt;
3218}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003219
Martin Xu02969b32008-11-24 10:49:27 +08003220static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3221 struct ieee80211_vif *vif,
3222 struct ieee80211_bss_conf *bss_conf,
3223 u32 changes)
3224{
3225 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003226 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003227 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003228 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003229
3230 mutex_lock(&sc->lock);
3231 if (WARN_ON(sc->vif != vif))
3232 goto unlock;
3233
3234 if (changes & BSS_CHANGED_BSSID) {
3235 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003236 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003237 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003238 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003239 mmiowb();
3240 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003241
3242 if (changes & BSS_CHANGED_BEACON_INT)
3243 sc->bintval = bss_conf->beacon_int;
3244
Martin Xu02969b32008-11-24 10:49:27 +08003245 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003246 sc->assoc = bss_conf->assoc;
3247 if (sc->opmode == NL80211_IFTYPE_STATION)
3248 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003249 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3250 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003251 if (bss_conf->assoc) {
3252 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3253 "Bss Info ASSOC %d, bssid: %pM\n",
3254 bss_conf->aid, common->curbssid);
3255 common->curaid = bss_conf->aid;
3256 ath5k_hw_set_associd(ah);
3257 /* Once ANI is available you would start it here */
3258 }
Martin Xu02969b32008-11-24 10:49:27 +08003259 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003260
Bob Copeland21800492009-07-04 12:59:52 -04003261 if (changes & BSS_CHANGED_BEACON) {
3262 spin_lock_irqsave(&sc->block, flags);
3263 ath5k_beacon_update(hw, vif);
3264 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003265 }
3266
Bob Copeland21800492009-07-04 12:59:52 -04003267 if (changes & BSS_CHANGED_BEACON_ENABLED)
3268 sc->enable_beacon = bss_conf->enable_beacon;
3269
3270 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3271 BSS_CHANGED_BEACON_INT))
3272 ath5k_beacon_config(sc);
3273
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003274 unlock:
3275 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003276}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003277
3278static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3279{
3280 struct ath5k_softc *sc = hw->priv;
3281 if (!sc->assoc)
3282 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3283}
3284
3285static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3286{
3287 struct ath5k_softc *sc = hw->priv;
3288 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3289 AR5K_LED_ASSOC : AR5K_LED_INIT);
3290}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003291
3292/**
3293 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3294 *
3295 * @hw: struct ieee80211_hw pointer
3296 * @coverage_class: IEEE 802.11 coverage class number
3297 *
3298 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3299 * coverage class. The values are persistent, they are restored after device
3300 * reset.
3301 */
3302static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3303{
3304 struct ath5k_softc *sc = hw->priv;
3305
3306 mutex_lock(&sc->lock);
3307 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3308 mutex_unlock(&sc->lock);
3309}