blob: 21931a0c7cea7bd11570efdcd102e0f8b0fd70b0 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
73 { 44100 * 256, true, 7, 10 },
74 { 44100 * 256, false, 7, 10 },
75};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
85 if (wm8994->jack_cb != wm8958_default_micdet)
86 return;
87
88 idle = !wm8994->jack_mic;
89
90 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
91 if (sysclk & WM8994_SYSCLK_SRC)
92 sysclk = wm8994->aifclk[1];
93 else
94 sysclk = wm8994->aifclk[0];
95
Mark Browncd1707a2011-12-01 13:44:25 +000096 if (wm8994->pdata && wm8994->pdata->micd_rates) {
97 rates = wm8994->pdata->micd_rates;
98 num_rates = wm8994->pdata->num_micd_rates;
99 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000100 rates = jackdet_rates;
101 num_rates = ARRAY_SIZE(jackdet_rates);
102 } else {
103 rates = micdet_rates;
104 num_rates = ARRAY_SIZE(micdet_rates);
105 }
106
Mark Brownb00adf72011-08-13 11:57:18 +0900107 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000108 for (i = 0; i < num_rates; i++) {
109 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900110 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000111 if (abs(rates[i].sysclk - sysclk) <
112 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900113 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000114 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900115 best = i;
116 }
117
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000118 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
119 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900120
121 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
122 WM8958_MICD_BIAS_STARTTIME_MASK |
123 WM8958_MICD_RATE_MASK, val);
124}
125
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
127{
Mark Brownb2c812e2010-04-14 15:35:19 +0900128 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000129 int rate;
130 int reg1 = 0;
131 int offset;
132
133 if (aif)
134 offset = 4;
135 else
136 offset = 0;
137
138 switch (wm8994->sysclk[aif]) {
139 case WM8994_SYSCLK_MCLK1:
140 rate = wm8994->mclk[0];
141 break;
142
143 case WM8994_SYSCLK_MCLK2:
144 reg1 |= 0x8;
145 rate = wm8994->mclk[1];
146 break;
147
148 case WM8994_SYSCLK_FLL1:
149 reg1 |= 0x10;
150 rate = wm8994->fll[0].out;
151 break;
152
153 case WM8994_SYSCLK_FLL2:
154 reg1 |= 0x18;
155 rate = wm8994->fll[1].out;
156 break;
157
158 default:
159 return -EINVAL;
160 }
161
162 if (rate >= 13500000) {
163 rate /= 2;
164 reg1 |= WM8994_AIF1CLK_DIV;
165
166 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
167 aif + 1, rate);
168 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100169
Mark Brown9e6e96a2010-01-29 17:47:12 +0000170 wm8994->aifclk[aif] = rate;
171
172 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
173 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
174 reg1);
175
176 return 0;
177}
178
179static int configure_clock(struct snd_soc_codec *codec)
180{
Mark Brownb2c812e2010-04-14 15:35:19 +0900181 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800182 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000183
184 /* Bring up the AIF clocks first */
185 configure_aif_clock(codec, 0);
186 configure_aif_clock(codec, 1);
187
188 /* Then switch CLK_SYS over to the higher of them; a change
189 * can only happen as a result of a clocking change which can
190 * only be made outside of DAPM so we can safely redo the
191 * clocking.
192 */
193
194 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900195 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
196 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000197 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900198 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000199
200 if (wm8994->aifclk[0] < wm8994->aifclk[1])
201 new = WM8994_SYSCLK_SRC;
202 else
203 new = 0;
204
Axel Lin04f45c42011-10-04 20:07:03 +0800205 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
206 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000207 if (change)
208 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000209
Mark Brownb00adf72011-08-13 11:57:18 +0900210 wm8958_micd_set_rate(codec);
211
Mark Brown9e6e96a2010-01-29 17:47:12 +0000212 return 0;
213}
214
215static int check_clk_sys(struct snd_soc_dapm_widget *source,
216 struct snd_soc_dapm_widget *sink)
217{
218 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
219 const char *clk;
220
221 /* Check what we're currently using for CLK_SYS */
222 if (reg & WM8994_SYSCLK_SRC)
223 clk = "AIF2CLK";
224 else
225 clk = "AIF1CLK";
226
227 return strcmp(source->name, clk) == 0;
228}
229
230static const char *sidetone_hpf_text[] = {
231 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
232};
233
234static const struct soc_enum sidetone_hpf =
235 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
236
Uk Kim146fd572010-12-07 13:58:40 +0000237static const char *adc_hpf_text[] = {
238 "HiFi", "Voice 1", "Voice 2", "Voice 3"
239};
240
241static const struct soc_enum aif1adc1_hpf =
242 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
243
244static const struct soc_enum aif1adc2_hpf =
245 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
246
247static const struct soc_enum aif2adc_hpf =
248 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
249
Mark Brown9e6e96a2010-01-29 17:47:12 +0000250static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
251static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
252static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
253static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
254static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900255static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800256static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000257
258#define WM8994_DRC_SWITCH(xname, reg, shift) \
259{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
260 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
261 .put = wm8994_put_drc_sw, \
262 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
263
264static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
265 struct snd_ctl_elem_value *ucontrol)
266{
267 struct soc_mixer_control *mc =
268 (struct soc_mixer_control *)kcontrol->private_value;
269 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
270 int mask, ret;
271
272 /* Can't enable both ADC and DAC paths simultaneously */
273 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
274 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
275 WM8994_AIF1ADC1R_DRC_ENA_MASK;
276 else
277 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
278
279 ret = snd_soc_read(codec, mc->reg);
280 if (ret < 0)
281 return ret;
282 if (ret & mask)
283 return -EINVAL;
284
285 return snd_soc_put_volsw(kcontrol, ucontrol);
286}
287
Mark Brown9e6e96a2010-01-29 17:47:12 +0000288static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
289{
Mark Brownb2c812e2010-04-14 15:35:19 +0900290 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000291 struct wm8994_pdata *pdata = wm8994->pdata;
292 int base = wm8994_drc_base[drc];
293 int cfg = wm8994->drc_cfg[drc];
294 int save, i;
295
296 /* Save any enables; the configuration should clear them. */
297 save = snd_soc_read(codec, base);
298 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
299 WM8994_AIF1ADC1R_DRC_ENA;
300
301 for (i = 0; i < WM8994_DRC_REGS; i++)
302 snd_soc_update_bits(codec, base + i, 0xffff,
303 pdata->drc_cfgs[cfg].regs[i]);
304
305 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
306 WM8994_AIF1ADC1L_DRC_ENA |
307 WM8994_AIF1ADC1R_DRC_ENA, save);
308}
309
310/* Icky as hell but saves code duplication */
311static int wm8994_get_drc(const char *name)
312{
313 if (strcmp(name, "AIF1DRC1 Mode") == 0)
314 return 0;
315 if (strcmp(name, "AIF1DRC2 Mode") == 0)
316 return 1;
317 if (strcmp(name, "AIF2DRC Mode") == 0)
318 return 2;
319 return -EINVAL;
320}
321
322static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_value *ucontrol)
324{
325 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000326 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000327 struct wm8994_pdata *pdata = wm8994->pdata;
328 int drc = wm8994_get_drc(kcontrol->id.name);
329 int value = ucontrol->value.integer.value[0];
330
331 if (drc < 0)
332 return drc;
333
334 if (value >= pdata->num_drc_cfgs)
335 return -EINVAL;
336
337 wm8994->drc_cfg[drc] = value;
338
339 wm8994_set_drc(codec, drc);
340
341 return 0;
342}
343
344static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
345 struct snd_ctl_elem_value *ucontrol)
346{
347 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900348 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000349 int drc = wm8994_get_drc(kcontrol->id.name);
350
351 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
352
353 return 0;
354}
355
356static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
357{
Mark Brownb2c812e2010-04-14 15:35:19 +0900358 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000359 struct wm8994_pdata *pdata = wm8994->pdata;
360 int base = wm8994_retune_mobile_base[block];
361 int iface, best, best_val, save, i, cfg;
362
363 if (!pdata || !wm8994->num_retune_mobile_texts)
364 return;
365
366 switch (block) {
367 case 0:
368 case 1:
369 iface = 0;
370 break;
371 case 2:
372 iface = 1;
373 break;
374 default:
375 return;
376 }
377
378 /* Find the version of the currently selected configuration
379 * with the nearest sample rate. */
380 cfg = wm8994->retune_mobile_cfg[block];
381 best = 0;
382 best_val = INT_MAX;
383 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
384 if (strcmp(pdata->retune_mobile_cfgs[i].name,
385 wm8994->retune_mobile_texts[cfg]) == 0 &&
386 abs(pdata->retune_mobile_cfgs[i].rate
387 - wm8994->dac_rates[iface]) < best_val) {
388 best = i;
389 best_val = abs(pdata->retune_mobile_cfgs[i].rate
390 - wm8994->dac_rates[iface]);
391 }
392 }
393
394 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
395 block,
396 pdata->retune_mobile_cfgs[best].name,
397 pdata->retune_mobile_cfgs[best].rate,
398 wm8994->dac_rates[iface]);
399
400 /* The EQ will be disabled while reconfiguring it, remember the
401 * current configuration.
402 */
403 save = snd_soc_read(codec, base);
404 save &= WM8994_AIF1DAC1_EQ_ENA;
405
406 for (i = 0; i < WM8994_EQ_REGS; i++)
407 snd_soc_update_bits(codec, base + i, 0xffff,
408 pdata->retune_mobile_cfgs[best].regs[i]);
409
410 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
411}
412
413/* Icky as hell but saves code duplication */
414static int wm8994_get_retune_mobile_block(const char *name)
415{
416 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
417 return 0;
418 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
419 return 1;
420 if (strcmp(name, "AIF2 EQ Mode") == 0)
421 return 2;
422 return -EINVAL;
423}
424
425static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
426 struct snd_ctl_elem_value *ucontrol)
427{
428 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000430 struct wm8994_pdata *pdata = wm8994->pdata;
431 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
432 int value = ucontrol->value.integer.value[0];
433
434 if (block < 0)
435 return block;
436
437 if (value >= pdata->num_retune_mobile_cfgs)
438 return -EINVAL;
439
440 wm8994->retune_mobile_cfg[block] = value;
441
442 wm8994_set_retune_mobile(codec, block);
443
444 return 0;
445}
446
447static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
448 struct snd_ctl_elem_value *ucontrol)
449{
450 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800451 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000452 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
453
454 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
455
456 return 0;
457}
458
Mark Brown96b101e2010-11-18 15:49:38 +0000459static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100460 "Left", "Right"
461};
462
Mark Brown96b101e2010-11-18 15:49:38 +0000463static const struct soc_enum aif1adcl_src =
464 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
465
466static const struct soc_enum aif1adcr_src =
467 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
468
469static const struct soc_enum aif2adcl_src =
470 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
471
472static const struct soc_enum aif2adcr_src =
473 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
474
Mark Brownf5548852010-08-31 19:39:48 +0100475static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000476 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100477
478static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000479 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100480
481static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000482 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100483
484static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000485 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100486
Mark Brown154b26a2010-12-09 12:07:44 +0000487static const char *osr_text[] = {
488 "Low Power", "High Performance",
489};
490
491static const struct soc_enum dac_osr =
492 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
493
494static const struct soc_enum adc_osr =
495 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
496
Mark Brown9e6e96a2010-01-29 17:47:12 +0000497static const struct snd_kcontrol_new wm8994_snd_controls[] = {
498SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
499 WM8994_AIF1_ADC1_RIGHT_VOLUME,
500 1, 119, 0, digital_tlv),
501SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
502 WM8994_AIF1_ADC2_RIGHT_VOLUME,
503 1, 119, 0, digital_tlv),
504SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
505 WM8994_AIF2_ADC_RIGHT_VOLUME,
506 1, 119, 0, digital_tlv),
507
Mark Brown96b101e2010-11-18 15:49:38 +0000508SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
509SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000510SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
511SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000512
Mark Brownf5548852010-08-31 19:39:48 +0100513SOC_ENUM("AIF1DACL Source", aif1dacl_src),
514SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2DACL Source", aif2dacl_src),
516SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100517
Mark Brown9e6e96a2010-01-29 17:47:12 +0000518SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
519 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
521 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
522SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
523 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
524
525SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
526SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
527
528SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
529SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
530SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
531
532WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
533WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
534WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
535
536WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
537WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
538WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
539
540WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
541WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
542WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
543
544SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
545 5, 12, 0, st_tlv),
546SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
547 0, 12, 0, st_tlv),
548SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
549 5, 12, 0, st_tlv),
550SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
551 0, 12, 0, st_tlv),
552SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
553SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
554
Uk Kim146fd572010-12-07 13:58:40 +0000555SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
556SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
557
558SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
559SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
560
561SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
562SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
563
Mark Brown154b26a2010-12-09 12:07:44 +0000564SOC_ENUM("ADC OSR", adc_osr),
565SOC_ENUM("DAC OSR", dac_osr),
566
Mark Brown9e6e96a2010-01-29 17:47:12 +0000567SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
568 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
569SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
570 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
571
572SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
573 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
575 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
578 6, 1, 1, wm_hubs_spkmix_tlv),
579SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
580 2, 1, 1, wm_hubs_spkmix_tlv),
581
582SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
588 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000589SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000590 8, 1, 0),
591SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
592 10, 15, 0, wm8994_3d_tlv),
593SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
594 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000595SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000596 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000597SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000598 8, 1, 0),
599};
600
601static const struct snd_kcontrol_new wm8994_eq_controls[] = {
602SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
603 eq_tlv),
604SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
605 eq_tlv),
606SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
607 eq_tlv),
608SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
609 eq_tlv),
610SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
611 eq_tlv),
612
613SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
616 eq_tlv),
617SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
618 eq_tlv),
619SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
620 eq_tlv),
621SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
622 eq_tlv),
623
624SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
627 eq_tlv),
628SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
629 eq_tlv),
630SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
631 eq_tlv),
632SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
633 eq_tlv),
634};
635
Mark Brown1ddc07d2011-08-16 10:08:48 +0900636static const char *wm8958_ng_text[] = {
637 "30ms", "125ms", "250ms", "500ms",
638};
639
640static const struct soc_enum wm8958_aif1dac1_ng_hold =
641 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
642 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
643
644static const struct soc_enum wm8958_aif1dac2_ng_hold =
645 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
646 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
647
648static const struct soc_enum wm8958_aif2dac_ng_hold =
649 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
650 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
651
Mark Brownc4431df2010-11-26 15:21:07 +0000652static const struct snd_kcontrol_new wm8958_snd_controls[] = {
653SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900654
655SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
656 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
657SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
658SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
659 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
660 7, 1, ng_tlv),
661
662SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
663 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
664SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
665SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
666 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
667 7, 1, ng_tlv),
668
669SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
670 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
671SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
672SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
673 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
674 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000675};
676
Mark Brown81204c82011-05-24 17:35:53 +0800677static const struct snd_kcontrol_new wm1811_snd_controls[] = {
678SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
679 mixin_boost_tlv),
680SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
681 mixin_boost_tlv),
682};
683
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000684/* We run all mode setting through a function to enforce audio mode */
685static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
686{
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688
689 if (wm8994->active_refcount)
690 mode = WM1811_JACKDET_MODE_AUDIO;
691
692 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
693 WM1811_JACKDET_MODE_MASK, mode);
694
695 if (mode == WM1811_JACKDET_MODE_MIC)
696 msleep(2);
697}
698
699static void active_reference(struct snd_soc_codec *codec)
700{
701 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
702
703 mutex_lock(&wm8994->accdet_lock);
704
705 wm8994->active_refcount++;
706
707 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
708 wm8994->active_refcount);
709
710 if (wm8994->active_refcount == 1) {
711 /* If we're using jack detection go into audio mode */
712 if (wm8994->jackdet && wm8994->jack_cb) {
713 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
714 WM1811_JACKDET_MODE_MASK,
715 WM1811_JACKDET_MODE_AUDIO);
716 msleep(2);
717 }
718 }
719
720 mutex_unlock(&wm8994->accdet_lock);
721}
722
723static void active_dereference(struct snd_soc_codec *codec)
724{
725 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
726 u16 mode;
727
728 mutex_lock(&wm8994->accdet_lock);
729
730 wm8994->active_refcount--;
731
732 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
733 wm8994->active_refcount);
734
735 if (wm8994->active_refcount == 0) {
736 /* Go into appropriate detection only mode */
737 if (wm8994->jackdet && wm8994->jack_cb) {
738 if (wm8994->jack_mic || wm8994->mic_detecting)
739 mode = WM1811_JACKDET_MODE_MIC;
740 else
741 mode = WM1811_JACKDET_MODE_JACK;
742
743 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
744 WM1811_JACKDET_MODE_MASK,
745 mode);
746 }
747 }
748
749 mutex_unlock(&wm8994->accdet_lock);
750}
751
Mark Brown9e6e96a2010-01-29 17:47:12 +0000752static int clk_sys_event(struct snd_soc_dapm_widget *w,
753 struct snd_kcontrol *kcontrol, int event)
754{
755 struct snd_soc_codec *codec = w->codec;
756
757 switch (event) {
758 case SND_SOC_DAPM_PRE_PMU:
759 return configure_clock(codec);
760
761 case SND_SOC_DAPM_POST_PMD:
762 configure_clock(codec);
763 break;
764 }
765
766 return 0;
767}
768
Mark Brown4b7ed832011-08-10 17:47:33 +0900769static void vmid_reference(struct snd_soc_codec *codec)
770{
771 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
772
Mark Browndb966f82012-02-06 12:07:08 +0000773 pm_runtime_get_sync(codec->dev);
774
Mark Brown4b7ed832011-08-10 17:47:33 +0900775 wm8994->vmid_refcount++;
776
777 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
778 wm8994->vmid_refcount);
779
780 if (wm8994->vmid_refcount == 1) {
781 /* Startup bias, VMID ramp & buffer */
782 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
783 WM8994_STARTUP_BIAS_ENA |
784 WM8994_VMID_BUF_ENA |
785 WM8994_VMID_RAMP_MASK,
786 WM8994_STARTUP_BIAS_ENA |
787 WM8994_VMID_BUF_ENA |
Mark Brownf647e152012-02-07 17:24:19 +0000788 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900789
Mark Brown5f2f3892012-02-08 18:51:42 +0000790 wm_hubs_vmid_ena(codec);
791
Mark Browna7c41832012-02-07 14:18:29 +0000792 /* Remove discharge for line out */
793 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
794 WM8994_LINEOUT1_DISCH |
795 WM8994_LINEOUT2_DISCH, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900796
797 /* Main bias enable, VMID=2x40k */
798 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
799 WM8994_BIAS_ENA |
800 WM8994_VMID_SEL_MASK,
801 WM8994_BIAS_ENA | 0x2);
802
803 msleep(20);
804 }
805}
806
807static void vmid_dereference(struct snd_soc_codec *codec)
808{
809 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
810
811 wm8994->vmid_refcount--;
812
813 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
814 wm8994->vmid_refcount);
815
816 if (wm8994->vmid_refcount == 0) {
817 /* Switch over to startup biases */
818 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
819 WM8994_BIAS_SRC |
820 WM8994_STARTUP_BIAS_ENA |
821 WM8994_VMID_BUF_ENA |
822 WM8994_VMID_RAMP_MASK,
823 WM8994_BIAS_SRC |
824 WM8994_STARTUP_BIAS_ENA |
825 WM8994_VMID_BUF_ENA |
826 (1 << WM8994_VMID_RAMP_SHIFT));
827
828 /* Disable main biases */
829 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
830 WM8994_BIAS_ENA |
831 WM8994_VMID_SEL_MASK, 0);
832
833 /* Discharge line */
834 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
835 WM8994_LINEOUT1_DISCH |
836 WM8994_LINEOUT2_DISCH,
837 WM8994_LINEOUT1_DISCH |
838 WM8994_LINEOUT2_DISCH);
839
840 msleep(5);
841
842 /* Switch off startup biases */
843 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
844 WM8994_BIAS_SRC |
845 WM8994_STARTUP_BIAS_ENA |
846 WM8994_VMID_BUF_ENA |
847 WM8994_VMID_RAMP_MASK, 0);
848 }
Mark Browndb966f82012-02-06 12:07:08 +0000849
850 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900851}
852
853static int vmid_event(struct snd_soc_dapm_widget *w,
854 struct snd_kcontrol *kcontrol, int event)
855{
856 struct snd_soc_codec *codec = w->codec;
857
858 switch (event) {
859 case SND_SOC_DAPM_PRE_PMU:
860 vmid_reference(codec);
861 break;
862
863 case SND_SOC_DAPM_POST_PMD:
864 vmid_dereference(codec);
865 break;
866 }
867
868 return 0;
869}
870
Mark Brown9e6e96a2010-01-29 17:47:12 +0000871static void wm8994_update_class_w(struct snd_soc_codec *codec)
872{
Mark Brownfec6dd82010-10-27 13:48:36 -0700873 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000874 int enable = 1;
875 int source = 0; /* GCC flow analysis can't track enable */
876 int reg, reg_r;
877
878 /* Only support direct DAC->headphone paths */
879 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
880 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900881 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000882 enable = 0;
883 }
884
885 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
886 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900887 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000888 enable = 0;
889 }
890
891 /* We also need the same setting for L/R and only one path */
892 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
893 switch (reg) {
894 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900895 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000896 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
897 break;
898 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900899 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000900 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
901 break;
902 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900903 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000904 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
905 break;
906 default:
Mark Brownee839a22010-04-20 13:57:08 +0900907 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000908 enable = 0;
909 break;
910 }
911
912 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
913 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900914 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000915 enable = 0;
916 }
917
918 if (enable) {
919 dev_dbg(codec->dev, "Class W enabled\n");
920 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
921 WM8994_CP_DYN_PWR |
922 WM8994_CP_DYN_SRC_SEL_MASK,
923 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700924 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000925
926 } else {
927 dev_dbg(codec->dev, "Class W disabled\n");
928 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
929 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700930 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000931 }
932}
933
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000934static int late_enable_ev(struct snd_soc_dapm_widget *w,
935 struct snd_kcontrol *kcontrol, int event)
936{
937 struct snd_soc_codec *codec = w->codec;
938 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
939
940 switch (event) {
941 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000942 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000943 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
944 WM8994_AIF1CLK_ENA_MASK,
945 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000946 wm8994->aif1clk_enable = 0;
947 }
948 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000949 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
950 WM8994_AIF2CLK_ENA_MASK,
951 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000952 wm8994->aif2clk_enable = 0;
953 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000954 break;
955 }
956
Mark Brownc6b7b572011-03-11 18:13:12 +0000957 /* We may also have postponed startup of DSP, handle that. */
958 wm8958_aif_ev(w, kcontrol, event);
959
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000960 return 0;
961}
962
963static int late_disable_ev(struct snd_soc_dapm_widget *w,
964 struct snd_kcontrol *kcontrol, int event)
965{
966 struct snd_soc_codec *codec = w->codec;
967 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
968
969 switch (event) {
970 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000971 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000972 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
973 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000974 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000975 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000976 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000977 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
978 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000979 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +0000980 }
981 break;
982 }
983
984 return 0;
985}
986
987static int aif1clk_ev(struct snd_soc_dapm_widget *w,
988 struct snd_kcontrol *kcontrol, int event)
989{
990 struct snd_soc_codec *codec = w->codec;
991 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
992
993 switch (event) {
994 case SND_SOC_DAPM_PRE_PMU:
995 wm8994->aif1clk_enable = 1;
996 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +0000997 case SND_SOC_DAPM_POST_PMD:
998 wm8994->aif1clk_disable = 1;
999 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001000 }
1001
1002 return 0;
1003}
1004
1005static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1006 struct snd_kcontrol *kcontrol, int event)
1007{
1008 struct snd_soc_codec *codec = w->codec;
1009 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1010
1011 switch (event) {
1012 case SND_SOC_DAPM_PRE_PMU:
1013 wm8994->aif2clk_enable = 1;
1014 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001015 case SND_SOC_DAPM_POST_PMD:
1016 wm8994->aif2clk_disable = 1;
1017 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001018 }
1019
1020 return 0;
1021}
1022
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001023static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1024 struct snd_kcontrol *kcontrol, int event)
1025{
1026 late_enable_ev(w, kcontrol, event);
1027 return 0;
1028}
1029
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001030static int micbias_ev(struct snd_soc_dapm_widget *w,
1031 struct snd_kcontrol *kcontrol, int event)
1032{
1033 late_enable_ev(w, kcontrol, event);
1034 return 0;
1035}
1036
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001037static int dac_ev(struct snd_soc_dapm_widget *w,
1038 struct snd_kcontrol *kcontrol, int event)
1039{
1040 struct snd_soc_codec *codec = w->codec;
1041 unsigned int mask = 1 << w->shift;
1042
1043 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1044 mask, mask);
1045 return 0;
1046}
1047
Mark Brown9e6e96a2010-01-29 17:47:12 +00001048static const char *hp_mux_text[] = {
1049 "Mixer",
1050 "DAC",
1051};
1052
1053#define WM8994_HP_ENUM(xname, xenum) \
1054{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1055 .info = snd_soc_info_enum_double, \
1056 .get = snd_soc_dapm_get_enum_double, \
1057 .put = wm8994_put_hp_enum, \
1058 .private_value = (unsigned long)&xenum }
1059
1060static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1061 struct snd_ctl_elem_value *ucontrol)
1062{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001063 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1064 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001065 struct snd_soc_codec *codec = w->codec;
1066 int ret;
1067
1068 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1069
1070 wm8994_update_class_w(codec);
1071
1072 return ret;
1073}
1074
1075static const struct soc_enum hpl_enum =
1076 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1077
1078static const struct snd_kcontrol_new hpl_mux =
1079 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1080
1081static const struct soc_enum hpr_enum =
1082 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1083
1084static const struct snd_kcontrol_new hpr_mux =
1085 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1086
1087static const char *adc_mux_text[] = {
1088 "ADC",
1089 "DMIC",
1090};
1091
1092static const struct soc_enum adc_enum =
1093 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1094
1095static const struct snd_kcontrol_new adcl_mux =
1096 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1097
1098static const struct snd_kcontrol_new adcr_mux =
1099 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1100
1101static const struct snd_kcontrol_new left_speaker_mixer[] = {
1102SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1103SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1104SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1105SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1106SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1107};
1108
1109static const struct snd_kcontrol_new right_speaker_mixer[] = {
1110SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1111SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1112SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1113SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1114SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1115};
1116
1117/* Debugging; dump chip status after DAPM transitions */
1118static int post_ev(struct snd_soc_dapm_widget *w,
1119 struct snd_kcontrol *kcontrol, int event)
1120{
1121 struct snd_soc_codec *codec = w->codec;
1122 dev_dbg(codec->dev, "SRC status: %x\n",
1123 snd_soc_read(codec,
1124 WM8994_RATE_STATUS));
1125 return 0;
1126}
1127
1128static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1129SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1130 1, 1, 0),
1131SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1132 0, 1, 0),
1133};
1134
1135static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1136SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1137 1, 1, 0),
1138SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1139 0, 1, 0),
1140};
1141
Mark Browna3257ba2010-07-19 14:02:34 +01001142static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1143SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1144 1, 1, 0),
1145SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1146 0, 1, 0),
1147};
1148
1149static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1150SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1151 1, 1, 0),
1152SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1153 0, 1, 0),
1154};
1155
Mark Brown9e6e96a2010-01-29 17:47:12 +00001156static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1157SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1158 5, 1, 0),
1159SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1160 4, 1, 0),
1161SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1162 2, 1, 0),
1163SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1164 1, 1, 0),
1165SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1166 0, 1, 0),
1167};
1168
1169static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1170SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1171 5, 1, 0),
1172SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1173 4, 1, 0),
1174SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1175 2, 1, 0),
1176SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1177 1, 1, 0),
1178SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1179 0, 1, 0),
1180};
1181
1182#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1183{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1184 .info = snd_soc_info_volsw, \
1185 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1186 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1187
1188static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1189 struct snd_ctl_elem_value *ucontrol)
1190{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001191 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1192 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001193 struct snd_soc_codec *codec = w->codec;
1194 int ret;
1195
1196 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1197
1198 wm8994_update_class_w(codec);
1199
1200 return ret;
1201}
1202
1203static const struct snd_kcontrol_new dac1l_mix[] = {
1204WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1205 5, 1, 0),
1206WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1207 4, 1, 0),
1208WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1209 2, 1, 0),
1210WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1211 1, 1, 0),
1212WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1213 0, 1, 0),
1214};
1215
1216static const struct snd_kcontrol_new dac1r_mix[] = {
1217WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1218 5, 1, 0),
1219WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1220 4, 1, 0),
1221WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1222 2, 1, 0),
1223WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1224 1, 1, 0),
1225WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1226 0, 1, 0),
1227};
1228
1229static const char *sidetone_text[] = {
1230 "ADC/DMIC1", "DMIC2",
1231};
1232
1233static const struct soc_enum sidetone1_enum =
1234 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1235
1236static const struct snd_kcontrol_new sidetone1_mux =
1237 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1238
1239static const struct soc_enum sidetone2_enum =
1240 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1241
1242static const struct snd_kcontrol_new sidetone2_mux =
1243 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1244
1245static const char *aif1dac_text[] = {
1246 "AIF1DACDAT", "AIF3DACDAT",
1247};
1248
1249static const struct soc_enum aif1dac_enum =
1250 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1251
1252static const struct snd_kcontrol_new aif1dac_mux =
1253 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1254
1255static const char *aif2dac_text[] = {
1256 "AIF2DACDAT", "AIF3DACDAT",
1257};
1258
1259static const struct soc_enum aif2dac_enum =
1260 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1261
1262static const struct snd_kcontrol_new aif2dac_mux =
1263 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1264
1265static const char *aif2adc_text[] = {
1266 "AIF2ADCDAT", "AIF3DACDAT",
1267};
1268
1269static const struct soc_enum aif2adc_enum =
1270 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1271
1272static const struct snd_kcontrol_new aif2adc_mux =
1273 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1274
1275static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001276 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001277};
1278
Mark Brownc4431df2010-11-26 15:21:07 +00001279static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001280 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1281
Mark Brownc4431df2010-11-26 15:21:07 +00001282static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1283 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1284
1285static const struct soc_enum wm8958_aif3adc_enum =
1286 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1287
1288static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1289 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1290
1291static const char *mono_pcm_out_text[] = {
1292 "None", "AIF2ADCL", "AIF2ADCR",
1293};
1294
1295static const struct soc_enum mono_pcm_out_enum =
1296 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1297
1298static const struct snd_kcontrol_new mono_pcm_out_mux =
1299 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1300
1301static const char *aif2dac_src_text[] = {
1302 "AIF2", "AIF3",
1303};
1304
1305/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1306static const struct soc_enum aif2dacl_src_enum =
1307 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1308
1309static const struct snd_kcontrol_new aif2dacl_src_mux =
1310 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1311
1312static const struct soc_enum aif2dacr_src_enum =
1313 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1314
1315static const struct snd_kcontrol_new aif2dacr_src_mux =
1316 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001317
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001318static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1319SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1320 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1321SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1322 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1323
1324SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1325 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1326SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1327 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1328SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1329 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1330SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1331 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001332SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1333 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1334
1335SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1336 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1337 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1338SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1339 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1340 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1341SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1342 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1343SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1344 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001345
1346SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1347};
1348
1349static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1350SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001351SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1352SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1353SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1354 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1355SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1356 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1357SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1358SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001359};
1360
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001361static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1362SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1363 dac_ev, SND_SOC_DAPM_PRE_PMU),
1364SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1365 dac_ev, SND_SOC_DAPM_PRE_PMU),
1366SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1367 dac_ev, SND_SOC_DAPM_PRE_PMU),
1368SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1369 dac_ev, SND_SOC_DAPM_PRE_PMU),
1370};
1371
1372static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1373SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001374SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001375SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1376SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1377};
1378
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001379static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001380SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1381 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1382SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1383 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001384};
1385
1386static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001387SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1388SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001389};
1390
Mark Brown9e6e96a2010-01-29 17:47:12 +00001391static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1392SND_SOC_DAPM_INPUT("DMIC1DAT"),
1393SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001394SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001395
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001396SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1397 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001398SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1399 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001400
Mark Brown9e6e96a2010-01-29 17:47:12 +00001401SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1402 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1403
1404SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1405SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1406SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1407
Mark Brown7f94de42011-02-03 16:27:34 +00001408SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001409 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001410SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001411 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001412SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1413 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001414 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001415SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1416 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001417 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001418
Mark Brown7f94de42011-02-03 16:27:34 +00001419SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001420 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001421SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001422 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001423SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1424 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001425 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001426SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1427 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001428 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001429
1430SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1431 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1432SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1433 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1434
Mark Browna3257ba2010-07-19 14:02:34 +01001435SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1436 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1437SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1438 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1439
Mark Brown9e6e96a2010-01-29 17:47:12 +00001440SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1441 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1442SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1443 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1444
1445SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1446SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1447
1448SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1449 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1450SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1451 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1452
1453SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1454 WM8994_POWER_MANAGEMENT_4, 13, 0),
1455SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1456 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001457SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1458 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1459 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1460SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1461 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1462 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001463
1464SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1465SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001466SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001467SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1468
1469SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1470SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1471SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001472
1473SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
Axel Lin35024f42011-10-20 12:13:24 +08001474SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001475
1476SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1477
1478SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1479SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1480SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1481SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1482
1483/* Power is done with the muxes since the ADC power also controls the
1484 * downsampling chain, the chip will automatically manage the analogue
1485 * specific portions.
1486 */
1487SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1488SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1489
Mark Brown9e6e96a2010-01-29 17:47:12 +00001490SND_SOC_DAPM_POST("Debug log", post_ev),
1491};
1492
Mark Brownc4431df2010-11-26 15:21:07 +00001493static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1494SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1495};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001496
Mark Brownc4431df2010-11-26 15:21:07 +00001497static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1498SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1499SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1500SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1501SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1502};
1503
1504static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001505 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1506 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1507
1508 { "DSP1CLK", NULL, "CLK_SYS" },
1509 { "DSP2CLK", NULL, "CLK_SYS" },
1510 { "DSPINTCLK", NULL, "CLK_SYS" },
1511
1512 { "AIF1ADC1L", NULL, "AIF1CLK" },
1513 { "AIF1ADC1L", NULL, "DSP1CLK" },
1514 { "AIF1ADC1R", NULL, "AIF1CLK" },
1515 { "AIF1ADC1R", NULL, "DSP1CLK" },
1516 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1517
1518 { "AIF1DAC1L", NULL, "AIF1CLK" },
1519 { "AIF1DAC1L", NULL, "DSP1CLK" },
1520 { "AIF1DAC1R", NULL, "AIF1CLK" },
1521 { "AIF1DAC1R", NULL, "DSP1CLK" },
1522 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1523
1524 { "AIF1ADC2L", NULL, "AIF1CLK" },
1525 { "AIF1ADC2L", NULL, "DSP1CLK" },
1526 { "AIF1ADC2R", NULL, "AIF1CLK" },
1527 { "AIF1ADC2R", NULL, "DSP1CLK" },
1528 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1529
1530 { "AIF1DAC2L", NULL, "AIF1CLK" },
1531 { "AIF1DAC2L", NULL, "DSP1CLK" },
1532 { "AIF1DAC2R", NULL, "AIF1CLK" },
1533 { "AIF1DAC2R", NULL, "DSP1CLK" },
1534 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1535
1536 { "AIF2ADCL", NULL, "AIF2CLK" },
1537 { "AIF2ADCL", NULL, "DSP2CLK" },
1538 { "AIF2ADCR", NULL, "AIF2CLK" },
1539 { "AIF2ADCR", NULL, "DSP2CLK" },
1540 { "AIF2ADCR", NULL, "DSPINTCLK" },
1541
1542 { "AIF2DACL", NULL, "AIF2CLK" },
1543 { "AIF2DACL", NULL, "DSP2CLK" },
1544 { "AIF2DACR", NULL, "AIF2CLK" },
1545 { "AIF2DACR", NULL, "DSP2CLK" },
1546 { "AIF2DACR", NULL, "DSPINTCLK" },
1547
1548 { "DMIC1L", NULL, "DMIC1DAT" },
1549 { "DMIC1L", NULL, "CLK_SYS" },
1550 { "DMIC1R", NULL, "DMIC1DAT" },
1551 { "DMIC1R", NULL, "CLK_SYS" },
1552 { "DMIC2L", NULL, "DMIC2DAT" },
1553 { "DMIC2L", NULL, "CLK_SYS" },
1554 { "DMIC2R", NULL, "DMIC2DAT" },
1555 { "DMIC2R", NULL, "CLK_SYS" },
1556
1557 { "ADCL", NULL, "AIF1CLK" },
1558 { "ADCL", NULL, "DSP1CLK" },
1559 { "ADCL", NULL, "DSPINTCLK" },
1560
1561 { "ADCR", NULL, "AIF1CLK" },
1562 { "ADCR", NULL, "DSP1CLK" },
1563 { "ADCR", NULL, "DSPINTCLK" },
1564
1565 { "ADCL Mux", "ADC", "ADCL" },
1566 { "ADCL Mux", "DMIC", "DMIC1L" },
1567 { "ADCR Mux", "ADC", "ADCR" },
1568 { "ADCR Mux", "DMIC", "DMIC1R" },
1569
1570 { "DAC1L", NULL, "AIF1CLK" },
1571 { "DAC1L", NULL, "DSP1CLK" },
1572 { "DAC1L", NULL, "DSPINTCLK" },
1573
1574 { "DAC1R", NULL, "AIF1CLK" },
1575 { "DAC1R", NULL, "DSP1CLK" },
1576 { "DAC1R", NULL, "DSPINTCLK" },
1577
1578 { "DAC2L", NULL, "AIF2CLK" },
1579 { "DAC2L", NULL, "DSP2CLK" },
1580 { "DAC2L", NULL, "DSPINTCLK" },
1581
1582 { "DAC2R", NULL, "AIF2DACR" },
1583 { "DAC2R", NULL, "AIF2CLK" },
1584 { "DAC2R", NULL, "DSP2CLK" },
1585 { "DAC2R", NULL, "DSPINTCLK" },
1586
1587 { "TOCLK", NULL, "CLK_SYS" },
1588
1589 /* AIF1 outputs */
1590 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1591 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1592 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1593
1594 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1595 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1596 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1597
Mark Browna3257ba2010-07-19 14:02:34 +01001598 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1599 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1600 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1601
1602 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1603 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1604 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1605
Mark Brown9e6e96a2010-01-29 17:47:12 +00001606 /* Pin level routing for AIF3 */
1607 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1608 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1609 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1610 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1611
Mark Brown9e6e96a2010-01-29 17:47:12 +00001612 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1613 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1614 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1615 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1616 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1617 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1618 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1619
1620 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001621 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1622 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1623 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1624 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1625 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1626
Mark Brown9e6e96a2010-01-29 17:47:12 +00001627 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1628 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1629 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1630 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1631 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1632
1633 /* DAC2/AIF2 outputs */
1634 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001635 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1636 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1637 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1638 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1639 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1640
1641 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001642 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1643 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1644 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1645 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1646 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1647
Mark Brown7f94de42011-02-03 16:27:34 +00001648 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1649 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1650 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1651 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1652
Mark Brown9e6e96a2010-01-29 17:47:12 +00001653 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1654
1655 /* AIF3 output */
1656 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1657 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1658 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1659 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1660 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1661 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1662 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1663 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1664
1665 /* Sidetone */
1666 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1667 { "Left Sidetone", "DMIC2", "DMIC2L" },
1668 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1669 { "Right Sidetone", "DMIC2", "DMIC2R" },
1670
1671 /* Output stages */
1672 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1673 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1674
1675 { "SPKL", "DAC1 Switch", "DAC1L" },
1676 { "SPKL", "DAC2 Switch", "DAC2L" },
1677
1678 { "SPKR", "DAC1 Switch", "DAC1R" },
1679 { "SPKR", "DAC2 Switch", "DAC2R" },
1680
1681 { "Left Headphone Mux", "DAC", "DAC1L" },
1682 { "Right Headphone Mux", "DAC", "DAC1R" },
1683};
1684
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001685static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1686 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1687 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1688 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1689 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1690 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1691 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1692 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1693 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1694};
1695
1696static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1697 { "DAC1L", NULL, "DAC1L Mixer" },
1698 { "DAC1R", NULL, "DAC1R Mixer" },
1699 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1700 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1701};
1702
Mark Brown6ed8f142011-02-03 16:27:35 +00001703static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1704 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1705 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1706 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1707 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001708 { "MICBIAS1", NULL, "CLK_SYS" },
1709 { "MICBIAS1", NULL, "MICBIAS Supply" },
1710 { "MICBIAS2", NULL, "CLK_SYS" },
1711 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001712};
1713
Mark Brownc4431df2010-11-26 15:21:07 +00001714static const struct snd_soc_dapm_route wm8994_intercon[] = {
1715 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1716 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001717 { "MICBIAS1", NULL, "VMID" },
1718 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001719};
1720
1721static const struct snd_soc_dapm_route wm8958_intercon[] = {
1722 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1723 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1724
1725 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1726 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1727 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1728 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1729
1730 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1731 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1732
1733 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1734};
1735
Mark Brown9e6e96a2010-01-29 17:47:12 +00001736/* The size in bits of the FLL divide multiplied by 10
1737 * to allow rounding later */
1738#define FIXED_FLL_SIZE ((1 << 16) * 10)
1739
1740struct fll_div {
1741 u16 outdiv;
1742 u16 n;
1743 u16 k;
1744 u16 clk_ref_div;
1745 u16 fll_fratio;
1746};
1747
1748static int wm8994_get_fll_config(struct fll_div *fll,
1749 int freq_in, int freq_out)
1750{
1751 u64 Kpart;
1752 unsigned int K, Ndiv, Nmod;
1753
1754 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1755
1756 /* Scale the input frequency down to <= 13.5MHz */
1757 fll->clk_ref_div = 0;
1758 while (freq_in > 13500000) {
1759 fll->clk_ref_div++;
1760 freq_in /= 2;
1761
1762 if (fll->clk_ref_div > 3)
1763 return -EINVAL;
1764 }
1765 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1766
1767 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1768 fll->outdiv = 3;
1769 while (freq_out * (fll->outdiv + 1) < 90000000) {
1770 fll->outdiv++;
1771 if (fll->outdiv > 63)
1772 return -EINVAL;
1773 }
1774 freq_out *= fll->outdiv + 1;
1775 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1776
1777 if (freq_in > 1000000) {
1778 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001779 } else if (freq_in > 256000) {
1780 fll->fll_fratio = 1;
1781 freq_in *= 2;
1782 } else if (freq_in > 128000) {
1783 fll->fll_fratio = 2;
1784 freq_in *= 4;
1785 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001786 fll->fll_fratio = 3;
1787 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001788 } else {
1789 fll->fll_fratio = 4;
1790 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001791 }
1792 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1793
1794 /* Now, calculate N.K */
1795 Ndiv = freq_out / freq_in;
1796
1797 fll->n = Ndiv;
1798 Nmod = freq_out % freq_in;
1799 pr_debug("Nmod=%d\n", Nmod);
1800
1801 /* Calculate fractional part - scale up so we can round. */
1802 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1803
1804 do_div(Kpart, freq_in);
1805
1806 K = Kpart & 0xFFFFFFFF;
1807
1808 if ((K % 10) >= 5)
1809 K += 5;
1810
1811 /* Move down to proper range now rounding is done */
1812 fll->k = K / 10;
1813
1814 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1815
1816 return 0;
1817}
1818
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001819static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001820 unsigned int freq_in, unsigned int freq_out)
1821{
Mark Brownb2c812e2010-04-14 15:35:19 +09001822 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001823 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001824 int reg_offset, ret;
1825 struct fll_div fll;
1826 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001827 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001828 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001829
1830 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1831 & WM8994_AIF1CLK_ENA;
1832
1833 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1834 & WM8994_AIF2CLK_ENA;
1835
1836 switch (id) {
1837 case WM8994_FLL1:
1838 reg_offset = 0;
1839 id = 0;
1840 break;
1841 case WM8994_FLL2:
1842 reg_offset = 0x20;
1843 id = 1;
1844 break;
1845 default:
1846 return -EINVAL;
1847 }
1848
Mark Brown4b7ed832011-08-10 17:47:33 +09001849 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1850 was_enabled = reg & WM8994_FLL1_ENA;
1851
Mark Brown136ff2a2010-04-20 12:56:18 +09001852 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001853 case 0:
1854 /* Allow no source specification when stopping */
1855 if (freq_out)
1856 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001857 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001858 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001859 case WM8994_FLL_SRC_MCLK1:
1860 case WM8994_FLL_SRC_MCLK2:
1861 case WM8994_FLL_SRC_LRCLK:
1862 case WM8994_FLL_SRC_BCLK:
1863 break;
1864 default:
1865 return -EINVAL;
1866 }
1867
Mark Brown9e6e96a2010-01-29 17:47:12 +00001868 /* Are we changing anything? */
1869 if (wm8994->fll[id].src == src &&
1870 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1871 return 0;
1872
1873 /* If we're stopping the FLL redo the old config - no
1874 * registers will actually be written but we avoid GCC flow
1875 * analysis bugs spewing warnings.
1876 */
1877 if (freq_out)
1878 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1879 else
1880 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1881 wm8994->fll[id].out);
1882 if (ret < 0)
1883 return ret;
1884
1885 /* Gate the AIF clocks while we reclock */
1886 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1887 WM8994_AIF1CLK_ENA, 0);
1888 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1889 WM8994_AIF2CLK_ENA, 0);
1890
1891 /* We always need to disable the FLL while reconfiguring */
1892 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1893 WM8994_FLL1_ENA, 0);
1894
1895 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1896 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1897 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1898 WM8994_FLL1_OUTDIV_MASK |
1899 WM8994_FLL1_FRATIO_MASK, reg);
1900
1901 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1902
1903 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1904 WM8994_FLL1_N_MASK,
1905 fll.n << WM8994_FLL1_N_SHIFT);
1906
1907 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001908 WM8994_FLL1_REFCLK_DIV_MASK |
1909 WM8994_FLL1_REFCLK_SRC_MASK,
1910 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1911 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001912
Mark Brownf0f50392011-07-16 03:12:18 +09001913 /* Clear any pending completion from a previous failure */
1914 try_wait_for_completion(&wm8994->fll_locked[id]);
1915
Mark Brown9e6e96a2010-01-29 17:47:12 +00001916 /* Enable (with fractional mode if required) */
1917 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09001918 /* Enable VMID if we need it */
1919 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001920 active_reference(codec);
1921
Mark Brown4b7ed832011-08-10 17:47:33 +09001922 switch (control->type) {
1923 case WM8994:
1924 vmid_reference(codec);
1925 break;
1926 case WM8958:
1927 if (wm8994->revision < 1)
1928 vmid_reference(codec);
1929 break;
1930 default:
1931 break;
1932 }
1933 }
1934
Mark Brown9e6e96a2010-01-29 17:47:12 +00001935 if (fll.k)
1936 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1937 else
1938 reg = WM8994_FLL1_ENA;
1939 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1940 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1941 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07001942
Mark Brownc7ebf932011-07-12 19:47:59 +09001943 if (wm8994->fll_locked_irq) {
1944 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
1945 msecs_to_jiffies(10));
1946 if (timeout == 0)
1947 dev_warn(codec->dev,
1948 "Timed out waiting for FLL lock\n");
1949 } else {
1950 msleep(5);
1951 }
Mark Brown4b7ed832011-08-10 17:47:33 +09001952 } else {
1953 if (was_enabled) {
1954 switch (control->type) {
1955 case WM8994:
1956 vmid_dereference(codec);
1957 break;
1958 case WM8958:
1959 if (wm8994->revision < 1)
1960 vmid_dereference(codec);
1961 break;
1962 default:
1963 break;
1964 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00001965
1966 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09001967 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001968 }
1969
1970 wm8994->fll[id].in = freq_in;
1971 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001972 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001973
1974 /* Enable any gated AIF clocks */
1975 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1976 WM8994_AIF1CLK_ENA, aif1);
1977 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1978 WM8994_AIF2CLK_ENA, aif2);
1979
1980 configure_clock(codec);
1981
1982 return 0;
1983}
1984
Mark Brownc7ebf932011-07-12 19:47:59 +09001985static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
1986{
1987 struct completion *completion = data;
1988
1989 complete(completion);
1990
1991 return IRQ_HANDLED;
1992}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001993
Mark Brown66b47fd2010-07-08 11:25:43 +09001994static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1995
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001996static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1997 unsigned int freq_in, unsigned int freq_out)
1998{
1999 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2000}
2001
Mark Brown9e6e96a2010-01-29 17:47:12 +00002002static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2003 int clk_id, unsigned int freq, int dir)
2004{
2005 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002006 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002007 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002008
2009 switch (dai->id) {
2010 case 1:
2011 case 2:
2012 break;
2013
2014 default:
2015 /* AIF3 shares clocking with AIF1/2 */
2016 return -EINVAL;
2017 }
2018
2019 switch (clk_id) {
2020 case WM8994_SYSCLK_MCLK1:
2021 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2022 wm8994->mclk[0] = freq;
2023 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2024 dai->id, freq);
2025 break;
2026
2027 case WM8994_SYSCLK_MCLK2:
2028 /* TODO: Set GPIO AF */
2029 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2030 wm8994->mclk[1] = freq;
2031 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2032 dai->id, freq);
2033 break;
2034
2035 case WM8994_SYSCLK_FLL1:
2036 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2037 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2038 break;
2039
2040 case WM8994_SYSCLK_FLL2:
2041 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2042 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2043 break;
2044
Mark Brown66b47fd2010-07-08 11:25:43 +09002045 case WM8994_SYSCLK_OPCLK:
2046 /* Special case - a division (times 10) is given and
2047 * no effect on main clocking.
2048 */
2049 if (freq) {
2050 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2051 if (opclk_divs[i] == freq)
2052 break;
2053 if (i == ARRAY_SIZE(opclk_divs))
2054 return -EINVAL;
2055 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2056 WM8994_OPCLK_DIV_MASK, i);
2057 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2058 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2059 } else {
2060 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2061 WM8994_OPCLK_ENA, 0);
2062 }
2063
Mark Brown9e6e96a2010-01-29 17:47:12 +00002064 default:
2065 return -EINVAL;
2066 }
2067
2068 configure_clock(codec);
2069
2070 return 0;
2071}
2072
2073static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2074 enum snd_soc_bias_level level)
2075{
Mark Brownb6b05692010-08-13 12:58:20 +01002076 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002077 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002078
Mark Brown5f2f3892012-02-08 18:51:42 +00002079 wm_hubs_set_bias_level(codec, level);
2080
Mark Brown9e6e96a2010-01-29 17:47:12 +00002081 switch (level) {
2082 case SND_SOC_BIAS_ON:
2083 break;
2084
2085 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002086 /* MICBIAS into regulating mode */
2087 switch (control->type) {
2088 case WM8958:
2089 case WM1811:
2090 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2091 WM8958_MICB1_MODE, 0);
2092 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2093 WM8958_MICB2_MODE, 0);
2094 break;
2095 default:
2096 break;
2097 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002098
2099 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2100 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002101 break;
2102
2103 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002104 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002105 switch (control->type) {
2106 case WM8994:
2107 if (wm8994->revision < 4) {
2108 /* Tweak DC servo and DSP
2109 * configuration for improved
2110 * performance. */
2111 snd_soc_write(codec, 0x102, 0x3);
2112 snd_soc_write(codec, 0x56, 0x3);
2113 snd_soc_write(codec, 0x817, 0);
2114 snd_soc_write(codec, 0x102, 0);
2115 }
2116 break;
2117
2118 case WM8958:
2119 if (wm8994->revision == 0) {
2120 /* Optimise performance for rev A */
2121 snd_soc_write(codec, 0x102, 0x3);
2122 snd_soc_write(codec, 0xcb, 0x81);
2123 snd_soc_write(codec, 0x817, 0);
2124 snd_soc_write(codec, 0x102, 0);
2125
2126 snd_soc_update_bits(codec,
2127 WM8958_CHARGE_PUMP_2,
2128 WM8958_CP_DISCH,
2129 WM8958_CP_DISCH);
2130 }
2131 break;
Mark Brown81204c82011-05-24 17:35:53 +08002132
2133 case WM1811:
2134 if (wm8994->revision < 2) {
2135 snd_soc_write(codec, 0x102, 0x3);
2136 snd_soc_write(codec, 0x5d, 0x7e);
2137 snd_soc_write(codec, 0x5e, 0x0);
2138 snd_soc_write(codec, 0x102, 0x0);
2139 }
2140 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002141 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002142
2143 /* Discharge LINEOUT1 & 2 */
2144 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2145 WM8994_LINEOUT1_DISCH |
2146 WM8994_LINEOUT2_DISCH,
2147 WM8994_LINEOUT1_DISCH |
2148 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002149 }
2150
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002151 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2152 active_dereference(codec);
2153
Mark Brown500fa302011-11-29 19:58:19 +00002154 /* MICBIAS into bypass mode on newer devices */
2155 switch (control->type) {
2156 case WM8958:
2157 case WM1811:
2158 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2159 WM8958_MICB1_MODE,
2160 WM8958_MICB1_MODE);
2161 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2162 WM8958_MICB2_MODE,
2163 WM8958_MICB2_MODE);
2164 break;
2165 default:
2166 break;
2167 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002168 break;
2169
2170 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002171 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002172 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002173 break;
2174 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002175
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002176 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002177
Mark Brown9e6e96a2010-01-29 17:47:12 +00002178 return 0;
2179}
2180
2181static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2182{
2183 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002184 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2185 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002186 int ms_reg;
2187 int aif1_reg;
2188 int ms = 0;
2189 int aif1 = 0;
2190
2191 switch (dai->id) {
2192 case 1:
2193 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2194 aif1_reg = WM8994_AIF1_CONTROL_1;
2195 break;
2196 case 2:
2197 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2198 aif1_reg = WM8994_AIF2_CONTROL_1;
2199 break;
2200 default:
2201 return -EINVAL;
2202 }
2203
2204 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2205 case SND_SOC_DAIFMT_CBS_CFS:
2206 break;
2207 case SND_SOC_DAIFMT_CBM_CFM:
2208 ms = WM8994_AIF1_MSTR;
2209 break;
2210 default:
2211 return -EINVAL;
2212 }
2213
2214 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2215 case SND_SOC_DAIFMT_DSP_B:
2216 aif1 |= WM8994_AIF1_LRCLK_INV;
2217 case SND_SOC_DAIFMT_DSP_A:
2218 aif1 |= 0x18;
2219 break;
2220 case SND_SOC_DAIFMT_I2S:
2221 aif1 |= 0x10;
2222 break;
2223 case SND_SOC_DAIFMT_RIGHT_J:
2224 break;
2225 case SND_SOC_DAIFMT_LEFT_J:
2226 aif1 |= 0x8;
2227 break;
2228 default:
2229 return -EINVAL;
2230 }
2231
2232 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2233 case SND_SOC_DAIFMT_DSP_A:
2234 case SND_SOC_DAIFMT_DSP_B:
2235 /* frame inversion not valid for DSP modes */
2236 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2237 case SND_SOC_DAIFMT_NB_NF:
2238 break;
2239 case SND_SOC_DAIFMT_IB_NF:
2240 aif1 |= WM8994_AIF1_BCLK_INV;
2241 break;
2242 default:
2243 return -EINVAL;
2244 }
2245 break;
2246
2247 case SND_SOC_DAIFMT_I2S:
2248 case SND_SOC_DAIFMT_RIGHT_J:
2249 case SND_SOC_DAIFMT_LEFT_J:
2250 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2251 case SND_SOC_DAIFMT_NB_NF:
2252 break;
2253 case SND_SOC_DAIFMT_IB_IF:
2254 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2255 break;
2256 case SND_SOC_DAIFMT_IB_NF:
2257 aif1 |= WM8994_AIF1_BCLK_INV;
2258 break;
2259 case SND_SOC_DAIFMT_NB_IF:
2260 aif1 |= WM8994_AIF1_LRCLK_INV;
2261 break;
2262 default:
2263 return -EINVAL;
2264 }
2265 break;
2266 default:
2267 return -EINVAL;
2268 }
2269
Mark Brownc4431df2010-11-26 15:21:07 +00002270 /* The AIF2 format configuration needs to be mirrored to AIF3
2271 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002272 switch (control->type) {
2273 case WM1811:
2274 case WM8958:
2275 if (dai->id == 2)
2276 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2277 WM8994_AIF1_LRCLK_INV |
2278 WM8958_AIF3_FMT_MASK, aif1);
2279 break;
2280
2281 default:
2282 break;
2283 }
Mark Brownc4431df2010-11-26 15:21:07 +00002284
Mark Brown9e6e96a2010-01-29 17:47:12 +00002285 snd_soc_update_bits(codec, aif1_reg,
2286 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2287 WM8994_AIF1_FMT_MASK,
2288 aif1);
2289 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2290 ms);
2291
2292 return 0;
2293}
2294
2295static struct {
2296 int val, rate;
2297} srs[] = {
2298 { 0, 8000 },
2299 { 1, 11025 },
2300 { 2, 12000 },
2301 { 3, 16000 },
2302 { 4, 22050 },
2303 { 5, 24000 },
2304 { 6, 32000 },
2305 { 7, 44100 },
2306 { 8, 48000 },
2307 { 9, 88200 },
2308 { 10, 96000 },
2309};
2310
2311static int fs_ratios[] = {
2312 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2313};
2314
2315static int bclk_divs[] = {
2316 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2317 640, 880, 960, 1280, 1760, 1920
2318};
2319
2320static int wm8994_hw_params(struct snd_pcm_substream *substream,
2321 struct snd_pcm_hw_params *params,
2322 struct snd_soc_dai *dai)
2323{
2324 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002325 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002326 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002327 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002328 int bclk_reg;
2329 int lrclk_reg;
2330 int rate_reg;
2331 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002332 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002333 int bclk = 0;
2334 int lrclk = 0;
2335 int rate_val = 0;
2336 int id = dai->id - 1;
2337
2338 int i, cur_val, best_val, bclk_rate, best;
2339
2340 switch (dai->id) {
2341 case 1:
2342 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002343 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002344 bclk_reg = WM8994_AIF1_BCLK;
2345 rate_reg = WM8994_AIF1_RATE;
2346 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002347 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002348 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002349 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002350 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002351 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2352 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002353 break;
2354 case 2:
2355 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002356 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002357 bclk_reg = WM8994_AIF2_BCLK;
2358 rate_reg = WM8994_AIF2_RATE;
2359 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002360 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002361 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002362 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002363 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002364 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2365 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002366 break;
2367 default:
2368 return -EINVAL;
2369 }
2370
2371 bclk_rate = params_rate(params) * 2;
2372 switch (params_format(params)) {
2373 case SNDRV_PCM_FORMAT_S16_LE:
2374 bclk_rate *= 16;
2375 break;
2376 case SNDRV_PCM_FORMAT_S20_3LE:
2377 bclk_rate *= 20;
2378 aif1 |= 0x20;
2379 break;
2380 case SNDRV_PCM_FORMAT_S24_LE:
2381 bclk_rate *= 24;
2382 aif1 |= 0x40;
2383 break;
2384 case SNDRV_PCM_FORMAT_S32_LE:
2385 bclk_rate *= 32;
2386 aif1 |= 0x60;
2387 break;
2388 default:
2389 return -EINVAL;
2390 }
2391
2392 /* Try to find an appropriate sample rate; look for an exact match. */
2393 for (i = 0; i < ARRAY_SIZE(srs); i++)
2394 if (srs[i].rate == params_rate(params))
2395 break;
2396 if (i == ARRAY_SIZE(srs))
2397 return -EINVAL;
2398 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2399
2400 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2401 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2402 dai->id, wm8994->aifclk[id], bclk_rate);
2403
Mark Brownb1e43d92010-12-07 17:14:56 +00002404 if (params_channels(params) == 1 &&
2405 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2406 aif2 |= WM8994_AIF1_MONO;
2407
Mark Brown9e6e96a2010-01-29 17:47:12 +00002408 if (wm8994->aifclk[id] == 0) {
2409 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2410 return -EINVAL;
2411 }
2412
2413 /* AIFCLK/fs ratio; look for a close match in either direction */
2414 best = 0;
2415 best_val = abs((fs_ratios[0] * params_rate(params))
2416 - wm8994->aifclk[id]);
2417 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2418 cur_val = abs((fs_ratios[i] * params_rate(params))
2419 - wm8994->aifclk[id]);
2420 if (cur_val >= best_val)
2421 continue;
2422 best = i;
2423 best_val = cur_val;
2424 }
2425 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2426 dai->id, fs_ratios[best]);
2427 rate_val |= best;
2428
2429 /* We may not get quite the right frequency if using
2430 * approximate clocks so look for the closest match that is
2431 * higher than the target (we need to ensure that there enough
2432 * BCLKs to clock out the samples).
2433 */
2434 best = 0;
2435 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002436 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002437 if (cur_val < 0) /* BCLK table is sorted */
2438 break;
2439 best = i;
2440 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002441 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002442 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2443 bclk_divs[best], bclk_rate);
2444 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2445
2446 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002447 if (!lrclk) {
2448 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2449 bclk_rate);
2450 return -EINVAL;
2451 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002452 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2453 lrclk, bclk_rate / lrclk);
2454
2455 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002456 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002457 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2458 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2459 lrclk);
2460 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2461 WM8994_AIF1CLK_RATE_MASK, rate_val);
2462
2463 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2464 switch (dai->id) {
2465 case 1:
2466 wm8994->dac_rates[0] = params_rate(params);
2467 wm8994_set_retune_mobile(codec, 0);
2468 wm8994_set_retune_mobile(codec, 1);
2469 break;
2470 case 2:
2471 wm8994->dac_rates[1] = params_rate(params);
2472 wm8994_set_retune_mobile(codec, 2);
2473 break;
2474 }
2475 }
2476
2477 return 0;
2478}
2479
Mark Brownc4431df2010-11-26 15:21:07 +00002480static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2481 struct snd_pcm_hw_params *params,
2482 struct snd_soc_dai *dai)
2483{
2484 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002485 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2486 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002487 int aif1_reg;
2488 int aif1 = 0;
2489
2490 switch (dai->id) {
2491 case 3:
2492 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002493 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002494 case WM8958:
2495 aif1_reg = WM8958_AIF3_CONTROL_1;
2496 break;
2497 default:
2498 return 0;
2499 }
2500 default:
2501 return 0;
2502 }
2503
2504 switch (params_format(params)) {
2505 case SNDRV_PCM_FORMAT_S16_LE:
2506 break;
2507 case SNDRV_PCM_FORMAT_S20_3LE:
2508 aif1 |= 0x20;
2509 break;
2510 case SNDRV_PCM_FORMAT_S24_LE:
2511 aif1 |= 0x40;
2512 break;
2513 case SNDRV_PCM_FORMAT_S32_LE:
2514 aif1 |= 0x60;
2515 break;
2516 default:
2517 return -EINVAL;
2518 }
2519
2520 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2521}
2522
Mark Brown7d021732011-07-14 17:11:38 +09002523static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2524 struct snd_soc_dai *dai)
2525{
2526 struct snd_soc_codec *codec = dai->codec;
2527 int rate_reg = 0;
2528
2529 switch (dai->id) {
2530 case 1:
2531 rate_reg = WM8994_AIF1_RATE;
2532 break;
2533 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002534 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002535 break;
2536 default:
2537 break;
2538 }
2539
2540 /* If the DAI is idle then configure the divider tree for the
2541 * lowest output rate to save a little power if the clock is
2542 * still active (eg, because it is system clock).
2543 */
2544 if (rate_reg && !dai->playback_active && !dai->capture_active)
2545 snd_soc_update_bits(codec, rate_reg,
2546 WM8994_AIF1_SR_MASK |
2547 WM8994_AIF1CLK_RATE_MASK, 0x9);
2548}
2549
Mark Brown9e6e96a2010-01-29 17:47:12 +00002550static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2551{
2552 struct snd_soc_codec *codec = codec_dai->codec;
2553 int mute_reg;
2554 int reg;
2555
2556 switch (codec_dai->id) {
2557 case 1:
2558 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2559 break;
2560 case 2:
2561 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2562 break;
2563 default:
2564 return -EINVAL;
2565 }
2566
2567 if (mute)
2568 reg = WM8994_AIF1DAC1_MUTE;
2569 else
2570 reg = 0;
2571
2572 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2573
2574 return 0;
2575}
2576
Mark Brown778a76e2010-03-22 22:05:10 +00002577static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2578{
2579 struct snd_soc_codec *codec = codec_dai->codec;
2580 int reg, val, mask;
2581
2582 switch (codec_dai->id) {
2583 case 1:
2584 reg = WM8994_AIF1_MASTER_SLAVE;
2585 mask = WM8994_AIF1_TRI;
2586 break;
2587 case 2:
2588 reg = WM8994_AIF2_MASTER_SLAVE;
2589 mask = WM8994_AIF2_TRI;
2590 break;
2591 case 3:
2592 reg = WM8994_POWER_MANAGEMENT_6;
2593 mask = WM8994_AIF3_TRI;
2594 break;
2595 default:
2596 return -EINVAL;
2597 }
2598
2599 if (tristate)
2600 val = mask;
2601 else
2602 val = 0;
2603
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002604 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002605}
2606
Mark Brownd09f3ec2011-08-15 11:01:02 +09002607static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2608{
2609 struct snd_soc_codec *codec = dai->codec;
2610
2611 /* Disable the pulls on the AIF if we're using it to save power. */
2612 snd_soc_update_bits(codec, WM8994_GPIO_3,
2613 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2614 snd_soc_update_bits(codec, WM8994_GPIO_4,
2615 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2616 snd_soc_update_bits(codec, WM8994_GPIO_5,
2617 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2618
2619 return 0;
2620}
2621
Mark Brown9e6e96a2010-01-29 17:47:12 +00002622#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2623
2624#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002625 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002626
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002627static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002628 .set_sysclk = wm8994_set_dai_sysclk,
2629 .set_fmt = wm8994_set_dai_fmt,
2630 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002631 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002632 .digital_mute = wm8994_aif_mute,
2633 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002634 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002635};
2636
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002637static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002638 .set_sysclk = wm8994_set_dai_sysclk,
2639 .set_fmt = wm8994_set_dai_fmt,
2640 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002641 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002642 .digital_mute = wm8994_aif_mute,
2643 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002644 .set_tristate = wm8994_set_tristate,
2645};
2646
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002647static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002648 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002649 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002650};
2651
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002652static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002653 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002654 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002655 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002656 .playback = {
2657 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002658 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002659 .channels_max = 2,
2660 .rates = WM8994_RATES,
2661 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002662 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002663 },
2664 .capture = {
2665 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002666 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002667 .channels_max = 2,
2668 .rates = WM8994_RATES,
2669 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002670 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002671 },
2672 .ops = &wm8994_aif1_dai_ops,
2673 },
2674 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002675 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002676 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002677 .playback = {
2678 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002679 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002680 .channels_max = 2,
2681 .rates = WM8994_RATES,
2682 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002683 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002684 },
2685 .capture = {
2686 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002687 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002688 .channels_max = 2,
2689 .rates = WM8994_RATES,
2690 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002691 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002692 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002693 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002694 .ops = &wm8994_aif2_dai_ops,
2695 },
2696 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002697 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002698 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002699 .playback = {
2700 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002701 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002702 .channels_max = 2,
2703 .rates = WM8994_RATES,
2704 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002705 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002706 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002707 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002708 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002709 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002710 .channels_max = 2,
2711 .rates = WM8994_RATES,
2712 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002713 .sig_bits = 24,
2714 },
Mark Brown778a76e2010-03-22 22:05:10 +00002715 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002716 }
2717};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002718
2719#ifdef CONFIG_PM
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +01002720static int wm8994_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002721{
Mark Brownb2c812e2010-04-14 15:35:19 +09002722 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002723 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002724 int i, ret;
2725
Mark Brownca629922011-05-11 14:34:53 +02002726 switch (control->type) {
2727 case WM8994:
2728 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2729 break;
Mark Brown81204c82011-05-24 17:35:53 +08002730 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002731 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2732 WM1811_JACKDET_MODE_MASK, 0);
2733 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002734 case WM8958:
2735 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2736 WM8958_MICD_ENA, 0);
2737 break;
2738 }
2739
Mark Brown9e6e96a2010-01-29 17:47:12 +00002740 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2741 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002742 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002743 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002744 if (ret < 0)
2745 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2746 i + 1, ret);
2747 }
2748
2749 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2750
2751 return 0;
2752}
2753
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002754static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002755{
Mark Brownb2c812e2010-04-14 15:35:19 +09002756 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002757 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002758 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002759 unsigned int val, mask;
2760
2761 if (wm8994->revision < 4) {
2762 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002763 ret = regmap_read(control->regmap,
2764 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002765
2766 /* modify the cache only */
2767 codec->cache_only = 1;
2768 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2769 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2770 val &= mask;
2771 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2772 mask, val);
2773 codec->cache_only = 0;
2774 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002775
Mark Brown9e6e96a2010-01-29 17:47:12 +00002776 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002777 if (!wm8994->fll_suspend[i].out)
2778 continue;
2779
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002780 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002781 wm8994->fll_suspend[i].src,
2782 wm8994->fll_suspend[i].in,
2783 wm8994->fll_suspend[i].out);
2784 if (ret < 0)
2785 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2786 i + 1, ret);
2787 }
2788
Mark Brownca629922011-05-11 14:34:53 +02002789 switch (control->type) {
2790 case WM8994:
2791 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2792 snd_soc_update_bits(codec, WM8994_MICBIAS,
2793 WM8994_MICD_ENA, WM8994_MICD_ENA);
2794 break;
Mark Brown81204c82011-05-24 17:35:53 +08002795 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002796 if (wm8994->jackdet && wm8994->jack_cb) {
2797 /* Restart from idle */
2798 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2799 WM1811_JACKDET_MODE_MASK,
2800 WM1811_JACKDET_MODE_JACK);
2801 break;
2802 }
Mark Brownca629922011-05-11 14:34:53 +02002803 case WM8958:
2804 if (wm8994->jack_cb)
2805 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2806 WM8958_MICD_ENA, WM8958_MICD_ENA);
2807 break;
2808 }
2809
Mark Brown9e6e96a2010-01-29 17:47:12 +00002810 return 0;
2811}
2812#else
2813#define wm8994_suspend NULL
2814#define wm8994_resume NULL
2815#endif
2816
2817static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2818{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002819 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002820 struct wm8994_pdata *pdata = wm8994->pdata;
2821 struct snd_kcontrol_new controls[] = {
2822 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2823 wm8994->retune_mobile_enum,
2824 wm8994_get_retune_mobile_enum,
2825 wm8994_put_retune_mobile_enum),
2826 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2827 wm8994->retune_mobile_enum,
2828 wm8994_get_retune_mobile_enum,
2829 wm8994_put_retune_mobile_enum),
2830 SOC_ENUM_EXT("AIF2 EQ Mode",
2831 wm8994->retune_mobile_enum,
2832 wm8994_get_retune_mobile_enum,
2833 wm8994_put_retune_mobile_enum),
2834 };
2835 int ret, i, j;
2836 const char **t;
2837
2838 /* We need an array of texts for the enum API but the number
2839 * of texts is likely to be less than the number of
2840 * configurations due to the sample rate dependency of the
2841 * configurations. */
2842 wm8994->num_retune_mobile_texts = 0;
2843 wm8994->retune_mobile_texts = NULL;
2844 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2845 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2846 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2847 wm8994->retune_mobile_texts[j]) == 0)
2848 break;
2849 }
2850
2851 if (j != wm8994->num_retune_mobile_texts)
2852 continue;
2853
2854 /* Expand the array... */
2855 t = krealloc(wm8994->retune_mobile_texts,
2856 sizeof(char *) *
2857 (wm8994->num_retune_mobile_texts + 1),
2858 GFP_KERNEL);
2859 if (t == NULL)
2860 continue;
2861
2862 /* ...store the new entry... */
2863 t[wm8994->num_retune_mobile_texts] =
2864 pdata->retune_mobile_cfgs[i].name;
2865
2866 /* ...and remember the new version. */
2867 wm8994->num_retune_mobile_texts++;
2868 wm8994->retune_mobile_texts = t;
2869 }
2870
2871 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2872 wm8994->num_retune_mobile_texts);
2873
2874 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2875 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2876
Liam Girdwood022658b2012-02-03 17:43:09 +00002877 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002878 ARRAY_SIZE(controls));
2879 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002880 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002881 "Failed to add ReTune Mobile controls: %d\n", ret);
2882}
2883
2884static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2885{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002886 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002887 struct wm8994_pdata *pdata = wm8994->pdata;
2888 int ret, i;
2889
2890 if (!pdata)
2891 return;
2892
2893 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2894 pdata->lineout2_diff,
2895 pdata->lineout1fb,
2896 pdata->lineout2fb,
2897 pdata->jd_scthr,
2898 pdata->jd_thr,
2899 pdata->micbias1_lvl,
2900 pdata->micbias2_lvl);
2901
2902 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2903
2904 if (pdata->num_drc_cfgs) {
2905 struct snd_kcontrol_new controls[] = {
2906 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2907 wm8994_get_drc_enum, wm8994_put_drc_enum),
2908 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2909 wm8994_get_drc_enum, wm8994_put_drc_enum),
2910 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2911 wm8994_get_drc_enum, wm8994_put_drc_enum),
2912 };
2913
2914 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00002915 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
2916 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002917 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002918 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002919 "Failed to allocate %d DRC config texts\n",
2920 pdata->num_drc_cfgs);
2921 return;
2922 }
2923
2924 for (i = 0; i < pdata->num_drc_cfgs; i++)
2925 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2926
2927 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2928 wm8994->drc_enum.texts = wm8994->drc_texts;
2929
Liam Girdwood022658b2012-02-03 17:43:09 +00002930 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002931 ARRAY_SIZE(controls));
2932 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002933 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002934 "Failed to add DRC mode controls: %d\n", ret);
2935
2936 for (i = 0; i < WM8994_NUM_DRC; i++)
2937 wm8994_set_drc(codec, i);
2938 }
2939
2940 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2941 pdata->num_retune_mobile_cfgs);
2942
2943 if (pdata->num_retune_mobile_cfgs)
2944 wm8994_handle_retune_mobile_pdata(wm8994);
2945 else
Liam Girdwood022658b2012-02-03 17:43:09 +00002946 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002947 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08002948
2949 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
2950 if (pdata->micbias[i]) {
2951 snd_soc_write(codec, WM8958_MICBIAS1 + i,
2952 pdata->micbias[i] & 0xffff);
2953 }
2954 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002955}
2956
Mark Brown88766982010-03-29 20:57:12 +01002957/**
2958 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2959 *
2960 * @codec: WM8994 codec
2961 * @jack: jack to report detection events on
2962 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01002963 *
2964 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2965 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002966 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002967 * be configured using snd_soc_jack_add_gpios() instead.
2968 *
2969 * Configuration of detection levels is available via the micbias1_lvl
2970 * and micbias2_lvl platform data members.
2971 */
2972int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00002973 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01002974{
Mark Brownb2c812e2010-04-14 15:35:19 +09002975 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002976 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01002977 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00002978 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01002979
Mark Brown87092e32012-02-06 18:50:39 +00002980 if (control->type != WM8994) {
2981 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00002982 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00002983 }
Mark Brown3a423152010-11-26 15:21:06 +00002984
Mark Brown88766982010-03-29 20:57:12 +01002985 switch (micbias) {
2986 case 1:
2987 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00002988 if (jack)
2989 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
2990 "MICBIAS1");
2991 else
2992 ret = snd_soc_dapm_disable_pin(&codec->dapm,
2993 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01002994 break;
2995 case 2:
2996 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00002997 if (jack)
2998 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
2999 "MICBIAS1");
3000 else
3001 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3002 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003003 break;
3004 default:
Mark Brown87092e32012-02-06 18:50:39 +00003005 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003006 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003007 }
Mark Brown88766982010-03-29 20:57:12 +01003008
Mark Brown87092e32012-02-06 18:50:39 +00003009 if (ret != 0)
3010 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3011 micbias, ret);
3012
3013 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3014 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003015
3016 /* Store the configuration */
3017 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003018 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003019
3020 /* If either of the jacks is set up then enable detection */
3021 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3022 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003023 else
Mark Brown88766982010-03-29 20:57:12 +01003024 reg = 0;
3025
3026 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3027
Mark Brown87092e32012-02-06 18:50:39 +00003028 snd_soc_dapm_sync(&codec->dapm);
3029
Mark Brown88766982010-03-29 20:57:12 +01003030 return 0;
3031}
3032EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3033
3034static irqreturn_t wm8994_mic_irq(int irq, void *data)
3035{
3036 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003037 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003038 int reg;
3039 int report;
3040
Mark Brown7116f452010-12-29 13:05:21 +00003041#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003042 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003043#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003044
Mark Brown88766982010-03-29 20:57:12 +01003045 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3046 if (reg < 0) {
3047 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3048 reg);
3049 return IRQ_HANDLED;
3050 }
3051
3052 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3053
3054 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003055 if (reg & WM8994_MIC1_DET_STS) {
3056 if (priv->micdet[0].detecting)
3057 report = SND_JACK_HEADSET;
3058 }
3059 if (reg & WM8994_MIC1_SHRT_STS) {
3060 if (priv->micdet[0].detecting)
3061 report = SND_JACK_HEADPHONE;
3062 else
3063 report |= SND_JACK_BTN_0;
3064 }
3065 if (report)
3066 priv->micdet[0].detecting = false;
3067 else
3068 priv->micdet[0].detecting = true;
3069
Mark Brown88766982010-03-29 20:57:12 +01003070 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003071 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003072
3073 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003074 if (reg & WM8994_MIC2_DET_STS) {
3075 if (priv->micdet[1].detecting)
3076 report = SND_JACK_HEADSET;
3077 }
3078 if (reg & WM8994_MIC2_SHRT_STS) {
3079 if (priv->micdet[1].detecting)
3080 report = SND_JACK_HEADPHONE;
3081 else
3082 report |= SND_JACK_BTN_0;
3083 }
3084 if (report)
3085 priv->micdet[1].detecting = false;
3086 else
3087 priv->micdet[1].detecting = true;
3088
Mark Brown88766982010-03-29 20:57:12 +01003089 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003090 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003091
3092 return IRQ_HANDLED;
3093}
3094
Mark Brown821edd22010-11-26 15:21:09 +00003095/* Default microphone detection handler for WM8958 - the user can
3096 * override this if they wish.
3097 */
3098static void wm8958_default_micdet(u16 status, void *data)
3099{
3100 struct snd_soc_codec *codec = data;
3101 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003102 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003103
Mark Browna1691342011-11-30 14:56:40 +00003104 dev_dbg(codec->dev, "MICDET %x\n", status);
3105
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003106 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003107 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003108 if (!wm8994->jackdet) {
3109 /* If nothing present then clear our statuses */
3110 dev_dbg(codec->dev, "Detected open circuit\n");
3111 wm8994->jack_mic = false;
3112 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003113
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003114 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003115
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003116 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3117 wm8994->btn_mask |
3118 SND_JACK_HEADSET);
3119 }
Mark Brownb00adf72011-08-13 11:57:18 +09003120 return;
3121 }
3122
3123 /* If the measurement is showing a high impedence we've got a
3124 * microphone.
3125 */
Mark Brown157a75e2011-11-30 13:43:51 +00003126 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003127 dev_dbg(codec->dev, "Detected microphone\n");
3128
Mark Brown157a75e2011-11-30 13:43:51 +00003129 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003130 wm8994->jack_mic = true;
3131
3132 wm8958_micd_set_rate(codec);
3133
3134 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3135 SND_JACK_HEADSET);
3136 }
3137
3138
Mark Brown7c08b512012-01-26 18:33:24 +00003139 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003140 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003141 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003142
3143 wm8958_micd_set_rate(codec);
3144
3145 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3146 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003147
3148 /* If we have jackdet that will detect removal */
3149 if (wm8994->jackdet) {
3150 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3151 WM8958_MICD_ENA, 0);
3152
3153 wm1811_jackdet_set_mode(codec,
3154 WM1811_JACKDET_MODE_JACK);
3155 }
Mark Brownb00adf72011-08-13 11:57:18 +09003156 }
3157
3158 /* Report short circuit as a button */
3159 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003160 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003161 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003162 report |= SND_JACK_BTN_0;
3163
3164 if (status & 0x8)
3165 report |= SND_JACK_BTN_1;
3166
3167 if (status & 0x10)
3168 report |= SND_JACK_BTN_2;
3169
3170 if (status & 0x20)
3171 report |= SND_JACK_BTN_3;
3172
3173 if (status & 0x40)
3174 report |= SND_JACK_BTN_4;
3175
3176 if (status & 0x80)
3177 report |= SND_JACK_BTN_5;
3178
3179 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3180 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003181 }
Mark Brown821edd22010-11-26 15:21:09 +00003182}
3183
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003184static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3185{
3186 struct wm8994_priv *wm8994 = data;
3187 struct snd_soc_codec *codec = wm8994->codec;
3188 int reg;
3189
3190 mutex_lock(&wm8994->accdet_lock);
3191
3192 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3193 if (reg < 0) {
3194 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3195 mutex_unlock(&wm8994->accdet_lock);
3196 return IRQ_NONE;
3197 }
3198
3199 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3200
3201 if (reg & WM1811_JACKDET_LVL) {
3202 dev_dbg(codec->dev, "Jack detected\n");
3203
3204 snd_soc_jack_report(wm8994->micdet[0].jack,
3205 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3206
3207 /*
3208 * Start off measument of microphone impedence to find
3209 * out what's actually there.
3210 */
3211 wm8994->mic_detecting = true;
3212 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3213 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3214 WM8958_MICD_ENA, WM8958_MICD_ENA);
3215 } else {
3216 dev_dbg(codec->dev, "Jack not detected\n");
3217
3218 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3219 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3220 wm8994->btn_mask);
3221
3222 wm8994->mic_detecting = false;
3223 wm8994->jack_mic = false;
3224 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3225 WM8958_MICD_ENA, 0);
3226 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3227 }
3228
3229 mutex_unlock(&wm8994->accdet_lock);
3230
3231 return IRQ_HANDLED;
3232}
3233
Mark Brown821edd22010-11-26 15:21:09 +00003234/**
3235 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3236 *
3237 * @codec: WM8958 codec
3238 * @jack: jack to report detection events on
3239 *
3240 * Enable microphone detection functionality for the WM8958. By
3241 * default simple detection which supports the detection of up to 6
3242 * buttons plus video and microphone functionality is supported.
3243 *
3244 * The WM8958 has an advanced jack detection facility which is able to
3245 * support complex accessory detection, especially when used in
3246 * conjunction with external circuitry. In order to provide maximum
3247 * flexiblity a callback is provided which allows a completely custom
3248 * detection algorithm.
3249 */
3250int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3251 wm8958_micdet_cb cb, void *cb_data)
3252{
3253 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003254 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003255 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003256
Mark Brown81204c82011-05-24 17:35:53 +08003257 switch (control->type) {
3258 case WM1811:
3259 case WM8958:
3260 break;
3261 default:
Mark Brown821edd22010-11-26 15:21:09 +00003262 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003263 }
Mark Brown821edd22010-11-26 15:21:09 +00003264
3265 if (jack) {
3266 if (!cb) {
3267 dev_dbg(codec->dev, "Using default micdet callback\n");
3268 cb = wm8958_default_micdet;
3269 cb_data = codec;
3270 }
3271
Mark Brown4cdf5e42011-11-29 14:36:17 +00003272 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
3273
Mark Brown821edd22010-11-26 15:21:09 +00003274 wm8994->micdet[0].jack = jack;
3275 wm8994->jack_cb = cb;
3276 wm8994->jack_cb_data = cb_data;
3277
Mark Brown157a75e2011-11-30 13:43:51 +00003278 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003279 wm8994->jack_mic = false;
3280
3281 wm8958_micd_set_rate(codec);
3282
Mark Brown4585790d2011-11-30 10:55:14 +00003283 /* Detect microphones and short circuits by default */
3284 if (wm8994->pdata->micd_lvl_sel)
3285 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3286 else
3287 micd_lvl_sel = 0x41;
3288
3289 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3290 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3291 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3292
Mark Brownb00adf72011-08-13 11:57:18 +09003293 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003294 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003295
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003296 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3297
3298 /*
3299 * If we can use jack detection start off with that,
3300 * otherwise jump straight to microphone detection.
3301 */
3302 if (wm8994->jackdet) {
3303 snd_soc_update_bits(codec, WM8994_LDO_1,
3304 WM8994_LDO1_DISCH, 0);
3305 wm1811_jackdet_set_mode(codec,
3306 WM1811_JACKDET_MODE_JACK);
3307 } else {
3308 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3309 WM8958_MICD_ENA, WM8958_MICD_ENA);
3310 }
3311
Mark Brown821edd22010-11-26 15:21:09 +00003312 } else {
3313 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3314 WM8958_MICD_ENA, 0);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003315 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown821edd22010-11-26 15:21:09 +00003316 }
3317
3318 return 0;
3319}
3320EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3321
3322static irqreturn_t wm8958_mic_irq(int irq, void *data)
3323{
3324 struct wm8994_priv *wm8994 = data;
3325 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003326 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003327
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003328 mutex_lock(&wm8994->accdet_lock);
3329
3330 /*
3331 * Jack detection may have detected a removal simulataneously
3332 * with an update of the MICDET status; if so it will have
3333 * stopped detection and we can ignore this interrupt.
3334 */
3335 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
3336 mutex_unlock(&wm8994->accdet_lock);
3337 return IRQ_HANDLED;
3338 }
3339
Mark Brown19940b32011-08-19 18:05:05 +09003340 /* We may occasionally read a detection without an impedence
3341 * range being provided - if that happens loop again.
3342 */
3343 count = 10;
3344 do {
3345 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3346 if (reg < 0) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003347 mutex_unlock(&wm8994->accdet_lock);
Mark Brown19940b32011-08-19 18:05:05 +09003348 dev_err(codec->dev,
3349 "Failed to read mic detect status: %d\n",
3350 reg);
3351 return IRQ_NONE;
3352 }
Mark Brown821edd22010-11-26 15:21:09 +00003353
Mark Brown19940b32011-08-19 18:05:05 +09003354 if (!(reg & WM8958_MICD_VALID)) {
3355 dev_dbg(codec->dev, "Mic detect data not valid\n");
3356 goto out;
3357 }
3358
3359 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3360 break;
3361
3362 msleep(1);
3363 } while (count--);
3364
3365 if (count == 0)
3366 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003367
Mark Brown7116f452010-12-29 13:05:21 +00003368#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003369 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003370#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003371
Mark Brown821edd22010-11-26 15:21:09 +00003372 if (wm8994->jack_cb)
3373 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3374 else
3375 dev_warn(codec->dev, "Accessory detection with no callback\n");
3376
3377out:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003378 mutex_unlock(&wm8994->accdet_lock);
3379
Mark Brown821edd22010-11-26 15:21:09 +00003380 return IRQ_HANDLED;
3381}
3382
Mark Brown3b1af3f2011-07-14 12:38:18 +09003383static irqreturn_t wm8994_fifo_error(int irq, void *data)
3384{
3385 struct snd_soc_codec *codec = data;
3386
3387 dev_err(codec->dev, "FIFO error\n");
3388
3389 return IRQ_HANDLED;
3390}
3391
Mark Brownf0b182b2011-08-16 12:01:27 +09003392static irqreturn_t wm8994_temp_warn(int irq, void *data)
3393{
3394 struct snd_soc_codec *codec = data;
3395
3396 dev_err(codec->dev, "Thermal warning\n");
3397
3398 return IRQ_HANDLED;
3399}
3400
3401static irqreturn_t wm8994_temp_shut(int irq, void *data)
3402{
3403 struct snd_soc_codec *codec = data;
3404
3405 dev_crit(codec->dev, "Thermal shutdown\n");
3406
3407 return IRQ_HANDLED;
3408}
3409
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003410static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003411{
Mark Brownd9a76662011-07-24 12:49:52 +01003412 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003413 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003414 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003415 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003416 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003417
Mark Brownd9a76662011-07-24 12:49:52 +01003418 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003419
Mark Brown7270ceb2011-12-01 14:00:19 +00003420 wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
3421 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003422 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003423 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003424 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003425
Mark Brownd9a76662011-07-24 12:49:52 +01003426 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003427
3428 wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003429 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3430 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003431
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003432 mutex_init(&wm8994->accdet_lock);
3433
Mark Brownc7ebf932011-07-12 19:47:59 +09003434 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3435 init_completion(&wm8994->fll_locked[i]);
3436
Mark Brown9b7c5252011-02-17 20:05:44 -08003437 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3438 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3439 else if (wm8994->pdata && wm8994->pdata->irq_base)
3440 wm8994->micdet_irq = wm8994->pdata->irq_base +
3441 WM8994_IRQ_MIC1_DET;
3442
Mark Brown39fb51a2010-11-26 17:23:43 +00003443 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003444 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003445
Mark Brownf959dee2012-01-31 16:16:47 +00003446 /* By default use idle_bias_off, will override for WM8994 */
3447 codec->dapm.idle_bias_off = 1;
3448
Mark Brown9e6e96a2010-01-29 17:47:12 +00003449 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003450 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003451 switch (control->type) {
3452 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003453 /* Single ended line outputs should have VMID on. */
3454 if (!wm8994->pdata->lineout1_diff ||
3455 !wm8994->pdata->lineout2_diff)
3456 codec->dapm.idle_bias_off = 0;
3457
Mark Brown3a423152010-11-26 15:21:06 +00003458 switch (wm8994->revision) {
3459 case 2:
3460 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003461 wm8994->hubs.dcs_codes_l = -5;
3462 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003463 wm8994->hubs.hp_startup_mode = 1;
3464 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003465 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003466 break;
3467 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003468 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003469 break;
3470 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003471 break;
Mark Brown3a423152010-11-26 15:21:06 +00003472
3473 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003474 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003475 break;
Mark Brown3a423152010-11-26 15:21:06 +00003476
Mark Brown81204c82011-05-24 17:35:53 +08003477 case WM1811:
3478 wm8994->hubs.dcs_readback_mode = 2;
3479 wm8994->hubs.no_series_update = 1;
3480
3481 switch (wm8994->revision) {
3482 case 0:
3483 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003484 case 2:
3485 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003486 wm8994->hubs.dcs_codes_l = -9;
3487 wm8994->hubs.dcs_codes_r = -5;
Mark Brown81204c82011-05-24 17:35:53 +08003488 break;
3489 default:
3490 break;
3491 }
3492
3493 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3494 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3495 break;
3496
Mark Brown9e6e96a2010-01-29 17:47:12 +00003497 default:
3498 break;
3499 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003500
Mark Brown2a8a8562011-07-24 12:20:41 +01003501 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003502 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003503 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003504 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003505 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003506 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003507
Mark Brown2a8a8562011-07-24 12:20:41 +01003508 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003509 wm_hubs_dcs_done, "DC servo done",
3510 &wm8994->hubs);
3511 if (ret == 0)
3512 wm8994->hubs.dcs_done_irq = true;
3513
Mark Brown3a423152010-11-26 15:21:06 +00003514 switch (control->type) {
3515 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003516 if (wm8994->micdet_irq) {
3517 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3518 wm8994_mic_irq,
3519 IRQF_TRIGGER_RISING,
3520 "Mic1 detect",
3521 wm8994);
3522 if (ret != 0)
3523 dev_warn(codec->dev,
3524 "Failed to request Mic1 detect IRQ: %d\n",
3525 ret);
3526 }
Mark Brown88766982010-03-29 20:57:12 +01003527
Mark Brown2a8a8562011-07-24 12:20:41 +01003528 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003529 WM8994_IRQ_MIC1_SHRT,
3530 wm8994_mic_irq, "Mic 1 short",
3531 wm8994);
3532 if (ret != 0)
3533 dev_warn(codec->dev,
3534 "Failed to request Mic1 short IRQ: %d\n",
3535 ret);
Mark Brown88766982010-03-29 20:57:12 +01003536
Mark Brown2a8a8562011-07-24 12:20:41 +01003537 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003538 WM8994_IRQ_MIC2_DET,
3539 wm8994_mic_irq, "Mic 2 detect",
3540 wm8994);
3541 if (ret != 0)
3542 dev_warn(codec->dev,
3543 "Failed to request Mic2 detect IRQ: %d\n",
3544 ret);
Mark Brown88766982010-03-29 20:57:12 +01003545
Mark Brown2a8a8562011-07-24 12:20:41 +01003546 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003547 WM8994_IRQ_MIC2_SHRT,
3548 wm8994_mic_irq, "Mic 2 short",
3549 wm8994);
3550 if (ret != 0)
3551 dev_warn(codec->dev,
3552 "Failed to request Mic2 short IRQ: %d\n",
3553 ret);
3554 break;
Mark Brown821edd22010-11-26 15:21:09 +00003555
3556 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003557 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003558 if (wm8994->micdet_irq) {
3559 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3560 wm8958_mic_irq,
3561 IRQF_TRIGGER_RISING,
3562 "Mic detect",
3563 wm8994);
3564 if (ret != 0)
3565 dev_warn(codec->dev,
3566 "Failed to request Mic detect IRQ: %d\n",
3567 ret);
3568 }
Mark Brown3a423152010-11-26 15:21:06 +00003569 }
Mark Brown88766982010-03-29 20:57:12 +01003570
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003571 switch (control->type) {
3572 case WM1811:
3573 if (wm8994->revision > 1) {
3574 ret = wm8994_request_irq(wm8994->wm8994,
3575 WM8994_IRQ_GPIO(6),
3576 wm1811_jackdet_irq, "JACKDET",
3577 wm8994);
3578 if (ret == 0)
3579 wm8994->jackdet = true;
3580 }
3581 break;
3582 default:
3583 break;
3584 }
3585
Mark Brownc7ebf932011-07-12 19:47:59 +09003586 wm8994->fll_locked_irq = true;
3587 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003588 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003589 WM8994_IRQ_FLL1_LOCK + i,
3590 wm8994_fll_locked_irq, "FLL lock",
3591 &wm8994->fll_locked[i]);
3592 if (ret != 0)
3593 wm8994->fll_locked_irq = false;
3594 }
3595
Mark Brown27060b3c2012-02-06 18:42:14 +00003596 /* Make sure we can read from the GPIOs if they're inputs */
3597 pm_runtime_get_sync(codec->dev);
3598
Mark Brown9e6e96a2010-01-29 17:47:12 +00003599 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3600 * configured on init - if a system wants to do this dynamically
3601 * at runtime we can deal with that then.
3602 */
Mark Brownd9a76662011-07-24 12:49:52 +01003603 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003604 if (ret < 0) {
3605 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003606 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003607 }
Mark Brownd9a76662011-07-24 12:49:52 +01003608 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003609 wm8994->lrclk_shared[0] = 1;
3610 wm8994_dai[0].symmetric_rates = 1;
3611 } else {
3612 wm8994->lrclk_shared[0] = 0;
3613 }
3614
Mark Brownd9a76662011-07-24 12:49:52 +01003615 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003616 if (ret < 0) {
3617 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003618 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003619 }
Mark Brownd9a76662011-07-24 12:49:52 +01003620 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003621 wm8994->lrclk_shared[1] = 1;
3622 wm8994_dai[1].symmetric_rates = 1;
3623 } else {
3624 wm8994->lrclk_shared[1] = 0;
3625 }
3626
Mark Brown27060b3c2012-02-06 18:42:14 +00003627 pm_runtime_put(codec->dev);
3628
Mark Brown9e6e96a2010-01-29 17:47:12 +00003629 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003630 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3631 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003632 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3633 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003634 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3635 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003636 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3637 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003638 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3639 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003640 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3641 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003642 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3643 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003644 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3645 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003646 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3647 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003648 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3649 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003650 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3651 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003652 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3653 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003654 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3655 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003656 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3657 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003658 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3659 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003660 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3661 WM8994_DAC2_VU, WM8994_DAC2_VU);
3662
3663 /* Set the low bit of the 3D stereo depth so TLV matches */
3664 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3665 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3666 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3667 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3668 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3669 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3670 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3671 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3672 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3673
Mark Brown5b739672011-07-06 00:08:43 -07003674 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3675 * use this; it only affects behaviour on idle TDM clock
3676 * cycles. */
3677 switch (control->type) {
3678 case WM8994:
3679 case WM8958:
3680 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3681 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3682 break;
3683 default:
3684 break;
3685 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003686
Mark Brown500fa302011-11-29 19:58:19 +00003687 /* Put MICBIAS into bypass mode by default on newer devices */
3688 switch (control->type) {
3689 case WM8958:
3690 case WM1811:
3691 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3692 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3693 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3694 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3695 break;
3696 default:
3697 break;
3698 }
3699
Mark Brown9e6e96a2010-01-29 17:47:12 +00003700 wm8994_update_class_w(codec);
3701
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003702 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003703
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003704 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00003705 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003706 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003707 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003708 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003709
3710 switch (control->type) {
3711 case WM8994:
3712 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3713 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003714 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003715 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3716 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003717 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3718 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003719 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3720 ARRAY_SIZE(wm8994_dac_revd_widgets));
3721 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003722 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3723 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003724 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3725 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003726 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3727 ARRAY_SIZE(wm8994_dac_widgets));
3728 }
Mark Brownc4431df2010-11-26 15:21:07 +00003729 break;
3730 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00003731 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00003732 ARRAY_SIZE(wm8958_snd_controls));
3733 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3734 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003735 if (wm8994->revision < 1) {
3736 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3737 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3738 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3739 ARRAY_SIZE(wm8994_adc_revd_widgets));
3740 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3741 ARRAY_SIZE(wm8994_dac_revd_widgets));
3742 } else {
3743 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3744 ARRAY_SIZE(wm8994_lateclk_widgets));
3745 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3746 ARRAY_SIZE(wm8994_adc_widgets));
3747 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3748 ARRAY_SIZE(wm8994_dac_widgets));
3749 }
Mark Brownc4431df2010-11-26 15:21:07 +00003750 break;
Mark Brown81204c82011-05-24 17:35:53 +08003751
3752 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00003753 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08003754 ARRAY_SIZE(wm8958_snd_controls));
3755 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3756 ARRAY_SIZE(wm8958_dapm_widgets));
3757 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3758 ARRAY_SIZE(wm8994_lateclk_widgets));
3759 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3760 ARRAY_SIZE(wm8994_adc_widgets));
3761 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3762 ARRAY_SIZE(wm8994_dac_widgets));
3763 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003764 }
3765
3766
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003767 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003768 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003769
Mark Brownc4431df2010-11-26 15:21:07 +00003770 switch (control->type) {
3771 case WM8994:
3772 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3773 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003774
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003775 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003776 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3777 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003778 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3779 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3780 } else {
3781 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3782 ARRAY_SIZE(wm8994_lateclk_intercon));
3783 }
Mark Brownc4431df2010-11-26 15:21:07 +00003784 break;
3785 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003786 if (wm8994->revision < 1) {
3787 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3788 ARRAY_SIZE(wm8994_revd_intercon));
3789 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3790 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3791 } else {
3792 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3793 ARRAY_SIZE(wm8994_lateclk_intercon));
3794 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3795 ARRAY_SIZE(wm8958_intercon));
3796 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003797
3798 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003799 break;
Mark Brown81204c82011-05-24 17:35:53 +08003800 case WM1811:
3801 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3802 ARRAY_SIZE(wm8994_lateclk_intercon));
3803 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3804 ARRAY_SIZE(wm8958_intercon));
3805 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003806 }
3807
Mark Brown9e6e96a2010-01-29 17:47:12 +00003808 return 0;
3809
Mark Brown88766982010-03-29 20:57:12 +01003810err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003811 if (wm8994->jackdet)
3812 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003813 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3814 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3815 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003816 if (wm8994->micdet_irq)
3817 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003818 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003819 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003820 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003821 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003822 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003823 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3824 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3825 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003826
Mark Brown9e6e96a2010-01-29 17:47:12 +00003827 return ret;
3828}
3829
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003830static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003831{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003832 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003833 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003834 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003835
3836 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003837
Mark Brown39fb51a2010-11-26 17:23:43 +00003838 pm_runtime_disable(codec->dev);
3839
Mark Brownc7ebf932011-07-12 19:47:59 +09003840 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003841 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003842 &wm8994->fll_locked[i]);
3843
Mark Brown2a8a8562011-07-24 12:20:41 +01003844 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003845 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003846 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3847 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3848 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003849
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003850 if (wm8994->jackdet)
3851 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3852
Mark Brown3a423152010-11-26 15:21:06 +00003853 switch (control->type) {
3854 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003855 if (wm8994->micdet_irq)
3856 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003857 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003858 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003859 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003860 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003861 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003862 wm8994);
3863 break;
Mark Brown821edd22010-11-26 15:21:09 +00003864
Mark Brown81204c82011-05-24 17:35:53 +08003865 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003866 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003867 if (wm8994->micdet_irq)
3868 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003869 break;
Mark Brown3a423152010-11-26 15:21:06 +00003870 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003871 if (wm8994->mbc)
3872 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003873 if (wm8994->mbc_vss)
3874 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003875 if (wm8994->enh_eq)
3876 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003877 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003878
3879 return 0;
3880}
3881
Mark Brown1b39bf32011-12-29 12:18:53 +00003882static int wm8994_soc_volatile(struct snd_soc_codec *codec,
3883 unsigned int reg)
3884{
3885 return true;
3886}
3887
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003888static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3889 .probe = wm8994_codec_probe,
3890 .remove = wm8994_codec_remove,
3891 .suspend = wm8994_suspend,
3892 .resume = wm8994_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003893 .set_bias_level = wm8994_set_bias_level,
Mark Brown1b39bf32011-12-29 12:18:53 +00003894 .reg_cache_size = WM8994_MAX_REGISTER,
3895 .volatile_register = wm8994_soc_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003896};
3897
3898static int __devinit wm8994_probe(struct platform_device *pdev)
3899{
3900 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3901 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3902}
3903
3904static int __devexit wm8994_remove(struct platform_device *pdev)
3905{
3906 snd_soc_unregister_codec(&pdev->dev);
3907 return 0;
3908}
3909
Mark Brown9e6e96a2010-01-29 17:47:12 +00003910static struct platform_driver wm8994_codec_driver = {
3911 .driver = {
3912 .name = "wm8994-codec",
3913 .owner = THIS_MODULE,
3914 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003915 .probe = wm8994_probe,
3916 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003917};
3918
Mark Brown5bbcc3c2011-11-23 22:52:08 +00003919module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003920
3921MODULE_DESCRIPTION("ASoC WM8994 driver");
3922MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3923MODULE_LICENSE("GPL");
3924MODULE_ALIAS("platform:wm8994-codec");