Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 1 | config ARM64 |
| 2 | def_bool y |
Suthikulpanit, Suravee | b6197b9 | 2015-06-10 11:08:53 -0500 | [diff] [blame] | 3 | select ACPI_CCA_REQUIRED if ACPI |
Lorenzo Pieralisi | d8f4f16 | 2015-03-24 17:58:51 +0000 | [diff] [blame] | 4 | select ACPI_GENERIC_GSI if ACPI |
Al Stone | 6933de0 | 2015-03-24 14:02:51 +0000 | [diff] [blame] | 5 | select ACPI_REDUCED_HARDWARE_ONLY if ACPI |
Dan Williams | 21266be | 2015-11-19 18:19:29 -0800 | [diff] [blame] | 6 | select ARCH_HAS_DEVMEM_IS_ALLOWED |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 7 | select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE |
Kees Cook | 2b68f6c | 2015-04-14 15:48:00 -0700 | [diff] [blame] | 8 | select ARCH_HAS_ELF_RANDOMIZE |
Riku Voipio | 957e3fa | 2014-12-12 16:57:44 -0800 | [diff] [blame] | 9 | select ARCH_HAS_GCOV_PROFILE_ALL |
Laura Abbott | 308c09f | 2014-08-08 14:23:25 -0700 | [diff] [blame] | 10 | select ARCH_HAS_SG_CHAIN |
Lorenzo Pieralisi | 1f85008 | 2013-09-04 10:55:17 +0100 | [diff] [blame] | 11 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
Sudeep Holla | c63c870 | 2014-05-09 10:33:01 +0100 | [diff] [blame] | 12 | select ARCH_USE_CMPXCHG_LOCKREF |
Peter Zijlstra | 4badad3 | 2014-06-06 19:53:16 +0200 | [diff] [blame] | 13 | select ARCH_SUPPORTS_ATOMIC_RMW |
Arnd Bergmann | 9170100 | 2013-02-21 11:42:57 +0100 | [diff] [blame] | 14 | select ARCH_WANT_OPTIONAL_GPIOLIB |
Will Deacon | 6212a51 | 2012-11-07 14:16:28 +0000 | [diff] [blame] | 15 | select ARCH_WANT_COMPAT_IPC_PARSE_VERSION |
Catalin Marinas | b6f3598 | 2013-01-29 18:25:41 +0000 | [diff] [blame] | 16 | select ARCH_WANT_FRAME_POINTERS |
Yang Shi | f0b7f8a | 2016-02-05 15:50:18 -0800 | [diff] [blame] | 17 | select ARCH_HAS_UBSAN_SANITIZE_ALL |
Catalin Marinas | 25c92a3 | 2012-12-18 15:26:13 +0000 | [diff] [blame] | 18 | select ARM_AMBA |
Mark Rutland | 1aee5d7 | 2012-11-20 10:06:00 +0000 | [diff] [blame] | 19 | select ARM_ARCH_TIMER |
Catalin Marinas | c4188ed | 2013-01-14 12:39:31 +0000 | [diff] [blame] | 20 | select ARM_GIC |
AKASHI Takahiro | 875cbf3 | 2014-07-04 08:28:30 +0100 | [diff] [blame] | 21 | select AUDIT_ARCH_COMPAT_GENERIC |
Suravee Suthikulpanit | 853a33c | 2014-11-25 18:47:22 +0000 | [diff] [blame] | 22 | select ARM_GIC_V2M if PCI_MSI |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 23 | select ARM_GIC_V3 |
Marc Zyngier | 1981272 | 2014-11-24 14:35:19 +0000 | [diff] [blame] | 24 | select ARM_GIC_V3_ITS if PCI_MSI |
Mark Rutland | bff6079 | 2015-07-31 15:46:16 +0100 | [diff] [blame] | 25 | select ARM_PSCI_FW |
Will Deacon | adace89 | 2013-05-08 17:29:24 +0100 | [diff] [blame] | 26 | select BUILDTIME_EXTABLE_SORT |
Catalin Marinas | db2789b | 2012-12-18 15:27:25 +0000 | [diff] [blame] | 27 | select CLONE_BACKWARDS |
Deepak Saxena | 7ca2ef3 | 2012-09-22 10:33:36 -0700 | [diff] [blame] | 28 | select COMMON_CLK |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 29 | select CPU_PM if (SUSPEND || CPU_IDLE) |
Will Deacon | 7bc13fd | 2013-11-06 19:32:13 +0000 | [diff] [blame] | 30 | select DCACHE_WORD_ACCESS |
Catalin Marinas | ef37566 | 2015-07-07 17:15:39 +0100 | [diff] [blame] | 31 | select EDAC_SUPPORT |
Yang Shi | 2f34f17 | 2015-11-09 10:09:55 -0800 | [diff] [blame] | 32 | select FRAME_POINTER |
Laura Abbott | d4932f9 | 2014-10-09 15:26:44 -0700 | [diff] [blame] | 33 | select GENERIC_ALLOCATOR |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 34 | select GENERIC_CLOCKEVENTS |
Will Deacon | 4b3dc96 | 2015-05-29 18:28:44 +0100 | [diff] [blame] | 35 | select GENERIC_CLOCKEVENTS_BROADCAST |
Ard Biesheuvel | 3be1a5c | 2014-03-04 01:10:04 +0000 | [diff] [blame] | 36 | select GENERIC_CPU_AUTOPROBE |
Mark Salter | bf4b558 | 2014-04-07 15:39:52 -0700 | [diff] [blame] | 37 | select GENERIC_EARLY_IOREMAP |
Leo Yan | 2314ee4 | 2015-08-21 04:40:22 +0100 | [diff] [blame] | 38 | select GENERIC_IDLE_POLL_SETUP |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 39 | select GENERIC_IRQ_PROBE |
| 40 | select GENERIC_IRQ_SHOW |
Sudeep Holla | 6544e67 | 2015-04-22 18:16:33 +0100 | [diff] [blame] | 41 | select GENERIC_IRQ_SHOW_LEVEL |
Arnd Bergmann | cb61f67 | 2014-11-19 14:09:07 +0100 | [diff] [blame] | 42 | select GENERIC_PCI_IOMAP |
Stephen Boyd | 65cd4f6 | 2013-07-18 16:21:18 -0700 | [diff] [blame] | 43 | select GENERIC_SCHED_CLOCK |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 44 | select GENERIC_SMP_IDLE_THREAD |
Will Deacon | 12a0ef7 | 2013-11-06 17:20:22 +0000 | [diff] [blame] | 45 | select GENERIC_STRNCPY_FROM_USER |
| 46 | select GENERIC_STRNLEN_USER |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 47 | select GENERIC_TIME_VSYSCALL |
Marc Zyngier | a1ddc74 | 2014-08-26 11:03:17 +0100 | [diff] [blame] | 48 | select HANDLE_DOMAIN_IRQ |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 49 | select HARDIRQS_SW_RESEND |
Steve Capper | 5284e1b | 2014-10-24 13:22:20 +0100 | [diff] [blame] | 50 | select HAVE_ALIGNED_STRUCT_PAGE if SLUB |
AKASHI Takahiro | 875cbf3 | 2014-07-04 08:28:30 +0100 | [diff] [blame] | 51 | select HAVE_ARCH_AUDITSYSCALL |
Yalin Wang | 8e7a4ce | 2014-11-03 03:02:23 +0100 | [diff] [blame] | 52 | select HAVE_ARCH_BITREVERSE |
Ard Biesheuvel | 324420b | 2016-02-16 13:52:35 +0100 | [diff] [blame] | 53 | select HAVE_ARCH_HUGE_VMAP |
Jiang Liu | 9732caf | 2014-01-07 22:17:13 +0800 | [diff] [blame] | 54 | select HAVE_ARCH_JUMP_LABEL |
Andrey Ryabinin | f1b9032 | 2015-11-17 18:47:08 +0300 | [diff] [blame] | 55 | select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48) |
Vijaya Kumar K | 9529247 | 2014-01-28 11:20:22 +0000 | [diff] [blame] | 56 | select HAVE_ARCH_KGDB |
Daniel Cashman | 8f0d3aa | 2016-01-14 15:20:01 -0800 | [diff] [blame] | 57 | select HAVE_ARCH_MMAP_RND_BITS |
| 58 | select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT |
AKASHI Takahiro | a1ae65b | 2014-11-28 05:26:39 +0000 | [diff] [blame] | 59 | select HAVE_ARCH_SECCOMP_FILTER |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 60 | select HAVE_ARCH_TRACEHOOK |
Daniel Borkmann | 6077776 | 2016-05-13 19:08:28 +0200 | [diff] [blame^] | 61 | select HAVE_EBPF_JIT |
AKASHI Takahiro | af64d2a | 2014-04-30 10:54:32 +0100 | [diff] [blame] | 62 | select HAVE_C_RECORDMCOUNT |
Laura Abbott | c0c264a | 2014-06-25 23:55:03 +0100 | [diff] [blame] | 63 | select HAVE_CC_STACKPROTECTOR |
Steve Capper | 5284e1b | 2014-10-24 13:22:20 +0100 | [diff] [blame] | 64 | select HAVE_CMPXCHG_DOUBLE |
Will Deacon | 95eff6b | 2015-05-29 14:57:47 +0100 | [diff] [blame] | 65 | select HAVE_CMPXCHG_LOCAL |
Catalin Marinas | 9b2a60c | 2012-10-08 16:28:13 -0700 | [diff] [blame] | 66 | select HAVE_DEBUG_BUGVERBOSE |
Catalin Marinas | b69ec42 | 2012-10-08 16:28:11 -0700 | [diff] [blame] | 67 | select HAVE_DEBUG_KMEMLEAK |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 68 | select HAVE_DMA_API_DEBUG |
Laura Abbott | 6ac2104 | 2013-12-12 19:28:33 +0000 | [diff] [blame] | 69 | select HAVE_DMA_CONTIGUOUS |
AKASHI Takahiro | bd7d38d | 2014-04-30 10:54:34 +0100 | [diff] [blame] | 70 | select HAVE_DYNAMIC_FTRACE |
Will Deacon | 50afc33 | 2013-12-16 17:50:08 +0000 | [diff] [blame] | 71 | select HAVE_EFFICIENT_UNALIGNED_ACCESS |
AKASHI Takahiro | af64d2a | 2014-04-30 10:54:32 +0100 | [diff] [blame] | 72 | select HAVE_FTRACE_MCOUNT_RECORD |
AKASHI Takahiro | 819e50e | 2014-04-30 18:54:33 +0900 | [diff] [blame] | 73 | select HAVE_FUNCTION_TRACER |
| 74 | select HAVE_FUNCTION_GRAPH_TRACER |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 75 | select HAVE_GENERIC_DMA_COHERENT |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 76 | select HAVE_HW_BREAKPOINT if PERF_EVENTS |
Will Deacon | 24da208 | 2015-11-23 15:12:59 +0000 | [diff] [blame] | 77 | select HAVE_IRQ_TIME_ACCOUNTING |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 78 | select HAVE_MEMBLOCK |
Mark Rutland | 55834a7 | 2014-02-07 17:12:45 +0000 | [diff] [blame] | 79 | select HAVE_PATA_PLATFORM |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 80 | select HAVE_PERF_EVENTS |
Jean Pihet | 2ee0d7f | 2014-02-03 19:18:27 +0100 | [diff] [blame] | 81 | select HAVE_PERF_REGS |
| 82 | select HAVE_PERF_USER_STACK_DUMP |
Steve Capper | 5e5f6dc | 2014-10-09 15:29:23 -0700 | [diff] [blame] | 83 | select HAVE_RCU_TABLE_FREE |
AKASHI Takahiro | 055b121 | 2014-04-30 10:54:36 +0100 | [diff] [blame] | 84 | select HAVE_SYSCALL_TRACEPOINTS |
Robin Murphy | 876945d | 2015-10-01 20:14:00 +0100 | [diff] [blame] | 85 | select IOMMU_DMA if IOMMU_SUPPORT |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 86 | select IRQ_DOMAIN |
Anders Roxell | e8557d1 | 2015-04-27 22:53:09 +0200 | [diff] [blame] | 87 | select IRQ_FORCED_THREADING |
Catalin Marinas | fea2aca | 2012-10-16 11:26:57 +0100 | [diff] [blame] | 88 | select MODULES_USE_ELF_RELA |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 89 | select NO_BOOTMEM |
| 90 | select OF |
| 91 | select OF_EARLY_FLATTREE |
Marek Szyprowski | 9bf14b7 | 2014-02-28 14:42:55 +0100 | [diff] [blame] | 92 | select OF_RESERVED_MEM |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 93 | select PERF_USE_VMALLOC |
Catalin Marinas | aa1e8ec | 2013-02-28 18:14:37 +0000 | [diff] [blame] | 94 | select POWER_RESET |
| 95 | select POWER_SUPPLY |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 96 | select RTC_LIB |
| 97 | select SPARSE_IRQ |
Catalin Marinas | 7ac57a8 | 2012-10-08 16:28:16 -0700 | [diff] [blame] | 98 | select SYSCTL_EXCEPTION_TRACE |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 99 | select HAVE_CONTEXT_TRACKING |
Jens Wiklander | 1445745 | 2016-01-04 15:44:32 +0100 | [diff] [blame] | 100 | select HAVE_ARM_SMCCC |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 101 | help |
| 102 | ARM 64-bit (AArch64) Linux support. |
| 103 | |
| 104 | config 64BIT |
| 105 | def_bool y |
| 106 | |
| 107 | config ARCH_PHYS_ADDR_T_64BIT |
| 108 | def_bool y |
| 109 | |
| 110 | config MMU |
| 111 | def_bool y |
| 112 | |
Daniel Cashman | 8f0d3aa | 2016-01-14 15:20:01 -0800 | [diff] [blame] | 113 | config ARCH_MMAP_RND_BITS_MIN |
| 114 | default 14 if ARM64_64K_PAGES |
| 115 | default 16 if ARM64_16K_PAGES |
| 116 | default 18 |
| 117 | |
| 118 | # max bits determined by the following formula: |
| 119 | # VA_BITS - PAGE_SHIFT - 3 |
| 120 | config ARCH_MMAP_RND_BITS_MAX |
| 121 | default 19 if ARM64_VA_BITS=36 |
| 122 | default 24 if ARM64_VA_BITS=39 |
| 123 | default 27 if ARM64_VA_BITS=42 |
| 124 | default 30 if ARM64_VA_BITS=47 |
| 125 | default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES |
| 126 | default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES |
| 127 | default 33 if ARM64_VA_BITS=48 |
| 128 | default 14 if ARM64_64K_PAGES |
| 129 | default 16 if ARM64_16K_PAGES |
| 130 | default 18 |
| 131 | |
| 132 | config ARCH_MMAP_RND_COMPAT_BITS_MIN |
| 133 | default 7 if ARM64_64K_PAGES |
| 134 | default 9 if ARM64_16K_PAGES |
| 135 | default 11 |
| 136 | |
| 137 | config ARCH_MMAP_RND_COMPAT_BITS_MAX |
| 138 | default 16 |
| 139 | |
Uwe Kleine-König | ce816fa | 2014-04-07 15:39:19 -0700 | [diff] [blame] | 140 | config NO_IOPORT_MAP |
Liviu Dudau | d1e6dc9 | 2014-09-29 15:29:31 +0100 | [diff] [blame] | 141 | def_bool y if !PCI |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 142 | |
| 143 | config STACKTRACE_SUPPORT |
| 144 | def_bool y |
| 145 | |
Jeff Vander Stoep | bf0c4e0 | 2015-08-18 20:50:10 +0100 | [diff] [blame] | 146 | config ILLEGAL_POINTER_VALUE |
| 147 | hex |
| 148 | default 0xdead000000000000 |
| 149 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 150 | config LOCKDEP_SUPPORT |
| 151 | def_bool y |
| 152 | |
| 153 | config TRACE_IRQFLAGS_SUPPORT |
| 154 | def_bool y |
| 155 | |
Will Deacon | c209f79 | 2014-03-14 17:47:05 +0000 | [diff] [blame] | 156 | config RWSEM_XCHGADD_ALGORITHM |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 157 | def_bool y |
| 158 | |
Dave P Martin | 9fb7410 | 2015-07-24 16:37:48 +0100 | [diff] [blame] | 159 | config GENERIC_BUG |
| 160 | def_bool y |
| 161 | depends on BUG |
| 162 | |
| 163 | config GENERIC_BUG_RELATIVE_POINTERS |
| 164 | def_bool y |
| 165 | depends on GENERIC_BUG |
| 166 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 167 | config GENERIC_HWEIGHT |
| 168 | def_bool y |
| 169 | |
| 170 | config GENERIC_CSUM |
| 171 | def_bool y |
| 172 | |
| 173 | config GENERIC_CALIBRATE_DELAY |
| 174 | def_bool y |
| 175 | |
Catalin Marinas | 19e7640 | 2014-02-27 12:09:22 +0000 | [diff] [blame] | 176 | config ZONE_DMA |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 177 | def_bool y |
| 178 | |
Steve Capper | 29e5694 | 2014-10-09 15:29:25 -0700 | [diff] [blame] | 179 | config HAVE_GENERIC_RCU_GUP |
| 180 | def_bool y |
| 181 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 182 | config ARCH_DMA_ADDR_T_64BIT |
| 183 | def_bool y |
| 184 | |
| 185 | config NEED_DMA_MAP_STATE |
| 186 | def_bool y |
| 187 | |
| 188 | config NEED_SG_DMA_LENGTH |
| 189 | def_bool y |
| 190 | |
Will Deacon | 4b3dc96 | 2015-05-29 18:28:44 +0100 | [diff] [blame] | 191 | config SMP |
| 192 | def_bool y |
| 193 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 194 | config SWIOTLB |
| 195 | def_bool y |
| 196 | |
| 197 | config IOMMU_HELPER |
| 198 | def_bool SWIOTLB |
| 199 | |
Ard Biesheuvel | 4cfb361 | 2013-07-09 14:18:12 +0100 | [diff] [blame] | 200 | config KERNEL_MODE_NEON |
| 201 | def_bool y |
| 202 | |
Rob Herring | 92cc15f | 2014-04-18 17:19:59 -0500 | [diff] [blame] | 203 | config FIX_EARLYCON_MEM |
| 204 | def_bool y |
| 205 | |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 206 | config PGTABLE_LEVELS |
| 207 | int |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 208 | default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36 |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 209 | default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42 |
| 210 | default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48 |
| 211 | default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39 |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 212 | default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47 |
| 213 | default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48 |
Kirill A. Shutemov | 9f25e6a | 2015-04-14 15:45:39 -0700 | [diff] [blame] | 214 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 215 | source "init/Kconfig" |
| 216 | |
| 217 | source "kernel/Kconfig.freezer" |
| 218 | |
Olof Johansson | 6a37749 | 2015-07-20 12:09:16 -0700 | [diff] [blame] | 219 | source "arch/arm64/Kconfig.platforms" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 220 | |
| 221 | menu "Bus support" |
| 222 | |
Liviu Dudau | d1e6dc9 | 2014-09-29 15:29:31 +0100 | [diff] [blame] | 223 | config PCI |
| 224 | bool "PCI support" |
| 225 | help |
| 226 | This feature enables support for PCI bus system. If you say Y |
| 227 | here, the kernel will include drivers and infrastructure code |
| 228 | to support PCI bus devices. |
| 229 | |
| 230 | config PCI_DOMAINS |
| 231 | def_bool PCI |
| 232 | |
| 233 | config PCI_DOMAINS_GENERIC |
| 234 | def_bool PCI |
| 235 | |
| 236 | config PCI_SYSCALL |
| 237 | def_bool PCI |
| 238 | |
| 239 | source "drivers/pci/Kconfig" |
Liviu Dudau | d1e6dc9 | 2014-09-29 15:29:31 +0100 | [diff] [blame] | 240 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 241 | endmenu |
| 242 | |
| 243 | menu "Kernel Features" |
| 244 | |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 245 | menu "ARM errata workarounds via the alternatives framework" |
| 246 | |
| 247 | config ARM64_ERRATUM_826319 |
| 248 | bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted" |
| 249 | default y |
| 250 | help |
| 251 | This option adds an alternative code sequence to work around ARM |
| 252 | erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or |
| 253 | AXI master interface and an L2 cache. |
| 254 | |
| 255 | If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors |
| 256 | and is unable to accept a certain write via this interface, it will |
| 257 | not progress on read data presented on the read data channel and the |
| 258 | system can deadlock. |
| 259 | |
| 260 | The workaround promotes data cache clean instructions to |
| 261 | data cache clean-and-invalidate. |
| 262 | Please note that this does not necessarily enable the workaround, |
| 263 | as it depends on the alternative framework, which will only patch |
| 264 | the kernel if an affected CPU is detected. |
| 265 | |
| 266 | If unsure, say Y. |
| 267 | |
| 268 | config ARM64_ERRATUM_827319 |
| 269 | bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect" |
| 270 | default y |
| 271 | help |
| 272 | This option adds an alternative code sequence to work around ARM |
| 273 | erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI |
| 274 | master interface and an L2 cache. |
| 275 | |
| 276 | Under certain conditions this erratum can cause a clean line eviction |
| 277 | to occur at the same time as another transaction to the same address |
| 278 | on the AMBA 5 CHI interface, which can cause data corruption if the |
| 279 | interconnect reorders the two transactions. |
| 280 | |
| 281 | The workaround promotes data cache clean instructions to |
| 282 | data cache clean-and-invalidate. |
| 283 | Please note that this does not necessarily enable the workaround, |
| 284 | as it depends on the alternative framework, which will only patch |
| 285 | the kernel if an affected CPU is detected. |
| 286 | |
| 287 | If unsure, say Y. |
| 288 | |
| 289 | config ARM64_ERRATUM_824069 |
| 290 | bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop" |
| 291 | default y |
| 292 | help |
| 293 | This option adds an alternative code sequence to work around ARM |
| 294 | erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected |
| 295 | to a coherent interconnect. |
| 296 | |
| 297 | If a Cortex-A53 processor is executing a store or prefetch for |
| 298 | write instruction at the same time as a processor in another |
| 299 | cluster is executing a cache maintenance operation to the same |
| 300 | address, then this erratum might cause a clean cache line to be |
| 301 | incorrectly marked as dirty. |
| 302 | |
| 303 | The workaround promotes data cache clean instructions to |
| 304 | data cache clean-and-invalidate. |
| 305 | Please note that this option does not necessarily enable the |
| 306 | workaround, as it depends on the alternative framework, which will |
| 307 | only patch the kernel if an affected CPU is detected. |
| 308 | |
| 309 | If unsure, say Y. |
| 310 | |
| 311 | config ARM64_ERRATUM_819472 |
| 312 | bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption" |
| 313 | default y |
| 314 | help |
| 315 | This option adds an alternative code sequence to work around ARM |
| 316 | erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache |
| 317 | present when it is connected to a coherent interconnect. |
| 318 | |
| 319 | If the processor is executing a load and store exclusive sequence at |
| 320 | the same time as a processor in another cluster is executing a cache |
| 321 | maintenance operation to the same address, then this erratum might |
| 322 | cause data corruption. |
| 323 | |
| 324 | The workaround promotes data cache clean instructions to |
| 325 | data cache clean-and-invalidate. |
| 326 | Please note that this does not necessarily enable the workaround, |
| 327 | as it depends on the alternative framework, which will only patch |
| 328 | the kernel if an affected CPU is detected. |
| 329 | |
| 330 | If unsure, say Y. |
| 331 | |
| 332 | config ARM64_ERRATUM_832075 |
| 333 | bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads" |
| 334 | default y |
| 335 | help |
| 336 | This option adds an alternative code sequence to work around ARM |
| 337 | erratum 832075 on Cortex-A57 parts up to r1p2. |
| 338 | |
| 339 | Affected Cortex-A57 parts might deadlock when exclusive load/store |
| 340 | instructions to Write-Back memory are mixed with Device loads. |
| 341 | |
| 342 | The workaround is to promote device loads to use Load-Acquire |
| 343 | semantics. |
| 344 | Please note that this does not necessarily enable the workaround, |
| 345 | as it depends on the alternative framework, which will only patch |
| 346 | the kernel if an affected CPU is detected. |
| 347 | |
| 348 | If unsure, say Y. |
| 349 | |
Marc Zyngier | 498cd5c | 2015-11-16 10:28:18 +0000 | [diff] [blame] | 350 | config ARM64_ERRATUM_834220 |
| 351 | bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault" |
| 352 | depends on KVM |
| 353 | default y |
| 354 | help |
| 355 | This option adds an alternative code sequence to work around ARM |
| 356 | erratum 834220 on Cortex-A57 parts up to r1p2. |
| 357 | |
| 358 | Affected Cortex-A57 parts might report a Stage 2 translation |
| 359 | fault as the result of a Stage 1 fault for load crossing a |
| 360 | page boundary when there is a permission or device memory |
| 361 | alignment fault at Stage 1 and a translation fault at Stage 2. |
| 362 | |
| 363 | The workaround is to verify that the Stage 1 translation |
| 364 | doesn't generate a fault before handling the Stage 2 fault. |
| 365 | Please note that this does not necessarily enable the workaround, |
| 366 | as it depends on the alternative framework, which will only patch |
| 367 | the kernel if an affected CPU is detected. |
| 368 | |
| 369 | If unsure, say Y. |
| 370 | |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 371 | config ARM64_ERRATUM_845719 |
| 372 | bool "Cortex-A53: 845719: a load might read incorrect data" |
| 373 | depends on COMPAT |
| 374 | default y |
| 375 | help |
| 376 | This option adds an alternative code sequence to work around ARM |
| 377 | erratum 845719 on Cortex-A53 parts up to r0p4. |
| 378 | |
| 379 | When running a compat (AArch32) userspace on an affected Cortex-A53 |
| 380 | part, a load at EL0 from a virtual address that matches the bottom 32 |
| 381 | bits of the virtual address used by a recent load at (AArch64) EL1 |
| 382 | might return incorrect data. |
| 383 | |
| 384 | The workaround is to write the contextidr_el1 register on exception |
| 385 | return to a 32-bit task. |
| 386 | Please note that this does not necessarily enable the workaround, |
| 387 | as it depends on the alternative framework, which will only patch |
| 388 | the kernel if an affected CPU is detected. |
| 389 | |
| 390 | If unsure, say Y. |
| 391 | |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 392 | config ARM64_ERRATUM_843419 |
| 393 | bool "Cortex-A53: 843419: A load or store might access an incorrect address" |
| 394 | depends on MODULES |
| 395 | default y |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 396 | select ARM64_MODULE_CMODEL_LARGE |
Will Deacon | df057cc | 2015-03-17 12:15:02 +0000 | [diff] [blame] | 397 | help |
| 398 | This option builds kernel modules using the large memory model in |
| 399 | order to avoid the use of the ADRP instruction, which can cause |
| 400 | a subsequent memory access to use an incorrect address on Cortex-A53 |
| 401 | parts up to r0p4. |
| 402 | |
| 403 | Note that the kernel itself must be linked with a version of ld |
| 404 | which fixes potentially affected ADRP instructions through the |
| 405 | use of veneers. |
| 406 | |
| 407 | If unsure, say Y. |
| 408 | |
Robert Richter | 9410097 | 2015-09-21 22:58:38 +0200 | [diff] [blame] | 409 | config CAVIUM_ERRATUM_22375 |
| 410 | bool "Cavium erratum 22375, 24313" |
| 411 | default y |
| 412 | help |
| 413 | Enable workaround for erratum 22375, 24313. |
| 414 | |
| 415 | This implements two gicv3-its errata workarounds for ThunderX. Both |
| 416 | with small impact affecting only ITS table allocation. |
| 417 | |
| 418 | erratum 22375: only alloc 8MB table size |
| 419 | erratum 24313: ignore memory access type |
| 420 | |
| 421 | The fixes are in ITS initialization and basically ignore memory access |
| 422 | type and table size provided by the TYPER and BASER registers. |
| 423 | |
| 424 | If unsure, say Y. |
| 425 | |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 426 | config CAVIUM_ERRATUM_23154 |
| 427 | bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed" |
| 428 | default y |
| 429 | help |
| 430 | The gicv3 of ThunderX requires a modified version for |
| 431 | reading the IAR status to ensure data synchronization |
| 432 | (access to icc_iar1_el1 is not sync'ed before and after). |
| 433 | |
| 434 | If unsure, say Y. |
| 435 | |
Andrew Pinski | 104a0c0 | 2016-02-24 17:44:57 -0800 | [diff] [blame] | 436 | config CAVIUM_ERRATUM_27456 |
| 437 | bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption" |
| 438 | default y |
| 439 | help |
| 440 | On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI |
| 441 | instructions may cause the icache to become corrupted if it |
| 442 | contains data for a non-current ASID. The fix is to |
| 443 | invalidate the icache when changing the mm context. |
| 444 | |
| 445 | If unsure, say Y. |
| 446 | |
Andre Przywara | c0a01b8 | 2014-11-14 15:54:12 +0000 | [diff] [blame] | 447 | endmenu |
| 448 | |
| 449 | |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 450 | choice |
| 451 | prompt "Page size" |
| 452 | default ARM64_4K_PAGES |
| 453 | help |
| 454 | Page size (translation granule) configuration. |
| 455 | |
| 456 | config ARM64_4K_PAGES |
| 457 | bool "4KB" |
| 458 | help |
| 459 | This feature enables 4KB pages support. |
| 460 | |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 461 | config ARM64_16K_PAGES |
| 462 | bool "16KB" |
| 463 | help |
| 464 | The system will use 16KB pages support. AArch32 emulation |
| 465 | requires applications compiled with 16K (or a multiple of 16K) |
| 466 | aligned segments. |
| 467 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 468 | config ARM64_64K_PAGES |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 469 | bool "64KB" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 470 | help |
| 471 | This feature enables 64KB pages support (4KB by default) |
| 472 | allowing only two levels of page tables and faster TLB |
Suzuki K. Poulose | db488be | 2015-10-19 14:19:34 +0100 | [diff] [blame] | 473 | look-up. AArch32 emulation requires applications compiled |
| 474 | with 64K aligned segments. |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 475 | |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 476 | endchoice |
| 477 | |
| 478 | choice |
| 479 | prompt "Virtual address space size" |
| 480 | default ARM64_VA_BITS_39 if ARM64_4K_PAGES |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 481 | default ARM64_VA_BITS_47 if ARM64_16K_PAGES |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 482 | default ARM64_VA_BITS_42 if ARM64_64K_PAGES |
| 483 | help |
| 484 | Allows choosing one of multiple possible virtual address |
| 485 | space sizes. The level of translation table is determined by |
| 486 | a combination of page size and virtual address space size. |
| 487 | |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 488 | config ARM64_VA_BITS_36 |
Catalin Marinas | 56a3f30 | 2015-10-20 14:59:20 +0100 | [diff] [blame] | 489 | bool "36-bit" if EXPERT |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 490 | depends on ARM64_16K_PAGES |
| 491 | |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 492 | config ARM64_VA_BITS_39 |
| 493 | bool "39-bit" |
| 494 | depends on ARM64_4K_PAGES |
| 495 | |
| 496 | config ARM64_VA_BITS_42 |
| 497 | bool "42-bit" |
| 498 | depends on ARM64_64K_PAGES |
| 499 | |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 500 | config ARM64_VA_BITS_47 |
| 501 | bool "47-bit" |
| 502 | depends on ARM64_16K_PAGES |
| 503 | |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 504 | config ARM64_VA_BITS_48 |
| 505 | bool "48-bit" |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 506 | |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 507 | endchoice |
| 508 | |
| 509 | config ARM64_VA_BITS |
| 510 | int |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 511 | default 36 if ARM64_VA_BITS_36 |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 512 | default 39 if ARM64_VA_BITS_39 |
| 513 | default 42 if ARM64_VA_BITS_42 |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 514 | default 47 if ARM64_VA_BITS_47 |
Jungseok Lee | c79b954b | 2014-05-12 18:40:51 +0900 | [diff] [blame] | 515 | default 48 if ARM64_VA_BITS_48 |
Jungseok Lee | e41ceed | 2014-05-12 10:40:38 +0100 | [diff] [blame] | 516 | |
Will Deacon | a872013 | 2013-10-11 14:52:19 +0100 | [diff] [blame] | 517 | config CPU_BIG_ENDIAN |
| 518 | bool "Build big-endian kernel" |
| 519 | help |
| 520 | Say Y if you plan on running a kernel in big-endian mode. |
| 521 | |
Mark Brown | f6e763b | 2014-03-04 07:51:17 +0000 | [diff] [blame] | 522 | config SCHED_MC |
| 523 | bool "Multi-core scheduler support" |
Mark Brown | f6e763b | 2014-03-04 07:51:17 +0000 | [diff] [blame] | 524 | help |
| 525 | Multi-core scheduler support improves the CPU scheduler's decision |
| 526 | making when dealing with multi-core CPU chips at a cost of slightly |
| 527 | increased overhead in some places. If unsure say N here. |
| 528 | |
| 529 | config SCHED_SMT |
| 530 | bool "SMT scheduler support" |
Mark Brown | f6e763b | 2014-03-04 07:51:17 +0000 | [diff] [blame] | 531 | help |
| 532 | Improves the CPU scheduler's decision making when dealing with |
| 533 | MultiThreading at a cost of slightly increased overhead in some |
| 534 | places. If unsure say N here. |
| 535 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 536 | config NR_CPUS |
Ganapatrao Kulkarni | 62aa965 | 2015-03-18 11:01:18 +0000 | [diff] [blame] | 537 | int "Maximum number of CPUs (2-4096)" |
| 538 | range 2 4096 |
Vinayak Kale | 1594285 | 2013-04-24 10:06:57 +0100 | [diff] [blame] | 539 | # These have to remain sorted largest to smallest |
Robert Richter | e367264 | 2014-09-08 12:44:48 +0100 | [diff] [blame] | 540 | default "64" |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 541 | |
Mark Rutland | 9327e2c | 2013-10-24 20:30:18 +0100 | [diff] [blame] | 542 | config HOTPLUG_CPU |
| 543 | bool "Support for hot-pluggable CPUs" |
Yang Yingliang | 217d453 | 2015-09-24 17:32:14 +0800 | [diff] [blame] | 544 | select GENERIC_IRQ_MIGRATION |
Mark Rutland | 9327e2c | 2013-10-24 20:30:18 +0100 | [diff] [blame] | 545 | help |
| 546 | Say Y here to experiment with turning CPUs off and on. CPUs |
| 547 | can be controlled through /sys/devices/system/cpu. |
| 548 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 549 | source kernel/Kconfig.preempt |
Kefeng Wang | f90df5e | 2015-10-26 11:48:16 +0800 | [diff] [blame] | 550 | source kernel/Kconfig.hz |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 551 | |
Laura Abbott | 83863f2 | 2016-02-05 16:24:47 -0800 | [diff] [blame] | 552 | config ARCH_SUPPORTS_DEBUG_PAGEALLOC |
| 553 | def_bool y |
| 554 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 555 | config ARCH_HAS_HOLES_MEMORYMODEL |
| 556 | def_bool y if SPARSEMEM |
| 557 | |
| 558 | config ARCH_SPARSEMEM_ENABLE |
| 559 | def_bool y |
| 560 | select SPARSEMEM_VMEMMAP_ENABLE |
| 561 | |
| 562 | config ARCH_SPARSEMEM_DEFAULT |
| 563 | def_bool ARCH_SPARSEMEM_ENABLE |
| 564 | |
| 565 | config ARCH_SELECT_MEMORY_MODEL |
| 566 | def_bool ARCH_SPARSEMEM_ENABLE |
| 567 | |
| 568 | config HAVE_ARCH_PFN_VALID |
| 569 | def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM |
| 570 | |
| 571 | config HW_PERF_EVENTS |
Mark Rutland | 6475b2d | 2015-10-02 10:55:03 +0100 | [diff] [blame] | 572 | def_bool y |
| 573 | depends on ARM_PMU |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 574 | |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 575 | config SYS_SUPPORTS_HUGETLBFS |
| 576 | def_bool y |
| 577 | |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 578 | config ARCH_WANT_HUGE_PMD_SHARE |
Suzuki K. Poulose | 2153993 | 2015-10-19 14:19:38 +0100 | [diff] [blame] | 579 | def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36) |
Steve Capper | 084bd29 | 2013-04-10 13:48:00 +0100 | [diff] [blame] | 580 | |
Steve Capper | af07484 | 2013-04-19 16:23:57 +0100 | [diff] [blame] | 581 | config HAVE_ARCH_TRANSPARENT_HUGEPAGE |
| 582 | def_bool y |
| 583 | |
Catalin Marinas | a41dc0e | 2014-04-03 17:48:54 +0100 | [diff] [blame] | 584 | config ARCH_HAS_CACHE_LINE_SIZE |
| 585 | def_bool y |
| 586 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 587 | source "mm/Kconfig" |
| 588 | |
AKASHI Takahiro | a1ae65b | 2014-11-28 05:26:39 +0000 | [diff] [blame] | 589 | config SECCOMP |
| 590 | bool "Enable seccomp to safely compute untrusted bytecode" |
| 591 | ---help--- |
| 592 | This kernel feature is useful for number crunching applications |
| 593 | that may need to compute untrusted bytecode during their |
| 594 | execution. By using pipes or other transports made available to |
| 595 | the process as file descriptors supporting the read/write |
| 596 | syscalls, it's possible to isolate those applications in |
| 597 | their own address space using seccomp. Once seccomp is |
| 598 | enabled via prctl(PR_SET_SECCOMP), it cannot be disabled |
| 599 | and the task is only allowed to execute a few safe syscalls |
| 600 | defined by each seccomp mode. |
| 601 | |
Stefano Stabellini | dfd57bc | 2015-11-23 10:33:49 +0000 | [diff] [blame] | 602 | config PARAVIRT |
| 603 | bool "Enable paravirtualization code" |
| 604 | help |
| 605 | This changes the kernel so it can modify itself when it is run |
| 606 | under a hypervisor, potentially improving performance significantly |
| 607 | over full virtualization. |
| 608 | |
| 609 | config PARAVIRT_TIME_ACCOUNTING |
| 610 | bool "Paravirtual steal time accounting" |
| 611 | select PARAVIRT |
| 612 | default n |
| 613 | help |
| 614 | Select this option to enable fine granularity task steal time |
| 615 | accounting. Time spent executing other tasks in parallel with |
| 616 | the current vCPU is discounted from the vCPU power. To account for |
| 617 | that, there can be a small performance impact. |
| 618 | |
| 619 | If in doubt, say N here. |
| 620 | |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 621 | config XEN_DOM0 |
| 622 | def_bool y |
| 623 | depends on XEN |
| 624 | |
| 625 | config XEN |
Julien Grall | c2ba1f7 | 2014-09-17 14:07:06 -0700 | [diff] [blame] | 626 | bool "Xen guest support on ARM64" |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 627 | depends on ARM64 && OF |
Stefano Stabellini | 83862cc | 2013-10-10 13:40:44 +0000 | [diff] [blame] | 628 | select SWIOTLB_XEN |
Stefano Stabellini | dfd57bc | 2015-11-23 10:33:49 +0000 | [diff] [blame] | 629 | select PARAVIRT |
Stefano Stabellini | aa42aa1 | 2013-06-03 17:05:43 +0000 | [diff] [blame] | 630 | help |
| 631 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64. |
| 632 | |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 633 | config FORCE_MAX_ZONEORDER |
| 634 | int |
| 635 | default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE) |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 636 | default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE) |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 637 | default "11" |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 638 | help |
| 639 | The kernel memory allocator divides physically contiguous memory |
| 640 | blocks into "zones", where each zone is a power of two number of |
| 641 | pages. This option selects the largest power of two that the kernel |
| 642 | keeps in the memory allocator. If you need to allocate very large |
| 643 | blocks of physically contiguous memory, then you may need to |
| 644 | increase this value. |
| 645 | |
| 646 | This config option is actually maximum order plus one. For example, |
| 647 | a value of 11 means that the largest free memory block is 2^10 pages. |
| 648 | |
| 649 | We make sure that we can allocate upto a HugePage size for each configuration. |
| 650 | Hence we have : |
| 651 | MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2 |
| 652 | |
| 653 | However for 4K, we choose a higher default value, 11 as opposed to 10, giving us |
| 654 | 4M allocations matching the default size used by generic code. |
Steve Capper | d03bb14 | 2013-04-25 15:19:21 +0100 | [diff] [blame] | 655 | |
Will Deacon | 1b907f4 | 2014-11-20 16:51:10 +0000 | [diff] [blame] | 656 | menuconfig ARMV8_DEPRECATED |
| 657 | bool "Emulate deprecated/obsolete ARMv8 instructions" |
| 658 | depends on COMPAT |
| 659 | help |
| 660 | Legacy software support may require certain instructions |
| 661 | that have been deprecated or obsoleted in the architecture. |
| 662 | |
| 663 | Enable this config to enable selective emulation of these |
| 664 | features. |
| 665 | |
| 666 | If unsure, say Y |
| 667 | |
| 668 | if ARMV8_DEPRECATED |
| 669 | |
| 670 | config SWP_EMULATION |
| 671 | bool "Emulate SWP/SWPB instructions" |
| 672 | help |
| 673 | ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that |
| 674 | they are always undefined. Say Y here to enable software |
| 675 | emulation of these instructions for userspace using LDXR/STXR. |
| 676 | |
| 677 | In some older versions of glibc [<=2.8] SWP is used during futex |
| 678 | trylock() operations with the assumption that the code will not |
| 679 | be preempted. This invalid assumption may be more likely to fail |
| 680 | with SWP emulation enabled, leading to deadlock of the user |
| 681 | application. |
| 682 | |
| 683 | NOTE: when accessing uncached shared regions, LDXR/STXR rely |
| 684 | on an external transaction monitoring block called a global |
| 685 | monitor to maintain update atomicity. If your system does not |
| 686 | implement a global monitor, this option can cause programs that |
| 687 | perform SWP operations to uncached memory to deadlock. |
| 688 | |
| 689 | If unsure, say Y |
| 690 | |
| 691 | config CP15_BARRIER_EMULATION |
| 692 | bool "Emulate CP15 Barrier instructions" |
| 693 | help |
| 694 | The CP15 barrier instructions - CP15ISB, CP15DSB, and |
| 695 | CP15DMB - are deprecated in ARMv8 (and ARMv7). It is |
| 696 | strongly recommended to use the ISB, DSB, and DMB |
| 697 | instructions instead. |
| 698 | |
| 699 | Say Y here to enable software emulation of these |
| 700 | instructions for AArch32 userspace code. When this option is |
| 701 | enabled, CP15 barrier usage is traced which can help |
| 702 | identify software that needs updating. |
| 703 | |
| 704 | If unsure, say Y |
| 705 | |
Suzuki K. Poulose | 2d888f4 | 2015-01-21 12:43:11 +0000 | [diff] [blame] | 706 | config SETEND_EMULATION |
| 707 | bool "Emulate SETEND instruction" |
| 708 | help |
| 709 | The SETEND instruction alters the data-endianness of the |
| 710 | AArch32 EL0, and is deprecated in ARMv8. |
| 711 | |
| 712 | Say Y here to enable software emulation of the instruction |
| 713 | for AArch32 userspace code. |
| 714 | |
| 715 | Note: All the cpus on the system must have mixed endian support at EL0 |
| 716 | for this feature to be enabled. If a new CPU - which doesn't support mixed |
| 717 | endian - is hotplugged in after this feature has been enabled, there could |
| 718 | be unexpected results in the applications. |
| 719 | |
| 720 | If unsure, say Y |
Will Deacon | 1b907f4 | 2014-11-20 16:51:10 +0000 | [diff] [blame] | 721 | endif |
| 722 | |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 723 | menu "ARMv8.1 architectural features" |
| 724 | |
| 725 | config ARM64_HW_AFDBM |
| 726 | bool "Support for hardware updates of the Access and Dirty page flags" |
| 727 | default y |
| 728 | help |
| 729 | The ARMv8.1 architecture extensions introduce support for |
| 730 | hardware updates of the access and dirty information in page |
| 731 | table entries. When enabled in TCR_EL1 (HA and HD bits) on |
| 732 | capable processors, accesses to pages with PTE_AF cleared will |
| 733 | set this bit instead of raising an access flag fault. |
| 734 | Similarly, writes to read-only pages with the DBM bit set will |
| 735 | clear the read-only bit (AP[2]) instead of raising a |
| 736 | permission fault. |
| 737 | |
| 738 | Kernels built with this configuration option enabled continue |
| 739 | to work on pre-ARMv8.1 hardware and the performance impact is |
| 740 | minimal. If unsure, say Y. |
| 741 | |
| 742 | config ARM64_PAN |
| 743 | bool "Enable support for Privileged Access Never (PAN)" |
| 744 | default y |
| 745 | help |
| 746 | Privileged Access Never (PAN; part of the ARMv8.1 Extensions) |
| 747 | prevents the kernel or hypervisor from accessing user-space (EL0) |
| 748 | memory directly. |
| 749 | |
| 750 | Choosing this option will cause any unprotected (not using |
| 751 | copy_to_user et al) memory access to fail with a permission fault. |
| 752 | |
| 753 | The feature is detected at runtime, and will remain as a 'nop' |
| 754 | instruction if the cpu does not implement the feature. |
| 755 | |
| 756 | config ARM64_LSE_ATOMICS |
| 757 | bool "Atomic instructions" |
| 758 | help |
| 759 | As part of the Large System Extensions, ARMv8.1 introduces new |
| 760 | atomic instructions that are designed specifically to scale in |
| 761 | very large systems. |
| 762 | |
| 763 | Say Y here to make use of these instructions for the in-kernel |
| 764 | atomic routines. This incurs a small overhead on CPUs that do |
| 765 | not support these instructions and requires the kernel to be |
| 766 | built with binutils >= 2.25. |
| 767 | |
Marc Zyngier | 1f364c8 | 2014-02-19 09:33:14 +0000 | [diff] [blame] | 768 | config ARM64_VHE |
| 769 | bool "Enable support for Virtualization Host Extensions (VHE)" |
| 770 | default y |
| 771 | help |
| 772 | Virtualization Host Extensions (VHE) allow the kernel to run |
| 773 | directly at EL2 (instead of EL1) on processors that support |
| 774 | it. This leads to better performance for KVM, as they reduce |
| 775 | the cost of the world switch. |
| 776 | |
| 777 | Selecting this option allows the VHE feature to be detected |
| 778 | at runtime, and does not affect processors that do not |
| 779 | implement this feature. |
| 780 | |
Will Deacon | 0e4a070 | 2015-07-27 15:54:13 +0100 | [diff] [blame] | 781 | endmenu |
| 782 | |
Will Deacon | f993318 | 2016-02-26 16:30:14 +0000 | [diff] [blame] | 783 | menu "ARMv8.2 architectural features" |
| 784 | |
James Morse | 57f4959 | 2016-02-05 14:58:48 +0000 | [diff] [blame] | 785 | config ARM64_UAO |
| 786 | bool "Enable support for User Access Override (UAO)" |
| 787 | default y |
| 788 | help |
| 789 | User Access Override (UAO; part of the ARMv8.2 Extensions) |
| 790 | causes the 'unprivileged' variant of the load/store instructions to |
| 791 | be overriden to be privileged. |
| 792 | |
| 793 | This option changes get_user() and friends to use the 'unprivileged' |
| 794 | variant of the load/store instructions. This ensures that user-space |
| 795 | really did have access to the supplied memory. When addr_limit is |
| 796 | set to kernel memory the UAO bit will be set, allowing privileged |
| 797 | access to kernel memory. |
| 798 | |
| 799 | Choosing this option will cause copy_to_user() et al to use user-space |
| 800 | memory permissions. |
| 801 | |
| 802 | The feature is detected at runtime, the kernel will use the |
| 803 | regular load/store instructions if the cpu does not implement the |
| 804 | feature. |
| 805 | |
Will Deacon | f993318 | 2016-02-26 16:30:14 +0000 | [diff] [blame] | 806 | endmenu |
| 807 | |
Ard Biesheuvel | fd045f6 | 2015-11-24 12:37:35 +0100 | [diff] [blame] | 808 | config ARM64_MODULE_CMODEL_LARGE |
| 809 | bool |
| 810 | |
| 811 | config ARM64_MODULE_PLTS |
| 812 | bool |
| 813 | select ARM64_MODULE_CMODEL_LARGE |
| 814 | select HAVE_MOD_ARCH_SPECIFIC |
| 815 | |
Ard Biesheuvel | 1e48ef7 | 2016-01-26 09:13:44 +0100 | [diff] [blame] | 816 | config RELOCATABLE |
| 817 | bool |
| 818 | help |
| 819 | This builds the kernel as a Position Independent Executable (PIE), |
| 820 | which retains all relocation metadata required to relocate the |
| 821 | kernel binary at runtime to a different virtual address than the |
| 822 | address it was linked at. |
| 823 | Since AArch64 uses the RELA relocation format, this requires a |
| 824 | relocation pass at runtime even if the kernel is loaded at the |
| 825 | same address it was linked at. |
| 826 | |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 827 | config RANDOMIZE_BASE |
| 828 | bool "Randomize the address of the kernel image" |
| 829 | select ARM64_MODULE_PLTS |
| 830 | select RELOCATABLE |
| 831 | help |
| 832 | Randomizes the virtual address at which the kernel image is |
| 833 | loaded, as a security feature that deters exploit attempts |
| 834 | relying on knowledge of the location of kernel internals. |
| 835 | |
| 836 | It is the bootloader's job to provide entropy, by passing a |
| 837 | random u64 value in /chosen/kaslr-seed at kernel entry. |
| 838 | |
Ard Biesheuvel | 2b5fe07 | 2016-01-26 14:48:29 +0100 | [diff] [blame] | 839 | When booting via the UEFI stub, it will invoke the firmware's |
| 840 | EFI_RNG_PROTOCOL implementation (if available) to supply entropy |
| 841 | to the kernel proper. In addition, it will randomise the physical |
| 842 | location of the kernel Image as well. |
| 843 | |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 844 | If unsure, say N. |
| 845 | |
| 846 | config RANDOMIZE_MODULE_REGION_FULL |
| 847 | bool "Randomize the module region independently from the core kernel" |
| 848 | depends on RANDOMIZE_BASE |
| 849 | default y |
| 850 | help |
| 851 | Randomizes the location of the module region without considering the |
| 852 | location of the core kernel. This way, it is impossible for modules |
| 853 | to leak information about the location of core kernel data structures |
| 854 | but it does imply that function calls between modules and the core |
| 855 | kernel will need to be resolved via veneers in the module PLT. |
| 856 | |
| 857 | When this option is not set, the module region will be randomized over |
| 858 | a limited range that contains the [_stext, _etext] interval of the |
| 859 | core kernel, so branch relocations are always in range. |
| 860 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 861 | endmenu |
| 862 | |
| 863 | menu "Boot options" |
| 864 | |
Lorenzo Pieralisi | 5e89c55 | 2016-01-26 11:10:38 +0000 | [diff] [blame] | 865 | config ARM64_ACPI_PARKING_PROTOCOL |
| 866 | bool "Enable support for the ARM64 ACPI parking protocol" |
| 867 | depends on ACPI |
| 868 | help |
| 869 | Enable support for the ARM64 ACPI parking protocol. If disabled |
| 870 | the kernel will not allow booting through the ARM64 ACPI parking |
| 871 | protocol even if the corresponding data is present in the ACPI |
| 872 | MADT table. |
| 873 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 874 | config CMDLINE |
| 875 | string "Default kernel command string" |
| 876 | default "" |
| 877 | help |
| 878 | Provide a set of default command-line options at build time by |
| 879 | entering them here. As a minimum, you should specify the the |
| 880 | root device (e.g. root=/dev/nfs). |
| 881 | |
| 882 | config CMDLINE_FORCE |
| 883 | bool "Always use the default kernel command string" |
| 884 | help |
| 885 | Always use the default kernel command string, even if the boot |
| 886 | loader passes other arguments to the kernel. |
| 887 | This is useful if you cannot or don't want to change the |
| 888 | command-line options your boot loader passes to the kernel. |
| 889 | |
Ard Biesheuvel | f4f75ad5 | 2014-07-02 14:54:43 +0200 | [diff] [blame] | 890 | config EFI_STUB |
| 891 | bool |
| 892 | |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 893 | config EFI |
| 894 | bool "UEFI runtime support" |
| 895 | depends on OF && !CPU_BIG_ENDIAN |
| 896 | select LIBFDT |
| 897 | select UCS2_STRING |
| 898 | select EFI_PARAMS_FROM_FDT |
Ard Biesheuvel | e15dd49 | 2014-07-04 19:41:53 +0200 | [diff] [blame] | 899 | select EFI_RUNTIME_WRAPPERS |
Ard Biesheuvel | f4f75ad5 | 2014-07-02 14:54:43 +0200 | [diff] [blame] | 900 | select EFI_STUB |
| 901 | select EFI_ARMSTUB |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 902 | default y |
| 903 | help |
| 904 | This option provides support for runtime services provided |
| 905 | by UEFI firmware (such as non-volatile variables, realtime |
Mark Salter | 3c7f255 | 2014-04-15 22:47:52 -0400 | [diff] [blame] | 906 | clock, and platform reset). A UEFI stub is also provided to |
| 907 | allow the kernel to be booted as an EFI application. This |
| 908 | is only useful on systems that have UEFI firmware. |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 909 | |
Yi Li | d1ae8c0 | 2014-10-04 23:46:43 +0800 | [diff] [blame] | 910 | config DMI |
| 911 | bool "Enable support for SMBIOS (DMI) tables" |
| 912 | depends on EFI |
| 913 | default y |
| 914 | help |
| 915 | This enables SMBIOS/DMI feature for systems. |
| 916 | |
| 917 | This option is only useful on systems that have UEFI firmware. |
| 918 | However, even with this option, the resultant kernel should |
| 919 | continue to boot on existing non-UEFI platforms. |
| 920 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 921 | endmenu |
| 922 | |
| 923 | menu "Userspace binary formats" |
| 924 | |
| 925 | source "fs/Kconfig.binfmt" |
| 926 | |
| 927 | config COMPAT |
| 928 | bool "Kernel support for 32-bit EL0" |
Suzuki K. Poulose | 755e70b | 2015-10-19 14:19:32 +0100 | [diff] [blame] | 929 | depends on ARM64_4K_PAGES || EXPERT |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 930 | select COMPAT_BINFMT_ELF |
Catalin Marinas | af1839e | 2012-10-08 16:28:08 -0700 | [diff] [blame] | 931 | select HAVE_UID16 |
Al Viro | 84b9e9b | 2012-12-25 16:29:11 -0500 | [diff] [blame] | 932 | select OLD_SIGSUSPEND3 |
Al Viro | 5168203 | 2012-12-25 19:31:29 -0500 | [diff] [blame] | 933 | select COMPAT_OLD_SIGACTION |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 934 | help |
| 935 | This option enables support for a 32-bit EL0 running under a 64-bit |
| 936 | kernel at EL1. AArch32-specific components such as system calls, |
| 937 | the user helper functions, VFP support and the ptrace interface are |
| 938 | handled appropriately by the kernel. |
| 939 | |
Suzuki K. Poulose | 44eaacf | 2015-10-19 14:19:37 +0100 | [diff] [blame] | 940 | If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware |
| 941 | that you will only be able to execute AArch32 binaries that were compiled |
| 942 | with page size aligned segments. |
Alexander Graf | a8fcd8b | 2015-03-16 16:32:23 +0000 | [diff] [blame] | 943 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 944 | If you want to execute 32-bit userspace applications, say Y. |
| 945 | |
| 946 | config SYSVIPC_COMPAT |
| 947 | def_bool y |
| 948 | depends on COMPAT && SYSVIPC |
| 949 | |
| 950 | endmenu |
| 951 | |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 952 | menu "Power management options" |
| 953 | |
| 954 | source "kernel/power/Kconfig" |
| 955 | |
| 956 | config ARCH_SUSPEND_POSSIBLE |
| 957 | def_bool y |
| 958 | |
Lorenzo Pieralisi | 166936b | 2013-11-07 18:37:14 +0000 | [diff] [blame] | 959 | endmenu |
| 960 | |
Lorenzo Pieralisi | 1307220 | 2013-07-17 14:54:21 +0100 | [diff] [blame] | 961 | menu "CPU Power Management" |
| 962 | |
| 963 | source "drivers/cpuidle/Kconfig" |
| 964 | |
Rob Herring | 52e7e81 | 2014-02-24 11:27:57 +0900 | [diff] [blame] | 965 | source "drivers/cpufreq/Kconfig" |
| 966 | |
| 967 | endmenu |
| 968 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 969 | source "net/Kconfig" |
| 970 | |
| 971 | source "drivers/Kconfig" |
| 972 | |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 973 | source "drivers/firmware/Kconfig" |
| 974 | |
Graeme Gregory | b6a0217 | 2015-03-24 14:02:53 +0000 | [diff] [blame] | 975 | source "drivers/acpi/Kconfig" |
| 976 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 977 | source "fs/Kconfig" |
| 978 | |
Marc Zyngier | c3eb5b1 | 2013-07-04 13:34:32 +0100 | [diff] [blame] | 979 | source "arch/arm64/kvm/Kconfig" |
| 980 | |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 981 | source "arch/arm64/Kconfig.debug" |
| 982 | |
| 983 | source "security/Kconfig" |
| 984 | |
| 985 | source "crypto/Kconfig" |
Ard Biesheuvel | 2c98833 | 2014-03-06 16:23:33 +0800 | [diff] [blame] | 986 | if CRYPTO |
| 987 | source "arch/arm64/crypto/Kconfig" |
| 988 | endif |
Catalin Marinas | 8c2c3df | 2012-04-20 14:45:54 +0100 | [diff] [blame] | 989 | |
| 990 | source "lib/Kconfig" |