blob: 09d4676419fba473877fae7df2bbbf141604aa5c [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -070029#include <drm/drm_plane_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030030#include "i915_drv.h"
31#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020032#include "../../../platform/x86/intel_ips.h"
33#include <linux/module.h>
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +020034#include <drm/drm_atomic_helper.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030035
Ben Widawskydc39fff2013-10-18 12:32:07 -070036/**
Jani Nikula18afd442016-01-18 09:19:48 +020037 * DOC: RC6
38 *
Ben Widawskydc39fff2013-10-18 12:32:07 -070039 * RC6 is a special power stage which allows the GPU to enter an very
40 * low-voltage mode when idle, using down to 0V while at this stage. This
41 * stage is entered automatically when the GPU is idle when RC6 support is
42 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
43 *
44 * There are different RC6 modes available in Intel GPU, which differentiate
45 * among each other with the latency required to enter and leave RC6 and
46 * voltage consumed by the GPU in different states.
47 *
48 * The combination of the following flags define which states GPU is allowed
49 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
50 * RC6pp is deepest RC6. Their support by hardware varies according to the
51 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
52 * which brings the most power savings; deeper states save more power, but
53 * require higher latency to switch to and wake up.
54 */
55#define INTEL_RC6_ENABLE (1<<0)
56#define INTEL_RC6p_ENABLE (1<<1)
57#define INTEL_RC6pp_ENABLE (1<<2)
58
Ville Syrjälä46f16e62016-10-31 22:37:22 +020059static void gen9_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppalab033bb62016-06-07 17:19:04 +030060{
Mika Kuoppalab033bb62016-06-07 17:19:04 +030061 /* See Bspec note for PSR2_CTL bit 31, Wa#828:skl,bxt,kbl */
62 I915_WRITE(CHICKEN_PAR1_1,
63 I915_READ(CHICKEN_PAR1_1) | SKL_EDP_PSR_FIX_RDWRAP);
64
65 I915_WRITE(GEN8_CONFIG0,
66 I915_READ(GEN8_CONFIG0) | GEN9_DEFAULT_FIXES);
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030067
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020068 /* WaEnableChickenDCPR:skl,bxt,kbl,glk */
Mika Kuoppala590e8ff2016-06-07 17:19:13 +030069 I915_WRITE(GEN8_CHICKEN_DCPR_1,
70 I915_READ(GEN8_CHICKEN_DCPR_1) | MASK_WAKEMEM);
Mika Kuoppala0f78dee2016-06-07 17:19:16 +030071
72 /* WaFbcTurnOffFbcWatermark:skl,bxt,kbl */
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +020073 /* WaFbcWakeMemOn:skl,bxt,kbl,glk */
Mika Kuoppala303d4ea2016-06-07 17:19:17 +030074 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
75 DISP_FBC_WM_DIS |
76 DISP_FBC_MEMORY_WAKE);
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +030077
78 /* WaFbcHighMemBwCorruptionAvoidance:skl,bxt,kbl */
79 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
80 ILK_DPFC_DISABLE_DUMMY0);
Mika Kuoppalab033bb62016-06-07 17:19:04 +030081}
82
Ville Syrjälä46f16e62016-10-31 22:37:22 +020083static void bxt_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deaka82abe42015-03-27 14:00:04 +020084{
Ville Syrjälä46f16e62016-10-31 22:37:22 +020085 gen9_init_clock_gating(dev_priv);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +020086
Nick Hoatha7546152015-06-29 14:07:32 +010087 /* WaDisableSDEUnitClockGating:bxt */
88 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
89 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
90
Imre Deak32608ca2015-03-11 11:10:27 +020091 /*
92 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +020093 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +020094 */
Imre Deak32608ca2015-03-11 11:10:27 +020095 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +020096 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deakd965e7a2015-12-01 10:23:52 +020097
98 /*
99 * Wa: Backlight PWM may stop in the asserted state, causing backlight
100 * to stay fully on.
101 */
Jani Nikula8aeaf642017-02-15 17:21:37 +0200102 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
103 PWM1_GATING_DIS | PWM2_GATING_DIS);
Imre Deaka82abe42015-03-27 14:00:04 +0200104}
105
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200106static void glk_init_clock_gating(struct drm_i915_private *dev_priv)
107{
108 gen9_init_clock_gating(dev_priv);
109
110 /*
111 * WaDisablePWMClockGating:glk
112 * Backlight PWM may stop in the asserted state, causing backlight
113 * to stay fully on.
114 */
115 I915_WRITE(GEN9_CLKGATE_DIS_0, I915_READ(GEN9_CLKGATE_DIS_0) |
116 PWM1_GATING_DIS | PWM2_GATING_DIS);
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +0200117
118 /* WaDDIIOTimeout:glk */
119 if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1)) {
120 u32 val = I915_READ(CHICKEN_MISC_2);
121 val &= ~(GLK_CL0_PWR_DOWN |
122 GLK_CL1_PWR_DOWN |
123 GLK_CL2_PWR_DOWN);
124 I915_WRITE(CHICKEN_MISC_2, val);
125 }
126
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +0200127}
128
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200129static void i915_pineview_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200130{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
Ville Syrjälä148ac1f2016-10-31 22:37:16 +0200167static void i915_ironlake_get_mem_freq(struct drm_i915_private *dev_priv)
Daniel Vetterc921aba2012-04-26 23:28:17 +0200168{
Daniel Vetterc921aba2012-04-26 23:28:17 +0200169 u16 ddrpll, csipll;
170
171 ddrpll = I915_READ16(DDRMPLL1);
172 csipll = I915_READ16(CSIPLL0);
173
174 switch (ddrpll & 0xff) {
175 case 0xc:
176 dev_priv->mem_freq = 800;
177 break;
178 case 0x10:
179 dev_priv->mem_freq = 1066;
180 break;
181 case 0x14:
182 dev_priv->mem_freq = 1333;
183 break;
184 case 0x18:
185 dev_priv->mem_freq = 1600;
186 break;
187 default:
188 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
189 ddrpll & 0xff);
190 dev_priv->mem_freq = 0;
191 break;
192 }
193
Daniel Vetter20e4d402012-08-08 23:35:39 +0200194 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200195
196 switch (csipll & 0x3ff) {
197 case 0x00c:
198 dev_priv->fsb_freq = 3200;
199 break;
200 case 0x00e:
201 dev_priv->fsb_freq = 3733;
202 break;
203 case 0x010:
204 dev_priv->fsb_freq = 4266;
205 break;
206 case 0x012:
207 dev_priv->fsb_freq = 4800;
208 break;
209 case 0x014:
210 dev_priv->fsb_freq = 5333;
211 break;
212 case 0x016:
213 dev_priv->fsb_freq = 5866;
214 break;
215 case 0x018:
216 dev_priv->fsb_freq = 6400;
217 break;
218 default:
219 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
220 csipll & 0x3ff);
221 dev_priv->fsb_freq = 0;
222 break;
223 }
224
225 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200226 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200227 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200228 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200229 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200230 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200231 }
232}
233
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300234static const struct cxsr_latency cxsr_latency_table[] = {
235 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
236 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
237 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
238 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
239 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
240
241 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
242 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
243 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
244 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
245 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
246
247 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
248 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
249 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
250 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
251 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
252
253 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
254 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
255 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
256 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
257 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
258
259 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
260 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
261 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
262 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
263 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
264
265 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
266 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
267 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
268 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
269 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
270};
271
Tvrtko Ursulin44a655c2016-10-13 11:09:23 +0100272static const struct cxsr_latency *intel_get_cxsr_latency(bool is_desktop,
273 bool is_ddr3,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int fsb,
275 int mem)
276{
277 const struct cxsr_latency *latency;
278 int i;
279
280 if (fsb == 0 || mem == 0)
281 return NULL;
282
283 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
284 latency = &cxsr_latency_table[i];
285 if (is_desktop == latency->is_desktop &&
286 is_ddr3 == latency->is_ddr3 &&
287 fsb == latency->fsb_freq && mem == latency->mem_freq)
288 return latency;
289 }
290
291 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
292
293 return NULL;
294}
295
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200296static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
297{
298 u32 val;
299
300 mutex_lock(&dev_priv->rps.hw_lock);
301
302 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
303 if (enable)
304 val &= ~FORCE_DDR_HIGH_FREQ;
305 else
306 val |= FORCE_DDR_HIGH_FREQ;
307 val &= ~FORCE_DDR_LOW_FREQ;
308 val |= FORCE_DDR_FREQ_REQ_ACK;
309 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
310
311 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
312 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
313 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
314
315 mutex_unlock(&dev_priv->rps.hw_lock);
316}
317
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200318static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
319{
320 u32 val;
321
322 mutex_lock(&dev_priv->rps.hw_lock);
323
324 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
325 if (enable)
326 val |= DSP_MAXFIFO_PM5_ENABLE;
327 else
328 val &= ~DSP_MAXFIFO_PM5_ENABLE;
329 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
330
331 mutex_unlock(&dev_priv->rps.hw_lock);
332}
333
Ville Syrjäläf4998962015-03-10 17:02:21 +0200334#define FW_WM(value, plane) \
335 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
336
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200337static bool _intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300338{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200339 bool was_enabled;
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300341
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100342 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200343 was_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Jani Nikulac0f86832016-12-07 12:13:04 +0200346 } else if (IS_G4X(dev_priv) || IS_I965GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200347 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +0200350 } else if (IS_PINEVIEW(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200351 val = I915_READ(DSPFW3);
352 was_enabled = val & PINEVIEW_SELF_REFRESH_EN;
353 if (enable)
354 val |= PINEVIEW_SELF_REFRESH_EN;
355 else
356 val &= ~PINEVIEW_SELF_REFRESH_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300358 POSTING_READ(DSPFW3);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100359 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv)) {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200360 was_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300361 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
362 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
363 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(FW_BLC_SELF);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100365 } else if (IS_I915GM(dev_priv)) {
Ville Syrjäläacb91352016-07-29 17:57:02 +0300366 /*
367 * FIXME can't find a bit like this for 915G, and
368 * and yet it does have the related watermark in
369 * FW_BLC_SELF. What's going on?
370 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200371 was_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
373 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
374 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300375 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300376 } else {
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200377 return false;
Imre Deak5209b1f2014-07-01 12:36:17 +0300378 }
379
Ville Syrjälä1489bba2017-03-02 19:15:07 +0200380 trace_intel_memory_cxsr(dev_priv, was_enabled, enable);
381
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200382 DRM_DEBUG_KMS("memory self-refresh is %s (was %s)\n",
383 enableddisabled(enable),
384 enableddisabled(was_enabled));
385
386 return was_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300387}
388
Ville Syrjälä62571fc2017-04-21 21:14:23 +0300389/**
390 * intel_set_memory_cxsr - Configure CxSR state
391 * @dev_priv: i915 device
392 * @enable: Allow vs. disallow CxSR
393 *
394 * Allow or disallow the system to enter a special CxSR
395 * (C-state self refresh) state. What typically happens in CxSR mode
396 * is that several display FIFOs may get combined into a single larger
397 * FIFO for a particular plane (so called max FIFO mode) to allow the
398 * system to defer memory fetches longer, and the memory will enter
399 * self refresh.
400 *
401 * Note that enabling CxSR does not guarantee that the system enter
402 * this special mode, nor does it guarantee that the system stays
403 * in that mode once entered. So this just allows/disallows the system
404 * to autonomously utilize the CxSR mode. Other factors such as core
405 * C-states will affect when/if the system actually enters/exits the
406 * CxSR mode.
407 *
408 * Note that on VLV/CHV this actually only controls the max FIFO mode,
409 * and the system is free to enter/exit memory self refresh at any time
410 * even when the use of CxSR has been disallowed.
411 *
412 * While the system is actually in the CxSR/max FIFO mode, some plane
413 * control registers will not get latched on vblank. Thus in order to
414 * guarantee the system will respond to changes in the plane registers
415 * we must always disallow CxSR prior to making changes to those registers.
416 * Unfortunately the system will re-evaluate the CxSR conditions at
417 * frame start which happens after vblank start (which is when the plane
418 * registers would get latched), so we can't proceed with the plane update
419 * during the same frame where we disallowed CxSR.
420 *
421 * Certain platforms also have a deeper HPLL SR mode. Fortunately the
422 * HPLL SR mode depends on CxSR itself, so we don't have to hand hold
423 * the hardware w.r.t. HPLL SR when writing to plane registers.
424 * Disallowing just CxSR is sufficient.
425 */
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200426bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200427{
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200428 bool ret;
429
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200430 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200431 ret = _intel_set_memory_cxsr(dev_priv, enable);
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200432 dev_priv->wm.vlv.cxsr = enable;
433 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjälä11a85d62016-11-28 19:37:12 +0200434
435 return ret;
Ville Syrjälä3d90e642016-11-28 19:37:11 +0200436}
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200437
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300438/*
439 * Latency for FIFO fetches is dependent on several factors:
440 * - memory configuration (speed, channels)
441 * - chipset
442 * - current MCH state
443 * It can be fairly high in some situations, so here we assume a fairly
444 * pessimal value. It's a tradeoff between extra memory fetches (if we
445 * set this value too high, the FIFO will fetch frequently to stay full)
446 * and power consumption (set it too low to save power and we might see
447 * FIFO underruns and display "flicker").
448 *
449 * A value of 5us seems to be a good balance; safe for very low end
450 * platforms but not overly aggressive on lower latency configs.
451 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100452static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300453
Ville Syrjäläb5004722015-03-05 21:19:47 +0200454#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
455 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
456
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200457static void vlv_get_fifo_size(struct intel_crtc_state *crtc_state)
Ville Syrjäläb5004722015-03-05 21:19:47 +0200458{
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200459 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200460 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +0200461 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200462 enum pipe pipe = crtc->pipe;
463 int sprite0_start, sprite1_start;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200464
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200465 switch (pipe) {
Ville Syrjäläb5004722015-03-05 21:19:47 +0200466 uint32_t dsparb, dsparb2, dsparb3;
467 case PIPE_A:
468 dsparb = I915_READ(DSPARB);
469 dsparb2 = I915_READ(DSPARB2);
470 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
471 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
472 break;
473 case PIPE_B:
474 dsparb = I915_READ(DSPARB);
475 dsparb2 = I915_READ(DSPARB2);
476 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
477 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
478 break;
479 case PIPE_C:
480 dsparb2 = I915_READ(DSPARB2);
481 dsparb3 = I915_READ(DSPARB3);
482 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
483 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
484 break;
485 default:
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200486 MISSING_CASE(pipe);
487 return;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200488 }
489
Ville Syrjäläf07d43d2017-03-02 19:14:52 +0200490 fifo_state->plane[PLANE_PRIMARY] = sprite0_start;
491 fifo_state->plane[PLANE_SPRITE0] = sprite1_start - sprite0_start;
492 fifo_state->plane[PLANE_SPRITE1] = 511 - sprite1_start;
493 fifo_state->plane[PLANE_CURSOR] = 63;
Ville Syrjäläb5004722015-03-05 21:19:47 +0200494}
495
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200496static int i9xx_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300497{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300498 uint32_t dsparb = I915_READ(DSPARB);
499 int size;
500
501 size = dsparb & 0x7f;
502 if (plane)
503 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
504
505 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
506 plane ? "B" : "A", size);
507
508 return size;
509}
510
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200511static int i830_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300512{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300513 uint32_t dsparb = I915_READ(DSPARB);
514 int size;
515
516 size = dsparb & 0x1ff;
517 if (plane)
518 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
519 size >>= 1; /* Convert to cachelines */
520
521 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
522 plane ? "B" : "A", size);
523
524 return size;
525}
526
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200527static int i845_get_fifo_size(struct drm_i915_private *dev_priv, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300528{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529 uint32_t dsparb = I915_READ(DSPARB);
530 int size;
531
532 size = dsparb & 0x7f;
533 size >>= 2; /* Convert to cachelines */
534
535 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
536 plane ? "B" : "A",
537 size);
538
539 return size;
540}
541
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300542/* Pineview has different values for various configs */
543static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300544 .fifo_size = PINEVIEW_DISPLAY_FIFO,
545 .max_wm = PINEVIEW_MAX_WM,
546 .default_wm = PINEVIEW_DFT_WM,
547 .guard_size = PINEVIEW_GUARD_WM,
548 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300549};
550static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300551 .fifo_size = PINEVIEW_DISPLAY_FIFO,
552 .max_wm = PINEVIEW_MAX_WM,
553 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
554 .guard_size = PINEVIEW_GUARD_WM,
555 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300556};
557static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300558 .fifo_size = PINEVIEW_CURSOR_FIFO,
559 .max_wm = PINEVIEW_CURSOR_MAX_WM,
560 .default_wm = PINEVIEW_CURSOR_DFT_WM,
561 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
562 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300563};
564static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300565 .fifo_size = PINEVIEW_CURSOR_FIFO,
566 .max_wm = PINEVIEW_CURSOR_MAX_WM,
567 .default_wm = PINEVIEW_CURSOR_DFT_WM,
568 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
569 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300570};
571static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300572 .fifo_size = G4X_FIFO_SIZE,
573 .max_wm = G4X_MAX_WM,
574 .default_wm = G4X_MAX_WM,
575 .guard_size = 2,
576 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300577};
578static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300579 .fifo_size = I965_CURSOR_FIFO,
580 .max_wm = I965_CURSOR_MAX_WM,
581 .default_wm = I965_CURSOR_DFT_WM,
582 .guard_size = 2,
583 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300584};
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300585static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300586 .fifo_size = I965_CURSOR_FIFO,
587 .max_wm = I965_CURSOR_MAX_WM,
588 .default_wm = I965_CURSOR_DFT_WM,
589 .guard_size = 2,
590 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300591};
592static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300593 .fifo_size = I945_FIFO_SIZE,
594 .max_wm = I915_MAX_WM,
595 .default_wm = 1,
596 .guard_size = 2,
597 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300598};
599static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300600 .fifo_size = I915_FIFO_SIZE,
601 .max_wm = I915_MAX_WM,
602 .default_wm = 1,
603 .guard_size = 2,
604 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300605};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300606static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300607 .fifo_size = I855GM_FIFO_SIZE,
608 .max_wm = I915_MAX_WM,
609 .default_wm = 1,
610 .guard_size = 2,
611 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300612};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300613static const struct intel_watermark_params i830_bc_wm_info = {
614 .fifo_size = I855GM_FIFO_SIZE,
615 .max_wm = I915_MAX_WM/2,
616 .default_wm = 1,
617 .guard_size = 2,
618 .cacheline_size = I830_FIFO_LINE_SIZE,
619};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200620static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300621 .fifo_size = I830_FIFO_SIZE,
622 .max_wm = I915_MAX_WM,
623 .default_wm = 1,
624 .guard_size = 2,
625 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300626};
627
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300628/**
629 * intel_calculate_wm - calculate watermark level
630 * @clock_in_khz: pixel clock
631 * @wm: chip FIFO params
Ville Syrjäläac484962016-01-20 21:05:26 +0200632 * @cpp: bytes per pixel
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300633 * @latency_ns: memory latency for the platform
634 *
635 * Calculate the watermark level (the level at which the display plane will
636 * start fetching from memory again). Each chip has a different display
637 * FIFO size and allocation, so the caller needs to figure that out and pass
638 * in the correct intel_watermark_params structure.
639 *
640 * As the pixel clock runs, the FIFO will be drained at a rate that depends
641 * on the pixel size. When it reaches the watermark level, it'll start
642 * fetching FIFO line sized based chunks from memory until the FIFO fills
643 * past the watermark point. If the FIFO drains completely, a FIFO underrun
644 * will occur, and a display engine hang could result.
645 */
646static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
647 const struct intel_watermark_params *wm,
Ville Syrjäläac484962016-01-20 21:05:26 +0200648 int fifo_size, int cpp,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300649 unsigned long latency_ns)
650{
651 long entries_required, wm_size;
652
653 /*
654 * Note: we need to make sure we don't overflow for various clock &
655 * latency values.
656 * clocks go from a few thousand to several hundred thousand.
657 * latency is usually a few thousand
658 */
Ville Syrjäläac484962016-01-20 21:05:26 +0200659 entries_required = ((clock_in_khz / 1000) * cpp * latency_ns) /
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300660 1000;
661 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
662
663 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
664
665 wm_size = fifo_size - (entries_required + wm->guard_size);
666
667 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
668
669 /* Don't promote wm_size to unsigned... */
670 if (wm_size > (long)wm->max_wm)
671 wm_size = wm->max_wm;
672 if (wm_size <= 0)
673 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300674
675 /*
676 * Bspec seems to indicate that the value shouldn't be lower than
677 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
678 * Lets go for 8 which is the burst size since certain platforms
679 * already use a hardcoded 8 (which is what the spec says should be
680 * done).
681 */
682 if (wm_size <= 8)
683 wm_size = 8;
684
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300685 return wm_size;
686}
687
Ville Syrjälä6d5019b2017-04-21 21:14:20 +0300688static int intel_wm_num_levels(struct drm_i915_private *dev_priv)
689{
690 return dev_priv->wm.max_level + 1;
691}
692
Ville Syrjälä24304d82017-03-14 17:10:49 +0200693static bool intel_wm_plane_visible(const struct intel_crtc_state *crtc_state,
694 const struct intel_plane_state *plane_state)
695{
696 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
697
698 /* FIXME check the 'enable' instead */
699 if (!crtc_state->base.active)
700 return false;
701
702 /*
703 * Treat cursor with fb as always visible since cursor updates
704 * can happen faster than the vrefresh rate, and the current
705 * watermark code doesn't handle that correctly. Cursor updates
706 * which set/clear the fb or change the cursor size are going
707 * to get throttled by intel_legacy_cursor_update() to work
708 * around this problem with the watermark code.
709 */
710 if (plane->id == PLANE_CURSOR)
711 return plane_state->base.fb != NULL;
712 else
713 return plane_state->base.visible;
714}
715
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200716static struct intel_crtc *single_enabled_crtc(struct drm_i915_private *dev_priv)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300717{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200718 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300719
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200720 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200721 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300722 if (enabled)
723 return NULL;
724 enabled = crtc;
725 }
726 }
727
728 return enabled;
729}
730
Ville Syrjälä432081b2016-10-31 22:37:03 +0200731static void pineview_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732{
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200733 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200734 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300735 const struct cxsr_latency *latency;
736 u32 reg;
737 unsigned long wm;
738
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100739 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
740 dev_priv->is_ddr3,
741 dev_priv->fsb_freq,
742 dev_priv->mem_freq);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300743 if (!latency) {
744 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300745 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300746 return;
747 }
748
Ville Syrjäläffc7a762016-10-31 22:37:21 +0200749 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300750 if (crtc) {
Ville Syrjäläefc26112016-10-31 22:37:04 +0200751 const struct drm_display_mode *adjusted_mode =
752 &crtc->config->base.adjusted_mode;
753 const struct drm_framebuffer *fb =
754 crtc->base.primary->state->fb;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200755 int cpp = fb->format->cpp[0];
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300756 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300757
758 /* Display SR */
759 wm = intel_calculate_wm(clock, &pineview_display_wm,
760 pineview_display_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200761 cpp, latency->display_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300762 reg = I915_READ(DSPFW1);
763 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200764 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300765 I915_WRITE(DSPFW1, reg);
766 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
767
768 /* cursor SR */
769 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
770 pineview_display_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300771 4, latency->cursor_sr);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300772 reg = I915_READ(DSPFW3);
773 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200774 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300775 I915_WRITE(DSPFW3, reg);
776
777 /* Display HPLL off SR */
778 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
779 pineview_display_hplloff_wm.fifo_size,
Ville Syrjäläac484962016-01-20 21:05:26 +0200780 cpp, latency->display_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300781 reg = I915_READ(DSPFW3);
782 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200783 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784 I915_WRITE(DSPFW3, reg);
785
786 /* cursor HPLL off SR */
787 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
788 pineview_display_hplloff_wm.fifo_size,
Ville Syrjälä99834b12017-04-21 21:14:24 +0300789 4, latency->cursor_hpll_disable);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300790 reg = I915_READ(DSPFW3);
791 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200792 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793 I915_WRITE(DSPFW3, reg);
794 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
795
Imre Deak5209b1f2014-07-01 12:36:17 +0300796 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300798 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 }
800}
801
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200802static bool g4x_compute_wm0(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300803 int plane,
804 const struct intel_watermark_params *display,
805 int display_latency_ns,
806 const struct intel_watermark_params *cursor,
807 int cursor_latency_ns,
808 int *plane_wm,
809 int *cursor_wm)
810{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200811 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300812 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200813 const struct drm_framebuffer *fb;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300814 int htotal, plane_width, cursor_width, clock, cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300815 int line_time_us, line_count;
816 int entries, tlb_miss;
817
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200818 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200819 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300820 *cursor_wm = cursor->guard_size;
821 *plane_wm = display->guard_size;
822 return false;
823 }
824
Ville Syrjäläefc26112016-10-31 22:37:04 +0200825 adjusted_mode = &crtc->config->base.adjusted_mode;
826 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100827 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800828 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300829 plane_width = crtc->config->pipe_src_w;
830 cursor_width = crtc->base.cursor->state->crtc_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200831 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300832
833 /* Use the small buffer method to calculate plane watermark */
Ville Syrjäläac484962016-01-20 21:05:26 +0200834 entries = ((clock * cpp / 1000) * display_latency_ns) / 1000;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300835 tlb_miss = display->fifo_size*display->cacheline_size - plane_width * cpp * 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836 if (tlb_miss > 0)
837 entries += tlb_miss;
838 entries = DIV_ROUND_UP(entries, display->cacheline_size);
839 *plane_wm = entries + display->guard_size;
840 if (*plane_wm > (int)display->max_wm)
841 *plane_wm = display->max_wm;
842
843 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200844 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300845 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Ville Syrjälä624a0ac2017-04-21 21:14:25 +0300846 entries = line_count * cursor_width * 4;
847 tlb_miss = cursor->fifo_size*cursor->cacheline_size - cursor_width * 4 * 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300848 if (tlb_miss > 0)
849 entries += tlb_miss;
850 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
851 *cursor_wm = entries + cursor->guard_size;
852 if (*cursor_wm > (int)cursor->max_wm)
853 *cursor_wm = (int)cursor->max_wm;
854
855 return true;
856}
857
858/*
859 * Check the wm result.
860 *
861 * If any calculated watermark values is larger than the maximum value that
862 * can be programmed into the associated watermark register, that watermark
863 * must be disabled.
864 */
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200865static bool g4x_check_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300866 int display_wm, int cursor_wm,
867 const struct intel_watermark_params *display,
868 const struct intel_watermark_params *cursor)
869{
870 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
871 display_wm, cursor_wm);
872
873 if (display_wm > display->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100874 DRM_DEBUG_KMS("display watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300875 display_wm, display->max_wm);
876 return false;
877 }
878
879 if (cursor_wm > cursor->max_wm) {
Tvrtko Ursulinae9400c2016-10-13 11:09:25 +0100880 DRM_DEBUG_KMS("cursor watermark is too large(%d/%u), disabling\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300881 cursor_wm, cursor->max_wm);
882 return false;
883 }
884
885 if (!(display_wm || cursor_wm)) {
886 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
887 return false;
888 }
889
890 return true;
891}
892
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200893static bool g4x_compute_srwm(struct drm_i915_private *dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894 int plane,
895 int latency_ns,
896 const struct intel_watermark_params *display,
897 const struct intel_watermark_params *cursor,
898 int *display_wm, int *cursor_wm)
899{
Ville Syrjäläefc26112016-10-31 22:37:04 +0200900 struct intel_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300901 const struct drm_display_mode *adjusted_mode;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200902 const struct drm_framebuffer *fb;
Ville Syrjäläac484962016-01-20 21:05:26 +0200903 int hdisplay, htotal, cpp, clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300904 unsigned long line_time_us;
905 int line_count, line_size;
906 int small, large;
907 int entries;
908
909 if (!latency_ns) {
910 *display_wm = *cursor_wm = 0;
911 return false;
912 }
913
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200914 crtc = intel_get_crtc_for_plane(dev_priv, plane);
Ville Syrjäläefc26112016-10-31 22:37:04 +0200915 adjusted_mode = &crtc->config->base.adjusted_mode;
916 fb = crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100917 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800918 htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +0200919 hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200920 cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300921
Ville Syrjälä922044c2014-02-14 14:18:57 +0200922 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300923 line_count = (latency_ns / line_time_us + 1000) / 1000;
Ville Syrjäläac484962016-01-20 21:05:26 +0200924 line_size = hdisplay * cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300925
926 /* Use the minimum of the small and large buffer method for primary */
Ville Syrjäläac484962016-01-20 21:05:26 +0200927 small = ((clock * cpp / 1000) * latency_ns) / 1000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300928 large = line_count * line_size;
929
930 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
931 *display_wm = entries + display->guard_size;
932
933 /* calculate the self-refresh watermark for display cursor */
Ville Syrjälä99834b12017-04-21 21:14:24 +0300934 entries = line_count * 4 * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300935 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
936 *cursor_wm = entries + cursor->guard_size;
937
Ville Syrjäläf0ce2312016-10-31 22:37:08 +0200938 return g4x_check_srwm(dev_priv,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300939 *display_wm, *cursor_wm,
940 display, cursor);
941}
942
Ville Syrjälä15665972015-03-10 16:16:28 +0200943#define FW_WM_VLV(value, plane) \
944 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
945
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200946static void vlv_write_wm_values(struct drm_i915_private *dev_priv,
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200947 const struct vlv_wm_values *wm)
948{
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200949 enum pipe pipe;
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200950
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200951 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläc137d662017-03-02 19:15:06 +0200952 trace_vlv_wm(intel_get_crtc_for_pipe(dev_priv, pipe), wm);
953
Ville Syrjälä50f4cae2016-11-28 19:37:15 +0200954 I915_WRITE(VLV_DDL(pipe),
955 (wm->ddl[pipe].plane[PLANE_CURSOR] << DDL_CURSOR_SHIFT) |
956 (wm->ddl[pipe].plane[PLANE_SPRITE1] << DDL_SPRITE_SHIFT(1)) |
957 (wm->ddl[pipe].plane[PLANE_SPRITE0] << DDL_SPRITE_SHIFT(0)) |
958 (wm->ddl[pipe].plane[PLANE_PRIMARY] << DDL_PLANE_SHIFT));
959 }
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200960
Ville Syrjälä6fe6a7f2016-11-28 19:37:14 +0200961 /*
962 * Zero the (unused) WM1 watermarks, and also clear all the
963 * high order bits so that there are no out of bounds values
964 * present in the registers during the reprogramming.
965 */
966 I915_WRITE(DSPHOWM, 0);
967 I915_WRITE(DSPHOWM1, 0);
968 I915_WRITE(DSPFW4, 0);
969 I915_WRITE(DSPFW5, 0);
970 I915_WRITE(DSPFW6, 0);
971
Ville Syrjäläae801522015-03-05 21:19:49 +0200972 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200973 FW_WM(wm->sr.plane, SR) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200974 FW_WM(wm->pipe[PIPE_B].plane[PLANE_CURSOR], CURSORB) |
975 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_PRIMARY], PLANEB) |
976 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_PRIMARY], PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200977 I915_WRITE(DSPFW2,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200978 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE1], SPRITEB) |
979 FW_WM(wm->pipe[PIPE_A].plane[PLANE_CURSOR], CURSORA) |
980 FW_WM_VLV(wm->pipe[PIPE_A].plane[PLANE_SPRITE0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200981 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200982 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200983
984 if (IS_CHERRYVIEW(dev_priv)) {
985 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200986 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
987 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200988 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200989 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE1], SPRITEF) |
990 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_SPRITE0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200991 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä1b313892016-11-28 19:37:08 +0200992 FW_WM_VLV(wm->pipe[PIPE_C].plane[PLANE_PRIMARY], PLANEC) |
993 FW_WM(wm->pipe[PIPE_C].plane[PLANE_CURSOR], CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200994 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200995 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +0200996 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE1] >> 8, SPRITEF_HI) |
997 FW_WM(wm->pipe[PIPE_C].plane[PLANE_SPRITE0] >> 8, SPRITEE_HI) |
998 FW_WM(wm->pipe[PIPE_C].plane[PLANE_PRIMARY] >> 8, PLANEC_HI) |
999 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1000 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1001 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1002 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1003 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1004 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001005 } else {
1006 I915_WRITE(DSPFW7,
Ville Syrjälä1b313892016-11-28 19:37:08 +02001007 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE1], SPRITED) |
1008 FW_WM_VLV(wm->pipe[PIPE_B].plane[PLANE_SPRITE0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +02001009 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +02001010 FW_WM(wm->sr.plane >> 9, SR_HI) |
Ville Syrjälä1b313892016-11-28 19:37:08 +02001011 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE1] >> 8, SPRITED_HI) |
1012 FW_WM(wm->pipe[PIPE_B].plane[PLANE_SPRITE0] >> 8, SPRITEC_HI) |
1013 FW_WM(wm->pipe[PIPE_B].plane[PLANE_PRIMARY] >> 8, PLANEB_HI) |
1014 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE1] >> 8, SPRITEB_HI) |
1015 FW_WM(wm->pipe[PIPE_A].plane[PLANE_SPRITE0] >> 8, SPRITEA_HI) |
1016 FW_WM(wm->pipe[PIPE_A].plane[PLANE_PRIMARY] >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +02001017 }
1018
1019 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001020}
1021
Ville Syrjälä15665972015-03-10 16:16:28 +02001022#undef FW_WM_VLV
1023
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001024/* latency must be in 0.1us units. */
1025static unsigned int vlv_wm_method2(unsigned int pixel_rate,
1026 unsigned int pipe_htotal,
1027 unsigned int horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001028 unsigned int cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001029 unsigned int latency)
1030{
1031 unsigned int ret;
1032
1033 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001034 ret = (ret + 1) * horiz_pixels * cpp;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001035 ret = DIV_ROUND_UP(ret, 64);
1036
1037 return ret;
1038}
1039
Ville Syrjäläbb726512016-10-31 22:37:24 +02001040static void vlv_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001041{
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001042 /* all latencies in usec */
1043 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
1044
Ville Syrjälä58590c12015-09-08 21:05:12 +03001045 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
1046
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001047 if (IS_CHERRYVIEW(dev_priv)) {
1048 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
1049 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001050
1051 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001052 }
1053}
1054
Ville Syrjäläe339d672016-11-28 19:37:17 +02001055static uint16_t vlv_compute_wm_level(const struct intel_crtc_state *crtc_state,
1056 const struct intel_plane_state *plane_state,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001057 int level)
1058{
Ville Syrjäläe339d672016-11-28 19:37:17 +02001059 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001060 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjäläe339d672016-11-28 19:37:17 +02001061 const struct drm_display_mode *adjusted_mode =
1062 &crtc_state->base.adjusted_mode;
Ville Syrjäläac484962016-01-20 21:05:26 +02001063 int clock, htotal, cpp, width, wm;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001064
1065 if (dev_priv->wm.pri_latency[level] == 0)
1066 return USHRT_MAX;
1067
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001068 if (!intel_wm_plane_visible(crtc_state, plane_state))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001069 return 0;
1070
Daniel Vetteref426c12017-01-04 11:41:10 +01001071 cpp = plane_state->base.fb->format->cpp[0];
Ville Syrjäläe339d672016-11-28 19:37:17 +02001072 clock = adjusted_mode->crtc_clock;
1073 htotal = adjusted_mode->crtc_htotal;
1074 width = crtc_state->pipe_src_w;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001075 if (WARN_ON(htotal == 0))
1076 htotal = 1;
1077
Ville Syrjälä709f3fc2017-03-03 17:19:26 +02001078 if (plane->id == PLANE_CURSOR) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001079 /*
1080 * FIXME the formula gives values that are
1081 * too big for the cursor FIFO, and hence we
1082 * would never be able to use cursors. For
1083 * now just hardcode the watermark.
1084 */
1085 wm = 63;
1086 } else {
Ville Syrjäläac484962016-01-20 21:05:26 +02001087 wm = vlv_wm_method2(clock, htotal, width, cpp,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001088 dev_priv->wm.pri_latency[level] * 10);
1089 }
1090
1091 return min_t(int, wm, USHRT_MAX);
1092}
1093
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001094static bool vlv_need_sprite0_fifo_workaround(unsigned int active_planes)
1095{
1096 return (active_planes & (BIT(PLANE_SPRITE0) |
1097 BIT(PLANE_SPRITE1))) == BIT(PLANE_SPRITE1);
1098}
1099
Ville Syrjälä5012e602017-03-02 19:14:56 +02001100static int vlv_compute_fifo(struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001101{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001102 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001103 const struct g4x_pipe_wm *raw =
Ville Syrjälä5012e602017-03-02 19:14:56 +02001104 &crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2];
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001105 struct vlv_fifo_state *fifo_state = &crtc_state->wm.vlv.fifo_state;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001106 unsigned int active_planes = crtc_state->active_planes & ~BIT(PLANE_CURSOR);
1107 int num_active_planes = hweight32(active_planes);
1108 const int fifo_size = 511;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001109 int fifo_extra, fifo_left = fifo_size;
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001110 int sprite0_fifo_extra = 0;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001111 unsigned int total_rate;
1112 enum plane_id plane_id;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001113
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001114 /*
1115 * When enabling sprite0 after sprite1 has already been enabled
1116 * we tend to get an underrun unless sprite0 already has some
1117 * FIFO space allcoated. Hence we always allocate at least one
1118 * cacheline for sprite0 whenever sprite1 is enabled.
1119 *
1120 * All other plane enable sequences appear immune to this problem.
1121 */
1122 if (vlv_need_sprite0_fifo_workaround(active_planes))
1123 sprite0_fifo_extra = 1;
1124
Ville Syrjälä5012e602017-03-02 19:14:56 +02001125 total_rate = raw->plane[PLANE_PRIMARY] +
1126 raw->plane[PLANE_SPRITE0] +
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001127 raw->plane[PLANE_SPRITE1] +
1128 sprite0_fifo_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001129
Ville Syrjälä5012e602017-03-02 19:14:56 +02001130 if (total_rate > fifo_size)
1131 return -EINVAL;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001132
Ville Syrjälä5012e602017-03-02 19:14:56 +02001133 if (total_rate == 0)
1134 total_rate = 1;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001135
Ville Syrjälä5012e602017-03-02 19:14:56 +02001136 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001137 unsigned int rate;
1138
Ville Syrjälä5012e602017-03-02 19:14:56 +02001139 if ((active_planes & BIT(plane_id)) == 0) {
1140 fifo_state->plane[plane_id] = 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001141 continue;
1142 }
1143
Ville Syrjälä5012e602017-03-02 19:14:56 +02001144 rate = raw->plane[plane_id];
1145 fifo_state->plane[plane_id] = fifo_size * rate / total_rate;
1146 fifo_left -= fifo_state->plane[plane_id];
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001147 }
1148
Ville Syrjälä1a10ae62017-03-02 19:15:03 +02001149 fifo_state->plane[PLANE_SPRITE0] += sprite0_fifo_extra;
1150 fifo_left -= sprite0_fifo_extra;
1151
Ville Syrjälä5012e602017-03-02 19:14:56 +02001152 fifo_state->plane[PLANE_CURSOR] = 63;
1153
1154 fifo_extra = DIV_ROUND_UP(fifo_left, num_active_planes ?: 1);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001155
1156 /* spread the remainder evenly */
Ville Syrjälä5012e602017-03-02 19:14:56 +02001157 for_each_plane_id_on_crtc(crtc, plane_id) {
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001158 int plane_extra;
1159
1160 if (fifo_left == 0)
1161 break;
1162
Ville Syrjälä5012e602017-03-02 19:14:56 +02001163 if ((active_planes & BIT(plane_id)) == 0)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001164 continue;
1165
1166 plane_extra = min(fifo_extra, fifo_left);
Ville Syrjälä5012e602017-03-02 19:14:56 +02001167 fifo_state->plane[plane_id] += plane_extra;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001168 fifo_left -= plane_extra;
1169 }
1170
Ville Syrjälä5012e602017-03-02 19:14:56 +02001171 WARN_ON(active_planes != 0 && fifo_left != 0);
1172
1173 /* give it all to the first plane if none are active */
1174 if (active_planes == 0) {
1175 WARN_ON(fifo_left != fifo_size);
1176 fifo_state->plane[PLANE_PRIMARY] = fifo_left;
1177 }
1178
1179 return 0;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001180}
1181
Ville Syrjäläff32c542017-03-02 19:14:57 +02001182/* mark all levels starting from 'level' as invalid */
1183static void vlv_invalidate_wms(struct intel_crtc *crtc,
1184 struct vlv_wm_state *wm_state, int level)
1185{
1186 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1187
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001188 for (; level < intel_wm_num_levels(dev_priv); level++) {
Ville Syrjäläff32c542017-03-02 19:14:57 +02001189 enum plane_id plane_id;
1190
1191 for_each_plane_id_on_crtc(crtc, plane_id)
1192 wm_state->wm[level].plane[plane_id] = USHRT_MAX;
1193
1194 wm_state->sr[level].cursor = USHRT_MAX;
1195 wm_state->sr[level].plane = USHRT_MAX;
1196 }
1197}
1198
Ville Syrjälä26cca0e2016-11-28 19:37:09 +02001199static u16 vlv_invert_wm_value(u16 wm, u16 fifo_size)
1200{
1201 if (wm > fifo_size)
1202 return USHRT_MAX;
1203 else
1204 return fifo_size - wm;
1205}
1206
Ville Syrjäläff32c542017-03-02 19:14:57 +02001207/*
1208 * Starting from 'level' set all higher
1209 * levels to 'value' in the "raw" watermarks.
1210 */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001211static bool vlv_raw_plane_wm_set(struct intel_crtc_state *crtc_state,
Ville Syrjäläff32c542017-03-02 19:14:57 +02001212 int level, enum plane_id plane_id, u16 value)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001213{
Ville Syrjäläff32c542017-03-02 19:14:57 +02001214 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001215 int num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001216 bool dirty = false;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001217
Ville Syrjäläff32c542017-03-02 19:14:57 +02001218 for (; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001219 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001220
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001221 dirty |= raw->plane[plane_id] != value;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001222 raw->plane[plane_id] = value;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001223 }
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001224
1225 return dirty;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001226}
1227
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001228static bool vlv_raw_plane_wm_compute(struct intel_crtc_state *crtc_state,
1229 const struct intel_plane_state *plane_state)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001230{
1231 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
1232 enum plane_id plane_id = plane->id;
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001233 int num_levels = intel_wm_num_levels(to_i915(plane->base.dev));
Ville Syrjäläff32c542017-03-02 19:14:57 +02001234 int level;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001235 bool dirty = false;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001236
Ville Syrjäläa07102f2017-03-03 17:19:27 +02001237 if (!intel_wm_plane_visible(crtc_state, plane_state)) {
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001238 dirty |= vlv_raw_plane_wm_set(crtc_state, 0, plane_id, 0);
1239 goto out;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001240 }
1241
1242 for (level = 0; level < num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001243 struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001244 int wm = vlv_compute_wm_level(crtc_state, plane_state, level);
1245 int max_wm = plane_id == PLANE_CURSOR ? 63 : 511;
1246
Ville Syrjäläff32c542017-03-02 19:14:57 +02001247 if (wm > max_wm)
1248 break;
1249
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001250 dirty |= raw->plane[plane_id] != wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001251 raw->plane[plane_id] = wm;
1252 }
1253
1254 /* mark all higher levels as invalid */
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001255 dirty |= vlv_raw_plane_wm_set(crtc_state, level, plane_id, USHRT_MAX);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001256
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001257out:
1258 if (dirty)
Ville Syrjälä57a65282017-04-21 21:14:22 +03001259 DRM_DEBUG_KMS("%s watermarks: PM2=%d, PM5=%d, DDR DVFS=%d\n",
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001260 plane->base.name,
1261 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM2].plane[plane_id],
1262 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_PM5].plane[plane_id],
1263 crtc_state->wm.vlv.raw[VLV_WM_LEVEL_DDR_DVFS].plane[plane_id]);
1264
1265 return dirty;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001266}
1267
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001268static bool vlv_raw_plane_wm_is_valid(const struct intel_crtc_state *crtc_state,
1269 enum plane_id plane_id, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001270{
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001271 const struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02001272 &crtc_state->wm.vlv.raw[level];
1273 const struct vlv_fifo_state *fifo_state =
1274 &crtc_state->wm.vlv.fifo_state;
1275
1276 return raw->plane[plane_id] <= fifo_state->plane[plane_id];
1277}
1278
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001279static bool vlv_raw_crtc_wm_is_valid(const struct intel_crtc_state *crtc_state, int level)
Ville Syrjäläff32c542017-03-02 19:14:57 +02001280{
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001281 return vlv_raw_plane_wm_is_valid(crtc_state, PLANE_PRIMARY, level) &&
1282 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE0, level) &&
1283 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_SPRITE1, level) &&
1284 vlv_raw_plane_wm_is_valid(crtc_state, PLANE_CURSOR, level);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001285}
1286
1287static int vlv_compute_pipe_wm(struct intel_crtc_state *crtc_state)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001288{
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001289 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001290 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001291 struct intel_atomic_state *state =
1292 to_intel_atomic_state(crtc_state->base.state);
Ville Syrjälä855c79f2017-03-02 19:14:54 +02001293 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001294 const struct vlv_fifo_state *fifo_state =
1295 &crtc_state->wm.vlv.fifo_state;
1296 int num_active_planes = hweight32(crtc_state->active_planes &
1297 ~BIT(PLANE_CURSOR));
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001298 bool needs_modeset = drm_atomic_crtc_needs_modeset(&crtc_state->base);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001299 struct intel_plane_state *plane_state;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001300 struct intel_plane *plane;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001301 enum plane_id plane_id;
1302 int level, ret, i;
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001303 unsigned int dirty = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001304
Ville Syrjäläff32c542017-03-02 19:14:57 +02001305 for_each_intel_plane_in_state(state, plane, plane_state, i) {
1306 const struct intel_plane_state *old_plane_state =
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001307 to_intel_plane_state(plane->base.state);
1308
Ville Syrjäläff32c542017-03-02 19:14:57 +02001309 if (plane_state->base.crtc != &crtc->base &&
1310 old_plane_state->base.crtc != &crtc->base)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001311 continue;
1312
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001313 if (vlv_raw_plane_wm_compute(crtc_state, plane_state))
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001314 dirty |= BIT(plane->id);
1315 }
1316
1317 /*
1318 * DSPARB registers may have been reset due to the
1319 * power well being turned off. Make sure we restore
1320 * them to a consistent state even if no primary/sprite
1321 * planes are initially active.
1322 */
1323 if (needs_modeset)
1324 crtc_state->fifo_changed = true;
1325
1326 if (!dirty)
1327 return 0;
1328
1329 /* cursor changes don't warrant a FIFO recompute */
1330 if (dirty & ~BIT(PLANE_CURSOR)) {
1331 const struct intel_crtc_state *old_crtc_state =
1332 to_intel_crtc_state(crtc->base.state);
1333 const struct vlv_fifo_state *old_fifo_state =
1334 &old_crtc_state->wm.vlv.fifo_state;
1335
1336 ret = vlv_compute_fifo(crtc_state);
1337 if (ret)
1338 return ret;
1339
1340 if (needs_modeset ||
1341 memcmp(old_fifo_state, fifo_state,
1342 sizeof(*fifo_state)) != 0)
1343 crtc_state->fifo_changed = true;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001344 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001345
Ville Syrjäläff32c542017-03-02 19:14:57 +02001346 /* initially allow all levels */
Ville Syrjälä6d5019b2017-04-21 21:14:20 +03001347 wm_state->num_levels = intel_wm_num_levels(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02001348 /*
1349 * Note that enabling cxsr with no primary/sprite planes
1350 * enabled can wedge the pipe. Hence we only allow cxsr
1351 * with exactly one enabled primary/sprite plane.
1352 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001353 wm_state->cxsr = crtc->pipe != PIPE_C && num_active_planes == 1;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001354
Ville Syrjälä5012e602017-03-02 19:14:56 +02001355 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001356 const struct g4x_pipe_wm *raw = &crtc_state->wm.vlv.raw[level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001357 const int sr_fifo_size = INTEL_INFO(dev_priv)->num_pipes * 512 - 1;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001358
Ville Syrjälä77d14ee2017-04-21 21:14:18 +03001359 if (!vlv_raw_crtc_wm_is_valid(crtc_state, level))
Ville Syrjäläff32c542017-03-02 19:14:57 +02001360 break;
Ville Syrjälä5012e602017-03-02 19:14:56 +02001361
Ville Syrjäläff32c542017-03-02 19:14:57 +02001362 for_each_plane_id_on_crtc(crtc, plane_id) {
1363 wm_state->wm[level].plane[plane_id] =
1364 vlv_invert_wm_value(raw->plane[plane_id],
1365 fifo_state->plane[plane_id]);
1366 }
1367
1368 wm_state->sr[level].plane =
1369 vlv_invert_wm_value(max3(raw->plane[PLANE_PRIMARY],
Ville Syrjälä5012e602017-03-02 19:14:56 +02001370 raw->plane[PLANE_SPRITE0],
Ville Syrjäläff32c542017-03-02 19:14:57 +02001371 raw->plane[PLANE_SPRITE1]),
1372 sr_fifo_size);
1373
1374 wm_state->sr[level].cursor =
1375 vlv_invert_wm_value(raw->plane[PLANE_CURSOR],
1376 63);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001377 }
1378
Ville Syrjäläff32c542017-03-02 19:14:57 +02001379 if (level == 0)
1380 return -EINVAL;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001381
Ville Syrjäläff32c542017-03-02 19:14:57 +02001382 /* limit to only levels we can actually handle */
1383 wm_state->num_levels = level;
1384
1385 /* invalidate the higher levels */
1386 vlv_invalidate_wms(crtc, wm_state, level);
1387
1388 return 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389}
1390
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001391#define VLV_FIFO(plane, value) \
1392 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1393
Ville Syrjäläff32c542017-03-02 19:14:57 +02001394static void vlv_atomic_update_fifo(struct intel_atomic_state *state,
1395 struct intel_crtc_state *crtc_state)
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001396{
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001397 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001398 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä814e7f02017-03-02 19:14:55 +02001399 const struct vlv_fifo_state *fifo_state =
1400 &crtc_state->wm.vlv.fifo_state;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001401 int sprite0_start, sprite1_start, fifo_size;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001402
Ville Syrjälä236c48e2017-03-02 19:14:58 +02001403 if (!crtc_state->fifo_changed)
1404 return;
1405
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001406 sprite0_start = fifo_state->plane[PLANE_PRIMARY];
1407 sprite1_start = fifo_state->plane[PLANE_SPRITE0] + sprite0_start;
1408 fifo_size = fifo_state->plane[PLANE_SPRITE1] + sprite1_start;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001409
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02001410 WARN_ON(fifo_state->plane[PLANE_CURSOR] != 63);
1411 WARN_ON(fifo_size != 511);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001412
Ville Syrjäläc137d662017-03-02 19:15:06 +02001413 trace_vlv_fifo_size(crtc, sprite0_start, sprite1_start, fifo_size);
1414
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001415 /*
1416 * uncore.lock serves a double purpose here. It allows us to
1417 * use the less expensive I915_{READ,WRITE}_FW() functions, and
1418 * it protects the DSPARB registers from getting clobbered by
1419 * parallel updates from multiple pipes.
1420 *
1421 * intel_pipe_update_start() has already disabled interrupts
1422 * for us, so a plain spin_lock() is sufficient here.
1423 */
1424 spin_lock(&dev_priv->uncore.lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001425
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001426 switch (crtc->pipe) {
1427 uint32_t dsparb, dsparb2, dsparb3;
1428 case PIPE_A:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001429 dsparb = I915_READ_FW(DSPARB);
1430 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001431
1432 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1433 VLV_FIFO(SPRITEB, 0xff));
1434 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1435 VLV_FIFO(SPRITEB, sprite1_start));
1436
1437 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1438 VLV_FIFO(SPRITEB_HI, 0x1));
1439 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1440 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1441
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001442 I915_WRITE_FW(DSPARB, dsparb);
1443 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001444 break;
1445 case PIPE_B:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001446 dsparb = I915_READ_FW(DSPARB);
1447 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001448
1449 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1450 VLV_FIFO(SPRITED, 0xff));
1451 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1452 VLV_FIFO(SPRITED, sprite1_start));
1453
1454 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1455 VLV_FIFO(SPRITED_HI, 0xff));
1456 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1457 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1458
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001459 I915_WRITE_FW(DSPARB, dsparb);
1460 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001461 break;
1462 case PIPE_C:
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001463 dsparb3 = I915_READ_FW(DSPARB3);
1464 dsparb2 = I915_READ_FW(DSPARB2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001465
1466 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1467 VLV_FIFO(SPRITEF, 0xff));
1468 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1469 VLV_FIFO(SPRITEF, sprite1_start));
1470
1471 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1472 VLV_FIFO(SPRITEF_HI, 0xff));
1473 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1474 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1475
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001476 I915_WRITE_FW(DSPARB3, dsparb3);
1477 I915_WRITE_FW(DSPARB2, dsparb2);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001478 break;
1479 default:
1480 break;
1481 }
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001482
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001483 POSTING_READ_FW(DSPARB);
Ville Syrjälä467a14d2016-12-05 16:13:28 +02001484
Ville Syrjälä44e921d2017-03-09 17:44:34 +02001485 spin_unlock(&dev_priv->uncore.lock);
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001486}
1487
1488#undef VLV_FIFO
1489
Ville Syrjälä4841da52017-03-02 19:14:59 +02001490static int vlv_compute_intermediate_wm(struct drm_device *dev,
1491 struct intel_crtc *crtc,
1492 struct intel_crtc_state *crtc_state)
1493{
1494 struct vlv_wm_state *intermediate = &crtc_state->wm.vlv.intermediate;
1495 const struct vlv_wm_state *optimal = &crtc_state->wm.vlv.optimal;
1496 const struct vlv_wm_state *active = &crtc->wm.active.vlv;
1497 int level;
1498
1499 intermediate->num_levels = min(optimal->num_levels, active->num_levels);
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001500 intermediate->cxsr = optimal->cxsr && active->cxsr &&
1501 !crtc_state->disable_cxsr;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001502
1503 for (level = 0; level < intermediate->num_levels; level++) {
1504 enum plane_id plane_id;
1505
1506 for_each_plane_id_on_crtc(crtc, plane_id) {
1507 intermediate->wm[level].plane[plane_id] =
1508 min(optimal->wm[level].plane[plane_id],
1509 active->wm[level].plane[plane_id]);
1510 }
1511
1512 intermediate->sr[level].plane = min(optimal->sr[level].plane,
1513 active->sr[level].plane);
1514 intermediate->sr[level].cursor = min(optimal->sr[level].cursor,
1515 active->sr[level].cursor);
1516 }
1517
1518 vlv_invalidate_wms(crtc, intermediate, level);
1519
1520 /*
1521 * If our intermediate WM are identical to the final WM, then we can
1522 * omit the post-vblank programming; only update if it's different.
1523 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02001524 if (memcmp(intermediate, optimal, sizeof(*intermediate)) != 0)
1525 crtc_state->wm.need_postvbl_update = true;
Ville Syrjälä4841da52017-03-02 19:14:59 +02001526
1527 return 0;
1528}
1529
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001530static void vlv_merge_wm(struct drm_i915_private *dev_priv,
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001531 struct vlv_wm_values *wm)
1532{
1533 struct intel_crtc *crtc;
1534 int num_active_crtcs = 0;
1535
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001536 wm->level = dev_priv->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001537 wm->cxsr = true;
1538
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001539 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001540 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001541
1542 if (!crtc->active)
1543 continue;
1544
1545 if (!wm_state->cxsr)
1546 wm->cxsr = false;
1547
1548 num_active_crtcs++;
1549 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1550 }
1551
1552 if (num_active_crtcs != 1)
1553 wm->cxsr = false;
1554
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001555 if (num_active_crtcs > 1)
1556 wm->level = VLV_WM_LEVEL_PM2;
1557
Ville Syrjälä7c951c02016-11-28 19:37:10 +02001558 for_each_intel_crtc(&dev_priv->drm, crtc) {
Ville Syrjälä7eb49412017-03-02 19:14:53 +02001559 const struct vlv_wm_state *wm_state = &crtc->wm.active.vlv;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001560 enum pipe pipe = crtc->pipe;
1561
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001562 wm->pipe[pipe] = wm_state->wm[wm->level];
Ville Syrjäläff32c542017-03-02 19:14:57 +02001563 if (crtc->active && wm->cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001564 wm->sr = wm_state->sr[wm->level];
1565
Ville Syrjälä1b313892016-11-28 19:37:08 +02001566 wm->ddl[pipe].plane[PLANE_PRIMARY] = DDL_PRECISION_HIGH | 2;
1567 wm->ddl[pipe].plane[PLANE_SPRITE0] = DDL_PRECISION_HIGH | 2;
1568 wm->ddl[pipe].plane[PLANE_SPRITE1] = DDL_PRECISION_HIGH | 2;
1569 wm->ddl[pipe].plane[PLANE_CURSOR] = DDL_PRECISION_HIGH | 2;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001570 }
1571}
1572
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001573static bool is_disabling(int old, int new, int threshold)
1574{
1575 return old >= threshold && new < threshold;
1576}
1577
1578static bool is_enabling(int old, int new, int threshold)
1579{
1580 return old < threshold && new >= threshold;
1581}
1582
Ville Syrjäläff32c542017-03-02 19:14:57 +02001583static void vlv_program_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001584{
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001585 struct vlv_wm_values *old_wm = &dev_priv->wm.vlv;
1586 struct vlv_wm_values new_wm = {};
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001587
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001588 vlv_merge_wm(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001589
Ville Syrjäläff32c542017-03-02 19:14:57 +02001590 if (memcmp(old_wm, &new_wm, sizeof(new_wm)) == 0)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001591 return;
1592
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001593 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001594 chv_set_memory_dvfs(dev_priv, false);
1595
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001596 if (is_disabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001597 chv_set_memory_pm5(dev_priv, false);
1598
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001599 if (is_disabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001600 _intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001601
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001602 vlv_write_wm_values(dev_priv, &new_wm);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001603
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001604 if (is_enabling(old_wm->cxsr, new_wm.cxsr, true))
Ville Syrjälä3d90e642016-11-28 19:37:11 +02001605 _intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001606
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001607 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_PM5))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001608 chv_set_memory_pm5(dev_priv, true);
1609
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001610 if (is_enabling(old_wm->level, new_wm.level, VLV_WM_LEVEL_DDR_DVFS))
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001611 chv_set_memory_dvfs(dev_priv, true);
1612
Ville Syrjäläfa292a42016-11-28 19:37:16 +02001613 *old_wm = new_wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001614}
1615
Ville Syrjäläff32c542017-03-02 19:14:57 +02001616static void vlv_initial_watermarks(struct intel_atomic_state *state,
1617 struct intel_crtc_state *crtc_state)
1618{
1619 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1620 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1621
1622 mutex_lock(&dev_priv->wm.wm_mutex);
Ville Syrjälä4841da52017-03-02 19:14:59 +02001623 crtc->wm.active.vlv = crtc_state->wm.vlv.intermediate;
1624 vlv_program_watermarks(dev_priv);
1625 mutex_unlock(&dev_priv->wm.wm_mutex);
1626}
1627
1628static void vlv_optimize_watermarks(struct intel_atomic_state *state,
1629 struct intel_crtc_state *crtc_state)
1630{
1631 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
1633
1634 if (!crtc_state->wm.need_postvbl_update)
1635 return;
1636
1637 mutex_lock(&dev_priv->wm.wm_mutex);
1638 intel_crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
Ville Syrjäläff32c542017-03-02 19:14:57 +02001639 vlv_program_watermarks(dev_priv);
1640 mutex_unlock(&dev_priv->wm.wm_mutex);
1641}
1642
Ville Syrjäläae801522015-03-05 21:19:49 +02001643#define single_plane_enabled(mask) is_power_of_2(mask)
1644
Ville Syrjälä432081b2016-10-31 22:37:03 +02001645static void g4x_update_wm(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001646{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001647 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001648 static const int sr_latency_ns = 12000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001649 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1650 int plane_sr, cursor_sr;
1651 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001652 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001654 if (g4x_compute_wm0(dev_priv, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001655 &g4x_wm_info, pessimal_latency_ns,
1656 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001657 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001658 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001660 if (g4x_compute_wm0(dev_priv, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001661 &g4x_wm_info, pessimal_latency_ns,
1662 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001664 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001665
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666 if (single_plane_enabled(enabled) &&
Ville Syrjäläf0ce2312016-10-31 22:37:08 +02001667 g4x_compute_srwm(dev_priv, ffs(enabled) - 1,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 sr_latency_ns,
1669 &g4x_wm_info,
1670 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001671 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001672 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001673 } else {
Imre Deak98584252014-06-13 14:54:20 +03001674 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001675 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001676 plane_sr = cursor_sr = 0;
1677 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678
Ville Syrjäläa5043452014-06-28 02:04:18 +03001679 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1680 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 planea_wm, cursora_wm,
1682 planeb_wm, cursorb_wm,
1683 plane_sr, cursor_sr);
1684
1685 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001686 FW_WM(plane_sr, SR) |
1687 FW_WM(cursorb_wm, CURSORB) |
1688 FW_WM(planeb_wm, PLANEB) |
1689 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001690 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001691 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001692 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693 /* HPLL off in SR has some issues on G4x... disable it */
1694 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001695 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001696 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001697
1698 if (cxsr_enabled)
1699 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001700}
1701
Ville Syrjälä432081b2016-10-31 22:37:03 +02001702static void i965_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001703{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001704 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001705 struct intel_crtc *crtc;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001706 int srwm = 1;
1707 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001708 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001709
1710 /* Calc sr entries for one plane configs */
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001711 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001712 if (crtc) {
1713 /* self-refresh has much higher latency */
1714 static const int sr_latency_ns = 12000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001715 const struct drm_display_mode *adjusted_mode =
1716 &crtc->config->base.adjusted_mode;
1717 const struct drm_framebuffer *fb =
1718 crtc->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001719 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001720 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001721 int hdisplay = crtc->config->pipe_src_w;
Ville Syrjälä353c8592016-12-14 23:30:57 +02001722 int cpp = fb->format->cpp[0];
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001723 unsigned long line_time_us;
1724 int entries;
1725
Ville Syrjälä922044c2014-02-14 14:18:57 +02001726 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001727
1728 /* Use ns/us then divide to preserve precision */
1729 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001730 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001731 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1732 srwm = I965_FIFO_SIZE - entries;
1733 if (srwm < 0)
1734 srwm = 1;
1735 srwm &= 0x1ff;
1736 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1737 entries, srwm);
1738
1739 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjälä99834b12017-04-21 21:14:24 +03001740 4 * crtc->base.cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001741 entries = DIV_ROUND_UP(entries,
1742 i965_cursor_wm_info.cacheline_size);
1743 cursor_sr = i965_cursor_wm_info.fifo_size -
1744 (entries + i965_cursor_wm_info.guard_size);
1745
1746 if (cursor_sr > i965_cursor_wm_info.max_wm)
1747 cursor_sr = i965_cursor_wm_info.max_wm;
1748
1749 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1750 "cursor %d\n", srwm, cursor_sr);
1751
Imre Deak98584252014-06-13 14:54:20 +03001752 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001753 } else {
Imre Deak98584252014-06-13 14:54:20 +03001754 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001755 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001756 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001757 }
1758
1759 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1760 srwm);
1761
1762 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001763 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1764 FW_WM(8, CURSORB) |
1765 FW_WM(8, PLANEB) |
1766 FW_WM(8, PLANEA));
1767 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1768 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001769 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001770 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001771
1772 if (cxsr_enabled)
1773 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001774}
1775
Ville Syrjäläf4998962015-03-10 17:02:21 +02001776#undef FW_WM
1777
Ville Syrjälä432081b2016-10-31 22:37:03 +02001778static void i9xx_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001779{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001780 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001781 const struct intel_watermark_params *wm_info;
1782 uint32_t fwater_lo;
1783 uint32_t fwater_hi;
1784 int cwm, srwm = 1;
1785 int fifo_size;
1786 int planea_wm, planeb_wm;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001787 struct intel_crtc *crtc, *enabled = NULL;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001788
Ville Syrjäläa9097be2016-10-31 22:37:20 +02001789 if (IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001790 wm_info = &i945_wm_info;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001791 else if (!IS_GEN2(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001792 wm_info = &i915_wm_info;
1793 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001794 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001795
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001796 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 0);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001797 crtc = intel_get_crtc_for_plane(dev_priv, 0);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001798 if (intel_crtc_active(crtc)) {
1799 const struct drm_display_mode *adjusted_mode =
1800 &crtc->config->base.adjusted_mode;
1801 const struct drm_framebuffer *fb =
1802 crtc->base.primary->state->fb;
1803 int cpp;
1804
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001805 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001806 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001807 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001808 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001809
Damien Lespiau241bfc32013-09-25 16:45:37 +01001810 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001811 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001812 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001813 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001814 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001815 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001816 if (planea_wm > (long)wm_info->max_wm)
1817 planea_wm = wm_info->max_wm;
1818 }
1819
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001820 if (IS_GEN2(dev_priv))
Ville Syrjälä9d539102014-08-15 01:21:53 +03001821 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001822
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001823 fifo_size = dev_priv->display.get_fifo_size(dev_priv, 1);
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02001824 crtc = intel_get_crtc_for_plane(dev_priv, 1);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001825 if (intel_crtc_active(crtc)) {
1826 const struct drm_display_mode *adjusted_mode =
1827 &crtc->config->base.adjusted_mode;
1828 const struct drm_framebuffer *fb =
1829 crtc->base.primary->state->fb;
1830 int cpp;
1831
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001832 if (IS_GEN2(dev_priv))
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001833 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001834 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001835 cpp = fb->format->cpp[0];
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001836
Damien Lespiau241bfc32013-09-25 16:45:37 +01001837 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001838 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001839 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001840 if (enabled == NULL)
1841 enabled = crtc;
1842 else
1843 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001844 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001845 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001846 if (planeb_wm > (long)wm_info->max_wm)
1847 planeb_wm = wm_info->max_wm;
1848 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001849
1850 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1851
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001852 if (IS_I915GM(dev_priv) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001853 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001854
Ville Syrjäläefc26112016-10-31 22:37:04 +02001855 obj = intel_fb_obj(enabled->base.primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001856
1857 /* self-refresh seems busted with untiled */
Chris Wilson3e510a82016-08-05 10:14:23 +01001858 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001859 enabled = NULL;
1860 }
1861
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001862 /*
1863 * Overlay gets an aggressive default since video jitter is bad.
1864 */
1865 cwm = 2;
1866
1867 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001868 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001869
1870 /* Calc sr entries for one plane configs */
Ville Syrjälä03427fc2016-10-31 22:37:18 +02001871 if (HAS_FW_BLC(dev_priv) && enabled) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001872 /* self-refresh has much higher latency */
1873 static const int sr_latency_ns = 6000;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001874 const struct drm_display_mode *adjusted_mode =
1875 &enabled->config->base.adjusted_mode;
1876 const struct drm_framebuffer *fb =
1877 enabled->base.primary->state->fb;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001878 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001879 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001880 int hdisplay = enabled->config->pipe_src_w;
1881 int cpp;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001882 unsigned long line_time_us;
1883 int entries;
1884
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001885 if (IS_I915GM(dev_priv) || IS_I945GM(dev_priv))
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001886 cpp = 4;
Ville Syrjäläefc26112016-10-31 22:37:04 +02001887 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02001888 cpp = fb->format->cpp[0];
Ville Syrjälä2d1b5052016-07-29 17:57:01 +03001889
Ville Syrjälä922044c2014-02-14 14:18:57 +02001890 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001891
1892 /* Use ns/us then divide to preserve precision */
1893 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Ville Syrjäläac484962016-01-20 21:05:26 +02001894 cpp * hdisplay;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001895 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1896 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1897 srwm = wm_info->fifo_size - entries;
1898 if (srwm < 0)
1899 srwm = 1;
1900
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001901 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001902 I915_WRITE(FW_BLC_SELF,
1903 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
Ville Syrjäläacb91352016-07-29 17:57:02 +03001904 else
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001905 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1906 }
1907
1908 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1909 planea_wm, planeb_wm, cwm, srwm);
1910
1911 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1912 fwater_hi = (cwm & 0x1f);
1913
1914 /* Set request length to 8 cachelines per fetch */
1915 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1916 fwater_hi = fwater_hi | (1 << 8);
1917
1918 I915_WRITE(FW_BLC, fwater_lo);
1919 I915_WRITE(FW_BLC2, fwater_hi);
1920
Imre Deak5209b1f2014-07-01 12:36:17 +03001921 if (enabled)
1922 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001923}
1924
Ville Syrjälä432081b2016-10-31 22:37:03 +02001925static void i845_update_wm(struct intel_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001926{
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001927 struct drm_i915_private *dev_priv = to_i915(unused_crtc->base.dev);
Ville Syrjäläefc26112016-10-31 22:37:04 +02001928 struct intel_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001929 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001930 uint32_t fwater_lo;
1931 int planea_wm;
1932
Ville Syrjäläffc7a762016-10-31 22:37:21 +02001933 crtc = single_enabled_crtc(dev_priv);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001934 if (crtc == NULL)
1935 return;
1936
Ville Syrjäläefc26112016-10-31 22:37:04 +02001937 adjusted_mode = &crtc->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001938 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001939 &i845_wm_info,
Ville Syrjäläef0f5e92016-10-31 22:37:17 +02001940 dev_priv->display.get_fifo_size(dev_priv, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001941 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001942 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1943 fwater_lo |= (3<<8) | planea_wm;
1944
1945 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1946
1947 I915_WRITE(FW_BLC, fwater_lo);
1948}
1949
Ville Syrjälä37126462013-08-01 16:18:55 +03001950/* latency must be in 0.1us units. */
Ville Syrjäläac484962016-01-20 21:05:26 +02001951static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t cpp, uint32_t latency)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001952{
1953 uint64_t ret;
1954
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001955 if (WARN(latency == 0, "Latency value missing\n"))
1956 return UINT_MAX;
1957
Ville Syrjäläac484962016-01-20 21:05:26 +02001958 ret = (uint64_t) pixel_rate * cpp * latency;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001959 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1960
1961 return ret;
1962}
1963
Ville Syrjälä37126462013-08-01 16:18:55 +03001964/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001965static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Ville Syrjäläac484962016-01-20 21:05:26 +02001966 uint32_t horiz_pixels, uint8_t cpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001967 uint32_t latency)
1968{
1969 uint32_t ret;
1970
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001971 if (WARN(latency == 0, "Latency value missing\n"))
1972 return UINT_MAX;
Matt Roper15126882015-12-03 11:37:40 -08001973 if (WARN_ON(!pipe_htotal))
1974 return UINT_MAX;
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001975
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001976 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
Ville Syrjäläac484962016-01-20 21:05:26 +02001977 ret = (ret + 1) * horiz_pixels * cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001978 ret = DIV_ROUND_UP(ret, 64) + 2;
1979 return ret;
1980}
1981
Ville Syrjälä23297042013-07-05 11:57:17 +03001982static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Ville Syrjäläac484962016-01-20 21:05:26 +02001983 uint8_t cpp)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001984{
Matt Roper15126882015-12-03 11:37:40 -08001985 /*
1986 * Neither of these should be possible since this function shouldn't be
1987 * called if the CRTC is off or the plane is invisible. But let's be
1988 * extra paranoid to avoid a potential divide-by-zero if we screw up
1989 * elsewhere in the driver.
1990 */
Ville Syrjäläac484962016-01-20 21:05:26 +02001991 if (WARN_ON(!cpp))
Matt Roper15126882015-12-03 11:37:40 -08001992 return 0;
1993 if (WARN_ON(!horiz_pixels))
1994 return 0;
1995
Ville Syrjäläac484962016-01-20 21:05:26 +02001996 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * cpp) + 2;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001997}
1998
Imre Deak820c1982013-12-17 14:46:36 +02001999struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002000 uint16_t pri;
2001 uint16_t spr;
2002 uint16_t cur;
2003 uint16_t fbc;
2004};
2005
Ville Syrjälä37126462013-08-01 16:18:55 +03002006/*
2007 * For both WM_PIPE and WM_LP.
2008 * mem_value must be in 0.1us units.
2009 */
Matt Roper7221fc32015-09-24 15:53:08 -07002010static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002011 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002012 uint32_t mem_value,
2013 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002014{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002015 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002016 int cpp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002017
Ville Syrjälä24304d82017-03-14 17:10:49 +02002018 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002019 return 0;
2020
Ville Syrjälä353c8592016-12-14 23:30:57 +02002021 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002022
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002023 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002024
2025 if (!is_lp)
2026 return method1;
2027
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002028 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002029 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002030 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002031 cpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002032
2033 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002034}
2035
Ville Syrjälä37126462013-08-01 16:18:55 +03002036/*
2037 * For both WM_PIPE and WM_LP.
2038 * mem_value must be in 0.1us units.
2039 */
Matt Roper7221fc32015-09-24 15:53:08 -07002040static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002041 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002042 uint32_t mem_value)
2043{
2044 uint32_t method1, method2;
Ville Syrjälä83054942016-11-18 21:53:00 +02002045 int cpp;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002046
Ville Syrjälä24304d82017-03-14 17:10:49 +02002047 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002048 return 0;
2049
Ville Syrjälä353c8592016-12-14 23:30:57 +02002050 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002051
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002052 method1 = ilk_wm_method1(cstate->pixel_rate, cpp, mem_value);
2053 method2 = ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002054 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002055 drm_rect_width(&pstate->base.dst),
Ville Syrjäläac484962016-01-20 21:05:26 +02002056 cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002057 return min(method1, method2);
2058}
2059
Ville Syrjälä37126462013-08-01 16:18:55 +03002060/*
2061 * For both WM_PIPE and WM_LP.
2062 * mem_value must be in 0.1us units.
2063 */
Matt Roper7221fc32015-09-24 15:53:08 -07002064static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002065 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002066 uint32_t mem_value)
2067{
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002068 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002069
Ville Syrjälä24304d82017-03-14 17:10:49 +02002070 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002071 return 0;
2072
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002073 cpp = pstate->base.fb->format->cpp[0];
2074
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02002075 return ilk_wm_method2(cstate->pixel_rate,
Matt Roper7221fc32015-09-24 15:53:08 -07002076 cstate->base.adjusted_mode.crtc_htotal,
Ville Syrjäläa5509ab2017-02-17 17:01:59 +02002077 pstate->base.crtc_w, cpp, mem_value);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002078}
2079
Paulo Zanonicca32e92013-05-31 11:45:06 -03002080/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07002081static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002082 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002083 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002084{
Ville Syrjälä83054942016-11-18 21:53:00 +02002085 int cpp;
Matt Roper43d59ed2015-09-24 15:53:07 -07002086
Ville Syrjälä24304d82017-03-14 17:10:49 +02002087 if (!intel_wm_plane_visible(cstate, pstate))
Paulo Zanonicca32e92013-05-31 11:45:06 -03002088 return 0;
2089
Ville Syrjälä353c8592016-12-14 23:30:57 +02002090 cpp = pstate->base.fb->format->cpp[0];
Ville Syrjälä83054942016-11-18 21:53:00 +02002091
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002092 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->base.dst), cpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002093}
2094
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002095static unsigned int
2096ilk_display_fifo_size(const struct drm_i915_private *dev_priv)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002097{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002098 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002099 return 3072;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002100 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002101 return 768;
2102 else
2103 return 512;
2104}
2105
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002106static unsigned int
2107ilk_plane_wm_reg_max(const struct drm_i915_private *dev_priv,
2108 int level, bool is_sprite)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002109{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002110 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002111 /* BDW primary/sprite plane watermarks */
2112 return level == 0 ? 255 : 2047;
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002113 else if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002114 /* IVB/HSW primary/sprite plane watermarks */
2115 return level == 0 ? 127 : 1023;
2116 else if (!is_sprite)
2117 /* ILK/SNB primary plane watermarks */
2118 return level == 0 ? 127 : 511;
2119 else
2120 /* ILK/SNB sprite plane watermarks */
2121 return level == 0 ? 63 : 255;
2122}
2123
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002124static unsigned int
2125ilk_cursor_wm_reg_max(const struct drm_i915_private *dev_priv, int level)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002126{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002127 if (INTEL_GEN(dev_priv) >= 7)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002128 return level == 0 ? 63 : 255;
2129 else
2130 return level == 0 ? 31 : 63;
2131}
2132
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002133static unsigned int ilk_fbc_wm_reg_max(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002134{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002135 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä4e975082014-03-07 18:32:11 +02002136 return 31;
2137 else
2138 return 15;
2139}
2140
Ville Syrjälä158ae642013-08-07 13:28:19 +03002141/* Calculate the maximum primary/sprite plane watermark */
2142static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2143 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002144 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002145 enum intel_ddb_partitioning ddb_partitioning,
2146 bool is_sprite)
2147{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002148 struct drm_i915_private *dev_priv = to_i915(dev);
2149 unsigned int fifo_size = ilk_display_fifo_size(dev_priv);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002150
2151 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002152 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002153 return 0;
2154
2155 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002156 if (level == 0 || config->num_pipes_active > 1) {
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002157 fifo_size /= INTEL_INFO(dev_priv)->num_pipes;
Ville Syrjälä158ae642013-08-07 13:28:19 +03002158
2159 /*
2160 * For some reason the non self refresh
2161 * FIFO size is only half of the self
2162 * refresh FIFO size on ILK/SNB.
2163 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002164 if (INTEL_GEN(dev_priv) <= 6)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002165 fifo_size /= 2;
2166 }
2167
Ville Syrjälä240264f2013-08-07 13:29:12 +03002168 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002169 /* level 0 is always calculated with 1:1 split */
2170 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2171 if (is_sprite)
2172 fifo_size *= 5;
2173 fifo_size /= 6;
2174 } else {
2175 fifo_size /= 2;
2176 }
2177 }
2178
2179 /* clamp to max that the registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002180 return min(fifo_size, ilk_plane_wm_reg_max(dev_priv, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002181}
2182
2183/* Calculate the maximum cursor plane watermark */
2184static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002185 int level,
2186 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002187{
2188 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002189 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002190 return 64;
2191
2192 /* otherwise just report max that registers can hold */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002193 return ilk_cursor_wm_reg_max(to_i915(dev), level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002194}
2195
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002196static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002197 int level,
2198 const struct intel_wm_config *config,
2199 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002200 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002201{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002202 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2203 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2204 max->cur = ilk_cursor_wm_max(dev, level, config);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002205 max->fbc = ilk_fbc_wm_reg_max(to_i915(dev));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002206}
2207
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002208static void ilk_compute_wm_reg_maximums(const struct drm_i915_private *dev_priv,
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002209 int level,
2210 struct ilk_wm_maximums *max)
2211{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002212 max->pri = ilk_plane_wm_reg_max(dev_priv, level, false);
2213 max->spr = ilk_plane_wm_reg_max(dev_priv, level, true);
2214 max->cur = ilk_cursor_wm_reg_max(dev_priv, level);
2215 max->fbc = ilk_fbc_wm_reg_max(dev_priv);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002216}
2217
Ville Syrjäläd9395652013-10-09 19:18:10 +03002218static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002219 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002220 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002221{
2222 bool ret;
2223
2224 /* already determined to be invalid? */
2225 if (!result->enable)
2226 return false;
2227
2228 result->enable = result->pri_val <= max->pri &&
2229 result->spr_val <= max->spr &&
2230 result->cur_val <= max->cur;
2231
2232 ret = result->enable;
2233
2234 /*
2235 * HACK until we can pre-compute everything,
2236 * and thus fail gracefully if LP0 watermarks
2237 * are exceeded...
2238 */
2239 if (level == 0 && !result->enable) {
2240 if (result->pri_val > max->pri)
2241 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2242 level, result->pri_val, max->pri);
2243 if (result->spr_val > max->spr)
2244 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2245 level, result->spr_val, max->spr);
2246 if (result->cur_val > max->cur)
2247 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2248 level, result->cur_val, max->cur);
2249
2250 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2251 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2252 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2253 result->enable = true;
2254 }
2255
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002256 return ret;
2257}
2258
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002259static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002260 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002261 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002262 struct intel_crtc_state *cstate,
Matt Roper86c8bbb2015-09-24 15:53:16 -07002263 struct intel_plane_state *pristate,
2264 struct intel_plane_state *sprstate,
2265 struct intel_plane_state *curstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002266 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002267{
2268 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2269 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2270 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2271
2272 /* WM1+ latency values stored in 0.5us units */
2273 if (level > 0) {
2274 pri_latency *= 5;
2275 spr_latency *= 5;
2276 cur_latency *= 5;
2277 }
2278
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002279 if (pristate) {
2280 result->pri_val = ilk_compute_pri_wm(cstate, pristate,
2281 pri_latency, level);
2282 result->fbc_val = ilk_compute_fbc_wm(cstate, pristate, result->pri_val);
2283 }
2284
2285 if (sprstate)
2286 result->spr_val = ilk_compute_spr_wm(cstate, sprstate, spr_latency);
2287
2288 if (curstate)
2289 result->cur_val = ilk_compute_cur_wm(cstate, curstate, cur_latency);
2290
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002291 result->enable = true;
2292}
2293
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002294static uint32_t
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002295hsw_compute_linetime_wm(const struct intel_crtc_state *cstate)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002296{
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002297 const struct intel_atomic_state *intel_state =
2298 to_intel_atomic_state(cstate->base.state);
Matt Roperee91a152015-12-03 11:37:39 -08002299 const struct drm_display_mode *adjusted_mode =
2300 &cstate->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002301 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002302
Matt Roperee91a152015-12-03 11:37:39 -08002303 if (!cstate->base.active)
2304 return 0;
2305 if (WARN_ON(adjusted_mode->crtc_clock == 0))
2306 return 0;
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002307 if (WARN_ON(intel_state->cdclk.logical.cdclk == 0))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002308 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002309
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002310 /* The WM are computed with base on how long it takes to fill a single
2311 * row at the given clock rate, multiplied by 8.
2312 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002313 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2314 adjusted_mode->crtc_clock);
2315 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002316 intel_state->cdclk.logical.cdclk);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002317
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002318 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2319 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002320}
2321
Ville Syrjäläbb726512016-10-31 22:37:24 +02002322static void intel_read_wm_latency(struct drm_i915_private *dev_priv,
2323 uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002324{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002325 if (IS_GEN9(dev_priv)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002326 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002327 int ret, i;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002328 int level, max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002329
2330 /* read the first set of memory latencies[0:3] */
2331 val = 0; /* data0 to be programmed to 0 for first set */
2332 mutex_lock(&dev_priv->rps.hw_lock);
2333 ret = sandybridge_pcode_read(dev_priv,
2334 GEN9_PCODE_READ_MEM_LATENCY,
2335 &val);
2336 mutex_unlock(&dev_priv->rps.hw_lock);
2337
2338 if (ret) {
2339 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2340 return;
2341 }
2342
2343 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2344 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2345 GEN9_MEM_LATENCY_LEVEL_MASK;
2346 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2347 GEN9_MEM_LATENCY_LEVEL_MASK;
2348 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2349 GEN9_MEM_LATENCY_LEVEL_MASK;
2350
2351 /* read the second set of memory latencies[4:7] */
2352 val = 1; /* data0 to be programmed to 1 for second set */
2353 mutex_lock(&dev_priv->rps.hw_lock);
2354 ret = sandybridge_pcode_read(dev_priv,
2355 GEN9_PCODE_READ_MEM_LATENCY,
2356 &val);
2357 mutex_unlock(&dev_priv->rps.hw_lock);
2358 if (ret) {
2359 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2360 return;
2361 }
2362
2363 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2364 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2365 GEN9_MEM_LATENCY_LEVEL_MASK;
2366 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2367 GEN9_MEM_LATENCY_LEVEL_MASK;
2368 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2369 GEN9_MEM_LATENCY_LEVEL_MASK;
2370
Vandana Kannan367294b2014-11-04 17:06:46 +00002371 /*
Paulo Zanoni0727e402016-09-22 18:00:30 -03002372 * If a level n (n > 1) has a 0us latency, all levels m (m >= n)
2373 * need to be disabled. We make sure to sanitize the values out
2374 * of the punit to satisfy this requirement.
2375 */
2376 for (level = 1; level <= max_level; level++) {
2377 if (wm[level] == 0) {
2378 for (i = level + 1; i <= max_level; i++)
2379 wm[i] = 0;
2380 break;
2381 }
2382 }
2383
2384 /*
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02002385 * WaWmMemoryReadLatency:skl,glk
Damien Lespiau6f972352015-02-09 19:33:07 +00002386 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002387 * punit doesn't take into account the read latency so we need
Paulo Zanoni0727e402016-09-22 18:00:30 -03002388 * to add 2us to the various latency levels we retrieve from the
2389 * punit when level 0 response data us 0us.
Vandana Kannan367294b2014-11-04 17:06:46 +00002390 */
Paulo Zanoni0727e402016-09-22 18:00:30 -03002391 if (wm[0] == 0) {
2392 wm[0] += 2;
2393 for (level = 1; level <= max_level; level++) {
2394 if (wm[level] == 0)
2395 break;
Vandana Kannan367294b2014-11-04 17:06:46 +00002396 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002397 }
Paulo Zanoni0727e402016-09-22 18:00:30 -03002398 }
2399
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002400 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002401 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2402
2403 wm[0] = (sskpd >> 56) & 0xFF;
2404 if (wm[0] == 0)
2405 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002406 wm[1] = (sskpd >> 4) & 0xFF;
2407 wm[2] = (sskpd >> 12) & 0xFF;
2408 wm[3] = (sskpd >> 20) & 0x1FF;
2409 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002410 } else if (INTEL_GEN(dev_priv) >= 6) {
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002411 uint32_t sskpd = I915_READ(MCH_SSKPD);
2412
2413 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2414 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2415 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2416 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjäläbb726512016-10-31 22:37:24 +02002417 } else if (INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002418 uint32_t mltr = I915_READ(MLTR_ILK);
2419
2420 /* ILK primary LP0 latency is 700 ns */
2421 wm[0] = 7;
2422 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2423 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002424 }
2425}
2426
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002427static void intel_fixup_spr_wm_latency(struct drm_i915_private *dev_priv,
2428 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002429{
2430 /* ILK sprite LP0 latency is 1300 ns */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002431 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002432 wm[0] = 13;
2433}
2434
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002435static void intel_fixup_cur_wm_latency(struct drm_i915_private *dev_priv,
2436 uint16_t wm[5])
Ville Syrjälä53615a52013-08-01 16:18:50 +03002437{
2438 /* ILK cursor LP0 latency is 1300 ns */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002439 if (IS_GEN5(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002440 wm[0] = 13;
2441
2442 /* WaDoubleCursorLP3Latency:ivb */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002443 if (IS_IVYBRIDGE(dev_priv))
Ville Syrjälä53615a52013-08-01 16:18:50 +03002444 wm[3] *= 2;
2445}
2446
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002447int ilk_wm_max_level(const struct drm_i915_private *dev_priv)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002448{
2449 /* how many WM levels are we expecting */
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002450 if (INTEL_GEN(dev_priv) >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002451 return 7;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002452 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002453 return 4;
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002454 else if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002455 return 3;
2456 else
2457 return 2;
2458}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002459
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002460static void intel_print_wm_latency(struct drm_i915_private *dev_priv,
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002461 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002462 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002463{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002464 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002465
2466 for (level = 0; level <= max_level; level++) {
2467 unsigned int latency = wm[level];
2468
2469 if (latency == 0) {
2470 DRM_ERROR("%s WM%d latency not provided\n",
2471 name, level);
2472 continue;
2473 }
2474
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002475 /*
2476 * - latencies are in us on gen9.
2477 * - before then, WM1+ latency values are in 0.5us units
2478 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002479 if (IS_GEN9(dev_priv))
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002480 latency *= 10;
2481 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002482 latency *= 5;
2483
2484 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2485 name, level, wm[level],
2486 latency / 10, latency % 10);
2487 }
2488}
2489
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002490static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2491 uint16_t wm[5], uint16_t min)
2492{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002493 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002494
2495 if (wm[0] >= min)
2496 return false;
2497
2498 wm[0] = max(wm[0], min);
2499 for (level = 1; level <= max_level; level++)
2500 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2501
2502 return true;
2503}
2504
Ville Syrjäläbb726512016-10-31 22:37:24 +02002505static void snb_wm_latency_quirk(struct drm_i915_private *dev_priv)
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002506{
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002507 bool changed;
2508
2509 /*
2510 * The BIOS provided WM memory latency values are often
2511 * inadequate for high resolution displays. Adjust them.
2512 */
2513 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2514 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2515 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2516
2517 if (!changed)
2518 return;
2519
2520 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002521 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2522 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2523 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002524}
2525
Ville Syrjäläbb726512016-10-31 22:37:24 +02002526static void ilk_setup_wm_latency(struct drm_i915_private *dev_priv)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002527{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002528 intel_read_wm_latency(dev_priv, dev_priv->wm.pri_latency);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002529
2530 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2531 sizeof(dev_priv->wm.pri_latency));
2532 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2533 sizeof(dev_priv->wm.pri_latency));
2534
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002535 intel_fixup_spr_wm_latency(dev_priv, dev_priv->wm.spr_latency);
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002536 intel_fixup_cur_wm_latency(dev_priv, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002537
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002538 intel_print_wm_latency(dev_priv, "Primary", dev_priv->wm.pri_latency);
2539 intel_print_wm_latency(dev_priv, "Sprite", dev_priv->wm.spr_latency);
2540 intel_print_wm_latency(dev_priv, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002541
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002542 if (IS_GEN6(dev_priv))
Ville Syrjäläbb726512016-10-31 22:37:24 +02002543 snb_wm_latency_quirk(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002544}
2545
Ville Syrjäläbb726512016-10-31 22:37:24 +02002546static void skl_setup_wm_latency(struct drm_i915_private *dev_priv)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002547{
Ville Syrjäläbb726512016-10-31 22:37:24 +02002548 intel_read_wm_latency(dev_priv, dev_priv->wm.skl_latency);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002549 intel_print_wm_latency(dev_priv, "Gen9 Plane", dev_priv->wm.skl_latency);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002550}
2551
Matt Ropered4a6a72016-02-23 17:20:13 -08002552static bool ilk_validate_pipe_wm(struct drm_device *dev,
2553 struct intel_pipe_wm *pipe_wm)
2554{
2555 /* LP0 watermark maximums depend on this pipe alone */
2556 const struct intel_wm_config config = {
2557 .num_pipes_active = 1,
2558 .sprites_enabled = pipe_wm->sprites_enabled,
2559 .sprites_scaled = pipe_wm->sprites_scaled,
2560 };
2561 struct ilk_wm_maximums max;
2562
2563 /* LP0 watermarks always use 1/2 DDB partitioning */
2564 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2565
2566 /* At least LP0 must be valid */
2567 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0])) {
2568 DRM_DEBUG_KMS("LP0 watermark invalid\n");
2569 return false;
2570 }
2571
2572 return true;
2573}
2574
Matt Roper261a27d2015-10-08 15:28:25 -07002575/* Compute new watermarks for the pipe */
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002576static int ilk_compute_pipe_wm(struct intel_crtc_state *cstate)
Matt Roper261a27d2015-10-08 15:28:25 -07002577{
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002578 struct drm_atomic_state *state = cstate->base.state;
2579 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Matt Roper86c8bbb2015-09-24 15:53:16 -07002580 struct intel_pipe_wm *pipe_wm;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002581 struct drm_device *dev = state->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002582 const struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper43d59ed2015-09-24 15:53:07 -07002583 struct intel_plane *intel_plane;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002584 struct intel_plane_state *pristate = NULL;
Matt Roper43d59ed2015-09-24 15:53:07 -07002585 struct intel_plane_state *sprstate = NULL;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002586 struct intel_plane_state *curstate = NULL;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002587 int level, max_level = ilk_wm_max_level(dev_priv), usable_level;
Imre Deak820c1982013-12-17 14:46:36 +02002588 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002589
Matt Ropere8f1f022016-05-12 07:05:55 -07002590 pipe_wm = &cstate->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002591
Matt Roper43d59ed2015-09-24 15:53:07 -07002592 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002593 struct intel_plane_state *ps;
2594
2595 ps = intel_atomic_get_existing_plane_state(state,
2596 intel_plane);
2597 if (!ps)
2598 continue;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002599
2600 if (intel_plane->base.type == DRM_PLANE_TYPE_PRIMARY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002601 pristate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002602 else if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002603 sprstate = ps;
Matt Roper86c8bbb2015-09-24 15:53:16 -07002604 else if (intel_plane->base.type == DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002605 curstate = ps;
Matt Roper43d59ed2015-09-24 15:53:07 -07002606 }
2607
Matt Ropered4a6a72016-02-23 17:20:13 -08002608 pipe_wm->pipe_enabled = cstate->base.active;
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002609 if (sprstate) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +03002610 pipe_wm->sprites_enabled = sprstate->base.visible;
2611 pipe_wm->sprites_scaled = sprstate->base.visible &&
2612 (drm_rect_width(&sprstate->base.dst) != drm_rect_width(&sprstate->base.src) >> 16 ||
2613 drm_rect_height(&sprstate->base.dst) != drm_rect_height(&sprstate->base.src) >> 16);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01002614 }
2615
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002616 usable_level = max_level;
2617
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002618 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002619 if (INTEL_GEN(dev_priv) <= 6 && pipe_wm->sprites_enabled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002620 usable_level = 1;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002621
2622 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Ropered4a6a72016-02-23 17:20:13 -08002623 if (pipe_wm->sprites_scaled)
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002624 usable_level = 0;
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002625
Matt Roper86c8bbb2015-09-24 15:53:16 -07002626 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate,
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002627 pristate, sprstate, curstate, &pipe_wm->raw_wm[0]);
2628
2629 memset(&pipe_wm->wm, 0, sizeof(pipe_wm->wm));
2630 pipe_wm->wm[0] = pipe_wm->raw_wm[0];
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002631
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002632 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä532f7a72016-04-29 17:31:17 +03002633 pipe_wm->linetime = hsw_compute_linetime_wm(cstate);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002634
Matt Ropered4a6a72016-02-23 17:20:13 -08002635 if (!ilk_validate_pipe_wm(dev, pipe_wm))
Maarten Lankhorst1a426d62016-03-02 12:36:03 +01002636 return -EINVAL;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002637
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002638 ilk_compute_wm_reg_maximums(dev_priv, 1, &max);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002639
2640 for (level = 1; level <= max_level; level++) {
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002641 struct intel_wm_level *wm = &pipe_wm->raw_wm[level];
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002642
Matt Roper86c8bbb2015-09-24 15:53:16 -07002643 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate,
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002644 pristate, sprstate, curstate, wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002645
2646 /*
2647 * Disable any watermark level that exceeds the
2648 * register maximums since such watermarks are
2649 * always invalid.
2650 */
Maarten Lankhorst71f0a622016-03-08 10:57:16 +01002651 if (level > usable_level)
2652 continue;
2653
2654 if (ilk_validate_wm_level(level, &max, wm))
2655 pipe_wm->wm[level] = *wm;
2656 else
Maarten Lankhorstd81f04c2016-03-02 12:38:06 +01002657 usable_level = level;
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002658 }
2659
Matt Roper86c8bbb2015-09-24 15:53:16 -07002660 return 0;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002661}
2662
2663/*
Matt Ropered4a6a72016-02-23 17:20:13 -08002664 * Build a set of 'intermediate' watermark values that satisfy both the old
2665 * state and the new state. These can be programmed to the hardware
2666 * immediately.
2667 */
2668static int ilk_compute_intermediate_wm(struct drm_device *dev,
2669 struct intel_crtc *intel_crtc,
2670 struct intel_crtc_state *newstate)
2671{
Matt Ropere8f1f022016-05-12 07:05:55 -07002672 struct intel_pipe_wm *a = &newstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08002673 struct intel_pipe_wm *b = &intel_crtc->wm.active.ilk;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002674 int level, max_level = ilk_wm_max_level(to_i915(dev));
Matt Ropered4a6a72016-02-23 17:20:13 -08002675
2676 /*
2677 * Start with the final, target watermarks, then combine with the
2678 * currently active watermarks to get values that are safe both before
2679 * and after the vblank.
2680 */
Matt Ropere8f1f022016-05-12 07:05:55 -07002681 *a = newstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08002682 a->pipe_enabled |= b->pipe_enabled;
2683 a->sprites_enabled |= b->sprites_enabled;
2684 a->sprites_scaled |= b->sprites_scaled;
2685
2686 for (level = 0; level <= max_level; level++) {
2687 struct intel_wm_level *a_wm = &a->wm[level];
2688 const struct intel_wm_level *b_wm = &b->wm[level];
2689
2690 a_wm->enable &= b_wm->enable;
2691 a_wm->pri_val = max(a_wm->pri_val, b_wm->pri_val);
2692 a_wm->spr_val = max(a_wm->spr_val, b_wm->spr_val);
2693 a_wm->cur_val = max(a_wm->cur_val, b_wm->cur_val);
2694 a_wm->fbc_val = max(a_wm->fbc_val, b_wm->fbc_val);
2695 }
2696
2697 /*
2698 * We need to make sure that these merged watermark values are
2699 * actually a valid configuration themselves. If they're not,
2700 * there's no safe way to transition from the old state to
2701 * the new state, so we need to fail the atomic transaction.
2702 */
2703 if (!ilk_validate_pipe_wm(dev, a))
2704 return -EINVAL;
2705
2706 /*
2707 * If our intermediate WM are identical to the final WM, then we can
2708 * omit the post-vblank programming; only update if it's different.
2709 */
Ville Syrjälä5eeb7982017-03-02 19:15:00 +02002710 if (memcmp(a, &newstate->wm.ilk.optimal, sizeof(*a)) != 0)
2711 newstate->wm.need_postvbl_update = true;
Matt Ropered4a6a72016-02-23 17:20:13 -08002712
2713 return 0;
2714}
2715
2716/*
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002717 * Merge the watermarks from all active pipes for a specific level.
2718 */
2719static void ilk_merge_wm_level(struct drm_device *dev,
2720 int level,
2721 struct intel_wm_level *ret_wm)
2722{
2723 const struct intel_crtc *intel_crtc;
2724
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002725 ret_wm->enable = true;
2726
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002727 for_each_intel_crtc(dev, intel_crtc) {
Matt Ropered4a6a72016-02-23 17:20:13 -08002728 const struct intel_pipe_wm *active = &intel_crtc->wm.active.ilk;
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002729 const struct intel_wm_level *wm = &active->wm[level];
2730
2731 if (!active->pipe_enabled)
2732 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002733
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002734 /*
2735 * The watermark values may have been used in the past,
2736 * so we must maintain them in the registers for some
2737 * time even if the level is now disabled.
2738 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002739 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002740 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002741
2742 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2743 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2744 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2745 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2746 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002747}
2748
2749/*
2750 * Merge all low power watermarks for all active pipes.
2751 */
2752static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002753 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002754 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002755 struct intel_pipe_wm *merged)
2756{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002757 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002758 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002759 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002760
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002761 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01002762 if ((INTEL_GEN(dev_priv) <= 6 || IS_IVYBRIDGE(dev_priv)) &&
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002763 config->num_pipes_active > 1)
Ville Syrjälä1204d5b2016-04-01 21:53:18 +03002764 last_enabled_level = 0;
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002765
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002766 /* ILK: FBC WM must be disabled always */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002767 merged->fbc_wm_enabled = INTEL_GEN(dev_priv) >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002768
2769 /* merge each WM1+ level */
2770 for (level = 1; level <= max_level; level++) {
2771 struct intel_wm_level *wm = &merged->wm[level];
2772
2773 ilk_merge_wm_level(dev, level, wm);
2774
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002775 if (level > last_enabled_level)
2776 wm->enable = false;
2777 else if (!ilk_validate_wm_level(level, max, wm))
2778 /* make sure all following levels get disabled */
2779 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002780
2781 /*
2782 * The spec says it is preferred to disable
2783 * FBC WMs instead of disabling a WM level.
2784 */
2785 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002786 if (wm->enable)
2787 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002788 wm->fbc_val = 0;
2789 }
2790 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002791
2792 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2793 /*
2794 * FIXME this is racy. FBC might get enabled later.
2795 * What we should check here is whether FBC can be
2796 * enabled sometime later.
2797 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002798 if (IS_GEN5(dev_priv) && !merged->fbc_wm_enabled &&
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03002799 intel_fbc_is_active(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002800 for (level = 2; level <= max_level; level++) {
2801 struct intel_wm_level *wm = &merged->wm[level];
2802
2803 wm->enable = false;
2804 }
2805 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002806}
2807
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002808static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2809{
2810 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2811 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2812}
2813
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002814/* The value we need to program into the WM_LPx latency field */
2815static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2816{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002817 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002818
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002819 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002820 return 2 * level;
2821 else
2822 return dev_priv->wm.pri_latency[level];
2823}
2824
Imre Deak820c1982013-12-17 14:46:36 +02002825static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002826 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002827 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002828 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002829{
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002830 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002831 struct intel_crtc *intel_crtc;
2832 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002833
Ville Syrjälä0362c782013-10-09 19:17:57 +03002834 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002835 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002836
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002837 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002838 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002839 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002840
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002841 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002842
Ville Syrjälä0362c782013-10-09 19:17:57 +03002843 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002844
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002845 /*
2846 * Maintain the watermark values even if the level is
2847 * disabled. Doing otherwise could cause underruns.
2848 */
2849 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002850 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002851 (r->pri_val << WM1_LP_SR_SHIFT) |
2852 r->cur_val;
2853
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002854 if (r->enable)
2855 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2856
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002857 if (INTEL_GEN(dev_priv) >= 8)
Ville Syrjälä416f4722013-11-02 21:07:46 -07002858 results->wm_lp[wm_lp - 1] |=
2859 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2860 else
2861 results->wm_lp[wm_lp - 1] |=
2862 r->fbc_val << WM1_LP_FBC_SHIFT;
2863
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002864 /*
2865 * Always set WM1S_LP_EN when spr_val != 0, even if the
2866 * level is disabled. Doing otherwise could cause underruns.
2867 */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00002868 if (INTEL_GEN(dev_priv) <= 6 && r->spr_val) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002869 WARN_ON(wm_lp != 1);
2870 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2871 } else
2872 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002873 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002874
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002875 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002876 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002877 enum pipe pipe = intel_crtc->pipe;
Matt Ropered4a6a72016-02-23 17:20:13 -08002878 const struct intel_wm_level *r =
2879 &intel_crtc->wm.active.ilk.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002880
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002881 if (WARN_ON(!r->enable))
2882 continue;
2883
Matt Ropered4a6a72016-02-23 17:20:13 -08002884 results->wm_linetime[pipe] = intel_crtc->wm.active.ilk.linetime;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002885
2886 results->wm_pipe[pipe] =
2887 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2888 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2889 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002890 }
2891}
2892
Paulo Zanoni861f3382013-05-31 10:19:21 -03002893/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2894 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002895static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002896 struct intel_pipe_wm *r1,
2897 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002898{
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002899 int level, max_level = ilk_wm_max_level(to_i915(dev));
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002900 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002901
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002902 for (level = 1; level <= max_level; level++) {
2903 if (r1->wm[level].enable)
2904 level1 = level;
2905 if (r2->wm[level].enable)
2906 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002907 }
2908
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002909 if (level1 == level2) {
2910 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002911 return r2;
2912 else
2913 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002914 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002915 return r1;
2916 } else {
2917 return r2;
2918 }
2919}
2920
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002921/* dirty bits used to track which watermarks need changes */
2922#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2923#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2924#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2925#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2926#define WM_DIRTY_FBC (1 << 24)
2927#define WM_DIRTY_DDB (1 << 25)
2928
Damien Lespiau055e3932014-08-18 13:49:10 +01002929static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002930 const struct ilk_wm_values *old,
2931 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002932{
2933 unsigned int dirty = 0;
2934 enum pipe pipe;
2935 int wm_lp;
2936
Damien Lespiau055e3932014-08-18 13:49:10 +01002937 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002938 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2939 dirty |= WM_DIRTY_LINETIME(pipe);
2940 /* Must disable LP1+ watermarks too */
2941 dirty |= WM_DIRTY_LP_ALL;
2942 }
2943
2944 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2945 dirty |= WM_DIRTY_PIPE(pipe);
2946 /* Must disable LP1+ watermarks too */
2947 dirty |= WM_DIRTY_LP_ALL;
2948 }
2949 }
2950
2951 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2952 dirty |= WM_DIRTY_FBC;
2953 /* Must disable LP1+ watermarks too */
2954 dirty |= WM_DIRTY_LP_ALL;
2955 }
2956
2957 if (old->partitioning != new->partitioning) {
2958 dirty |= WM_DIRTY_DDB;
2959 /* Must disable LP1+ watermarks too */
2960 dirty |= WM_DIRTY_LP_ALL;
2961 }
2962
2963 /* LP1+ watermarks already deemed dirty, no need to continue */
2964 if (dirty & WM_DIRTY_LP_ALL)
2965 return dirty;
2966
2967 /* Find the lowest numbered LP1+ watermark in need of an update... */
2968 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2969 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2970 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2971 break;
2972 }
2973
2974 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2975 for (; wm_lp <= 3; wm_lp++)
2976 dirty |= WM_DIRTY_LP(wm_lp);
2977
2978 return dirty;
2979}
2980
Ville Syrjälä8553c182013-12-05 15:51:39 +02002981static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2982 unsigned int dirty)
2983{
Imre Deak820c1982013-12-17 14:46:36 +02002984 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002985 bool changed = false;
2986
2987 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2988 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2989 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2990 changed = true;
2991 }
2992 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2993 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2994 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2995 changed = true;
2996 }
2997 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2998 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2999 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
3000 changed = true;
3001 }
3002
3003 /*
3004 * Don't touch WM1S_LP_EN here.
3005 * Doing so could cause underruns.
3006 */
3007
3008 return changed;
3009}
3010
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003011/*
3012 * The spec says we shouldn't write when we don't need, because every write
3013 * causes WMs to be re-evaluated, expending some power.
3014 */
Imre Deak820c1982013-12-17 14:46:36 +02003015static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
3016 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003017{
Imre Deak820c1982013-12-17 14:46:36 +02003018 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003019 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003020 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003021
Damien Lespiau055e3932014-08-18 13:49:10 +01003022 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003023 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003024 return;
3025
Ville Syrjälä8553c182013-12-05 15:51:39 +02003026 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003027
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003028 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003029 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003030 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003031 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003032 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003033 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
3034
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003035 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003036 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003037 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003038 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003039 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003040 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
3041
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003042 if (dirty & WM_DIRTY_DDB) {
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003043 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003044 val = I915_READ(WM_MISC);
3045 if (results->partitioning == INTEL_DDB_PART_1_2)
3046 val &= ~WM_MISC_DATA_PARTITION_5_6;
3047 else
3048 val |= WM_MISC_DATA_PARTITION_5_6;
3049 I915_WRITE(WM_MISC, val);
3050 } else {
3051 val = I915_READ(DISP_ARB_CTL2);
3052 if (results->partitioning == INTEL_DDB_PART_1_2)
3053 val &= ~DISP_DATA_PARTITION_5_6;
3054 else
3055 val |= DISP_DATA_PARTITION_5_6;
3056 I915_WRITE(DISP_ARB_CTL2, val);
3057 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003058 }
3059
Ville Syrjälä49a687c2013-10-11 19:39:52 +03003060 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03003061 val = I915_READ(DISP_ARB_CTL);
3062 if (results->enable_fbc_wm)
3063 val &= ~DISP_FBC_WM_DIS;
3064 else
3065 val |= DISP_FBC_WM_DIS;
3066 I915_WRITE(DISP_ARB_CTL, val);
3067 }
3068
Imre Deak954911e2013-12-17 14:46:34 +02003069 if (dirty & WM_DIRTY_LP(1) &&
3070 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
3071 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
3072
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00003073 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02003074 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
3075 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
3076 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
3077 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
3078 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003079
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003080 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003081 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003082 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003083 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02003084 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003085 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003086
3087 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003088}
3089
Matt Ropered4a6a72016-02-23 17:20:13 -08003090bool ilk_disable_lp_wm(struct drm_device *dev)
Ville Syrjälä8553c182013-12-05 15:51:39 +02003091{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003092 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8553c182013-12-05 15:51:39 +02003093
3094 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
3095}
3096
Lyude656d1b82016-08-17 15:55:54 -04003097#define SKL_SAGV_BLOCK_TIME 30 /* µs */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003098
Matt Roper024c9042015-09-24 15:53:11 -07003099/*
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003100 * FIXME: We still don't have the proper code detect if we need to apply the WA,
3101 * so assume we'll always need it in order to avoid underruns.
3102 */
3103static bool skl_needs_memory_bw_wa(struct intel_atomic_state *state)
3104{
3105 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
3106
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003107 if (IS_GEN9_BC(dev_priv) || IS_BROXTON(dev_priv))
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003108 return true;
3109
3110 return false;
3111}
3112
Paulo Zanoni56feca92016-09-22 18:00:28 -03003113static bool
3114intel_has_sagv(struct drm_i915_private *dev_priv)
3115{
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003116 if (IS_KABYLAKE(dev_priv))
3117 return true;
3118
3119 if (IS_SKYLAKE(dev_priv) &&
3120 dev_priv->sagv_status != I915_SAGV_NOT_CONTROLLED)
3121 return true;
3122
3123 return false;
Paulo Zanoni56feca92016-09-22 18:00:28 -03003124}
3125
Lyude656d1b82016-08-17 15:55:54 -04003126/*
3127 * SAGV dynamically adjusts the system agent voltage and clock frequencies
3128 * depending on power and performance requirements. The display engine access
3129 * to system memory is blocked during the adjustment time. Because of the
3130 * blocking time, having this enabled can cause full system hangs and/or pipe
3131 * underruns if we don't meet all of the following requirements:
3132 *
3133 * - <= 1 pipe enabled
3134 * - All planes can enable watermarks for latencies >= SAGV engine block time
3135 * - We're not using an interlaced display configuration
3136 */
3137int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003138intel_enable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003139{
3140 int ret;
3141
Paulo Zanoni56feca92016-09-22 18:00:28 -03003142 if (!intel_has_sagv(dev_priv))
3143 return 0;
3144
3145 if (dev_priv->sagv_status == I915_SAGV_ENABLED)
Lyude656d1b82016-08-17 15:55:54 -04003146 return 0;
3147
3148 DRM_DEBUG_KMS("Enabling the SAGV\n");
3149 mutex_lock(&dev_priv->rps.hw_lock);
3150
3151 ret = sandybridge_pcode_write(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3152 GEN9_SAGV_ENABLE);
3153
3154 /* We don't need to wait for the SAGV when enabling */
3155 mutex_unlock(&dev_priv->rps.hw_lock);
3156
3157 /*
3158 * Some skl systems, pre-release machines in particular,
3159 * don't actually have an SAGV.
3160 */
Paulo Zanoni6e3100e2016-09-22 18:00:29 -03003161 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003162 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003163 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003164 return 0;
3165 } else if (ret < 0) {
3166 DRM_ERROR("Failed to enable the SAGV\n");
3167 return ret;
3168 }
3169
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003170 dev_priv->sagv_status = I915_SAGV_ENABLED;
Lyude656d1b82016-08-17 15:55:54 -04003171 return 0;
3172}
3173
Lyude656d1b82016-08-17 15:55:54 -04003174int
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003175intel_disable_sagv(struct drm_i915_private *dev_priv)
Lyude656d1b82016-08-17 15:55:54 -04003176{
Imre Deakb3b8e992016-12-05 18:27:38 +02003177 int ret;
Lyude656d1b82016-08-17 15:55:54 -04003178
Paulo Zanoni56feca92016-09-22 18:00:28 -03003179 if (!intel_has_sagv(dev_priv))
3180 return 0;
3181
3182 if (dev_priv->sagv_status == I915_SAGV_DISABLED)
Lyude656d1b82016-08-17 15:55:54 -04003183 return 0;
3184
3185 DRM_DEBUG_KMS("Disabling the SAGV\n");
3186 mutex_lock(&dev_priv->rps.hw_lock);
3187
3188 /* bspec says to keep retrying for at least 1 ms */
Imre Deakb3b8e992016-12-05 18:27:38 +02003189 ret = skl_pcode_request(dev_priv, GEN9_PCODE_SAGV_CONTROL,
3190 GEN9_SAGV_DISABLE,
3191 GEN9_SAGV_IS_DISABLED, GEN9_SAGV_IS_DISABLED,
3192 1);
Lyude656d1b82016-08-17 15:55:54 -04003193 mutex_unlock(&dev_priv->rps.hw_lock);
3194
Lyude656d1b82016-08-17 15:55:54 -04003195 /*
3196 * Some skl systems, pre-release machines in particular,
3197 * don't actually have an SAGV.
3198 */
Imre Deakb3b8e992016-12-05 18:27:38 +02003199 if (IS_SKYLAKE(dev_priv) && ret == -ENXIO) {
Lyude656d1b82016-08-17 15:55:54 -04003200 DRM_DEBUG_DRIVER("No SAGV found on system, ignoring\n");
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003201 dev_priv->sagv_status = I915_SAGV_NOT_CONTROLLED;
Lyude656d1b82016-08-17 15:55:54 -04003202 return 0;
Imre Deakb3b8e992016-12-05 18:27:38 +02003203 } else if (ret < 0) {
3204 DRM_ERROR("Failed to disable the SAGV (%d)\n", ret);
3205 return ret;
Lyude656d1b82016-08-17 15:55:54 -04003206 }
3207
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003208 dev_priv->sagv_status = I915_SAGV_DISABLED;
Lyude656d1b82016-08-17 15:55:54 -04003209 return 0;
3210}
3211
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03003212bool intel_can_enable_sagv(struct drm_atomic_state *state)
Lyude656d1b82016-08-17 15:55:54 -04003213{
3214 struct drm_device *dev = state->dev;
3215 struct drm_i915_private *dev_priv = to_i915(dev);
3216 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003217 struct intel_crtc *crtc;
3218 struct intel_plane *plane;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003219 struct intel_crtc_state *cstate;
Lyude656d1b82016-08-17 15:55:54 -04003220 enum pipe pipe;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003221 int level, latency;
Lyude656d1b82016-08-17 15:55:54 -04003222
Paulo Zanoni56feca92016-09-22 18:00:28 -03003223 if (!intel_has_sagv(dev_priv))
3224 return false;
3225
Lyude656d1b82016-08-17 15:55:54 -04003226 /*
3227 * SKL workaround: bspec recommends we disable the SAGV when we have
3228 * more then one pipe enabled
3229 *
3230 * If there are no active CRTCs, no additional checks need be performed
3231 */
3232 if (hweight32(intel_state->active_crtcs) == 0)
3233 return true;
3234 else if (hweight32(intel_state->active_crtcs) > 1)
3235 return false;
3236
3237 /* Since we're now guaranteed to only have one active CRTC... */
3238 pipe = ffs(intel_state->active_crtcs) - 1;
Ville Syrjälä98187832016-10-31 22:37:10 +02003239 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003240 cstate = to_intel_crtc_state(crtc->base.state);
Lyude656d1b82016-08-17 15:55:54 -04003241
Paulo Zanonic89cadd2016-10-10 17:30:59 -03003242 if (crtc->base.state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Lyude656d1b82016-08-17 15:55:54 -04003243 return false;
3244
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003245 for_each_intel_plane_on_crtc(dev, crtc, plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003246 struct skl_plane_wm *wm =
3247 &cstate->wm.skl.optimal.planes[plane->id];
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003248
Lyude656d1b82016-08-17 15:55:54 -04003249 /* Skip this plane if it's not enabled */
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003250 if (!wm->wm[0].plane_en)
Lyude656d1b82016-08-17 15:55:54 -04003251 continue;
3252
3253 /* Find the highest enabled wm level for this plane */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003254 for (level = ilk_wm_max_level(dev_priv);
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02003255 !wm->wm[level].plane_en; --level)
Lyude656d1b82016-08-17 15:55:54 -04003256 { }
3257
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003258 latency = dev_priv->wm.skl_latency[level];
3259
3260 if (skl_needs_memory_bw_wa(intel_state) &&
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003261 plane->base.state->fb->modifier ==
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003262 I915_FORMAT_MOD_X_TILED)
3263 latency += 15;
3264
Lyude656d1b82016-08-17 15:55:54 -04003265 /*
3266 * If any of the planes on this pipe don't enable wm levels
3267 * that incur memory latencies higher then 30µs we can't enable
3268 * the SAGV
3269 */
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003270 if (latency < SKL_SAGV_BLOCK_TIME)
Lyude656d1b82016-08-17 15:55:54 -04003271 return false;
3272 }
3273
3274 return true;
3275}
3276
Damien Lespiaub9cec072014-11-04 17:06:43 +00003277static void
3278skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
Matt Roper024c9042015-09-24 15:53:11 -07003279 const struct intel_crtc_state *cstate,
Matt Roperc107acf2016-05-12 07:06:01 -07003280 struct skl_ddb_entry *alloc, /* out */
3281 int *num_active /* out */)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003282{
Matt Roperc107acf2016-05-12 07:06:01 -07003283 struct drm_atomic_state *state = cstate->base.state;
3284 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
3285 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper024c9042015-09-24 15:53:11 -07003286 struct drm_crtc *for_crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003287 unsigned int pipe_size, ddb_size;
3288 int nth_active_pipe;
Matt Roperc107acf2016-05-12 07:06:01 -07003289
Matt Ropera6d3460e2016-05-12 07:06:04 -07003290 if (WARN_ON(!state) || !cstate->base.active) {
Damien Lespiaub9cec072014-11-04 17:06:43 +00003291 alloc->start = 0;
3292 alloc->end = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003293 *num_active = hweight32(dev_priv->active_crtcs);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003294 return;
3295 }
3296
Matt Ropera6d3460e2016-05-12 07:06:04 -07003297 if (intel_state->active_pipe_changes)
3298 *num_active = hweight32(intel_state->active_crtcs);
3299 else
3300 *num_active = hweight32(dev_priv->active_crtcs);
3301
Deepak M6f3fff62016-09-15 15:01:10 +05303302 ddb_size = INTEL_INFO(dev_priv)->ddb_size;
3303 WARN_ON(ddb_size == 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003304
3305 ddb_size -= 4; /* 4 blocks for bypass path allocation */
3306
Matt Roperc107acf2016-05-12 07:06:01 -07003307 /*
Matt Ropera6d3460e2016-05-12 07:06:04 -07003308 * If the state doesn't change the active CRTC's, then there's
3309 * no need to recalculate; the existing pipe allocation limits
3310 * should remain unchanged. Note that we're safe from racing
3311 * commits since any racing commit that changes the active CRTC
3312 * list would need to grab _all_ crtc locks, including the one
3313 * we currently hold.
Matt Roperc107acf2016-05-12 07:06:01 -07003314 */
Matt Ropera6d3460e2016-05-12 07:06:04 -07003315 if (!intel_state->active_pipe_changes) {
Maarten Lankhorst512b5522016-11-08 13:55:34 +01003316 /*
3317 * alloc may be cleared by clear_intel_crtc_state,
3318 * copy from old state to be sure
3319 */
3320 *alloc = to_intel_crtc_state(for_crtc->state)->wm.skl.ddb;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003321 return;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003322 }
Matt Ropera6d3460e2016-05-12 07:06:04 -07003323
3324 nth_active_pipe = hweight32(intel_state->active_crtcs &
3325 (drm_crtc_mask(for_crtc) - 1));
3326 pipe_size = ddb_size / hweight32(intel_state->active_crtcs);
3327 alloc->start = nth_active_pipe * ddb_size / *num_active;
3328 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003329}
3330
Matt Roperc107acf2016-05-12 07:06:01 -07003331static unsigned int skl_cursor_allocation(int num_active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003332{
Matt Roperc107acf2016-05-12 07:06:01 -07003333 if (num_active == 1)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003334 return 32;
3335
3336 return 8;
3337}
3338
Damien Lespiaua269c582014-11-04 17:06:49 +00003339static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
3340{
3341 entry->start = reg & 0x3ff;
3342 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00003343 if (entry->end)
3344 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00003345}
3346
Damien Lespiau08db6652014-11-04 17:06:52 +00003347void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
3348 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00003349{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003350 struct intel_crtc *crtc;
Damien Lespiaua269c582014-11-04 17:06:49 +00003351
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003352 memset(ddb, 0, sizeof(*ddb));
3353
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003354 for_each_intel_crtc(&dev_priv->drm, crtc) {
Imre Deak4d800032016-02-17 16:31:29 +02003355 enum intel_display_power_domain power_domain;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003356 enum plane_id plane_id;
3357 enum pipe pipe = crtc->pipe;
Imre Deak4d800032016-02-17 16:31:29 +02003358
3359 power_domain = POWER_DOMAIN_PIPE(pipe);
3360 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Maarten Lankhorstb10f1b22015-10-22 13:56:34 +02003361 continue;
3362
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003363 for_each_plane_id_on_crtc(crtc, plane_id) {
3364 u32 val;
Damien Lespiaua269c582014-11-04 17:06:49 +00003365
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003366 if (plane_id != PLANE_CURSOR)
3367 val = I915_READ(PLANE_BUF_CFG(pipe, plane_id));
3368 else
3369 val = I915_READ(CUR_BUF_CFG(pipe));
3370
3371 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane_id], val);
3372 }
Imre Deak4d800032016-02-17 16:31:29 +02003373
3374 intel_display_power_put(dev_priv, power_domain);
Damien Lespiaua269c582014-11-04 17:06:49 +00003375 }
3376}
3377
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003378/*
3379 * Determines the downscale amount of a plane for the purposes of watermark calculations.
3380 * The bspec defines downscale amount as:
3381 *
3382 * """
3383 * Horizontal down scale amount = maximum[1, Horizontal source size /
3384 * Horizontal destination size]
3385 * Vertical down scale amount = maximum[1, Vertical source size /
3386 * Vertical destination size]
3387 * Total down scale amount = Horizontal down scale amount *
3388 * Vertical down scale amount
3389 * """
3390 *
3391 * Return value is provided in 16.16 fixed point form to retain fractional part.
3392 * Caller should take care of dividing & rounding off the value.
3393 */
3394static uint32_t
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003395skl_plane_downscale_amount(const struct intel_crtc_state *cstate,
3396 const struct intel_plane_state *pstate)
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003397{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003398 struct intel_plane *plane = to_intel_plane(pstate->base.plane);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003399 uint32_t downscale_h, downscale_w;
3400 uint32_t src_w, src_h, dst_w, dst_h;
3401
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003402 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003403 return DRM_PLANE_HELPER_NO_SCALING;
3404
3405 /* n.b., src is 16.16 fixed point, dst is whole integer */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003406 if (plane->id == PLANE_CURSOR) {
3407 src_w = pstate->base.src_w;
3408 src_h = pstate->base.src_h;
3409 dst_w = pstate->base.crtc_w;
3410 dst_h = pstate->base.crtc_h;
3411 } else {
3412 src_w = drm_rect_width(&pstate->base.src);
3413 src_h = drm_rect_height(&pstate->base.src);
3414 dst_w = drm_rect_width(&pstate->base.dst);
3415 dst_h = drm_rect_height(&pstate->base.dst);
3416 }
3417
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003418 if (drm_rotation_90_or_270(pstate->base.rotation))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003419 swap(dst_w, dst_h);
3420
3421 downscale_h = max(src_h / dst_h, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3422 downscale_w = max(src_w / dst_w, (uint32_t)DRM_PLANE_HELPER_NO_SCALING);
3423
3424 /* Provide result in 16.16 fixed point */
3425 return (uint64_t)downscale_w * downscale_h >> 16;
3426}
3427
Damien Lespiaub9cec072014-11-04 17:06:43 +00003428static unsigned int
Matt Roper024c9042015-09-24 15:53:11 -07003429skl_plane_relative_data_rate(const struct intel_crtc_state *cstate,
3430 const struct drm_plane_state *pstate,
3431 int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003432{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003433 struct intel_plane *plane = to_intel_plane(pstate->plane);
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003434 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003435 uint32_t down_scale_amount, data_rate;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003436 uint32_t width = 0, height = 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003437 struct drm_framebuffer *fb;
3438 u32 format;
Matt Ropera1de91e2016-05-12 07:05:57 -07003439
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003440 if (!intel_pstate->base.visible)
Matt Ropera1de91e2016-05-12 07:05:57 -07003441 return 0;
Ville Syrjälä83054942016-11-18 21:53:00 +02003442
3443 fb = pstate->fb;
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003444 format = fb->format->format;
Ville Syrjälä83054942016-11-18 21:53:00 +02003445
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003446 if (plane->id == PLANE_CURSOR)
Matt Ropera1de91e2016-05-12 07:05:57 -07003447 return 0;
3448 if (y && format != DRM_FORMAT_NV12)
3449 return 0;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003450
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003451 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3452 height = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003453
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003454 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003455 swap(width, height);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003456
3457 /* for planar format */
Matt Ropera1de91e2016-05-12 07:05:57 -07003458 if (format == DRM_FORMAT_NV12) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003459 if (y) /* y-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003460 data_rate = width * height *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003461 fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003462 else /* uv-plane data rate */
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003463 data_rate = (width / 2) * (height / 2) *
Ville Syrjälä353c8592016-12-14 23:30:57 +02003464 fb->format->cpp[1];
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003465 } else {
3466 /* for packed formats */
Ville Syrjälä353c8592016-12-14 23:30:57 +02003467 data_rate = width * height * fb->format->cpp[0];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003468 }
3469
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003470 down_scale_amount = skl_plane_downscale_amount(cstate, intel_pstate);
Kumar, Mahesh8d19d7d2016-05-19 15:03:01 -07003471
3472 return (uint64_t)data_rate * down_scale_amount >> 16;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003473}
3474
3475/*
3476 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
3477 * a 8192x4096@32bpp framebuffer:
3478 * 3 * 4096 * 8192 * 4 < 2^32
3479 */
3480static unsigned int
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003481skl_get_total_relative_data_rate(struct intel_crtc_state *intel_cstate,
3482 unsigned *plane_data_rate,
3483 unsigned *plane_y_data_rate)
Damien Lespiaub9cec072014-11-04 17:06:43 +00003484{
Matt Roper9c74d822016-05-12 07:05:58 -07003485 struct drm_crtc_state *cstate = &intel_cstate->base;
3486 struct drm_atomic_state *state = cstate->state;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003487 struct drm_plane *plane;
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003488 const struct drm_plane_state *pstate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003489 unsigned int total_data_rate = 0;
Matt Ropera6d3460e2016-05-12 07:06:04 -07003490
3491 if (WARN_ON(!state))
3492 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003493
Matt Ropera1de91e2016-05-12 07:05:57 -07003494 /* Calculate and cache data rate for each plane */
Maarten Lankhorstc8fe32c2016-10-26 15:41:29 +02003495 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, cstate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003496 enum plane_id plane_id = to_intel_plane(plane)->id;
3497 unsigned int rate;
Matt Roper024c9042015-09-24 15:53:11 -07003498
Matt Ropera6d3460e2016-05-12 07:06:04 -07003499 /* packed/uv */
3500 rate = skl_plane_relative_data_rate(intel_cstate,
3501 pstate, 0);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003502 plane_data_rate[plane_id] = rate;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003503
3504 total_data_rate += rate;
Matt Roper9c74d822016-05-12 07:05:58 -07003505
Matt Ropera6d3460e2016-05-12 07:06:04 -07003506 /* y-plane */
3507 rate = skl_plane_relative_data_rate(intel_cstate,
3508 pstate, 1);
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003509 plane_y_data_rate[plane_id] = rate;
Matt Ropera1de91e2016-05-12 07:05:57 -07003510
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003511 total_data_rate += rate;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003512 }
3513
3514 return total_data_rate;
3515}
3516
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003517static uint16_t
3518skl_ddb_min_alloc(const struct drm_plane_state *pstate,
3519 const int y)
3520{
3521 struct drm_framebuffer *fb = pstate->fb;
3522 struct intel_plane_state *intel_pstate = to_intel_plane_state(pstate);
3523 uint32_t src_w, src_h;
3524 uint32_t min_scanlines = 8;
3525 uint8_t plane_bpp;
3526
3527 if (WARN_ON(!fb))
3528 return 0;
3529
3530 /* For packed formats, no y-plane, return 0 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003531 if (y && fb->format->format != DRM_FORMAT_NV12)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003532 return 0;
3533
3534 /* For Non Y-tile return 8-blocks */
Ville Syrjäläbae781b2016-11-16 13:33:16 +02003535 if (fb->modifier != I915_FORMAT_MOD_Y_TILED &&
3536 fb->modifier != I915_FORMAT_MOD_Yf_TILED)
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003537 return 8;
3538
Ville Syrjälä936e71e2016-07-26 19:06:59 +03003539 src_w = drm_rect_width(&intel_pstate->base.src) >> 16;
3540 src_h = drm_rect_height(&intel_pstate->base.src) >> 16;
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003541
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003542 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003543 swap(src_w, src_h);
3544
3545 /* Halve UV plane width and height for NV12 */
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003546 if (fb->format->format == DRM_FORMAT_NV12 && !y) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003547 src_w /= 2;
3548 src_h /= 2;
3549 }
3550
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003551 if (fb->format->format == DRM_FORMAT_NV12 && !y)
Ville Syrjälä353c8592016-12-14 23:30:57 +02003552 plane_bpp = fb->format->cpp[1];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003553 else
Ville Syrjälä353c8592016-12-14 23:30:57 +02003554 plane_bpp = fb->format->cpp[0];
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003555
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003556 if (drm_rotation_90_or_270(pstate->rotation)) {
Kumar, Maheshcbcfd142016-05-31 09:58:59 -07003557 switch (plane_bpp) {
3558 case 1:
3559 min_scanlines = 32;
3560 break;
3561 case 2:
3562 min_scanlines = 16;
3563 break;
3564 case 4:
3565 min_scanlines = 8;
3566 break;
3567 case 8:
3568 min_scanlines = 4;
3569 break;
3570 default:
3571 WARN(1, "Unsupported pixel depth %u for rotation",
3572 plane_bpp);
3573 min_scanlines = 32;
3574 }
3575 }
3576
3577 return DIV_ROUND_UP((4 * src_w * plane_bpp), 512) * min_scanlines/4 + 3;
3578}
3579
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003580static void
3581skl_ddb_calc_min(const struct intel_crtc_state *cstate, int num_active,
3582 uint16_t *minimum, uint16_t *y_minimum)
3583{
3584 const struct drm_plane_state *pstate;
3585 struct drm_plane *plane;
3586
3587 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, &cstate->base) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003588 enum plane_id plane_id = to_intel_plane(plane)->id;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003589
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003590 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003591 continue;
3592
3593 if (!pstate->visible)
3594 continue;
3595
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003596 minimum[plane_id] = skl_ddb_min_alloc(pstate, 0);
3597 y_minimum[plane_id] = skl_ddb_min_alloc(pstate, 1);
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003598 }
3599
3600 minimum[PLANE_CURSOR] = skl_cursor_allocation(num_active);
3601}
3602
Matt Roperc107acf2016-05-12 07:06:01 -07003603static int
Matt Roper024c9042015-09-24 15:53:11 -07003604skl_allocate_pipe_ddb(struct intel_crtc_state *cstate,
Damien Lespiaub9cec072014-11-04 17:06:43 +00003605 struct skl_ddb_allocation *ddb /* out */)
3606{
Matt Roperc107acf2016-05-12 07:06:01 -07003607 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003608 struct drm_crtc *crtc = cstate->base.crtc;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003609 struct drm_device *dev = crtc->dev;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 enum pipe pipe = intel_crtc->pipe;
Lyudece0ba282016-09-15 10:46:35 -04003612 struct skl_ddb_entry *alloc = &cstate->wm.skl.ddb;
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003613 uint16_t alloc_size, start;
Maarten Lankhorstfefdd812016-10-26 15:41:33 +02003614 uint16_t minimum[I915_MAX_PLANES] = {};
3615 uint16_t y_minimum[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003616 unsigned int total_data_rate;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003617 enum plane_id plane_id;
Matt Roperc107acf2016-05-12 07:06:01 -07003618 int num_active;
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003619 unsigned plane_data_rate[I915_MAX_PLANES] = {};
3620 unsigned plane_y_data_rate[I915_MAX_PLANES] = {};
Damien Lespiaub9cec072014-11-04 17:06:43 +00003621
Paulo Zanoni5a920b82016-10-04 14:37:32 -03003622 /* Clear the partitioning for disabled planes. */
3623 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
3624 memset(ddb->y_plane[pipe], 0, sizeof(ddb->y_plane[pipe]));
3625
Matt Ropera6d3460e2016-05-12 07:06:04 -07003626 if (WARN_ON(!state))
3627 return 0;
3628
Matt Roperc107acf2016-05-12 07:06:01 -07003629 if (!cstate->base.active) {
Lyudece0ba282016-09-15 10:46:35 -04003630 alloc->start = alloc->end = 0;
Matt Roperc107acf2016-05-12 07:06:01 -07003631 return 0;
3632 }
3633
Matt Ropera6d3460e2016-05-12 07:06:04 -07003634 skl_ddb_get_pipe_allocation_limits(dev, cstate, alloc, &num_active);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003635 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003636 if (alloc_size == 0) {
3637 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
Matt Roperc107acf2016-05-12 07:06:01 -07003638 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003639 }
3640
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003641 skl_ddb_calc_min(cstate, num_active, minimum, y_minimum);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003642
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003643 /*
3644 * 1. Allocate the mininum required blocks for each active plane
3645 * and allocate the cursor, it doesn't require extra allocation
3646 * proportional to the data rate.
3647 */
Damien Lespiaub9cec072014-11-04 17:06:43 +00003648
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003649 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
3650 alloc_size -= minimum[plane_id];
3651 alloc_size -= y_minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003652 }
3653
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003654 ddb->plane[pipe][PLANE_CURSOR].start = alloc->end - minimum[PLANE_CURSOR];
3655 ddb->plane[pipe][PLANE_CURSOR].end = alloc->end;
3656
Damien Lespiaub9cec072014-11-04 17:06:43 +00003657 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003658 * 2. Distribute the remaining space in proportion to the amount of
3659 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003660 *
3661 * FIXME: we may not allocate every single block here.
3662 */
Maarten Lankhorst1e6ee542016-10-26 15:41:32 +02003663 total_data_rate = skl_get_total_relative_data_rate(cstate,
3664 plane_data_rate,
3665 plane_y_data_rate);
Matt Ropera1de91e2016-05-12 07:05:57 -07003666 if (total_data_rate == 0)
Matt Roperc107acf2016-05-12 07:06:01 -07003667 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003668
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003669 start = alloc->start;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003670 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003671 unsigned int data_rate, y_data_rate;
3672 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003673
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003674 if (plane_id == PLANE_CURSOR)
Maarten Lankhorst49845a72016-10-26 15:41:34 +02003675 continue;
3676
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003677 data_rate = plane_data_rate[plane_id];
Damien Lespiaub9cec072014-11-04 17:06:43 +00003678
3679 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003680 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003681 * promote the expression to 64 bits to avoid overflowing, the
3682 * result is < available as data_rate / total_data_rate < 1
3683 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003684 plane_blocks = minimum[plane_id];
Damien Lespiau80958152015-02-09 13:35:10 +00003685 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3686 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003687
Matt Roperc107acf2016-05-12 07:06:01 -07003688 /* Leave disabled planes at (0,0) */
3689 if (data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003690 ddb->plane[pipe][plane_id].start = start;
3691 ddb->plane[pipe][plane_id].end = start + plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003692 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00003693
3694 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003695
3696 /*
3697 * allocation for y_plane part of planar format:
3698 */
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003699 y_data_rate = plane_y_data_rate[plane_id];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003700
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003701 y_plane_blocks = y_minimum[plane_id];
Matt Ropera1de91e2016-05-12 07:05:57 -07003702 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3703 total_data_rate);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003704
Matt Roperc107acf2016-05-12 07:06:01 -07003705 if (y_data_rate) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003706 ddb->y_plane[pipe][plane_id].start = start;
3707 ddb->y_plane[pipe][plane_id].end = start + y_plane_blocks;
Matt Roperc107acf2016-05-12 07:06:01 -07003708 }
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003709
Matt Ropera1de91e2016-05-12 07:05:57 -07003710 start += y_plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003711 }
3712
Matt Roperc107acf2016-05-12 07:06:01 -07003713 return 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003714}
3715
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003716/*
3717 * The max latency should be 257 (max the punit can code is 255 and we add 2us
Ville Syrjäläac484962016-01-20 21:05:26 +02003718 * for the read latency) and cpp should always be <= 8, so that
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003719 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3720 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3721*/
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303722static uint_fixed_16_16_t skl_wm_method1(uint32_t pixel_rate, uint8_t cpp,
3723 uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003724{
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303725 uint32_t wm_intermediate_val;
3726 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003727
3728 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303729 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003730
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303731 wm_intermediate_val = latency * pixel_rate * cpp;
3732 ret = fixed_16_16_div_round_up_u64(wm_intermediate_val, 1000 * 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003733 return ret;
3734}
3735
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303736static uint_fixed_16_16_t skl_wm_method2(uint32_t pixel_rate,
3737 uint32_t pipe_htotal,
3738 uint32_t latency,
3739 uint_fixed_16_16_t plane_blocks_per_line)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003740{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003741 uint32_t wm_intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303742 uint_fixed_16_16_t ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003743
3744 if (latency == 0)
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303745 return FP_16_16_MAX;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003746
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003747 wm_intermediate_val = latency * pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303748 wm_intermediate_val = DIV_ROUND_UP(wm_intermediate_val,
3749 pipe_htotal * 1000);
3750 ret = mul_u32_fixed_16_16(wm_intermediate_val, plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003751 return ret;
3752}
3753
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003754static uint32_t skl_adjusted_plane_pixel_rate(const struct intel_crtc_state *cstate,
3755 struct intel_plane_state *pstate)
3756{
3757 uint64_t adjusted_pixel_rate;
3758 uint64_t downscale_amount;
3759 uint64_t pixel_rate;
3760
3761 /* Shouldn't reach here on disabled planes... */
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003762 if (WARN_ON(!intel_wm_plane_visible(cstate, pstate)))
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003763 return 0;
3764
3765 /*
3766 * Adjusted plane pixel rate is just the pipe's adjusted pixel rate
3767 * with additional adjustments for plane-specific scaling.
3768 */
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02003769 adjusted_pixel_rate = cstate->pixel_rate;
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003770 downscale_amount = skl_plane_downscale_amount(cstate, pstate);
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003771
3772 pixel_rate = adjusted_pixel_rate * downscale_amount >> 16;
3773 WARN_ON(pixel_rate != clamp_t(uint32_t, pixel_rate, 0, ~0));
3774
3775 return pixel_rate;
3776}
3777
Matt Roper55994c22016-05-12 07:06:08 -07003778static int skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3779 struct intel_crtc_state *cstate,
3780 struct intel_plane_state *intel_pstate,
3781 uint16_t ddb_allocation,
3782 int level,
3783 uint16_t *out_blocks, /* out */
3784 uint8_t *out_lines, /* out */
3785 bool *enabled /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003786{
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003787 struct intel_plane *plane = to_intel_plane(intel_pstate->base.plane);
Matt Roper33815fa2016-05-12 07:06:05 -07003788 struct drm_plane_state *pstate = &intel_pstate->base;
3789 struct drm_framebuffer *fb = pstate->fb;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003790 uint32_t latency = dev_priv->wm.skl_latency[level];
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303791 uint_fixed_16_16_t method1, method2;
3792 uint_fixed_16_16_t plane_blocks_per_line;
3793 uint_fixed_16_16_t selected_result;
3794 uint32_t interm_pbpl;
3795 uint32_t plane_bytes_per_line;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003796 uint32_t res_blocks, res_lines;
Ville Syrjäläac484962016-01-20 21:05:26 +02003797 uint8_t cpp;
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003798 uint32_t width = 0, height = 0;
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003799 uint32_t plane_pixel_rate;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303800 uint_fixed_16_16_t y_tile_minimum;
3801 uint32_t y_min_scanlines;
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003802 struct intel_atomic_state *state =
3803 to_intel_atomic_state(cstate->base.state);
3804 bool apply_memory_bw_wa = skl_needs_memory_bw_wa(state);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303805 bool y_tiled, x_tiled;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003806
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003807 if (latency == 0 ||
3808 !intel_wm_plane_visible(cstate, intel_pstate)) {
Matt Roper55994c22016-05-12 07:06:08 -07003809 *enabled = false;
3810 return 0;
3811 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003812
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303813 y_tiled = fb->modifier == I915_FORMAT_MOD_Y_TILED ||
3814 fb->modifier == I915_FORMAT_MOD_Yf_TILED;
3815 x_tiled = fb->modifier == I915_FORMAT_MOD_X_TILED;
3816
Mahesh Kumar4b7b2332016-12-01 21:19:35 +05303817 /* Display WA #1141: kbl. */
3818 if (IS_KABYLAKE(dev_priv) && dev_priv->ipc_enabled)
3819 latency += 4;
3820
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303821 if (apply_memory_bw_wa && x_tiled)
Paulo Zanoniee3d5322016-10-11 15:25:38 -03003822 latency += 15;
3823
Ville Syrjälä93aa2a12017-03-14 17:10:50 +02003824 if (plane->id == PLANE_CURSOR) {
3825 width = intel_pstate->base.crtc_w;
3826 height = intel_pstate->base.crtc_h;
3827 } else {
3828 width = drm_rect_width(&intel_pstate->base.src) >> 16;
3829 height = drm_rect_height(&intel_pstate->base.src) >> 16;
3830 }
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003831
Ville Syrjäläbd2ef252016-09-26 19:30:46 +03003832 if (drm_rotation_90_or_270(pstate->rotation))
Kumar, Mahesha280f7d2016-04-06 08:26:39 -07003833 swap(width, height);
3834
Ville Syrjälä353c8592016-12-14 23:30:57 +02003835 cpp = fb->format->cpp[0];
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003836 plane_pixel_rate = skl_adjusted_plane_pixel_rate(cstate, intel_pstate);
3837
Dave Airlie61d0a042016-10-25 16:35:20 +10003838 if (drm_rotation_90_or_270(pstate->rotation)) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003839 int cpp = (fb->format->format == DRM_FORMAT_NV12) ?
Ville Syrjälä353c8592016-12-14 23:30:57 +02003840 fb->format->cpp[1] :
3841 fb->format->cpp[0];
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003842
3843 switch (cpp) {
3844 case 1:
3845 y_min_scanlines = 16;
3846 break;
3847 case 2:
3848 y_min_scanlines = 8;
3849 break;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003850 case 4:
3851 y_min_scanlines = 4;
3852 break;
Paulo Zanoni86a462b2016-09-22 18:00:35 -03003853 default:
3854 MISSING_CASE(cpp);
3855 return -EINVAL;
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003856 }
3857 } else {
3858 y_min_scanlines = 4;
3859 }
3860
Paulo Zanoni2ef32de2016-11-08 18:22:11 -02003861 if (apply_memory_bw_wa)
3862 y_min_scanlines *= 2;
3863
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003864 plane_bytes_per_line = width * cpp;
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303865 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303866 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line *
3867 y_min_scanlines, 512);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003868 plane_blocks_per_line =
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303869 fixed_16_16_div_round_up(interm_pbpl, y_min_scanlines);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303870 } else if (x_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303871 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512);
3872 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303873 } else {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303874 interm_pbpl = DIV_ROUND_UP(plane_bytes_per_line, 512) + 1;
3875 plane_blocks_per_line = u32_to_fixed_16_16(interm_pbpl);
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003876 }
3877
Kumar, Mahesh9c2f7a92016-05-16 15:52:00 -07003878 method1 = skl_wm_method1(plane_pixel_rate, cpp, latency);
3879 method2 = skl_wm_method2(plane_pixel_rate,
Matt Roper024c9042015-09-24 15:53:11 -07003880 cstate->base.adjusted_mode.crtc_htotal,
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003881 latency,
Paulo Zanoni7a1a8ae2016-09-22 18:00:32 -03003882 plane_blocks_per_line);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003883
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303884 y_tile_minimum = mul_u32_fixed_16_16(y_min_scanlines,
3885 plane_blocks_per_line);
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003886
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303887 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303888 selected_result = max_fixed_16_16(method2, y_tile_minimum);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003889 } else {
Paulo Zanonif1db3ea2016-09-22 18:00:34 -03003890 if ((cpp * cstate->base.adjusted_mode.crtc_htotal / 512 < 1) &&
3891 (plane_bytes_per_line / 512 < 1))
3892 selected_result = method2;
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303893 else if ((ddb_allocation /
3894 fixed_16_16_to_u32_round_up(plane_blocks_per_line)) >= 1)
3895 selected_result = min_fixed_16_16(method1, method2);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003896 else
3897 selected_result = method1;
3898 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003899
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303900 res_blocks = fixed_16_16_to_u32_round_up(selected_result) + 1;
3901 res_lines = DIV_ROUND_UP(selected_result.val,
3902 plane_blocks_per_line.val);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003903
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003904 if (level >= 1 && level <= 7) {
Mahesh Kumaref8a4fb2016-12-01 21:19:33 +05303905 if (y_tiled) {
Mahesh Kumarb95320b2016-12-01 21:19:37 +05303906 res_blocks += fixed_16_16_to_u32_round_up(y_tile_minimum);
Paulo Zanoni1186fa82016-09-22 18:00:31 -03003907 res_lines += y_min_scanlines;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003908 } else {
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003909 res_blocks++;
Paulo Zanoni75676ed2016-09-22 18:00:33 -03003910 }
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003911 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003912
Matt Roper55994c22016-05-12 07:06:08 -07003913 if (res_blocks >= ddb_allocation || res_lines > 31) {
3914 *enabled = false;
Matt Roper6b6bada2016-05-12 07:06:10 -07003915
3916 /*
3917 * If there are no valid level 0 watermarks, then we can't
3918 * support this display configuration.
3919 */
3920 if (level) {
3921 return 0;
3922 } else {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003923 struct drm_plane *plane = pstate->plane;
Matt Roper6b6bada2016-05-12 07:06:10 -07003924
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003925 DRM_DEBUG_KMS("Requested display configuration exceeds system watermark limitations\n");
3926 DRM_DEBUG_KMS("[PLANE:%d:%s] blocks required = %u/%u, lines required = %u/31\n",
3927 plane->base.id, plane->name,
3928 res_blocks, ddb_allocation, res_lines);
Matt Roper6b6bada2016-05-12 07:06:10 -07003929 return -EINVAL;
3930 }
Matt Roper55994c22016-05-12 07:06:08 -07003931 }
Damien Lespiaue6d66172014-11-04 17:06:55 +00003932
3933 *out_blocks = res_blocks;
3934 *out_lines = res_lines;
Matt Roper55994c22016-05-12 07:06:08 -07003935 *enabled = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003936
Matt Roper55994c22016-05-12 07:06:08 -07003937 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003938}
3939
Matt Roperf4a96752016-05-12 07:06:06 -07003940static int
3941skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3942 struct skl_ddb_allocation *ddb,
3943 struct intel_crtc_state *cstate,
Lyudea62163e2016-10-04 14:28:20 -04003944 struct intel_plane *intel_plane,
Matt Roperf4a96752016-05-12 07:06:06 -07003945 int level,
3946 struct skl_wm_level *result)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003947{
Matt Roperf4a96752016-05-12 07:06:06 -07003948 struct drm_atomic_state *state = cstate->base.state;
Matt Roper024c9042015-09-24 15:53:11 -07003949 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Lyudea62163e2016-10-04 14:28:20 -04003950 struct drm_plane *plane = &intel_plane->base;
3951 struct intel_plane_state *intel_pstate = NULL;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003952 uint16_t ddb_blocks;
Matt Roper024c9042015-09-24 15:53:11 -07003953 enum pipe pipe = intel_crtc->pipe;
Matt Roper55994c22016-05-12 07:06:08 -07003954 int ret;
Lyudea62163e2016-10-04 14:28:20 -04003955
3956 if (state)
3957 intel_pstate =
3958 intel_atomic_get_existing_plane_state(state,
3959 intel_plane);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003960
Matt Roperf4a96752016-05-12 07:06:06 -07003961 /*
Lyudea62163e2016-10-04 14:28:20 -04003962 * Note: If we start supporting multiple pending atomic commits against
3963 * the same planes/CRTC's in the future, plane->state will no longer be
3964 * the correct pre-state to use for the calculations here and we'll
3965 * need to change where we get the 'unchanged' plane data from.
3966 *
3967 * For now this is fine because we only allow one queued commit against
3968 * a CRTC. Even if the plane isn't modified by this transaction and we
3969 * don't have a plane lock, we still have the CRTC's lock, so we know
3970 * that no other transactions are racing with us to update it.
Matt Roperf4a96752016-05-12 07:06:06 -07003971 */
Lyudea62163e2016-10-04 14:28:20 -04003972 if (!intel_pstate)
3973 intel_pstate = to_intel_plane_state(plane->state);
Matt Roperf4a96752016-05-12 07:06:06 -07003974
Lyudea62163e2016-10-04 14:28:20 -04003975 WARN_ON(!intel_pstate->base.fb);
Matt Roper024c9042015-09-24 15:53:11 -07003976
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02003977 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][intel_plane->id]);
Matt Roperf4a96752016-05-12 07:06:06 -07003978
Lyudea62163e2016-10-04 14:28:20 -04003979 ret = skl_compute_plane_wm(dev_priv,
3980 cstate,
3981 intel_pstate,
3982 ddb_blocks,
3983 level,
3984 &result->plane_res_b,
3985 &result->plane_res_l,
3986 &result->plane_en);
3987 if (ret)
3988 return ret;
Matt Roperf4a96752016-05-12 07:06:06 -07003989
3990 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003991}
3992
Damien Lespiau407b50f2014-11-04 17:06:57 +00003993static uint32_t
Matt Roper024c9042015-09-24 15:53:11 -07003994skl_compute_linetime_wm(struct intel_crtc_state *cstate)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003995{
Mahesh Kumara3a89862016-12-01 21:19:34 +05303996 struct drm_atomic_state *state = cstate->base.state;
3997 struct drm_i915_private *dev_priv = to_i915(state->dev);
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03003998 uint32_t pixel_rate;
Mahesh Kumara3a89862016-12-01 21:19:34 +05303999 uint32_t linetime_wm;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004000
Matt Roper024c9042015-09-24 15:53:11 -07004001 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004002 return 0;
4003
Ville Syrjäläa7d1b3f2017-01-26 21:50:31 +02004004 pixel_rate = cstate->pixel_rate;
Paulo Zanoni30d1b5f2016-10-07 17:28:58 -03004005
4006 if (WARN_ON(pixel_rate == 0))
Mika Kuoppala661abfc2015-07-16 19:36:51 +03004007 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004008
Mahesh Kumara3a89862016-12-01 21:19:34 +05304009 linetime_wm = DIV_ROUND_UP(8 * cstate->base.adjusted_mode.crtc_htotal *
4010 1000, pixel_rate);
4011
4012 /* Display WA #1135: bxt. */
4013 if (IS_BROXTON(dev_priv) && dev_priv->ipc_enabled)
4014 linetime_wm = DIV_ROUND_UP(linetime_wm, 2);
4015
4016 return linetime_wm;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004017}
4018
Matt Roper024c9042015-09-24 15:53:11 -07004019static void skl_compute_transition_wm(struct intel_crtc_state *cstate,
Damien Lespiau9414f562014-11-04 17:06:58 +00004020 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004021{
Matt Roper024c9042015-09-24 15:53:11 -07004022 if (!cstate->base.active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00004023 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00004024
4025 /* Until we know more, just disable transition WMs */
Lyudea62163e2016-10-04 14:28:20 -04004026 trans_wm->plane_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00004027}
4028
Matt Roper55994c22016-05-12 07:06:08 -07004029static int skl_build_pipe_wm(struct intel_crtc_state *cstate,
4030 struct skl_ddb_allocation *ddb,
4031 struct skl_pipe_wm *pipe_wm)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004032{
Matt Roper024c9042015-09-24 15:53:11 -07004033 struct drm_device *dev = cstate->base.crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004034 const struct drm_i915_private *dev_priv = to_i915(dev);
Lyudea62163e2016-10-04 14:28:20 -04004035 struct intel_plane *intel_plane;
4036 struct skl_plane_wm *wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004037 int level, max_level = ilk_wm_max_level(dev_priv);
Matt Roper55994c22016-05-12 07:06:08 -07004038 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004039
Lyudea62163e2016-10-04 14:28:20 -04004040 /*
4041 * We'll only calculate watermarks for planes that are actually
4042 * enabled, so make sure all other planes are set as disabled.
4043 */
4044 memset(pipe_wm->planes, 0, sizeof(pipe_wm->planes));
4045
4046 for_each_intel_plane_mask(&dev_priv->drm,
4047 intel_plane,
4048 cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004049 wm = &pipe_wm->planes[intel_plane->id];
Lyudea62163e2016-10-04 14:28:20 -04004050
4051 for (level = 0; level <= max_level; level++) {
4052 ret = skl_compute_wm_level(dev_priv, ddb, cstate,
4053 intel_plane, level,
4054 &wm->wm[level]);
4055 if (ret)
4056 return ret;
4057 }
4058 skl_compute_transition_wm(cstate, &wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004059 }
Matt Roper024c9042015-09-24 15:53:11 -07004060 pipe_wm->linetime = skl_compute_linetime_wm(cstate);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004061
Matt Roper55994c22016-05-12 07:06:08 -07004062 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004063}
4064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004065static void skl_ddb_entry_write(struct drm_i915_private *dev_priv,
4066 i915_reg_t reg,
Damien Lespiau16160e32014-11-04 17:06:53 +00004067 const struct skl_ddb_entry *entry)
4068{
4069 if (entry->end)
4070 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
4071 else
4072 I915_WRITE(reg, 0);
4073}
4074
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004075static void skl_write_wm_level(struct drm_i915_private *dev_priv,
4076 i915_reg_t reg,
4077 const struct skl_wm_level *level)
4078{
4079 uint32_t val = 0;
4080
4081 if (level->plane_en) {
4082 val |= PLANE_WM_EN;
4083 val |= level->plane_res_b;
4084 val |= level->plane_res_l << PLANE_WM_LINES_SHIFT;
4085 }
4086
4087 I915_WRITE(reg, val);
4088}
4089
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004090static void skl_write_plane_wm(struct intel_crtc *intel_crtc,
4091 const struct skl_plane_wm *wm,
4092 const struct skl_ddb_allocation *ddb,
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004093 enum plane_id plane_id)
Lyude62e0fb82016-08-22 12:50:08 -04004094{
4095 struct drm_crtc *crtc = &intel_crtc->base;
4096 struct drm_device *dev = crtc->dev;
4097 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004098 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004099 enum pipe pipe = intel_crtc->pipe;
4100
4101 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004102 skl_write_wm_level(dev_priv, PLANE_WM(pipe, plane_id, level),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004103 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004104 }
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004105 skl_write_wm_level(dev_priv, PLANE_WM_TRANS(pipe, plane_id),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004106 &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004107
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004108 skl_ddb_entry_write(dev_priv, PLANE_BUF_CFG(pipe, plane_id),
4109 &ddb->plane[pipe][plane_id]);
4110 skl_ddb_entry_write(dev_priv, PLANE_NV12_BUF_CFG(pipe, plane_id),
4111 &ddb->y_plane[pipe][plane_id]);
Lyude62e0fb82016-08-22 12:50:08 -04004112}
4113
Ville Syrjäläd9348de2016-11-22 22:21:53 +02004114static void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
4115 const struct skl_plane_wm *wm,
4116 const struct skl_ddb_allocation *ddb)
Lyude62e0fb82016-08-22 12:50:08 -04004117{
4118 struct drm_crtc *crtc = &intel_crtc->base;
4119 struct drm_device *dev = crtc->dev;
4120 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004121 int level, max_level = ilk_wm_max_level(dev_priv);
Lyude62e0fb82016-08-22 12:50:08 -04004122 enum pipe pipe = intel_crtc->pipe;
4123
4124 for (level = 0; level <= max_level; level++) {
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004125 skl_write_wm_level(dev_priv, CUR_WM(pipe, level),
4126 &wm->wm[level]);
Lyude62e0fb82016-08-22 12:50:08 -04004127 }
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004128 skl_write_wm_level(dev_priv, CUR_WM_TRANS(pipe), &wm->trans_wm);
Lyude27082492016-08-24 07:48:10 +02004129
4130 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004131 &ddb->plane[pipe][PLANE_CURSOR]);
Lyude62e0fb82016-08-22 12:50:08 -04004132}
4133
cpaul@redhat.com45ece232016-10-14 17:31:56 -04004134bool skl_wm_level_equals(const struct skl_wm_level *l1,
4135 const struct skl_wm_level *l2)
4136{
4137 if (l1->plane_en != l2->plane_en)
4138 return false;
4139
4140 /* If both planes aren't enabled, the rest shouldn't matter */
4141 if (!l1->plane_en)
4142 return true;
4143
4144 return (l1->plane_res_l == l2->plane_res_l &&
4145 l1->plane_res_b == l2->plane_res_b);
4146}
4147
Lyude27082492016-08-24 07:48:10 +02004148static inline bool skl_ddb_entries_overlap(const struct skl_ddb_entry *a,
4149 const struct skl_ddb_entry *b)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004150{
Lyude27082492016-08-24 07:48:10 +02004151 return a->start < b->end && b->start < a->end;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004152}
4153
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004154bool skl_ddb_allocation_overlaps(const struct skl_ddb_entry **entries,
4155 const struct skl_ddb_entry *ddb,
4156 int ignore)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004157{
Lyudece0ba282016-09-15 10:46:35 -04004158 int i;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004159
Maarten Lankhorst5eff5032016-11-08 13:55:35 +01004160 for (i = 0; i < I915_MAX_PIPES; i++)
4161 if (i != ignore && entries[i] &&
4162 skl_ddb_entries_overlap(ddb, entries[i]))
Lyude27082492016-08-24 07:48:10 +02004163 return true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004164
Lyude27082492016-08-24 07:48:10 +02004165 return false;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00004166}
4167
Matt Roper55994c22016-05-12 07:06:08 -07004168static int skl_update_pipe_wm(struct drm_crtc_state *cstate,
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004169 const struct skl_pipe_wm *old_pipe_wm,
Matt Roper55994c22016-05-12 07:06:08 -07004170 struct skl_pipe_wm *pipe_wm, /* out */
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004171 struct skl_ddb_allocation *ddb, /* out */
Matt Roper55994c22016-05-12 07:06:08 -07004172 bool *changed /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004173{
Matt Roperf4a96752016-05-12 07:06:06 -07004174 struct intel_crtc_state *intel_cstate = to_intel_crtc_state(cstate);
Matt Roper55994c22016-05-12 07:06:08 -07004175 int ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004176
Matt Roper55994c22016-05-12 07:06:08 -07004177 ret = skl_build_pipe_wm(intel_cstate, ddb, pipe_wm);
4178 if (ret)
4179 return ret;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004180
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004181 if (!memcmp(old_pipe_wm, pipe_wm, sizeof(*pipe_wm)))
Matt Roper55994c22016-05-12 07:06:08 -07004182 *changed = false;
4183 else
4184 *changed = true;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004185
Matt Roper55994c22016-05-12 07:06:08 -07004186 return 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004187}
4188
Matt Roper9b613022016-06-27 16:42:44 -07004189static uint32_t
4190pipes_modified(struct drm_atomic_state *state)
4191{
4192 struct drm_crtc *crtc;
4193 struct drm_crtc_state *cstate;
4194 uint32_t i, ret = 0;
4195
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004196 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper9b613022016-06-27 16:42:44 -07004197 ret |= drm_crtc_mask(crtc);
4198
4199 return ret;
4200}
4201
Jani Nikulabb7791b2016-10-04 12:29:17 +03004202static int
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004203skl_ddb_add_affected_planes(struct intel_crtc_state *cstate)
4204{
4205 struct drm_atomic_state *state = cstate->base.state;
4206 struct drm_device *dev = state->dev;
4207 struct drm_crtc *crtc = cstate->base.crtc;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 struct drm_i915_private *dev_priv = to_i915(dev);
4210 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4211 struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
4212 struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
4213 struct drm_plane_state *plane_state;
4214 struct drm_plane *plane;
4215 enum pipe pipe = intel_crtc->pipe;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004216
4217 WARN_ON(!drm_atomic_get_existing_crtc_state(state, crtc));
4218
Maarten Lankhorst220b0962016-10-26 15:41:30 +02004219 drm_for_each_plane_mask(plane, dev, cstate->base.plane_mask) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004220 enum plane_id plane_id = to_intel_plane(plane)->id;
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004221
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004222 if (skl_ddb_entry_equal(&cur_ddb->plane[pipe][plane_id],
4223 &new_ddb->plane[pipe][plane_id]) &&
4224 skl_ddb_entry_equal(&cur_ddb->y_plane[pipe][plane_id],
4225 &new_ddb->y_plane[pipe][plane_id]))
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004226 continue;
4227
4228 plane_state = drm_atomic_get_plane_state(state, plane);
4229 if (IS_ERR(plane_state))
4230 return PTR_ERR(plane_state);
4231 }
4232
4233 return 0;
4234}
4235
Matt Roper98d39492016-05-12 07:06:03 -07004236static int
4237skl_compute_ddb(struct drm_atomic_state *state)
4238{
4239 struct drm_device *dev = state->dev;
4240 struct drm_i915_private *dev_priv = to_i915(dev);
4241 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4242 struct intel_crtc *intel_crtc;
Matt Roper734fa012016-05-12 15:11:40 -07004243 struct skl_ddb_allocation *ddb = &intel_state->wm_results.ddb;
Matt Roper9b613022016-06-27 16:42:44 -07004244 uint32_t realloc_pipes = pipes_modified(state);
Matt Roper98d39492016-05-12 07:06:03 -07004245 int ret;
4246
4247 /*
4248 * If this is our first atomic update following hardware readout,
4249 * we can't trust the DDB that the BIOS programmed for us. Let's
4250 * pretend that all pipes switched active status so that we'll
4251 * ensure a full DDB recompute.
4252 */
Matt Roper1b54a882016-06-17 13:42:18 -07004253 if (dev_priv->wm.distrust_bios_wm) {
4254 ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
4255 state->acquire_ctx);
4256 if (ret)
4257 return ret;
4258
Matt Roper98d39492016-05-12 07:06:03 -07004259 intel_state->active_pipe_changes = ~0;
4260
Matt Roper1b54a882016-06-17 13:42:18 -07004261 /*
4262 * We usually only initialize intel_state->active_crtcs if we
4263 * we're doing a modeset; make sure this field is always
4264 * initialized during the sanitization process that happens
4265 * on the first commit too.
4266 */
4267 if (!intel_state->modeset)
4268 intel_state->active_crtcs = dev_priv->active_crtcs;
4269 }
4270
Matt Roper98d39492016-05-12 07:06:03 -07004271 /*
4272 * If the modeset changes which CRTC's are active, we need to
4273 * recompute the DDB allocation for *all* active pipes, even
4274 * those that weren't otherwise being modified in any way by this
4275 * atomic commit. Due to the shrinking of the per-pipe allocations
4276 * when new active CRTC's are added, it's possible for a pipe that
4277 * we were already using and aren't changing at all here to suddenly
4278 * become invalid if its DDB needs exceeds its new allocation.
4279 *
4280 * Note that if we wind up doing a full DDB recompute, we can't let
4281 * any other display updates race with this transaction, so we need
4282 * to grab the lock on *all* CRTC's.
4283 */
Matt Roper734fa012016-05-12 15:11:40 -07004284 if (intel_state->active_pipe_changes) {
Matt Roper98d39492016-05-12 07:06:03 -07004285 realloc_pipes = ~0;
Matt Roper734fa012016-05-12 15:11:40 -07004286 intel_state->wm_results.dirty_pipes = ~0;
4287 }
Matt Roper98d39492016-05-12 07:06:03 -07004288
Paulo Zanoni5a920b82016-10-04 14:37:32 -03004289 /*
4290 * We're not recomputing for the pipes not included in the commit, so
4291 * make sure we start with the current state.
4292 */
4293 memcpy(ddb, &dev_priv->wm.skl_hw.ddb, sizeof(*ddb));
4294
Matt Roper98d39492016-05-12 07:06:03 -07004295 for_each_intel_crtc_mask(dev, intel_crtc, realloc_pipes) {
4296 struct intel_crtc_state *cstate;
4297
4298 cstate = intel_atomic_get_crtc_state(state, intel_crtc);
4299 if (IS_ERR(cstate))
4300 return PTR_ERR(cstate);
4301
Matt Roper734fa012016-05-12 15:11:40 -07004302 ret = skl_allocate_pipe_ddb(cstate, ddb);
Matt Roper98d39492016-05-12 07:06:03 -07004303 if (ret)
4304 return ret;
Lyude05a76d32016-08-17 15:55:57 -04004305
Paulo Zanoni7f60e202016-09-29 16:36:48 -03004306 ret = skl_ddb_add_affected_planes(cstate);
Lyude05a76d32016-08-17 15:55:57 -04004307 if (ret)
4308 return ret;
Matt Roper98d39492016-05-12 07:06:03 -07004309 }
4310
4311 return 0;
4312}
4313
Matt Roper2722efb2016-08-17 15:55:55 -04004314static void
4315skl_copy_wm_for_pipe(struct skl_wm_values *dst,
4316 struct skl_wm_values *src,
4317 enum pipe pipe)
4318{
Matt Roper2722efb2016-08-17 15:55:55 -04004319 memcpy(dst->ddb.y_plane[pipe], src->ddb.y_plane[pipe],
4320 sizeof(dst->ddb.y_plane[pipe]));
4321 memcpy(dst->ddb.plane[pipe], src->ddb.plane[pipe],
4322 sizeof(dst->ddb.plane[pipe]));
4323}
4324
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004325static void
4326skl_print_wm_changes(const struct drm_atomic_state *state)
4327{
4328 const struct drm_device *dev = state->dev;
4329 const struct drm_i915_private *dev_priv = to_i915(dev);
4330 const struct intel_atomic_state *intel_state =
4331 to_intel_atomic_state(state);
4332 const struct drm_crtc *crtc;
4333 const struct drm_crtc_state *cstate;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004334 const struct intel_plane *intel_plane;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004335 const struct skl_ddb_allocation *old_ddb = &dev_priv->wm.skl_hw.ddb;
4336 const struct skl_ddb_allocation *new_ddb = &intel_state->wm_results.ddb;
Maarten Lankhorst75704982016-11-01 12:04:10 +01004337 int i;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004338
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004339 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst75704982016-11-01 12:04:10 +01004340 const struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4341 enum pipe pipe = intel_crtc->pipe;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004342
Maarten Lankhorst75704982016-11-01 12:04:10 +01004343 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004344 enum plane_id plane_id = intel_plane->id;
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004345 const struct skl_ddb_entry *old, *new;
4346
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004347 old = &old_ddb->plane[pipe][plane_id];
4348 new = &new_ddb->plane[pipe][plane_id];
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004349
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004350 if (skl_ddb_entry_equal(old, new))
4351 continue;
4352
Maarten Lankhorst75704982016-11-01 12:04:10 +01004353 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] ddb (%d - %d) -> (%d - %d)\n",
4354 intel_plane->base.base.id,
4355 intel_plane->base.name,
4356 old->start, old->end,
4357 new->start, new->end);
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004358 }
4359 }
4360}
4361
Matt Roper98d39492016-05-12 07:06:03 -07004362static int
4363skl_compute_wm(struct drm_atomic_state *state)
4364{
4365 struct drm_crtc *crtc;
4366 struct drm_crtc_state *cstate;
Matt Roper734fa012016-05-12 15:11:40 -07004367 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
4368 struct skl_wm_values *results = &intel_state->wm_results;
4369 struct skl_pipe_wm *pipe_wm;
Matt Roper98d39492016-05-12 07:06:03 -07004370 bool changed = false;
Matt Roper734fa012016-05-12 15:11:40 -07004371 int ret, i;
Matt Roper98d39492016-05-12 07:06:03 -07004372
4373 /*
4374 * If this transaction isn't actually touching any CRTC's, don't
4375 * bother with watermark calculation. Note that if we pass this
4376 * test, we're guaranteed to hold at least one CRTC state mutex,
4377 * which means we can safely use values like dev_priv->active_crtcs
4378 * since any racing commits that want to update them would need to
4379 * hold _all_ CRTC state mutexes.
4380 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004381 for_each_new_crtc_in_state(state, crtc, cstate, i)
Matt Roper98d39492016-05-12 07:06:03 -07004382 changed = true;
4383 if (!changed)
4384 return 0;
4385
Matt Roper734fa012016-05-12 15:11:40 -07004386 /* Clear all dirty flags */
4387 results->dirty_pipes = 0;
4388
Matt Roper98d39492016-05-12 07:06:03 -07004389 ret = skl_compute_ddb(state);
4390 if (ret)
4391 return ret;
4392
Matt Roper734fa012016-05-12 15:11:40 -07004393 /*
4394 * Calculate WM's for all pipes that are part of this transaction.
4395 * Note that the DDB allocation above may have added more CRTC's that
4396 * weren't otherwise being modified (and set bits in dirty_pipes) if
4397 * pipe allocations had to change.
4398 *
4399 * FIXME: Now that we're doing this in the atomic check phase, we
4400 * should allow skl_update_pipe_wm() to return failure in cases where
4401 * no suitable watermark values can be found.
4402 */
Maarten Lankhorst6ebdb5a2017-03-09 15:52:03 +01004403 for_each_new_crtc_in_state(state, crtc, cstate, i) {
Matt Roper734fa012016-05-12 15:11:40 -07004404 struct intel_crtc_state *intel_cstate =
4405 to_intel_crtc_state(cstate);
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004406 const struct skl_pipe_wm *old_pipe_wm =
4407 &to_intel_crtc_state(crtc->state)->wm.skl.optimal;
Matt Roper734fa012016-05-12 15:11:40 -07004408
4409 pipe_wm = &intel_cstate->wm.skl.optimal;
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004410 ret = skl_update_pipe_wm(cstate, old_pipe_wm, pipe_wm,
4411 &results->ddb, &changed);
Matt Roper734fa012016-05-12 15:11:40 -07004412 if (ret)
4413 return ret;
4414
4415 if (changed)
4416 results->dirty_pipes |= drm_crtc_mask(crtc);
4417
4418 if ((results->dirty_pipes & drm_crtc_mask(crtc)) == 0)
4419 /* This pipe's WM's did not change */
4420 continue;
4421
4422 intel_cstate->update_wm_pre = true;
Matt Roper734fa012016-05-12 15:11:40 -07004423 }
4424
cpaul@redhat.com413fc532016-10-14 17:31:54 -04004425 skl_print_wm_changes(state);
4426
Matt Roper98d39492016-05-12 07:06:03 -07004427 return 0;
4428}
4429
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004430static void skl_atomic_update_crtc_wm(struct intel_atomic_state *state,
4431 struct intel_crtc_state *cstate)
4432{
4433 struct intel_crtc *crtc = to_intel_crtc(cstate->base.crtc);
4434 struct drm_i915_private *dev_priv = to_i915(state->base.dev);
4435 struct skl_pipe_wm *pipe_wm = &cstate->wm.skl.optimal;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004436 const struct skl_ddb_allocation *ddb = &state->wm_results.ddb;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004437 enum pipe pipe = crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004438 enum plane_id plane_id;
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004439
4440 if (!(state->wm_results.dirty_pipes & drm_crtc_mask(&crtc->base)))
4441 return;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004442
4443 I915_WRITE(PIPE_WM_LINETIME(pipe), pipe_wm->linetime);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004444
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004445 for_each_plane_id_on_crtc(crtc, plane_id) {
4446 if (plane_id != PLANE_CURSOR)
4447 skl_write_plane_wm(crtc, &pipe_wm->planes[plane_id],
4448 ddb, plane_id);
4449 else
4450 skl_write_cursor_wm(crtc, &pipe_wm->planes[plane_id],
4451 ddb);
4452 }
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004453}
4454
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004455static void skl_initial_wm(struct intel_atomic_state *state,
4456 struct intel_crtc_state *cstate)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004457{
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004458 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjälä432081b2016-10-31 22:37:03 +02004459 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004460 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004461 struct skl_wm_values *results = &state->wm_results;
Matt Roper2722efb2016-08-17 15:55:55 -04004462 struct skl_wm_values *hw_vals = &dev_priv->wm.skl_hw;
Lyude27082492016-08-24 07:48:10 +02004463 enum pipe pipe = intel_crtc->pipe;
Bob Paauweadda50b2015-07-21 10:42:53 -07004464
Ville Syrjälä432081b2016-10-31 22:37:03 +02004465 if ((results->dirty_pipes & drm_crtc_mask(&intel_crtc->base)) == 0)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004466 return;
4467
Matt Roper734fa012016-05-12 15:11:40 -07004468 mutex_lock(&dev_priv->wm.wm_mutex);
4469
Maarten Lankhorste62929b2016-11-08 13:55:33 +01004470 if (cstate->base.active_changed)
4471 skl_atomic_update_crtc_wm(state, cstate);
Lyude27082492016-08-24 07:48:10 +02004472
4473 skl_copy_wm_for_pipe(hw_vals, results, pipe);
Matt Roper734fa012016-05-12 15:11:40 -07004474
4475 mutex_unlock(&dev_priv->wm.wm_mutex);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00004476}
4477
Ville Syrjäläd8905652016-01-14 14:53:35 +02004478static void ilk_compute_wm_config(struct drm_device *dev,
4479 struct intel_wm_config *config)
4480{
4481 struct intel_crtc *crtc;
4482
4483 /* Compute the currently _active_ config */
4484 for_each_intel_crtc(dev, crtc) {
4485 const struct intel_pipe_wm *wm = &crtc->wm.active.ilk;
4486
4487 if (!wm->pipe_enabled)
4488 continue;
4489
4490 config->sprites_enabled |= wm->sprites_enabled;
4491 config->sprites_scaled |= wm->sprites_scaled;
4492 config->num_pipes_active++;
4493 }
4494}
4495
Matt Ropered4a6a72016-02-23 17:20:13 -08004496static void ilk_program_watermarks(struct drm_i915_private *dev_priv)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03004497{
Chris Wilson91c8a322016-07-05 10:40:23 +01004498 struct drm_device *dev = &dev_priv->drm;
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004499 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Imre Deak820c1982013-12-17 14:46:36 +02004500 struct ilk_wm_maximums max;
Ville Syrjäläd8905652016-01-14 14:53:35 +02004501 struct intel_wm_config config = {};
Imre Deak820c1982013-12-17 14:46:36 +02004502 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004503 enum intel_ddb_partitioning partitioning;
Matt Roper261a27d2015-10-08 15:28:25 -07004504
Ville Syrjäläd8905652016-01-14 14:53:35 +02004505 ilk_compute_wm_config(dev, &config);
4506
4507 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
4508 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03004509
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004510 /* 5/6 split only in single pipe config on IVB+ */
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004511 if (INTEL_GEN(dev_priv) >= 7 &&
Ville Syrjäläd8905652016-01-14 14:53:35 +02004512 config.num_pipes_active == 1 && config.sprites_enabled) {
4513 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
4514 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03004515
Imre Deak820c1982013-12-17 14:46:36 +02004516 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03004517 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004518 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004519 }
4520
Ville Syrjälä198a1e92013-10-09 19:17:58 +03004521 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03004522 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03004523
Imre Deak820c1982013-12-17 14:46:36 +02004524 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03004525
Imre Deak820c1982013-12-17 14:46:36 +02004526 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03004527}
4528
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004529static void ilk_initial_watermarks(struct intel_atomic_state *state,
4530 struct intel_crtc_state *cstate)
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004531{
Matt Ropered4a6a72016-02-23 17:20:13 -08004532 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4533 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004534
Matt Ropered4a6a72016-02-23 17:20:13 -08004535 mutex_lock(&dev_priv->wm.wm_mutex);
Matt Ropere8f1f022016-05-12 07:05:55 -07004536 intel_crtc->wm.active.ilk = cstate->wm.ilk.intermediate;
Matt Ropered4a6a72016-02-23 17:20:13 -08004537 ilk_program_watermarks(dev_priv);
4538 mutex_unlock(&dev_priv->wm.wm_mutex);
4539}
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004540
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01004541static void ilk_optimize_watermarks(struct intel_atomic_state *state,
4542 struct intel_crtc_state *cstate)
Matt Ropered4a6a72016-02-23 17:20:13 -08004543{
4544 struct drm_i915_private *dev_priv = to_i915(cstate->base.crtc->dev);
4545 struct intel_crtc *intel_crtc = to_intel_crtc(cstate->base.crtc);
4546
4547 mutex_lock(&dev_priv->wm.wm_mutex);
4548 if (cstate->wm.need_postvbl_update) {
Matt Ropere8f1f022016-05-12 07:05:55 -07004549 intel_crtc->wm.active.ilk = cstate->wm.ilk.optimal;
Matt Ropered4a6a72016-02-23 17:20:13 -08004550 ilk_program_watermarks(dev_priv);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004551 }
Matt Ropered4a6a72016-02-23 17:20:13 -08004552 mutex_unlock(&dev_priv->wm.wm_mutex);
Ville Syrjäläb9d5c832015-09-24 15:53:14 -07004553}
4554
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004555static inline void skl_wm_level_from_reg_val(uint32_t val,
4556 struct skl_wm_level *level)
Pradeep Bhat30789992014-11-04 17:06:45 +00004557{
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004558 level->plane_en = val & PLANE_WM_EN;
4559 level->plane_res_b = val & PLANE_WM_BLOCKS_MASK;
4560 level->plane_res_l = (val >> PLANE_WM_LINES_SHIFT) &
4561 PLANE_WM_LINES_MASK;
Pradeep Bhat30789992014-11-04 17:06:45 +00004562}
4563
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004564void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
4565 struct skl_pipe_wm *out)
Pradeep Bhat30789992014-11-04 17:06:45 +00004566{
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004567 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00004568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Pradeep Bhat30789992014-11-04 17:06:45 +00004569 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004570 int level, max_level;
4571 enum plane_id plane_id;
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004572 uint32_t val;
Pradeep Bhat30789992014-11-04 17:06:45 +00004573
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004574 max_level = ilk_wm_max_level(dev_priv);
Pradeep Bhat30789992014-11-04 17:06:45 +00004575
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004576 for_each_plane_id_on_crtc(intel_crtc, plane_id) {
4577 struct skl_plane_wm *wm = &out->planes[plane_id];
Pradeep Bhat30789992014-11-04 17:06:45 +00004578
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004579 for (level = 0; level <= max_level; level++) {
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004580 if (plane_id != PLANE_CURSOR)
4581 val = I915_READ(PLANE_WM(pipe, plane_id, level));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004582 else
4583 val = I915_READ(CUR_WM(pipe, level));
4584
4585 skl_wm_level_from_reg_val(val, &wm->wm[level]);
4586 }
4587
Ville Syrjäläd5cdfdf52016-11-22 18:01:58 +02004588 if (plane_id != PLANE_CURSOR)
4589 val = I915_READ(PLANE_WM_TRANS(pipe, plane_id));
cpaul@redhat.comd8c0faf2016-10-18 16:09:49 -02004590 else
4591 val = I915_READ(CUR_WM_TRANS(pipe));
4592
4593 skl_wm_level_from_reg_val(val, &wm->trans_wm);
4594 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004595
Matt Roper3ef00282015-03-09 10:19:24 -07004596 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00004597 return;
4598
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004599 out->linetime = I915_READ(PIPE_WM_LINETIME(pipe));
Pradeep Bhat30789992014-11-04 17:06:45 +00004600}
4601
4602void skl_wm_get_hw_state(struct drm_device *dev)
4603{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004604 struct drm_i915_private *dev_priv = to_i915(dev);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004605 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
Damien Lespiaua269c582014-11-04 17:06:49 +00004606 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00004607 struct drm_crtc *crtc;
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004608 struct intel_crtc *intel_crtc;
4609 struct intel_crtc_state *cstate;
Pradeep Bhat30789992014-11-04 17:06:45 +00004610
Damien Lespiaua269c582014-11-04 17:06:49 +00004611 skl_ddb_get_hw_state(dev_priv, ddb);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004612 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4613 intel_crtc = to_intel_crtc(crtc);
4614 cstate = to_intel_crtc_state(crtc->state);
4615
4616 skl_pipe_wm_get_hw_state(crtc, &cstate->wm.skl.optimal);
4617
Maarten Lankhorst03af79e2016-10-26 15:41:36 +02004618 if (intel_crtc->active)
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004619 hw->dirty_pipes |= drm_crtc_mask(crtc);
cpaul@redhat.combf9d99a2016-10-14 17:31:55 -04004620 }
Matt Ropera1de91e2016-05-12 07:05:57 -07004621
Matt Roper279e99d2016-05-12 07:06:02 -07004622 if (dev_priv->active_crtcs) {
4623 /* Fully recompute DDB on first atomic commit */
4624 dev_priv->wm.distrust_bios_wm = true;
4625 } else {
4626 /* Easy/common case; just sanitize DDB now if everything off */
4627 memset(ddb, 0, sizeof(*ddb));
4628 }
Pradeep Bhat30789992014-11-04 17:06:45 +00004629}
4630
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004631static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
4632{
4633 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004634 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004635 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper4e0963c2015-09-24 15:53:15 -07004637 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Matt Ropere8f1f022016-05-12 07:05:55 -07004638 struct intel_pipe_wm *active = &cstate->wm.ilk.optimal;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004639 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004640 static const i915_reg_t wm0_pipe_reg[] = {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004641 [PIPE_A] = WM0_PIPEA_ILK,
4642 [PIPE_B] = WM0_PIPEB_ILK,
4643 [PIPE_C] = WM0_PIPEC_IVB,
4644 };
4645
4646 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004647 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02004648 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004649
Ville Syrjälä15606532016-05-13 17:55:17 +03004650 memset(active, 0, sizeof(*active));
4651
Matt Roper3ef00282015-03-09 10:19:24 -07004652 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02004653
4654 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004655 u32 tmp = hw->wm_pipe[pipe];
4656
4657 /*
4658 * For active pipes LP0 watermark is marked as
4659 * enabled, and LP1+ watermaks as disabled since
4660 * we can't really reverse compute them in case
4661 * multiple pipes are active.
4662 */
4663 active->wm[0].enable = true;
4664 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
4665 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
4666 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
4667 active->linetime = hw->wm_linetime[pipe];
4668 } else {
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004669 int level, max_level = ilk_wm_max_level(dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004670
4671 /*
4672 * For inactive pipes, all watermark levels
4673 * should be marked as enabled but zeroed,
4674 * which is what we'd compute them to.
4675 */
4676 for (level = 0; level <= max_level; level++)
4677 active->wm[level].enable = true;
4678 }
Matt Roper4e0963c2015-09-24 15:53:15 -07004679
4680 intel_crtc->wm.active.ilk = *active;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004681}
4682
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004683#define _FW_WM(value, plane) \
4684 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
4685#define _FW_WM_VLV(value, plane) \
4686 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
4687
4688static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
4689 struct vlv_wm_values *wm)
4690{
4691 enum pipe pipe;
4692 uint32_t tmp;
4693
4694 for_each_pipe(dev_priv, pipe) {
4695 tmp = I915_READ(VLV_DDL(pipe));
4696
Ville Syrjälä1b313892016-11-28 19:37:08 +02004697 wm->ddl[pipe].plane[PLANE_PRIMARY] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004698 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004699 wm->ddl[pipe].plane[PLANE_CURSOR] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004700 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004701 wm->ddl[pipe].plane[PLANE_SPRITE0] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004702 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004703 wm->ddl[pipe].plane[PLANE_SPRITE1] =
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004704 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4705 }
4706
4707 tmp = I915_READ(DSPFW1);
4708 wm->sr.plane = _FW_WM(tmp, SR);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004709 wm->pipe[PIPE_B].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORB);
4710 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEB);
4711 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004712
4713 tmp = I915_READ(DSPFW2);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004714 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEB);
4715 wm->pipe[PIPE_A].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORA);
4716 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEA);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004717
4718 tmp = I915_READ(DSPFW3);
4719 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4720
4721 if (IS_CHERRYVIEW(dev_priv)) {
4722 tmp = I915_READ(DSPFW7_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004723 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4724 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004725
4726 tmp = I915_READ(DSPFW8_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004727 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITEF);
4728 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEE);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004729
4730 tmp = I915_READ(DSPFW9_CHV);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004731 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] = _FW_WM_VLV(tmp, PLANEC);
4732 wm->pipe[PIPE_C].plane[PLANE_CURSOR] = _FW_WM(tmp, CURSORC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004733
4734 tmp = I915_READ(DSPHOWM);
4735 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004736 wm->pipe[PIPE_C].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4737 wm->pipe[PIPE_C].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4738 wm->pipe[PIPE_C].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEC_HI) << 8;
4739 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4740 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4741 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4742 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4743 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4744 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004745 } else {
4746 tmp = I915_READ(DSPFW7);
Ville Syrjälä1b313892016-11-28 19:37:08 +02004747 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] = _FW_WM_VLV(tmp, SPRITED);
4748 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] = _FW_WM_VLV(tmp, SPRITEC);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004749
4750 tmp = I915_READ(DSPHOWM);
4751 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
Ville Syrjälä1b313892016-11-28 19:37:08 +02004752 wm->pipe[PIPE_B].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4753 wm->pipe[PIPE_B].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4754 wm->pipe[PIPE_B].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEB_HI) << 8;
4755 wm->pipe[PIPE_A].plane[PLANE_SPRITE1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4756 wm->pipe[PIPE_A].plane[PLANE_SPRITE0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4757 wm->pipe[PIPE_A].plane[PLANE_PRIMARY] |= _FW_WM(tmp, PLANEA_HI) << 8;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004758 }
4759}
4760
4761#undef _FW_WM
4762#undef _FW_WM_VLV
4763
4764void vlv_wm_get_hw_state(struct drm_device *dev)
4765{
4766 struct drm_i915_private *dev_priv = to_i915(dev);
4767 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
Ville Syrjäläf07d43d2017-03-02 19:14:52 +02004768 struct intel_crtc *crtc;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004769 u32 val;
4770
4771 vlv_read_wm_values(dev_priv, wm);
4772
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004773 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4774 wm->level = VLV_WM_LEVEL_PM2;
4775
4776 if (IS_CHERRYVIEW(dev_priv)) {
4777 mutex_lock(&dev_priv->rps.hw_lock);
4778
4779 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4780 if (val & DSP_MAXFIFO_PM5_ENABLE)
4781 wm->level = VLV_WM_LEVEL_PM5;
4782
Ville Syrjälä58590c12015-09-08 21:05:12 +03004783 /*
4784 * If DDR DVFS is disabled in the BIOS, Punit
4785 * will never ack the request. So if that happens
4786 * assume we don't have to enable/disable DDR DVFS
4787 * dynamically. To test that just set the REQ_ACK
4788 * bit to poke the Punit, but don't change the
4789 * HIGH/LOW bits so that we don't actually change
4790 * the current state.
4791 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004792 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004793 val |= FORCE_DDR_FREQ_REQ_ACK;
4794 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4795
4796 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4797 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4798 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4799 "assuming DDR DVFS is disabled\n");
4800 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4801 } else {
4802 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4803 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4804 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4805 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004806
4807 mutex_unlock(&dev_priv->rps.hw_lock);
4808 }
4809
Ville Syrjäläff32c542017-03-02 19:14:57 +02004810 for_each_intel_crtc(dev, crtc) {
4811 struct intel_crtc_state *crtc_state =
4812 to_intel_crtc_state(crtc->base.state);
4813 struct vlv_wm_state *active = &crtc->wm.active.vlv;
4814 const struct vlv_fifo_state *fifo_state =
4815 &crtc_state->wm.vlv.fifo_state;
4816 enum pipe pipe = crtc->pipe;
4817 enum plane_id plane_id;
4818 int level;
4819
4820 vlv_get_fifo_size(crtc_state);
4821
4822 active->num_levels = wm->level + 1;
4823 active->cxsr = wm->cxsr;
4824
Ville Syrjäläff32c542017-03-02 19:14:57 +02004825 for (level = 0; level < active->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004826 struct g4x_pipe_wm *raw =
Ville Syrjäläff32c542017-03-02 19:14:57 +02004827 &crtc_state->wm.vlv.raw[level];
4828
4829 active->sr[level].plane = wm->sr.plane;
4830 active->sr[level].cursor = wm->sr.cursor;
4831
4832 for_each_plane_id_on_crtc(crtc, plane_id) {
4833 active->wm[level].plane[plane_id] =
4834 wm->pipe[pipe].plane[plane_id];
4835
4836 raw->plane[plane_id] =
4837 vlv_invert_wm_value(active->wm[level].plane[plane_id],
4838 fifo_state->plane[plane_id]);
4839 }
4840 }
4841
4842 for_each_plane_id_on_crtc(crtc, plane_id)
4843 vlv_raw_plane_wm_set(crtc_state, level,
4844 plane_id, USHRT_MAX);
4845 vlv_invalidate_wms(crtc, active, level);
4846
4847 crtc_state->wm.vlv.optimal = *active;
Ville Syrjälä4841da52017-03-02 19:14:59 +02004848 crtc_state->wm.vlv.intermediate = *active;
Ville Syrjäläff32c542017-03-02 19:14:57 +02004849
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004850 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
Ville Syrjälä1b313892016-11-28 19:37:08 +02004851 pipe_name(pipe),
4852 wm->pipe[pipe].plane[PLANE_PRIMARY],
4853 wm->pipe[pipe].plane[PLANE_CURSOR],
4854 wm->pipe[pipe].plane[PLANE_SPRITE0],
4855 wm->pipe[pipe].plane[PLANE_SPRITE1]);
Ville Syrjäläff32c542017-03-02 19:14:57 +02004856 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004857
4858 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4859 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4860}
4861
Ville Syrjälä602ae832017-03-02 19:15:02 +02004862void vlv_wm_sanitize(struct drm_i915_private *dev_priv)
4863{
4864 struct intel_plane *plane;
4865 struct intel_crtc *crtc;
4866
4867 mutex_lock(&dev_priv->wm.wm_mutex);
4868
4869 for_each_intel_plane(&dev_priv->drm, plane) {
4870 struct intel_crtc *crtc =
4871 intel_get_crtc_for_pipe(dev_priv, plane->pipe);
4872 struct intel_crtc_state *crtc_state =
4873 to_intel_crtc_state(crtc->base.state);
4874 struct intel_plane_state *plane_state =
4875 to_intel_plane_state(plane->base.state);
4876 struct vlv_wm_state *wm_state = &crtc_state->wm.vlv.optimal;
4877 const struct vlv_fifo_state *fifo_state =
4878 &crtc_state->wm.vlv.fifo_state;
4879 enum plane_id plane_id = plane->id;
4880 int level;
4881
4882 if (plane_state->base.visible)
4883 continue;
4884
4885 for (level = 0; level < wm_state->num_levels; level++) {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03004886 struct g4x_pipe_wm *raw =
Ville Syrjälä602ae832017-03-02 19:15:02 +02004887 &crtc_state->wm.vlv.raw[level];
4888
4889 raw->plane[plane_id] = 0;
4890
4891 wm_state->wm[level].plane[plane_id] =
4892 vlv_invert_wm_value(raw->plane[plane_id],
4893 fifo_state->plane[plane_id]);
4894 }
4895 }
4896
4897 for_each_intel_crtc(&dev_priv->drm, crtc) {
4898 struct intel_crtc_state *crtc_state =
4899 to_intel_crtc_state(crtc->base.state);
4900
4901 crtc_state->wm.vlv.intermediate =
4902 crtc_state->wm.vlv.optimal;
4903 crtc->wm.active.vlv = crtc_state->wm.vlv.optimal;
4904 }
4905
4906 vlv_program_watermarks(dev_priv);
4907
4908 mutex_unlock(&dev_priv->wm.wm_mutex);
4909}
4910
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004911void ilk_wm_get_hw_state(struct drm_device *dev)
4912{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004913 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak820c1982013-12-17 14:46:36 +02004914 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004915 struct drm_crtc *crtc;
4916
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004917 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004918 ilk_pipe_wm_get_hw_state(crtc);
4919
4920 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4921 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4922 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4923
4924 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Tvrtko Ursulin175fded2016-11-16 08:55:42 +00004925 if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004926 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4927 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4928 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004929
Tvrtko Ursulin86527442016-10-13 11:03:00 +01004930 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004931 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4932 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004933 else if (IS_IVYBRIDGE(dev_priv))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004934 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4935 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004936
4937 hw->enable_fbc_wm =
4938 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4939}
4940
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004941/**
4942 * intel_update_watermarks - update FIFO watermark values based on current modes
4943 *
4944 * Calculate watermark values for the various WM regs based on current mode
4945 * and plane configuration.
4946 *
4947 * There are several cases to deal with here:
4948 * - normal (i.e. non-self-refresh)
4949 * - self-refresh (SR) mode
4950 * - lines are large relative to FIFO size (buffer can hold up to 2)
4951 * - lines are small relative to FIFO size (buffer can hold more than 2
4952 * lines), so need to account for TLB latency
4953 *
4954 * The normal calculation is:
4955 * watermark = dotclock * bytes per pixel * latency
4956 * where latency is platform & configuration dependent (we assume pessimal
4957 * values here).
4958 *
4959 * The SR calculation is:
4960 * watermark = (trunc(latency/line time)+1) * surface width *
4961 * bytes per pixel
4962 * where
4963 * line time = htotal / dotclock
4964 * surface width = hdisplay for normal plane and 64 for cursor
4965 * and latency is assumed to be high, as above.
4966 *
4967 * The final value programmed to the register should always be rounded up,
4968 * and include an extra 2 entries to account for clock crossings.
4969 *
4970 * We don't use the sprite, so we can ignore that. And on Crestline we have
4971 * to set the non-SR watermarks to 8.
4972 */
Ville Syrjälä432081b2016-10-31 22:37:03 +02004973void intel_update_watermarks(struct intel_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004974{
Ville Syrjälä432081b2016-10-31 22:37:03 +02004975 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004976
4977 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004978 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004979}
4980
Jani Nikulae2828912016-01-18 09:19:47 +02004981/*
Daniel Vetter92703882012-08-09 16:46:01 +02004982 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004983 */
4984DEFINE_SPINLOCK(mchdev_lock);
4985
4986/* Global for IPS driver to get at the current i915 device. Protected by
4987 * mchdev_lock. */
4988static struct drm_i915_private *i915_mch_dev;
4989
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004990bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004991{
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004992 u16 rgvswctl;
4993
Chris Wilson67520412017-03-02 13:28:01 +00004994 lockdep_assert_held(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02004995
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004996 rgvswctl = I915_READ16(MEMSWCTL);
4997 if (rgvswctl & MEMCTL_CMD_STS) {
4998 DRM_DEBUG("gpu busy, RCS change rejected\n");
4999 return false; /* still busy with another command */
5000 }
5001
5002 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5003 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5004 I915_WRITE16(MEMSWCTL, rgvswctl);
5005 POSTING_READ16(MEMSWCTL);
5006
5007 rgvswctl |= MEMCTL_CMD_STS;
5008 I915_WRITE16(MEMSWCTL, rgvswctl);
5009
5010 return true;
5011}
5012
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005013static void ironlake_enable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005014{
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005015 u32 rgvmodectl;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005016 u8 fmax, fmin, fstart, vstart;
5017
Daniel Vetter92703882012-08-09 16:46:01 +02005018 spin_lock_irq(&mchdev_lock);
5019
Tvrtko Ursulin84f1b202016-02-11 10:27:32 +00005020 rgvmodectl = I915_READ(MEMMODECTL);
5021
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005022 /* Enable temp reporting */
5023 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5024 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5025
5026 /* 100ms RC evaluation intervals */
5027 I915_WRITE(RCUPEI, 100000);
5028 I915_WRITE(RCDNEI, 100000);
5029
5030 /* Set max/min thresholds to 90ms and 80ms respectively */
5031 I915_WRITE(RCBMAXAVG, 90000);
5032 I915_WRITE(RCBMINAVG, 80000);
5033
5034 I915_WRITE(MEMIHYST, 1);
5035
5036 /* Set up min, max, and cur for interrupt handling */
5037 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5038 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5039 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5040 MEMMODE_FSTART_SHIFT;
5041
Ville Syrjälä616847e2015-09-18 20:03:19 +03005042 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005043 PXVFREQ_PX_SHIFT;
5044
Daniel Vetter20e4d402012-08-08 23:35:39 +02005045 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
5046 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005047
Daniel Vetter20e4d402012-08-08 23:35:39 +02005048 dev_priv->ips.max_delay = fstart;
5049 dev_priv->ips.min_delay = fmin;
5050 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005051
5052 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
5053 fmax, fmin, fstart);
5054
5055 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5056
5057 /*
5058 * Interrupts will be enabled in ironlake_irq_postinstall
5059 */
5060
5061 I915_WRITE(VIDSTART, vstart);
5062 POSTING_READ(VIDSTART);
5063
5064 rgvmodectl |= MEMMODE_SWMODE_EN;
5065 I915_WRITE(MEMMODECTL, rgvmodectl);
5066
Daniel Vetter92703882012-08-09 16:46:01 +02005067 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005068 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005069 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005070
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005071 ironlake_set_drps(dev_priv, fstart);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005072
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005073 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
5074 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005075 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03005076 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005077 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02005078
5079 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005080}
5081
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005082static void ironlake_disable_drps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005083{
Daniel Vetter92703882012-08-09 16:46:01 +02005084 u16 rgvswctl;
5085
5086 spin_lock_irq(&mchdev_lock);
5087
5088 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005089
5090 /* Ack interrupts, disable EFC interrupt */
5091 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5092 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5093 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5094 I915_WRITE(DEIIR, DE_PCU_EVENT);
5095 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5096
5097 /* Go back to the starting frequency */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01005098 ironlake_set_drps(dev_priv, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005099 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005100 rgvswctl |= MEMCTL_CMD_STS;
5101 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02005102 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005103
Daniel Vetter92703882012-08-09 16:46:01 +02005104 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005105}
5106
Daniel Vetteracbe9472012-07-26 11:50:05 +02005107/* There's a funny hw issue where the hw returns all 0 when reading from
5108 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
5109 * ourselves, instead of doing a rmw cycle (which might result in us clearing
5110 * all limits and the gpu stuck at whatever frequency it is at atm).
5111 */
Akash Goel74ef1172015-03-06 11:07:19 +05305112static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005113{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005114 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005115
Daniel Vetter20b46e52012-07-26 11:16:14 +02005116 /* Only set the down limit when we've reached the lowest level to avoid
5117 * getting more interrupts, otherwise leave this clear. This prevents a
5118 * race in the hw when coming out of rc6: There's a tiny window where
5119 * the hw runs at the minimal clock before selecting the desired
5120 * frequency, if the down threshold expires in that window we will not
5121 * receive a down interrupt. */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03005122 if (IS_GEN9(dev_priv)) {
Akash Goel74ef1172015-03-06 11:07:19 +05305123 limits = (dev_priv->rps.max_freq_softlimit) << 23;
5124 if (val <= dev_priv->rps.min_freq_softlimit)
5125 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
5126 } else {
5127 limits = dev_priv->rps.max_freq_softlimit << 24;
5128 if (val <= dev_priv->rps.min_freq_softlimit)
5129 limits |= dev_priv->rps.min_freq_softlimit << 16;
5130 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02005131
5132 return limits;
5133}
5134
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005135static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
5136{
5137 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05305138 u32 threshold_up = 0, threshold_down = 0; /* in % */
5139 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005140
5141 new_power = dev_priv->rps.power;
5142 switch (dev_priv->rps.power) {
5143 case LOW_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005144 if (val > dev_priv->rps.efficient_freq + 1 &&
5145 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005146 new_power = BETWEEN;
5147 break;
5148
5149 case BETWEEN:
Chris Wilsona72b5622016-07-02 15:35:59 +01005150 if (val <= dev_priv->rps.efficient_freq &&
5151 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005152 new_power = LOW_POWER;
Chris Wilsona72b5622016-07-02 15:35:59 +01005153 else if (val >= dev_priv->rps.rp0_freq &&
5154 val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005155 new_power = HIGH_POWER;
5156 break;
5157
5158 case HIGH_POWER:
Chris Wilsona72b5622016-07-02 15:35:59 +01005159 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 &&
5160 val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005161 new_power = BETWEEN;
5162 break;
5163 }
5164 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005165 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005166 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00005167 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005168 new_power = HIGH_POWER;
5169 if (new_power == dev_priv->rps.power)
5170 return;
5171
5172 /* Note the units here are not exactly 1us, but 1280ns. */
5173 switch (new_power) {
5174 case LOW_POWER:
5175 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05305176 ei_up = 16000;
5177 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005178
5179 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305180 ei_down = 32000;
5181 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005182 break;
5183
5184 case BETWEEN:
5185 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05305186 ei_up = 13000;
5187 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005188
5189 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305190 ei_down = 32000;
5191 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005192 break;
5193
5194 case HIGH_POWER:
5195 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05305196 ei_up = 10000;
5197 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005198
5199 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05305200 ei_down = 32000;
5201 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005202 break;
5203 }
5204
Mika Kuoppala6067a272017-02-15 15:52:59 +02005205 /* When byt can survive without system hang with dynamic
5206 * sw freq adjustments, this restriction can be lifted.
5207 */
5208 if (IS_VALLEYVIEW(dev_priv))
5209 goto skip_hw_write;
5210
Akash Goel8a586432015-03-06 11:07:18 +05305211 I915_WRITE(GEN6_RP_UP_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005212 GT_INTERVAL_FROM_US(dev_priv, ei_up));
Akash Goel8a586432015-03-06 11:07:18 +05305213 I915_WRITE(GEN6_RP_UP_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005214 GT_INTERVAL_FROM_US(dev_priv,
5215 ei_up * threshold_up / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305216
5217 I915_WRITE(GEN6_RP_DOWN_EI,
Chris Wilsona72b5622016-07-02 15:35:59 +01005218 GT_INTERVAL_FROM_US(dev_priv, ei_down));
Akash Goel8a586432015-03-06 11:07:18 +05305219 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
Chris Wilsona72b5622016-07-02 15:35:59 +01005220 GT_INTERVAL_FROM_US(dev_priv,
5221 ei_down * threshold_down / 100));
Akash Goel8a586432015-03-06 11:07:18 +05305222
Chris Wilsona72b5622016-07-02 15:35:59 +01005223 I915_WRITE(GEN6_RP_CONTROL,
5224 GEN6_RP_MEDIA_TURBO |
5225 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5226 GEN6_RP_MEDIA_IS_GFX |
5227 GEN6_RP_ENABLE |
5228 GEN6_RP_UP_BUSY_AVG |
5229 GEN6_RP_DOWN_IDLE_AVG);
Akash Goel8a586432015-03-06 11:07:18 +05305230
Mika Kuoppala6067a272017-02-15 15:52:59 +02005231skip_hw_write:
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005232 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01005233 dev_priv->rps.up_threshold = threshold_up;
5234 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005235 dev_priv->rps.last_adj = 0;
5236}
5237
Chris Wilson2876ce72014-03-28 08:03:34 +00005238static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
5239{
5240 u32 mask = 0;
5241
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005242 /* We use UP_EI_EXPIRED interupts for both up/down in manual mode */
Chris Wilson2876ce72014-03-28 08:03:34 +00005243 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005244 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00005245 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00005246 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00005247
Chris Wilson7b3c29f2014-07-10 20:31:19 +01005248 mask &= dev_priv->pm_rps_events;
5249
Imre Deak59d02a12014-12-19 19:33:26 +02005250 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00005251}
5252
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005253/* gen6_set_rps is called to update the frequency request, but should also be
5254 * called when the range (min_delay and max_delay) is modified so that we can
5255 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005256static int gen6_set_rps(struct drm_i915_private *dev_priv, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02005257{
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005258 /* min/max delay may still have been modified so be sure to
5259 * write the limits value.
5260 */
5261 if (val != dev_priv->rps.cur_freq) {
5262 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005263
Chris Wilsondc979972016-05-10 14:10:04 +01005264 if (IS_GEN9(dev_priv))
Akash Goel57041952015-03-06 11:07:17 +05305265 I915_WRITE(GEN6_RPNSWREQ,
5266 GEN9_FREQUENCY(val));
Chris Wilsondc979972016-05-10 14:10:04 +01005267 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00005268 I915_WRITE(GEN6_RPNSWREQ,
5269 HSW_FREQUENCY(val));
5270 else
5271 I915_WRITE(GEN6_RPNSWREQ,
5272 GEN6_FREQUENCY(val) |
5273 GEN6_OFFSET(0) |
5274 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06005275 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005276
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005277 /* Make sure we continue to get interrupts
5278 * until we hit the minimum or maximum frequencies.
5279 */
Akash Goel74ef1172015-03-06 11:07:19 +05305280 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00005281 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01005282
Ben Widawskyb39fb292014-03-19 18:31:11 -07005283 dev_priv->rps.cur_freq = val;
Mika Kuoppala0f945922015-11-17 18:14:26 +02005284 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005285
5286 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005287}
5288
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005289static int valleyview_set_rps(struct drm_i915_private *dev_priv, u8 val)
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005290{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005291 int err;
5292
Chris Wilsondc979972016-05-10 14:10:04 +01005293 if (WARN_ONCE(IS_CHERRYVIEW(dev_priv) && (val & 1),
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005294 "Odd GPU freq value\n"))
5295 val &= ~1;
5296
Deepak Scd25dd52015-07-10 18:31:40 +05305297 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
5298
Chris Wilson8fb55192015-04-07 16:20:28 +01005299 if (val != dev_priv->rps.cur_freq) {
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005300 err = vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
5301 if (err)
5302 return err;
5303
Chris Wilsondb4c5e02017-02-10 15:03:46 +00005304 gen6_set_rps_thresholds(dev_priv, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01005305 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005306
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005307 dev_priv->rps.cur_freq = val;
5308 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005309
5310 return 0;
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005311}
5312
Deepak Sa7f6e232015-05-09 18:04:44 +05305313/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05305314 *
5315 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05305316 * 1. Forcewake Media well.
5317 * 2. Request idle freq.
5318 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05305319*/
5320static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
5321{
Chris Wilsonaed242f2015-03-18 09:48:21 +00005322 u32 val = dev_priv->rps.idle_freq;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005323 int err;
Deepak S5549d252014-06-28 11:26:11 +05305324
Chris Wilsonaed242f2015-03-18 09:48:21 +00005325 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05305326 return;
5327
Chris Wilsonc9efef72017-01-02 15:28:45 +00005328 /* The punit delays the write of the frequency and voltage until it
5329 * determines the GPU is awake. During normal usage we don't want to
5330 * waste power changing the frequency if the GPU is sleeping (rc6).
5331 * However, the GPU and driver is now idle and we do not want to delay
5332 * switching to minimum voltage (reducing power whilst idle) as we do
5333 * not expect to be woken in the near future and so must flush the
5334 * change by waking the device.
5335 *
5336 * We choose to take the media powerwell (either would do to trick the
5337 * punit into committing the voltage change) as that takes a lot less
5338 * power than the render powerwell.
5339 */
Deepak Sa7f6e232015-05-09 18:04:44 +05305340 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005341 err = valleyview_set_rps(dev_priv, val);
Deepak Sa7f6e232015-05-09 18:04:44 +05305342 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005343
5344 if (err)
5345 DRM_ERROR("Failed to set RPS for idle\n");
Deepak S76c3552f2014-01-30 23:08:16 +05305346}
5347
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005348void gen6_rps_busy(struct drm_i915_private *dev_priv)
5349{
5350 mutex_lock(&dev_priv->rps.hw_lock);
5351 if (dev_priv->rps.enabled) {
Chris Wilsonbd648182017-02-10 15:03:48 +00005352 u8 freq;
5353
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00005354 if (dev_priv->pm_rps_events & GEN6_PM_RP_UP_EI_EXPIRED)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005355 gen6_rps_reset_ei(dev_priv);
5356 I915_WRITE(GEN6_PMINTRMSK,
5357 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Michał Winiarski2b83c4c2016-06-20 11:58:27 +02005358
Chris Wilsonc33d2472016-07-04 08:08:36 +01005359 gen6_enable_rps_interrupts(dev_priv);
5360
Chris Wilsonbd648182017-02-10 15:03:48 +00005361 /* Use the user's desired frequency as a guide, but for better
5362 * performance, jump directly to RPe as our starting frequency.
5363 */
5364 freq = max(dev_priv->rps.cur_freq,
5365 dev_priv->rps.efficient_freq);
5366
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005367 if (intel_set_rps(dev_priv,
Chris Wilsonbd648182017-02-10 15:03:48 +00005368 clamp(freq,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005369 dev_priv->rps.min_freq_softlimit,
5370 dev_priv->rps.max_freq_softlimit)))
5371 DRM_DEBUG_DRIVER("Failed to set idle frequency\n");
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005372 }
5373 mutex_unlock(&dev_priv->rps.hw_lock);
5374}
5375
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005376void gen6_rps_idle(struct drm_i915_private *dev_priv)
5377{
Chris Wilsonc33d2472016-07-04 08:08:36 +01005378 /* Flush our bottom-half so that it does not race with us
5379 * setting the idle frequency and so that it is bounded by
5380 * our rpm wakeref. And then disable the interrupts to stop any
5381 * futher RPS reclocking whilst we are asleep.
5382 */
5383 gen6_disable_rps_interrupts(dev_priv);
5384
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005385 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005386 if (dev_priv->rps.enabled) {
Chris Wilsondc979972016-05-10 14:10:04 +01005387 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S76c3552f2014-01-30 23:08:16 +05305388 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005389 else
Chris Wilsondc979972016-05-10 14:10:04 +01005390 gen6_set_rps(dev_priv, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005391 dev_priv->rps.last_adj = 0;
Ville Syrjälä12c100b2016-05-23 17:42:48 +03005392 I915_WRITE(GEN6_PMINTRMSK,
5393 gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Chris Wilsonc0951f02013-10-10 21:58:50 +01005394 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005395 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005396
Chris Wilson8d3afd72015-05-21 21:01:47 +01005397 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005398 while (!list_empty(&dev_priv->rps.clients))
5399 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005400 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005401}
5402
Chris Wilson1854d5c2015-04-07 16:20:32 +01005403void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01005404 struct intel_rps_client *rps,
5405 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005406{
Chris Wilson8d3afd72015-05-21 21:01:47 +01005407 /* This is intentionally racy! We peek at the state here, then
5408 * validate inside the RPS worker.
5409 */
Chris Wilson67d97da2016-07-04 08:08:31 +01005410 if (!(dev_priv->gt.awake &&
Chris Wilson8d3afd72015-05-21 21:01:47 +01005411 dev_priv->rps.enabled &&
Chris Wilson29ecd78d2016-07-13 09:10:35 +01005412 dev_priv->rps.cur_freq < dev_priv->rps.boost_freq))
Chris Wilson8d3afd72015-05-21 21:01:47 +01005413 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00005414
Chris Wilsone61b9952015-04-27 13:41:24 +01005415 /* Force a RPS boost (and don't count it against the client) if
5416 * the GPU is severely congested.
5417 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01005418 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01005419 rps = NULL;
5420
Chris Wilson8d3afd72015-05-21 21:01:47 +01005421 spin_lock(&dev_priv->rps.client_lock);
5422 if (rps == NULL || list_empty(&rps->link)) {
5423 spin_lock_irq(&dev_priv->irq_lock);
5424 if (dev_priv->rps.interrupts_enabled) {
5425 dev_priv->rps.client_boost = true;
Chris Wilsonc33d2472016-07-04 08:08:36 +01005426 schedule_work(&dev_priv->rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005427 }
5428 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005429
Chris Wilson2e1b8732015-04-27 13:41:22 +01005430 if (rps != NULL) {
5431 list_add(&rps->link, &dev_priv->rps.clients);
5432 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005433 } else
5434 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01005435 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01005436 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005437}
5438
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005439int intel_set_rps(struct drm_i915_private *dev_priv, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005440{
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005441 int err;
5442
Chris Wilsoncfd1c482017-02-20 09:47:07 +00005443 lockdep_assert_held(&dev_priv->rps.hw_lock);
5444 GEM_BUG_ON(val > dev_priv->rps.max_freq);
5445 GEM_BUG_ON(val < dev_priv->rps.min_freq);
5446
Chris Wilson76e4e4b2017-02-20 09:47:08 +00005447 if (!dev_priv->rps.enabled) {
5448 dev_priv->rps.cur_freq = val;
5449 return 0;
5450 }
5451
Chris Wilsondc979972016-05-10 14:10:04 +01005452 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005453 err = valleyview_set_rps(dev_priv, val);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005454 else
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005455 err = gen6_set_rps(dev_priv, val);
5456
5457 return err;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005458}
5459
Chris Wilsondc979972016-05-10 14:10:04 +01005460static void gen9_disable_rc6(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005461{
Zhe Wang20e49362014-11-04 17:07:05 +00005462 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005463 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005464}
5465
Chris Wilsondc979972016-05-10 14:10:04 +01005466static void gen9_disable_rps(struct drm_i915_private *dev_priv)
Akash Goel2030d682016-04-23 00:05:45 +05305467{
Akash Goel2030d682016-04-23 00:05:45 +05305468 I915_WRITE(GEN6_RP_CONTROL, 0);
5469}
5470
Chris Wilsondc979972016-05-10 14:10:04 +01005471static void gen6_disable_rps(struct drm_i915_private *dev_priv)
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005472{
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005473 I915_WRITE(GEN6_RC_CONTROL, 0);
5474 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Akash Goel2030d682016-04-23 00:05:45 +05305475 I915_WRITE(GEN6_RP_CONTROL, 0);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02005476}
5477
Chris Wilsondc979972016-05-10 14:10:04 +01005478static void cherryview_disable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05305479{
Deepak S38807742014-05-23 21:00:15 +05305480 I915_WRITE(GEN6_RC_CONTROL, 0);
5481}
5482
Chris Wilsondc979972016-05-10 14:10:04 +01005483static void valleyview_disable_rps(struct drm_i915_private *dev_priv)
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005484{
Deepak S98a2e5f2014-08-18 10:35:27 -07005485 /* we're doing forcewake before Disabling RC6,
5486 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005487 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07005488
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005489 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005490
Mika Kuoppala59bad942015-01-16 11:34:40 +02005491 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005492}
5493
Chris Wilsondc979972016-05-10 14:10:04 +01005494static void intel_print_rc6_info(struct drm_i915_private *dev_priv, u32 mode)
Ben Widawskydc39fff2013-10-18 12:32:07 -07005495{
Chris Wilsondc979972016-05-10 14:10:04 +01005496 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak91ca6892014-04-14 20:24:25 +03005497 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
5498 mode = GEN6_RC_CTL_RC6_ENABLE;
5499 else
5500 mode = 0;
5501 }
Chris Wilsondc979972016-05-10 14:10:04 +01005502 if (HAS_RC6p(dev_priv))
Imre Deakb99d49c2016-06-29 19:13:54 +03005503 DRM_DEBUG_DRIVER("Enabling RC6 states: "
5504 "RC6 %s RC6p %s RC6pp %s\n",
5505 onoff(mode & GEN6_RC_CTL_RC6_ENABLE),
5506 onoff(mode & GEN6_RC_CTL_RC6p_ENABLE),
5507 onoff(mode & GEN6_RC_CTL_RC6pp_ENABLE));
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07005508
5509 else
Imre Deakb99d49c2016-06-29 19:13:54 +03005510 DRM_DEBUG_DRIVER("Enabling RC6 states: RC6 %s\n",
5511 onoff(mode & GEN6_RC_CTL_RC6_ENABLE));
Ben Widawskydc39fff2013-10-18 12:32:07 -07005512}
5513
Chris Wilsondc979972016-05-10 14:10:04 +01005514static bool bxt_check_bios_rc6_setup(struct drm_i915_private *dev_priv)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305515{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005516 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305517 bool enable_rc6 = true;
5518 unsigned long rc6_ctx_base;
Imre Deakfc619842016-06-29 19:13:55 +03005519 u32 rc_ctl;
5520 int rc_sw_target;
5521
5522 rc_ctl = I915_READ(GEN6_RC_CONTROL);
5523 rc_sw_target = (I915_READ(GEN6_RC_STATE) & RC_SW_TARGET_STATE_MASK) >>
5524 RC_SW_TARGET_STATE_SHIFT;
5525 DRM_DEBUG_DRIVER("BIOS enabled RC states: "
5526 "HW_CTRL %s HW_RC6 %s SW_TARGET_STATE %x\n",
5527 onoff(rc_ctl & GEN6_RC_CTL_HW_ENABLE),
5528 onoff(rc_ctl & GEN6_RC_CTL_RC6_ENABLE),
5529 rc_sw_target);
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305530
5531 if (!(I915_READ(RC6_LOCATION) & RC6_CTX_IN_DRAM)) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005532 DRM_DEBUG_DRIVER("RC6 Base location not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305533 enable_rc6 = false;
5534 }
5535
5536 /*
5537 * The exact context size is not known for BXT, so assume a page size
5538 * for this check.
5539 */
5540 rc6_ctx_base = I915_READ(RC6_CTX_BASE) & RC6_CTX_BASE_MASK;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03005541 if (!((rc6_ctx_base >= ggtt->stolen_reserved_base) &&
5542 (rc6_ctx_base + PAGE_SIZE <= ggtt->stolen_reserved_base +
5543 ggtt->stolen_reserved_size))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005544 DRM_DEBUG_DRIVER("RC6 Base address not as expected.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305545 enable_rc6 = false;
5546 }
5547
5548 if (!(((I915_READ(PWRCTX_MAXCNT_RCSUNIT) & IDLE_TIME_MASK) > 1) &&
5549 ((I915_READ(PWRCTX_MAXCNT_VCSUNIT0) & IDLE_TIME_MASK) > 1) &&
5550 ((I915_READ(PWRCTX_MAXCNT_BCSUNIT) & IDLE_TIME_MASK) > 1) &&
5551 ((I915_READ(PWRCTX_MAXCNT_VECSUNIT) & IDLE_TIME_MASK) > 1))) {
Imre Deakb99d49c2016-06-29 19:13:54 +03005552 DRM_DEBUG_DRIVER("Engine Idle wait time not set properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305553 enable_rc6 = false;
5554 }
5555
Imre Deakfc619842016-06-29 19:13:55 +03005556 if (!I915_READ(GEN8_PUSHBUS_CONTROL) ||
5557 !I915_READ(GEN8_PUSHBUS_ENABLE) ||
5558 !I915_READ(GEN8_PUSHBUS_SHIFT)) {
5559 DRM_DEBUG_DRIVER("Pushbus not setup properly.\n");
5560 enable_rc6 = false;
5561 }
5562
5563 if (!I915_READ(GEN6_GFXPAUSE)) {
5564 DRM_DEBUG_DRIVER("GFX pause not setup properly.\n");
5565 enable_rc6 = false;
5566 }
5567
5568 if (!I915_READ(GEN8_MISC_CTRL0)) {
5569 DRM_DEBUG_DRIVER("GPM control not setup properly.\n");
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305570 enable_rc6 = false;
5571 }
5572
5573 return enable_rc6;
5574}
5575
Chris Wilsondc979972016-05-10 14:10:04 +01005576int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005577{
Daniel Vettere7d66d82015-06-15 23:23:54 +02005578 /* No RC6 before Ironlake and code is gone for ilk. */
Chris Wilsondc979972016-05-10 14:10:04 +01005579 if (INTEL_INFO(dev_priv)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03005580 return 0;
5581
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305582 if (!enable_rc6)
5583 return 0;
5584
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005585 if (IS_GEN9_LP(dev_priv) && !bxt_check_bios_rc6_setup(dev_priv)) {
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05305586 DRM_INFO("RC6 disabled by BIOS\n");
5587 return 0;
5588 }
5589
Daniel Vetter456470e2012-08-08 23:35:40 +02005590 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03005591 if (enable_rc6 >= 0) {
5592 int mask;
5593
Chris Wilsondc979972016-05-10 14:10:04 +01005594 if (HAS_RC6p(dev_priv))
Imre Deake6069ca2014-04-18 16:01:02 +03005595 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
5596 INTEL_RC6pp_ENABLE;
5597 else
5598 mask = INTEL_RC6_ENABLE;
5599
5600 if ((enable_rc6 & mask) != enable_rc6)
Imre Deakb99d49c2016-06-29 19:13:54 +03005601 DRM_DEBUG_DRIVER("Adjusting RC6 mask to %d "
5602 "(requested %d, valid %d)\n",
5603 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03005604
5605 return enable_rc6 & mask;
5606 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005607
Chris Wilsondc979972016-05-10 14:10:04 +01005608 if (IS_IVYBRIDGE(dev_priv))
Ben Widawskycca84a12014-01-28 20:25:38 -08005609 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08005610
5611 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005612}
5613
Chris Wilsondc979972016-05-10 14:10:04 +01005614static void gen6_init_rps_frequencies(struct drm_i915_private *dev_priv)
Imre Deake6069ca2014-04-18 16:01:02 +03005615{
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005616 /* All of these values are in units of 50MHz */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005617
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005618 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005619 if (IS_GEN9_LP(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005620 u32 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005621 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
5622 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5623 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
5624 } else {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005625 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Bob Paauwe35040562015-06-25 14:54:07 -07005626 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
5627 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
5628 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
5629 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005630 /* hw_max = RP0 until we check for overclocking */
Chris Wilson773ea9a2016-07-13 09:10:33 +01005631 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005632
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005633 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005634 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv) ||
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005635 IS_GEN9_BC(dev_priv)) {
Chris Wilson773ea9a2016-07-13 09:10:33 +01005636 u32 ddcc_status = 0;
5637
5638 if (sandybridge_pcode_read(dev_priv,
5639 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
5640 &ddcc_status) == 0)
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005641 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08005642 clamp_t(u8,
5643 ((ddcc_status >> 8) & 0xff),
5644 dev_priv->rps.min_freq,
5645 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005646 }
5647
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005648 if (IS_GEN9_BC(dev_priv)) {
Akash Goelc5e06882015-06-29 14:50:19 +05305649 /* Store the frequency values in 16.66 MHZ units, which is
Chris Wilson773ea9a2016-07-13 09:10:33 +01005650 * the natural hardware unit for SKL
5651 */
Akash Goelc5e06882015-06-29 14:50:19 +05305652 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
5653 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
5654 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
5655 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
5656 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
5657 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07005658}
5659
Chris Wilson3a45b052016-07-13 09:10:32 +01005660static void reset_rps(struct drm_i915_private *dev_priv,
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005661 int (*set)(struct drm_i915_private *, u8))
Chris Wilson3a45b052016-07-13 09:10:32 +01005662{
5663 u8 freq = dev_priv->rps.cur_freq;
5664
5665 /* force a reset */
5666 dev_priv->rps.power = -1;
5667 dev_priv->rps.cur_freq = -1;
5668
Chris Wilson9fcee2f2017-01-26 10:19:19 +00005669 if (set(dev_priv, freq))
5670 DRM_ERROR("Failed to reset RPS to initial values\n");
Chris Wilson3a45b052016-07-13 09:10:32 +01005671}
5672
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005673/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Chris Wilsondc979972016-05-10 14:10:04 +01005674static void gen9_enable_rps(struct drm_i915_private *dev_priv)
Zhe Wang20e49362014-11-04 17:07:05 +00005675{
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005676 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5677
Akash Goel0beb0592015-03-06 11:07:20 +05305678 /* Program defaults and thresholds for RPS*/
5679 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5680 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005681
Akash Goel0beb0592015-03-06 11:07:20 +05305682 /* 1 second timeout*/
5683 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
5684 GT_INTERVAL_FROM_US(dev_priv, 1000000));
5685
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005686 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005687
Akash Goel0beb0592015-03-06 11:07:20 +05305688 /* Leaning on the below call to gen6_set_rps to program/setup the
5689 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
5690 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
Chris Wilson3a45b052016-07-13 09:10:32 +01005691 reset_rps(dev_priv, gen6_set_rps);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005692
5693 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5694}
5695
Chris Wilsondc979972016-05-10 14:10:04 +01005696static void gen9_enable_rc6(struct drm_i915_private *dev_priv)
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00005697{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005698 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305699 enum intel_engine_id id;
Zhe Wang20e49362014-11-04 17:07:05 +00005700 uint32_t rc6_mask = 0;
Zhe Wang20e49362014-11-04 17:07:05 +00005701
5702 /* 1a: Software RC state - RC0 */
5703 I915_WRITE(GEN6_RC_STATE, 0);
5704
5705 /* 1b: Get forcewake during program sequence. Although the driver
5706 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005707 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005708
5709 /* 2a: Disable RC states. */
5710 I915_WRITE(GEN6_RC_CONTROL, 0);
5711
5712 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305713
5714 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
Chris Wilsondc979972016-05-10 14:10:04 +01005715 if (IS_SKYLAKE(dev_priv))
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05305716 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
5717 else
5718 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00005719 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5720 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305721 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005722 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305723
Dave Gordon1a3d1892016-05-13 15:36:30 +01005724 if (HAS_GUC(dev_priv))
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05305725 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
5726
Zhe Wang20e49362014-11-04 17:07:05 +00005727 I915_WRITE(GEN6_RC_SLEEP, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00005728
Zhe Wang38c23522015-01-20 12:23:04 +00005729 /* 2c: Program Coarse Power Gating Policies. */
5730 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
5731 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
5732
Zhe Wang20e49362014-11-04 17:07:05 +00005733 /* 3a: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005734 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Zhe Wang20e49362014-11-04 17:07:05 +00005735 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Jani Nikula87ad3212016-01-14 12:53:34 +02005736 DRM_INFO("RC6 %s\n", onoff(rc6_mask & GEN6_RC_CTL_RC6_ENABLE));
Chris Wilson1c044f92017-01-25 17:26:01 +00005737 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
5738 I915_WRITE(GEN6_RC_CONTROL,
5739 GEN6_RC_CTL_HW_ENABLE | GEN6_RC_CTL_EI_MODE(1) | rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00005740
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305741 /*
5742 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305743 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05305744 */
Chris Wilsondc979972016-05-10 14:10:04 +01005745 if (NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05305746 I915_WRITE(GEN9_PG_ENABLE, 0);
5747 else
5748 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
5749 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00005750
Mika Kuoppala59bad942015-01-16 11:34:40 +02005751 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00005752}
5753
Chris Wilsondc979972016-05-10 14:10:04 +01005754static void gen8_enable_rps(struct drm_i915_private *dev_priv)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005755{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005756 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305757 enum intel_engine_id id;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08005758 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005759
5760 /* 1a: Software RC state - RC0 */
5761 I915_WRITE(GEN6_RC_STATE, 0);
5762
5763 /* 1c & 1d: Get forcewake during program sequence. Although the driver
5764 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005765 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005766
5767 /* 2a: Disable RC states. */
5768 I915_WRITE(GEN6_RC_CONTROL, 0);
5769
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005770 /* 2b: Program RC6 thresholds.*/
5771 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5772 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5773 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
Akash Goel3b3f1652016-10-13 22:44:48 +05305774 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005775 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005776 I915_WRITE(GEN6_RC_SLEEP, 0);
Chris Wilsondc979972016-05-10 14:10:04 +01005777 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005778 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
5779 else
5780 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005781
5782 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005783 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005784 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Chris Wilsondc979972016-05-10 14:10:04 +01005785 intel_print_rc6_info(dev_priv, rc6_mask);
5786 if (IS_BROADWELL(dev_priv))
Tom O'Rourke0d68b252014-04-09 11:44:06 -07005787 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5788 GEN7_RC_CTL_TO_MODE |
5789 rc6_mask);
5790 else
5791 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
5792 GEN6_RC_CTL_EI_MODE(1) |
5793 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005794
5795 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07005796 I915_WRITE(GEN6_RPNSWREQ,
5797 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
5798 I915_WRITE(GEN6_RC_VIDEO_FREQ,
5799 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02005800 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
5801 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005802
Daniel Vetter7526ed72014-09-29 15:07:19 +02005803 /* Docs recommend 900MHz, and 300 MHz respectively */
5804 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
5805 dev_priv->rps.max_freq_softlimit << 24 |
5806 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005807
Daniel Vetter7526ed72014-09-29 15:07:19 +02005808 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
5809 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
5810 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
5811 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005812
Daniel Vetter7526ed72014-09-29 15:07:19 +02005813 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005814
5815 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02005816 I915_WRITE(GEN6_RP_CONTROL,
5817 GEN6_RP_MEDIA_TURBO |
5818 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5819 GEN6_RP_MEDIA_IS_GFX |
5820 GEN6_RP_ENABLE |
5821 GEN6_RP_UP_BUSY_AVG |
5822 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005823
Daniel Vetter7526ed72014-09-29 15:07:19 +02005824 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005825
Chris Wilson3a45b052016-07-13 09:10:32 +01005826 reset_rps(dev_priv, gen6_set_rps);
Daniel Vetter7526ed72014-09-29 15:07:19 +02005827
Mika Kuoppala59bad942015-01-16 11:34:40 +02005828 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005829}
5830
Chris Wilsondc979972016-05-10 14:10:04 +01005831static void gen6_enable_rps(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005832{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005833 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05305834 enum intel_engine_id id;
Chris Wilson99ac9612016-07-13 09:10:34 +01005835 u32 rc6vids, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005836 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005837 int rc6_mode;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005838 int ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005839
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005840 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005841
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005842 /* Here begins a magic sequence of register writes to enable
5843 * auto-downclocking.
5844 *
5845 * Perhaps there might be some value in exposing these to
5846 * userspace...
5847 */
5848 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005849
5850 /* Clear the DBG now so we don't confuse earlier errors */
Ville Syrjälä297b32e2016-04-13 21:09:30 +03005851 gtfifodbg = I915_READ(GTFIFODBG);
5852 if (gtfifodbg) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005853 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
5854 I915_WRITE(GTFIFODBG, gtfifodbg);
5855 }
5856
Mika Kuoppala59bad942015-01-16 11:34:40 +02005857 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005858
5859 /* disable the counters and set deterministic thresholds */
5860 I915_WRITE(GEN6_RC_CONTROL, 0);
5861
5862 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5863 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5864 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5865 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5866 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5867
Akash Goel3b3f1652016-10-13 22:44:48 +05305868 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005869 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005870
5871 I915_WRITE(GEN6_RC_SLEEP, 0);
5872 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Chris Wilsondc979972016-05-10 14:10:04 +01005873 if (IS_IVYBRIDGE(dev_priv))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005874 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5875 else
5876 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005877 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005878 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5879
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005880 /* Check if we are enabling RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01005881 rc6_mode = intel_enable_rc6();
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005882 if (rc6_mode & INTEL_RC6_ENABLE)
5883 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5884
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005885 /* We don't use those on Haswell */
Chris Wilsondc979972016-05-10 14:10:04 +01005886 if (!IS_HASWELL(dev_priv)) {
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005887 if (rc6_mode & INTEL_RC6p_ENABLE)
5888 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005889
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005890 if (rc6_mode & INTEL_RC6pp_ENABLE)
5891 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5892 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005893
Chris Wilsondc979972016-05-10 14:10:04 +01005894 intel_print_rc6_info(dev_priv, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005895
5896 I915_WRITE(GEN6_RC_CONTROL,
5897 rc6_mask |
5898 GEN6_RC_CTL_EI_MODE(1) |
5899 GEN6_RC_CTL_HW_ENABLE);
5900
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005901 /* Power down if completely idle for over 50ms */
5902 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005903 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005904
Chris Wilson3a45b052016-07-13 09:10:32 +01005905 reset_rps(dev_priv, gen6_set_rps);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005906
Ben Widawsky31643d52012-09-26 10:34:01 -07005907 rc6vids = 0;
5908 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
Chris Wilsondc979972016-05-10 14:10:04 +01005909 if (IS_GEN6(dev_priv) && ret) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005910 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
Chris Wilsondc979972016-05-10 14:10:04 +01005911 } else if (IS_GEN6(dev_priv) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
Ben Widawsky31643d52012-09-26 10:34:01 -07005912 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5913 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5914 rc6vids &= 0xffff00;
5915 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5916 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5917 if (ret)
5918 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5919 }
5920
Mika Kuoppala59bad942015-01-16 11:34:40 +02005921 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005922}
5923
Chris Wilsonfb7404e2016-07-13 09:10:38 +01005924static void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005925{
5926 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005927 unsigned int gpu_freq;
5928 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305929 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005930 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005931 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005932
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005933 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005934
Ben Widawskyeda79642013-10-07 17:15:48 -03005935 policy = cpufreq_cpu_get(0);
5936 if (policy) {
5937 max_ia_freq = policy->cpuinfo.max_freq;
5938 cpufreq_cpu_put(policy);
5939 } else {
5940 /*
5941 * Default to measured freq if none found, PCU will ensure we
5942 * don't go over
5943 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005944 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005945 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005946
5947 /* Convert from kHz to MHz */
5948 max_ia_freq /= 1000;
5949
Ben Widawsky153b4b952013-10-22 22:05:09 -07005950 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005951 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5952 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005953
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005954 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305955 /* Convert GT frequency to 50 HZ units */
5956 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5957 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5958 } else {
5959 min_gpu_freq = dev_priv->rps.min_freq;
5960 max_gpu_freq = dev_priv->rps.max_freq;
5961 }
5962
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005963 /*
5964 * For each potential GPU frequency, load a ring frequency we'd like
5965 * to use for memory access. We do this by specifying the IA frequency
5966 * the PCU should use as a reference to determine the ring frequency.
5967 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305968 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5969 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005970 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005971
Rodrigo Vivib976dc52017-01-23 10:32:37 -08005972 if (IS_GEN9_BC(dev_priv)) {
Akash Goel4c8c7742015-06-29 14:50:20 +05305973 /*
5974 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5975 * No floor required for ring frequency on SKL.
5976 */
5977 ring_freq = gpu_freq;
Chris Wilsondc979972016-05-10 14:10:04 +01005978 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005979 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5980 ring_freq = max(min_ring_freq, gpu_freq);
Chris Wilsondc979972016-05-10 14:10:04 +01005981 } else if (IS_HASWELL(dev_priv)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005982 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005983 ring_freq = max(min_ring_freq, ring_freq);
5984 /* leave ia_freq as the default, chosen by cpufreq */
5985 } else {
5986 /* On older processors, there is no separate ring
5987 * clock domain, so in order to boost the bandwidth
5988 * of the ring, we need to upclock the CPU (ia_freq).
5989 *
5990 * For GPU frequencies less than 750MHz,
5991 * just use the lowest ring freq.
5992 */
5993 if (gpu_freq < min_freq)
5994 ia_freq = 800;
5995 else
5996 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5997 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5998 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005999
Ben Widawsky42c05262012-09-26 10:34:00 -07006000 sandybridge_pcode_write(dev_priv,
6001 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01006002 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
6003 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
6004 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006005 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03006006}
6007
Ville Syrjälä03af2042014-06-28 02:03:53 +03006008static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05306009{
6010 u32 val, rp0;
6011
Jani Nikula5b5929c2015-10-07 11:17:46 +03006012 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05306013
Imre Deak43b67992016-08-31 19:13:02 +03006014 switch (INTEL_INFO(dev_priv)->sseu.eu_total) {
Jani Nikula5b5929c2015-10-07 11:17:46 +03006015 case 8:
6016 /* (2 * 4) config */
6017 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
6018 break;
6019 case 12:
6020 /* (2 * 6) config */
6021 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
6022 break;
6023 case 16:
6024 /* (2 * 8) config */
6025 default:
6026 /* Setting (2 * 8) Min RP0 for any other combination */
6027 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
6028 break;
Deepak S095acd52015-01-17 11:05:59 +05306029 }
Jani Nikula5b5929c2015-10-07 11:17:46 +03006030
6031 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
6032
Deepak S2b6b3a02014-05-27 15:59:30 +05306033 return rp0;
6034}
6035
6036static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6037{
6038 u32 val, rpe;
6039
6040 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
6041 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
6042
6043 return rpe;
6044}
6045
Deepak S7707df42014-07-12 18:46:14 +05306046static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
6047{
6048 u32 val, rp1;
6049
Jani Nikula5b5929c2015-10-07 11:17:46 +03006050 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
6051 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
6052
Deepak S7707df42014-07-12 18:46:14 +05306053 return rp1;
6054}
6055
Deepak S96676fe2016-08-12 18:46:41 +05306056static u32 cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
6057{
6058 u32 val, rpn;
6059
6060 val = vlv_punit_read(dev_priv, FB_GFX_FMIN_AT_VMIN_FUSE);
6061 rpn = ((val >> FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT) &
6062 FB_GFX_FREQ_FUSE_MASK);
6063
6064 return rpn;
6065}
6066
Deepak Sf8f2b002014-07-10 13:16:21 +05306067static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
6068{
6069 u32 val, rp1;
6070
6071 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
6072
6073 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
6074
6075 return rp1;
6076}
6077
Ville Syrjälä03af2042014-06-28 02:03:53 +03006078static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006079{
6080 u32 val, rp0;
6081
Jani Nikula64936252013-05-22 15:36:20 +03006082 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006083
6084 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
6085 /* Clamp to max */
6086 rp0 = min_t(u32, rp0, 0xea);
6087
6088 return rp0;
6089}
6090
6091static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
6092{
6093 u32 val, rpe;
6094
Jani Nikula64936252013-05-22 15:36:20 +03006095 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006096 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03006097 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006098 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
6099
6100 return rpe;
6101}
6102
Ville Syrjälä03af2042014-06-28 02:03:53 +03006103static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006104{
Imre Deak36146032014-12-04 18:39:35 +02006105 u32 val;
6106
6107 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
6108 /*
6109 * According to the BYT Punit GPU turbo HAS 1.1.6.3 the minimum value
6110 * for the minimum frequency in GPLL mode is 0xc1. Contrary to this on
6111 * a BYT-M B0 the above register contains 0xbf. Moreover when setting
6112 * a frequency Punit will not allow values below 0xc0. Clamp it 0xc0
6113 * to make sure it matches what Punit accepts.
6114 */
6115 return max_t(u32, val, 0xc0);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006116}
6117
Imre Deakae484342014-03-31 15:10:44 +03006118/* Check that the pctx buffer wasn't move under us. */
6119static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
6120{
6121 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6122
6123 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
6124 dev_priv->vlv_pctx->stolen->start);
6125}
6126
Deepak S38807742014-05-23 21:00:15 +05306127
6128/* Check that the pcbr address is not empty. */
6129static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
6130{
6131 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
6132
6133 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
6134}
6135
Chris Wilsondc979972016-05-10 14:10:04 +01006136static void cherryview_setup_pctx(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306137{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006138 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03006139 unsigned long pctx_paddr, paddr;
Deepak S38807742014-05-23 21:00:15 +05306140 u32 pcbr;
6141 int pctx_size = 32*1024;
6142
Deepak S38807742014-05-23 21:00:15 +05306143 pcbr = I915_READ(VLV_PCBR);
6144 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006145 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05306146 paddr = (dev_priv->mm.stolen_base +
Joonas Lahtinen62106b42016-03-18 10:42:57 +02006147 (ggtt->stolen_size - pctx_size));
Deepak S38807742014-05-23 21:00:15 +05306148
6149 pctx_paddr = (paddr & (~4095));
6150 I915_WRITE(VLV_PCBR, pctx_paddr);
6151 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006152
6153 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05306154}
6155
Chris Wilsondc979972016-05-10 14:10:04 +01006156static void valleyview_setup_pctx(struct drm_i915_private *dev_priv)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006157{
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006158 struct drm_i915_gem_object *pctx;
6159 unsigned long pctx_paddr;
6160 u32 pcbr;
6161 int pctx_size = 24*1024;
6162
6163 pcbr = I915_READ(VLV_PCBR);
6164 if (pcbr) {
6165 /* BIOS set it up already, grab the pre-alloc'd space */
6166 int pcbr_offset;
6167
6168 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006169 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006170 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02006171 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006172 pctx_size);
6173 goto out;
6174 }
6175
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006176 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
6177
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006178 /*
6179 * From the Gunit register HAS:
6180 * The Gfx driver is expected to program this register and ensure
6181 * proper allocation within Gfx stolen memory. For example, this
6182 * register should be programmed such than the PCBR range does not
6183 * overlap with other ranges, such as the frame buffer, protected
6184 * memory, or any other relevant ranges.
6185 */
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00006186 pctx = i915_gem_object_create_stolen(dev_priv, pctx_size);
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006187 if (!pctx) {
6188 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
Tvrtko Ursulinee504892016-02-11 10:27:30 +00006189 goto out;
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006190 }
6191
6192 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
6193 I915_WRITE(VLV_PCBR, pctx_paddr);
6194
6195out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02006196 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07006197 dev_priv->vlv_pctx = pctx;
6198}
6199
Chris Wilsondc979972016-05-10 14:10:04 +01006200static void valleyview_cleanup_pctx(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006201{
Imre Deakae484342014-03-31 15:10:44 +03006202 if (WARN_ON(!dev_priv->vlv_pctx))
6203 return;
6204
Chris Wilsonf0cd5182016-10-28 13:58:43 +01006205 i915_gem_object_put(dev_priv->vlv_pctx);
Imre Deakae484342014-03-31 15:10:44 +03006206 dev_priv->vlv_pctx = NULL;
6207}
6208
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006209static void vlv_init_gpll_ref_freq(struct drm_i915_private *dev_priv)
6210{
6211 dev_priv->rps.gpll_ref_freq =
6212 vlv_get_cck_clock(dev_priv, "GPLL ref",
6213 CCK_GPLL_CLOCK_CONTROL,
6214 dev_priv->czclk_freq);
6215
6216 DRM_DEBUG_DRIVER("GPLL reference freq: %d kHz\n",
6217 dev_priv->rps.gpll_ref_freq);
6218}
6219
Chris Wilsondc979972016-05-10 14:10:04 +01006220static void valleyview_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006221{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006222 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03006223
Chris Wilsondc979972016-05-10 14:10:04 +01006224 valleyview_setup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006225
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006226 vlv_init_gpll_ref_freq(dev_priv);
6227
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006228 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6229 switch ((val >> 6) & 3) {
6230 case 0:
6231 case 1:
6232 dev_priv->mem_freq = 800;
6233 break;
6234 case 2:
6235 dev_priv->mem_freq = 1066;
6236 break;
6237 case 3:
6238 dev_priv->mem_freq = 1333;
6239 break;
6240 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006241 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006242
Imre Deak4e805192014-04-14 20:24:41 +03006243 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
6244 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6245 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006246 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006247 dev_priv->rps.max_freq);
6248
6249 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
6250 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006251 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006252 dev_priv->rps.efficient_freq);
6253
Deepak Sf8f2b002014-07-10 13:16:21 +05306254 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
6255 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006256 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05306257 dev_priv->rps.rp1_freq);
6258
Imre Deak4e805192014-04-14 20:24:41 +03006259 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
6260 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006261 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03006262 dev_priv->rps.min_freq);
Imre Deak4e805192014-04-14 20:24:41 +03006263}
6264
Chris Wilsondc979972016-05-10 14:10:04 +01006265static void cherryview_init_gt_powersave(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306266{
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006267 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05306268
Chris Wilsondc979972016-05-10 14:10:04 +01006269 cherryview_setup_pctx(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306270
Ville Syrjäläc30fec62016-03-04 21:43:02 +02006271 vlv_init_gpll_ref_freq(dev_priv);
6272
Ville Syrjäläa5805162015-05-26 20:42:30 +03006273 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006274 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006275 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02006276
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006277 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006278 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006279 dev_priv->mem_freq = 2000;
6280 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006281 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006282 dev_priv->mem_freq = 1600;
6283 break;
6284 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02006285 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03006286
Deepak S2b6b3a02014-05-27 15:59:30 +05306287 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
6288 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
6289 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006290 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306291 dev_priv->rps.max_freq);
6292
6293 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
6294 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006295 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306296 dev_priv->rps.efficient_freq);
6297
Deepak S7707df42014-07-12 18:46:14 +05306298 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
6299 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006300 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05306301 dev_priv->rps.rp1_freq);
6302
Deepak S96676fe2016-08-12 18:46:41 +05306303 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
Deepak S2b6b3a02014-05-27 15:59:30 +05306304 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02006305 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05306306 dev_priv->rps.min_freq);
6307
Ville Syrjälä1c147622014-08-18 14:42:43 +03006308 WARN_ONCE((dev_priv->rps.max_freq |
6309 dev_priv->rps.efficient_freq |
6310 dev_priv->rps.rp1_freq |
6311 dev_priv->rps.min_freq) & 1,
6312 "Odd GPU freq values\n");
Deepak S38807742014-05-23 21:00:15 +05306313}
6314
Chris Wilsondc979972016-05-10 14:10:04 +01006315static void valleyview_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deak4e805192014-04-14 20:24:41 +03006316{
Chris Wilsondc979972016-05-10 14:10:04 +01006317 valleyview_cleanup_pctx(dev_priv);
Imre Deak4e805192014-04-14 20:24:41 +03006318}
6319
Chris Wilsondc979972016-05-10 14:10:04 +01006320static void cherryview_enable_rps(struct drm_i915_private *dev_priv)
Deepak S38807742014-05-23 21:00:15 +05306321{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006322 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306323 enum intel_engine_id id;
Deepak S2b6b3a02014-05-27 15:59:30 +05306324 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05306325
6326 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6327
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006328 gtfifodbg = I915_READ(GTFIFODBG) & ~(GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV |
6329 GT_FIFO_FREE_ENTRIES_CHV);
Deepak S38807742014-05-23 21:00:15 +05306330 if (gtfifodbg) {
6331 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6332 gtfifodbg);
6333 I915_WRITE(GTFIFODBG, gtfifodbg);
6334 }
6335
6336 cherryview_check_pctx(dev_priv);
6337
6338 /* 1a & 1b: Get forcewake during program sequence. Although the driver
6339 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02006340 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306341
Ville Syrjälä160614a2015-01-19 13:50:47 +02006342 /* Disable RC states. */
6343 I915_WRITE(GEN6_RC_CONTROL, 0);
6344
Deepak S38807742014-05-23 21:00:15 +05306345 /* 2a: Program RC6 thresholds.*/
6346 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
6347 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
6348 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
6349
Akash Goel3b3f1652016-10-13 22:44:48 +05306350 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006351 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Deepak S38807742014-05-23 21:00:15 +05306352 I915_WRITE(GEN6_RC_SLEEP, 0);
6353
Deepak Sf4f71c72015-03-28 15:23:35 +05306354 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
6355 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05306356
6357 /* allows RC6 residency counter to work */
6358 I915_WRITE(VLV_COUNTER_CONTROL,
6359 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6360 VLV_MEDIA_RC6_COUNT_EN |
6361 VLV_RENDER_RC6_COUNT_EN));
6362
6363 /* For now we assume BIOS is allocating and populating the PCBR */
6364 pcbr = I915_READ(VLV_PCBR);
6365
Deepak S38807742014-05-23 21:00:15 +05306366 /* 3: Enable RC6 */
Chris Wilsondc979972016-05-10 14:10:04 +01006367 if ((intel_enable_rc6() & INTEL_RC6_ENABLE) &&
6368 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02006369 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05306370
6371 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
6372
Deepak S2b6b3a02014-05-27 15:59:30 +05306373 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02006374 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05306375 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6376 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6377 I915_WRITE(GEN6_RP_UP_EI, 66000);
6378 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6379
6380 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6381
6382 /* 5: Enable RPS */
6383 I915_WRITE(GEN6_RP_CONTROL,
6384 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02006385 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05306386 GEN6_RP_ENABLE |
6387 GEN6_RP_UP_BUSY_AVG |
6388 GEN6_RP_DOWN_IDLE_AVG);
6389
Deepak S3ef62342015-04-29 08:36:24 +05306390 /* Setting Fixed Bias */
6391 val = VLV_OVERRIDE_EN |
6392 VLV_SOC_TDP_EN |
6393 CHV_BIAS_CPU_50_SOC_50;
6394 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6395
Deepak S2b6b3a02014-05-27 15:59:30 +05306396 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
6397
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006398 /* RPS code assumes GPLL is used */
6399 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6400
Jani Nikula742f4912015-09-03 11:16:09 +03006401 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05306402 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6403
Chris Wilson3a45b052016-07-13 09:10:32 +01006404 reset_rps(dev_priv, valleyview_set_rps);
Deepak S2b6b3a02014-05-27 15:59:30 +05306405
Mika Kuoppala59bad942015-01-16 11:34:40 +02006406 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05306407}
6408
Chris Wilsondc979972016-05-10 14:10:04 +01006409static void valleyview_enable_rps(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006410{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006411 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05306412 enum intel_engine_id id;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07006413 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07006414
6415 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
6416
Imre Deakae484342014-03-31 15:10:44 +03006417 valleyview_check_pctx(dev_priv);
6418
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006419 gtfifodbg = I915_READ(GTFIFODBG);
6420 if (gtfifodbg) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07006421 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
6422 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006423 I915_WRITE(GTFIFODBG, gtfifodbg);
6424 }
6425
Deepak Sc8d9a592013-11-23 14:55:42 +05306426 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02006427 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006428
Ville Syrjälä160614a2015-01-19 13:50:47 +02006429 /* Disable RC states. */
6430 I915_WRITE(GEN6_RC_CONTROL, 0);
6431
Ville Syrjäläcad725f2015-01-19 13:50:48 +02006432 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006433 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
6434 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
6435 I915_WRITE(GEN6_RP_UP_EI, 66000);
6436 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
6437
6438 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6439
6440 I915_WRITE(GEN6_RP_CONTROL,
6441 GEN6_RP_MEDIA_TURBO |
6442 GEN6_RP_MEDIA_HW_NORMAL_MODE |
6443 GEN6_RP_MEDIA_IS_GFX |
6444 GEN6_RP_ENABLE |
6445 GEN6_RP_UP_BUSY_AVG |
6446 GEN6_RP_DOWN_IDLE_CONT);
6447
6448 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
6449 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6450 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6451
Akash Goel3b3f1652016-10-13 22:44:48 +05306452 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00006453 I915_WRITE(RING_MAX_IDLE(engine->mmio_base), 10);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006454
Jesse Barnes2f0aa302013-11-15 09:32:11 -08006455 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006456
6457 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07006458 I915_WRITE(VLV_COUNTER_CONTROL,
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02006459 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
6460 VLV_MEDIA_RC0_COUNT_EN |
Deepak S31685c22014-07-03 17:33:01 -04006461 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07006462 VLV_MEDIA_RC6_COUNT_EN |
6463 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04006464
Chris Wilsondc979972016-05-10 14:10:04 +01006465 if (intel_enable_rc6() & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006466 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07006467
Chris Wilsondc979972016-05-10 14:10:04 +01006468 intel_print_rc6_info(dev_priv, rc6_mode);
Ben Widawskydc39fff2013-10-18 12:32:07 -07006469
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07006470 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006471
Deepak S3ef62342015-04-29 08:36:24 +05306472 /* Setting Fixed Bias */
6473 val = VLV_OVERRIDE_EN |
6474 VLV_SOC_TDP_EN |
6475 VLV_BIAS_CPU_125_SOC_875;
6476 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
6477
Jani Nikula64936252013-05-22 15:36:20 +03006478 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006479
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02006480 /* RPS code assumes GPLL is used */
6481 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
6482
Jani Nikula742f4912015-09-03 11:16:09 +03006483 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07006484 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
6485
Chris Wilson3a45b052016-07-13 09:10:32 +01006486 reset_rps(dev_priv, valleyview_set_rps);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006487
Mika Kuoppala59bad942015-01-16 11:34:40 +02006488 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006489}
6490
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006491static unsigned long intel_pxfreq(u32 vidfreq)
6492{
6493 unsigned long freq;
6494 int div = (vidfreq & 0x3f0000) >> 16;
6495 int post = (vidfreq & 0x3000) >> 12;
6496 int pre = (vidfreq & 0x7);
6497
6498 if (!pre)
6499 return 0;
6500
6501 freq = ((div * 133333) / ((1<<post) * pre));
6502
6503 return freq;
6504}
6505
Daniel Vettereb48eb02012-04-26 23:28:12 +02006506static const struct cparams {
6507 u16 i;
6508 u16 t;
6509 u16 m;
6510 u16 c;
6511} cparams[] = {
6512 { 1, 1333, 301, 28664 },
6513 { 1, 1066, 294, 24460 },
6514 { 1, 800, 294, 25192 },
6515 { 0, 1333, 276, 27605 },
6516 { 0, 1066, 276, 27605 },
6517 { 0, 800, 231, 23784 },
6518};
6519
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006520static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006521{
6522 u64 total_count, diff, ret;
6523 u32 count1, count2, count3, m = 0, c = 0;
6524 unsigned long now = jiffies_to_msecs(jiffies), diff1;
6525 int i;
6526
Chris Wilson67520412017-03-02 13:28:01 +00006527 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006528
Daniel Vetter20e4d402012-08-08 23:35:39 +02006529 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006530
6531 /* Prevent division-by-zero if we are asking too fast.
6532 * Also, we don't get interesting results if we are polling
6533 * faster than once in 10ms, so just return the saved value
6534 * in such cases.
6535 */
6536 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02006537 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006538
6539 count1 = I915_READ(DMIEC);
6540 count2 = I915_READ(DDREC);
6541 count3 = I915_READ(CSIEC);
6542
6543 total_count = count1 + count2 + count3;
6544
6545 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02006546 if (total_count < dev_priv->ips.last_count1) {
6547 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006548 diff += total_count;
6549 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006550 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006551 }
6552
6553 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006554 if (cparams[i].i == dev_priv->ips.c_m &&
6555 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02006556 m = cparams[i].m;
6557 c = cparams[i].c;
6558 break;
6559 }
6560 }
6561
6562 diff = div_u64(diff, diff1);
6563 ret = ((m * diff) + c);
6564 ret = div_u64(ret, 10);
6565
Daniel Vetter20e4d402012-08-08 23:35:39 +02006566 dev_priv->ips.last_count1 = total_count;
6567 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006568
Daniel Vetter20e4d402012-08-08 23:35:39 +02006569 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006570
6571 return ret;
6572}
6573
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006574unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
6575{
6576 unsigned long val;
6577
Chris Wilsondc979972016-05-10 14:10:04 +01006578 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006579 return 0;
6580
6581 spin_lock_irq(&mchdev_lock);
6582
6583 val = __i915_chipset_val(dev_priv);
6584
6585 spin_unlock_irq(&mchdev_lock);
6586
6587 return val;
6588}
6589
Daniel Vettereb48eb02012-04-26 23:28:12 +02006590unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
6591{
6592 unsigned long m, x, b;
6593 u32 tsfs;
6594
6595 tsfs = I915_READ(TSFS);
6596
6597 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
6598 x = I915_READ8(TR1);
6599
6600 b = tsfs & TSFS_INTR_MASK;
6601
6602 return ((m * x) / 127) - b;
6603}
6604
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006605static int _pxvid_to_vd(u8 pxvid)
6606{
6607 if (pxvid == 0)
6608 return 0;
6609
6610 if (pxvid >= 8 && pxvid < 31)
6611 pxvid = 31;
6612
6613 return (pxvid + 2) * 125;
6614}
6615
6616static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006617{
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006618 const int vd = _pxvid_to_vd(pxvid);
6619 const int vm = vd - 1125;
6620
Chris Wilsondc979972016-05-10 14:10:04 +01006621 if (INTEL_INFO(dev_priv)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02006622 return vm > 0 ? vm : 0;
6623
6624 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006625}
6626
Daniel Vetter02d71952012-08-09 16:44:54 +02006627static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006628{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006629 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006630 u32 count;
6631
Chris Wilson67520412017-03-02 13:28:01 +00006632 lockdep_assert_held(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006633
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00006634 now = ktime_get_raw_ns();
6635 diffms = now - dev_priv->ips.last_time2;
6636 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006637
6638 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02006639 if (!diffms)
6640 return;
6641
6642 count = I915_READ(GFXEC);
6643
Daniel Vetter20e4d402012-08-08 23:35:39 +02006644 if (count < dev_priv->ips.last_count2) {
6645 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006646 diff += count;
6647 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02006648 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006649 }
6650
Daniel Vetter20e4d402012-08-08 23:35:39 +02006651 dev_priv->ips.last_count2 = count;
6652 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006653
6654 /* More magic constants... */
6655 diff = diff * 1181;
6656 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02006657 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006658}
6659
Daniel Vetter02d71952012-08-09 16:44:54 +02006660void i915_update_gfx_val(struct drm_i915_private *dev_priv)
6661{
Chris Wilsondc979972016-05-10 14:10:04 +01006662 if (INTEL_INFO(dev_priv)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02006663 return;
6664
Daniel Vetter92703882012-08-09 16:46:01 +02006665 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006666
6667 __i915_update_gfx_val(dev_priv);
6668
Daniel Vetter92703882012-08-09 16:46:01 +02006669 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006670}
6671
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006672static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02006673{
6674 unsigned long t, corr, state1, corr2, state2;
6675 u32 pxvid, ext_v;
6676
Chris Wilson67520412017-03-02 13:28:01 +00006677 lockdep_assert_held(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02006678
Ville Syrjälä616847e2015-09-18 20:03:19 +03006679 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02006680 pxvid = (pxvid >> 24) & 0x7f;
6681 ext_v = pvid_to_extvid(dev_priv, pxvid);
6682
6683 state1 = ext_v;
6684
6685 t = i915_mch_val(dev_priv);
6686
6687 /* Revel in the empirically derived constants */
6688
6689 /* Correction factor in 1/100000 units */
6690 if (t > 80)
6691 corr = ((t * 2349) + 135940);
6692 else if (t >= 50)
6693 corr = ((t * 964) + 29317);
6694 else /* < 50 */
6695 corr = ((t * 301) + 1004);
6696
6697 corr = corr * ((150142 * state1) / 10000 - 78642);
6698 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02006699 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006700
6701 state2 = (corr2 * state1) / 10000;
6702 state2 /= 100; /* convert to mW */
6703
Daniel Vetter02d71952012-08-09 16:44:54 +02006704 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006705
Daniel Vetter20e4d402012-08-08 23:35:39 +02006706 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006707}
6708
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006709unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
6710{
6711 unsigned long val;
6712
Chris Wilsondc979972016-05-10 14:10:04 +01006713 if (INTEL_INFO(dev_priv)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006714 return 0;
6715
6716 spin_lock_irq(&mchdev_lock);
6717
6718 val = __i915_gfx_val(dev_priv);
6719
6720 spin_unlock_irq(&mchdev_lock);
6721
6722 return val;
6723}
6724
Daniel Vettereb48eb02012-04-26 23:28:12 +02006725/**
6726 * i915_read_mch_val - return value for IPS use
6727 *
6728 * Calculate and return a value for the IPS driver to use when deciding whether
6729 * we have thermal and power headroom to increase CPU or GPU power budget.
6730 */
6731unsigned long i915_read_mch_val(void)
6732{
6733 struct drm_i915_private *dev_priv;
6734 unsigned long chipset_val, graphics_val, ret = 0;
6735
Daniel Vetter92703882012-08-09 16:46:01 +02006736 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006737 if (!i915_mch_dev)
6738 goto out_unlock;
6739 dev_priv = i915_mch_dev;
6740
Chris Wilsonf531dcb2012-09-25 10:16:12 +01006741 chipset_val = __i915_chipset_val(dev_priv);
6742 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006743
6744 ret = chipset_val + graphics_val;
6745
6746out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006747 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006748
6749 return ret;
6750}
6751EXPORT_SYMBOL_GPL(i915_read_mch_val);
6752
6753/**
6754 * i915_gpu_raise - raise GPU frequency limit
6755 *
6756 * Raise the limit; IPS indicates we have thermal headroom.
6757 */
6758bool i915_gpu_raise(void)
6759{
6760 struct drm_i915_private *dev_priv;
6761 bool ret = true;
6762
Daniel Vetter92703882012-08-09 16:46:01 +02006763 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006764 if (!i915_mch_dev) {
6765 ret = false;
6766 goto out_unlock;
6767 }
6768 dev_priv = i915_mch_dev;
6769
Daniel Vetter20e4d402012-08-08 23:35:39 +02006770 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
6771 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006772
6773out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006774 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006775
6776 return ret;
6777}
6778EXPORT_SYMBOL_GPL(i915_gpu_raise);
6779
6780/**
6781 * i915_gpu_lower - lower GPU frequency limit
6782 *
6783 * IPS indicates we're close to a thermal limit, so throttle back the GPU
6784 * frequency maximum.
6785 */
6786bool i915_gpu_lower(void)
6787{
6788 struct drm_i915_private *dev_priv;
6789 bool ret = true;
6790
Daniel Vetter92703882012-08-09 16:46:01 +02006791 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006792 if (!i915_mch_dev) {
6793 ret = false;
6794 goto out_unlock;
6795 }
6796 dev_priv = i915_mch_dev;
6797
Daniel Vetter20e4d402012-08-08 23:35:39 +02006798 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
6799 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006800
6801out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006802 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006803
6804 return ret;
6805}
6806EXPORT_SYMBOL_GPL(i915_gpu_lower);
6807
6808/**
6809 * i915_gpu_busy - indicate GPU business to IPS
6810 *
6811 * Tell the IPS driver whether or not the GPU is busy.
6812 */
6813bool i915_gpu_busy(void)
6814{
Daniel Vettereb48eb02012-04-26 23:28:12 +02006815 bool ret = false;
6816
Daniel Vetter92703882012-08-09 16:46:01 +02006817 spin_lock_irq(&mchdev_lock);
Chris Wilsondcff85c2016-08-05 10:14:11 +01006818 if (i915_mch_dev)
6819 ret = i915_mch_dev->gt.awake;
Daniel Vetter92703882012-08-09 16:46:01 +02006820 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006821
6822 return ret;
6823}
6824EXPORT_SYMBOL_GPL(i915_gpu_busy);
6825
6826/**
6827 * i915_gpu_turbo_disable - disable graphics turbo
6828 *
6829 * Disable graphics turbo by resetting the max frequency and setting the
6830 * current frequency to the default.
6831 */
6832bool i915_gpu_turbo_disable(void)
6833{
6834 struct drm_i915_private *dev_priv;
6835 bool ret = true;
6836
Daniel Vetter92703882012-08-09 16:46:01 +02006837 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006838 if (!i915_mch_dev) {
6839 ret = false;
6840 goto out_unlock;
6841 }
6842 dev_priv = i915_mch_dev;
6843
Daniel Vetter20e4d402012-08-08 23:35:39 +02006844 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006845
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01006846 if (!ironlake_set_drps(dev_priv, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006847 ret = false;
6848
6849out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006850 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006851
6852 return ret;
6853}
6854EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6855
6856/**
6857 * Tells the intel_ips driver that the i915 driver is now loaded, if
6858 * IPS got loaded first.
6859 *
6860 * This awkward dance is so that neither module has to depend on the
6861 * other in order for IPS to do the appropriate communication of
6862 * GPU turbo limits to i915.
6863 */
6864static void
6865ips_ping_for_i915_load(void)
6866{
6867 void (*link)(void);
6868
6869 link = symbol_get(ips_link_to_i915_driver);
6870 if (link) {
6871 link();
6872 symbol_put(ips_link_to_i915_driver);
6873 }
6874}
6875
6876void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6877{
Daniel Vetter02d71952012-08-09 16:44:54 +02006878 /* We only register the i915 ips part with intel-ips once everything is
6879 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006880 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006881 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006882 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006883
6884 ips_ping_for_i915_load();
6885}
6886
6887void intel_gpu_ips_teardown(void)
6888{
Daniel Vetter92703882012-08-09 16:46:01 +02006889 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006890 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006891 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006892}
Deepak S76c3552f2014-01-30 23:08:16 +05306893
Chris Wilsondc979972016-05-10 14:10:04 +01006894static void intel_init_emon(struct drm_i915_private *dev_priv)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006895{
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006896 u32 lcfuse;
6897 u8 pxw[16];
6898 int i;
6899
6900 /* Disable to program */
6901 I915_WRITE(ECR, 0);
6902 POSTING_READ(ECR);
6903
6904 /* Program energy weights for various events */
6905 I915_WRITE(SDEW, 0x15040d00);
6906 I915_WRITE(CSIEW0, 0x007f0000);
6907 I915_WRITE(CSIEW1, 0x1e220004);
6908 I915_WRITE(CSIEW2, 0x04000004);
6909
6910 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006911 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006912 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006913 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006914
6915 /* Program P-state weights to account for frequency power adjustment */
6916 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006917 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006918 unsigned long freq = intel_pxfreq(pxvidfreq);
6919 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6920 PXVFREQ_PX_SHIFT;
6921 unsigned long val;
6922
6923 val = vid * vid;
6924 val *= (freq / 1000);
6925 val *= 255;
6926 val /= (127*127*900);
6927 if (val > 0xff)
6928 DRM_ERROR("bad pxval: %ld\n", val);
6929 pxw[i] = val;
6930 }
6931 /* Render standby states get 0 weight */
6932 pxw[14] = 0;
6933 pxw[15] = 0;
6934
6935 for (i = 0; i < 4; i++) {
6936 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6937 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006938 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006939 }
6940
6941 /* Adjust magic regs to magic values (more experimental results) */
6942 I915_WRITE(OGW0, 0);
6943 I915_WRITE(OGW1, 0);
6944 I915_WRITE(EG0, 0x00007f00);
6945 I915_WRITE(EG1, 0x0000000e);
6946 I915_WRITE(EG2, 0x000e0000);
6947 I915_WRITE(EG3, 0x68000300);
6948 I915_WRITE(EG4, 0x42000000);
6949 I915_WRITE(EG5, 0x00140031);
6950 I915_WRITE(EG6, 0);
6951 I915_WRITE(EG7, 0);
6952
6953 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006954 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006955
6956 /* Enable PMON + select events */
6957 I915_WRITE(ECR, 0x80000019);
6958
6959 lcfuse = I915_READ(LCFUSE02);
6960
Daniel Vetter20e4d402012-08-08 23:35:39 +02006961 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006962}
6963
Chris Wilsondc979972016-05-10 14:10:04 +01006964void intel_init_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03006965{
Imre Deakb268c692015-12-15 20:10:31 +02006966 /*
6967 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6968 * requirement.
6969 */
6970 if (!i915.enable_rc6) {
6971 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6972 intel_runtime_pm_get(dev_priv);
6973 }
Imre Deake6069ca2014-04-18 16:01:02 +03006974
Chris Wilsonb5163db2016-08-10 13:58:24 +01006975 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson773ea9a2016-07-13 09:10:33 +01006976 mutex_lock(&dev_priv->rps.hw_lock);
6977
6978 /* Initialize RPS limits (for userspace) */
Chris Wilsondc979972016-05-10 14:10:04 +01006979 if (IS_CHERRYVIEW(dev_priv))
6980 cherryview_init_gt_powersave(dev_priv);
6981 else if (IS_VALLEYVIEW(dev_priv))
6982 valleyview_init_gt_powersave(dev_priv);
Chris Wilson2a13ae72016-08-02 11:15:27 +01006983 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson773ea9a2016-07-13 09:10:33 +01006984 gen6_init_rps_frequencies(dev_priv);
6985
6986 /* Derive initial user preferences/limits from the hardware limits */
6987 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
6988 dev_priv->rps.cur_freq = dev_priv->rps.idle_freq;
6989
6990 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
6991 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
6992
6993 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
6994 dev_priv->rps.min_freq_softlimit =
6995 max_t(int,
6996 dev_priv->rps.efficient_freq,
6997 intel_freq_opcode(dev_priv, 450));
6998
Chris Wilson99ac9612016-07-13 09:10:34 +01006999 /* After setting max-softlimit, find the overclock max freq */
7000 if (IS_GEN6(dev_priv) ||
7001 IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
7002 u32 params = 0;
7003
7004 sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &params);
7005 if (params & BIT(31)) { /* OC supported */
7006 DRM_DEBUG_DRIVER("Overclocking supported, max: %dMHz, overclock: %dMHz\n",
7007 (dev_priv->rps.max_freq & 0xff) * 50,
7008 (params & 0xff) * 50);
7009 dev_priv->rps.max_freq = params & 0xff;
7010 }
7011 }
7012
Chris Wilson29ecd78d2016-07-13 09:10:35 +01007013 /* Finally allow us to boost to max by default */
7014 dev_priv->rps.boost_freq = dev_priv->rps.max_freq;
7015
Chris Wilson773ea9a2016-07-13 09:10:33 +01007016 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb5163db2016-08-10 13:58:24 +01007017 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson54b4f682016-07-21 21:16:19 +01007018
7019 intel_autoenable_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007020}
7021
Chris Wilsondc979972016-05-10 14:10:04 +01007022void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv)
Imre Deakae484342014-03-31 15:10:44 +03007023{
Ville Syrjälä8dac1e12016-08-02 14:07:33 +03007024 if (IS_VALLEYVIEW(dev_priv))
Chris Wilsondc979972016-05-10 14:10:04 +01007025 valleyview_cleanup_gt_powersave(dev_priv);
Imre Deakb268c692015-12-15 20:10:31 +02007026
7027 if (!i915.enable_rc6)
7028 intel_runtime_pm_put(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03007029}
7030
Chris Wilson54b4f682016-07-21 21:16:19 +01007031/**
7032 * intel_suspend_gt_powersave - suspend PM work and helper threads
7033 * @dev_priv: i915 device
7034 *
7035 * We don't want to disable RC6 or other features here, we just want
7036 * to make sure any work we've queued has finished and won't bother
7037 * us while we're suspended.
7038 */
7039void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv)
7040{
7041 if (INTEL_GEN(dev_priv) < 6)
7042 return;
7043
7044 if (cancel_delayed_work_sync(&dev_priv->rps.autoenable_work))
7045 intel_runtime_pm_put(dev_priv);
7046
7047 /* gen6_rps_idle() will be called later to disable interrupts */
7048}
7049
Chris Wilsonb7137e02016-07-13 09:10:37 +01007050void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv)
7051{
7052 dev_priv->rps.enabled = true; /* force disabling */
7053 intel_disable_gt_powersave(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007054
7055 gen6_reset_rps_interrupts(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07007056}
7057
Chris Wilsondc979972016-05-10 14:10:04 +01007058void intel_disable_gt_powersave(struct drm_i915_private *dev_priv)
Daniel Vetter8090c6b2012-06-24 16:42:32 +02007059{
Chris Wilsonb7137e02016-07-13 09:10:37 +01007060 if (!READ_ONCE(dev_priv->rps.enabled))
7061 return;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07007062
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007063 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007064
Chris Wilsonb7137e02016-07-13 09:10:37 +01007065 if (INTEL_GEN(dev_priv) >= 9) {
7066 gen9_disable_rc6(dev_priv);
7067 gen9_disable_rps(dev_priv);
7068 } else if (IS_CHERRYVIEW(dev_priv)) {
7069 cherryview_disable_rps(dev_priv);
7070 } else if (IS_VALLEYVIEW(dev_priv)) {
7071 valleyview_disable_rps(dev_priv);
7072 } else if (INTEL_GEN(dev_priv) >= 6) {
7073 gen6_disable_rps(dev_priv);
7074 } else if (IS_IRONLAKE_M(dev_priv)) {
7075 ironlake_disable_drps(dev_priv);
7076 }
7077
7078 dev_priv->rps.enabled = false;
7079 mutex_unlock(&dev_priv->rps.hw_lock);
7080}
7081
7082void intel_enable_gt_powersave(struct drm_i915_private *dev_priv)
7083{
Chris Wilson54b4f682016-07-21 21:16:19 +01007084 /* We shouldn't be disabling as we submit, so this should be less
7085 * racy than it appears!
7086 */
Chris Wilsonb7137e02016-07-13 09:10:37 +01007087 if (READ_ONCE(dev_priv->rps.enabled))
7088 return;
7089
7090 /* Powersaving is controlled by the host when inside a VM */
7091 if (intel_vgpu_active(dev_priv))
7092 return;
7093
7094 mutex_lock(&dev_priv->rps.hw_lock);
Imre Deak3cc134e2014-11-19 15:30:03 +02007095
Chris Wilsondc979972016-05-10 14:10:04 +01007096 if (IS_CHERRYVIEW(dev_priv)) {
7097 cherryview_enable_rps(dev_priv);
7098 } else if (IS_VALLEYVIEW(dev_priv)) {
7099 valleyview_enable_rps(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007100 } else if (INTEL_GEN(dev_priv) >= 9) {
Chris Wilsondc979972016-05-10 14:10:04 +01007101 gen9_enable_rc6(dev_priv);
7102 gen9_enable_rps(dev_priv);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08007103 if (IS_GEN9_BC(dev_priv))
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007104 gen6_update_ring_freq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01007105 } else if (IS_BROADWELL(dev_priv)) {
7106 gen8_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007107 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007108 } else if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsondc979972016-05-10 14:10:04 +01007109 gen6_enable_rps(dev_priv);
Chris Wilsonfb7404e2016-07-13 09:10:38 +01007110 gen6_update_ring_freq(dev_priv);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007111 } else if (IS_IRONLAKE_M(dev_priv)) {
7112 ironlake_enable_drps(dev_priv);
7113 intel_init_emon(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07007114 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00007115
7116 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
7117 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
7118
7119 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
7120 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
7121
Chris Wilson54b4f682016-07-21 21:16:19 +01007122 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007123 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilsonb7137e02016-07-13 09:10:37 +01007124}
Imre Deakc6df39b2014-04-14 20:24:29 +03007125
Chris Wilson54b4f682016-07-21 21:16:19 +01007126static void __intel_autoenable_gt_powersave(struct work_struct *work)
7127{
7128 struct drm_i915_private *dev_priv =
7129 container_of(work, typeof(*dev_priv), rps.autoenable_work.work);
7130 struct intel_engine_cs *rcs;
7131 struct drm_i915_gem_request *req;
7132
7133 if (READ_ONCE(dev_priv->rps.enabled))
7134 goto out;
7135
Akash Goel3b3f1652016-10-13 22:44:48 +05307136 rcs = dev_priv->engine[RCS];
Chris Wilsone8a9c582016-12-18 15:37:20 +00007137 if (rcs->last_retired_context)
Chris Wilson54b4f682016-07-21 21:16:19 +01007138 goto out;
7139
7140 if (!rcs->init_context)
7141 goto out;
7142
7143 mutex_lock(&dev_priv->drm.struct_mutex);
7144
7145 req = i915_gem_request_alloc(rcs, dev_priv->kernel_context);
7146 if (IS_ERR(req))
7147 goto unlock;
7148
7149 if (!i915.enable_execlists && i915_switch_context(req) == 0)
7150 rcs->init_context(req);
7151
7152 /* Mark the device busy, calling intel_enable_gt_powersave() */
Chris Wilsone642c852017-03-17 11:47:09 +00007153 i915_add_request(req);
Chris Wilson54b4f682016-07-21 21:16:19 +01007154
7155unlock:
7156 mutex_unlock(&dev_priv->drm.struct_mutex);
7157out:
7158 intel_runtime_pm_put(dev_priv);
7159}
7160
7161void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv)
7162{
7163 if (READ_ONCE(dev_priv->rps.enabled))
7164 return;
7165
7166 if (IS_IRONLAKE_M(dev_priv)) {
7167 ironlake_enable_drps(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007168 intel_init_emon(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01007169 } else if (INTEL_INFO(dev_priv)->gen >= 6) {
7170 /*
7171 * PCU communication is slow and this doesn't need to be
7172 * done at any specific time, so do this out of our fast path
7173 * to make resume and init faster.
7174 *
7175 * We depend on the HW RC6 power context save/restore
7176 * mechanism when entering D3 through runtime PM suspend. So
7177 * disable RPM until RPS/RC6 is properly setup. We can only
7178 * get here via the driver load/system resume/runtime resume
7179 * paths, so the _noresume version is enough (and in case of
7180 * runtime resume it's necessary).
7181 */
7182 if (queue_delayed_work(dev_priv->wq,
7183 &dev_priv->rps.autoenable_work,
7184 round_jiffies_up_relative(HZ)))
7185 intel_runtime_pm_get_noresume(dev_priv);
7186 }
7187}
7188
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007189static void ibx_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007190{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007191 /*
7192 * On Ibex Peak and Cougar Point, we need to disable clock
7193 * gating for the panel power sequencer or it will fail to
7194 * start up when no ports are active.
7195 */
7196 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7197}
7198
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007199static void g4x_disable_trickle_feed(struct drm_i915_private *dev_priv)
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007200{
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007201 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007202
Damien Lespiau055e3932014-08-18 13:49:10 +01007203 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007204 I915_WRITE(DSPCNTR(pipe),
7205 I915_READ(DSPCNTR(pipe)) |
7206 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03007207
7208 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
7209 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03007210 }
7211}
7212
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007213static void ilk_init_lp_watermarks(struct drm_i915_private *dev_priv)
Ville Syrjälä017636c2013-12-05 15:51:37 +02007214{
Ville Syrjälä017636c2013-12-05 15:51:37 +02007215 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
7216 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
7217 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
7218
7219 /*
7220 * Don't touch WM1S_LP_EN here.
7221 * Doing so could cause underruns.
7222 */
7223}
7224
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007225static void ironlake_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007226{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007227 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007228
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01007229 /*
7230 * Required for FBC
7231 * WaFbcDisableDpfcClockGating:ilk
7232 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007233 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
7234 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
7235 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007236
7237 I915_WRITE(PCH_3DCGDIS0,
7238 MARIUNIT_CLOCK_GATE_DISABLE |
7239 SVSMUNIT_CLOCK_GATE_DISABLE);
7240 I915_WRITE(PCH_3DCGDIS1,
7241 VFMUNIT_CLOCK_GATE_DISABLE);
7242
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007243 /*
7244 * According to the spec the following bits should be set in
7245 * order to enable memory self-refresh
7246 * The bit 22/21 of 0x42004
7247 * The bit 5 of 0x42020
7248 * The bit 15 of 0x45000
7249 */
7250 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7251 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7252 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007253 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007254 I915_WRITE(DISP_ARB_CTL,
7255 (I915_READ(DISP_ARB_CTL) |
7256 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02007257
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007258 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007259
7260 /*
7261 * Based on the document from hardware guys the following bits
7262 * should be set unconditionally in order to enable FBC.
7263 * The bit 22 of 0x42000
7264 * The bit 22 of 0x42004
7265 * The bit 7,8,9 of 0x42020.
7266 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007267 if (IS_IRONLAKE_M(dev_priv)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01007268 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007269 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7270 I915_READ(ILK_DISPLAY_CHICKEN1) |
7271 ILK_FBCQ_DIS);
7272 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7273 I915_READ(ILK_DISPLAY_CHICKEN2) |
7274 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007275 }
7276
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01007277 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
7278
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007279 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7280 I915_READ(ILK_DISPLAY_CHICKEN2) |
7281 ILK_ELPIN_409_SELECT);
7282 I915_WRITE(_3D_CHICKEN2,
7283 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7284 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02007285
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007286 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02007287 I915_WRITE(CACHE_MODE_0,
7288 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01007289
Akash Goel4e046322014-04-04 17:14:38 +05307290 /* WaDisable_RenderCache_OperationalFlush:ilk */
7291 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7292
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007293 g4x_disable_trickle_feed(dev_priv);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03007294
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007295 ibx_init_clock_gating(dev_priv);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007296}
7297
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007298static void cpt_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetter3107bd42012-10-31 22:52:31 +01007299{
Daniel Vetter3107bd42012-10-31 22:52:31 +01007300 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007301 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01007302
7303 /*
7304 * On Ibex Peak and Cougar Point, we need to disable clock
7305 * gating for the panel power sequencer or it will fail to
7306 * start up when no ports are active.
7307 */
Jesse Barnescd664072013-10-02 10:34:19 -07007308 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
7309 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
7310 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007311 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7312 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01007313 /* The below fixes the weird display corruption, a few pixels shifted
7314 * downward, on (only) LVDS of some HP laptops with IVY.
7315 */
Damien Lespiau055e3932014-08-18 13:49:10 +01007316 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007317 val = I915_READ(TRANS_CHICKEN2(pipe));
7318 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
7319 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007320 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007321 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03007322 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
7323 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
7324 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03007325 I915_WRITE(TRANS_CHICKEN2(pipe), val);
7326 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01007327 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01007328 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01007329 I915_WRITE(TRANS_CHICKEN1(pipe),
7330 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
7331 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007332}
7333
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007334static void gen6_check_mch_setup(struct drm_i915_private *dev_priv)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007335{
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007336 uint32_t tmp;
7337
7338 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02007339 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
7340 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
7341 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007342}
7343
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007344static void gen6_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007345{
Damien Lespiau231e54f2012-10-19 17:55:41 +01007346 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007347
Damien Lespiau231e54f2012-10-19 17:55:41 +01007348 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007349
7350 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7351 I915_READ(ILK_DISPLAY_CHICKEN2) |
7352 ILK_ELPIN_409_SELECT);
7353
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007354 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01007355 I915_WRITE(_3D_CHICKEN,
7356 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
7357
Akash Goel4e046322014-04-04 17:14:38 +05307358 /* WaDisable_RenderCache_OperationalFlush:snb */
7359 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7360
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007361 /*
7362 * BSpec recoomends 8x4 when MSAA is used,
7363 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007364 *
7365 * Note that PS/WM thread counts depend on the WIZ hashing
7366 * disable bit, which we don't touch here, but it's good
7367 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007368 */
7369 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007370 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02007371
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007372 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007373
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007374 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02007375 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007376
7377 I915_WRITE(GEN6_UCGCTL1,
7378 I915_READ(GEN6_UCGCTL1) |
7379 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
7380 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
7381
7382 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
7383 * gating disable must be set. Failure to set it results in
7384 * flickering pixels due to Z write ordering failures after
7385 * some amount of runtime in the Mesa "fire" demo, and Unigine
7386 * Sanctuary and Tropics, and apparently anything else with
7387 * alpha test or pixel discard.
7388 *
7389 * According to the spec, bit 11 (RCCUNIT) must also be set,
7390 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007391 *
Ville Syrjäläef593182014-01-22 21:32:47 +02007392 * WaDisableRCCUnitClockGating:snb
7393 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007394 */
7395 I915_WRITE(GEN6_UCGCTL2,
7396 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
7397 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
7398
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02007399 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02007400 I915_WRITE(_3D_CHICKEN3,
7401 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007402
7403 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02007404 * Bspec says:
7405 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
7406 * 3DSTATE_SF number of SF output attributes is more than 16."
7407 */
7408 I915_WRITE(_3D_CHICKEN3,
7409 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
7410
7411 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007412 * According to the spec the following bits should be
7413 * set in order to enable memory self-refresh and fbc:
7414 * The bit21 and bit22 of 0x42000
7415 * The bit21 and bit22 of 0x42004
7416 * The bit5 and bit7 of 0x42020
7417 * The bit14 of 0x70180
7418 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01007419 *
7420 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007421 */
7422 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7423 I915_READ(ILK_DISPLAY_CHICKEN1) |
7424 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7425 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7426 I915_READ(ILK_DISPLAY_CHICKEN2) |
7427 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01007428 I915_WRITE(ILK_DSPCLK_GATE_D,
7429 I915_READ(ILK_DSPCLK_GATE_D) |
7430 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
7431 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007432
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007433 g4x_disable_trickle_feed(dev_priv);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07007434
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007435 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007436
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007437 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007438}
7439
7440static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
7441{
7442 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
7443
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007444 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02007445 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02007446 *
7447 * This actually overrides the dispatch
7448 * mode for all thread types.
7449 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007450 reg &= ~GEN7_FF_SCHED_MASK;
7451 reg |= GEN7_FF_TS_SCHED_HW;
7452 reg |= GEN7_FF_VS_SCHED_HW;
7453 reg |= GEN7_FF_DS_SCHED_HW;
7454
7455 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
7456}
7457
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007458static void lpt_init_clock_gating(struct drm_i915_private *dev_priv)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007459{
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007460 /*
7461 * TODO: this bit should only be enabled when really needed, then
7462 * disabled when not needed anymore in order to save power.
7463 */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007464 if (HAS_PCH_LPT_LP(dev_priv))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007465 I915_WRITE(SOUTH_DSPCLK_GATE_D,
7466 I915_READ(SOUTH_DSPCLK_GATE_D) |
7467 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007468
7469 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03007470 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
7471 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03007472 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02007473}
7474
Ville Syrjälä712bf362016-10-31 22:37:23 +02007475static void lpt_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007476{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01007477 if (HAS_PCH_LPT_LP(dev_priv)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03007478 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
7479
7480 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7481 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7482 }
7483}
7484
Imre Deak450174f2016-05-03 15:54:21 +03007485static void gen8_set_l3sqc_credits(struct drm_i915_private *dev_priv,
7486 int general_prio_credits,
7487 int high_prio_credits)
7488{
7489 u32 misccpctl;
7490
7491 /* WaTempDisableDOPClkGating:bdw */
7492 misccpctl = I915_READ(GEN7_MISCCPCTL);
7493 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
7494
7495 I915_WRITE(GEN8_L3SQCREG1,
7496 L3_GENERAL_PRIO_CREDITS(general_prio_credits) |
7497 L3_HIGH_PRIO_CREDITS(high_prio_credits));
7498
7499 /*
7500 * Wait at least 100 clocks before re-enabling clock gating.
7501 * See the definition of L3SQCREG1 in BSpec.
7502 */
7503 POSTING_READ(GEN8_L3SQCREG1);
7504 udelay(1);
7505 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
7506}
7507
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007508static void kabylake_init_clock_gating(struct drm_i915_private *dev_priv)
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007509{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007510 gen9_init_clock_gating(dev_priv);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007511
7512 /* WaDisableSDEUnitClockGating:kbl */
7513 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7514 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7515 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007516
7517 /* WaDisableGamClockGating:kbl */
7518 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
7519 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7520 GEN6_GAMUNIT_CLOCK_GATE_DISABLE);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007521
7522 /* WaFbcNukeOnHostModify:kbl */
7523 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7524 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007525}
7526
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007527static void skylake_init_clock_gating(struct drm_i915_private *dev_priv)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007528{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007529 gen9_init_clock_gating(dev_priv);
Mika Kuoppala44fff992016-06-07 17:19:09 +03007530
7531 /* WAC6entrylatency:skl */
7532 I915_WRITE(FBC_LLC_READ_CTRL, I915_READ(FBC_LLC_READ_CTRL) |
7533 FBC_LLC_FULLY_OPEN);
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03007534
7535 /* WaFbcNukeOnHostModify:skl */
7536 I915_WRITE(ILK_DPFC_CHICKEN, I915_READ(ILK_DPFC_CHICKEN) |
7537 ILK_DPFC_NUKE_ON_ANY_MODIFICATION);
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007538}
7539
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007540static void broadwell_init_clock_gating(struct drm_i915_private *dev_priv)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007541{
Damien Lespiau07d27e22014-03-03 17:31:46 +00007542 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007543
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007544 ilk_init_lp_watermarks(dev_priv);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007545
Ben Widawskyab57fff2013-12-12 15:28:04 -08007546 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07007547 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007548
Ben Widawskyab57fff2013-12-12 15:28:04 -08007549 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007550 I915_WRITE(CHICKEN_PAR1_1,
7551 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
7552
Ben Widawskyab57fff2013-12-12 15:28:04 -08007553 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01007554 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00007555 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02007556 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02007557 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07007558 }
Ben Widawsky63801f22013-12-12 17:26:03 -08007559
Ben Widawskyab57fff2013-12-12 15:28:04 -08007560 /* WaVSRefCountFullforceMissDisable:bdw */
7561 /* WaDSRefCountFullforceMissDisable:bdw */
7562 I915_WRITE(GEN7_FF_THREAD_MODE,
7563 I915_READ(GEN7_FF_THREAD_MODE) &
7564 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02007565
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02007566 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7567 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007568
7569 /* WaDisableSDEUnitClockGating:bdw */
7570 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7571 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00007572
Imre Deak450174f2016-05-03 15:54:21 +03007573 /* WaProgramL3SqcReg1Default:bdw */
7574 gen8_set_l3sqc_credits(dev_priv, 30, 2);
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03007575
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007576 /*
7577 * WaGttCachingOffByDefault:bdw
7578 * GTT cache may not work with big pages, so if those
7579 * are ever enabled GTT cache may need to be disabled.
7580 */
7581 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
7582
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03007583 /* WaKVMNotificationOnConfigChange:bdw */
7584 I915_WRITE(CHICKEN_PAR2_1, I915_READ(CHICKEN_PAR2_1)
7585 | KVM_CONFIG_CHANGE_NOTIFICATION_SELECT);
7586
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007587 lpt_init_clock_gating(dev_priv);
Robert Bragg9cc19732017-02-12 13:32:52 +00007588
7589 /* WaDisableDopClockGating:bdw
7590 *
7591 * Also see the CHICKEN2 write in bdw_init_workarounds() to disable DOP
7592 * clock gating.
7593 */
7594 I915_WRITE(GEN6_UCGCTL1,
7595 I915_READ(GEN6_UCGCTL1) | GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07007596}
7597
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007598static void haswell_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007599{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007600 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007601
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007602 /* L3 caching of data atomics doesn't work -- disable it. */
7603 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
7604 I915_WRITE(HSW_ROW_CHICKEN3,
7605 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
7606
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007607 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007608 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7609 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7610 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7611
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02007612 /* WaVSRefCountFullforceMissDisable:hsw */
7613 I915_WRITE(GEN7_FF_THREAD_MODE,
7614 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007615
Akash Goel4e046322014-04-04 17:14:38 +05307616 /* WaDisable_RenderCache_OperationalFlush:hsw */
7617 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7618
Chia-I Wufe27c602014-01-28 13:29:33 +08007619 /* enable HiZ Raw Stall Optimization */
7620 I915_WRITE(CACHE_MODE_0_GEN7,
7621 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7622
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007623 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007624 I915_WRITE(CACHE_MODE_1,
7625 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007626
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007627 /*
7628 * BSpec recommends 8x4 when MSAA is used,
7629 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007630 *
7631 * Note that PS/WM thread counts depend on the WIZ hashing
7632 * disable bit, which we don't touch here, but it's good
7633 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007634 */
7635 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007636 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02007637
Kenneth Graunke94411592014-12-31 16:23:00 -08007638 /* WaSampleCChickenBitEnable:hsw */
7639 I915_WRITE(HALF_SLICE_CHICKEN3,
7640 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
7641
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007642 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07007643 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
7644
Paulo Zanoni90a88642013-05-03 17:23:45 -03007645 /* WaRsPkgCStateDisplayPMReq:hsw */
7646 I915_WRITE(CHICKEN_PAR1_1,
7647 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007648
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007649 lpt_init_clock_gating(dev_priv);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007650}
7651
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007652static void ivybridge_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007653{
Ben Widawsky20848222012-05-04 18:58:59 -07007654 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007655
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007656 ilk_init_lp_watermarks(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007657
Damien Lespiau231e54f2012-10-19 17:55:41 +01007658 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007659
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007660 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05007661 I915_WRITE(_3D_CHICKEN3,
7662 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7663
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007664 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007665 I915_WRITE(IVB_CHICKEN3,
7666 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7667 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7668
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007669 /* WaDisablePSDDualDispatchEnable:ivb */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007670 if (IS_IVB_GT1(dev_priv))
Jesse Barnes12f33822012-10-25 12:15:45 -07007671 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
7672 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007673
Akash Goel4e046322014-04-04 17:14:38 +05307674 /* WaDisable_RenderCache_OperationalFlush:ivb */
7675 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7676
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007677 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007678 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
7679 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
7680
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007681 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007682 I915_WRITE(GEN7_L3CNTLREG1,
7683 GEN7_WA_FOR_GEN7_L3_CONTROL);
7684 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07007685 GEN7_WA_L3_CHICKEN_MODE);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007686 if (IS_IVB_GT1(dev_priv))
Jesse Barnes8ab43972012-10-25 12:15:42 -07007687 I915_WRITE(GEN7_ROW_CHICKEN2,
7688 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007689 else {
7690 /* must write both registers */
7691 I915_WRITE(GEN7_ROW_CHICKEN2,
7692 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07007693 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
7694 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02007695 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007696
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007697 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05007698 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7699 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7700
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02007701 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007702 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007703 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007704 */
7705 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02007706 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007707
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007708 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007709 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7710 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7711 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7712
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007713 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007714
7715 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02007716
Chris Wilson22721342014-03-04 09:41:43 +00007717 if (0) { /* causes HiZ corruption on ivb:gt1 */
7718 /* enable HiZ Raw Stall Optimization */
7719 I915_WRITE(CACHE_MODE_0_GEN7,
7720 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
7721 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08007722
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007723 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02007724 I915_WRITE(CACHE_MODE_1,
7725 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07007726
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007727 /*
7728 * BSpec recommends 8x4 when MSAA is used,
7729 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02007730 *
7731 * Note that PS/WM thread counts depend on the WIZ hashing
7732 * disable bit, which we don't touch here, but it's good
7733 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007734 */
7735 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00007736 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02007737
Ben Widawsky20848222012-05-04 18:58:59 -07007738 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
7739 snpcr &= ~GEN6_MBC_SNPCR_MASK;
7740 snpcr |= GEN6_MBC_SNPCR_MED;
7741 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01007742
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01007743 if (!HAS_PCH_NOP(dev_priv))
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007744 cpt_init_clock_gating(dev_priv);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01007745
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007746 gen6_check_mch_setup(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007747}
7748
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007749static void valleyview_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007750{
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007751 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05007752 I915_WRITE(_3D_CHICKEN3,
7753 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
7754
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007755 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007756 I915_WRITE(IVB_CHICKEN3,
7757 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
7758 CHICKEN3_DGMG_DONE_FIX_DISABLE);
7759
Ville Syrjäläfad7d362014-01-22 21:32:39 +02007760 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007761 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07007762 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08007763 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
7764 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07007765
Akash Goel4e046322014-04-04 17:14:38 +05307766 /* WaDisable_RenderCache_OperationalFlush:vlv */
7767 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7768
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007769 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05007770 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
7771 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
7772
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007773 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07007774 I915_WRITE(GEN7_ROW_CHICKEN2,
7775 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
7776
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007777 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007778 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
7779 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
7780 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
7781
Ville Syrjälä46680e02014-01-22 21:33:01 +02007782 gen7_setup_fixed_func_scheduler(dev_priv);
7783
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007784 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07007785 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007786 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07007787 */
7788 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02007789 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07007790
Akash Goelc98f5062014-03-24 23:00:07 +05307791 /* WaDisableL3Bank2xClockGate:vlv
7792 * Disabling L3 clock gating- MMIO 940c[25] = 1
7793 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
7794 I915_WRITE(GEN7_UCGCTL4,
7795 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07007796
Ville Syrjäläafd58e72014-01-22 21:33:03 +02007797 /*
7798 * BSpec says this must be set, even though
7799 * WaDisable4x2SubspanOptimization isn't listed for VLV.
7800 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02007801 I915_WRITE(CACHE_MODE_1,
7802 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07007803
7804 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02007805 * BSpec recommends 8x4 when MSAA is used,
7806 * however in practice 16x4 seems fastest.
7807 *
7808 * Note that PS/WM thread counts depend on the WIZ hashing
7809 * disable bit, which we don't touch here, but it's good
7810 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
7811 */
7812 I915_WRITE(GEN7_GT_MODE,
7813 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
7814
7815 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02007816 * WaIncreaseL3CreditsForVLVB0:vlv
7817 * This is the hardware default actually.
7818 */
7819 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
7820
7821 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01007822 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07007823 * Disable clock gating on th GCFG unit to prevent a delay
7824 * in the reporting of vblank events.
7825 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02007826 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007827}
7828
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007829static void cherryview_init_clock_gating(struct drm_i915_private *dev_priv)
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007830{
Ville Syrjälä232ce332014-04-09 13:28:35 +03007831 /* WaVSRefCountFullforceMissDisable:chv */
7832 /* WaDSRefCountFullforceMissDisable:chv */
7833 I915_WRITE(GEN7_FF_THREAD_MODE,
7834 I915_READ(GEN7_FF_THREAD_MODE) &
7835 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03007836
7837 /* WaDisableSemaphoreAndSyncFlipWait:chv */
7838 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
7839 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03007840
7841 /* WaDisableCSUnitClockGating:chv */
7842 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
7843 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03007844
7845 /* WaDisableSDEUnitClockGating:chv */
7846 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
7847 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007848
7849 /*
Imre Deak450174f2016-05-03 15:54:21 +03007850 * WaProgramL3SqcReg1Default:chv
7851 * See gfxspecs/Related Documents/Performance Guide/
7852 * LSQC Setting Recommendations.
7853 */
7854 gen8_set_l3sqc_credits(dev_priv, 38, 2);
7855
7856 /*
Ville Syrjälä6d50b062015-05-19 20:32:57 +03007857 * GTT cache may not work with big pages, so if those
7858 * are ever enabled GTT cache may need to be disabled.
7859 */
7860 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007861}
7862
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007863static void g4x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007864{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007865 uint32_t dspclk_gate;
7866
7867 I915_WRITE(RENCLK_GATE_D1, 0);
7868 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7869 GS_UNIT_CLOCK_GATE_DISABLE |
7870 CL_UNIT_CLOCK_GATE_DISABLE);
7871 I915_WRITE(RAMCLK_GATE_D, 0);
7872 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7873 OVRUNIT_CLOCK_GATE_DISABLE |
7874 OVCUNIT_CLOCK_GATE_DISABLE;
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01007875 if (IS_GM45(dev_priv))
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007876 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7877 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02007878
7879 /* WaDisableRenderCachePipelinedFlush */
7880 I915_WRITE(CACHE_MODE_0,
7881 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03007882
Akash Goel4e046322014-04-04 17:14:38 +05307883 /* WaDisable_RenderCache_OperationalFlush:g4x */
7884 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
7885
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007886 g4x_disable_trickle_feed(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007887}
7888
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007889static void crestline_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007890{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007891 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7892 I915_WRITE(RENCLK_GATE_D2, 0);
7893 I915_WRITE(DSPCLK_GATE_D, 0);
7894 I915_WRITE(RAMCLK_GATE_D, 0);
7895 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007896 I915_WRITE(MI_ARB_STATE,
7897 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307898
7899 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7900 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007901}
7902
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007903static void broadwater_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007904{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007905 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7906 I965_RCC_CLOCK_GATE_DISABLE |
7907 I965_RCPB_CLOCK_GATE_DISABLE |
7908 I965_ISC_CLOCK_GATE_DISABLE |
7909 I965_FBC_CLOCK_GATE_DISABLE);
7910 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007911 I915_WRITE(MI_ARB_STATE,
7912 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307913
7914 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7915 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007916}
7917
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007918static void gen3_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007919{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007920 u32 dstate = I915_READ(D_STATE);
7921
7922 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7923 DSTATE_DOT_CLOCK_GATING;
7924 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007925
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02007926 if (IS_PINEVIEW(dev_priv))
Chris Wilson13a86b82012-04-24 14:51:43 +01007927 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007928
7929 /* IIR "flip pending" means done if this bit is set */
7930 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007931
7932 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007933 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007934
7935 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7936 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007937
7938 I915_WRITE(MI_ARB_STATE,
7939 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007940}
7941
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007942static void i85x_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007943{
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007944 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007945
7946 /* interrupts should cause a wake up from C3 */
7947 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7948 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007949
7950 I915_WRITE(MEM_MODE,
7951 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007952}
7953
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007954static void i830_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007955{
Ville Syrjälä10383922014-08-15 01:21:54 +03007956 I915_WRITE(MEM_MODE,
7957 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7958 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007959}
7960
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007961void intel_init_clock_gating(struct drm_i915_private *dev_priv)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007962{
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007963 dev_priv->display.init_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007964}
7965
Ville Syrjälä712bf362016-10-31 22:37:23 +02007966void intel_suspend_hw(struct drm_i915_private *dev_priv)
Imre Deak7d708ee2013-04-17 14:04:50 +03007967{
Ville Syrjälä712bf362016-10-31 22:37:23 +02007968 if (HAS_PCH_LPT(dev_priv))
7969 lpt_suspend_hw(dev_priv);
Imre Deak7d708ee2013-04-17 14:04:50 +03007970}
7971
Ville Syrjälä46f16e62016-10-31 22:37:22 +02007972static void nop_init_clock_gating(struct drm_i915_private *dev_priv)
Imre Deakbb400da2016-03-16 13:38:54 +02007973{
7974 DRM_DEBUG_KMS("No clock gating settings or workarounds applied.\n");
7975}
7976
7977/**
7978 * intel_init_clock_gating_hooks - setup the clock gating hooks
7979 * @dev_priv: device private
7980 *
7981 * Setup the hooks that configure which clocks of a given platform can be
7982 * gated and also apply various GT and display specific workarounds for these
7983 * platforms. Note that some GT specific workarounds are applied separately
7984 * when GPU contexts or batchbuffers start their execution.
7985 */
7986void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv)
7987{
7988 if (IS_SKYLAKE(dev_priv))
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02007989 dev_priv->display.init_clock_gating = skylake_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007990 else if (IS_KABYLAKE(dev_priv))
Mika Kuoppala9498dba2016-06-07 17:19:01 +03007991 dev_priv->display.init_clock_gating = kabylake_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007992 else if (IS_BROXTON(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02007993 dev_priv->display.init_clock_gating = bxt_init_clock_gating;
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02007994 else if (IS_GEMINILAKE(dev_priv))
7995 dev_priv->display.init_clock_gating = glk_init_clock_gating;
Imre Deakbb400da2016-03-16 13:38:54 +02007996 else if (IS_BROADWELL(dev_priv))
7997 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
7998 else if (IS_CHERRYVIEW(dev_priv))
7999 dev_priv->display.init_clock_gating = cherryview_init_clock_gating;
8000 else if (IS_HASWELL(dev_priv))
8001 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
8002 else if (IS_IVYBRIDGE(dev_priv))
8003 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8004 else if (IS_VALLEYVIEW(dev_priv))
8005 dev_priv->display.init_clock_gating = valleyview_init_clock_gating;
8006 else if (IS_GEN6(dev_priv))
8007 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8008 else if (IS_GEN5(dev_priv))
8009 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8010 else if (IS_G4X(dev_priv))
8011 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008012 else if (IS_I965GM(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008013 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
Jani Nikulac0f86832016-12-07 12:13:04 +02008014 else if (IS_I965G(dev_priv))
Imre Deakbb400da2016-03-16 13:38:54 +02008015 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8016 else if (IS_GEN3(dev_priv))
8017 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8018 else if (IS_I85X(dev_priv) || IS_I865G(dev_priv))
8019 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8020 else if (IS_GEN2(dev_priv))
8021 dev_priv->display.init_clock_gating = i830_init_clock_gating;
8022 else {
8023 MISSING_CASE(INTEL_DEVID(dev_priv));
8024 dev_priv->display.init_clock_gating = nop_init_clock_gating;
8025 }
8026}
8027
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008028/* Set up chip specific power management-related functions */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008029void intel_init_pm(struct drm_i915_private *dev_priv)
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008030{
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008031 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008032
Daniel Vetterc921aba2012-04-26 23:28:17 +02008033 /* For cxsr */
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008034 if (IS_PINEVIEW(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008035 i915_pineview_get_mem_freq(dev_priv);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008036 else if (IS_GEN5(dev_priv))
Ville Syrjälä148ac1f2016-10-31 22:37:16 +02008037 i915_ironlake_get_mem_freq(dev_priv);
Daniel Vetterc921aba2012-04-26 23:28:17 +02008038
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008039 /* For FIFO watermark updates */
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008040 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008041 skl_setup_wm_latency(dev_priv);
Maarten Lankhorste62929b2016-11-08 13:55:33 +01008042 dev_priv->display.initial_watermarks = skl_initial_wm;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +01008043 dev_priv->display.atomic_update_watermarks = skl_atomic_update_crtc_wm;
Matt Roper98d39492016-05-12 07:06:03 -07008044 dev_priv->display.compute_global_watermarks = skl_compute_wm;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01008045 } else if (HAS_PCH_SPLIT(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008046 ilk_setup_wm_latency(dev_priv);
Ville Syrjälä53615a52013-08-01 16:18:50 +03008047
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008048 if ((IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[1] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008049 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008050 (!IS_GEN5(dev_priv) && dev_priv->wm.pri_latency[0] &&
Ville Syrjäläbd602542014-01-07 16:14:10 +02008051 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
Matt Roper86c8bbb2015-09-24 15:53:16 -07008052 dev_priv->display.compute_pipe_wm = ilk_compute_pipe_wm;
Matt Ropered4a6a72016-02-23 17:20:13 -08008053 dev_priv->display.compute_intermediate_wm =
8054 ilk_compute_intermediate_wm;
8055 dev_priv->display.initial_watermarks =
8056 ilk_initial_watermarks;
8057 dev_priv->display.optimize_watermarks =
8058 ilk_optimize_watermarks;
Ville Syrjäläbd602542014-01-07 16:14:10 +02008059 } else {
8060 DRM_DEBUG_KMS("Failed to read display plane latency. "
8061 "Disable CxSR\n");
8062 }
Ville Syrjälä6b6b3ee2016-11-28 19:37:07 +02008063 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläbb726512016-10-31 22:37:24 +02008064 vlv_setup_wm_latency(dev_priv);
Ville Syrjäläff32c542017-03-02 19:14:57 +02008065 dev_priv->display.compute_pipe_wm = vlv_compute_pipe_wm;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008066 dev_priv->display.compute_intermediate_wm = vlv_compute_intermediate_wm;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008067 dev_priv->display.initial_watermarks = vlv_initial_watermarks;
Ville Syrjälä4841da52017-03-02 19:14:59 +02008068 dev_priv->display.optimize_watermarks = vlv_optimize_watermarks;
Ville Syrjäläff32c542017-03-02 19:14:57 +02008069 dev_priv->display.atomic_update_watermarks = vlv_atomic_update_fifo;
Ville Syrjälä9b1e14f2016-10-31 22:37:15 +02008070 } else if (IS_PINEVIEW(dev_priv)) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01008071 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev_priv),
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008072 dev_priv->is_ddr3,
8073 dev_priv->fsb_freq,
8074 dev_priv->mem_freq)) {
8075 DRM_INFO("failed to find known CxSR latency "
8076 "(found ddr%s fsb freq %d, mem freq %d), "
8077 "disabling CxSR\n",
8078 (dev_priv->is_ddr3 == 1) ? "3" : "2",
8079 dev_priv->fsb_freq, dev_priv->mem_freq);
8080 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03008081 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008082 dev_priv->display.update_wm = NULL;
8083 } else
8084 dev_priv->display.update_wm = pineview_update_wm;
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01008085 } else if (IS_G4X(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008086 dev_priv->display.update_wm = g4x_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008087 } else if (IS_GEN4(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008088 dev_priv->display.update_wm = i965_update_wm;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008089 } else if (IS_GEN3(dev_priv)) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008090 dev_priv->display.update_wm = i9xx_update_wm;
8091 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01008092 } else if (IS_GEN2(dev_priv)) {
Ville Syrjälä62d75df2016-10-31 22:37:25 +02008093 if (INTEL_INFO(dev_priv)->num_pipes == 1) {
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008094 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008095 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008096 } else {
8097 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008098 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008099 }
Daniel Vetterfeb56b92013-12-14 20:38:30 -02008100 } else {
8101 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008102 }
8103}
8104
Lyude87660502016-08-17 15:55:53 -04008105static inline int gen6_check_mailbox_status(struct drm_i915_private *dev_priv)
8106{
8107 uint32_t flags =
8108 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8109
8110 switch (flags) {
8111 case GEN6_PCODE_SUCCESS:
8112 return 0;
8113 case GEN6_PCODE_UNIMPLEMENTED_CMD:
8114 case GEN6_PCODE_ILLEGAL_CMD:
8115 return -ENXIO;
8116 case GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Chris Wilson7850d1c2016-08-26 11:59:26 +01008117 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
Lyude87660502016-08-17 15:55:53 -04008118 return -EOVERFLOW;
8119 case GEN6_PCODE_TIMEOUT:
8120 return -ETIMEDOUT;
8121 default:
Michal Wajdeczkof0d66152017-03-28 08:45:12 +00008122 MISSING_CASE(flags);
Lyude87660502016-08-17 15:55:53 -04008123 return 0;
8124 }
8125}
8126
8127static inline int gen7_check_mailbox_status(struct drm_i915_private *dev_priv)
8128{
8129 uint32_t flags =
8130 I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_ERROR_MASK;
8131
8132 switch (flags) {
8133 case GEN6_PCODE_SUCCESS:
8134 return 0;
8135 case GEN6_PCODE_ILLEGAL_CMD:
8136 return -ENXIO;
8137 case GEN7_PCODE_TIMEOUT:
8138 return -ETIMEDOUT;
8139 case GEN7_PCODE_ILLEGAL_DATA:
8140 return -EINVAL;
8141 case GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE:
8142 return -EOVERFLOW;
8143 default:
8144 MISSING_CASE(flags);
8145 return 0;
8146 }
8147}
8148
Tom O'Rourke151a49d2014-11-13 18:50:10 -08008149int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008150{
Lyude87660502016-08-17 15:55:53 -04008151 int status;
8152
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008153 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008154
Chris Wilson3f5582d2016-06-30 15:32:45 +01008155 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8156 * use te fw I915_READ variants to reduce the amount of work
8157 * required when reading/writing.
8158 */
8159
8160 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008161 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
8162 return -EAGAIN;
8163 }
8164
Chris Wilson3f5582d2016-06-30 15:32:45 +01008165 I915_WRITE_FW(GEN6_PCODE_DATA, *val);
8166 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
8167 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008168
Chris Wilsone09a3032017-04-11 11:13:39 +01008169 if (__intel_wait_for_register_fw(dev_priv,
8170 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8171 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008172 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
8173 return -ETIMEDOUT;
8174 }
8175
Chris Wilson3f5582d2016-06-30 15:32:45 +01008176 *val = I915_READ_FW(GEN6_PCODE_DATA);
8177 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008178
Lyude87660502016-08-17 15:55:53 -04008179 if (INTEL_GEN(dev_priv) > 6)
8180 status = gen7_check_mailbox_status(dev_priv);
8181 else
8182 status = gen6_check_mailbox_status(dev_priv);
8183
8184 if (status) {
8185 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed: %d\n",
8186 status);
8187 return status;
8188 }
8189
Ben Widawsky42c05262012-09-26 10:34:00 -07008190 return 0;
8191}
8192
Chris Wilson3f5582d2016-06-30 15:32:45 +01008193int sandybridge_pcode_write(struct drm_i915_private *dev_priv,
Lyude87660502016-08-17 15:55:53 -04008194 u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07008195{
Lyude87660502016-08-17 15:55:53 -04008196 int status;
8197
Jesse Barnes4fc688c2012-11-02 11:14:01 -07008198 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07008199
Chris Wilson3f5582d2016-06-30 15:32:45 +01008200 /* GEN6_PCODE_* are outside of the forcewake domain, we can
8201 * use te fw I915_READ variants to reduce the amount of work
8202 * required when reading/writing.
8203 */
8204
8205 if (I915_READ_FW(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008206 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
8207 return -EAGAIN;
8208 }
8209
Chris Wilson3f5582d2016-06-30 15:32:45 +01008210 I915_WRITE_FW(GEN6_PCODE_DATA, val);
Imre Deak8bf41b72016-11-28 17:29:27 +02008211 I915_WRITE_FW(GEN6_PCODE_DATA1, 0);
Chris Wilson3f5582d2016-06-30 15:32:45 +01008212 I915_WRITE_FW(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
Ben Widawsky42c05262012-09-26 10:34:00 -07008213
Chris Wilsone09a3032017-04-11 11:13:39 +01008214 if (__intel_wait_for_register_fw(dev_priv,
8215 GEN6_PCODE_MAILBOX, GEN6_PCODE_READY, 0,
8216 500, 0, NULL)) {
Ben Widawsky42c05262012-09-26 10:34:00 -07008217 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
8218 return -ETIMEDOUT;
8219 }
8220
Chris Wilson3f5582d2016-06-30 15:32:45 +01008221 I915_WRITE_FW(GEN6_PCODE_DATA, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07008222
Lyude87660502016-08-17 15:55:53 -04008223 if (INTEL_GEN(dev_priv) > 6)
8224 status = gen7_check_mailbox_status(dev_priv);
8225 else
8226 status = gen6_check_mailbox_status(dev_priv);
8227
8228 if (status) {
8229 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed: %d\n",
8230 status);
8231 return status;
8232 }
8233
Ben Widawsky42c05262012-09-26 10:34:00 -07008234 return 0;
8235}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07008236
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008237static bool skl_pcode_try_request(struct drm_i915_private *dev_priv, u32 mbox,
8238 u32 request, u32 reply_mask, u32 reply,
8239 u32 *status)
8240{
8241 u32 val = request;
8242
8243 *status = sandybridge_pcode_read(dev_priv, mbox, &val);
8244
8245 return *status || ((val & reply_mask) == reply);
8246}
8247
8248/**
8249 * skl_pcode_request - send PCODE request until acknowledgment
8250 * @dev_priv: device private
8251 * @mbox: PCODE mailbox ID the request is targeted for
8252 * @request: request ID
8253 * @reply_mask: mask used to check for request acknowledgment
8254 * @reply: value used to check for request acknowledgment
8255 * @timeout_base_ms: timeout for polling with preemption enabled
8256 *
8257 * Keep resending the @request to @mbox until PCODE acknowledges it, PCODE
Imre Deak01299362017-02-24 16:32:10 +02008258 * reports an error or an overall timeout of @timeout_base_ms+50 ms expires.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008259 * The request is acknowledged once the PCODE reply dword equals @reply after
8260 * applying @reply_mask. Polling is first attempted with preemption enabled
Imre Deak01299362017-02-24 16:32:10 +02008261 * for @timeout_base_ms and if this times out for another 50 ms with
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008262 * preemption disabled.
8263 *
8264 * Returns 0 on success, %-ETIMEDOUT in case of a timeout, <0 in case of some
8265 * other error as reported by PCODE.
8266 */
8267int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
8268 u32 reply_mask, u32 reply, int timeout_base_ms)
8269{
8270 u32 status;
8271 int ret;
8272
8273 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
8274
8275#define COND skl_pcode_try_request(dev_priv, mbox, request, reply_mask, reply, \
8276 &status)
8277
8278 /*
8279 * Prime the PCODE by doing a request first. Normally it guarantees
8280 * that a subsequent request, at most @timeout_base_ms later, succeeds.
8281 * _wait_for() doesn't guarantee when its passed condition is evaluated
8282 * first, so send the first request explicitly.
8283 */
8284 if (COND) {
8285 ret = 0;
8286 goto out;
8287 }
8288 ret = _wait_for(COND, timeout_base_ms * 1000, 10);
8289 if (!ret)
8290 goto out;
8291
8292 /*
8293 * The above can time out if the number of requests was low (2 in the
8294 * worst case) _and_ PCODE was busy for some reason even after a
8295 * (queued) request and @timeout_base_ms delay. As a workaround retry
8296 * the poll with preemption disabled to maximize the number of
Imre Deak01299362017-02-24 16:32:10 +02008297 * requests. Increase the timeout from @timeout_base_ms to 50ms to
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008298 * account for interrupts that could reduce the number of these
Imre Deak01299362017-02-24 16:32:10 +02008299 * requests, and for any quirks of the PCODE firmware that delays
8300 * the request completion.
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008301 */
8302 DRM_DEBUG_KMS("PCODE timeout, retrying with preemption disabled\n");
8303 WARN_ON_ONCE(timeout_base_ms > 3);
8304 preempt_disable();
Imre Deak01299362017-02-24 16:32:10 +02008305 ret = wait_for_atomic(COND, 50);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02008306 preempt_enable();
8307
8308out:
8309 return ret ? ret : status;
8310#undef COND
8311}
8312
Ville Syrjälädd06f882014-11-10 22:55:12 +02008313static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
8314{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008315 /*
8316 * N = val - 0xb7
8317 * Slow = Fast = GPLL ref * N
8318 */
8319 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * (val - 0xb7), 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008320}
8321
Fengguang Wub55dd642014-07-12 11:21:39 +02008322static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008323{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008324 return DIV_ROUND_CLOSEST(1000 * val, dev_priv->rps.gpll_ref_freq) + 0xb7;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07008325}
8326
Fengguang Wub55dd642014-07-12 11:21:39 +02008327static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308328{
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008329 /*
8330 * N = val / 2
8331 * CU (slow) = CU2x (fast) / 2 = GPLL ref * N / 2
8332 */
8333 return DIV_ROUND_CLOSEST(dev_priv->rps.gpll_ref_freq * val, 2 * 2 * 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05308334}
8335
Fengguang Wub55dd642014-07-12 11:21:39 +02008336static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05308337{
Ville Syrjälä1c147622014-08-18 14:42:43 +03008338 /* CHV needs even values */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02008339 return DIV_ROUND_CLOSEST(2 * 1000 * val, dev_priv->rps.gpll_ref_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05308340}
8341
Ville Syrjälä616bc822015-01-23 21:04:25 +02008342int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
8343{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008344 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008345 return DIV_ROUND_CLOSEST(val * GT_FREQUENCY_MULTIPLIER,
8346 GEN9_FREQ_SCALER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008347 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008348 return chv_gpu_freq(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008349 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008350 return byt_gpu_freq(dev_priv, val);
8351 else
8352 return val * GT_FREQUENCY_MULTIPLIER;
8353}
8354
Ville Syrjälä616bc822015-01-23 21:04:25 +02008355int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
8356{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008357 if (IS_GEN9(dev_priv))
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008358 return DIV_ROUND_CLOSEST(val * GEN9_FREQ_SCALER,
8359 GT_FREQUENCY_MULTIPLIER);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008360 else if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008361 return chv_freq_opcode(dev_priv, val);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03008362 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä616bc822015-01-23 21:04:25 +02008363 return byt_freq_opcode(dev_priv, val);
8364 else
Mika Kuoppala500a3d22015-11-13 19:29:41 +02008365 return DIV_ROUND_CLOSEST(val, GT_FREQUENCY_MULTIPLIER);
Deepak S22b1b2f2014-07-12 14:54:33 +05308366}
8367
Chris Wilson6ad790c2015-04-07 16:20:31 +01008368struct request_boost {
8369 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02008370 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008371};
8372
8373static void __intel_rps_boost_work(struct work_struct *work)
8374{
8375 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01008376 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01008377
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008378 if (!i915_gem_request_completed(req))
Chris Wilsonc0336662016-05-06 15:40:21 +01008379 gen6_rps_boost(req->i915, NULL, req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008380
Chris Wilsone8a261e2016-07-20 13:31:49 +01008381 i915_gem_request_put(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008382 kfree(boost);
8383}
8384
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008385void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008386{
8387 struct request_boost *boost;
8388
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008389 if (req == NULL || INTEL_GEN(req->i915) < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01008390 return;
8391
Chris Wilsonf69a02c2016-07-01 17:23:16 +01008392 if (i915_gem_request_completed(req))
Chris Wilsone61b9952015-04-27 13:41:24 +01008393 return;
8394
Chris Wilson6ad790c2015-04-07 16:20:31 +01008395 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
8396 if (boost == NULL)
8397 return;
8398
Chris Wilsone8a261e2016-07-20 13:31:49 +01008399 boost->req = i915_gem_request_get(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008400
8401 INIT_WORK(&boost->work, __intel_rps_boost_work);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01008402 queue_work(req->i915->wq, &boost->work);
Chris Wilson6ad790c2015-04-07 16:20:31 +01008403}
8404
Tvrtko Ursulin192aa182016-12-01 14:16:45 +00008405void intel_pm_setup(struct drm_i915_private *dev_priv)
Chris Wilson907b28c2013-07-19 20:36:52 +01008406{
Daniel Vetterf742a552013-12-06 10:17:53 +01008407 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01008408 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01008409
Chris Wilson54b4f682016-07-21 21:16:19 +01008410 INIT_DELAYED_WORK(&dev_priv->rps.autoenable_work,
8411 __intel_autoenable_gt_powersave);
Chris Wilson1854d5c2015-04-07 16:20:32 +01008412 INIT_LIST_HEAD(&dev_priv->rps.clients);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03008413
Paulo Zanoni33688d92014-03-07 20:08:19 -03008414 dev_priv->pm.suspended = false;
Imre Deak1f814da2015-12-16 02:52:19 +02008415 atomic_set(&dev_priv->pm.wakeref_count, 0);
Chris Wilson907b28c2013-07-19 20:36:52 +01008416}
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008417
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008418static u64 vlv_residency_raw(struct drm_i915_private *dev_priv,
8419 const i915_reg_t reg)
8420{
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008421 u32 lower, upper, tmp;
Chris Wilson71cc2b12017-03-24 16:54:18 +00008422 int loop = 2;
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008423
8424 /* The register accessed do not need forcewake. We borrow
8425 * uncore lock to prevent concurrent access to range reg.
8426 */
8427 spin_lock_irq(&dev_priv->uncore.lock);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008428
8429 /* vlv and chv residency counters are 40 bits in width.
8430 * With a control bit, we can choose between upper or lower
8431 * 32bit window into this counter.
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008432 *
8433 * Although we always use the counter in high-range mode elsewhere,
8434 * userspace may attempt to read the value before rc6 is initialised,
8435 * before we have set the default VLV_COUNTER_CONTROL value. So always
8436 * set the high bit to be safe.
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008437 */
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008438 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8439 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008440 upper = I915_READ_FW(reg);
8441 do {
8442 tmp = upper;
8443
8444 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8445 _MASKED_BIT_DISABLE(VLV_COUNT_RANGE_HIGH));
8446 lower = I915_READ_FW(reg);
8447
8448 I915_WRITE_FW(VLV_COUNTER_CONTROL,
8449 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH));
8450 upper = I915_READ_FW(reg);
Chris Wilson71cc2b12017-03-24 16:54:18 +00008451 } while (upper != tmp && --loop);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008452
Chris Wilsonfacbeca2017-03-17 12:59:18 +00008453 /* Everywhere else we always use VLV_COUNTER_CONTROL with the
8454 * VLV_COUNT_RANGE_HIGH bit set - so it is safe to leave it set
8455 * now.
8456 */
8457
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008458 spin_unlock_irq(&dev_priv->uncore.lock);
8459
8460 return lower | (u64)upper << 8;
8461}
8462
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008463u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
8464 const i915_reg_t reg)
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008465{
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008466 u64 time_hw, units, div;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008467
8468 if (!intel_enable_rc6())
8469 return 0;
8470
8471 intel_runtime_pm_get(dev_priv);
8472
8473 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
8474 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008475 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008476 div = dev_priv->czclk_freq;
8477
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008478 time_hw = vlv_residency_raw(dev_priv, reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008479 } else if (IS_GEN9_LP(dev_priv)) {
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02008480 units = 1000;
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008481 div = 1200; /* 833.33ns */
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008482
8483 time_hw = I915_READ(reg);
8484 } else {
8485 units = 128000; /* 1.28us */
8486 div = 100000;
8487
8488 time_hw = I915_READ(reg);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008489 }
8490
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008491 intel_runtime_pm_put(dev_priv);
Mika Kuoppala47c21d92017-03-15 18:07:13 +02008492 return DIV_ROUND_UP_ULL(time_hw * units, div);
Mika Kuoppala135bafa2017-03-15 17:42:59 +02008493}