blob: eefddae2e99aff8986e5e61e8a10fc7597c5287b [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02006 * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
7 * Copyright (c) 2014 David Jander, Protonic Holland
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02008 *
9 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
10 *
11 * LICENCE:
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation version 2.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 */
22
23#include <linux/netdevice.h>
24#include <linux/can.h>
25#include <linux/can/dev.h>
26#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010027#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020028#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020029#include <linux/clk.h>
30#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020031#include <linux/interrupt.h>
32#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020033#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000034#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080035#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020036#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030037#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020039#define DRV_NAME "flexcan"
40
41/* 8 for RX fifo and 2 error handling */
42#define FLEXCAN_NAPI_WEIGHT (8 + 2)
43
44/* FLEXCAN module configuration register (CANMCR) bits */
45#define FLEXCAN_MCR_MDIS BIT(31)
46#define FLEXCAN_MCR_FRZ BIT(30)
47#define FLEXCAN_MCR_FEN BIT(29)
48#define FLEXCAN_MCR_HALT BIT(28)
49#define FLEXCAN_MCR_NOT_RDY BIT(27)
50#define FLEXCAN_MCR_WAK_MSK BIT(26)
51#define FLEXCAN_MCR_SOFTRST BIT(25)
52#define FLEXCAN_MCR_FRZ_ACK BIT(24)
53#define FLEXCAN_MCR_SUPV BIT(23)
54#define FLEXCAN_MCR_SLF_WAK BIT(22)
55#define FLEXCAN_MCR_WRN_EN BIT(21)
56#define FLEXCAN_MCR_LPM_ACK BIT(20)
57#define FLEXCAN_MCR_WAK_SRC BIT(19)
58#define FLEXCAN_MCR_DOZE BIT(18)
59#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020060#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020061#define FLEXCAN_MCR_LPRIO_EN BIT(13)
62#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +020063/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020064#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020065#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
66#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
67#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
68#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020069
70/* FLEXCAN control register (CANCTRL) bits */
71#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
72#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
73#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
74#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
75#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
76#define FLEXCAN_CTRL_ERR_MSK BIT(14)
77#define FLEXCAN_CTRL_CLK_SRC BIT(13)
78#define FLEXCAN_CTRL_LPB BIT(12)
79#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
80#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
81#define FLEXCAN_CTRL_SMP BIT(7)
82#define FLEXCAN_CTRL_BOFF_REC BIT(6)
83#define FLEXCAN_CTRL_TSYN BIT(5)
84#define FLEXCAN_CTRL_LBUF BIT(4)
85#define FLEXCAN_CTRL_LOM BIT(3)
86#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
87#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
88#define FLEXCAN_CTRL_ERR_STATE \
89 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
90 FLEXCAN_CTRL_BOFF_MSK)
91#define FLEXCAN_CTRL_ERR_ALL \
92 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
93
Stefan Agnercdce8442014-07-15 14:56:21 +020094/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020095#define FLEXCAN_CTRL2_ECRWRE BIT(29)
96#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
97#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
98#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
99#define FLEXCAN_CTRL2_MRP BIT(18)
100#define FLEXCAN_CTRL2_RRS BIT(17)
101#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +0200102
103/* FLEXCAN memory error control register (MECR) bits */
104#define FLEXCAN_MECR_ECRWRDIS BIT(31)
105#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
106#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
107#define FLEXCAN_MECR_CEI_MSK BIT(16)
108#define FLEXCAN_MECR_HAERRIE BIT(15)
109#define FLEXCAN_MECR_FAERRIE BIT(14)
110#define FLEXCAN_MECR_EXTERRIE BIT(13)
111#define FLEXCAN_MECR_RERRDIS BIT(9)
112#define FLEXCAN_MECR_ECCDIS BIT(8)
113#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
114
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200115/* FLEXCAN error and status register (ESR) bits */
116#define FLEXCAN_ESR_TWRN_INT BIT(17)
117#define FLEXCAN_ESR_RWRN_INT BIT(16)
118#define FLEXCAN_ESR_BIT1_ERR BIT(15)
119#define FLEXCAN_ESR_BIT0_ERR BIT(14)
120#define FLEXCAN_ESR_ACK_ERR BIT(13)
121#define FLEXCAN_ESR_CRC_ERR BIT(12)
122#define FLEXCAN_ESR_FRM_ERR BIT(11)
123#define FLEXCAN_ESR_STF_ERR BIT(10)
124#define FLEXCAN_ESR_TX_WRN BIT(9)
125#define FLEXCAN_ESR_RX_WRN BIT(8)
126#define FLEXCAN_ESR_IDLE BIT(7)
127#define FLEXCAN_ESR_TXRX BIT(6)
128#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
129#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
130#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
131#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
132#define FLEXCAN_ESR_BOFF_INT BIT(2)
133#define FLEXCAN_ESR_ERR_INT BIT(1)
134#define FLEXCAN_ESR_WAK_INT BIT(0)
135#define FLEXCAN_ESR_ERR_BUS \
136 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
137 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
138 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
139#define FLEXCAN_ESR_ERR_STATE \
140 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
141#define FLEXCAN_ESR_ERR_ALL \
142 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100143#define FLEXCAN_ESR_ALL_INT \
144 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
145 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200146
147/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200148/* Errata ERR005829 step7: Reserve first valid MB */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200149#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
150#define FLEXCAN_TX_MB_OFF_FIFO 9
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200151#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
152#define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
153#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
154#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200155#define FLEXCAN_IFLAG_MB(x) BIT(x)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200156#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
157#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
158#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200159
160/* FLEXCAN message buffers */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200161#define FLEXCAN_MB_CODE_MASK (0xf << 24)
162#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200163#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
164#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
165#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200166#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200167#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
168
169#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
170#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
171#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
172#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
173
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200174#define FLEXCAN_MB_CNT_SRR BIT(22)
175#define FLEXCAN_MB_CNT_IDE BIT(21)
176#define FLEXCAN_MB_CNT_RTR BIT(20)
177#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
178#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
179
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200180#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200181
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200182/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200183 *
184 * Below is some version info we got:
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000185 * SOC Version IP-Version Glitch- [TR]WRN_INT IRQ Err Memory err RTR re-
186 * Filter? connected? Passive detection ception in MB
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100187 * MX25 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000188 * MX28 FlexCAN2 03.00.04.00 yes yes no no no
Marc Kleine-Budde658f5342017-11-22 13:01:08 +0100189 * MX35 FlexCAN2 03.00.00.00 no no no no no
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000190 * MX53 FlexCAN2 03.00.00.00 yes no no no no
191 * MX6s FlexCAN3 10.00.12.00 yes yes no no yes
192 * VF610 FlexCAN3 ? no yes ? yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200193 *
194 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
195 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000196#define FLEXCAN_QUIRK_BROKEN_WERR_STATE BIT(1) /* [TR]WRN_INT not connected */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200197#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200198#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
Marc Kleine-Budde66ddb822017-03-02 15:42:49 +0100199#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disable Memory error detection */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200200#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000201#define FLEXCAN_QUIRK_BROKEN_PERR_STATE BIT(6) /* No interrupt for error passive */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000202
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200203/* Structure of the message buffer */
204struct flexcan_mb {
205 u32 can_ctrl;
206 u32 can_id;
207 u32 data[2];
208};
209
210/* Structure of the hardware registers */
211struct flexcan_regs {
212 u32 mcr; /* 0x00 */
213 u32 ctrl; /* 0x04 */
214 u32 timer; /* 0x08 */
215 u32 _reserved1; /* 0x0c */
216 u32 rxgmask; /* 0x10 */
217 u32 rx14mask; /* 0x14 */
218 u32 rx15mask; /* 0x18 */
219 u32 ecr; /* 0x1c */
220 u32 esr; /* 0x20 */
221 u32 imask2; /* 0x24 */
222 u32 imask1; /* 0x28 */
223 u32 iflag2; /* 0x2c */
224 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200225 union { /* 0x34 */
226 u32 gfwr_mx28; /* MX28, MX53 */
227 u32 ctrl2; /* MX6, VF610 */
228 };
Hui Wang30c1e672012-06-28 16:21:35 +0800229 u32 esr2; /* 0x38 */
230 u32 imeur; /* 0x3c */
231 u32 lrfr; /* 0x40 */
232 u32 crcr; /* 0x44 */
233 u32 rxfgmask; /* 0x48 */
234 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200235 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200236 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200237 /* FIFO-mode:
238 * MB
239 * 0x080...0x08f 0 RX message buffer
240 * 0x090...0x0df 1-5 reserverd
241 * 0x0e0...0x0ff 6-7 8 entry ID table
242 * (mx25, mx28, mx35, mx53)
243 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200244 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200245 * (mx6, vf610)
246 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200247 u32 _reserved4[256]; /* 0x480 */
248 u32 rximr[64]; /* 0x880 */
249 u32 _reserved5[24]; /* 0x980 */
250 u32 gfwr_mx6; /* 0x9e0 - MX6 */
251 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200252 u32 mecr; /* 0xae0 */
253 u32 erriar; /* 0xae4 */
254 u32 erridpr; /* 0xae8 */
255 u32 errippr; /* 0xaec */
256 u32 rerrar; /* 0xaf0 */
257 u32 rerrdr; /* 0xaf4 */
258 u32 rerrsynr; /* 0xaf8 */
259 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200260};
261
Hui Wang30c1e672012-06-28 16:21:35 +0800262struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200263 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800264};
265
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200266struct flexcan_priv {
267 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200268 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200269
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200270 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200271 struct flexcan_mb __iomem *tx_mb;
272 struct flexcan_mb __iomem *tx_mb_reserved;
273 u8 tx_mb_idx;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200274 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200275 u32 reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200276 u32 reg_imask2_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200277
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200278 struct clk *clk_ipg;
279 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200280 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300281 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800282};
283
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200284static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
ZHU Yi (ST-FIR/ENG1-Zhu)fb5b91d62017-09-15 07:09:37 +0000285 .quirks = FLEXCAN_QUIRK_BROKEN_WERR_STATE |
286 FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800287};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200288
ZHU Yi (ST-FIR/ENG1-Zhu)083c5572017-09-15 07:08:23 +0000289static const struct flexcan_devtype_data fsl_imx28_devtype_data = {
290 .quirks = FLEXCAN_QUIRK_BROKEN_PERR_STATE,
291};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200292
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200293static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Budde096de072015-09-01 10:28:46 +0200294 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
ZHU Yi (ST-FIR/ENG1-Zhu)cf9c0462017-09-15 07:05:50 +0000295 FLEXCAN_QUIRK_USE_OFF_TIMESTAMP | FLEXCAN_QUIRK_BROKEN_PERR_STATE,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200296};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200297
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200298static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200299 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
Marc Kleine-Budde096de072015-09-01 10:28:46 +0200300 FLEXCAN_QUIRK_DISABLE_MECR | FLEXCAN_QUIRK_USE_OFF_TIMESTAMP,
Stefan Agnercdce8442014-07-15 14:56:21 +0200301};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200302
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200303static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200304 .name = DRV_NAME,
305 .tseg1_min = 4,
306 .tseg1_max = 16,
307 .tseg2_min = 2,
308 .tseg2_max = 8,
309 .sjw_max = 4,
310 .brp_min = 1,
311 .brp_max = 256,
312 .brp_inc = 1,
313};
314
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200315/* Abstract off the read/write for arm versus ppc. This
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100316 * assumes that PPC uses big-endian registers and everything
317 * else uses little-endian registers, independent of CPU
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200318 * endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000319 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100320#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000321static inline u32 flexcan_read(void __iomem *addr)
322{
323 return in_be32(addr);
324}
325
326static inline void flexcan_write(u32 val, void __iomem *addr)
327{
328 out_be32(addr, val);
329}
330#else
331static inline u32 flexcan_read(void __iomem *addr)
332{
333 return readl(addr);
334}
335
336static inline void flexcan_write(u32 val, void __iomem *addr)
337{
338 writel(val, addr);
339}
340#endif
341
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000342static inline void flexcan_error_irq_enable(const struct flexcan_priv *priv)
343{
344 struct flexcan_regs __iomem *regs = priv->regs;
345 u32 reg_ctrl = (priv->reg_ctrl_default | FLEXCAN_CTRL_ERR_MSK);
346
347 flexcan_write(reg_ctrl, &regs->ctrl);
348}
349
350static inline void flexcan_error_irq_disable(const struct flexcan_priv *priv)
351{
352 struct flexcan_regs __iomem *regs = priv->regs;
353 u32 reg_ctrl = (priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_MSK);
354
355 flexcan_write(reg_ctrl, &regs->ctrl);
356}
357
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100358static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
359{
360 if (!priv->reg_xceiver)
361 return 0;
362
363 return regulator_enable(priv->reg_xceiver);
364}
365
366static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
367{
368 if (!priv->reg_xceiver)
369 return 0;
370
371 return regulator_disable(priv->reg_xceiver);
372}
373
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100374static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200375{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200376 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100377 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200378 u32 reg;
379
holt@sgi.com61e271e2011-08-16 17:32:20 +0000380 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200381 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000382 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200383
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100384 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200385 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100386
387 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
388 return -ETIMEDOUT;
389
390 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200391}
392
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100393static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200394{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200395 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100396 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200397 u32 reg;
398
holt@sgi.com61e271e2011-08-16 17:32:20 +0000399 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200400 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000401 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100402
403 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200404 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100405
406 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
407 return -ETIMEDOUT;
408
409 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200410}
411
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100412static int flexcan_chip_freeze(struct flexcan_priv *priv)
413{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200414 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100415 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
416 u32 reg;
417
418 reg = flexcan_read(&regs->mcr);
419 reg |= FLEXCAN_MCR_HALT;
420 flexcan_write(reg, &regs->mcr);
421
422 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200423 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100424
425 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
426 return -ETIMEDOUT;
427
428 return 0;
429}
430
431static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
432{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200433 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100434 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
435 u32 reg;
436
437 reg = flexcan_read(&regs->mcr);
438 reg &= ~FLEXCAN_MCR_HALT;
439 flexcan_write(reg, &regs->mcr);
440
441 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200442 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100443
444 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
445 return -ETIMEDOUT;
446
447 return 0;
448}
449
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100450static int flexcan_chip_softreset(struct flexcan_priv *priv)
451{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200452 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100453 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
454
455 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
456 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200457 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100458
459 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
460 return -ETIMEDOUT;
461
462 return 0;
463}
464
Stefan Agnerec56acf2014-07-15 14:56:20 +0200465static int __flexcan_get_berr_counter(const struct net_device *dev,
466 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200467{
468 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200469 struct flexcan_regs __iomem *regs = priv->regs;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000470 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200471
472 bec->txerr = (reg >> 0) & 0xff;
473 bec->rxerr = (reg >> 8) & 0xff;
474
475 return 0;
476}
477
Stefan Agnerec56acf2014-07-15 14:56:20 +0200478static int flexcan_get_berr_counter(const struct net_device *dev,
479 struct can_berr_counter *bec)
480{
481 const struct flexcan_priv *priv = netdev_priv(dev);
482 int err;
483
484 err = clk_prepare_enable(priv->clk_ipg);
485 if (err)
486 return err;
487
488 err = clk_prepare_enable(priv->clk_per);
489 if (err)
490 goto out_disable_ipg;
491
492 err = __flexcan_get_berr_counter(dev, bec);
493
494 clk_disable_unprepare(priv->clk_per);
495 out_disable_ipg:
496 clk_disable_unprepare(priv->clk_ipg);
497
498 return err;
499}
500
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200501static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
502{
503 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200504 struct can_frame *cf = (struct can_frame *)skb->data;
505 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200506 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200507 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200508
509 if (can_dropped_invalid_skb(dev, skb))
510 return NETDEV_TX_OK;
511
512 netif_stop_queue(dev);
513
514 if (cf->can_id & CAN_EFF_FLAG) {
515 can_id = cf->can_id & CAN_EFF_MASK;
516 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
517 } else {
518 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
519 }
520
521 if (cf->can_id & CAN_RTR_FLAG)
522 ctrl |= FLEXCAN_MB_CNT_RTR;
523
524 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200525 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200526 flexcan_write(data, &priv->tx_mb->data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200527 }
528 if (cf->can_dlc > 3) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200529 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200530 flexcan_write(data, &priv->tx_mb->data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200531 }
532
Reuben Dowle9a123492011-11-01 11:18:03 +1300533 can_put_echo_skb(skb, dev, 0);
534
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200535 flexcan_write(can_id, &priv->tx_mb->can_id);
536 flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200537
David Jander25e92442014-09-03 16:47:22 +0200538 /* Errata ERR005829 step8:
539 * Write twice INACTIVE(0x8) code to first MB.
540 */
541 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200542 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200543 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200544 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200545
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200546 return NETDEV_TX_OK;
547}
548
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200549static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200550{
551 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100552 struct sk_buff *skb;
553 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100554 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200555
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100556 skb = alloc_can_err_skb(dev, &cf);
557 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200558 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100559
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200560 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
561
562 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100563 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200564 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100565 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200566 }
567 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100568 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200569 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100570 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200571 }
572 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100573 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200574 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100575 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100576 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200577 }
578 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100579 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200580 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100581 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100582 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200583 }
584 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100585 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200586 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100587 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200588 }
589 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100590 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200591 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100592 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200593 }
594
595 priv->can.can_stats.bus_error++;
596 if (rx_errors)
597 dev->stats.rx_errors++;
598 if (tx_errors)
599 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200600
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200601 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200602}
603
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200604static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200605{
606 struct flexcan_priv *priv = netdev_priv(dev);
607 struct sk_buff *skb;
608 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100609 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200610 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000611 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200612
613 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
614 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000615 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200616 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000617 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200618 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000619 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000620 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000621 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000622 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200623 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000624 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
625 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000626 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200627
628 /* state hasn't changed */
629 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200630 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200631
632 skb = alloc_can_err_skb(dev, &cf);
633 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200634 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200635
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000636 can_change_state(dev, cf, tx_state, rx_state);
637
638 if (unlikely(new_state == CAN_STATE_BUS_OFF))
639 can_bus_off(dev);
640
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200641 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200642}
643
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200644static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200645{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200646 return container_of(offload, struct flexcan_priv, offload);
647}
648
649static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
650 struct can_frame *cf,
651 u32 *timestamp, unsigned int n)
652{
653 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200654 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200655 struct flexcan_mb __iomem *mb = &regs->mb[n];
656 u32 reg_ctrl, reg_id, reg_iflag1;
657
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200658 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
659 u32 code;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200660
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200661 do {
662 reg_ctrl = flexcan_read(&mb->can_ctrl);
663 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
664
665 /* is this MB empty? */
666 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
667 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
668 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
669 return 0;
670
671 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
672 /* This MB was overrun, we lost data */
673 offload->dev->stats.rx_over_errors++;
674 offload->dev->stats.rx_errors++;
675 }
676 } else {
677 reg_iflag1 = flexcan_read(&regs->iflag1);
678 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
679 return 0;
680
681 reg_ctrl = flexcan_read(&mb->can_ctrl);
682 }
683
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200684 /* increase timstamp to full 32 bit */
685 *timestamp = reg_ctrl << 16;
686
holt@sgi.com61e271e2011-08-16 17:32:20 +0000687 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200688 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
689 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
690 else
691 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
692
693 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
694 cf->can_id |= CAN_RTR_FLAG;
695 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
696
holt@sgi.com61e271e2011-08-16 17:32:20 +0000697 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
698 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200699
700 /* mark as read */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200701 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
702 /* Clear IRQ */
703 if (n < 32)
704 flexcan_write(BIT(n), &regs->iflag1);
705 else
706 flexcan_write(BIT(n - 32), &regs->iflag2);
707 } else {
708 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
709 flexcan_read(&regs->timer);
710 }
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100711
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200712 return 1;
713}
714
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200715
716static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
717{
718 struct flexcan_regs __iomem *regs = priv->regs;
719 u32 iflag1, iflag2;
720
721 iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
722 iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
723 ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
724
725 return (u64)iflag2 << 32 | iflag1;
726}
727
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200728static irqreturn_t flexcan_irq(int irq, void *dev_id)
729{
730 struct net_device *dev = dev_id;
731 struct net_device_stats *stats = &dev->stats;
732 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200733 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100734 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200735 u32 reg_iflag1, reg_esr;
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000736 enum can_state last_state = priv->can.state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200737
holt@sgi.com61e271e2011-08-16 17:32:20 +0000738 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200739
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200740 /* reception interrupt */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200741 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
742 u64 reg_iflag;
743 int ret;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200744
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200745 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
746 handled = IRQ_HANDLED;
747 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
748 reg_iflag);
749 if (!ret)
750 break;
751 }
752 } else {
753 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
754 handled = IRQ_HANDLED;
755 can_rx_offload_irq_offload_fifo(&priv->offload);
756 }
757
758 /* FIFO overflow interrupt */
759 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
760 handled = IRQ_HANDLED;
761 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
762 dev->stats.rx_over_errors++;
763 dev->stats.rx_errors++;
764 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200765 }
766
767 /* transmission complete interrupt */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200768 if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100769 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300770 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200771 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100772 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200773
774 /* after sending a RTR frame MB is in RX mode */
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200775 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200776 &priv->tx_mb->can_ctrl);
777 flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200778 netif_wake_queue(dev);
779 }
780
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200781 reg_esr = flexcan_read(&regs->esr);
782
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100783 /* ACK all bus error and state change IRQ sources */
784 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
785 handled = IRQ_HANDLED;
786 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
787 }
788
ZHU Yi (ST-FIR/ENG1-Zhu)ad230232017-09-15 06:59:15 +0000789 /* state change interrupt or broken error state quirk fix is enabled */
790 if ((reg_esr & FLEXCAN_ESR_ERR_STATE) ||
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000791 (priv->devtype_data->quirks & (FLEXCAN_QUIRK_BROKEN_WERR_STATE |
792 FLEXCAN_QUIRK_BROKEN_PERR_STATE)))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200793 flexcan_irq_state(dev, reg_esr);
794
795 /* bus error IRQ - handle if bus error reporting is activated */
796 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
797 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
798 flexcan_irq_bus_err(dev, reg_esr);
799
ZHU Yi (ST-FIR/ENG1-Zhu)da49a802017-09-15 07:03:58 +0000800 /* availability of error interrupt among state transitions in case
801 * bus error reporting is de-activated and
802 * FLEXCAN_QUIRK_BROKEN_PERR_STATE is enabled:
803 * +--------------------------------------------------------------+
804 * | +----------------------------------------------+ [stopped / |
805 * | | | sleeping] -+
806 * +-+-> active <-> warning <-> passive -> bus off -+
807 * ___________^^^^^^^^^^^^_______________________________
808 * disabled(1) enabled disabled
809 *
810 * (1): enabled if FLEXCAN_QUIRK_BROKEN_WERR_STATE is enabled
811 */
812 if ((last_state != priv->can.state) &&
813 (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_PERR_STATE) &&
814 !(priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)) {
815 switch (priv->can.state) {
816 case CAN_STATE_ERROR_ACTIVE:
817 if (priv->devtype_data->quirks &
818 FLEXCAN_QUIRK_BROKEN_WERR_STATE)
819 flexcan_error_irq_enable(priv);
820 else
821 flexcan_error_irq_disable(priv);
822 break;
823
824 case CAN_STATE_ERROR_WARNING:
825 flexcan_error_irq_enable(priv);
826 break;
827
828 case CAN_STATE_ERROR_PASSIVE:
829 case CAN_STATE_BUS_OFF:
830 flexcan_error_irq_disable(priv);
831 break;
832
833 default:
834 break;
835 }
836 }
837
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100838 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200839}
840
841static void flexcan_set_bittiming(struct net_device *dev)
842{
843 const struct flexcan_priv *priv = netdev_priv(dev);
844 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200845 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200846 u32 reg;
847
holt@sgi.com61e271e2011-08-16 17:32:20 +0000848 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200849 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
850 FLEXCAN_CTRL_RJW(0x3) |
851 FLEXCAN_CTRL_PSEG1(0x7) |
852 FLEXCAN_CTRL_PSEG2(0x7) |
853 FLEXCAN_CTRL_PROPSEG(0x7) |
854 FLEXCAN_CTRL_LPB |
855 FLEXCAN_CTRL_SMP |
856 FLEXCAN_CTRL_LOM);
857
858 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
859 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
860 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
861 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
862 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
863
864 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
865 reg |= FLEXCAN_CTRL_LPB;
866 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
867 reg |= FLEXCAN_CTRL_LOM;
868 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
869 reg |= FLEXCAN_CTRL_SMP;
870
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200871 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000872 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200873
874 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100875 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
876 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200877}
878
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200879/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200880 *
881 * this functions is entered with clocks enabled
882 *
883 */
884static int flexcan_chip_start(struct net_device *dev)
885{
886 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200887 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200888 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400889 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200890
891 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100892 err = flexcan_chip_enable(priv);
893 if (err)
894 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200895
896 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100897 err = flexcan_chip_softreset(priv);
898 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100899 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200900
901 flexcan_set_bittiming(dev);
902
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200903 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200904 *
905 * enable freeze
906 * enable fifo
907 * halt now
908 * only supervisor access
909 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300910 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200911 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200912 * choose format C
913 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200914 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000915 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200916 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200917 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
918 FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
919 FLEXCAN_MCR_IDAM_C;
920
921 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
922 reg_mcr &= ~FLEXCAN_MCR_FEN;
923 reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
924 } else {
925 reg_mcr |= FLEXCAN_MCR_FEN |
926 FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
927 }
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100928 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000929 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200930
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200931 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200932 *
933 * disable timer sync feature
934 *
935 * disable auto busoff recovery
936 * transmit lowest buffer first
937 *
938 * enable tx and rx warning interrupt
939 * enable bus off interrupt
940 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200941 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000942 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200943 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
944 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000945 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200946
947 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000948 * on most Flexcan cores, too. Otherwise we don't get
949 * any error warning or passive interrupts.
950 */
ZHU Yi (ST-FIR/ENG1-Zhu)2f8639b2017-09-15 07:01:23 +0000951 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_WERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000952 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
953 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200954 else
955 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200956
957 /* save for later use */
958 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200959 /* leave interrupts disabled for now */
960 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100961 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000962 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200963
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200964 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
965 reg_ctrl2 = flexcan_read(&regs->ctrl2);
966 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
967 flexcan_write(reg_ctrl2, &regs->ctrl2);
968 }
969
David Janderfc05b882014-08-27 11:58:05 +0200970 /* clear and invalidate all mailboxes first */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200971 for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
David Janderfc05b882014-08-27 11:58:05 +0200972 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200973 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200974 }
975
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200976 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
977 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
978 flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
979 &regs->mb[i].can_ctrl);
980 }
981
David Jander25e92442014-09-03 16:47:22 +0200982 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
983 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200984 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200985
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200986 /* mark TX mailbox as INACTIVE */
987 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200988 &priv->tx_mb->can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200989
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200990 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000991 flexcan_write(0x0, &regs->rxgmask);
992 flexcan_write(0x0, &regs->rx14mask);
993 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200994
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200995 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Hui Wang30c1e672012-06-28 16:21:35 +0800996 flexcan_write(0x0, &regs->rxfgmask);
997
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200998 /* clear acceptance filters */
999 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
1000 flexcan_write(0, &regs->rximr[i]);
1001
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001002 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +02001003 * and freeze mode.
1004 * This also works around errata e5295 which generates
1005 * false positive memory errors and put the device in
1006 * freeze mode.
1007 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +02001008 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001009 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +02001010 * and Correction of Memory Errors" to write to
1011 * MECR register
1012 */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +02001013 reg_ctrl2 = flexcan_read(&regs->ctrl2);
1014 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
1015 flexcan_write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +02001016
1017 reg_mecr = flexcan_read(&regs->mecr);
1018 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
1019 flexcan_write(reg_mecr, &regs->mecr);
1020 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001021 FLEXCAN_MECR_FANCEI_MSK);
Stefan Agnercdce8442014-07-15 14:56:21 +02001022 flexcan_write(reg_mecr, &regs->mecr);
1023 }
1024
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001025 err = flexcan_transceiver_enable(priv);
1026 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001027 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001028
1029 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001030 err = flexcan_chip_unfreeze(priv);
1031 if (err)
1032 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001033
1034 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1035
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001036 /* enable interrupts atomically */
1037 disable_irq(dev->irq);
1038 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001039 flexcan_write(priv->reg_imask1_default, &regs->imask1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001040 flexcan_write(priv->reg_imask2_default, &regs->imask2);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +02001041 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001042
1043 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001044 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
1045 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001046
1047 return 0;
1048
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001049 out_transceiver_disable:
1050 flexcan_transceiver_disable(priv);
1051 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001052 flexcan_chip_disable(priv);
1053 return err;
1054}
1055
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001056/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001057 *
1058 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001059 */
1060static void flexcan_chip_stop(struct net_device *dev)
1061{
1062 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001063 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001064
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001065 /* freeze + disable module */
1066 flexcan_chip_freeze(priv);
1067 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001068
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001069 /* Disable all interrupts */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001070 flexcan_write(0, &regs->imask2);
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001071 flexcan_write(0, &regs->imask1);
1072 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1073 &regs->ctrl);
1074
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001075 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001076 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001077}
1078
1079static int flexcan_open(struct net_device *dev)
1080{
1081 struct flexcan_priv *priv = netdev_priv(dev);
1082 int err;
1083
Fabio Estevamaa101812013-07-22 12:41:40 -03001084 err = clk_prepare_enable(priv->clk_ipg);
1085 if (err)
1086 return err;
1087
1088 err = clk_prepare_enable(priv->clk_per);
1089 if (err)
1090 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001091
1092 err = open_candev(dev);
1093 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001094 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001095
1096 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1097 if (err)
1098 goto out_close;
1099
1100 /* start chip and queuing */
1101 err = flexcan_chip_start(dev);
1102 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001103 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001104
1105 can_led_event(dev, CAN_LED_EVENT_OPEN);
1106
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001107 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001108 netif_start_queue(dev);
1109
1110 return 0;
1111
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001112 out_free_irq:
1113 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001114 out_close:
1115 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001116 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001117 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001118 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001119 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001120
1121 return err;
1122}
1123
1124static int flexcan_close(struct net_device *dev)
1125{
1126 struct flexcan_priv *priv = netdev_priv(dev);
1127
1128 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001129 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001130 flexcan_chip_stop(dev);
1131
1132 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001133 clk_disable_unprepare(priv->clk_per);
1134 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001135
1136 close_candev(dev);
1137
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001138 can_led_event(dev, CAN_LED_EVENT_STOP);
1139
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001140 return 0;
1141}
1142
1143static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1144{
1145 int err;
1146
1147 switch (mode) {
1148 case CAN_MODE_START:
1149 err = flexcan_chip_start(dev);
1150 if (err)
1151 return err;
1152
1153 netif_wake_queue(dev);
1154 break;
1155
1156 default:
1157 return -EOPNOTSUPP;
1158 }
1159
1160 return 0;
1161}
1162
1163static const struct net_device_ops flexcan_netdev_ops = {
1164 .ndo_open = flexcan_open,
1165 .ndo_stop = flexcan_close,
1166 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001167 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001168};
1169
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001170static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001171{
1172 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001173 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001174 u32 reg, err;
1175
Fabio Estevamaa101812013-07-22 12:41:40 -03001176 err = clk_prepare_enable(priv->clk_ipg);
1177 if (err)
1178 return err;
1179
1180 err = clk_prepare_enable(priv->clk_per);
1181 if (err)
1182 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001183
1184 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001185 err = flexcan_chip_disable(priv);
1186 if (err)
1187 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001188 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001189 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001190 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001191
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001192 err = flexcan_chip_enable(priv);
1193 if (err)
1194 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001195
1196 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001197 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001198 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1199 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001200 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001201
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001202 /* Currently we only support newer versions of this core
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001203 * featuring a RX hardware FIFO (although this driver doesn't
1204 * make use of it on some cores). Older cores, found on some
1205 * Coldfire derivates are not tested.
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001206 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001207 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001208 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001209 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001210 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001211 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001212 }
1213
1214 err = register_candev(dev);
1215
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001216 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001217 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001218 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001219 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001220 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001221 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001222 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001223
1224 return err;
1225}
1226
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001227static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001228{
1229 unregister_candev(dev);
1230}
1231
Hui Wang30c1e672012-06-28 16:21:35 +08001232static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001233 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001234 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1235 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001236 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001237 { /* sentinel */ },
1238};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001239MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001240
1241static const struct platform_device_id flexcan_id_table[] = {
1242 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1243 { /* sentinel */ },
1244};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001245MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001246
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001247static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001248{
Hui Wang30c1e672012-06-28 16:21:35 +08001249 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001250 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001251 struct net_device *dev;
1252 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001253 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001254 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001255 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001256 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001257 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001258 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001259
Andreas Werner555828e2015-03-22 17:35:52 +01001260 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1261 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1262 return -EPROBE_DEFER;
1263 else if (IS_ERR(reg_xceiver))
1264 reg_xceiver = NULL;
1265
Hui Wangafc016d2012-06-28 16:21:34 +08001266 if (pdev->dev.of_node)
1267 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001268 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001269
1270 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001271 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1272 if (IS_ERR(clk_ipg)) {
1273 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001274 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001275 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001276
1277 clk_per = devm_clk_get(&pdev->dev, "per");
1278 if (IS_ERR(clk_per)) {
1279 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001280 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001281 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001282 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001283 }
1284
1285 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1286 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001287 if (irq <= 0)
1288 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001289
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001290 regs = devm_ioremap_resource(&pdev->dev, mem);
1291 if (IS_ERR(regs))
1292 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001293
Hui Wang30c1e672012-06-28 16:21:35 +08001294 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1295 if (of_id) {
1296 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001297 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001298 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001299 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001300 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001301 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001302 }
1303
Fabio Estevam933e4af2013-07-22 12:41:39 -03001304 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1305 if (!dev)
1306 return -ENOMEM;
1307
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001308 platform_set_drvdata(pdev, dev);
1309 SET_NETDEV_DEV(dev, &pdev->dev);
1310
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001311 dev->netdev_ops = &flexcan_netdev_ops;
1312 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001313 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001314
1315 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001316 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001317 priv->can.bittiming_const = &flexcan_bittiming_const;
1318 priv->can.do_set_mode = flexcan_set_mode;
1319 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1320 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1321 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1322 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001323 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001324 priv->clk_ipg = clk_ipg;
1325 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001326 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001327 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001328
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001329 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1330 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
1331 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
1332 } else {
1333 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
1334 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
1335 }
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001336 priv->tx_mb = &regs->mb[priv->tx_mb_idx];
1337
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001338 priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1339 priv->reg_imask2_default = 0;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001340
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001341 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001342
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001343 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1344 u64 imask;
1345
1346 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1347 priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
1348
1349 imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
1350 priv->reg_imask1_default |= imask;
1351 priv->reg_imask2_default |= imask >> 32;
1352
1353 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1354 } else {
1355 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1356 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1357 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1358 }
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001359 if (err)
1360 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001361
1362 err = register_flexcandev(dev);
1363 if (err) {
1364 dev_err(&pdev->dev, "registering netdev failed\n");
1365 goto failed_register;
1366 }
1367
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001368 devm_can_led_init(dev);
1369
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001370 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001371 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001372
1373 return 0;
1374
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001375 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001376 failed_register:
1377 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001378 return err;
1379}
1380
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001381static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001382{
1383 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001384 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001385
1386 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001387 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001388 free_candev(dev);
1389
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001390 return 0;
1391}
1392
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001393static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001394{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001395 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001396 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001397 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001398
Eric Bénard8b5e2182012-05-08 17:12:17 +02001399 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001400 err = flexcan_chip_disable(priv);
1401 if (err)
1402 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001403 netif_stop_queue(dev);
1404 netif_device_detach(dev);
1405 }
1406 priv->can.state = CAN_STATE_SLEEPING;
1407
1408 return 0;
1409}
1410
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001411static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001412{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001413 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001414 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001415 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001416
1417 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1418 if (netif_running(dev)) {
1419 netif_device_attach(dev);
1420 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001421 err = flexcan_chip_enable(priv);
1422 if (err)
1423 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001424 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001425 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001426}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001427
1428static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001429
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001430static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001431 .driver = {
1432 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001433 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001434 .of_match_table = flexcan_of_match,
1435 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001436 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001437 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001438 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001439};
1440
Axel Lin871d3372011-11-27 15:42:31 +00001441module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001442
1443MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1444 "Marc Kleine-Budde <kernel@pengutronix.de>");
1445MODULE_LICENSE("GPL v2");
1446MODULE_DESCRIPTION("CAN port driver for flexcan based chip");