blob: 6c84afed5e6cc5785452609577e92e298c5adf5e [file] [log] [blame]
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001/*
2 * flexcan.c - FLEXCAN CAN controller driver
3 *
4 * Copyright (c) 2005-2006 Varma Electronics Oy
5 * Copyright (c) 2009 Sascha Hauer, Pengutronix
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02006 * Copyright (c) 2010-2017 Pengutronix, Marc Kleine-Budde <kernel@pengutronix.de>
7 * Copyright (c) 2014 David Jander, Protonic Holland
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02008 *
9 * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
10 *
11 * LICENCE:
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation version 2.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 */
22
23#include <linux/netdevice.h>
24#include <linux/can.h>
25#include <linux/can/dev.h>
26#include <linux/can/error.h>
Fabio Baltieriadccadb2012-12-18 18:50:58 +010027#include <linux/can/led.h>
Marc Kleine-Budde30164752015-05-10 15:26:58 +020028#include <linux/can/rx-offload.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020029#include <linux/clk.h>
30#include <linux/delay.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020031#include <linux/interrupt.h>
32#include <linux/io.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020033#include <linux/module.h>
holt@sgi.com97efe9a2011-08-16 17:32:23 +000034#include <linux/of.h>
Hui Wang30c1e672012-06-28 16:21:35 +080035#include <linux/of_device.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020036#include <linux/platform_device.h>
Fabio Estevamb7c41142013-06-10 23:12:57 -030037#include <linux/regulator/consumer.h>
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020038
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020039#define DRV_NAME "flexcan"
40
41/* 8 for RX fifo and 2 error handling */
42#define FLEXCAN_NAPI_WEIGHT (8 + 2)
43
44/* FLEXCAN module configuration register (CANMCR) bits */
45#define FLEXCAN_MCR_MDIS BIT(31)
46#define FLEXCAN_MCR_FRZ BIT(30)
47#define FLEXCAN_MCR_FEN BIT(29)
48#define FLEXCAN_MCR_HALT BIT(28)
49#define FLEXCAN_MCR_NOT_RDY BIT(27)
50#define FLEXCAN_MCR_WAK_MSK BIT(26)
51#define FLEXCAN_MCR_SOFTRST BIT(25)
52#define FLEXCAN_MCR_FRZ_ACK BIT(24)
53#define FLEXCAN_MCR_SUPV BIT(23)
54#define FLEXCAN_MCR_SLF_WAK BIT(22)
55#define FLEXCAN_MCR_WRN_EN BIT(21)
56#define FLEXCAN_MCR_LPM_ACK BIT(20)
57#define FLEXCAN_MCR_WAK_SRC BIT(19)
58#define FLEXCAN_MCR_DOZE BIT(18)
59#define FLEXCAN_MCR_SRX_DIS BIT(17)
Marc Kleine-Budde62d10862015-08-27 16:01:27 +020060#define FLEXCAN_MCR_IRMQ BIT(16)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020061#define FLEXCAN_MCR_LPRIO_EN BIT(13)
62#define FLEXCAN_MCR_AEN BIT(12)
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +020063/* MCR_MAXMB: maximum used MBs is MAXMB + 1 */
Marc Kleine-Budde4c728d82014-09-02 16:54:17 +020064#define FLEXCAN_MCR_MAXMB(x) ((x) & 0x7f)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +020065#define FLEXCAN_MCR_IDAM_A (0x0 << 8)
66#define FLEXCAN_MCR_IDAM_B (0x1 << 8)
67#define FLEXCAN_MCR_IDAM_C (0x2 << 8)
68#define FLEXCAN_MCR_IDAM_D (0x3 << 8)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +020069
70/* FLEXCAN control register (CANCTRL) bits */
71#define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
72#define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
73#define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
74#define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
75#define FLEXCAN_CTRL_BOFF_MSK BIT(15)
76#define FLEXCAN_CTRL_ERR_MSK BIT(14)
77#define FLEXCAN_CTRL_CLK_SRC BIT(13)
78#define FLEXCAN_CTRL_LPB BIT(12)
79#define FLEXCAN_CTRL_TWRN_MSK BIT(11)
80#define FLEXCAN_CTRL_RWRN_MSK BIT(10)
81#define FLEXCAN_CTRL_SMP BIT(7)
82#define FLEXCAN_CTRL_BOFF_REC BIT(6)
83#define FLEXCAN_CTRL_TSYN BIT(5)
84#define FLEXCAN_CTRL_LBUF BIT(4)
85#define FLEXCAN_CTRL_LOM BIT(3)
86#define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
87#define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
88#define FLEXCAN_CTRL_ERR_STATE \
89 (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
90 FLEXCAN_CTRL_BOFF_MSK)
91#define FLEXCAN_CTRL_ERR_ALL \
92 (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
93
Stefan Agnercdce8442014-07-15 14:56:21 +020094/* FLEXCAN control register 2 (CTRL2) bits */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +020095#define FLEXCAN_CTRL2_ECRWRE BIT(29)
96#define FLEXCAN_CTRL2_WRMFRZ BIT(28)
97#define FLEXCAN_CTRL2_RFFN(x) (((x) & 0x0f) << 24)
98#define FLEXCAN_CTRL2_TASD(x) (((x) & 0x1f) << 19)
99#define FLEXCAN_CTRL2_MRP BIT(18)
100#define FLEXCAN_CTRL2_RRS BIT(17)
101#define FLEXCAN_CTRL2_EACEN BIT(16)
Stefan Agnercdce8442014-07-15 14:56:21 +0200102
103/* FLEXCAN memory error control register (MECR) bits */
104#define FLEXCAN_MECR_ECRWRDIS BIT(31)
105#define FLEXCAN_MECR_HANCEI_MSK BIT(19)
106#define FLEXCAN_MECR_FANCEI_MSK BIT(18)
107#define FLEXCAN_MECR_CEI_MSK BIT(16)
108#define FLEXCAN_MECR_HAERRIE BIT(15)
109#define FLEXCAN_MECR_FAERRIE BIT(14)
110#define FLEXCAN_MECR_EXTERRIE BIT(13)
111#define FLEXCAN_MECR_RERRDIS BIT(9)
112#define FLEXCAN_MECR_ECCDIS BIT(8)
113#define FLEXCAN_MECR_NCEFAFRZ BIT(7)
114
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200115/* FLEXCAN error and status register (ESR) bits */
116#define FLEXCAN_ESR_TWRN_INT BIT(17)
117#define FLEXCAN_ESR_RWRN_INT BIT(16)
118#define FLEXCAN_ESR_BIT1_ERR BIT(15)
119#define FLEXCAN_ESR_BIT0_ERR BIT(14)
120#define FLEXCAN_ESR_ACK_ERR BIT(13)
121#define FLEXCAN_ESR_CRC_ERR BIT(12)
122#define FLEXCAN_ESR_FRM_ERR BIT(11)
123#define FLEXCAN_ESR_STF_ERR BIT(10)
124#define FLEXCAN_ESR_TX_WRN BIT(9)
125#define FLEXCAN_ESR_RX_WRN BIT(8)
126#define FLEXCAN_ESR_IDLE BIT(7)
127#define FLEXCAN_ESR_TXRX BIT(6)
128#define FLEXCAN_EST_FLT_CONF_SHIFT (4)
129#define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
130#define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
131#define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
132#define FLEXCAN_ESR_BOFF_INT BIT(2)
133#define FLEXCAN_ESR_ERR_INT BIT(1)
134#define FLEXCAN_ESR_WAK_INT BIT(0)
135#define FLEXCAN_ESR_ERR_BUS \
136 (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
137 FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
138 FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
139#define FLEXCAN_ESR_ERR_STATE \
140 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
141#define FLEXCAN_ESR_ERR_ALL \
142 (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
Wolfgang Grandegger6e9d5542011-12-12 16:09:28 +0100143#define FLEXCAN_ESR_ALL_INT \
144 (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
145 FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200146
147/* FLEXCAN interrupt flag register (IFLAG) bits */
David Jander25e92442014-09-03 16:47:22 +0200148/* Errata ERR005829 step7: Reserve first valid MB */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200149#define FLEXCAN_TX_MB_RESERVED_OFF_FIFO 8
150#define FLEXCAN_TX_MB_OFF_FIFO 9
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200151#define FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP 0
152#define FLEXCAN_TX_MB_OFF_TIMESTAMP 1
153#define FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST (FLEXCAN_TX_MB_OFF_TIMESTAMP + 1)
154#define FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST 63
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200155#define FLEXCAN_IFLAG_MB(x) BIT(x)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200156#define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
157#define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
158#define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200159
160/* FLEXCAN message buffers */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200161#define FLEXCAN_MB_CODE_MASK (0xf << 24)
162#define FLEXCAN_MB_CODE_RX_BUSY_BIT (0x1 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200163#define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
164#define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
165#define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200166#define FLEXCAN_MB_CODE_RX_OVERRUN (0x6 << 24)
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200167#define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
168
169#define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
170#define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
171#define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
172#define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
173
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200174#define FLEXCAN_MB_CNT_SRR BIT(22)
175#define FLEXCAN_MB_CNT_IDE BIT(21)
176#define FLEXCAN_MB_CNT_RTR BIT(20)
177#define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
178#define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
179
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200180#define FLEXCAN_TIMEOUT_US (50)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200181
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200182/* FLEXCAN hardware feature flags
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200183 *
184 * Below is some version info we got:
David Jander8a1ce7e2014-10-10 15:04:03 +0200185 * SOC Version IP-Version Glitch- [TR]WRN_INT Memory err RTR re-
186 * Filter? connected? detection ception in MB
187 * MX25 FlexCAN2 03.00.00.00 no no no no
188 * MX28 FlexCAN2 03.00.04.00 yes yes no no
189 * MX35 FlexCAN2 03.00.00.00 no no no no
190 * MX53 FlexCAN2 03.00.00.00 yes no no no
191 * MX6s FlexCAN3 10.00.12.00 yes yes no yes
192 * VF610 FlexCAN3 ? no yes yes yes?
Wolfgang Grandeggerbb698ca2012-10-10 21:10:42 +0200193 *
194 * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
195 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200196#define FLEXCAN_QUIRK_BROKEN_ERR_STATE BIT(1) /* [TR]WRN_INT not connected */
197#define FLEXCAN_QUIRK_DISABLE_RXFG BIT(2) /* Disable RX FIFO Global mask */
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200198#define FLEXCAN_QUIRK_ENABLE_EACEN_RRS BIT(3) /* Enable EACEN and RRS bit in ctrl2 */
199#define FLEXCAN_QUIRK_DISABLE_MECR BIT(4) /* Disble Memory error detection */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200200#define FLEXCAN_QUIRK_USE_OFF_TIMESTAMP BIT(5) /* Use timestamp based offloading */
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000201
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200202/* Structure of the message buffer */
203struct flexcan_mb {
204 u32 can_ctrl;
205 u32 can_id;
206 u32 data[2];
207};
208
209/* Structure of the hardware registers */
210struct flexcan_regs {
211 u32 mcr; /* 0x00 */
212 u32 ctrl; /* 0x04 */
213 u32 timer; /* 0x08 */
214 u32 _reserved1; /* 0x0c */
215 u32 rxgmask; /* 0x10 */
216 u32 rx14mask; /* 0x14 */
217 u32 rx15mask; /* 0x18 */
218 u32 ecr; /* 0x1c */
219 u32 esr; /* 0x20 */
220 u32 imask2; /* 0x24 */
221 u32 imask1; /* 0x28 */
222 u32 iflag2; /* 0x2c */
223 u32 iflag1; /* 0x30 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200224 union { /* 0x34 */
225 u32 gfwr_mx28; /* MX28, MX53 */
226 u32 ctrl2; /* MX6, VF610 */
227 };
Hui Wang30c1e672012-06-28 16:21:35 +0800228 u32 esr2; /* 0x38 */
229 u32 imeur; /* 0x3c */
230 u32 lrfr; /* 0x40 */
231 u32 crcr; /* 0x44 */
232 u32 rxfgmask; /* 0x48 */
233 u32 rxfir; /* 0x4c */
Stefan Agnercdce8442014-07-15 14:56:21 +0200234 u32 _reserved3[12]; /* 0x50 */
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200235 struct flexcan_mb mb[64]; /* 0x80 */
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200236 /* FIFO-mode:
237 * MB
238 * 0x080...0x08f 0 RX message buffer
239 * 0x090...0x0df 1-5 reserverd
240 * 0x0e0...0x0ff 6-7 8 entry ID table
241 * (mx25, mx28, mx35, mx53)
242 * 0x0e0...0x2df 6-7..37 8..128 entry ID table
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200243 * size conf'ed via ctrl2::RFFN
Marc Kleine-Budde66a6ef02014-09-17 12:50:48 +0200244 * (mx6, vf610)
245 */
Marc Kleine-Budde62d10862015-08-27 16:01:27 +0200246 u32 _reserved4[256]; /* 0x480 */
247 u32 rximr[64]; /* 0x880 */
248 u32 _reserved5[24]; /* 0x980 */
249 u32 gfwr_mx6; /* 0x9e0 - MX6 */
250 u32 _reserved6[63]; /* 0x9e4 */
Stefan Agnercdce8442014-07-15 14:56:21 +0200251 u32 mecr; /* 0xae0 */
252 u32 erriar; /* 0xae4 */
253 u32 erridpr; /* 0xae8 */
254 u32 errippr; /* 0xaec */
255 u32 rerrar; /* 0xaf0 */
256 u32 rerrdr; /* 0xaf4 */
257 u32 rerrsynr; /* 0xaf8 */
258 u32 errsr; /* 0xafc */
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200259};
260
Hui Wang30c1e672012-06-28 16:21:35 +0800261struct flexcan_devtype_data {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200262 u32 quirks; /* quirks needed for different IP cores */
Hui Wang30c1e672012-06-28 16:21:35 +0800263};
264
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200265struct flexcan_priv {
266 struct can_priv can;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200267 struct can_rx_offload offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200268
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200269 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200270 struct flexcan_mb __iomem *tx_mb;
271 struct flexcan_mb __iomem *tx_mb_reserved;
272 u8 tx_mb_idx;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200273 u32 reg_ctrl_default;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200274 u32 reg_imask1_default;
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200275 u32 reg_imask2_default;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200276
Steffen Trumtrar3d42a372012-07-17 16:14:34 +0200277 struct clk *clk_ipg;
278 struct clk *clk_per;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +0200279 const struct flexcan_devtype_data *devtype_data;
Fabio Estevamb7c41142013-06-10 23:12:57 -0300280 struct regulator *reg_xceiver;
Hui Wang30c1e672012-06-28 16:21:35 +0800281};
282
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200283static const struct flexcan_devtype_data fsl_p1010_devtype_data = {
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200284 .quirks = FLEXCAN_QUIRK_BROKEN_ERR_STATE,
Hui Wang30c1e672012-06-28 16:21:35 +0800285};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200286
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200287static const struct flexcan_devtype_data fsl_imx28_devtype_data;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200288
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200289static const struct flexcan_devtype_data fsl_imx6q_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200290 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200291};
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200292
Marc Kleine-Buddea3c11a72016-07-04 14:45:44 +0200293static const struct flexcan_devtype_data fsl_vf610_devtype_data = {
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200294 .quirks = FLEXCAN_QUIRK_DISABLE_RXFG | FLEXCAN_QUIRK_ENABLE_EACEN_RRS |
295 FLEXCAN_QUIRK_DISABLE_MECR,
Stefan Agnercdce8442014-07-15 14:56:21 +0200296};
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200297
Marc Kleine-Budde194b9a42012-07-16 12:58:31 +0200298static const struct can_bittiming_const flexcan_bittiming_const = {
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200299 .name = DRV_NAME,
300 .tseg1_min = 4,
301 .tseg1_max = 16,
302 .tseg2_min = 2,
303 .tseg2_max = 8,
304 .sjw_max = 4,
305 .brp_min = 1,
306 .brp_max = 256,
307 .brp_inc = 1,
308};
309
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200310/* Abstract off the read/write for arm versus ppc. This
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100311 * assumes that PPC uses big-endian registers and everything
312 * else uses little-endian registers, independent of CPU
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200313 * endianness.
holt@sgi.com61e271e2011-08-16 17:32:20 +0000314 */
Arnd Bergmann0e4b9492014-01-14 11:44:09 +0100315#if defined(CONFIG_PPC)
holt@sgi.com61e271e2011-08-16 17:32:20 +0000316static inline u32 flexcan_read(void __iomem *addr)
317{
318 return in_be32(addr);
319}
320
321static inline void flexcan_write(u32 val, void __iomem *addr)
322{
323 out_be32(addr, val);
324}
325#else
326static inline u32 flexcan_read(void __iomem *addr)
327{
328 return readl(addr);
329}
330
331static inline void flexcan_write(u32 val, void __iomem *addr)
332{
333 writel(val, addr);
334}
335#endif
336
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100337static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
338{
339 if (!priv->reg_xceiver)
340 return 0;
341
342 return regulator_enable(priv->reg_xceiver);
343}
344
345static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
346{
347 if (!priv->reg_xceiver)
348 return 0;
349
350 return regulator_disable(priv->reg_xceiver);
351}
352
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100353static int flexcan_chip_enable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200354{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200355 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100356 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200357 u32 reg;
358
holt@sgi.com61e271e2011-08-16 17:32:20 +0000359 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200360 reg &= ~FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000361 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200362
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100363 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200364 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100365
366 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
367 return -ETIMEDOUT;
368
369 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200370}
371
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100372static int flexcan_chip_disable(struct flexcan_priv *priv)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200373{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200374 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100375 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200376 u32 reg;
377
holt@sgi.com61e271e2011-08-16 17:32:20 +0000378 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200379 reg |= FLEXCAN_MCR_MDIS;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000380 flexcan_write(reg, &regs->mcr);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100381
382 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
David Jander8badd652014-08-27 12:02:16 +0200383 udelay(10);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100384
385 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
386 return -ETIMEDOUT;
387
388 return 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200389}
390
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100391static int flexcan_chip_freeze(struct flexcan_priv *priv)
392{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200393 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100394 unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
395 u32 reg;
396
397 reg = flexcan_read(&regs->mcr);
398 reg |= FLEXCAN_MCR_HALT;
399 flexcan_write(reg, &regs->mcr);
400
401 while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200402 udelay(100);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100403
404 if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
405 return -ETIMEDOUT;
406
407 return 0;
408}
409
410static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
411{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200412 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100413 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
414 u32 reg;
415
416 reg = flexcan_read(&regs->mcr);
417 reg &= ~FLEXCAN_MCR_HALT;
418 flexcan_write(reg, &regs->mcr);
419
420 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
David Jander8badd652014-08-27 12:02:16 +0200421 udelay(10);
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100422
423 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
424 return -ETIMEDOUT;
425
426 return 0;
427}
428
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100429static int flexcan_chip_softreset(struct flexcan_priv *priv)
430{
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200431 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100432 unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
433
434 flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
435 while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
David Jander8badd652014-08-27 12:02:16 +0200436 udelay(10);
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100437
438 if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
439 return -ETIMEDOUT;
440
441 return 0;
442}
443
Stefan Agnerec56acf2014-07-15 14:56:20 +0200444static int __flexcan_get_berr_counter(const struct net_device *dev,
445 struct can_berr_counter *bec)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200446{
447 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200448 struct flexcan_regs __iomem *regs = priv->regs;
holt@sgi.com61e271e2011-08-16 17:32:20 +0000449 u32 reg = flexcan_read(&regs->ecr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200450
451 bec->txerr = (reg >> 0) & 0xff;
452 bec->rxerr = (reg >> 8) & 0xff;
453
454 return 0;
455}
456
Stefan Agnerec56acf2014-07-15 14:56:20 +0200457static int flexcan_get_berr_counter(const struct net_device *dev,
458 struct can_berr_counter *bec)
459{
460 const struct flexcan_priv *priv = netdev_priv(dev);
461 int err;
462
463 err = clk_prepare_enable(priv->clk_ipg);
464 if (err)
465 return err;
466
467 err = clk_prepare_enable(priv->clk_per);
468 if (err)
469 goto out_disable_ipg;
470
471 err = __flexcan_get_berr_counter(dev, bec);
472
473 clk_disable_unprepare(priv->clk_per);
474 out_disable_ipg:
475 clk_disable_unprepare(priv->clk_ipg);
476
477 return err;
478}
479
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200480static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
481{
482 const struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200483 struct can_frame *cf = (struct can_frame *)skb->data;
484 u32 can_id;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200485 u32 data;
Marc Kleine-Budde10d089b2014-09-23 11:18:11 +0200486 u32 ctrl = FLEXCAN_MB_CODE_TX_DATA | (cf->can_dlc << 16);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200487
488 if (can_dropped_invalid_skb(dev, skb))
489 return NETDEV_TX_OK;
490
491 netif_stop_queue(dev);
492
493 if (cf->can_id & CAN_EFF_FLAG) {
494 can_id = cf->can_id & CAN_EFF_MASK;
495 ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
496 } else {
497 can_id = (cf->can_id & CAN_SFF_MASK) << 18;
498 }
499
500 if (cf->can_id & CAN_RTR_FLAG)
501 ctrl |= FLEXCAN_MB_CNT_RTR;
502
503 if (cf->can_dlc > 0) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200504 data = be32_to_cpup((__be32 *)&cf->data[0]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200505 flexcan_write(data, &priv->tx_mb->data[0]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200506 }
507 if (cf->can_dlc > 3) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200508 data = be32_to_cpup((__be32 *)&cf->data[4]);
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200509 flexcan_write(data, &priv->tx_mb->data[1]);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200510 }
511
Reuben Dowle9a123492011-11-01 11:18:03 +1300512 can_put_echo_skb(skb, dev, 0);
513
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200514 flexcan_write(can_id, &priv->tx_mb->can_id);
515 flexcan_write(ctrl, &priv->tx_mb->can_ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200516
David Jander25e92442014-09-03 16:47:22 +0200517 /* Errata ERR005829 step8:
518 * Write twice INACTIVE(0x8) code to first MB.
519 */
520 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200521 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200522 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200523 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200524
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200525 return NETDEV_TX_OK;
526}
527
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200528static void flexcan_irq_bus_err(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200529{
530 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100531 struct sk_buff *skb;
532 struct can_frame *cf;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100533 bool rx_errors = false, tx_errors = false;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200534
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100535 skb = alloc_can_err_skb(dev, &cf);
536 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200537 return;
Marc Kleine-Buddea5c02f662017-01-18 11:38:26 +0100538
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200539 cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
540
541 if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100542 netdev_dbg(dev, "BIT1_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200543 cf->data[2] |= CAN_ERR_PROT_BIT1;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100544 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200545 }
546 if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100547 netdev_dbg(dev, "BIT0_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200548 cf->data[2] |= CAN_ERR_PROT_BIT0;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100549 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200550 }
551 if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100552 netdev_dbg(dev, "ACK_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200553 cf->can_id |= CAN_ERR_ACK;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100554 cf->data[3] = CAN_ERR_PROT_LOC_ACK;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100555 tx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200556 }
557 if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100558 netdev_dbg(dev, "CRC_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200559 cf->data[2] |= CAN_ERR_PROT_BIT;
Oliver Hartkoppffd461f2015-11-21 18:41:20 +0100560 cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100561 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200562 }
563 if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100564 netdev_dbg(dev, "FRM_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200565 cf->data[2] |= CAN_ERR_PROT_FORM;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100566 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200567 }
568 if (reg_esr & FLEXCAN_ESR_STF_ERR) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100569 netdev_dbg(dev, "STF_ERR irq\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200570 cf->data[2] |= CAN_ERR_PROT_STUFF;
Marc Kleine-Budded166f562017-01-17 17:33:46 +0100571 rx_errors = true;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200572 }
573
574 priv->can.can_stats.bus_error++;
575 if (rx_errors)
576 dev->stats.rx_errors++;
577 if (tx_errors)
578 dev->stats.tx_errors++;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200579
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200580 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200581}
582
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200583static void flexcan_irq_state(struct net_device *dev, u32 reg_esr)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200584{
585 struct flexcan_priv *priv = netdev_priv(dev);
586 struct sk_buff *skb;
587 struct can_frame *cf;
Marc Kleine-Budde238443d2017-01-18 11:25:41 +0100588 enum can_state new_state, rx_state, tx_state;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200589 int flt;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000590 struct can_berr_counter bec;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200591
592 flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
593 if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000594 tx_state = unlikely(reg_esr & FLEXCAN_ESR_TX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200595 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000596 rx_state = unlikely(reg_esr & FLEXCAN_ESR_RX_WRN) ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200597 CAN_STATE_ERROR_WARNING : CAN_STATE_ERROR_ACTIVE;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000598 new_state = max(tx_state, rx_state);
Andri Yngvason258ce802015-03-17 13:03:09 +0000599 } else {
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000600 __flexcan_get_berr_counter(dev, &bec);
Andri Yngvason258ce802015-03-17 13:03:09 +0000601 new_state = flt == FLEXCAN_ESR_FLT_CONF_PASSIVE ?
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200602 CAN_STATE_ERROR_PASSIVE : CAN_STATE_BUS_OFF;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000603 rx_state = bec.rxerr >= bec.txerr ? new_state : 0;
604 tx_state = bec.rxerr <= bec.txerr ? new_state : 0;
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000605 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200606
607 /* state hasn't changed */
608 if (likely(new_state == priv->can.state))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200609 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200610
611 skb = alloc_can_err_skb(dev, &cf);
612 if (unlikely(!skb))
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200613 return;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200614
Andri Yngvason71a3aed2014-12-03 17:54:15 +0000615 can_change_state(dev, cf, tx_state, rx_state);
616
617 if (unlikely(new_state == CAN_STATE_BUS_OFF))
618 can_bus_off(dev);
619
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200620 can_rx_offload_irq_queue_err_skb(&priv->offload, skb);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200621}
622
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200623static inline struct flexcan_priv *rx_offload_to_priv(struct can_rx_offload *offload)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200624{
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200625 return container_of(offload, struct flexcan_priv, offload);
626}
627
628static unsigned int flexcan_mailbox_read(struct can_rx_offload *offload,
629 struct can_frame *cf,
630 u32 *timestamp, unsigned int n)
631{
632 struct flexcan_priv *priv = rx_offload_to_priv(offload);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200633 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200634 struct flexcan_mb __iomem *mb = &regs->mb[n];
635 u32 reg_ctrl, reg_id, reg_iflag1;
636
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200637 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
638 u32 code;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200639
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200640 do {
641 reg_ctrl = flexcan_read(&mb->can_ctrl);
642 } while (reg_ctrl & FLEXCAN_MB_CODE_RX_BUSY_BIT);
643
644 /* is this MB empty? */
645 code = reg_ctrl & FLEXCAN_MB_CODE_MASK;
646 if ((code != FLEXCAN_MB_CODE_RX_FULL) &&
647 (code != FLEXCAN_MB_CODE_RX_OVERRUN))
648 return 0;
649
650 if (code == FLEXCAN_MB_CODE_RX_OVERRUN) {
651 /* This MB was overrun, we lost data */
652 offload->dev->stats.rx_over_errors++;
653 offload->dev->stats.rx_errors++;
654 }
655 } else {
656 reg_iflag1 = flexcan_read(&regs->iflag1);
657 if (!(reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE))
658 return 0;
659
660 reg_ctrl = flexcan_read(&mb->can_ctrl);
661 }
662
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200663 /* increase timstamp to full 32 bit */
664 *timestamp = reg_ctrl << 16;
665
holt@sgi.com61e271e2011-08-16 17:32:20 +0000666 reg_id = flexcan_read(&mb->can_id);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200667 if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
668 cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
669 else
670 cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
671
672 if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
673 cf->can_id |= CAN_RTR_FLAG;
674 cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
675
holt@sgi.com61e271e2011-08-16 17:32:20 +0000676 *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
677 *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200678
679 /* mark as read */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200680 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
681 /* Clear IRQ */
682 if (n < 32)
683 flexcan_write(BIT(n), &regs->iflag1);
684 else
685 flexcan_write(BIT(n - 32), &regs->iflag2);
686 } else {
687 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
688 flexcan_read(&regs->timer);
689 }
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100690
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200691 return 1;
692}
693
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200694
695static inline u64 flexcan_read_reg_iflag_rx(struct flexcan_priv *priv)
696{
697 struct flexcan_regs __iomem *regs = priv->regs;
698 u32 iflag1, iflag2;
699
700 iflag2 = flexcan_read(&regs->iflag2) & priv->reg_imask2_default;
701 iflag1 = flexcan_read(&regs->iflag1) & priv->reg_imask1_default &
702 ~FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
703
704 return (u64)iflag2 << 32 | iflag1;
705}
706
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200707static irqreturn_t flexcan_irq(int irq, void *dev_id)
708{
709 struct net_device *dev = dev_id;
710 struct net_device_stats *stats = &dev->stats;
711 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200712 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100713 irqreturn_t handled = IRQ_NONE;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200714 u32 reg_iflag1, reg_esr;
715
holt@sgi.com61e271e2011-08-16 17:32:20 +0000716 reg_iflag1 = flexcan_read(&regs->iflag1);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200717
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200718 /* reception interrupt */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200719 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
720 u64 reg_iflag;
721 int ret;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200722
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200723 while ((reg_iflag = flexcan_read_reg_iflag_rx(priv))) {
724 handled = IRQ_HANDLED;
725 ret = can_rx_offload_irq_offload_timestamp(&priv->offload,
726 reg_iflag);
727 if (!ret)
728 break;
729 }
730 } else {
731 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) {
732 handled = IRQ_HANDLED;
733 can_rx_offload_irq_offload_fifo(&priv->offload);
734 }
735
736 /* FIFO overflow interrupt */
737 if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
738 handled = IRQ_HANDLED;
739 flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
740 dev->stats.rx_over_errors++;
741 dev->stats.rx_errors++;
742 }
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200743 }
744
745 /* transmission complete interrupt */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200746 if (reg_iflag1 & FLEXCAN_IFLAG_MB(priv->tx_mb_idx)) {
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100747 handled = IRQ_HANDLED;
Reuben Dowle9a123492011-11-01 11:18:03 +1300748 stats->tx_bytes += can_get_echo_skb(dev, 0);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200749 stats->tx_packets++;
Fabio Baltieriadccadb2012-12-18 18:50:58 +0100750 can_led_event(dev, CAN_LED_EVENT_TX);
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200751
752 /* after sending a RTR frame MB is in RX mode */
Marc Kleine-Buddede594482014-09-16 15:31:27 +0200753 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200754 &priv->tx_mb->can_ctrl);
755 flexcan_write(FLEXCAN_IFLAG_MB(priv->tx_mb_idx), &regs->iflag1);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200756 netif_wake_queue(dev);
757 }
758
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200759 reg_esr = flexcan_read(&regs->esr);
760
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100761 /* ACK all bus error and state change IRQ sources */
762 if (reg_esr & FLEXCAN_ESR_ALL_INT) {
763 handled = IRQ_HANDLED;
764 flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
765 }
766
Marc Kleine-Budde30164752015-05-10 15:26:58 +0200767 /* state change interrupt */
768 if (reg_esr & FLEXCAN_ESR_ERR_STATE)
769 flexcan_irq_state(dev, reg_esr);
770
771 /* bus error IRQ - handle if bus error reporting is activated */
772 if ((reg_esr & FLEXCAN_ESR_ERR_BUS) &&
773 (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING))
774 flexcan_irq_bus_err(dev, reg_esr);
775
Marc Kleine-Buddedd2f1222017-01-18 11:45:14 +0100776 return handled;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200777}
778
779static void flexcan_set_bittiming(struct net_device *dev)
780{
781 const struct flexcan_priv *priv = netdev_priv(dev);
782 const struct can_bittiming *bt = &priv->can.bittiming;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200783 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200784 u32 reg;
785
holt@sgi.com61e271e2011-08-16 17:32:20 +0000786 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200787 reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
788 FLEXCAN_CTRL_RJW(0x3) |
789 FLEXCAN_CTRL_PSEG1(0x7) |
790 FLEXCAN_CTRL_PSEG2(0x7) |
791 FLEXCAN_CTRL_PROPSEG(0x7) |
792 FLEXCAN_CTRL_LPB |
793 FLEXCAN_CTRL_SMP |
794 FLEXCAN_CTRL_LOM);
795
796 reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
797 FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
798 FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
799 FLEXCAN_CTRL_RJW(bt->sjw - 1) |
800 FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
801
802 if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
803 reg |= FLEXCAN_CTRL_LPB;
804 if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
805 reg |= FLEXCAN_CTRL_LOM;
806 if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
807 reg |= FLEXCAN_CTRL_SMP;
808
Lucas Stach7a4b6c82015-08-07 17:16:03 +0200809 netdev_dbg(dev, "writing ctrl=0x%08x\n", reg);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000810 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200811
812 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100813 netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
814 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200815}
816
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200817/* flexcan_chip_start
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200818 *
819 * this functions is entered with clocks enabled
820 *
821 */
822static int flexcan_chip_start(struct net_device *dev)
823{
824 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +0200825 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200826 u32 reg_mcr, reg_ctrl, reg_ctrl2, reg_mecr;
David S. Miller1f6d8032014-09-23 12:09:27 -0400827 int err, i;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200828
829 /* enable module */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +0100830 err = flexcan_chip_enable(priv);
831 if (err)
832 return err;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200833
834 /* soft reset */
Marc Kleine-Budde4b5b8222014-02-28 15:16:59 +0100835 err = flexcan_chip_softreset(priv);
836 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100837 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200838
839 flexcan_set_bittiming(dev);
840
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200841 /* MCR
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200842 *
843 * enable freeze
844 * enable fifo
845 * halt now
846 * only supervisor access
847 * enable warning int
Reuben Dowle9a123492011-11-01 11:18:03 +1300848 * disable local echo
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200849 * enable individual RX masking
Marc Kleine-Budde749de6f2015-08-31 21:32:34 +0200850 * choose format C
851 * set max mailbox number
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200852 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000853 reg_mcr = flexcan_read(&regs->mcr);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200854 reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200855 reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT | FLEXCAN_MCR_SUPV |
856 FLEXCAN_MCR_WRN_EN | FLEXCAN_MCR_SRX_DIS | FLEXCAN_MCR_IRMQ |
857 FLEXCAN_MCR_IDAM_C;
858
859 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
860 reg_mcr &= ~FLEXCAN_MCR_FEN;
861 reg_mcr |= FLEXCAN_MCR_MAXMB(priv->offload.mb_last);
862 } else {
863 reg_mcr |= FLEXCAN_MCR_FEN |
864 FLEXCAN_MCR_MAXMB(priv->tx_mb_idx);
865 }
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100866 netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000867 flexcan_write(reg_mcr, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200868
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200869 /* CTRL
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200870 *
871 * disable timer sync feature
872 *
873 * disable auto busoff recovery
874 * transmit lowest buffer first
875 *
876 * enable tx and rx warning interrupt
877 * enable bus off interrupt
878 * (== FLEXCAN_CTRL_ERR_STATE)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200879 */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000880 reg_ctrl = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200881 reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
882 reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000883 FLEXCAN_CTRL_ERR_STATE;
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200884
885 /* enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000886 * on most Flexcan cores, too. Otherwise we don't get
887 * any error warning or passive interrupts.
888 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200889 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_BROKEN_ERR_STATE ||
Wolfgang Grandegger4f72e5f2012-09-28 03:17:15 +0000890 priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
891 reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
Alexander Steinbc03a542014-08-12 10:47:21 +0200892 else
893 reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200894
895 /* save for later use */
896 priv->reg_ctrl_default = reg_ctrl;
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200897 /* leave interrupts disabled for now */
898 reg_ctrl &= ~FLEXCAN_CTRL_ERR_ALL;
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100899 netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
holt@sgi.com61e271e2011-08-16 17:32:20 +0000900 flexcan_write(reg_ctrl, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200901
Marc Kleine-Budde9eb7aa82015-09-01 08:57:55 +0200902 if ((priv->devtype_data->quirks & FLEXCAN_QUIRK_ENABLE_EACEN_RRS)) {
903 reg_ctrl2 = flexcan_read(&regs->ctrl2);
904 reg_ctrl2 |= FLEXCAN_CTRL2_EACEN | FLEXCAN_CTRL2_RRS;
905 flexcan_write(reg_ctrl2, &regs->ctrl2);
906 }
907
David Janderfc05b882014-08-27 11:58:05 +0200908 /* clear and invalidate all mailboxes first */
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200909 for (i = priv->tx_mb_idx; i < ARRAY_SIZE(regs->mb); i++) {
David Janderfc05b882014-08-27 11:58:05 +0200910 flexcan_write(FLEXCAN_MB_CODE_RX_INACTIVE,
Marc Kleine-Budde1ba763d2015-08-25 10:39:19 +0200911 &regs->mb[i].can_ctrl);
David Janderfc05b882014-08-27 11:58:05 +0200912 }
913
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200914 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
915 for (i = priv->offload.mb_first; i <= priv->offload.mb_last; i++)
916 flexcan_write(FLEXCAN_MB_CODE_RX_EMPTY,
917 &regs->mb[i].can_ctrl);
918 }
919
David Jander25e92442014-09-03 16:47:22 +0200920 /* Errata ERR005829: mark first TX mailbox as INACTIVE */
921 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200922 &priv->tx_mb_reserved->can_ctrl);
David Jander25e92442014-09-03 16:47:22 +0200923
Marc Kleine-Buddec32fe4a2014-09-16 12:39:28 +0200924 /* mark TX mailbox as INACTIVE */
925 flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +0200926 &priv->tx_mb->can_ctrl);
Marc Kleine-Budded5a7b402013-10-04 10:52:36 +0200927
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200928 /* acceptance mask/acceptance code (accept everything) */
holt@sgi.com61e271e2011-08-16 17:32:20 +0000929 flexcan_write(0x0, &regs->rxgmask);
930 flexcan_write(0x0, &regs->rx14mask);
931 flexcan_write(0x0, &regs->rx15mask);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200932
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200933 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_RXFG)
Hui Wang30c1e672012-06-28 16:21:35 +0800934 flexcan_write(0x0, &regs->rxfgmask);
935
Marc Kleine-Budde4bd888a2015-08-31 21:03:29 +0200936 /* clear acceptance filters */
937 for (i = 0; i < ARRAY_SIZE(regs->mb); i++)
938 flexcan_write(0, &regs->rximr[i]);
939
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200940 /* On Vybrid, disable memory error detection interrupts
Stefan Agnercdce8442014-07-15 14:56:21 +0200941 * and freeze mode.
942 * This also works around errata e5295 which generates
943 * false positive memory errors and put the device in
944 * freeze mode.
945 */
Marc Kleine-Buddef377bff2015-05-08 15:22:36 +0200946 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_DISABLE_MECR) {
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200947 /* Follow the protocol as described in "Detection
Stefan Agnercdce8442014-07-15 14:56:21 +0200948 * and Correction of Memory Errors" to write to
949 * MECR register
950 */
Marc Kleine-Budde6f75fce2014-09-23 11:03:01 +0200951 reg_ctrl2 = flexcan_read(&regs->ctrl2);
952 reg_ctrl2 |= FLEXCAN_CTRL2_ECRWRE;
953 flexcan_write(reg_ctrl2, &regs->ctrl2);
Stefan Agnercdce8442014-07-15 14:56:21 +0200954
955 reg_mecr = flexcan_read(&regs->mecr);
956 reg_mecr &= ~FLEXCAN_MECR_ECRWRDIS;
957 flexcan_write(reg_mecr, &regs->mecr);
958 reg_mecr &= ~(FLEXCAN_MECR_NCEFAFRZ | FLEXCAN_MECR_HANCEI_MSK |
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200959 FLEXCAN_MECR_FANCEI_MSK);
Stefan Agnercdce8442014-07-15 14:56:21 +0200960 flexcan_write(reg_mecr, &regs->mecr);
961 }
962
Marc Kleine-Buddef0036982014-02-28 17:18:27 +0100963 err = flexcan_transceiver_enable(priv);
964 if (err)
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100965 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200966
967 /* synchronize with the can bus */
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100968 err = flexcan_chip_unfreeze(priv);
969 if (err)
970 goto out_transceiver_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200971
972 priv->can.state = CAN_STATE_ERROR_ACTIVE;
973
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200974 /* enable interrupts atomically */
975 disable_irq(dev->irq);
976 flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +0200977 flexcan_write(priv->reg_imask1_default, &regs->imask1);
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +0200978 flexcan_write(priv->reg_imask2_default, &regs->imask2);
Marc Kleine-Budde6fa7da22015-08-27 14:24:48 +0200979 enable_irq(dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200980
981 /* print chip status */
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +0100982 netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
983 flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200984
985 return 0;
986
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +0100987 out_transceiver_disable:
988 flexcan_transceiver_disable(priv);
989 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200990 flexcan_chip_disable(priv);
991 return err;
992}
993
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +0200994/* flexcan_chip_stop
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200995 *
996 * this functions is entered with clocks enabled
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +0200997 */
998static void flexcan_chip_stop(struct net_device *dev)
999{
1000 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001001 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001002
Marc Kleine-Buddeb1aa1c72014-02-28 17:08:21 +01001003 /* freeze + disable module */
1004 flexcan_chip_freeze(priv);
1005 flexcan_chip_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001006
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001007 /* Disable all interrupts */
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001008 flexcan_write(0, &regs->imask2);
Marc Kleine-Budde5be93bd2014-02-19 12:00:51 +01001009 flexcan_write(0, &regs->imask1);
1010 flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
1011 &regs->ctrl);
1012
Marc Kleine-Buddef0036982014-02-28 17:18:27 +01001013 flexcan_transceiver_disable(priv);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001014 priv->can.state = CAN_STATE_STOPPED;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001015}
1016
1017static int flexcan_open(struct net_device *dev)
1018{
1019 struct flexcan_priv *priv = netdev_priv(dev);
1020 int err;
1021
Fabio Estevamaa101812013-07-22 12:41:40 -03001022 err = clk_prepare_enable(priv->clk_ipg);
1023 if (err)
1024 return err;
1025
1026 err = clk_prepare_enable(priv->clk_per);
1027 if (err)
1028 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001029
1030 err = open_candev(dev);
1031 if (err)
Fabio Estevamaa101812013-07-22 12:41:40 -03001032 goto out_disable_per;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001033
1034 err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
1035 if (err)
1036 goto out_close;
1037
1038 /* start chip and queuing */
1039 err = flexcan_chip_start(dev);
1040 if (err)
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001041 goto out_free_irq;
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001042
1043 can_led_event(dev, CAN_LED_EVENT_OPEN);
1044
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001045 can_rx_offload_enable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001046 netif_start_queue(dev);
1047
1048 return 0;
1049
Marc Kleine-Budde7e9e1482014-02-28 14:52:01 +01001050 out_free_irq:
1051 free_irq(dev->irq, dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001052 out_close:
1053 close_candev(dev);
Fabio Estevamaa101812013-07-22 12:41:40 -03001054 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001055 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001056 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001057 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001058
1059 return err;
1060}
1061
1062static int flexcan_close(struct net_device *dev)
1063{
1064 struct flexcan_priv *priv = netdev_priv(dev);
1065
1066 netif_stop_queue(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001067 can_rx_offload_disable(&priv->offload);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001068 flexcan_chip_stop(dev);
1069
1070 free_irq(dev->irq, dev);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001071 clk_disable_unprepare(priv->clk_per);
1072 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001073
1074 close_candev(dev);
1075
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001076 can_led_event(dev, CAN_LED_EVENT_STOP);
1077
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001078 return 0;
1079}
1080
1081static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
1082{
1083 int err;
1084
1085 switch (mode) {
1086 case CAN_MODE_START:
1087 err = flexcan_chip_start(dev);
1088 if (err)
1089 return err;
1090
1091 netif_wake_queue(dev);
1092 break;
1093
1094 default:
1095 return -EOPNOTSUPP;
1096 }
1097
1098 return 0;
1099}
1100
1101static const struct net_device_ops flexcan_netdev_ops = {
1102 .ndo_open = flexcan_open,
1103 .ndo_stop = flexcan_close,
1104 .ndo_start_xmit = flexcan_start_xmit,
Oliver Hartkoppc971fa22014-03-07 09:23:41 +01001105 .ndo_change_mtu = can_change_mtu,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001106};
1107
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001108static int register_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001109{
1110 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001111 struct flexcan_regs __iomem *regs = priv->regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001112 u32 reg, err;
1113
Fabio Estevamaa101812013-07-22 12:41:40 -03001114 err = clk_prepare_enable(priv->clk_ipg);
1115 if (err)
1116 return err;
1117
1118 err = clk_prepare_enable(priv->clk_per);
1119 if (err)
1120 goto out_disable_ipg;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001121
1122 /* select "bus clock", chip must be disabled */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001123 err = flexcan_chip_disable(priv);
1124 if (err)
1125 goto out_disable_per;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001126 reg = flexcan_read(&regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001127 reg |= FLEXCAN_CTRL_CLK_SRC;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001128 flexcan_write(reg, &regs->ctrl);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001129
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001130 err = flexcan_chip_enable(priv);
1131 if (err)
1132 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001133
1134 /* set freeze, halt and activate FIFO, restrict register access */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001135 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001136 reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
1137 FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
holt@sgi.com61e271e2011-08-16 17:32:20 +00001138 flexcan_write(reg, &regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001139
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001140 /* Currently we only support newer versions of this core
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001141 * featuring a RX hardware FIFO (although this driver doesn't
1142 * make use of it on some cores). Older cores, found on some
1143 * Coldfire derivates are not tested.
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001144 */
holt@sgi.com61e271e2011-08-16 17:32:20 +00001145 reg = flexcan_read(&regs->mcr);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001146 if (!(reg & FLEXCAN_MCR_FEN)) {
Wolfgang Grandeggeraabdfd62012-02-01 11:02:05 +01001147 netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001148 err = -ENODEV;
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001149 goto out_chip_disable;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001150 }
1151
1152 err = register_candev(dev);
1153
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001154 /* disable core and turn off clocks */
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001155 out_chip_disable:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001156 flexcan_chip_disable(priv);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001157 out_disable_per:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001158 clk_disable_unprepare(priv->clk_per);
Fabio Estevamaa101812013-07-22 12:41:40 -03001159 out_disable_ipg:
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001160 clk_disable_unprepare(priv->clk_ipg);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001161
1162 return err;
1163}
1164
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001165static void unregister_flexcandev(struct net_device *dev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001166{
1167 unregister_candev(dev);
1168}
1169
Hui Wang30c1e672012-06-28 16:21:35 +08001170static const struct of_device_id flexcan_of_match[] = {
Hui Wang30c1e672012-06-28 16:21:35 +08001171 { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
Marc Kleine-Buddee3587842013-10-03 23:51:55 +02001172 { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
1173 { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
Stefan Agnercdce8442014-07-15 14:56:21 +02001174 { .compatible = "fsl,vf610-flexcan", .data = &fsl_vf610_devtype_data, },
Hui Wang30c1e672012-06-28 16:21:35 +08001175 { /* sentinel */ },
1176};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001177MODULE_DEVICE_TABLE(of, flexcan_of_match);
Hui Wang30c1e672012-06-28 16:21:35 +08001178
1179static const struct platform_device_id flexcan_id_table[] = {
1180 { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
1181 { /* sentinel */ },
1182};
Marc Kleine-Budde4358a9d2012-10-04 10:55:35 +02001183MODULE_DEVICE_TABLE(platform, flexcan_id_table);
Hui Wang30c1e672012-06-28 16:21:35 +08001184
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001185static int flexcan_probe(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001186{
Hui Wang30c1e672012-06-28 16:21:35 +08001187 const struct of_device_id *of_id;
Marc Kleine-Buddedda0b3b2012-07-13 14:52:48 +02001188 const struct flexcan_devtype_data *devtype_data;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001189 struct net_device *dev;
1190 struct flexcan_priv *priv;
Andreas Werner555828e2015-03-22 17:35:52 +01001191 struct regulator *reg_xceiver;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001192 struct resource *mem;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001193 struct clk *clk_ipg = NULL, *clk_per = NULL;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001194 struct flexcan_regs __iomem *regs;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001195 int err, irq;
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001196 u32 clock_freq = 0;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001197
Andreas Werner555828e2015-03-22 17:35:52 +01001198 reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
1199 if (PTR_ERR(reg_xceiver) == -EPROBE_DEFER)
1200 return -EPROBE_DEFER;
1201 else if (IS_ERR(reg_xceiver))
1202 reg_xceiver = NULL;
1203
Hui Wangafc016d2012-06-28 16:21:34 +08001204 if (pdev->dev.of_node)
1205 of_property_read_u32(pdev->dev.of_node,
Marc Kleine-Budde0012e5c2015-08-06 14:53:57 +02001206 "clock-frequency", &clock_freq);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001207
1208 if (!clock_freq) {
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001209 clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1210 if (IS_ERR(clk_ipg)) {
1211 dev_err(&pdev->dev, "no ipg clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001212 return PTR_ERR(clk_ipg);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001213 }
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001214
1215 clk_per = devm_clk_get(&pdev->dev, "per");
1216 if (IS_ERR(clk_per)) {
1217 dev_err(&pdev->dev, "no per clock defined\n");
Fabio Estevam933e4af2013-07-22 12:41:39 -03001218 return PTR_ERR(clk_per);
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001219 }
Marc Kleine-Budde1a3e5172013-11-25 22:15:20 +01001220 clock_freq = clk_get_rate(clk_per);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001221 }
1222
1223 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1224 irq = platform_get_irq(pdev, 0);
Fabio Estevam933e4af2013-07-22 12:41:39 -03001225 if (irq <= 0)
1226 return -ENODEV;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001227
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001228 regs = devm_ioremap_resource(&pdev->dev, mem);
1229 if (IS_ERR(regs))
1230 return PTR_ERR(regs);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001231
Hui Wang30c1e672012-06-28 16:21:35 +08001232 of_id = of_match_device(flexcan_of_match, &pdev->dev);
1233 if (of_id) {
1234 devtype_data = of_id->data;
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001235 } else if (platform_get_device_id(pdev)->driver_data) {
Hui Wang30c1e672012-06-28 16:21:35 +08001236 devtype_data = (struct flexcan_devtype_data *)
Marc Kleine-Budded0873e62014-03-04 22:04:22 +01001237 platform_get_device_id(pdev)->driver_data;
Hui Wang30c1e672012-06-28 16:21:35 +08001238 } else {
Fabio Estevam933e4af2013-07-22 12:41:39 -03001239 return -ENODEV;
Hui Wang30c1e672012-06-28 16:21:35 +08001240 }
1241
Fabio Estevam933e4af2013-07-22 12:41:39 -03001242 dev = alloc_candev(sizeof(struct flexcan_priv), 1);
1243 if (!dev)
1244 return -ENOMEM;
1245
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001246 platform_set_drvdata(pdev, dev);
1247 SET_NETDEV_DEV(dev, &pdev->dev);
1248
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001249 dev->netdev_ops = &flexcan_netdev_ops;
1250 dev->irq = irq;
Reuben Dowle9a123492011-11-01 11:18:03 +13001251 dev->flags |= IFF_ECHO;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001252
1253 priv = netdev_priv(dev);
holt@sgi.com97efe9a2011-08-16 17:32:23 +00001254 priv->can.clock.freq = clock_freq;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001255 priv->can.bittiming_const = &flexcan_bittiming_const;
1256 priv->can.do_set_mode = flexcan_set_mode;
1257 priv->can.do_get_berr_counter = flexcan_get_berr_counter;
1258 priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
1259 CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
1260 CAN_CTRLMODE_BERR_REPORTING;
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001261 priv->regs = regs;
Steffen Trumtrar3d42a372012-07-17 16:14:34 +02001262 priv->clk_ipg = clk_ipg;
1263 priv->clk_per = clk_per;
Hui Wang30c1e672012-06-28 16:21:35 +08001264 priv->devtype_data = devtype_data;
Andreas Werner555828e2015-03-22 17:35:52 +01001265 priv->reg_xceiver = reg_xceiver;
Fabio Estevamb7c41142013-06-10 23:12:57 -03001266
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001267 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1268 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_TIMESTAMP;
1269 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_TIMESTAMP];
1270 } else {
1271 priv->tx_mb_idx = FLEXCAN_TX_MB_OFF_FIFO;
1272 priv->tx_mb_reserved = &regs->mb[FLEXCAN_TX_MB_RESERVED_OFF_FIFO];
1273 }
Marc Kleine-Buddeb93917c2015-07-12 00:47:47 +02001274 priv->tx_mb = &regs->mb[priv->tx_mb_idx];
1275
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001276 priv->reg_imask1_default = FLEXCAN_IFLAG_MB(priv->tx_mb_idx);
1277 priv->reg_imask2_default = 0;
Marc Kleine-Budde28ac7dc2015-08-04 13:46:10 +02001278
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001279 priv->offload.mailbox_read = flexcan_mailbox_read;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001280
Marc Kleine-Buddeb3cf53e2015-09-01 09:00:13 +02001281 if (priv->devtype_data->quirks & FLEXCAN_QUIRK_USE_OFF_TIMESTAMP) {
1282 u64 imask;
1283
1284 priv->offload.mb_first = FLEXCAN_RX_MB_OFF_TIMESTAMP_FIRST;
1285 priv->offload.mb_last = FLEXCAN_RX_MB_OFF_TIMESTAMP_LAST;
1286
1287 imask = GENMASK_ULL(priv->offload.mb_last, priv->offload.mb_first);
1288 priv->reg_imask1_default |= imask;
1289 priv->reg_imask2_default |= imask >> 32;
1290
1291 err = can_rx_offload_add_timestamp(dev, &priv->offload);
1292 } else {
1293 priv->reg_imask1_default |= FLEXCAN_IFLAG_RX_FIFO_OVERFLOW |
1294 FLEXCAN_IFLAG_RX_FIFO_AVAILABLE;
1295 err = can_rx_offload_add_fifo(dev, &priv->offload, FLEXCAN_NAPI_WEIGHT);
1296 }
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001297 if (err)
1298 goto failed_offload;
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001299
1300 err = register_flexcandev(dev);
1301 if (err) {
1302 dev_err(&pdev->dev, "registering netdev failed\n");
1303 goto failed_register;
1304 }
1305
Fabio Baltieriadccadb2012-12-18 18:50:58 +01001306 devm_can_led_init(dev);
1307
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001308 dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
Marc Kleine-Budde89af8742015-05-08 09:32:58 +02001309 priv->regs, dev->irq);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001310
1311 return 0;
1312
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001313 failed_offload:
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001314 failed_register:
1315 free_candev(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001316 return err;
1317}
1318
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001319static int flexcan_remove(struct platform_device *pdev)
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001320{
1321 struct net_device *dev = platform_get_drvdata(pdev);
Marc Kleine-Budded96e43e2014-02-28 20:48:36 +01001322 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001323
1324 unregister_flexcandev(dev);
Marc Kleine-Budde30164752015-05-10 15:26:58 +02001325 can_rx_offload_del(&priv->offload);
Marc Kleine-Budde9a275862010-10-21 05:07:58 +00001326 free_candev(dev);
1327
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001328 return 0;
1329}
1330
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001331static int __maybe_unused flexcan_suspend(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001332{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001333 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001334 struct flexcan_priv *priv = netdev_priv(dev);
Marc Kleine-Budde9b00b302014-02-28 15:30:18 +01001335 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001336
Eric Bénard8b5e2182012-05-08 17:12:17 +02001337 if (netif_running(dev)) {
Fabio Estevam4de349e2016-08-17 12:41:08 -03001338 err = flexcan_chip_disable(priv);
1339 if (err)
1340 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001341 netif_stop_queue(dev);
1342 netif_device_detach(dev);
1343 }
1344 priv->can.state = CAN_STATE_SLEEPING;
1345
1346 return 0;
1347}
1348
Marc Kleine-Budde08c6d352014-03-05 19:10:44 +01001349static int __maybe_unused flexcan_resume(struct device *device)
Eric Bénard8b5e2182012-05-08 17:12:17 +02001350{
Fabio Estevam588e7a82013-05-20 15:43:43 -03001351 struct net_device *dev = dev_get_drvdata(device);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001352 struct flexcan_priv *priv = netdev_priv(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001353 int err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001354
1355 priv->can.state = CAN_STATE_ERROR_ACTIVE;
1356 if (netif_running(dev)) {
1357 netif_device_attach(dev);
1358 netif_start_queue(dev);
Fabio Estevam4de349e2016-08-17 12:41:08 -03001359 err = flexcan_chip_enable(priv);
1360 if (err)
1361 return err;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001362 }
Fabio Estevam4de349e2016-08-17 12:41:08 -03001363 return 0;
Eric Bénard8b5e2182012-05-08 17:12:17 +02001364}
Fabio Estevam588e7a82013-05-20 15:43:43 -03001365
1366static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
Eric Bénard8b5e2182012-05-08 17:12:17 +02001367
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001368static struct platform_driver flexcan_driver = {
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001369 .driver = {
1370 .name = DRV_NAME,
Fabio Estevam588e7a82013-05-20 15:43:43 -03001371 .pm = &flexcan_pm_ops,
holt@sgi.comc8aef4c2011-08-16 17:32:22 +00001372 .of_match_table = flexcan_of_match,
1373 },
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001374 .probe = flexcan_probe,
Bill Pemberton3c8ac0f2012-12-03 09:22:44 -05001375 .remove = flexcan_remove,
Hui Wang30c1e672012-06-28 16:21:35 +08001376 .id_table = flexcan_id_table,
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001377};
1378
Axel Lin871d3372011-11-27 15:42:31 +00001379module_platform_driver(flexcan_driver);
Marc Kleine-Buddee955cea2009-07-29 10:20:10 +02001380
1381MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
1382 "Marc Kleine-Budde <kernel@pengutronix.de>");
1383MODULE_LICENSE("GPL v2");
1384MODULE_DESCRIPTION("CAN port driver for flexcan based chip");