Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011-2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * This file implements HW context support. On gen5+ a HW context consists of an |
| 30 | * opaque GPU object which is referenced at times of context saves and restores. |
| 31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists |
| 32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though |
| 33 | * something like a context does exist for the media ring, the code only |
| 34 | * supports contexts for the render ring. |
| 35 | * |
| 36 | * In software, there is a distinction between contexts created by the user, |
| 37 | * and the default HW context. The default HW context is used by GPU clients |
| 38 | * that do not request setup of their own hardware context. The default |
| 39 | * context's state is never restored to help prevent programming errors. This |
| 40 | * would happen if a client ran and piggy-backed off another clients GPU state. |
| 41 | * The default context only exists to give the GPU some offset to load as the |
| 42 | * current to invoke a save of the context we actually care about. In fact, the |
| 43 | * code could likely be constructed, albeit in a more complicated fashion, to |
| 44 | * never use the default context, though that limits the driver's ability to |
| 45 | * swap out, and/or destroy other contexts. |
| 46 | * |
| 47 | * All other contexts are created as a request by the GPU client. These contexts |
| 48 | * store GPU state, and thus allow GPU clients to not re-emit state (and |
| 49 | * potentially query certain state) at any time. The kernel driver makes |
| 50 | * certain that the appropriate commands are inserted. |
| 51 | * |
| 52 | * The context life cycle is semi-complicated in that context BOs may live |
| 53 | * longer than the context itself because of the way the hardware, and object |
| 54 | * tracking works. Below is a very crude representation of the state machine |
| 55 | * describing the context life. |
| 56 | * refcount pincount active |
| 57 | * S0: initial state 0 0 0 |
| 58 | * S1: context created 1 0 0 |
| 59 | * S2: context is currently running 2 1 X |
| 60 | * S3: GPU referenced, but not current 2 0 1 |
| 61 | * S4: context is current, but destroyed 1 1 0 |
| 62 | * S5: like S3, but destroyed 1 0 1 |
| 63 | * |
| 64 | * The most common (but not all) transitions: |
| 65 | * S0->S1: client creates a context |
| 66 | * S1->S2: client submits execbuf with context |
| 67 | * S2->S3: other clients submits execbuf with context |
| 68 | * S3->S1: context object was retired |
| 69 | * S3->S2: clients submits another execbuf |
| 70 | * S2->S4: context destroy called with current context |
| 71 | * S3->S5->S0: destroy path |
| 72 | * S4->S5->S0: destroy path on current context |
| 73 | * |
| 74 | * There are two confusing terms used above: |
| 75 | * The "current context" means the context which is currently running on the |
Damien Lespiau | 508842a | 2013-08-30 14:40:26 +0100 | [diff] [blame] | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 77 | * offset of the BO. The GPU is not actively referencing the data at this |
| 78 | * offset, but it will on the next context switch. The only way to avoid this |
| 79 | * is to do a GPU reset. |
| 80 | * |
| 81 | * An "active context' is one which was previously the "current context" and is |
| 82 | * on the active list waiting for the next context switch to occur. Until this |
| 83 | * happens, the object must remain at the same gtt offset. It is therefore |
| 84 | * possible to destroy a context, but it is still active. |
| 85 | * |
| 86 | */ |
| 87 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 88 | #include <drm/drmP.h> |
| 89 | #include <drm/i915_drm.h> |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 90 | #include "i915_drv.h" |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 91 | #include "i915_trace.h" |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 92 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 93 | /* This is a HW constraint. The value below is the largest known requirement |
| 94 | * I've seen in a spec to date, and that was a workaround for a non-shipping |
| 95 | * part. It should be safe to decrease this, but it's more future proof as is. |
| 96 | */ |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 97 | #define GEN6_CONTEXT_ALIGN (64<<10) |
| 98 | #define GEN7_CONTEXT_ALIGN 4096 |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 99 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 100 | static size_t get_context_alignment(struct drm_device *dev) |
| 101 | { |
| 102 | if (IS_GEN6(dev)) |
| 103 | return GEN6_CONTEXT_ALIGN; |
| 104 | |
| 105 | return GEN7_CONTEXT_ALIGN; |
| 106 | } |
| 107 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 108 | static int get_context_size(struct drm_device *dev) |
| 109 | { |
| 110 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 111 | int ret; |
| 112 | u32 reg; |
| 113 | |
| 114 | switch (INTEL_INFO(dev)->gen) { |
| 115 | case 6: |
| 116 | reg = I915_READ(CXT_SIZE); |
| 117 | ret = GEN6_CXT_TOTAL_SIZE(reg) * 64; |
| 118 | break; |
| 119 | case 7: |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 120 | reg = I915_READ(GEN7_CXT_SIZE); |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 121 | if (IS_HASWELL(dev)) |
Ben Widawsky | a0de80a | 2013-06-25 21:53:40 -0700 | [diff] [blame] | 122 | ret = HSW_CXT_TOTAL_SIZE; |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 123 | else |
| 124 | ret = GEN7_CXT_TOTAL_SIZE(reg) * 64; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 125 | break; |
Ben Widawsky | 8897644 | 2013-11-02 21:07:05 -0700 | [diff] [blame] | 126 | case 8: |
| 127 | ret = GEN8_CXT_TOTAL_SIZE; |
| 128 | break; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 129 | default: |
| 130 | BUG(); |
| 131 | } |
| 132 | |
| 133 | return ret; |
| 134 | } |
| 135 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 136 | void i915_gem_context_free(struct kref *ctx_ref) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 137 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 138 | struct intel_context *ctx = container_of(ctx_ref, |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 139 | typeof(*ctx), ref); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 140 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 141 | trace_i915_context_free(ctx); |
| 142 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 143 | if (i915.enable_execlists) |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 144 | intel_lr_context_free(ctx); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 145 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 146 | i915_ppgtt_put(ctx->ppgtt); |
| 147 | |
Ben Widawsky | 2f29579 | 2014-07-01 11:17:47 -0700 | [diff] [blame] | 148 | if (ctx->legacy_hw_ctx.rcs_state) |
| 149 | drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 150 | list_del(&ctx->link); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 151 | kfree(ctx); |
| 152 | } |
| 153 | |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 154 | struct drm_i915_gem_object * |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 155 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size) |
| 156 | { |
| 157 | struct drm_i915_gem_object *obj; |
| 158 | int ret; |
| 159 | |
| 160 | obj = i915_gem_alloc_object(dev, size); |
| 161 | if (obj == NULL) |
| 162 | return ERR_PTR(-ENOMEM); |
| 163 | |
| 164 | /* |
| 165 | * Try to make the context utilize L3 as well as LLC. |
| 166 | * |
| 167 | * On VLV we don't have L3 controls in the PTEs so we |
| 168 | * shouldn't touch the cache level, especially as that |
| 169 | * would make the object snooped which might have a |
| 170 | * negative performance impact. |
| 171 | */ |
| 172 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) { |
| 173 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC); |
| 174 | /* Failure shouldn't ever happen this early */ |
| 175 | if (WARN_ON(ret)) { |
| 176 | drm_gem_object_unreference(&obj->base); |
| 177 | return ERR_PTR(ret); |
| 178 | } |
| 179 | } |
| 180 | |
| 181 | return obj; |
| 182 | } |
| 183 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 184 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 185 | __create_hw_context(struct drm_device *dev, |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 186 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 187 | { |
| 188 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 189 | struct intel_context *ctx; |
Tejun Heo | c8c470a | 2013-02-27 17:04:10 -0800 | [diff] [blame] | 190 | int ret; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 191 | |
Ben Widawsky | f94982b | 2012-11-10 10:56:04 -0800 | [diff] [blame] | 192 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 193 | if (ctx == NULL) |
| 194 | return ERR_PTR(-ENOMEM); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 195 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 196 | kref_init(&ctx->ref); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 197 | list_add_tail(&ctx->link, &dev_priv->context_list); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 198 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 199 | if (dev_priv->hw_context_size) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 200 | struct drm_i915_gem_object *obj = |
| 201 | i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size); |
| 202 | if (IS_ERR(obj)) { |
| 203 | ret = PTR_ERR(obj); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 204 | goto err_out; |
| 205 | } |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 206 | ctx->legacy_hw_ctx.rcs_state = obj; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | /* Default context will never have a file_priv */ |
| 210 | if (file_priv != NULL) { |
| 211 | ret = idr_alloc(&file_priv->context_idr, ctx, |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 212 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 213 | if (ret < 0) |
| 214 | goto err_out; |
| 215 | } else |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 216 | ret = DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 217 | |
| 218 | ctx->file_priv = file_priv; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 219 | ctx->user_handle = ret; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 220 | /* NB: Mark all slices as needing a remap so that when the context first |
| 221 | * loads it will restore whatever remap state already exists. If there |
| 222 | * is no remap info, it will be a NOP. */ |
| 223 | ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 224 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 225 | ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD; |
| 226 | |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 227 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 228 | |
| 229 | err_out: |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 230 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 231 | return ERR_PTR(ret); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 232 | } |
| 233 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 234 | /** |
| 235 | * The default context needs to exist per ring that uses contexts. It stores the |
| 236 | * context state of the GPU for applications that don't utilize HW contexts, as |
| 237 | * well as an idle case. |
| 238 | */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 239 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 240 | i915_gem_create_context(struct drm_device *dev, |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 241 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 242 | { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 243 | const bool is_global_default_ctx = file_priv == NULL; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 244 | struct intel_context *ctx; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 245 | int ret = 0; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 246 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 247 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 248 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 249 | ctx = __create_hw_context(dev, file_priv); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 250 | if (IS_ERR(ctx)) |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 251 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 252 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 253 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 254 | /* We may need to do things with the shrinker which |
| 255 | * require us to immediately switch back to the default |
| 256 | * context. This can cause a problem as pinning the |
| 257 | * default context also requires GTT space which may not |
| 258 | * be available. To avoid this we always pin the default |
| 259 | * context. |
| 260 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 261 | ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 262 | get_context_alignment(dev), 0); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 263 | if (ret) { |
| 264 | DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret); |
| 265 | goto err_destroy; |
| 266 | } |
| 267 | } |
| 268 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 269 | if (USES_FULL_PPGTT(dev)) { |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 270 | struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 271 | |
| 272 | if (IS_ERR_OR_NULL(ppgtt)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 273 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
| 274 | PTR_ERR(ppgtt)); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 275 | ret = PTR_ERR(ppgtt); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 276 | goto err_unpin; |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 277 | } |
| 278 | |
| 279 | ctx->ppgtt = ppgtt; |
| 280 | } |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 281 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 282 | trace_i915_context_create(ctx); |
| 283 | |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 284 | return ctx; |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 285 | |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 286 | err_unpin: |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 287 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) |
| 288 | i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state); |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 289 | err_destroy: |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 290 | i915_gem_context_unreference(ctx); |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 291 | return ERR_PTR(ret); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 292 | } |
| 293 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 294 | void i915_gem_context_reset(struct drm_device *dev) |
| 295 | { |
| 296 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 297 | int i; |
| 298 | |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 299 | if (i915.enable_execlists) { |
| 300 | struct intel_context *ctx; |
| 301 | |
| 302 | list_for_each_entry(ctx, &dev_priv->context_list, link) { |
| 303 | intel_lr_context_reset(dev, ctx); |
| 304 | } |
| 305 | |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 306 | return; |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 307 | } |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 308 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 309 | for (i = 0; i < I915_NUM_RINGS; i++) { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 310 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 311 | struct intel_context *lctx = ring->last_context; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 312 | |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 313 | if (lctx) { |
| 314 | if (lctx->legacy_hw_ctx.rcs_state && i == RCS) |
| 315 | i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state); |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 316 | |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 317 | i915_gem_context_unreference(lctx); |
| 318 | ring->last_context = NULL; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 319 | } |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 320 | } |
| 321 | } |
| 322 | |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 323 | int i915_gem_context_init(struct drm_device *dev) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 324 | { |
| 325 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 326 | struct intel_context *ctx; |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 327 | int i; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 328 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 329 | /* Init should only be called once per module load. Eventually the |
| 330 | * restriction on the context_disabled check can be loosened. */ |
| 331 | if (WARN_ON(dev_priv->ring[RCS].default_context)) |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 332 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 333 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 334 | if (i915.enable_execlists) { |
| 335 | /* NB: intentionally left blank. We will allocate our own |
| 336 | * backing objects as we need them, thank you very much */ |
| 337 | dev_priv->hw_context_size = 0; |
| 338 | } else if (HAS_HW_CONTEXTS(dev)) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 339 | dev_priv->hw_context_size = round_up(get_context_size(dev), 4096); |
| 340 | if (dev_priv->hw_context_size > (1<<20)) { |
| 341 | DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n", |
| 342 | dev_priv->hw_context_size); |
| 343 | dev_priv->hw_context_size = 0; |
| 344 | } |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 345 | } |
| 346 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 347 | ctx = i915_gem_create_context(dev, NULL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 348 | if (IS_ERR(ctx)) { |
| 349 | DRM_ERROR("Failed to create default global context (error %ld)\n", |
| 350 | PTR_ERR(ctx)); |
| 351 | return PTR_ERR(ctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 352 | } |
| 353 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 354 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 355 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 356 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 357 | /* NB: RCS will hold a ref for all rings */ |
| 358 | ring->default_context = ctx; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
| 362 | i915.enable_execlists ? "LR" : |
| 363 | dev_priv->hw_context_size ? "HW" : "fake"); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 364 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 365 | } |
| 366 | |
| 367 | void i915_gem_context_fini(struct drm_device *dev) |
| 368 | { |
| 369 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 370 | struct intel_context *dctx = dev_priv->ring[RCS].default_context; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 371 | int i; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 372 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 373 | if (dctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 374 | /* The only known way to stop the gpu from accessing the hw context is |
| 375 | * to reset it. Do this as the very last operation to avoid confusing |
| 376 | * other code, leading to spurious errors. */ |
| 377 | intel_gpu_reset(dev); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 378 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 379 | /* When default context is created and switched to, base object refcount |
| 380 | * will be 2 (+1 from object creation and +1 from do_switch()). |
| 381 | * i915_gem_context_fini() will be called after gpu_idle() has switched |
| 382 | * to default context. So we need to unreference the base object once |
| 383 | * to offset the do_switch part, so that i915_gem_context_unreference() |
| 384 | * can then free the base object correctly. */ |
| 385 | WARN_ON(!dev_priv->ring[RCS].last_context); |
| 386 | if (dev_priv->ring[RCS].last_context == dctx) { |
| 387 | /* Fake switch to NULL context */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 388 | WARN_ON(dctx->legacy_hw_ctx.rcs_state->active); |
| 389 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 390 | i915_gem_context_unreference(dctx); |
| 391 | dev_priv->ring[RCS].last_context = NULL; |
| 392 | } |
Chris Wilson | d3b448d | 2014-05-16 18:59:00 +0100 | [diff] [blame] | 393 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 394 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | for (i = 0; i < I915_NUM_RINGS; i++) { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 398 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 399 | |
| 400 | if (ring->last_context) |
| 401 | i915_gem_context_unreference(ring->last_context); |
| 402 | |
| 403 | ring->default_context = NULL; |
Ben Widawsky | 0009e46 | 2013-12-06 14:11:02 -0800 | [diff] [blame] | 404 | ring->last_context = NULL; |
Ben Widawsky | 71b76d0 | 2013-10-14 10:01:37 -0700 | [diff] [blame] | 405 | } |
| 406 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 407 | i915_gem_context_unreference(dctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 408 | } |
| 409 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 410 | int i915_gem_context_enable(struct drm_i915_private *dev_priv) |
| 411 | { |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 412 | struct intel_engine_cs *ring; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 413 | int ret, i; |
| 414 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 415 | BUG_ON(!dev_priv->ring[RCS].default_context); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 416 | |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 417 | if (i915.enable_execlists) { |
| 418 | for_each_ring(ring, dev_priv, i) { |
| 419 | if (ring->init_context) { |
| 420 | ret = ring->init_context(ring, |
| 421 | ring->default_context); |
| 422 | if (ret) { |
| 423 | DRM_ERROR("ring init context: %d\n", |
| 424 | ret); |
| 425 | return ret; |
| 426 | } |
| 427 | } |
| 428 | } |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 429 | |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 430 | } else |
| 431 | for_each_ring(ring, dev_priv, i) { |
| 432 | ret = i915_switch_context(ring, ring->default_context); |
| 433 | if (ret) |
| 434 | return ret; |
| 435 | } |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 436 | |
| 437 | return 0; |
| 438 | } |
| 439 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 440 | static int context_idr_cleanup(int id, void *p, void *data) |
| 441 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 442 | struct intel_context *ctx = p; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 443 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 444 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 445 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 446 | } |
| 447 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 448 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file) |
| 449 | { |
| 450 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 451 | struct intel_context *ctx; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 452 | |
| 453 | idr_init(&file_priv->context_idr); |
| 454 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 455 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 456 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 457 | mutex_unlock(&dev->struct_mutex); |
| 458 | |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 459 | if (IS_ERR(ctx)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 460 | idr_destroy(&file_priv->context_idr); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 461 | return PTR_ERR(ctx); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 462 | } |
| 463 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 464 | return 0; |
| 465 | } |
| 466 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 467 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file) |
| 468 | { |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 469 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 470 | |
Daniel Vetter | 73c273e | 2012-06-19 20:27:39 +0200 | [diff] [blame] | 471 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 472 | idr_destroy(&file_priv->context_idr); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 473 | } |
| 474 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 475 | struct intel_context * |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 476 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id) |
| 477 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 478 | struct intel_context *ctx; |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 479 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 480 | ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 481 | if (!ctx) |
| 482 | return ERR_PTR(-ENOENT); |
| 483 | |
| 484 | return ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 485 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 486 | |
| 487 | static inline int |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 488 | mi_set_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 489 | struct intel_context *new_context, |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 490 | u32 hw_flags) |
| 491 | { |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 492 | u32 flags = hw_flags | MI_MM_SPACE_GTT; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 493 | const int num_rings = |
| 494 | /* Use an extended w/a on ivb+ if signalling from other rings */ |
| 495 | i915_semaphore_is_enabled(ring->dev) ? |
| 496 | hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 : |
| 497 | 0; |
| 498 | int len, i, ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 499 | |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 500 | /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB |
| 501 | * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value |
| 502 | * explicitly, so we rely on the value at ring init, stored in |
| 503 | * itlb_before_ctx_switch. |
| 504 | */ |
Ben Widawsky | 057f6a8 | 2014-04-02 22:30:23 -0700 | [diff] [blame] | 505 | if (IS_GEN6(ring->dev)) { |
Chris Wilson | ac82ea2 | 2012-10-01 14:27:04 +0100 | [diff] [blame] | 506 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0); |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 507 | if (ret) |
| 508 | return ret; |
| 509 | } |
| 510 | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 511 | /* These flags are for resource streamer on HSW+ */ |
| 512 | if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8) |
| 513 | flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN); |
| 514 | |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 515 | |
| 516 | len = 4; |
| 517 | if (INTEL_INFO(ring->dev)->gen >= 7) |
| 518 | len += 2 + (num_rings ? 4*num_rings + 2 : 0); |
| 519 | |
| 520 | ret = intel_ring_begin(ring, len); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 521 | if (ret) |
| 522 | return ret; |
| 523 | |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 524 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 525 | if (INTEL_INFO(ring->dev)->gen >= 7) { |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 526 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 527 | if (num_rings) { |
| 528 | struct intel_engine_cs *signaller; |
| 529 | |
| 530 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings)); |
| 531 | for_each_ring(signaller, to_i915(ring->dev), i) { |
| 532 | if (signaller == ring) |
| 533 | continue; |
| 534 | |
| 535 | intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base)); |
| 536 | intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
| 537 | } |
| 538 | } |
| 539 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 540 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 541 | intel_ring_emit(ring, MI_NOOP); |
| 542 | intel_ring_emit(ring, MI_SET_CONTEXT); |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 543 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 544 | flags); |
Ville Syrjälä | 2b7e808 | 2014-01-22 21:32:43 +0200 | [diff] [blame] | 545 | /* |
| 546 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP |
| 547 | * WaMiSetContext_Hang:snb,ivb,vlv |
| 548 | */ |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 549 | intel_ring_emit(ring, MI_NOOP); |
| 550 | |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 551 | if (INTEL_INFO(ring->dev)->gen >= 7) { |
| 552 | if (num_rings) { |
| 553 | struct intel_engine_cs *signaller; |
| 554 | |
| 555 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings)); |
| 556 | for_each_ring(signaller, to_i915(ring->dev), i) { |
| 557 | if (signaller == ring) |
| 558 | continue; |
| 559 | |
| 560 | intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base)); |
| 561 | intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
| 562 | } |
| 563 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 564 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 565 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 566 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 567 | intel_ring_advance(ring); |
| 568 | |
| 569 | return ret; |
| 570 | } |
| 571 | |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 572 | static inline bool should_skip_switch(struct intel_engine_cs *ring, |
| 573 | struct intel_context *from, |
| 574 | struct intel_context *to) |
| 575 | { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 576 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 577 | |
| 578 | if (to->remap_slice) |
| 579 | return false; |
| 580 | |
| 581 | if (to->ppgtt) { |
| 582 | if (from == to && !test_bit(ring->id, |
| 583 | &to->ppgtt->pd_dirty_rings)) |
| 584 | return true; |
| 585 | } else if (dev_priv->mm.aliasing_ppgtt) { |
| 586 | if (from == to && !test_bit(ring->id, |
| 587 | &dev_priv->mm.aliasing_ppgtt->pd_dirty_rings)) |
| 588 | return true; |
| 589 | } |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 590 | |
| 591 | return false; |
| 592 | } |
| 593 | |
| 594 | static bool |
| 595 | needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to) |
| 596 | { |
| 597 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 598 | |
| 599 | if (!to->ppgtt) |
| 600 | return false; |
| 601 | |
| 602 | if (INTEL_INFO(ring->dev)->gen < 8) |
| 603 | return true; |
| 604 | |
| 605 | if (ring != &dev_priv->ring[RCS]) |
| 606 | return true; |
| 607 | |
| 608 | return false; |
| 609 | } |
| 610 | |
| 611 | static bool |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 612 | needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to, |
| 613 | u32 hw_flags) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 614 | { |
| 615 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
| 616 | |
| 617 | if (!to->ppgtt) |
| 618 | return false; |
| 619 | |
| 620 | if (!IS_GEN8(ring->dev)) |
| 621 | return false; |
| 622 | |
| 623 | if (ring != &dev_priv->ring[RCS]) |
| 624 | return false; |
| 625 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 626 | if (hw_flags & MI_RESTORE_INHIBIT) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 627 | return true; |
| 628 | |
| 629 | return false; |
| 630 | } |
| 631 | |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 632 | static int do_switch(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 633 | struct intel_context *to) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 634 | { |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 635 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 636 | struct intel_context *from = ring->last_context; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 637 | u32 hw_flags = 0; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 638 | bool uninitialized = false; |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 639 | struct i915_vma *vma; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 640 | int ret, i; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 641 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 642 | if (from != NULL && ring == &dev_priv->ring[RCS]) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 643 | BUG_ON(from->legacy_hw_ctx.rcs_state == NULL); |
| 644 | BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state)); |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 645 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 646 | |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 647 | if (should_skip_switch(ring, from, to)) |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 648 | return 0; |
| 649 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 650 | /* Trying to pin first makes error handling easier. */ |
| 651 | if (ring == &dev_priv->ring[RCS]) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 652 | ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 653 | get_context_alignment(ring->dev), 0); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 654 | if (ret) |
| 655 | return ret; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 656 | } |
| 657 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 658 | /* |
| 659 | * Pin can switch back to the default context if we end up calling into |
| 660 | * evict_everything - as a last ditch gtt defrag effort that also |
| 661 | * switches to the default context. Hence we need to reload from here. |
| 662 | */ |
| 663 | from = ring->last_context; |
| 664 | |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 665 | if (needs_pd_load_pre(ring, to)) { |
| 666 | /* Older GENs and non render rings still want the load first, |
| 667 | * "PP_DCLV followed by PP_DIR_BASE register through Load |
| 668 | * Register Immediate commands in Ring Buffer before submitting |
| 669 | * a context."*/ |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 670 | trace_switch_mm(ring, to); |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 671 | ret = to->ppgtt->switch_mm(to->ppgtt, ring); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 672 | if (ret) |
| 673 | goto unpin_out; |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 674 | |
| 675 | /* Doing a PD load always reloads the page dirs */ |
| 676 | clear_bit(ring->id, &to->ppgtt->pd_dirty_rings); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 677 | } |
| 678 | |
| 679 | if (ring != &dev_priv->ring[RCS]) { |
| 680 | if (from) |
| 681 | i915_gem_context_unreference(from); |
| 682 | goto done; |
| 683 | } |
| 684 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 685 | /* |
| 686 | * Clear this page out of any CPU caches for coherent swap-in/out. Note |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 687 | * that thanks to write = false in this call and us not setting any gpu |
| 688 | * write domains when putting a context object onto the active list |
| 689 | * (when switching away from it), this won't block. |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 690 | * |
| 691 | * XXX: We need a real interface to do this instead of trickery. |
| 692 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 693 | ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 694 | if (ret) |
| 695 | goto unpin_out; |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 696 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 697 | vma = i915_gem_obj_to_ggtt(to->legacy_hw_ctx.rcs_state); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 698 | if (!(vma->bound & GLOBAL_BIND)) { |
| 699 | ret = i915_vma_bind(vma, |
| 700 | to->legacy_hw_ctx.rcs_state->cache_level, |
| 701 | GLOBAL_BIND); |
| 702 | /* This shouldn't ever fail. */ |
| 703 | if (WARN_ONCE(ret, "GGTT context bind failed!")) |
| 704 | goto unpin_out; |
| 705 | } |
Daniel Vetter | 3af7b85 | 2012-06-14 00:08:32 +0200 | [diff] [blame] | 706 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 707 | if (!to->legacy_hw_ctx.initialized) { |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 708 | hw_flags |= MI_RESTORE_INHIBIT; |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 709 | /* NB: If we inhibit the restore, the context is not allowed to |
| 710 | * die because future work may end up depending on valid address |
| 711 | * space. This means we must enforce that a page table load |
| 712 | * occur when this occurs. */ |
| 713 | } else if (to->ppgtt && |
| 714 | test_and_clear_bit(ring->id, &to->ppgtt->pd_dirty_rings)) |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 715 | hw_flags |= MI_FORCE_RESTORE; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 716 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 717 | /* We should never emit switch_mm more than once */ |
| 718 | WARN_ON(needs_pd_load_pre(ring, to) && |
| 719 | needs_pd_load_post(ring, to, hw_flags)); |
| 720 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 721 | ret = mi_set_context(ring, to, hw_flags); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 722 | if (ret) |
| 723 | goto unpin_out; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 724 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 725 | /* GEN8 does *not* require an explicit reload if the PDPs have been |
| 726 | * setup, and we do not wish to move them. |
| 727 | */ |
| 728 | if (needs_pd_load_post(ring, to, hw_flags)) { |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 729 | trace_switch_mm(ring, to); |
| 730 | ret = to->ppgtt->switch_mm(to->ppgtt, ring); |
| 731 | /* The hardware context switch is emitted, but we haven't |
| 732 | * actually changed the state - so it's probably safe to bail |
| 733 | * here. Still, let the user know something dangerous has |
| 734 | * happened. |
| 735 | */ |
| 736 | if (ret) { |
| 737 | DRM_ERROR("Failed to change address space on context switch\n"); |
| 738 | goto unpin_out; |
| 739 | } |
| 740 | } |
| 741 | |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 742 | for (i = 0; i < MAX_L3_SLICES; i++) { |
| 743 | if (!(to->remap_slice & (1<<i))) |
| 744 | continue; |
| 745 | |
| 746 | ret = i915_gem_l3_remap(ring, i); |
| 747 | /* If it failed, try again next round */ |
| 748 | if (ret) |
| 749 | DRM_DEBUG_DRIVER("L3 remapping failed\n"); |
| 750 | else |
| 751 | to->remap_slice &= ~(1<<i); |
| 752 | } |
| 753 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 754 | /* The backing object for the context is done after switching to the |
| 755 | * *next* context. Therefore we cannot retire the previous context until |
| 756 | * the next context has already started running. In fact, the below code |
| 757 | * is a bit suboptimal because the retiring can occur simply after the |
| 758 | * MI_SET_CONTEXT instead of when the next seqno has completed. |
| 759 | */ |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 760 | if (from != NULL) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 761 | from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION; |
| 762 | i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 763 | /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the |
| 764 | * whole damn pipeline, we don't need to explicitly mark the |
| 765 | * object dirty. The only exception is that the context must be |
| 766 | * correct in case the object gets swapped out. Ideally we'd be |
| 767 | * able to defer doing this until we know the object would be |
| 768 | * swapped, but there is no way to do that yet. |
| 769 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 770 | from->legacy_hw_ctx.rcs_state->dirty = 1; |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 771 | BUG_ON(i915_gem_request_get_ring( |
| 772 | from->legacy_hw_ctx.rcs_state->last_read_req) != ring); |
Chris Wilson | b259b31 | 2012-07-15 12:34:23 +0100 | [diff] [blame] | 773 | |
Chris Wilson | c0321e2 | 2013-08-26 19:50:53 -0300 | [diff] [blame] | 774 | /* obj is kept alive until the next request by its active ref */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 775 | i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state); |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 776 | i915_gem_context_unreference(from); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 777 | } |
| 778 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame^] | 779 | uninitialized = !to->legacy_hw_ctx.initialized; |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 780 | to->legacy_hw_ctx.initialized = true; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 781 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 782 | done: |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 783 | i915_gem_context_reference(to); |
| 784 | ring->last_context = to; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 785 | |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 786 | if (uninitialized) { |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 787 | if (ring->init_context) { |
Michel Thierry | 771b9a5 | 2014-11-11 16:47:33 +0000 | [diff] [blame] | 788 | ret = ring->init_context(ring, to); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 789 | if (ret) |
| 790 | DRM_ERROR("ring init context: %d\n", ret); |
| 791 | } |
Mika Kuoppala | 46470fc9 | 2014-05-21 19:01:06 +0300 | [diff] [blame] | 792 | } |
| 793 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 794 | return 0; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 795 | |
| 796 | unpin_out: |
| 797 | if (ring->id == RCS) |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 798 | i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 799 | return ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 800 | } |
| 801 | |
| 802 | /** |
| 803 | * i915_switch_context() - perform a GPU context switch. |
| 804 | * @ring: ring for which we'll execute the context switch |
Damien Lespiau | 96a6f0f | 2014-03-03 23:57:24 +0000 | [diff] [blame] | 805 | * @to: the context to switch to |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 806 | * |
| 807 | * The context life cycle is simple. The context refcount is incremented and |
| 808 | * decremented by 1 and create and destroy. If the context is in use by the GPU, |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 809 | * it will have a refcount > 1. This allows us to destroy the context abstract |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 810 | * object while letting the normal object tracking destroy the backing BO. |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 811 | * |
| 812 | * This function should not be used in execlists mode. Instead the context is |
| 813 | * switched by writing to the ELSP and requests keep a reference to their |
| 814 | * context. |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 815 | */ |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 816 | int i915_switch_context(struct intel_engine_cs *ring, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 817 | struct intel_context *to) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 818 | { |
| 819 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 820 | |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 821 | WARN_ON(i915.enable_execlists); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 822 | WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex)); |
| 823 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 824 | if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */ |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 825 | if (to != ring->last_context) { |
| 826 | i915_gem_context_reference(to); |
| 827 | if (ring->last_context) |
| 828 | i915_gem_context_unreference(ring->last_context); |
| 829 | ring->last_context = to; |
| 830 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 831 | return 0; |
Mika Kuoppala | a95f6a0 | 2014-03-14 16:22:10 +0200 | [diff] [blame] | 832 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 833 | |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 834 | return do_switch(ring, to); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 835 | } |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 836 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 837 | static bool contexts_enabled(struct drm_device *dev) |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 838 | { |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 839 | return i915.enable_execlists || to_i915(dev)->hw_context_size; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 840 | } |
| 841 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 842 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 843 | struct drm_file *file) |
| 844 | { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 845 | struct drm_i915_gem_context_create *args = data; |
| 846 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 847 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 848 | int ret; |
| 849 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 850 | if (!contexts_enabled(dev)) |
Daniel Vetter | 5fa8be6 | 2012-06-19 17:16:01 +0200 | [diff] [blame] | 851 | return -ENODEV; |
| 852 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 853 | ret = i915_mutex_lock_interruptible(dev); |
| 854 | if (ret) |
| 855 | return ret; |
| 856 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 857 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 858 | mutex_unlock(&dev->struct_mutex); |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 859 | if (IS_ERR(ctx)) |
| 860 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 861 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 862 | args->ctx_id = ctx->user_handle; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 863 | DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id); |
| 864 | |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 865 | return 0; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 866 | } |
| 867 | |
| 868 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 869 | struct drm_file *file) |
| 870 | { |
| 871 | struct drm_i915_gem_context_destroy *args = data; |
| 872 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 873 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 874 | int ret; |
| 875 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 876 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
Ben Widawsky | c2cf241 | 2013-12-24 16:02:54 -0800 | [diff] [blame] | 877 | return -ENOENT; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 878 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 879 | ret = i915_mutex_lock_interruptible(dev); |
| 880 | if (ret) |
| 881 | return ret; |
| 882 | |
| 883 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 884 | if (IS_ERR(ctx)) { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 885 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 886 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 887 | } |
| 888 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 889 | idr_remove(&ctx->file_priv->context_idr, ctx->user_handle); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 890 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 891 | mutex_unlock(&dev->struct_mutex); |
| 892 | |
| 893 | DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id); |
| 894 | return 0; |
| 895 | } |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 896 | |
| 897 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 898 | struct drm_file *file) |
| 899 | { |
| 900 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 901 | struct drm_i915_gem_context_param *args = data; |
| 902 | struct intel_context *ctx; |
| 903 | int ret; |
| 904 | |
| 905 | ret = i915_mutex_lock_interruptible(dev); |
| 906 | if (ret) |
| 907 | return ret; |
| 908 | |
| 909 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
| 910 | if (IS_ERR(ctx)) { |
| 911 | mutex_unlock(&dev->struct_mutex); |
| 912 | return PTR_ERR(ctx); |
| 913 | } |
| 914 | |
| 915 | args->size = 0; |
| 916 | switch (args->param) { |
| 917 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 918 | args->value = ctx->hang_stats.ban_period_seconds; |
| 919 | break; |
| 920 | default: |
| 921 | ret = -EINVAL; |
| 922 | break; |
| 923 | } |
| 924 | mutex_unlock(&dev->struct_mutex); |
| 925 | |
| 926 | return ret; |
| 927 | } |
| 928 | |
| 929 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 930 | struct drm_file *file) |
| 931 | { |
| 932 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 933 | struct drm_i915_gem_context_param *args = data; |
| 934 | struct intel_context *ctx; |
| 935 | int ret; |
| 936 | |
| 937 | ret = i915_mutex_lock_interruptible(dev); |
| 938 | if (ret) |
| 939 | return ret; |
| 940 | |
| 941 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
| 942 | if (IS_ERR(ctx)) { |
| 943 | mutex_unlock(&dev->struct_mutex); |
| 944 | return PTR_ERR(ctx); |
| 945 | } |
| 946 | |
| 947 | switch (args->param) { |
| 948 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 949 | if (args->size) |
| 950 | ret = -EINVAL; |
| 951 | else if (args->value < ctx->hang_stats.ban_period_seconds && |
| 952 | !capable(CAP_SYS_ADMIN)) |
| 953 | ret = -EPERM; |
| 954 | else |
| 955 | ctx->hang_stats.ban_period_seconds = args->value; |
| 956 | break; |
| 957 | default: |
| 958 | ret = -EINVAL; |
| 959 | break; |
| 960 | } |
| 961 | mutex_unlock(&dev->struct_mutex); |
| 962 | |
| 963 | return ret; |
| 964 | } |