blob: b7ce0eacdd0ef88e63769043c8ee7f851adf7b29 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Tomi Valkeinen35a339a2016-02-19 16:54:36 +020028#include "omapdss.h"
29
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053030#ifdef pr_fmt
31#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#endif
33
34#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053037#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038#endif
39
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053040#define DSSDBG(format, ...) \
41 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
43#ifdef DSS_SUBSYS_NAME
44#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080045 pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#else
47#define DSSERR(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080048 pr_err("omapdss error: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#endif
50
51#ifdef DSS_SUBSYS_NAME
52#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080053 pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020054#else
55#define DSSINFO(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080056 pr_info("omapdss: " format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020057#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080061 pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062#else
63#define DSSWARN(format, ...) \
Joe Perches8dfe1622017-02-28 04:55:54 -080064 pr_warn("omapdss: " format, ##__VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020065#endif
66
67/* OMAP TRM gives bitfields as start:end, where start is the higher bit
68 number. For example 7:0 */
69#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
70#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
71#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
72#define FLD_MOD(orig, val, start, end) \
73 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
74
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030075enum dss_model {
76 DSS_MODEL_OMAP2,
77 DSS_MODEL_OMAP3,
78 DSS_MODEL_OMAP4,
79 DSS_MODEL_OMAP5,
80 DSS_MODEL_DRA7,
81};
82
Archit Taneja569969d2011-08-22 17:41:57 +053083enum dss_io_pad_mode {
84 DSS_IO_PAD_MODE_RESET,
85 DSS_IO_PAD_MODE_RFBI,
86 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020087};
88
Mythri P K7ed024a2011-03-09 16:31:38 +053089enum dss_hdmi_venc_clk_source_select {
90 DSS_VENC_TV_CLK = 0,
91 DSS_HDMI_M_PCLK = 1,
92};
93
Archit Taneja6ff8aa32011-08-25 18:35:58 +053094enum dss_dsi_content_type {
95 DSS_DSI_CONTENT_DCS,
96 DSS_DSI_CONTENT_GENERIC,
97};
98
Archit Tanejad9ac7732012-09-22 12:38:19 +053099enum dss_writeback_channel {
100 DSS_WB_LCD1_MGR = 0,
101 DSS_WB_LCD2_MGR = 1,
102 DSS_WB_TV_MGR = 2,
103 DSS_WB_OVL0 = 3,
104 DSS_WB_OVL1 = 4,
105 DSS_WB_OVL2 = 5,
106 DSS_WB_OVL3 = 6,
107 DSS_WB_LCD3_MGR = 7,
108};
109
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300110enum dss_clk_source {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300111 DSS_CLK_SRC_FCK = 0,
112
113 DSS_CLK_SRC_PLL1_1,
114 DSS_CLK_SRC_PLL1_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300115 DSS_CLK_SRC_PLL1_3,
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300116
117 DSS_CLK_SRC_PLL2_1,
118 DSS_CLK_SRC_PLL2_2,
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300119 DSS_CLK_SRC_PLL2_3,
120
121 DSS_CLK_SRC_HDMI_PLL,
Tomi Valkeinenbe5d7312016-05-17 13:31:14 +0300122};
123
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200124enum dss_pll_id {
125 DSS_PLL_DSI1,
126 DSS_PLL_DSI2,
127 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200128 DSS_PLL_VIDEO1,
129 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200130};
131
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300132struct dss_pll;
133
134#define DSS_PLL_MAX_HSDIVS 4
135
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300136enum dss_pll_type {
137 DSS_PLL_TYPE_A,
138 DSS_PLL_TYPE_B,
139};
140
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300141/*
142 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
143 * Type-B PLLs: clkout[0] refers to m2.
144 */
145struct dss_pll_clock_info {
146 /* rates that we get with dividers below */
147 unsigned long fint;
148 unsigned long clkdco;
149 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
150
151 /* dividers */
152 u16 n;
153 u16 m;
154 u32 mf;
155 u16 mX[DSS_PLL_MAX_HSDIVS];
156 u16 sd;
157};
158
159struct dss_pll_ops {
160 int (*enable)(struct dss_pll *pll);
161 void (*disable)(struct dss_pll *pll);
162 int (*set_config)(struct dss_pll *pll,
163 const struct dss_pll_clock_info *cinfo);
164};
165
166struct dss_pll_hw {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300167 enum dss_pll_type type;
168
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300169 unsigned n_max;
170 unsigned m_min;
171 unsigned m_max;
172 unsigned mX_max;
173
174 unsigned long fint_min, fint_max;
175 unsigned long clkdco_min, clkdco_low, clkdco_max;
176
177 u8 n_msb, n_lsb;
178 u8 m_msb, m_lsb;
179 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
180
181 bool has_stopmode;
182 bool has_freqsel;
183 bool has_selfreqdco;
184 bool has_refsel;
185};
186
187struct dss_pll {
188 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200189 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300190
191 struct clk *clkin;
192 struct regulator *regulator;
193
194 void __iomem *base;
195
196 const struct dss_pll_hw *hw;
197
198 const struct dss_pll_ops *ops;
199
200 struct dss_pll_clock_info cinfo;
201};
202
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200203struct dispc_clock_info {
204 /* rates that we get with dividers below */
205 unsigned long lck;
206 unsigned long pck;
207
208 /* dividers */
209 u16 lck_div;
210 u16 pck_div;
211};
212
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530213struct dss_lcd_mgr_config {
214 enum dss_io_pad_mode io_pad_mode;
215
216 bool stallmode;
217 bool fifohandcheck;
218
219 struct dispc_clock_info clock_info;
220
221 int video_port_width;
222
223 int lcden_sig_polarity;
224};
225
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200226struct seq_file;
227struct platform_device;
228
229/* core */
Laurent Pinchart493b6832017-08-05 01:43:54 +0300230static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput)
231{
232 /* To be implemented when the OMAP platform will provide this feature */
233 return 0;
234}
235
Archit Tanejaf476ae92012-06-29 14:37:03 +0530236static inline bool dss_mgr_is_lcd(enum omap_channel id)
237{
238 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
239 id == OMAP_DSS_CHANNEL_LCD3)
240 return true;
241 else
242 return false;
243}
244
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200245/* DSS */
Laurent Pinchart11765d12017-08-05 01:44:01 +0300246#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
247int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
248#else
249static inline int dss_debugfs_create_file(const char *name,
250 void (*write)(struct seq_file *))
251{
252 return 0;
253}
254#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
255
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200256int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000257void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200258
Tomi Valkeinen99767542014-07-04 13:38:27 +0530259int dss_runtime_get(void);
260void dss_runtime_put(void);
261
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200262unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530263int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530264void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300265enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300266const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000267void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268
Tomi Valkeinen99767542014-07-04 13:38:27 +0530269/* DSS VIDEO PLL */
270struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
271 struct regulator *regulator);
272void dss_video_pll_uninit(struct dss_pll *pll);
273
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530274void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530275
Archit Taneja889b4fd2012-07-20 17:18:49 +0530276void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200277int dss_sdi_enable(void);
278void dss_sdi_disable(void);
279
Archit Taneja5a8b5722011-05-12 17:26:29 +0530280void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300281 enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600282void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300283 enum dss_clk_source clk_src);
284enum dss_clk_source dss_get_dispc_clk_source(void);
285enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
286enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200287
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288void dss_set_venc_output(enum omap_dss_venc_type type);
289void dss_set_dac_pwrdn_bgz(bool enable);
290
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200291int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200293typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200294bool dss_div_calc(unsigned long pck, unsigned long fck_min,
295 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200296
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297/* SDI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530298#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300299int sdi_init_port(struct platform_device *pdev, struct device_node *port);
300void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530301#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300302static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530303 struct device_node *port)
304{
305 return 0;
306}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300307static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530308{
309}
310#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200311
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200312/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300313
Jani Nikula368a1482010-05-07 11:58:41 +0200314#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530315
316struct dentry;
317struct file_operations;
318
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200319int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300320void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321
322void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200323
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200324void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530325
Jani Nikula368a1482010-05-07 11:58:41 +0200326#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327
328/* DPI */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530329#ifdef CONFIG_OMAP2_DSS_DPI
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300330int dpi_init_port(struct platform_device *pdev, struct device_node *port,
331 enum dss_model dss_model);
Tomi Valkeinenede92692015-06-04 14:12:16 +0300332void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530333#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300334static inline int dpi_init_port(struct platform_device *pdev,
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300335 struct device_node *port, enum dss_model dss_model)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530336{
337 return 0;
338}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300339static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530340{
341}
342#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200343
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200344/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200345int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300346void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200348
Tomi Valkeinen5034b1f2015-11-05 20:06:06 +0200349int dispc_runtime_get(void);
350void dispc_runtime_put(void);
351
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200352void dispc_enable_sidle(void);
353void dispc_disable_sidle(void);
354
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200355void dispc_lcd_enable_signal(bool enable);
356void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300357void dispc_enable_fifomerge(bool enable);
358void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300359
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200360typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
361 unsigned long pck, void *data);
362bool dispc_div_calc(unsigned long dispc,
363 unsigned long pck_min, unsigned long pck_max,
364 dispc_div_calc_func func, void *data);
365
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300366bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300367int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
368 struct dispc_clock_info *cinfo);
369
370
Jyri Sarha864050c2017-03-24 16:47:52 +0200371void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
372 u32 high);
373void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300374 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
375 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300376
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530377void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200378 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300379int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000380 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300381void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530383u32 dispc_wb_get_framedone_irq(void);
384bool dispc_wb_go_busy(void);
385void dispc_wb_go(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530386void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530387int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300388 bool mem_to_mem, const struct videomode *vm);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530389
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200391int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300392void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200393
Mythri P Kc3198a52011-03-12 12:04:27 +0530394/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530395int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300396void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530397
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200398int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300399void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200400
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200401
402#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
403static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
404{
405 int b;
406 for (b = 0; b < 32; ++b) {
407 if (irqstatus & (1 << b))
408 irq_arr[b]++;
409 }
410}
411#endif
412
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300413/* PLL */
414typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
415 unsigned long clkdco, void *data);
416typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
417 void *data);
418
419int dss_pll_register(struct dss_pll *pll);
420void dss_pll_unregister(struct dss_pll *pll);
421struct dss_pll *dss_pll_find(const char *name);
Tomi Valkeinen5670bd72016-05-18 12:42:09 +0300422struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
423unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300424int dss_pll_enable(struct dss_pll *pll);
425void dss_pll_disable(struct dss_pll *pll);
426int dss_pll_set_config(struct dss_pll *pll,
427 const struct dss_pll_clock_info *cinfo);
428
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300429bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300430 unsigned long out_min, unsigned long out_max,
431 dss_hsdiv_calc_func func, void *data);
Tomi Valkeinencd0715f2016-05-17 21:23:37 +0300432bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300433 unsigned long pll_min, unsigned long pll_max,
434 dss_pll_calc_func func, void *data);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300435
436bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
Tomi Valkeinenc1077512016-05-18 11:15:21 +0300437 unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
Tomi Valkeinenc17dc0e2016-05-18 10:45:20 +0300438
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300439int dss_pll_write_config_type_a(struct dss_pll *pll,
440 const struct dss_pll_clock_info *cinfo);
441int dss_pll_write_config_type_b(struct dss_pll *pll,
442 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200443int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300444
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200445#endif