blob: 4e69cf52a57969eae261454b87f999a83003832a [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Matan Barakdd41cc32014-03-19 18:11:53 +020080static uint8_t num_vfs[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030081static int num_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020082module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
83MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
84 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000085
Matan Barakdd41cc32014-03-19 18:11:53 +020086static uint8_t probe_vf[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030087static int probe_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020088module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
89MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
90 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000091
Jack Morgenstein3c439b52012-12-06 17:12:00 +000092int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000093module_param_named(log_num_mgm_entry_size,
94 mlx4_log_num_mgm_entry_size, int, 0444);
95MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
96 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000097 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000098 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +000099 " To activate device managed"
100 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000101
Eyal Perrybe902ab2013-12-19 21:20:15 +0200102static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000103module_param(enable_64b_cqe_eqe, bool, 0444);
104MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200105 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000106
Ido Shamay77507aa2014-09-18 11:50:59 +0300107#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
Matan Barak7d077cd2014-12-11 10:58:00 +0200108 MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
109 MLX4_FUNC_CAP_DMFS_A0_STATIC)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000110
Yishai Hadas55ad3592015-01-25 16:59:42 +0200111#define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV)
112
Bill Pembertonf57e6842012-12-03 09:23:15 -0500113static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 DRV_NAME ": Mellanox ConnectX core driver v"
115 DRV_VERSION " (" DRV_RELDATE ")\n";
116
117static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000118 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700119 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300120 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700121 .num_cq = 1 << 16,
122 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000123 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000124 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700125};
126
Amir Vadai2599d852014-07-22 15:44:11 +0300127static struct mlx4_profile low_mem_profile = {
128 .num_qp = 1 << 17,
129 .num_srq = 1 << 6,
130 .rdmarc_per_qp = 1 << 4,
131 .num_cq = 1 << 8,
132 .num_mcg = 1 << 8,
133 .num_mpt = 1 << 9,
134 .num_mtt = 1 << 7,
135};
136
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000137static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700138module_param_named(log_num_mac, log_num_mac, int, 0444);
139MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
140
141static int log_num_vlan;
142module_param_named(log_num_vlan, log_num_vlan, int, 0444);
143MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200144/* Log2 max number of VLANs per ETH port (0-7) */
145#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300146#define MLX4_MIN_LOG_NUM_VLANS 0
147#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700148
Rusty Russelleb939922011-12-19 14:08:01 +0000149static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700150module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300151MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700152
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000153int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700154module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200155MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700156
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000157static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000158static int arr_argc = 2;
159module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000160MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
161 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000162
163struct mlx4_port_config {
164 struct list_head list;
165 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
166 struct pci_dev *pdev;
167};
168
Amir Vadai97989352014-03-06 18:28:17 +0200169static atomic_t pf_loading = ATOMIC_INIT(0);
170
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700171int mlx4_check_port_params(struct mlx4_dev *dev,
172 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700173{
174 int i;
175
Yuval Shaia0b997652014-12-13 10:18:40 -0800176 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
177 for (i = 0; i < dev->caps.num_ports - 1; i++) {
178 if (port_type[i] != port_type[i + 1]) {
Joe Perches1a91de22014-05-07 12:52:57 -0700179 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700180 return -EINVAL;
181 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700182 }
183 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700184
185 for (i = 0; i < dev->caps.num_ports; i++) {
186 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700187 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
188 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700189 return -EINVAL;
190 }
191 }
192 return 0;
193}
194
195static void mlx4_set_port_mask(struct mlx4_dev *dev)
196{
197 int i;
198
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700199 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000200 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700201}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000202
Matan Barak7ae0e402014-11-13 14:45:32 +0200203enum {
204 MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
205};
206
207static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
208{
209 int err = 0;
210 struct mlx4_func func;
211
212 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
213 err = mlx4_QUERY_FUNC(dev, &func, 0);
214 if (err) {
215 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
216 return err;
217 }
218 dev_cap->max_eqs = func.max_eq;
219 dev_cap->reserved_eqs = func.rsvd_eqs;
220 dev_cap->reserved_uars = func.rsvd_uars;
221 err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
222 }
223 return err;
224}
225
Ido Shamay77507aa2014-09-18 11:50:59 +0300226static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
227{
228 struct mlx4_caps *dev_cap = &dev->caps;
229
230 /* FW not supporting or cancelled by user */
231 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
232 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
233 return;
234
235 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
236 * When FW has NCSI it may decide not to report 64B CQE/EQEs
237 */
238 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
239 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
240 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
241 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
242 return;
243 }
244
245 if (cache_line_size() == 128 || cache_line_size() == 256) {
246 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
247 /* Changing the real data inside CQE size to 32B */
248 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
249 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
250
251 if (mlx4_is_master(dev))
252 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
253 } else {
Or Gerlitz0fab5412015-02-03 17:57:17 +0200254 if (cache_line_size() != 32 && cache_line_size() != 64)
255 mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
Ido Shamay77507aa2014-09-18 11:50:59 +0300256 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
257 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
258 }
259}
260
Matan Barak431df8c2014-12-11 10:57:59 +0200261static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
262 struct mlx4_port_cap *port_cap)
263{
264 dev->caps.vl_cap[port] = port_cap->max_vl;
265 dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu;
266 dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids;
267 dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
268 /* set gid and pkey table operating lengths by default
269 * to non-sriov values
270 */
271 dev->caps.gid_table_len[port] = port_cap->max_gids;
272 dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
273 dev->caps.port_width_cap[port] = port_cap->max_port_width;
274 dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu;
275 dev->caps.def_mac[port] = port_cap->def_mac;
276 dev->caps.supported_type[port] = port_cap->supported_port_types;
277 dev->caps.suggested_type[port] = port_cap->suggested_type;
278 dev->caps.default_sense[port] = port_cap->default_sense;
279 dev->caps.trans_type[port] = port_cap->trans_type;
280 dev->caps.vendor_oui[port] = port_cap->vendor_oui;
281 dev->caps.wavelength[port] = port_cap->wavelength;
282 dev->caps.trans_code[port] = port_cap->trans_code;
283
284 return 0;
285}
286
287static int mlx4_dev_port(struct mlx4_dev *dev, int port,
288 struct mlx4_port_cap *port_cap)
289{
290 int err = 0;
291
292 err = mlx4_QUERY_PORT(dev, port, port_cap);
293
294 if (err)
295 mlx4_err(dev, "QUERY_PORT command failed.\n");
296
297 return err;
298}
299
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300300static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
301{
302 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
303 return;
304
305 if (mlx4_is_mfunc(dev)) {
306 mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
307 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
308 return;
309 }
310
311 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
312 mlx4_dbg(dev,
313 "Keep FCS is not supported - Disabling Ignore FCS");
314 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
315 return;
316 }
317}
318
Matan Barak431df8c2014-12-11 10:57:59 +0200319#define MLX4_A0_STEERING_TABLE_SIZE 256
Roland Dreier3d73c282007-10-10 15:43:54 -0700320static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700321{
322 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700323 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700324
325 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
326 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700327 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700328 return err;
329 }
Or Gerlitzc78e25e2014-12-14 16:18:05 +0200330 mlx4_dev_cap_dump(dev, dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -0700331
332 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700333 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700334 dev_cap->min_page_sz, PAGE_SIZE);
335 return -ENODEV;
336 }
337 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700338 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700339 dev_cap->num_ports, MLX4_MAX_PORTS);
340 return -ENODEV;
341 }
342
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200343 if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700344 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700345 dev_cap->uar_size,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200346 (unsigned long long)
347 pci_resource_len(dev->persist->pdev, 2));
Roland Dreier225c7b12007-05-08 18:00:38 -0700348 return -ENODEV;
349 }
350
351 dev->caps.num_ports = dev_cap->num_ports;
Matan Barak7ae0e402014-11-13 14:45:32 +0200352 dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
353 dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
354 dev->caps.num_sys_eqs :
355 MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700356 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak431df8c2014-12-11 10:57:59 +0200357 err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
358 if (err) {
359 mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
360 return err;
361 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700362 }
363
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000364 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700365 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700366 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
367 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
368 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
369 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
370 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
371 dev->caps.max_wqes = dev_cap->max_qp_sz;
372 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700373 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
374 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
375 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
376 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
377 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700378 /*
379 * Subtract 1 from the limit because we need to allocate a
380 * spare CQE so the HCA HW can tell the difference between an
381 * empty CQ and a full CQ.
382 */
383 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
384 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
385 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000386 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700387 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000388
389 /* The first 128 UARs are used for EQ doorbells */
390 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700391 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700392 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
393 dev_cap->reserved_xrcds : 0;
394 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
395 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000396 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
397
Dotan Barak149983af2007-06-26 15:55:28 +0300398 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700399 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
400 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300401 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700402 dev->caps.bmme_flags = dev_cap->bmme_flags;
403 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700404 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700405 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300406 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700407
Roland Dreierca3e57a2012-09-27 09:53:05 -0700408 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
409 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000410 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700411 /* Don't do sense port on multifunction devices (for now at least) */
412 if (mlx4_is_mfunc(dev))
413 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000414
Amir Vadai2599d852014-07-22 15:44:11 +0300415 if (mlx4_low_memory_profile()) {
416 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
417 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
418 } else {
419 dev->caps.log_num_macs = log_num_mac;
420 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
421 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700422
423 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000424 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
425 if (dev->caps.supported_type[i]) {
426 /* if only ETH is supported - assign ETH */
427 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
428 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300429 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000430 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300431 MLX4_PORT_TYPE_IB)
432 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000433 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300434 /* if IB and ETH are supported, we set the port
435 * type according to user selection of port type;
436 * if user selected none, take the FW hint */
437 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000438 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
439 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000440 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300441 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000442 }
443 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000444 /*
445 * Link sensing is allowed on the port if 3 conditions are true:
446 * 1. Both protocols are supported on the port.
447 * 2. Different types are supported on the port
448 * 3. FW declared that it supports link sensing
449 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700450 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000451 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000452 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000453 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700454
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000455 /*
456 * If "default_sense" bit is set, we move the port to "AUTO" mode
457 * and perform sense_port FW command to try and set the correct
458 * port type from beginning
459 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000460 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000461 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
462 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
463 mlx4_SENSE_PORT(dev, i, &sensed_port);
464 if (sensed_port != MLX4_PORT_TYPE_NONE)
465 dev->caps.port_type[i] = sensed_port;
466 } else {
467 dev->caps.possible_type[i] = dev->caps.port_type[i];
468 }
469
Matan Barak431df8c2014-12-11 10:57:59 +0200470 if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
471 dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
Joe Perches1a91de22014-05-07 12:52:57 -0700472 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700473 i, 1 << dev->caps.log_num_macs);
474 }
Matan Barak431df8c2014-12-11 10:57:59 +0200475 if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
476 dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
Joe Perches1a91de22014-05-07 12:52:57 -0700477 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700478 i, 1 << dev->caps.log_num_vlans);
479 }
480 }
481
Eran Ben Elisha47d84172015-06-15 17:58:58 +0300482 dev->caps.max_counters = dev_cap->max_counters;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000483
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700484 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
485 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
486 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
487 (1 << dev->caps.log_num_macs) *
488 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700489 dev->caps.num_ports;
490 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
Matan Barak7d077cd2014-12-11 10:58:00 +0200491
492 if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
493 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
494 dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
495 else
496 dev->caps.dmfs_high_rate_qpn_base =
497 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
498
499 if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
500 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
501 dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
502 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
503 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
504 } else {
505 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
506 dev->caps.dmfs_high_rate_qpn_base =
507 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
508 dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
509 }
510
Or Gerlitzfc31e252015-03-18 14:57:34 +0200511 dev->caps.rl_caps = dev_cap->rl_caps;
512
Matan Barakd57febe2014-12-11 10:57:57 +0200513 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
Matan Barak7d077cd2014-12-11 10:58:00 +0200514 dev->caps.dmfs_high_rate_qpn_range;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700515
516 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
517 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
518 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
519 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
520
Jack Morgensteine2c76822012-08-03 08:40:41 +0000521 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000522
Jack Morgensteinb3051322013-08-01 19:55:01 +0300523 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000524 if (dev_cap->flags &
525 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
526 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
527 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
528 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
529 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300530
531 if (dev_cap->flags2 &
532 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
533 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
534 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
535 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
536 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
537 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000538 }
539
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000540 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000541 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
542 mlx4_is_master(dev))
543 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
544
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200545 if (!mlx4_is_slave(dev)) {
Ido Shamay77507aa2014-09-18 11:50:59 +0300546 mlx4_enable_cqe_eqe_stride(dev);
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200547 dev->caps.alloc_res_qp_mask =
Matan Barakd57febe2014-12-11 10:57:57 +0200548 (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
549 MLX4_RESERVE_A0_QP;
Ido Shamay3742cc62015-04-02 16:31:17 +0300550
551 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
552 dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
553 mlx4_warn(dev, "Old device ETS support detected\n");
554 mlx4_warn(dev, "Consider upgrading device FW.\n");
555 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
556 }
557
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200558 } else {
559 dev->caps.alloc_res_qp_mask = 0;
560 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300561
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300562 mlx4_enable_ignore_fcs(dev);
563
Roland Dreier225c7b12007-05-08 18:00:38 -0700564 return 0;
565}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200566
567static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
568 enum pci_bus_speed *speed,
569 enum pcie_link_width *width)
570{
571 u32 lnkcap1, lnkcap2;
572 int err1, err2;
573
574#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
575
576 *speed = PCI_SPEED_UNKNOWN;
577 *width = PCIE_LNK_WIDTH_UNKNOWN;
578
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200579 err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP,
580 &lnkcap1);
581 err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2,
582 &lnkcap2);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200583 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
584 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
585 *speed = PCIE_SPEED_8_0GT;
586 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
587 *speed = PCIE_SPEED_5_0GT;
588 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
589 *speed = PCIE_SPEED_2_5GT;
590 }
591 if (!err1) {
592 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
593 if (!lnkcap2) { /* pre-r3.0 */
594 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
595 *speed = PCIE_SPEED_5_0GT;
596 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
597 *speed = PCIE_SPEED_2_5GT;
598 }
599 }
600
601 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
602 return err1 ? err1 :
603 err2 ? err2 : -EINVAL;
604 }
605 return 0;
606}
607
608static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
609{
610 enum pcie_link_width width, width_cap;
611 enum pci_bus_speed speed, speed_cap;
612 int err;
613
614#define PCIE_SPEED_STR(speed) \
615 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
616 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
617 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
618 "Unknown")
619
620 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
621 if (err) {
622 mlx4_warn(dev,
623 "Unable to determine PCIe device BW capabilities\n");
624 return;
625 }
626
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200627 err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200628 if (err || speed == PCI_SPEED_UNKNOWN ||
629 width == PCIE_LNK_WIDTH_UNKNOWN) {
630 mlx4_warn(dev,
631 "Unable to determine PCI device chain minimum BW\n");
632 return;
633 }
634
635 if (width != width_cap || speed != speed_cap)
636 mlx4_warn(dev,
637 "PCIe BW is different than device's capability\n");
638
639 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
640 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
641 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
642 width, width_cap);
643 return;
644}
645
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000646/*The function checks if there are live vf, return the num of them*/
647static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
648{
649 struct mlx4_priv *priv = mlx4_priv(dev);
650 struct mlx4_slave_state *s_state;
651 int i;
652 int ret = 0;
653
654 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
655 s_state = &priv->mfunc.master.slave_state[i];
656 if (s_state->active && s_state->last_cmd !=
657 MLX4_COMM_CMD_RESET) {
658 mlx4_warn(dev, "%s: slave: %d is still active\n",
659 __func__, i);
660 ret++;
661 }
662 }
663 return ret;
664}
665
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300666int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
667{
668 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000669
670 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
671 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300672 return -EINVAL;
673
Jack Morgenstein47605df2012-08-03 08:40:57 +0000674 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300675 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000676 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300677 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000678 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300679 *qkey = qk;
680 return 0;
681}
682EXPORT_SYMBOL(mlx4_get_parav_qkey);
683
Jack Morgenstein54679e12012-08-03 08:40:43 +0000684void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
685{
686 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
687
688 if (!mlx4_is_master(dev))
689 return;
690
691 priv->virt2phys_pkey[slave][port - 1][i] = val;
692}
693EXPORT_SYMBOL(mlx4_sync_pkey_table);
694
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000695void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
696{
697 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
698
699 if (!mlx4_is_master(dev))
700 return;
701
702 priv->slave_node_guids[slave] = guid;
703}
704EXPORT_SYMBOL(mlx4_put_slave_node_guid);
705
706__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
707{
708 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
709
710 if (!mlx4_is_master(dev))
711 return 0;
712
713 return priv->slave_node_guids[slave];
714}
715EXPORT_SYMBOL(mlx4_get_slave_node_guid);
716
Roland Dreiere10903b2012-02-26 01:48:12 -0800717int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000718{
719 struct mlx4_priv *priv = mlx4_priv(dev);
720 struct mlx4_slave_state *s_slave;
721
722 if (!mlx4_is_master(dev))
723 return 0;
724
725 s_slave = &priv->mfunc.master.slave_state[slave];
726 return !!s_slave->active;
727}
728EXPORT_SYMBOL(mlx4_is_slave_active);
729
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000730static void slave_adjust_steering_mode(struct mlx4_dev *dev,
731 struct mlx4_dev_cap *dev_cap,
732 struct mlx4_init_hca_param *hca_param)
733{
734 dev->caps.steering_mode = hca_param->steering_mode;
735 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
736 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
737 dev->caps.fs_log_max_ucast_qp_range_size =
738 dev_cap->fs_log_max_ucast_qp_range_size;
739 } else
740 dev->caps.num_qp_per_mgm =
741 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
742
743 mlx4_dbg(dev, "Steering mode is: %s\n",
744 mlx4_steering_mode_str(dev->caps.steering_mode));
745}
746
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000747static int mlx4_slave_cap(struct mlx4_dev *dev)
748{
749 int err;
750 u32 page_size;
751 struct mlx4_dev_cap dev_cap;
752 struct mlx4_func_cap func_cap;
753 struct mlx4_init_hca_param hca_param;
Matan Barak225c6c82014-11-13 14:45:28 +0200754 u8 i;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000755
756 memset(&hca_param, 0, sizeof(hca_param));
757 err = mlx4_QUERY_HCA(dev, &hca_param);
758 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700759 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000760 return err;
761 }
762
Eyal Perry483e0132014-05-14 12:15:14 +0300763 /* fail if the hca has an unknown global capability
764 * at this time global_caps should be always zeroed
765 */
766 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000767 mlx4_err(dev, "Unknown hca global capabilities\n");
768 return -ENOSYS;
769 }
770
771 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
772
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000773 dev->caps.hca_core_clock = hca_param.hca_core_clock;
774
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000775 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000776 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000777 err = mlx4_dev_cap(dev, &dev_cap);
778 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700779 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000780 return err;
781 }
782
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000783 err = mlx4_QUERY_FW(dev);
784 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700785 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000786
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000787 page_size = ~dev->caps.page_size_cap + 1;
788 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
789 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700790 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000791 page_size, PAGE_SIZE);
792 return -ENODEV;
793 }
794
795 /* slave gets uar page size from QUERY_HCA fw command */
796 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
797
798 /* TODO: relax this assumption */
799 if (dev->caps.uar_page_size != PAGE_SIZE) {
800 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
801 dev->caps.uar_page_size, PAGE_SIZE);
802 return -ENODEV;
803 }
804
805 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000806 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000807 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700808 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
809 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000810 return err;
811 }
812
813 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
814 PF_CONTEXT_BEHAVIOUR_MASK) {
Matan Barak7d077cd2014-12-11 10:58:00 +0200815 mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
816 func_cap.pf_context_behaviour, PF_CONTEXT_BEHAVIOUR_MASK);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000817 return -ENOSYS;
818 }
819
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000820 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200821 dev->quotas.qp = func_cap.qp_quota;
822 dev->quotas.srq = func_cap.srq_quota;
823 dev->quotas.cq = func_cap.cq_quota;
824 dev->quotas.mpt = func_cap.mpt_quota;
825 dev->quotas.mtt = func_cap.mtt_quota;
826 dev->caps.num_qps = 1 << hca_param.log_num_qps;
827 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
828 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
829 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
830 dev->caps.num_eqs = func_cap.max_eq;
831 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200832 dev->caps.reserved_lkey = func_cap.reserved_lkey;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000833 dev->caps.num_pds = MLX4_NUM_PDS;
834 dev->caps.num_mgms = 0;
835 dev->caps.num_amgms = 0;
836
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000837 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700838 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
839 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000840 return -ENODEV;
841 }
842
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300843 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000844 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
845 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
846 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
847 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
848
849 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300850 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
851 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000852 err = -ENOMEM;
853 goto err_mem;
854 }
855
Jack Morgenstein66349612012-06-19 11:21:44 +0300856 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak225c6c82014-11-13 14:45:28 +0200857 err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000858 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700859 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
860 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000861 goto err_mem;
862 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300863 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000864 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
865 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
866 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
867 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000868 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200869 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Jack Morgenstein66349612012-06-19 11:21:44 +0300870 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
871 &dev->caps.gid_table_len[i],
872 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000873 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300874 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000875
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000876 if (dev->caps.uar_page_size * (dev->caps.num_uars -
877 dev->caps.reserved_uars) >
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200878 pci_resource_len(dev->persist->pdev,
879 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700880 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000881 dev->caps.uar_page_size * dev->caps.num_uars,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200882 (unsigned long long)
883 pci_resource_len(dev->persist->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000884 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000885 }
886
Or Gerlitz08ff3232012-10-21 14:59:24 +0000887 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
888 dev->caps.eqe_size = 64;
889 dev->caps.eqe_factor = 1;
890 } else {
891 dev->caps.eqe_size = 32;
892 dev->caps.eqe_factor = 0;
893 }
894
895 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
896 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300897 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000898 } else {
899 dev->caps.cqe_size = 32;
900 }
901
Ido Shamay77507aa2014-09-18 11:50:59 +0300902 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
903 dev->caps.eqe_size = hca_param.eqe_size;
904 dev->caps.eqe_factor = 0;
905 }
906
907 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
908 dev->caps.cqe_size = hca_param.cqe_size;
909 /* User still need to know when CQE > 32B */
910 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
911 }
912
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300913 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700914 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300915
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000916 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
Ido Shamay802f42a2015-04-02 16:31:06 +0300917 mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
918 hca_param.rss_ip_frags ? "on" : "off");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000919
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200920 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
921 dev->caps.bf_reg_size)
922 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
923
Matan Barakd57febe2014-12-11 10:57:57 +0200924 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
925 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
926
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000927 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000928
929err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300930 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000931 kfree(dev->caps.qp0_tunnel);
932 kfree(dev->caps.qp0_proxy);
933 kfree(dev->caps.qp1_tunnel);
934 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300935 dev->caps.qp0_qkey = NULL;
936 dev->caps.qp0_tunnel = NULL;
937 dev->caps.qp0_proxy = NULL;
938 dev->caps.qp1_tunnel = NULL;
939 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000940
941 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000942}
Roland Dreier225c7b12007-05-08 18:00:38 -0700943
Eyal Perryb046ffe2013-10-15 16:55:24 +0200944static void mlx4_request_modules(struct mlx4_dev *dev)
945{
946 int port;
947 int has_ib_port = false;
948 int has_eth_port = false;
949#define EN_DRV_NAME "mlx4_en"
950#define IB_DRV_NAME "mlx4_ib"
951
952 for (port = 1; port <= dev->caps.num_ports; port++) {
953 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
954 has_ib_port = true;
955 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
956 has_eth_port = true;
957 }
958
Eyal Perryb046ffe2013-10-15 16:55:24 +0200959 if (has_eth_port)
960 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +0300961 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
962 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200963}
964
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700965/*
966 * Change the port configuration of the device.
967 * Every user of this function must hold the port mutex.
968 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700969int mlx4_change_port_types(struct mlx4_dev *dev,
970 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700971{
972 int err = 0;
973 int change = 0;
974 int port;
975
976 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700977 /* Change the port type only if the new type is different
978 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000979 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700980 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700981 }
982 if (change) {
983 mlx4_unregister_device(dev);
984 for (port = 1; port <= dev->caps.num_ports; port++) {
985 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000986 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300987 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700988 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700989 mlx4_err(dev, "Failed to set port %d, aborting\n",
990 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700991 goto out;
992 }
993 }
994 mlx4_set_port_mask(dev);
995 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +0200996 if (err) {
997 mlx4_err(dev, "Failed to register device\n");
998 goto out;
999 }
1000 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001001 }
1002
1003out:
1004 return err;
1005}
1006
1007static ssize_t show_port_type(struct device *dev,
1008 struct device_attribute *attr,
1009 char *buf)
1010{
1011 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1012 port_attr);
1013 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001014 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001015
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001016 sprintf(type, "%s",
1017 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
1018 "ib" : "eth");
1019 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
1020 sprintf(buf, "auto (%s)\n", type);
1021 else
1022 sprintf(buf, "%s\n", type);
1023
1024 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001025}
1026
1027static ssize_t set_port_type(struct device *dev,
1028 struct device_attribute *attr,
1029 const char *buf, size_t count)
1030{
1031 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1032 port_attr);
1033 struct mlx4_dev *mdev = info->dev;
1034 struct mlx4_priv *priv = mlx4_priv(mdev);
1035 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001036 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Amir Vadai0a984552014-11-02 16:26:14 +02001037 static DEFINE_MUTEX(set_port_type_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001038 int i;
1039 int err = 0;
1040
Amir Vadai0a984552014-11-02 16:26:14 +02001041 mutex_lock(&set_port_type_mutex);
1042
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001043 if (!strcmp(buf, "ib\n"))
1044 info->tmp_type = MLX4_PORT_TYPE_IB;
1045 else if (!strcmp(buf, "eth\n"))
1046 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001047 else if (!strcmp(buf, "auto\n"))
1048 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001049 else {
1050 mlx4_err(mdev, "%s is not supported port type\n", buf);
Amir Vadai0a984552014-11-02 16:26:14 +02001051 err = -EINVAL;
1052 goto err_out;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001053 }
1054
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001055 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001056 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001057 /* Possible type is always the one that was delivered */
1058 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001059
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001060 for (i = 0; i < mdev->caps.num_ports; i++) {
1061 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
1062 mdev->caps.possible_type[i+1];
1063 if (types[i] == MLX4_PORT_TYPE_AUTO)
1064 types[i] = mdev->caps.port_type[i+1];
1065 }
1066
Yevgeny Petrilin58a60162011-12-19 04:00:26 +00001067 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
1068 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001069 for (i = 1; i <= mdev->caps.num_ports; i++) {
1070 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
1071 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
1072 err = -EINVAL;
1073 }
1074 }
1075 }
1076 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001077 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001078 goto out;
1079 }
1080
1081 mlx4_do_sense_ports(mdev, new_types, types);
1082
1083 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001084 if (err)
1085 goto out;
1086
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001087 /* We are about to apply the changes after the configuration
1088 * was verified, no need to remember the temporary types
1089 * any more */
1090 for (i = 0; i < mdev->caps.num_ports; i++)
1091 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001092
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001093 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001094
1095out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001096 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001097 mutex_unlock(&priv->port_mutex);
Amir Vadai0a984552014-11-02 16:26:14 +02001098err_out:
1099 mutex_unlock(&set_port_type_mutex);
1100
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001101 return err ? err : count;
1102}
1103
Or Gerlitz096335b2012-01-11 19:02:17 +02001104enum ibta_mtu {
1105 IB_MTU_256 = 1,
1106 IB_MTU_512 = 2,
1107 IB_MTU_1024 = 3,
1108 IB_MTU_2048 = 4,
1109 IB_MTU_4096 = 5
1110};
1111
1112static inline int int_to_ibta_mtu(int mtu)
1113{
1114 switch (mtu) {
1115 case 256: return IB_MTU_256;
1116 case 512: return IB_MTU_512;
1117 case 1024: return IB_MTU_1024;
1118 case 2048: return IB_MTU_2048;
1119 case 4096: return IB_MTU_4096;
1120 default: return -1;
1121 }
1122}
1123
1124static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
1125{
1126 switch (mtu) {
1127 case IB_MTU_256: return 256;
1128 case IB_MTU_512: return 512;
1129 case IB_MTU_1024: return 1024;
1130 case IB_MTU_2048: return 2048;
1131 case IB_MTU_4096: return 4096;
1132 default: return -1;
1133 }
1134}
1135
1136static ssize_t show_port_ib_mtu(struct device *dev,
1137 struct device_attribute *attr,
1138 char *buf)
1139{
1140 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1141 port_mtu_attr);
1142 struct mlx4_dev *mdev = info->dev;
1143
1144 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1145 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1146
1147 sprintf(buf, "%d\n",
1148 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1149 return strlen(buf);
1150}
1151
1152static ssize_t set_port_ib_mtu(struct device *dev,
1153 struct device_attribute *attr,
1154 const char *buf, size_t count)
1155{
1156 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1157 port_mtu_attr);
1158 struct mlx4_dev *mdev = info->dev;
1159 struct mlx4_priv *priv = mlx4_priv(mdev);
1160 int err, port, mtu, ibta_mtu = -1;
1161
1162 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1163 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1164 return -EINVAL;
1165 }
1166
Dotan Barak618fad92013-06-25 12:09:36 +03001167 err = kstrtoint(buf, 0, &mtu);
1168 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001169 ibta_mtu = int_to_ibta_mtu(mtu);
1170
Dotan Barak618fad92013-06-25 12:09:36 +03001171 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001172 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1173 return -EINVAL;
1174 }
1175
1176 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1177
1178 mlx4_stop_sense(mdev);
1179 mutex_lock(&priv->port_mutex);
1180 mlx4_unregister_device(mdev);
1181 for (port = 1; port <= mdev->caps.num_ports; port++) {
1182 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001183 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001184 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001185 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1186 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001187 goto err_set_port;
1188 }
1189 }
1190 err = mlx4_register_device(mdev);
1191err_set_port:
1192 mutex_unlock(&priv->port_mutex);
1193 mlx4_start_sense(mdev);
1194 return err ? err : count;
1195}
1196
Moni Shoua53f33ae2015-02-03 16:48:33 +02001197int mlx4_bond(struct mlx4_dev *dev)
1198{
1199 int ret = 0;
1200 struct mlx4_priv *priv = mlx4_priv(dev);
1201
1202 mutex_lock(&priv->bond_mutex);
1203
1204 if (!mlx4_is_bonded(dev))
1205 ret = mlx4_do_bond(dev, true);
1206 else
1207 ret = 0;
1208
1209 mutex_unlock(&priv->bond_mutex);
1210 if (ret)
1211 mlx4_err(dev, "Failed to bond device: %d\n", ret);
1212 else
1213 mlx4_dbg(dev, "Device is bonded\n");
1214 return ret;
1215}
1216EXPORT_SYMBOL_GPL(mlx4_bond);
1217
1218int mlx4_unbond(struct mlx4_dev *dev)
1219{
1220 int ret = 0;
1221 struct mlx4_priv *priv = mlx4_priv(dev);
1222
1223 mutex_lock(&priv->bond_mutex);
1224
1225 if (mlx4_is_bonded(dev))
1226 ret = mlx4_do_bond(dev, false);
1227
1228 mutex_unlock(&priv->bond_mutex);
1229 if (ret)
1230 mlx4_err(dev, "Failed to unbond device: %d\n", ret);
1231 else
1232 mlx4_dbg(dev, "Device is unbonded\n");
1233 return ret;
1234}
1235EXPORT_SYMBOL_GPL(mlx4_unbond);
1236
1237
1238int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
1239{
1240 u8 port1 = v2p->port1;
1241 u8 port2 = v2p->port2;
1242 struct mlx4_priv *priv = mlx4_priv(dev);
1243 int err;
1244
1245 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
1246 return -ENOTSUPP;
1247
1248 mutex_lock(&priv->bond_mutex);
1249
1250 /* zero means keep current mapping for this port */
1251 if (port1 == 0)
1252 port1 = priv->v2p.port1;
1253 if (port2 == 0)
1254 port2 = priv->v2p.port2;
1255
1256 if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
1257 (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
1258 (port1 == 2 && port2 == 1)) {
1259 /* besides boundary checks cross mapping makes
1260 * no sense and therefore not allowed */
1261 err = -EINVAL;
1262 } else if ((port1 == priv->v2p.port1) &&
1263 (port2 == priv->v2p.port2)) {
1264 err = 0;
1265 } else {
1266 err = mlx4_virt2phy_port_map(dev, port1, port2);
1267 if (!err) {
1268 mlx4_dbg(dev, "port map changed: [%d][%d]\n",
1269 port1, port2);
1270 priv->v2p.port1 = port1;
1271 priv->v2p.port2 = port2;
1272 } else {
1273 mlx4_err(dev, "Failed to change port mape: %d\n", err);
1274 }
1275 }
1276
1277 mutex_unlock(&priv->bond_mutex);
1278 return err;
1279}
1280EXPORT_SYMBOL_GPL(mlx4_port_map_set);
1281
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001282static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001283{
1284 struct mlx4_priv *priv = mlx4_priv(dev);
1285 int err;
1286
1287 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001288 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001289 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001290 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001291 return -ENOMEM;
1292 }
1293
1294 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1295 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001296 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001297 goto err_free;
1298 }
1299
1300 err = mlx4_RUN_FW(dev);
1301 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001302 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001303 goto err_unmap_fa;
1304 }
1305
1306 return 0;
1307
1308err_unmap_fa:
1309 mlx4_UNMAP_FA(dev);
1310
1311err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001312 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001313 return err;
1314}
1315
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001316static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1317 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001318{
1319 struct mlx4_priv *priv = mlx4_priv(dev);
1320 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001321 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001322
1323 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1324 cmpt_base +
1325 ((u64) (MLX4_CMPT_TYPE_QP *
1326 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1327 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001328 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1329 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001330 if (err)
1331 goto err;
1332
1333 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1334 cmpt_base +
1335 ((u64) (MLX4_CMPT_TYPE_SRQ *
1336 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1337 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001338 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001339 if (err)
1340 goto err_qp;
1341
1342 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1343 cmpt_base +
1344 ((u64) (MLX4_CMPT_TYPE_CQ *
1345 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1346 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001347 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001348 if (err)
1349 goto err_srq;
1350
Matan Barak7ae0e402014-11-13 14:45:32 +02001351 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001352 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1353 cmpt_base +
1354 ((u64) (MLX4_CMPT_TYPE_EQ *
1355 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001356 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001357 if (err)
1358 goto err_cq;
1359
1360 return 0;
1361
1362err_cq:
1363 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1364
1365err_srq:
1366 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1367
1368err_qp:
1369 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1370
1371err:
1372 return err;
1373}
1374
Roland Dreier3d73c282007-10-10 15:43:54 -07001375static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1376 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001377{
1378 struct mlx4_priv *priv = mlx4_priv(dev);
1379 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001380 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001381 int err;
1382
1383 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1384 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001385 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001386 return err;
1387 }
1388
Joe Perches1a91de22014-05-07 12:52:57 -07001389 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001390 (unsigned long long) icm_size >> 10,
1391 (unsigned long long) aux_pages << 2);
1392
1393 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001394 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001395 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001396 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001397 return -ENOMEM;
1398 }
1399
1400 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1401 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001402 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001403 goto err_free_aux;
1404 }
1405
1406 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1407 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001408 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001409 goto err_unmap_aux;
1410 }
1411
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001412
Matan Barak7ae0e402014-11-13 14:45:32 +02001413 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001414 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1415 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001416 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001417 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001418 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001419 goto err_unmap_cmpt;
1420 }
1421
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001422 /*
1423 * Reserved MTT entries must be aligned up to a cacheline
1424 * boundary, since the FW will write to them, while the driver
1425 * writes to all other MTT entries. (The variable
1426 * dev->caps.mtt_entry_sz below is really the MTT segment
1427 * size, not the raw entry size)
1428 */
1429 dev->caps.reserved_mtts =
1430 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1431 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1432
Roland Dreier225c7b12007-05-08 18:00:38 -07001433 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1434 init_hca->mtt_base,
1435 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001436 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001437 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001438 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001439 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001440 goto err_unmap_eq;
1441 }
1442
1443 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1444 init_hca->dmpt_base,
1445 dev_cap->dmpt_entry_sz,
1446 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001447 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001448 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001449 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001450 goto err_unmap_mtt;
1451 }
1452
1453 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1454 init_hca->qpc_base,
1455 dev_cap->qpc_entry_sz,
1456 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001457 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1458 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001459 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001460 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001461 goto err_unmap_dmpt;
1462 }
1463
1464 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1465 init_hca->auxc_base,
1466 dev_cap->aux_entry_sz,
1467 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001468 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1469 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001470 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001471 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001472 goto err_unmap_qp;
1473 }
1474
1475 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1476 init_hca->altc_base,
1477 dev_cap->altc_entry_sz,
1478 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001479 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1480 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001481 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001482 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001483 goto err_unmap_auxc;
1484 }
1485
1486 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1487 init_hca->rdmarc_base,
1488 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1489 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001490 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1491 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001492 if (err) {
1493 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1494 goto err_unmap_altc;
1495 }
1496
1497 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1498 init_hca->cqc_base,
1499 dev_cap->cqc_entry_sz,
1500 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001501 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001502 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001503 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001504 goto err_unmap_rdmarc;
1505 }
1506
1507 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1508 init_hca->srqc_base,
1509 dev_cap->srq_entry_sz,
1510 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001511 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001512 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001513 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001514 goto err_unmap_cq;
1515 }
1516
1517 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001518 * For flow steering device managed mode it is required to use
1519 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1520 * required, but for simplicity just map the whole multicast
1521 * group table now. The table isn't very big and it's a lot
1522 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001523 */
1524 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001525 init_hca->mc_base,
1526 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001527 dev->caps.num_mgms + dev->caps.num_amgms,
1528 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001529 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001530 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001531 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001532 goto err_unmap_srq;
1533 }
1534
1535 return 0;
1536
1537err_unmap_srq:
1538 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1539
1540err_unmap_cq:
1541 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1542
1543err_unmap_rdmarc:
1544 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1545
1546err_unmap_altc:
1547 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1548
1549err_unmap_auxc:
1550 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1551
1552err_unmap_qp:
1553 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1554
1555err_unmap_dmpt:
1556 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1557
1558err_unmap_mtt:
1559 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1560
1561err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001562 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001563
1564err_unmap_cmpt:
1565 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1566 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1567 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1568 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1569
1570err_unmap_aux:
1571 mlx4_UNMAP_ICM_AUX(dev);
1572
1573err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001574 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001575
1576 return err;
1577}
1578
1579static void mlx4_free_icms(struct mlx4_dev *dev)
1580{
1581 struct mlx4_priv *priv = mlx4_priv(dev);
1582
1583 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1584 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1585 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1586 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1587 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1588 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1589 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1590 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1591 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001592 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001593 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1594 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1595 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1596 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001597
1598 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001599 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001600}
1601
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001602static void mlx4_slave_exit(struct mlx4_dev *dev)
1603{
1604 struct mlx4_priv *priv = mlx4_priv(dev);
1605
Roland Dreierf3d4c892012-09-25 21:24:07 -07001606 mutex_lock(&priv->cmd.slave_cmd_mutex);
Yishai Hadas0cd93022015-01-25 16:59:43 +02001607 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
1608 MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001609 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001610 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001611}
1612
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001613static int map_bf_area(struct mlx4_dev *dev)
1614{
1615 struct mlx4_priv *priv = mlx4_priv(dev);
1616 resource_size_t bf_start;
1617 resource_size_t bf_len;
1618 int err = 0;
1619
Jack Morgenstein3d747472012-02-19 21:38:52 +00001620 if (!dev->caps.bf_reg_size)
1621 return -ENXIO;
1622
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001623 bf_start = pci_resource_start(dev->persist->pdev, 2) +
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001624 (dev->caps.num_uars << PAGE_SHIFT);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001625 bf_len = pci_resource_len(dev->persist->pdev, 2) -
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001626 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001627 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1628 if (!priv->bf_mapping)
1629 err = -ENOMEM;
1630
1631 return err;
1632}
1633
1634static void unmap_bf_area(struct mlx4_dev *dev)
1635{
1636 if (mlx4_priv(dev)->bf_mapping)
1637 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1638}
1639
Amir Vadaiec693d42013-04-23 06:06:49 +00001640cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1641{
1642 u32 clockhi, clocklo, clockhi1;
1643 cycle_t cycles;
1644 int i;
1645 struct mlx4_priv *priv = mlx4_priv(dev);
1646
1647 for (i = 0; i < 10; i++) {
1648 clockhi = swab32(readl(priv->clock_mapping));
1649 clocklo = swab32(readl(priv->clock_mapping + 4));
1650 clockhi1 = swab32(readl(priv->clock_mapping));
1651 if (clockhi == clockhi1)
1652 break;
1653 }
1654
1655 cycles = (u64) clockhi << 32 | (u64) clocklo;
1656
1657 return cycles;
1658}
1659EXPORT_SYMBOL_GPL(mlx4_read_clock);
1660
1661
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001662static int map_internal_clock(struct mlx4_dev *dev)
1663{
1664 struct mlx4_priv *priv = mlx4_priv(dev);
1665
1666 priv->clock_mapping =
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001667 ioremap(pci_resource_start(dev->persist->pdev,
1668 priv->fw.clock_bar) +
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001669 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1670
1671 if (!priv->clock_mapping)
1672 return -ENOMEM;
1673
1674 return 0;
1675}
1676
1677static void unmap_internal_clock(struct mlx4_dev *dev)
1678{
1679 struct mlx4_priv *priv = mlx4_priv(dev);
1680
1681 if (priv->clock_mapping)
1682 iounmap(priv->clock_mapping);
1683}
1684
Roland Dreier225c7b12007-05-08 18:00:38 -07001685static void mlx4_close_hca(struct mlx4_dev *dev)
1686{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001687 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001688 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001689 if (mlx4_is_slave(dev))
1690 mlx4_slave_exit(dev);
1691 else {
1692 mlx4_CLOSE_HCA(dev, 0);
1693 mlx4_free_icms(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02001694 }
1695}
1696
1697static void mlx4_close_fw(struct mlx4_dev *dev)
1698{
1699 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001700 mlx4_UNMAP_FA(dev);
1701 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1702 }
1703}
1704
Yishai Hadas55ad3592015-01-25 16:59:42 +02001705static int mlx4_comm_check_offline(struct mlx4_dev *dev)
1706{
1707#define COMM_CHAN_OFFLINE_OFFSET 0x09
1708
1709 u32 comm_flags;
1710 u32 offline_bit;
1711 unsigned long end;
1712 struct mlx4_priv *priv = mlx4_priv(dev);
1713
1714 end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
1715 while (time_before(jiffies, end)) {
1716 comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
1717 MLX4_COMM_CHAN_FLAGS));
1718 offline_bit = (comm_flags &
1719 (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
1720 if (!offline_bit)
1721 return 0;
1722 /* There are cases as part of AER/Reset flow that PF needs
1723 * around 100 msec to load. We therefore sleep for 100 msec
1724 * to allow other tasks to make use of that CPU during this
1725 * time interval.
1726 */
1727 msleep(100);
1728 }
1729 mlx4_err(dev, "Communication channel is offline.\n");
1730 return -EIO;
1731}
1732
1733static void mlx4_reset_vf_support(struct mlx4_dev *dev)
1734{
1735#define COMM_CHAN_RST_OFFSET 0x1e
1736
1737 struct mlx4_priv *priv = mlx4_priv(dev);
1738 u32 comm_rst;
1739 u32 comm_caps;
1740
1741 comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
1742 MLX4_COMM_CHAN_CAPS));
1743 comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
1744
1745 if (comm_rst)
1746 dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
1747}
1748
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001749static int mlx4_init_slave(struct mlx4_dev *dev)
1750{
1751 struct mlx4_priv *priv = mlx4_priv(dev);
1752 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001753 int ret_from_reset = 0;
1754 u32 slave_read;
1755 u32 cmd_channel_ver;
1756
Amir Vadai97989352014-03-06 18:28:17 +02001757 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001758 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001759 return -EPROBE_DEFER;
1760 }
1761
Roland Dreierf3d4c892012-09-25 21:24:07 -07001762 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001763 priv->cmd.max_cmds = 1;
Yishai Hadas55ad3592015-01-25 16:59:42 +02001764 if (mlx4_comm_check_offline(dev)) {
1765 mlx4_err(dev, "PF is not responsive, skipping initialization\n");
1766 goto err_offline;
1767 }
1768
1769 mlx4_reset_vf_support(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001770 mlx4_warn(dev, "Sending reset\n");
1771 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001772 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001773 /* if we are in the middle of flr the slave will try
1774 * NUM_OF_RESET_RETRIES times before leaving.*/
1775 if (ret_from_reset) {
1776 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001777 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001778 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1779 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001780 } else
1781 goto err;
1782 }
1783
1784 /* check the driver version - the slave I/F revision
1785 * must match the master's */
1786 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1787 cmd_channel_ver = mlx4_comm_get_version();
1788
1789 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1790 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001791 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001792 goto err;
1793 }
1794
1795 mlx4_warn(dev, "Sending vhcr0\n");
1796 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001797 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001798 goto err;
1799 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001800 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001801 goto err;
1802 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001803 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001804 goto err;
Yishai Hadas0cd93022015-01-25 16:59:43 +02001805 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
1806 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001807 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001808
1809 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001810 return 0;
1811
1812err:
Yishai Hadas0cd93022015-01-25 16:59:43 +02001813 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
Yishai Hadas55ad3592015-01-25 16:59:42 +02001814err_offline:
Roland Dreierf3d4c892012-09-25 21:24:07 -07001815 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001816 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001817}
1818
Jack Morgenstein66349612012-06-19 11:21:44 +03001819static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1820{
1821 int i;
1822
1823 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001824 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
1825 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02001826 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001827 else
1828 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03001829 dev->caps.pkey_table_len[i] =
1830 dev->phys_caps.pkey_phys_table_len[i] - 1;
1831 }
1832}
1833
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001834static int choose_log_fs_mgm_entry_size(int qp_per_entry)
1835{
1836 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
1837
1838 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
1839 i++) {
1840 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
1841 break;
1842 }
1843
1844 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
1845}
1846
Matan Barak7d077cd2014-12-11 10:58:00 +02001847static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
1848{
1849 switch (dmfs_high_steer_mode) {
1850 case MLX4_STEERING_DMFS_A0_DEFAULT:
1851 return "default performance";
1852
1853 case MLX4_STEERING_DMFS_A0_DYNAMIC:
1854 return "dynamic hybrid mode";
1855
1856 case MLX4_STEERING_DMFS_A0_STATIC:
1857 return "performance optimized for limited rule configuration (static)";
1858
1859 case MLX4_STEERING_DMFS_A0_DISABLE:
1860 return "disabled performance optimized steering";
1861
1862 case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
1863 return "performance optimized steering not supported";
1864
1865 default:
1866 return "Unrecognized mode";
1867 }
1868}
1869
1870#define MLX4_DMFS_A0_STEERING (1UL << 2)
1871
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001872static void choose_steering_mode(struct mlx4_dev *dev,
1873 struct mlx4_dev_cap *dev_cap)
1874{
Matan Barak7d077cd2014-12-11 10:58:00 +02001875 if (mlx4_log_num_mgm_entry_size <= 0) {
1876 if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
1877 if (dev->caps.dmfs_high_steer_mode ==
1878 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1879 mlx4_err(dev, "DMFS high rate mode not supported\n");
1880 else
1881 dev->caps.dmfs_high_steer_mode =
1882 MLX4_STEERING_DMFS_A0_STATIC;
1883 }
1884 }
1885
1886 if (mlx4_log_num_mgm_entry_size <= 0 &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001887 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001888 (!mlx4_is_mfunc(dev) ||
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001889 (dev_cap->fs_max_num_qp_per_entry >=
1890 (dev->persist->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001891 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
1892 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
1893 dev->oper_log_mgm_entry_size =
1894 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001895 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1896 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
1897 dev->caps.fs_log_max_ucast_qp_range_size =
1898 dev_cap->fs_log_max_ucast_qp_range_size;
1899 } else {
Matan Barak7d077cd2014-12-11 10:58:00 +02001900 if (dev->caps.dmfs_high_steer_mode !=
1901 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1902 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001903 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
1904 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
1905 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
1906 else {
1907 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
1908
1909 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
1910 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07001911 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001912 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001913 dev->oper_log_mgm_entry_size =
1914 mlx4_log_num_mgm_entry_size > 0 ?
1915 mlx4_log_num_mgm_entry_size :
1916 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001917 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
1918 }
Joe Perches1a91de22014-05-07 12:52:57 -07001919 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00001920 mlx4_steering_mode_str(dev->caps.steering_mode),
1921 dev->oper_log_mgm_entry_size,
1922 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001923}
1924
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001925static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
1926 struct mlx4_dev_cap *dev_cap)
1927{
1928 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
Or Gerlitz5eff6da2015-01-15 15:28:54 +02001929 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001930 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
1931 else
1932 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
1933
1934 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
1935 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
1936}
1937
Matan Barak7d077cd2014-12-11 10:58:00 +02001938static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
1939{
1940 int i;
1941 struct mlx4_port_cap port_cap;
1942
1943 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1944 return -EINVAL;
1945
1946 for (i = 1; i <= dev->caps.num_ports; i++) {
1947 if (mlx4_dev_port(dev, i, &port_cap)) {
1948 mlx4_err(dev,
1949 "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n");
1950 } else if ((dev->caps.dmfs_high_steer_mode !=
1951 MLX4_STEERING_DMFS_A0_DEFAULT) &&
1952 (port_cap.dmfs_optimized_state ==
1953 !!(dev->caps.dmfs_high_steer_mode ==
1954 MLX4_STEERING_DMFS_A0_DISABLE))) {
1955 mlx4_err(dev,
1956 "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
1957 dmfs_high_rate_steering_mode_str(
1958 dev->caps.dmfs_high_steer_mode),
1959 (port_cap.dmfs_optimized_state ?
1960 "enabled" : "disabled"));
1961 }
1962 }
1963
1964 return 0;
1965}
1966
Matan Baraka0eacca2014-11-13 14:45:30 +02001967static int mlx4_init_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001968{
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001969 struct mlx4_mod_stat_cfg mlx4_cfg;
Matan Baraka0eacca2014-11-13 14:45:30 +02001970 int err = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001971
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001972 if (!mlx4_is_slave(dev)) {
1973 err = mlx4_QUERY_FW(dev);
1974 if (err) {
1975 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07001976 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001977 else
Joe Perches1a91de22014-05-07 12:52:57 -07001978 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001979 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001980 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001981
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001982 err = mlx4_load_fw(dev);
1983 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001984 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001985 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001986 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001987
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001988 mlx4_cfg.log_pg_sz_m = 1;
1989 mlx4_cfg.log_pg_sz = 0;
1990 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1991 if (err)
1992 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Matan Baraka0eacca2014-11-13 14:45:30 +02001993 }
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001994
Matan Baraka0eacca2014-11-13 14:45:30 +02001995 return err;
1996}
1997
1998static int mlx4_init_hca(struct mlx4_dev *dev)
1999{
2000 struct mlx4_priv *priv = mlx4_priv(dev);
2001 struct mlx4_adapter adapter;
2002 struct mlx4_dev_cap dev_cap;
2003 struct mlx4_profile profile;
2004 struct mlx4_init_hca_param init_hca;
2005 u64 icm_size;
2006 struct mlx4_config_dev_params params;
2007 int err;
2008
2009 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002010 err = mlx4_dev_cap(dev, &dev_cap);
2011 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002012 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002013 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002014 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002015
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002016 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002017 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002018
Matan Barak7d077cd2014-12-11 10:58:00 +02002019 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
2020 mlx4_is_master(dev))
2021 dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
2022
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002023 err = mlx4_get_phys_port_id(dev);
2024 if (err)
2025 mlx4_err(dev, "Fail to get physical port id\n");
2026
Jack Morgenstein66349612012-06-19 11:21:44 +03002027 if (mlx4_is_master(dev))
2028 mlx4_parav_master_pf_caps(dev);
2029
Amir Vadai2599d852014-07-22 15:44:11 +03002030 if (mlx4_low_memory_profile()) {
2031 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
2032 profile = low_mem_profile;
2033 } else {
2034 profile = default_profile;
2035 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002036 if (dev->caps.steering_mode ==
2037 MLX4_STEERING_MODE_DEVICE_MANAGED)
2038 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07002039
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002040 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
2041 &init_hca);
2042 if ((long long) icm_size < 0) {
2043 err = icm_size;
Jack Morgensteind0d01252014-12-30 11:59:50 +02002044 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002045 }
2046
Eli Cohena5bbe892012-02-09 18:10:06 +02002047 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
2048
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002049 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
2050 init_hca.uar_page_sz = PAGE_SHIFT - 12;
Shani Michaelie4488342013-02-06 16:19:11 +00002051 init_hca.mw_enabled = 0;
2052 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
2053 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
2054 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002055
2056 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
2057 if (err)
Jack Morgensteind0d01252014-12-30 11:59:50 +02002058 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002059
2060 err = mlx4_INIT_HCA(dev, &init_hca);
2061 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002062 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002063 goto err_free_icm;
2064 }
Matan Barak7ae0e402014-11-13 14:45:32 +02002065
2066 if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
2067 err = mlx4_query_func(dev, &dev_cap);
2068 if (err < 0) {
2069 mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002070 goto err_close;
Matan Barak7ae0e402014-11-13 14:45:32 +02002071 } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
2072 dev->caps.num_eqs = dev_cap.max_eqs;
2073 dev->caps.reserved_eqs = dev_cap.reserved_eqs;
2074 dev->caps.reserved_uars = dev_cap.reserved_uars;
2075 }
2076 }
2077
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002078 /*
2079 * If TS is supported by FW
2080 * read HCA frequency by QUERY_HCA command
2081 */
2082 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
2083 memset(&init_hca, 0, sizeof(init_hca));
2084 err = mlx4_QUERY_HCA(dev, &init_hca);
2085 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002086 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002087 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2088 } else {
2089 dev->caps.hca_core_clock =
2090 init_hca.hca_core_clock;
2091 }
2092
2093 /* In case we got HCA frequency 0 - disable timestamping
2094 * to avoid dividing by zero
2095 */
2096 if (!dev->caps.hca_core_clock) {
2097 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2098 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07002099 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002100 } else if (map_internal_clock(dev)) {
2101 /*
2102 * Map internal clock,
2103 * in case of failure disable timestamping
2104 */
2105 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07002106 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002107 }
2108 }
Matan Barak7d077cd2014-12-11 10:58:00 +02002109
2110 if (dev->caps.dmfs_high_steer_mode !=
2111 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
2112 if (mlx4_validate_optimized_steering(dev))
2113 mlx4_warn(dev, "Optimized steering validation failed\n");
2114
2115 if (dev->caps.dmfs_high_steer_mode ==
2116 MLX4_STEERING_DMFS_A0_DISABLE) {
2117 dev->caps.dmfs_high_rate_qpn_base =
2118 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
2119 dev->caps.dmfs_high_rate_qpn_range =
2120 MLX4_A0_STEERING_TABLE_SIZE;
2121 }
2122
2123 mlx4_dbg(dev, "DMFS high rate steer mode is: %s\n",
2124 dmfs_high_rate_steering_mode_str(
2125 dev->caps.dmfs_high_steer_mode));
2126 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002127 } else {
2128 err = mlx4_init_slave(dev);
2129 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00002130 if (err != -EPROBE_DEFER)
2131 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002132 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002133 }
2134
2135 err = mlx4_slave_cap(dev);
2136 if (err) {
2137 mlx4_err(dev, "Failed to obtain slave caps\n");
2138 goto err_close;
2139 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002140 }
2141
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002142 if (map_bf_area(dev))
2143 mlx4_dbg(dev, "Failed to map blue flame area\n");
2144
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002145 /*Only the master set the ports, all the rest got it from it.*/
2146 if (!mlx4_is_slave(dev))
2147 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002148
2149 err = mlx4_QUERY_ADAPTER(dev, &adapter);
2150 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002151 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002152 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002153 }
2154
Shani Michaelif8c64552014-11-09 13:51:53 +02002155 /* Query CONFIG_DEV parameters */
2156 err = mlx4_config_dev_retrieval(dev, &params);
2157 if (err && err != -ENOTSUPP) {
2158 mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
2159 } else if (!err) {
2160 dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
2161 dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
2162 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002163 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02002164 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07002165
2166 return 0;
2167
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002168unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002169 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002170 unmap_bf_area(dev);
2171
Dotan Barakb38f2872014-05-29 16:30:59 +03002172 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002173 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002174 kfree(dev->caps.qp0_tunnel);
2175 kfree(dev->caps.qp0_proxy);
2176 kfree(dev->caps.qp1_tunnel);
2177 kfree(dev->caps.qp1_proxy);
2178 }
2179
Roland Dreier225c7b12007-05-08 18:00:38 -07002180err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00002181 if (mlx4_is_slave(dev))
2182 mlx4_slave_exit(dev);
2183 else
2184 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002185
2186err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002187 if (!mlx4_is_slave(dev))
2188 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002189
Roland Dreier225c7b12007-05-08 18:00:38 -07002190 return err;
2191}
2192
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002193static int mlx4_init_counters_table(struct mlx4_dev *dev)
2194{
2195 struct mlx4_priv *priv = mlx4_priv(dev);
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002196 int nent_pow2;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002197
2198 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2199 return -ENOENT;
2200
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002201 if (!dev->caps.max_counters)
2202 return -ENOSPC;
2203
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002204 nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
2205 /* reserve last counter index for sink counter */
2206 return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
2207 nent_pow2 - 1, 0,
2208 nent_pow2 - dev->caps.max_counters + 1);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002209}
2210
2211static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
2212{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002213 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2214 return;
2215
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002216 if (!dev->caps.max_counters)
2217 return;
2218
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002219 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
2220}
2221
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002222static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
2223{
2224 struct mlx4_priv *priv = mlx4_priv(dev);
2225 int port;
2226
2227 for (port = 0; port < dev->caps.num_ports; port++)
2228 if (priv->def_counter[port] != -1)
2229 mlx4_counter_free(dev, priv->def_counter[port]);
2230}
2231
2232static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
2233{
2234 struct mlx4_priv *priv = mlx4_priv(dev);
2235 int port, err = 0;
2236 u32 idx;
2237
2238 for (port = 0; port < dev->caps.num_ports; port++)
2239 priv->def_counter[port] = -1;
2240
2241 for (port = 0; port < dev->caps.num_ports; port++) {
2242 err = mlx4_counter_alloc(dev, &idx);
2243
2244 if (!err || err == -ENOSPC) {
2245 priv->def_counter[port] = idx;
2246 } else if (err == -ENOENT) {
2247 err = 0;
2248 continue;
2249 } else {
2250 mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
2251 __func__, port + 1, err);
2252 mlx4_cleanup_default_counters(dev);
2253 return err;
2254 }
2255
2256 mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
2257 __func__, priv->def_counter[port], port + 1);
2258 }
2259
2260 return err;
2261}
2262
Jack Morgensteinba062d52012-05-15 10:35:03 +00002263int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002264{
2265 struct mlx4_priv *priv = mlx4_priv(dev);
2266
2267 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2268 return -ENOENT;
2269
2270 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002271 if (*idx == -1) {
2272 *idx = MLX4_SINK_COUNTER_INDEX(dev);
2273 return -ENOSPC;
2274 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002275
2276 return 0;
2277}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002278
2279int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
2280{
2281 u64 out_param;
2282 int err;
2283
2284 if (mlx4_is_mfunc(dev)) {
2285 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
2286 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
2287 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2288 if (!err)
2289 *idx = get_param_l(&out_param);
2290
2291 return err;
2292 }
2293 return __mlx4_counter_alloc(dev, idx);
2294}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002295EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
2296
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002297static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
2298 u8 counter_index)
2299{
2300 struct mlx4_cmd_mailbox *if_stat_mailbox;
2301 int err;
2302 u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
2303
2304 if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
2305 if (IS_ERR(if_stat_mailbox))
2306 return PTR_ERR(if_stat_mailbox);
2307
2308 err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
2309 MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
2310 MLX4_CMD_NATIVE);
2311
2312 mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
2313 return err;
2314}
2315
Jack Morgensteinba062d52012-05-15 10:35:03 +00002316void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002317{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002318 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2319 return;
2320
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002321 if (idx == MLX4_SINK_COUNTER_INDEX(dev))
2322 return;
2323
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002324 __mlx4_clear_if_stat(dev, idx);
2325
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02002326 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002327 return;
2328}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002329
2330void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
2331{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00002332 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00002333
2334 if (mlx4_is_mfunc(dev)) {
2335 set_param_l(&in_param, idx);
2336 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
2337 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
2338 MLX4_CMD_WRAPPED);
2339 return;
2340 }
2341 __mlx4_counter_free(dev, idx);
2342}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002343EXPORT_SYMBOL_GPL(mlx4_counter_free);
2344
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002345int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
2346{
2347 struct mlx4_priv *priv = mlx4_priv(dev);
2348
2349 return priv->def_counter[port - 1];
2350}
2351EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
2352
Yishai Hadas773af942015-03-03 10:54:48 +02002353void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
2354{
2355 struct mlx4_priv *priv = mlx4_priv(dev);
2356
2357 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2358}
2359EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
2360
2361__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
2362{
2363 struct mlx4_priv *priv = mlx4_priv(dev);
2364
2365 return priv->mfunc.master.vf_admin[entry].vport[port].guid;
2366}
2367EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
2368
Yishai Hadasfb517a42015-03-03 11:23:32 +02002369void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
2370{
2371 struct mlx4_priv *priv = mlx4_priv(dev);
2372 __be64 guid;
2373
2374 /* hw GUID */
2375 if (entry == 0)
2376 return;
2377
2378 get_random_bytes((char *)&guid, sizeof(guid));
2379 guid &= ~(cpu_to_be64(1ULL << 56));
2380 guid |= cpu_to_be64(1ULL << 57);
2381 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2382}
2383
Roland Dreier3d73c282007-10-10 15:43:54 -07002384static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002385{
2386 struct mlx4_priv *priv = mlx4_priv(dev);
2387 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002388 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08002389 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07002390
Roland Dreier225c7b12007-05-08 18:00:38 -07002391 err = mlx4_init_uar_table(dev);
2392 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002393 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
2394 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002395 }
2396
2397 err = mlx4_uar_alloc(dev, &priv->driver_uar);
2398 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002399 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002400 goto err_uar_table_free;
2401 }
2402
Roland Dreier4979d182011-01-12 09:50:36 -08002403 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002404 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07002405 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002406 err = -ENOMEM;
2407 goto err_uar_free;
2408 }
2409
2410 err = mlx4_init_pd_table(dev);
2411 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002412 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002413 goto err_kar_unmap;
2414 }
2415
Sean Hefty012a8ff2011-06-02 09:01:33 -07002416 err = mlx4_init_xrcd_table(dev);
2417 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002418 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002419 goto err_pd_table_free;
2420 }
2421
Roland Dreier225c7b12007-05-08 18:00:38 -07002422 err = mlx4_init_mr_table(dev);
2423 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002424 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002425 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002426 }
2427
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002428 if (!mlx4_is_slave(dev)) {
2429 err = mlx4_init_mcg_table(dev);
2430 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002431 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002432 goto err_mr_table_free;
2433 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03002434 err = mlx4_config_mad_demux(dev);
2435 if (err) {
2436 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
2437 goto err_mcg_table_free;
2438 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002439 }
2440
Roland Dreier225c7b12007-05-08 18:00:38 -07002441 err = mlx4_init_eq_table(dev);
2442 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002443 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002444 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002445 }
2446
2447 err = mlx4_cmd_use_events(dev);
2448 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002449 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002450 goto err_eq_table_free;
2451 }
2452
2453 err = mlx4_NOP(dev);
2454 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002455 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07002456 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002457 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07002458 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002459 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07002460 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002461 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002462 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002463 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002464
2465 goto err_cmd_poll;
2466 }
2467
2468 mlx4_dbg(dev, "NOP command IRQ test passed\n");
2469
2470 err = mlx4_init_cq_table(dev);
2471 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002472 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002473 goto err_cmd_poll;
2474 }
2475
2476 err = mlx4_init_srq_table(dev);
2477 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002478 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002479 goto err_cq_table_free;
2480 }
2481
2482 err = mlx4_init_qp_table(dev);
2483 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002484 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002485 goto err_srq_table_free;
2486 }
2487
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002488 if (!mlx4_is_slave(dev)) {
2489 err = mlx4_init_counters_table(dev);
2490 if (err && err != -ENOENT) {
2491 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
2492 goto err_qp_table_free;
2493 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002494 }
2495
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002496 err = mlx4_allocate_default_counters(dev);
2497 if (err) {
2498 mlx4_err(dev, "Failed to allocate default counters, aborting\n");
2499 goto err_counters_table_free;
2500 }
2501
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002502 if (!mlx4_is_slave(dev)) {
2503 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002504 ib_port_default_caps = 0;
2505 err = mlx4_get_port_ib_caps(dev, port,
2506 &ib_port_default_caps);
2507 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07002508 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
2509 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002510 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002511
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002512 /* initialize per-slave default ib port capabilities */
2513 if (mlx4_is_master(dev)) {
2514 int i;
2515 for (i = 0; i < dev->num_slaves; i++) {
2516 if (i == mlx4_master_func_num(dev))
2517 continue;
2518 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07002519 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002520 }
2521 }
2522
Or Gerlitz096335b2012-01-11 19:02:17 +02002523 if (mlx4_is_mfunc(dev))
2524 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2525 else
2526 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002527
Jack Morgenstein66349612012-06-19 11:21:44 +03002528 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2529 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002530 if (err) {
2531 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002532 port);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002533 goto err_default_countes_free;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002534 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002535 }
2536 }
2537
Roland Dreier225c7b12007-05-08 18:00:38 -07002538 return 0;
2539
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002540err_default_countes_free:
2541 mlx4_cleanup_default_counters(dev);
2542
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002543err_counters_table_free:
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002544 if (!mlx4_is_slave(dev))
2545 mlx4_cleanup_counters_table(dev);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002546
Roland Dreier225c7b12007-05-08 18:00:38 -07002547err_qp_table_free:
2548 mlx4_cleanup_qp_table(dev);
2549
2550err_srq_table_free:
2551 mlx4_cleanup_srq_table(dev);
2552
2553err_cq_table_free:
2554 mlx4_cleanup_cq_table(dev);
2555
2556err_cmd_poll:
2557 mlx4_cmd_use_polling(dev);
2558
2559err_eq_table_free:
2560 mlx4_cleanup_eq_table(dev);
2561
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002562err_mcg_table_free:
2563 if (!mlx4_is_slave(dev))
2564 mlx4_cleanup_mcg_table(dev);
2565
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002566err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002567 mlx4_cleanup_mr_table(dev);
2568
Sean Hefty012a8ff2011-06-02 09:01:33 -07002569err_xrcd_table_free:
2570 mlx4_cleanup_xrcd_table(dev);
2571
Roland Dreier225c7b12007-05-08 18:00:38 -07002572err_pd_table_free:
2573 mlx4_cleanup_pd_table(dev);
2574
2575err_kar_unmap:
2576 iounmap(priv->kar);
2577
2578err_uar_free:
2579 mlx4_uar_free(dev, &priv->driver_uar);
2580
2581err_uar_table_free:
2582 mlx4_cleanup_uar_table(dev);
2583 return err;
2584}
2585
Ido Shamayde161802015-05-31 09:30:17 +03002586static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
2587{
2588 int requested_cpu = 0;
2589 struct mlx4_priv *priv = mlx4_priv(dev);
2590 struct mlx4_eq *eq;
2591 int off = 0;
2592 int i;
2593
2594 if (eqn > dev->caps.num_comp_vectors)
2595 return -EINVAL;
2596
2597 for (i = 1; i < port; i++)
2598 off += mlx4_get_eqs_per_port(dev, i);
2599
2600 requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
2601
2602 /* Meaning EQs are shared, and this call comes from the second port */
2603 if (requested_cpu < 0)
2604 return 0;
2605
2606 eq = &priv->eq_table.eq[eqn];
2607
2608 if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
2609 return -ENOMEM;
2610
2611 cpumask_set_cpu(requested_cpu, eq->affinity_mask);
2612
2613 return 0;
2614}
2615
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002616static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002617{
2618 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002619 struct msix_entry *entries;
Roland Dreier225c7b12007-05-08 18:00:38 -07002620 int i;
Matan Barakc66fa192015-05-31 09:30:16 +03002621 int port = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002622
2623 if (msi_x) {
Matan Barakc66fa192015-05-31 09:30:16 +03002624 int nreq = dev->caps.num_ports * num_online_cpus() + 1;
Matan Barak7ae0e402014-11-13 14:45:32 +02002625
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002626 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2627 nreq);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002628
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002629 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2630 if (!entries)
2631 goto no_msi;
2632
2633 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002634 entries[i].entry = i;
2635
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002636 nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
2637 nreq);
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002638
Matan Barakc66fa192015-05-31 09:30:16 +03002639 if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002640 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002641 goto no_msi;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002642 }
Matan Barakc66fa192015-05-31 09:30:16 +03002643 /* 1 is reserved for events (asyncrounous EQ) */
2644 dev->caps.num_comp_vectors = nreq - 1;
2645
2646 priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
2647 bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
2648 dev->caps.num_ports);
2649
2650 for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
2651 if (i == MLX4_EQ_ASYNC)
2652 continue;
2653
2654 priv->eq_table.eq[i].irq =
2655 entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
2656
2657 if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
2658 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2659 dev->caps.num_ports);
Ido Shamayde161802015-05-31 09:30:17 +03002660 /* We don't set affinity hint when there
2661 * aren't enough EQs
2662 */
Matan Barakc66fa192015-05-31 09:30:16 +03002663 } else {
2664 set_bit(port,
2665 priv->eq_table.eq[i].actv_ports.ports);
Ido Shamayde161802015-05-31 09:30:17 +03002666 if (mlx4_init_affinity_hint(dev, port + 1, i))
2667 mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
2668 i);
Matan Barakc66fa192015-05-31 09:30:16 +03002669 }
2670 /* We divide the Eqs evenly between the two ports.
2671 * (dev->caps.num_comp_vectors / dev->caps.num_ports)
2672 * refers to the number of Eqs per port
2673 * (i.e eqs_per_port). Theoretically, we would like to
2674 * write something like (i + 1) % eqs_per_port == 0.
2675 * However, since there's an asynchronous Eq, we have
2676 * to skip over it by comparing this condition to
2677 * !!((i + 1) > MLX4_EQ_ASYNC).
2678 */
2679 if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
2680 ((i + 1) %
2681 (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
2682 !!((i + 1) > MLX4_EQ_ASYNC))
2683 /* If dev->caps.num_comp_vectors < dev->caps.num_ports,
2684 * everything is shared anyway.
2685 */
2686 port++;
2687 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002688
2689 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002690
2691 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002692 return;
2693 }
2694
2695no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002696 dev->caps.num_comp_vectors = 1;
2697
Matan Barakc66fa192015-05-31 09:30:16 +03002698 BUG_ON(MLX4_EQ_ASYNC >= 2);
2699 for (i = 0; i < 2; ++i) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002700 priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
Matan Barakc66fa192015-05-31 09:30:16 +03002701 if (i != MLX4_EQ_ASYNC) {
2702 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2703 dev->caps.num_ports);
2704 }
2705 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002706}
2707
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002708static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002709{
2710 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002711 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002712
2713 info->dev = dev;
2714 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002715 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002716 mlx4_init_mac_table(dev, &info->mac_table);
2717 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002718 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002719 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002720 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002721
2722 sprintf(info->dev_name, "mlx4_port%d", port);
2723 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002724 if (mlx4_is_mfunc(dev))
2725 info->port_attr.attr.mode = S_IRUGO;
2726 else {
2727 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2728 info->port_attr.store = set_port_type;
2729 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002730 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002731 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002732
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002733 err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002734 if (err) {
2735 mlx4_err(dev, "Failed to create file for port %d\n", port);
2736 info->port = -1;
2737 }
2738
Or Gerlitz096335b2012-01-11 19:02:17 +02002739 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2740 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2741 if (mlx4_is_mfunc(dev))
2742 info->port_mtu_attr.attr.mode = S_IRUGO;
2743 else {
2744 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2745 info->port_mtu_attr.store = set_port_ib_mtu;
2746 }
2747 info->port_mtu_attr.show = show_port_ib_mtu;
2748 sysfs_attr_init(&info->port_mtu_attr.attr);
2749
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002750 err = device_create_file(&dev->persist->pdev->dev,
2751 &info->port_mtu_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002752 if (err) {
2753 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002754 device_remove_file(&info->dev->persist->pdev->dev,
2755 &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002756 info->port = -1;
2757 }
2758
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002759 return err;
2760}
2761
2762static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2763{
2764 if (info->port < 0)
2765 return;
2766
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002767 device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
2768 device_remove_file(&info->dev->persist->pdev->dev,
2769 &info->port_mtu_attr);
Matan Barakc66fa192015-05-31 09:30:16 +03002770#ifdef CONFIG_RFS_ACCEL
2771 free_irq_cpu_rmap(info->rmap);
2772 info->rmap = NULL;
2773#endif
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002774}
2775
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002776static int mlx4_init_steering(struct mlx4_dev *dev)
2777{
2778 struct mlx4_priv *priv = mlx4_priv(dev);
2779 int num_entries = dev->caps.num_ports;
2780 int i, j;
2781
2782 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2783 if (!priv->steer)
2784 return -ENOMEM;
2785
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002786 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002787 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2788 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2789 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2790 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002791 return 0;
2792}
2793
2794static void mlx4_clear_steering(struct mlx4_dev *dev)
2795{
2796 struct mlx4_priv *priv = mlx4_priv(dev);
2797 struct mlx4_steer_index *entry, *tmp_entry;
2798 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2799 int num_entries = dev->caps.num_ports;
2800 int i, j;
2801
2802 for (i = 0; i < num_entries; i++) {
2803 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2804 list_for_each_entry_safe(pqp, tmp_pqp,
2805 &priv->steer[i].promisc_qps[j],
2806 list) {
2807 list_del(&pqp->list);
2808 kfree(pqp);
2809 }
2810 list_for_each_entry_safe(entry, tmp_entry,
2811 &priv->steer[i].steer_entries[j],
2812 list) {
2813 list_del(&entry->list);
2814 list_for_each_entry_safe(pqp, tmp_pqp,
2815 &entry->duplicates,
2816 list) {
2817 list_del(&pqp->list);
2818 kfree(pqp);
2819 }
2820 kfree(entry);
2821 }
2822 }
2823 }
2824 kfree(priv->steer);
2825}
2826
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002827static int extended_func_num(struct pci_dev *pdev)
2828{
2829 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
2830}
2831
2832#define MLX4_OWNER_BASE 0x8069c
2833#define MLX4_OWNER_SIZE 4
2834
2835static int mlx4_get_ownership(struct mlx4_dev *dev)
2836{
2837 void __iomem *owner;
2838 u32 ret;
2839
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002840 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002841 return -EIO;
2842
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002843 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
2844 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002845 MLX4_OWNER_SIZE);
2846 if (!owner) {
2847 mlx4_err(dev, "Failed to obtain ownership bit\n");
2848 return -ENOMEM;
2849 }
2850
2851 ret = readl(owner);
2852 iounmap(owner);
2853 return (int) !!ret;
2854}
2855
2856static void mlx4_free_ownership(struct mlx4_dev *dev)
2857{
2858 void __iomem *owner;
2859
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002860 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002861 return;
2862
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002863 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
2864 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002865 MLX4_OWNER_SIZE);
2866 if (!owner) {
2867 mlx4_err(dev, "Failed to obtain ownership bit\n");
2868 return;
2869 }
2870 writel(0, owner);
2871 msleep(1000);
2872 iounmap(owner);
2873}
2874
Matan Baraka0eacca2014-11-13 14:45:30 +02002875#define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
2876 !!((flags) & MLX4_FLAG_MASTER))
2877
2878static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
Yishai Hadas55ad3592015-01-25 16:59:42 +02002879 u8 total_vfs, int existing_vfs, int reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02002880{
2881 u64 dev_flags = dev->flags;
Matan Barakda315672014-12-14 16:18:04 +02002882 int err = 0;
Matan Baraka0eacca2014-11-13 14:45:30 +02002883
Yishai Hadas55ad3592015-01-25 16:59:42 +02002884 if (reset_flow) {
2885 dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
2886 GFP_KERNEL);
2887 if (!dev->dev_vfs)
2888 goto free_mem;
2889 return dev_flags;
2890 }
2891
Matan Barakda315672014-12-14 16:18:04 +02002892 atomic_inc(&pf_loading);
2893 if (dev->flags & MLX4_FLAG_SRIOV) {
2894 if (existing_vfs != total_vfs) {
2895 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
2896 existing_vfs, total_vfs);
2897 total_vfs = existing_vfs;
2898 }
2899 }
2900
2901 dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL);
Matan Baraka0eacca2014-11-13 14:45:30 +02002902 if (NULL == dev->dev_vfs) {
2903 mlx4_err(dev, "Failed to allocate memory for VFs\n");
2904 goto disable_sriov;
Matan Barakda315672014-12-14 16:18:04 +02002905 }
Matan Baraka0eacca2014-11-13 14:45:30 +02002906
Matan Barakda315672014-12-14 16:18:04 +02002907 if (!(dev->flags & MLX4_FLAG_SRIOV)) {
2908 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
2909 err = pci_enable_sriov(pdev, total_vfs);
2910 }
2911 if (err) {
2912 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
2913 err);
2914 goto disable_sriov;
2915 } else {
2916 mlx4_warn(dev, "Running in master mode\n");
2917 dev_flags |= MLX4_FLAG_SRIOV |
2918 MLX4_FLAG_MASTER;
2919 dev_flags &= ~MLX4_FLAG_SLAVE;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002920 dev->persist->num_vfs = total_vfs;
Matan Baraka0eacca2014-11-13 14:45:30 +02002921 }
2922 return dev_flags;
2923
2924disable_sriov:
Matan Barakda315672014-12-14 16:18:04 +02002925 atomic_dec(&pf_loading);
Yishai Hadas55ad3592015-01-25 16:59:42 +02002926free_mem:
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002927 dev->persist->num_vfs = 0;
Matan Baraka0eacca2014-11-13 14:45:30 +02002928 kfree(dev->dev_vfs);
Carol L Soto5114a042015-06-02 16:07:23 -05002929 dev->dev_vfs = NULL;
Matan Baraka0eacca2014-11-13 14:45:30 +02002930 return dev_flags & ~MLX4_FLAG_MASTER;
2931}
2932
Matan Barakde966c52014-11-13 14:45:33 +02002933enum {
2934 MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
2935};
2936
2937static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
2938 int *nvfs)
2939{
2940 int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
2941 /* Checking for 64 VFs as a limitation of CX2 */
2942 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
2943 requested_vfs >= 64) {
2944 mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
2945 requested_vfs);
2946 return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
2947 }
2948 return 0;
2949}
2950
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002951static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
Yishai Hadas55ad3592015-01-25 16:59:42 +02002952 int total_vfs, int *nvfs, struct mlx4_priv *priv,
2953 int reset_flow)
Roland Dreier225c7b12007-05-08 18:00:38 -07002954{
Roland Dreier225c7b12007-05-08 18:00:38 -07002955 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002956 unsigned sum = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002957 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002958 int port;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002959 int i;
Matan Barak7ae0e402014-11-13 14:45:32 +02002960 struct mlx4_dev_cap *dev_cap = NULL;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03002961 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002962
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002963 dev = &priv->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07002964
Roland Dreierb5814012007-06-07 11:51:58 -07002965 INIT_LIST_HEAD(&priv->ctx_list);
2966 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002967
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002968 mutex_init(&priv->port_mutex);
Moni Shoua53f33ae2015-02-03 16:48:33 +02002969 mutex_init(&priv->bond_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002970
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002971 INIT_LIST_HEAD(&priv->pgdir_list);
2972 mutex_init(&priv->pgdir_mutex);
2973
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002974 INIT_LIST_HEAD(&priv->bf_list);
2975 mutex_init(&priv->bf_mutex);
2976
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002977 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02002978 dev->numa_node = dev_to_node(&pdev->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002979
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002980 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002981 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002982 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2983 dev->flags |= MLX4_FLAG_SLAVE;
2984 } else {
2985 /* We reset the device and enable SRIOV only for physical
2986 * devices. Try to claim ownership on the device;
2987 * if already taken, skip -- do not allow multiple PFs */
2988 err = mlx4_get_ownership(dev);
2989 if (err) {
2990 if (err < 0)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002991 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002992 else {
Joe Perches1a91de22014-05-07 12:52:57 -07002993 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03002994 return -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002995 }
2996 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002997
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002998 atomic_set(&priv->opreq_count, 0);
2999 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
3000
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003001 /*
3002 * Now reset the HCA before we touch the PCI capabilities or
3003 * attempt a firmware command, since a boot ROM may have left
3004 * the HCA in an undefined state.
3005 */
3006 err = mlx4_reset(dev);
3007 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003008 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003009 goto err_sriov;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003010 }
Matan Barak7ae0e402014-11-13 14:45:32 +02003011
3012 if (total_vfs) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003013 dev->flags = MLX4_FLAG_MASTER;
Matan Barakda315672014-12-14 16:18:04 +02003014 existing_vfs = pci_num_vf(pdev);
3015 if (existing_vfs)
3016 dev->flags |= MLX4_FLAG_SRIOV;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003017 dev->persist->num_vfs = total_vfs;
Matan Barak7ae0e402014-11-13 14:45:32 +02003018 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003019 }
3020
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003021 /* on load remove any previous indication of internal error,
3022 * device is up.
3023 */
3024 dev->persist->state = MLX4_DEVICE_STATE_UP;
3025
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003026slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00003027 err = mlx4_cmd_init(dev);
3028 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003029 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003030 goto err_sriov;
3031 }
3032
3033 /* In slave functions, the communication channel must be initialized
3034 * before posting commands. Also, init num_slaves before calling
3035 * mlx4_init_hca */
3036 if (mlx4_is_mfunc(dev)) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003037 if (mlx4_is_master(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003038 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
Matan Barak7ae0e402014-11-13 14:45:32 +02003039
3040 } else {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003041 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003042 err = mlx4_multi_func_init(dev);
3043 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003044 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003045 goto err_cmd;
3046 }
3047 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003048 }
3049
Matan Baraka0eacca2014-11-13 14:45:30 +02003050 err = mlx4_init_fw(dev);
3051 if (err) {
3052 mlx4_err(dev, "Failed to init fw, aborting.\n");
3053 goto err_mfunc;
3054 }
3055
Matan Barak7ae0e402014-11-13 14:45:32 +02003056 if (mlx4_is_master(dev)) {
Matan Barakda315672014-12-14 16:18:04 +02003057 /* when we hit the goto slave_start below, dev_cap already initialized */
Matan Barak7ae0e402014-11-13 14:45:32 +02003058 if (!dev_cap) {
3059 dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
3060
3061 if (!dev_cap) {
3062 err = -ENOMEM;
3063 goto err_fw;
3064 }
3065
3066 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3067 if (err) {
3068 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3069 goto err_fw;
3070 }
3071
Matan Barakde966c52014-11-13 14:45:33 +02003072 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3073 goto err_fw;
3074
Matan Barak7ae0e402014-11-13 14:45:32 +02003075 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003076 u64 dev_flags = mlx4_enable_sriov(dev, pdev,
3077 total_vfs,
3078 existing_vfs,
3079 reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003080
Carol Sotoed3d2272015-06-02 16:07:24 -05003081 mlx4_close_fw(dev);
Matan Barak7ae0e402014-11-13 14:45:32 +02003082 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3083 dev->flags = dev_flags;
3084 if (!SRIOV_VALID_STATE(dev->flags)) {
3085 mlx4_err(dev, "Invalid SRIOV state\n");
3086 goto err_sriov;
3087 }
3088 err = mlx4_reset(dev);
3089 if (err) {
3090 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
3091 goto err_sriov;
3092 }
3093 goto slave_start;
3094 }
3095 } else {
3096 /* Legacy mode FW requires SRIOV to be enabled before
3097 * doing QUERY_DEV_CAP, since max_eq's value is different if
3098 * SRIOV is enabled.
3099 */
3100 memset(dev_cap, 0, sizeof(*dev_cap));
3101 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3102 if (err) {
3103 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3104 goto err_fw;
3105 }
Matan Barakde966c52014-11-13 14:45:33 +02003106
3107 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3108 goto err_fw;
Matan Barak7ae0e402014-11-13 14:45:32 +02003109 }
3110 }
3111
Roland Dreier225c7b12007-05-08 18:00:38 -07003112 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003113 if (err) {
3114 if (err == -EACCES) {
3115 /* Not primary Physical function
3116 * Running in slave mode */
Matan Barakffc39f62014-11-13 14:45:29 +02003117 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Matan Baraka0eacca2014-11-13 14:45:30 +02003118 /* We're not a PF */
3119 if (dev->flags & MLX4_FLAG_SRIOV) {
3120 if (!existing_vfs)
3121 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003122 if (mlx4_is_master(dev) && !reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02003123 atomic_dec(&pf_loading);
3124 dev->flags &= ~MLX4_FLAG_SRIOV;
3125 }
3126 if (!mlx4_is_slave(dev))
3127 mlx4_free_ownership(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003128 dev->flags |= MLX4_FLAG_SLAVE;
3129 dev->flags &= ~MLX4_FLAG_MASTER;
3130 goto slave_start;
3131 } else
Matan Baraka0eacca2014-11-13 14:45:30 +02003132 goto err_fw;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003133 }
3134
Matan Barak7ae0e402014-11-13 14:45:32 +02003135 if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003136 u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
3137 existing_vfs, reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003138
3139 if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
3140 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
3141 dev->flags = dev_flags;
3142 err = mlx4_cmd_init(dev);
3143 if (err) {
3144 /* Only VHCR is cleaned up, so could still
3145 * send FW commands
3146 */
3147 mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
3148 goto err_close;
3149 }
3150 } else {
3151 dev->flags = dev_flags;
3152 }
3153
3154 if (!SRIOV_VALID_STATE(dev->flags)) {
3155 mlx4_err(dev, "Invalid SRIOV state\n");
3156 goto err_close;
3157 }
3158 }
3159
Eyal Perryb912b2f2014-01-05 17:41:08 +02003160 /* check if the device is functioning at its maximum possible speed.
3161 * No return code for this call, just warn the user in case of PCI
3162 * express device capabilities are under-satisfied by the bus.
3163 */
Eyal Perry83d34592014-05-04 17:07:25 +03003164 if (!mlx4_is_slave(dev))
3165 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02003166
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003167 /* In master functions, the communication channel must be initialized
3168 * after obtaining its address from fw */
3169 if (mlx4_is_master(dev)) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003170 if (dev->caps.num_ports < 2 &&
3171 num_vfs_argc > 1) {
3172 err = -EINVAL;
3173 mlx4_err(dev,
3174 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
3175 dev->caps.num_ports);
3176 goto err_close;
3177 }
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003178 memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
Matan Barakdd41cc32014-03-19 18:11:53 +02003179
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003180 for (i = 0;
3181 i < sizeof(dev->persist->nvfs)/
3182 sizeof(dev->persist->nvfs[0]); i++) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003183 unsigned j;
3184
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003185 for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003186 dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
3187 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
3188 dev->caps.num_ports;
Matan Barakdd41cc32014-03-19 18:11:53 +02003189 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003190 }
3191
3192 /* In master functions, the communication channel
3193 * must be initialized after obtaining its address from fw
3194 */
3195 err = mlx4_multi_func_init(dev);
3196 if (err) {
3197 mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
3198 goto err_close;
Matan Barak1ab95d32014-03-19 18:11:50 +02003199 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003200 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003201
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003202 err = mlx4_alloc_eq_table(dev);
3203 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003204 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003205
Matan Barakc66fa192015-05-31 09:30:16 +03003206 bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00003207 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00003208
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003209 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003210 if ((mlx4_is_mfunc(dev)) &&
3211 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003212 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07003213 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003214 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003215 }
3216
3217 if (!mlx4_is_slave(dev)) {
3218 err = mlx4_init_steering(dev);
3219 if (err)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003220 goto err_disable_msix;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003221 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003222
Roland Dreier225c7b12007-05-08 18:00:38 -07003223 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003224 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
3225 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003226 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00003227 dev->caps.num_comp_vectors = 1;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003228 pci_disable_msix(pdev);
3229 err = mlx4_setup_hca(dev);
3230 }
3231
Roland Dreier225c7b12007-05-08 18:00:38 -07003232 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003233 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07003234
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003235 mlx4_init_quotas(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003236 /* When PF resources are ready arm its comm channel to enable
3237 * getting commands
3238 */
3239 if (mlx4_is_master(dev)) {
3240 err = mlx4_ARM_COMM_CHANNEL(dev);
3241 if (err) {
3242 mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
3243 err);
3244 goto err_steer;
3245 }
3246 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003247
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003248 for (port = 1; port <= dev->caps.num_ports; port++) {
3249 err = mlx4_init_port_info(dev, port);
3250 if (err)
3251 goto err_port;
3252 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07003253
Moni Shoua53f33ae2015-02-03 16:48:33 +02003254 priv->v2p.port1 = 1;
3255 priv->v2p.port2 = 2;
3256
Roland Dreier225c7b12007-05-08 18:00:38 -07003257 err = mlx4_register_device(dev);
3258 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003259 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07003260
Eyal Perryb046ffe2013-10-15 16:55:24 +02003261 mlx4_request_modules(dev);
3262
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003263 mlx4_sense_init(dev);
3264 mlx4_start_sense(dev);
3265
Wei Yangbefdf892014-04-14 09:51:19 +08003266 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003267
Yishai Hadas55ad3592015-01-25 16:59:42 +02003268 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003269 atomic_dec(&pf_loading);
3270
Matan Barakda315672014-12-14 16:18:04 +02003271 kfree(dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -07003272 return 0;
3273
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003274err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08003275 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003276 mlx4_cleanup_port_info(&priv->port[port]);
3277
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003278 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003279 if (!mlx4_is_slave(dev))
3280 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003281 mlx4_cleanup_qp_table(dev);
3282 mlx4_cleanup_srq_table(dev);
3283 mlx4_cleanup_cq_table(dev);
3284 mlx4_cmd_use_polling(dev);
3285 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03003286 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003287 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07003288 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003289 mlx4_cleanup_pd_table(dev);
3290 mlx4_cleanup_uar_table(dev);
3291
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003292err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003293 if (!mlx4_is_slave(dev))
3294 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003295
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003296err_disable_msix:
3297 if (dev->flags & MLX4_FLAG_MSI_X)
3298 pci_disable_msix(pdev);
3299
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003300err_free_eq:
3301 mlx4_free_eq_table(dev);
3302
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003303err_master_mfunc:
Jack Morgenstein772103e2015-01-27 15:58:01 +02003304 if (mlx4_is_master(dev)) {
3305 mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003306 mlx4_multi_func_cleanup(dev);
Jack Morgenstein772103e2015-01-27 15:58:01 +02003307 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003308
Dotan Barakb38f2872014-05-29 16:30:59 +03003309 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003310 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03003311 kfree(dev->caps.qp0_tunnel);
3312 kfree(dev->caps.qp0_proxy);
3313 kfree(dev->caps.qp1_tunnel);
3314 kfree(dev->caps.qp1_proxy);
3315 }
3316
Roland Dreier225c7b12007-05-08 18:00:38 -07003317err_close:
3318 mlx4_close_hca(dev);
3319
Matan Baraka0eacca2014-11-13 14:45:30 +02003320err_fw:
3321 mlx4_close_fw(dev);
3322
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003323err_mfunc:
3324 if (mlx4_is_slave(dev))
3325 mlx4_multi_func_cleanup(dev);
3326
Roland Dreier225c7b12007-05-08 18:00:38 -07003327err_cmd:
Matan Barakffc39f62014-11-13 14:45:29 +02003328 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003329
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003330err_sriov:
Yishai Hadas55ad3592015-01-25 16:59:42 +02003331 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003332 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003333 dev->flags &= ~MLX4_FLAG_SRIOV;
3334 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003335
Yishai Hadas55ad3592015-01-25 16:59:42 +02003336 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003337 atomic_dec(&pf_loading);
3338
Matan Barak1ab95d32014-03-19 18:11:50 +02003339 kfree(priv->dev.dev_vfs);
3340
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003341 if (!mlx4_is_slave(dev))
3342 mlx4_free_ownership(dev);
3343
Matan Barak7ae0e402014-11-13 14:45:32 +02003344 kfree(dev_cap);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003345 return err;
3346}
3347
3348static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
3349 struct mlx4_priv *priv)
3350{
3351 int err;
3352 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3353 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3354 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
3355 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
3356 unsigned total_vfs = 0;
3357 unsigned int i;
3358
3359 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
3360
3361 err = pci_enable_device(pdev);
3362 if (err) {
3363 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
3364 return err;
3365 }
3366
3367 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
3368 * per port, we must limit the number of VFs to 63 (since their are
3369 * 128 MACs)
3370 */
3371 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
3372 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
3373 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
3374 if (nvfs[i] < 0) {
3375 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
3376 err = -EINVAL;
3377 goto err_disable_pdev;
3378 }
3379 }
3380 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
3381 i++) {
3382 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
3383 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
3384 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
3385 err = -EINVAL;
3386 goto err_disable_pdev;
3387 }
3388 }
3389 if (total_vfs >= MLX4_MAX_NUM_VF) {
3390 dev_err(&pdev->dev,
3391 "Requested more VF's (%d) than allowed (%d)\n",
3392 total_vfs, MLX4_MAX_NUM_VF - 1);
3393 err = -EINVAL;
3394 goto err_disable_pdev;
3395 }
3396
3397 for (i = 0; i < MLX4_MAX_PORTS; i++) {
3398 if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
3399 dev_err(&pdev->dev,
3400 "Requested more VF's (%d) for port (%d) than allowed (%d)\n",
3401 nvfs[i] + nvfs[2], i + 1,
3402 MLX4_MAX_NUM_VF_P_PORT - 1);
3403 err = -EINVAL;
3404 goto err_disable_pdev;
3405 }
3406 }
3407
3408 /* Check for BARs. */
3409 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
3410 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3411 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
3412 pci_dev_data, pci_resource_flags(pdev, 0));
3413 err = -ENODEV;
3414 goto err_disable_pdev;
3415 }
3416 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
3417 dev_err(&pdev->dev, "Missing UAR, aborting\n");
3418 err = -ENODEV;
3419 goto err_disable_pdev;
3420 }
3421
3422 err = pci_request_regions(pdev, DRV_NAME);
3423 if (err) {
3424 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
3425 goto err_disable_pdev;
3426 }
3427
3428 pci_set_master(pdev);
3429
3430 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3431 if (err) {
3432 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
3433 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3434 if (err) {
3435 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
3436 goto err_release_regions;
3437 }
3438 }
3439 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3440 if (err) {
3441 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
3442 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3443 if (err) {
3444 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
3445 goto err_release_regions;
3446 }
3447 }
3448
3449 /* Allow large DMA segments, up to the firmware limit of 1 GB */
3450 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
3451 /* Detect if this device is a virtual function */
3452 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
3453 /* When acting as pf, we normally skip vfs unless explicitly
3454 * requested to probe them.
3455 */
3456 if (total_vfs) {
3457 unsigned vfs_offset = 0;
3458
3459 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
3460 vfs_offset + nvfs[i] < extended_func_num(pdev);
3461 vfs_offset += nvfs[i], i++)
3462 ;
3463 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
3464 err = -ENODEV;
3465 goto err_release_regions;
3466 }
3467 if ((extended_func_num(pdev) - vfs_offset)
3468 > prb_vf[i]) {
3469 dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
3470 extended_func_num(pdev));
3471 err = -ENODEV;
3472 goto err_release_regions;
3473 }
3474 }
3475 }
3476
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003477 err = mlx4_catas_init(&priv->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003478 if (err)
3479 goto err_release_regions;
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003480
Yishai Hadas55ad3592015-01-25 16:59:42 +02003481 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003482 if (err)
3483 goto err_catas;
3484
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003485 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003486
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003487err_catas:
3488 mlx4_catas_end(&priv->dev);
3489
Roland Dreiera01df0f2009-09-05 20:24:48 -07003490err_release_regions:
3491 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003492
3493err_disable_pdev:
3494 pci_disable_device(pdev);
3495 pci_set_drvdata(pdev, NULL);
3496 return err;
3497}
3498
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003499static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07003500{
Wei Yangbefdf892014-04-14 09:51:19 +08003501 struct mlx4_priv *priv;
3502 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003503 int ret;
Wei Yangbefdf892014-04-14 09:51:19 +08003504
Joe Perches0a645e82010-07-10 07:22:46 +00003505 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07003506
Wei Yangbefdf892014-04-14 09:51:19 +08003507 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
3508 if (!priv)
3509 return -ENOMEM;
3510
3511 dev = &priv->dev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003512 dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
3513 if (!dev->persist) {
3514 kfree(priv);
3515 return -ENOMEM;
3516 }
3517 dev->persist->pdev = pdev;
3518 dev->persist->dev = dev;
3519 pci_set_drvdata(pdev, dev->persist);
Wei Yangbefdf892014-04-14 09:51:19 +08003520 priv->pci_dev_data = id->driver_data;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003521 mutex_init(&dev->persist->device_state_mutex);
Yishai Hadasc69453e2015-01-25 16:59:40 +02003522 mutex_init(&dev->persist->interface_state_mutex);
Wei Yangbefdf892014-04-14 09:51:19 +08003523
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003524 ret = __mlx4_init_one(pdev, id->driver_data, priv);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003525 if (ret) {
3526 kfree(dev->persist);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003527 kfree(priv);
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003528 } else {
3529 pci_save_state(pdev);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003530 }
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003531
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003532 return ret;
Roland Dreier3d73c282007-10-10 15:43:54 -07003533}
3534
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003535static void mlx4_clean_dev(struct mlx4_dev *dev)
3536{
3537 struct mlx4_dev_persistent *persist = dev->persist;
3538 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003539 unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003540
3541 memset(priv, 0, sizeof(*priv));
3542 priv->dev.persist = persist;
Yishai Hadas55ad3592015-01-25 16:59:42 +02003543 priv->dev.flags = flags;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003544}
3545
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003546static void mlx4_unload_one(struct pci_dev *pdev)
Wei Yangbefdf892014-04-14 09:51:19 +08003547{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003548 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3549 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08003550 struct mlx4_priv *priv = mlx4_priv(dev);
3551 int pci_dev_data;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003552 int p, i;
Wei Yangbefdf892014-04-14 09:51:19 +08003553
3554 if (priv->removed)
3555 return;
3556
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003557 /* saving current ports type for further use */
3558 for (i = 0; i < dev->caps.num_ports; i++) {
3559 dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
3560 dev->persist->curr_port_poss_type[i] = dev->caps.
3561 possible_type[i + 1];
3562 }
3563
Wei Yangbefdf892014-04-14 09:51:19 +08003564 pci_dev_data = priv->pci_dev_data;
3565
Wei Yangbefdf892014-04-14 09:51:19 +08003566 mlx4_stop_sense(dev);
3567 mlx4_unregister_device(dev);
3568
3569 for (p = 1; p <= dev->caps.num_ports; p++) {
3570 mlx4_cleanup_port_info(&priv->port[p]);
3571 mlx4_CLOSE_PORT(dev, p);
3572 }
3573
3574 if (mlx4_is_master(dev))
3575 mlx4_free_resource_tracker(dev,
3576 RES_TR_FREE_SLAVES_ONLY);
3577
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003578 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003579 if (!mlx4_is_slave(dev))
3580 mlx4_cleanup_counters_table(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003581 mlx4_cleanup_qp_table(dev);
3582 mlx4_cleanup_srq_table(dev);
3583 mlx4_cleanup_cq_table(dev);
3584 mlx4_cmd_use_polling(dev);
3585 mlx4_cleanup_eq_table(dev);
3586 mlx4_cleanup_mcg_table(dev);
3587 mlx4_cleanup_mr_table(dev);
3588 mlx4_cleanup_xrcd_table(dev);
3589 mlx4_cleanup_pd_table(dev);
3590
3591 if (mlx4_is_master(dev))
3592 mlx4_free_resource_tracker(dev,
3593 RES_TR_FREE_STRUCTS_ONLY);
3594
3595 iounmap(priv->kar);
3596 mlx4_uar_free(dev, &priv->driver_uar);
3597 mlx4_cleanup_uar_table(dev);
3598 if (!mlx4_is_slave(dev))
3599 mlx4_clear_steering(dev);
3600 mlx4_free_eq_table(dev);
3601 if (mlx4_is_master(dev))
3602 mlx4_multi_func_cleanup(dev);
3603 mlx4_close_hca(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02003604 mlx4_close_fw(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003605 if (mlx4_is_slave(dev))
3606 mlx4_multi_func_cleanup(dev);
Matan Barakffc39f62014-11-13 14:45:29 +02003607 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Wei Yangbefdf892014-04-14 09:51:19 +08003608
3609 if (dev->flags & MLX4_FLAG_MSI_X)
3610 pci_disable_msix(pdev);
Wei Yangbefdf892014-04-14 09:51:19 +08003611
3612 if (!mlx4_is_slave(dev))
3613 mlx4_free_ownership(dev);
3614
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003615 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08003616 kfree(dev->caps.qp0_tunnel);
3617 kfree(dev->caps.qp0_proxy);
3618 kfree(dev->caps.qp1_tunnel);
3619 kfree(dev->caps.qp1_proxy);
3620 kfree(dev->dev_vfs);
3621
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003622 mlx4_clean_dev(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003623 priv->pci_dev_data = pci_dev_data;
3624 priv->removed = 1;
3625}
3626
Roland Dreier3d73c282007-10-10 15:43:54 -07003627static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07003628{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003629 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3630 struct mlx4_dev *dev = persist->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07003631 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003632 int active_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003633
Yishai Hadasc69453e2015-01-25 16:59:40 +02003634 mutex_lock(&persist->interface_state_mutex);
3635 persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
3636 mutex_unlock(&persist->interface_state_mutex);
3637
Yishai Hadas55ad3592015-01-25 16:59:42 +02003638 /* Disabling SR-IOV is not allowed while there are active vf's */
3639 if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
3640 active_vfs = mlx4_how_many_lives_vf(dev);
3641 if (active_vfs) {
3642 pr_warn("Removing PF when there are active VF's !!\n");
3643 pr_warn("Will not disable SR-IOV.\n");
3644 }
3645 }
3646
Yishai Hadasc69453e2015-01-25 16:59:40 +02003647 /* device marked to be under deletion running now without the lock
3648 * letting other tasks to be terminated
3649 */
3650 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3651 mlx4_unload_one(pdev);
3652 else
3653 mlx4_info(dev, "%s: interface is down\n", __func__);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003654 mlx4_catas_end(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003655 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
3656 mlx4_warn(dev, "Disabling SR-IOV\n");
3657 pci_disable_sriov(pdev);
3658 }
3659
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003660 pci_release_regions(pdev);
3661 pci_disable_device(pdev);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003662 kfree(dev->persist);
Wei Yangbefdf892014-04-14 09:51:19 +08003663 kfree(priv);
3664 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003665}
3666
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003667static int restore_current_port_types(struct mlx4_dev *dev,
3668 enum mlx4_port_type *types,
3669 enum mlx4_port_type *poss_types)
3670{
3671 struct mlx4_priv *priv = mlx4_priv(dev);
3672 int err, i;
3673
3674 mlx4_stop_sense(dev);
3675
3676 mutex_lock(&priv->port_mutex);
3677 for (i = 0; i < dev->caps.num_ports; i++)
3678 dev->caps.possible_type[i + 1] = poss_types[i];
3679 err = mlx4_change_port_types(dev, types);
3680 mlx4_start_sense(dev);
3681 mutex_unlock(&priv->port_mutex);
3682
3683 return err;
3684}
3685
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003686int mlx4_restart_one(struct pci_dev *pdev)
3687{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003688 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3689 struct mlx4_dev *dev = persist->dev;
Roland Dreier839f1242012-09-27 09:23:41 -07003690 struct mlx4_priv *priv = mlx4_priv(dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003691 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3692 int pci_dev_data, err, total_vfs;
Roland Dreier839f1242012-09-27 09:23:41 -07003693
3694 pci_dev_data = priv->pci_dev_data;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003695 total_vfs = dev->persist->num_vfs;
3696 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003697
3698 mlx4_unload_one(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003699 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003700 if (err) {
3701 mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
3702 __func__, pci_name(pdev), err);
3703 return err;
3704 }
3705
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003706 err = restore_current_port_types(dev, dev->persist->curr_port_type,
3707 dev->persist->curr_port_poss_type);
3708 if (err)
3709 mlx4_err(dev, "could not restore original port types (%d)\n",
3710 err);
3711
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003712 return err;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003713}
3714
Benoit Taine9baa3c32014-08-08 15:56:03 +02003715static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003716 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003717 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003718 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003719 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003720 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003721 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003722 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003723 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003724 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003725 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003726 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003727 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003728 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003729 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003730 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003731 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003732 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003733 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003734 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07003735 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003736 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003737 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003738 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003739 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003740 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003741 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003742 /* MT27500 Family [ConnectX-3] */
3743 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
3744 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003745 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003746 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
3747 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
3748 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
3749 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
3750 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
3751 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
3752 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
3753 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
3754 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
3755 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
3756 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
3757 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07003758 { 0, }
3759};
3760
3761MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
3762
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003763static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
3764 pci_channel_state_t state)
3765{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003766 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003767
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003768 mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
3769 mlx4_enter_error_state(persist);
3770
3771 mutex_lock(&persist->interface_state_mutex);
3772 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3773 mlx4_unload_one(pdev);
3774
3775 mutex_unlock(&persist->interface_state_mutex);
3776 if (state == pci_channel_io_perm_failure)
3777 return PCI_ERS_RESULT_DISCONNECT;
3778
3779 pci_disable_device(pdev);
3780 return PCI_ERS_RESULT_NEED_RESET;
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003781}
3782
3783static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
3784{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003785 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3786 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08003787 struct mlx4_priv *priv = mlx4_priv(dev);
3788 int ret;
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003789 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3790 int total_vfs;
Wei Yang97a52212014-03-27 09:28:31 +08003791
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003792 mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
3793 ret = pci_enable_device(pdev);
3794 if (ret) {
3795 mlx4_err(dev, "Can not re-enable device, ret=%d\n", ret);
3796 return PCI_ERS_RESULT_DISCONNECT;
3797 }
3798
3799 pci_set_master(pdev);
3800 pci_restore_state(pdev);
3801 pci_save_state(pdev);
3802
3803 total_vfs = dev->persist->num_vfs;
3804 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
3805
3806 mutex_lock(&persist->interface_state_mutex);
3807 if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
3808 ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
Yishai Hadas55ad3592015-01-25 16:59:42 +02003809 priv, 1);
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003810 if (ret) {
3811 mlx4_err(dev, "%s: mlx4_load_one failed, ret=%d\n",
3812 __func__, ret);
3813 goto end;
3814 }
3815
3816 ret = restore_current_port_types(dev, dev->persist->
3817 curr_port_type, dev->persist->
3818 curr_port_poss_type);
3819 if (ret)
3820 mlx4_err(dev, "could not restore original port types (%d)\n", ret);
3821 }
3822end:
3823 mutex_unlock(&persist->interface_state_mutex);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003824
3825 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
3826}
3827
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003828static void mlx4_shutdown(struct pci_dev *pdev)
3829{
3830 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3831
3832 mlx4_info(persist->dev, "mlx4_shutdown was called\n");
3833 mutex_lock(&persist->interface_state_mutex);
3834 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3835 mlx4_unload_one(pdev);
3836 mutex_unlock(&persist->interface_state_mutex);
3837}
3838
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07003839static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003840 .error_detected = mlx4_pci_err_detected,
3841 .slot_reset = mlx4_pci_slot_reset,
3842};
3843
Roland Dreier225c7b12007-05-08 18:00:38 -07003844static struct pci_driver mlx4_driver = {
3845 .name = DRV_NAME,
3846 .id_table = mlx4_pci_table,
3847 .probe = mlx4_init_one,
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003848 .shutdown = mlx4_shutdown,
Bill Pembertonf57e6842012-12-03 09:23:15 -05003849 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003850 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07003851};
3852
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003853static int __init mlx4_verify_params(void)
3854{
3855 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003856 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003857 return -1;
3858 }
3859
Or Gerlitzcb296882011-10-16 10:26:21 +02003860 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03003861 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
3862 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003863
Amir Vadaiecc8fb12014-05-22 15:55:39 +03003864 if (use_prio != 0)
3865 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003866
Eli Cohen04986282010-09-20 08:42:38 +02003867 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003868 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
3869 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07003870 return -1;
3871 }
3872
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003873 /* Check if module param for ports type has legal combination */
3874 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03003875 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003876 port_type_array[0] = true;
3877 }
3878
Matan Barak7d077cd2014-12-11 10:58:00 +02003879 if (mlx4_log_num_mgm_entry_size < -7 ||
3880 (mlx4_log_num_mgm_entry_size > 0 &&
3881 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
3882 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
3883 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
Joe Perches1a91de22014-05-07 12:52:57 -07003884 mlx4_log_num_mgm_entry_size,
3885 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
3886 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00003887 return -1;
3888 }
3889
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003890 return 0;
3891}
3892
Roland Dreier225c7b12007-05-08 18:00:38 -07003893static int __init mlx4_init(void)
3894{
3895 int ret;
3896
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003897 if (mlx4_verify_params())
3898 return -EINVAL;
3899
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003900
3901 mlx4_wq = create_singlethread_workqueue("mlx4");
3902 if (!mlx4_wq)
3903 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003904
Roland Dreier225c7b12007-05-08 18:00:38 -07003905 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08003906 if (ret < 0)
3907 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003908 return ret < 0 ? ret : 0;
3909}
3910
3911static void __exit mlx4_cleanup(void)
3912{
3913 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003914 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07003915}
3916
3917module_init(mlx4_init);
3918module_exit(mlx4_cleanup);