blob: 8647933f932162ee0750a9058bd28f48eca74d46 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
Michael Büscheb032b92011-07-04 20:50:05 +02006 Copyright (c) 2008 Michael Buesch <m@bues.ch>
Rafał Miłecki108f4f32011-09-03 21:01:02 +02007 Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
Michael Buesch424047e2008-01-09 16:13:56 +01008
9 This program is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 2 of the License, or
12 (at your option) any later version.
13
14 This program is distributed in the hope that it will be useful,
15 but WITHOUT ANY WARRANTY; without even the implied warranty of
16 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 GNU General Public License for more details.
18
19 You should have received a copy of the GNU General Public License
20 along with this program; see the file COPYING. If not, write to
21 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
22 Boston, MA 02110-1301, USA.
23
24*/
25
John W. Linville819d7722008-01-17 16:57:10 -050026#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
John W. Linville819d7722008-01-17 16:57:10 -050028#include <linux/types.h>
29
Michael Buesch424047e2008-01-09 16:13:56 +010030#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020031#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010032#include "tables_nphy.h"
Rafał Miłecki6db507f2010-10-14 19:33:36 +020033#include "radio_2055.h"
Rafał Miłecki5161bec2010-10-14 21:16:33 +020034#include "radio_2056.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010035#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010036
Rafał Miłeckif8187b52010-01-15 12:34:21 +010037struct nphy_txgains {
38 u16 txgm[2];
39 u16 pga[2];
40 u16 pad[2];
41 u16 ipa[2];
42};
43
44struct nphy_iqcal_params {
45 u16 txgm;
46 u16 pga;
47 u16 pad;
48 u16 ipa;
49 u16 cal_gain;
50 u16 ncorr[5];
51};
52
53struct nphy_iq_est {
54 s32 iq0_prod;
55 u32 i0_pwr;
56 u32 q0_pwr;
57 s32 iq1_prod;
58 u32 i1_pwr;
59 u32 q1_pwr;
60};
Michael Buesch424047e2008-01-09 16:13:56 +010061
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010062enum b43_nphy_rf_sequence {
63 B43_RFSEQ_RX2TX,
64 B43_RFSEQ_TX2RX,
65 B43_RFSEQ_RESET2RX,
66 B43_RFSEQ_UPDATE_GAINH,
67 B43_RFSEQ_UPDATE_GAINL,
68 B43_RFSEQ_UPDATE_GAINU,
69};
70
Rafał Miłecki76b002b2010-11-30 22:33:15 +010071enum b43_nphy_rssi_type {
72 B43_NPHY_RSSI_X = 0,
73 B43_NPHY_RSSI_Y,
74 B43_NPHY_RSSI_Z,
75 B43_NPHY_RSSI_PWRDET,
76 B43_NPHY_RSSI_TSSI_I,
77 B43_NPHY_RSSI_TSSI_Q,
78 B43_NPHY_RSSI_TBD,
79};
80
Rafał Miłecki161d5402010-11-28 12:59:43 +010081static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
82 bool enable);
Rafał Miłecki9501fef2010-01-30 20:18:07 +010083static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
84 u8 *events, u8 *delays, u8 length);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010085static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
86 enum b43_nphy_rf_sequence seq);
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +010087static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
88 u16 value, u8 core, bool off);
89static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
90 u16 value, u8 core);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010091
Rafał Miłeckic0028312011-09-04 23:18:22 +020092static inline bool b43_nphy_ipa(struct b43_wldev *dev)
93{
94 enum ieee80211_band band = b43_current_band(dev->wl);
95 return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
96 (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
97}
98
Michael Buesch53a6e232008-01-13 21:23:44 +010099void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
100{//TODO
101}
102
Michael Buesch18c8ade2008-08-28 19:33:40 +0200103static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +0100104{//TODO
105}
106
Michael Buesch18c8ade2008-08-28 19:33:40 +0200107static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
108 bool ignore_tssi)
109{//TODO
110 return B43_TXPWR_RES_DONE;
111}
112
Michael Bueschd1591312008-01-14 00:05:57 +0100113static void b43_chantab_radio_upload(struct b43_wldev *dev,
Rafał Miłeckif19ebe72010-03-29 00:53:15 +0200114 const struct b43_nphy_channeltab_entry_rev2 *e)
Michael Bueschd1591312008-01-14 00:05:57 +0100115{
Rafał Miłeckie5255ccc2010-02-27 13:03:35 +0100116 b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
117 b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
118 b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
119 b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
120 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
121
122 b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
123 b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
124 b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
125 b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
126 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
127
128 b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
129 b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
130 b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
131 b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
132 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
133
134 b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
135 b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
136 b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
137 b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
138 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
139
140 b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
141 b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
142 b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
143 b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
144 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
145
146 b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
147 b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
Michael Bueschd1591312008-01-14 00:05:57 +0100148}
149
Rafał Miłeckid4814e62010-12-21 23:57:48 +0100150static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
151 const struct b43_nphy_channeltab_entry_rev3 *e)
152{
153 b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
154 b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
155 b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
156 b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
157 b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
158 b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
159 e->radio_syn_pll_loopfilter1);
160 b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
161 e->radio_syn_pll_loopfilter2);
162 b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
163 e->radio_syn_pll_loopfilter3);
164 b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
165 e->radio_syn_pll_loopfilter4);
166 b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
167 e->radio_syn_pll_loopfilter5);
168 b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
169 e->radio_syn_reserved_addr27);
170 b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
171 e->radio_syn_reserved_addr28);
172 b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
173 e->radio_syn_reserved_addr29);
174 b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
175 e->radio_syn_logen_vcobuf1);
176 b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
177 b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
178 b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
179
180 b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
181 e->radio_rx0_lnaa_tune);
182 b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
183 e->radio_rx0_lnag_tune);
184
185 b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
186 e->radio_tx0_intpaa_boost_tune);
187 b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
188 e->radio_tx0_intpag_boost_tune);
189 b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
190 e->radio_tx0_pada_boost_tune);
191 b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
192 e->radio_tx0_padg_boost_tune);
193 b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
194 e->radio_tx0_pgaa_boost_tune);
195 b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
196 e->radio_tx0_pgag_boost_tune);
197 b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
198 e->radio_tx0_mixa_boost_tune);
199 b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
200 e->radio_tx0_mixg_boost_tune);
201
202 b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
203 e->radio_rx1_lnaa_tune);
204 b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
205 e->radio_rx1_lnag_tune);
206
207 b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
208 e->radio_tx1_intpaa_boost_tune);
209 b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
210 e->radio_tx1_intpag_boost_tune);
211 b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
212 e->radio_tx1_pada_boost_tune);
213 b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
214 e->radio_tx1_padg_boost_tune);
215 b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
216 e->radio_tx1_pgaa_boost_tune);
217 b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
218 e->radio_tx1_pgag_boost_tune);
219 b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
220 e->radio_tx1_mixa_boost_tune);
221 b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
222 e->radio_tx1_mixg_boost_tune);
223}
224
225/* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
226static void b43_radio_2056_setup(struct b43_wldev *dev,
227 const struct b43_nphy_channeltab_entry_rev3 *e)
228{
229 B43_WARN_ON(dev->phy.rev < 3);
230
231 b43_chantab_radio_2056_upload(dev, e);
232 /* TODO */
233 udelay(50);
234 /* VCO calibration */
235 b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
236 b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
237 b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
238 b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
239 b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
240 udelay(300);
241}
242
Michael Bueschd1591312008-01-14 00:05:57 +0100243static void b43_chantab_phy_upload(struct b43_wldev *dev,
Rafał Miłeckib15b3032010-03-29 00:53:13 +0200244 const struct b43_phy_n_sfo_cfg *e)
Michael Bueschd1591312008-01-14 00:05:57 +0100245{
246 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
247 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
248 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
249 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
250 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
251 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
252}
253
Rafał Miłecki161d5402010-11-28 12:59:43 +0100254/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
255static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
256{
257 struct b43_phy_n *nphy = dev->phy.n;
258 u8 i;
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +0200259 u16 bmask, val, tmp;
260 enum ieee80211_band band = b43_current_band(dev->wl);
Rafał Miłecki161d5402010-11-28 12:59:43 +0100261
262 if (nphy->hang_avoid)
263 b43_nphy_stay_in_carrier_search(dev, 1);
264
265 nphy->txpwrctrl = enable;
266 if (!enable) {
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +0200267 if (dev->phy.rev >= 3 &&
268 (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
269 (B43_NPHY_TXPCTL_CMD_COEFF |
270 B43_NPHY_TXPCTL_CMD_HWPCTLEN |
271 B43_NPHY_TXPCTL_CMD_PCTLEN))) {
272 /* We disable enabled TX pwr ctl, save it's state */
273 nphy->tx_pwr_idx[0] = b43_phy_read(dev,
274 B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
275 nphy->tx_pwr_idx[1] = b43_phy_read(dev,
276 B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
277 }
Rafał Miłecki161d5402010-11-28 12:59:43 +0100278
279 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
280 for (i = 0; i < 84; i++)
281 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
282
283 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
284 for (i = 0; i < 84; i++)
285 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
286
287 tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
288 if (dev->phy.rev >= 3)
289 tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
290 b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
291
292 if (dev->phy.rev >= 3) {
293 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
294 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
295 } else {
296 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
297 }
298
299 if (dev->phy.rev == 2)
300 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
301 ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
302 else if (dev->phy.rev < 2)
303 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
304 ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
305
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +0200306 if (dev->phy.rev < 2 && dev->phy.is_40mhz)
307 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
Rafał Miłecki161d5402010-11-28 12:59:43 +0100308 } else {
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +0200309 b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
310 nphy->adj_pwr_tbl);
311 b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
312 nphy->adj_pwr_tbl);
313
314 bmask = B43_NPHY_TXPCTL_CMD_COEFF |
315 B43_NPHY_TXPCTL_CMD_HWPCTLEN;
316 /* wl does useless check for "enable" param here */
317 val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
318 if (dev->phy.rev >= 3) {
319 bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
320 if (val)
321 val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
322 }
323 b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
324
325 if (band == IEEE80211_BAND_5GHZ) {
326 b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
327 ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
328 if (dev->phy.rev > 1)
329 b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
330 ~B43_NPHY_TXPCTL_INIT_PIDXI1,
331 0x64);
332 }
333
334 if (dev->phy.rev >= 3) {
335 if (nphy->tx_pwr_idx[0] != 128 &&
336 nphy->tx_pwr_idx[1] != 128) {
337 /* Recover TX pwr ctl state */
338 b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
339 ~B43_NPHY_TXPCTL_CMD_INIT,
340 nphy->tx_pwr_idx[0]);
341 if (dev->phy.rev > 1)
342 b43_phy_maskset(dev,
343 B43_NPHY_TXPCTL_INIT,
344 ~0xff, nphy->tx_pwr_idx[1]);
345 }
346 }
347
348 if (dev->phy.rev >= 3) {
349 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
350 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
351 } else {
352 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
353 }
354
355 if (dev->phy.rev == 2)
356 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
357 else if (dev->phy.rev < 2)
358 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
359
360 if (dev->phy.rev < 2 && dev->phy.is_40mhz)
361 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
362
Rafał Miłeckic0028312011-09-04 23:18:22 +0200363 if (b43_nphy_ipa(dev)) {
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +0200364 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
365 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
366 }
Rafał Miłecki161d5402010-11-28 12:59:43 +0100367 }
368
369 if (nphy->hang_avoid)
370 b43_nphy_stay_in_carrier_search(dev, 0);
371}
372
373/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
Michael Bueschd1591312008-01-14 00:05:57 +0100374static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
375{
Rafał Miłecki161d5402010-11-28 12:59:43 +0100376 struct b43_phy_n *nphy = dev->phy.n;
Rafał Miłecki05814832011-05-18 02:06:39 +0200377 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Rafał Miłecki161d5402010-11-28 12:59:43 +0100378
379 u8 txpi[2], bbmult, i;
380 u16 tmp, radio_gain, dac_gain;
381 u16 freq = dev->phy.channel_freq;
382 u32 txgain;
383 /* u32 gaintbl; rev3+ */
384
385 if (nphy->hang_avoid)
386 b43_nphy_stay_in_carrier_search(dev, 1);
387
388 if (dev->phy.rev >= 3) {
389 txpi[0] = 40;
390 txpi[1] = 40;
391 } else if (sprom->revision < 4) {
392 txpi[0] = 72;
393 txpi[1] = 72;
394 } else {
395 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
396 txpi[0] = sprom->txpid2g[0];
397 txpi[1] = sprom->txpid2g[1];
398 } else if (freq >= 4900 && freq < 5100) {
399 txpi[0] = sprom->txpid5gl[0];
400 txpi[1] = sprom->txpid5gl[1];
401 } else if (freq >= 5100 && freq < 5500) {
402 txpi[0] = sprom->txpid5g[0];
403 txpi[1] = sprom->txpid5g[1];
404 } else if (freq >= 5500) {
405 txpi[0] = sprom->txpid5gh[0];
406 txpi[1] = sprom->txpid5gh[1];
407 } else {
408 txpi[0] = 91;
409 txpi[1] = 91;
410 }
411 }
412
413 /*
414 for (i = 0; i < 2; i++) {
415 nphy->txpwrindex[i].index_internal = txpi[i];
416 nphy->txpwrindex[i].index_internal_save = txpi[i];
417 }
418 */
419
420 for (i = 0; i < 2; i++) {
421 if (dev->phy.rev >= 3) {
Rafał Miłeckic7455cf2010-12-07 21:55:57 +0100422 /* FIXME: support 5GHz */
423 txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
Rafał Miłecki161d5402010-11-28 12:59:43 +0100424 radio_gain = (txgain >> 16) & 0x1FFFF;
425 } else {
426 txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
427 radio_gain = (txgain >> 16) & 0x1FFF;
428 }
429
430 dac_gain = (txgain >> 8) & 0x3F;
431 bbmult = txgain & 0xFF;
432
433 if (dev->phy.rev >= 3) {
434 if (i == 0)
435 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
436 else
437 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
438 } else {
439 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
440 }
441
442 if (i == 0)
443 b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
444 else
445 b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
446
Rafał Miłecki44f40082011-09-04 23:23:51 +0200447 b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
Rafał Miłecki161d5402010-11-28 12:59:43 +0100448
Rafał Miłecki44f40082011-09-04 23:23:51 +0200449 tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
Rafał Miłecki161d5402010-11-28 12:59:43 +0100450 if (i == 0)
451 tmp = (tmp & 0x00FF) | (bbmult << 8);
452 else
453 tmp = (tmp & 0xFF00) | bbmult;
Rafał Miłecki44f40082011-09-04 23:23:51 +0200454 b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
Rafał Miłecki161d5402010-11-28 12:59:43 +0100455
456 if (0)
457 ; /* TODO */
458 }
459
460 b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
461
462 if (nphy->hang_avoid)
463 b43_nphy_stay_in_carrier_search(dev, 0);
Michael Bueschd1591312008-01-14 00:05:57 +0100464}
465
Rafał Miłecki7955de02010-02-27 13:03:39 +0100466
467/* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
468static void b43_radio_2055_setup(struct b43_wldev *dev,
Rafał Miłeckif19ebe72010-03-29 00:53:15 +0200469 const struct b43_nphy_channeltab_entry_rev2 *e)
Rafał Miłecki7955de02010-02-27 13:03:39 +0100470{
471 B43_WARN_ON(dev->phy.rev >= 3);
472
473 b43_chantab_radio_upload(dev, e);
474 udelay(50);
Rafał Miłeckie58b1252010-03-29 00:53:16 +0200475 b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
476 b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
Rafał Miłecki7955de02010-02-27 13:03:39 +0100477 b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
Rafał Miłeckie58b1252010-03-29 00:53:16 +0200478 b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
Rafał Miłecki7955de02010-02-27 13:03:39 +0100479 udelay(300);
480}
481
Michael Buesch53a6e232008-01-13 21:23:44 +0100482static void b43_radio_init2055_pre(struct b43_wldev *dev)
483{
484 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
485 ~B43_NPHY_RFCTL_CMD_PORFORCE);
486 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
487 B43_NPHY_RFCTL_CMD_CHIP0PU |
488 B43_NPHY_RFCTL_CMD_OEPORFORCE);
489 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
490 B43_NPHY_RFCTL_CMD_PORFORCE);
491}
492
493static void b43_radio_init2055_post(struct b43_wldev *dev)
494{
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100495 struct b43_phy_n *nphy = dev->phy.n;
Rafał Miłecki05814832011-05-18 02:06:39 +0200496 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesch53a6e232008-01-13 21:23:44 +0100497 int i;
498 u16 val;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100499 bool workaround = false;
500
501 if (sprom->revision < 4)
Rafał Miłecki79d22322011-05-18 02:06:42 +0200502 workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
503 && dev->dev->board_type == 0x46D
504 && dev->dev->board_rev >= 0x41);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100505 else
Rafał Miłecki7a4db8f2010-10-22 17:43:48 +0200506 workaround =
507 !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
Michael Buesch53a6e232008-01-13 21:23:44 +0100508
509 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100510 if (workaround) {
511 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
512 b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
Michael Buesch53a6e232008-01-13 21:23:44 +0100513 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100514 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
515 b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
Michael Buesch53a6e232008-01-13 21:23:44 +0100516 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
Michael Buesch53a6e232008-01-13 21:23:44 +0100517 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
Michael Buesch53a6e232008-01-13 21:23:44 +0100518 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
519 msleep(1);
520 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100521 for (i = 0; i < 200; i++) {
522 val = b43_radio_read(dev, B2055_CAL_COUT2);
523 if (val & 0x80) {
524 i = 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100525 break;
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100526 }
Michael Buesch53a6e232008-01-13 21:23:44 +0100527 udelay(10);
528 }
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100529 if (i)
530 b43err(dev->wl, "radio post init timeout\n");
Michael Buesch53a6e232008-01-13 21:23:44 +0100531 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
Rafał Miłecki78159782010-10-06 07:50:08 +0200532 b43_switch_channel(dev, dev->phy.channel);
Rafał Miłecki036cafe2010-02-27 13:03:36 +0100533 b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
534 b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
535 b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
536 b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
537 b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
538 b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
539 if (!nphy->gain_boost) {
540 b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
541 b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
542 } else {
543 b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
544 b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
545 }
546 udelay(2);
Michael Buesch53a6e232008-01-13 21:23:44 +0100547}
548
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +0100549/*
550 * Initialize a Broadcom 2055 N-radio
551 * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
552 */
Michael Buesch53a6e232008-01-13 21:23:44 +0100553static void b43_radio_init2055(struct b43_wldev *dev)
554{
555 b43_radio_init2055_pre(dev);
Rafał Miłeckia2d9bc62010-10-22 17:43:49 +0200556 if (b43_status(dev) < B43_STAT_INITIALIZED) {
557 /* Follow wl, not specs. Do not force uploading all regs */
558 b2055_upload_inittab(dev, 0, 0);
559 } else {
560 bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
561 b2055_upload_inittab(dev, ghz5, 0);
562 }
Michael Buesch53a6e232008-01-13 21:23:44 +0100563 b43_radio_init2055_post(dev);
564}
565
Rafał Miłeckiea7ee142010-12-21 17:13:44 +0100566static void b43_radio_init2056_pre(struct b43_wldev *dev)
567{
568 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
569 ~B43_NPHY_RFCTL_CMD_CHIP0PU);
570 /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
571 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
572 B43_NPHY_RFCTL_CMD_OEPORFORCE);
573 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
574 ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
575 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
576 B43_NPHY_RFCTL_CMD_CHIP0PU);
577}
578
579static void b43_radio_init2056_post(struct b43_wldev *dev)
580{
581 b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
582 b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
583 b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
584 msleep(1);
585 b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
586 b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
587 b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
588 /*
589 if (nphy->init_por)
590 Call Radio 2056 Recalibrate
591 */
592}
593
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100594/*
Rafał Miłeckid817f4e2010-03-29 00:53:12 +0200595 * Initialize a Broadcom 2056 N-radio
596 * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
597 */
598static void b43_radio_init2056(struct b43_wldev *dev)
599{
Rafał Miłeckiea7ee142010-12-21 17:13:44 +0100600 b43_radio_init2056_pre(dev);
601 b2056_upload_inittabs(dev, 0, 0);
602 b43_radio_init2056_post(dev);
Rafał Miłeckid817f4e2010-03-29 00:53:12 +0200603}
604
Rafał Miłeckid817f4e2010-03-29 00:53:12 +0200605/*
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100606 * Upload the N-PHY tables.
607 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
608 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100609static void b43_nphy_tables_init(struct b43_wldev *dev)
610{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100611 if (dev->phy.rev < 3)
612 b43_nphy_rev0_1_2_tables_init(dev);
613 else
614 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100615}
616
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100617/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
618static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
619{
620 struct b43_phy_n *nphy = dev->phy.n;
621 enum ieee80211_band band;
622 u16 tmp;
623
624 if (!enable) {
625 nphy->rfctrl_intc1_save = b43_phy_read(dev,
626 B43_NPHY_RFCTL_INTC1);
627 nphy->rfctrl_intc2_save = b43_phy_read(dev,
628 B43_NPHY_RFCTL_INTC2);
629 band = b43_current_band(dev->wl);
630 if (dev->phy.rev >= 3) {
631 if (band == IEEE80211_BAND_5GHZ)
632 tmp = 0x600;
633 else
634 tmp = 0x480;
635 } else {
636 if (band == IEEE80211_BAND_5GHZ)
637 tmp = 0x180;
638 else
639 tmp = 0x120;
640 }
641 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
642 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
643 } else {
644 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
645 nphy->rfctrl_intc1_save);
646 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
647 nphy->rfctrl_intc2_save);
648 }
649}
650
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100651/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
652static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
653{
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100654 u16 tmp;
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100655
656 if (dev->phy.rev >= 3) {
Rafał Miłeckic0028312011-09-04 23:18:22 +0200657 if (b43_nphy_ipa(dev)) {
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100658 tmp = 4;
659 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
660 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
661 }
662
663 tmp = 1;
664 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
665 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
666 }
667}
668
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100669/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100670static void b43_nphy_reset_cca(struct b43_wldev *dev)
671{
672 u16 bbcfg;
673
Rafał Miłeckif6a3e992011-08-12 00:03:26 +0200674 b43_phy_force_clock(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100675 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100676 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
677 udelay(1);
678 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłeckif6a3e992011-08-12 00:03:26 +0200679 b43_phy_force_clock(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100680 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100681}
682
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100683/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
684static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
685{
686 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
687
688 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
689 if (preamble == 1)
690 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
691 else
692 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
693
694 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
695}
696
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100697/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
698static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
699{
700 struct b43_phy_n *nphy = dev->phy.n;
701
702 bool override = false;
703 u16 chain = 0x33;
704
705 if (nphy->txrx_chain == 0) {
706 chain = 0x11;
707 override = true;
708 } else if (nphy->txrx_chain == 1) {
709 chain = 0x22;
710 override = true;
711 }
712
713 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
714 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
715 chain);
716
717 if (override)
718 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
719 B43_NPHY_RFSEQMODE_CAOVER);
720 else
721 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
722 ~B43_NPHY_RFSEQMODE_CAOVER);
723}
724
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100725/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
726static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
727 u16 samps, u8 time, bool wait)
728{
729 int i;
730 u16 tmp;
731
732 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
733 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
734 if (wait)
735 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
736 else
737 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
738
739 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
740
741 for (i = 1000; i; i--) {
742 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
743 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
744 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
745 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
746 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
747 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
748 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
749 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
750
751 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
752 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
753 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
754 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
755 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
756 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
757 return;
758 }
759 udelay(10);
760 }
761 memset(est, 0, sizeof(*est));
762}
763
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100764/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
765static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
766 struct b43_phy_n_iq_comp *pcomp)
767{
768 if (write) {
769 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
770 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
771 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
772 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
773 } else {
774 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
775 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
776 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
777 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
778 }
779}
780
Rafał Miłeckic7455cf2010-12-07 21:55:57 +0100781#if 0
782/* Ready but not used anywhere */
Rafał Miłecki026816f2010-01-17 13:03:28 +0100783/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
784static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
785{
786 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
787
788 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
789 if (core == 0) {
790 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
791 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
792 } else {
793 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
794 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
795 }
796 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
797 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
798 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
799 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
800 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
801 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
802 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
803 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
804}
805
806/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
807static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
808{
809 u8 rxval, txval;
810 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
811
812 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
813 if (core == 0) {
814 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
815 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
816 } else {
817 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
818 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
819 }
820 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
821 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
822 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
823 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
824 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
825 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
826 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
827 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
828
829 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
830 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
831
Larry Fingeracd82aa2010-07-21 11:48:05 -0500832 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
833 ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
Rafał Miłecki026816f2010-01-17 13:03:28 +0100834 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
835 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
836 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
837 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
838 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
839 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
840 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
841
842 if (core == 0) {
843 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
844 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
845 } else {
846 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
847 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
848 }
849
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100850 b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
851 b43_nphy_rf_control_override(dev, 8, 0, 3, false);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100852 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100853
854 if (core == 0) {
855 rxval = 1;
856 txval = 8;
857 } else {
858 rxval = 4;
859 txval = 2;
860 }
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +0100861 b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
862 b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
Rafał Miłecki026816f2010-01-17 13:03:28 +0100863}
Rafał Miłeckic7455cf2010-12-07 21:55:57 +0100864#endif
Rafał Miłecki026816f2010-01-17 13:03:28 +0100865
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100866/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
867static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
868{
869 int i;
870 s32 iq;
871 u32 ii;
872 u32 qq;
873 int iq_nbits, qq_nbits;
874 int arsh, brsh;
875 u16 tmp, a, b;
876
877 struct nphy_iq_est est;
878 struct b43_phy_n_iq_comp old;
879 struct b43_phy_n_iq_comp new = { };
880 bool error = false;
881
882 if (mask == 0)
883 return;
884
885 b43_nphy_rx_iq_coeffs(dev, false, &old);
886 b43_nphy_rx_iq_coeffs(dev, true, &new);
887 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
888 new = old;
889
890 for (i = 0; i < 2; i++) {
891 if (i == 0 && (mask & 1)) {
892 iq = est.iq0_prod;
893 ii = est.i0_pwr;
894 qq = est.q0_pwr;
895 } else if (i == 1 && (mask & 2)) {
896 iq = est.iq1_prod;
897 ii = est.i1_pwr;
898 qq = est.q1_pwr;
899 } else {
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100900 continue;
901 }
902
903 if (ii + qq < 2) {
904 error = true;
905 break;
906 }
907
908 iq_nbits = fls(abs(iq));
909 qq_nbits = fls(qq);
910
911 arsh = iq_nbits - 20;
912 if (arsh >= 0) {
913 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
914 tmp = ii >> arsh;
915 } else {
916 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
917 tmp = ii << -arsh;
918 }
919 if (tmp == 0) {
920 error = true;
921 break;
922 }
923 a /= tmp;
924
925 brsh = qq_nbits - 11;
926 if (brsh >= 0) {
927 b = (qq << (31 - qq_nbits));
928 tmp = ii >> brsh;
929 } else {
930 b = (qq << (31 - qq_nbits));
931 tmp = ii << -brsh;
932 }
933 if (tmp == 0) {
934 error = true;
935 break;
936 }
937 b = int_sqrt(b / tmp - a * a) - (1 << 10);
938
939 if (i == 0 && (mask & 0x1)) {
940 if (dev->phy.rev >= 3) {
941 new.a0 = a & 0x3FF;
942 new.b0 = b & 0x3FF;
943 } else {
944 new.a0 = b & 0x3FF;
945 new.b0 = a & 0x3FF;
946 }
947 } else if (i == 1 && (mask & 0x2)) {
948 if (dev->phy.rev >= 3) {
949 new.a1 = a & 0x3FF;
950 new.b1 = b & 0x3FF;
951 } else {
952 new.a1 = b & 0x3FF;
953 new.b1 = a & 0x3FF;
954 }
955 }
956 }
957
958 if (error)
959 new = old;
960
961 b43_nphy_rx_iq_coeffs(dev, true, &new);
962}
963
Rafał Miłecki09146402010-01-15 15:17:10 +0100964/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
965static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
966{
967 u16 array[4];
Rafał Miłecki44f40082011-09-04 23:23:51 +0200968 b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
Rafał Miłecki09146402010-01-15 15:17:10 +0100969
970 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
971 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
972 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
973 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
974}
975
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100976/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
Joe Perches20407ed2010-11-20 18:38:57 -0800977static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
978 const u16 *clip_st)
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100979{
980 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
981 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
982}
983
984/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
985static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
986{
987 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
988 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
989}
990
Rafał Miłecki8987a9e2010-02-27 13:03:33 +0100991/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
992static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
993{
994 if (dev->phy.rev >= 3) {
995 if (!init)
996 return;
997 if (0 /* FIXME */) {
998 b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
999 b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
1000 b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
1001 b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
1002 }
1003 } else {
1004 b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
1005 b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
1006
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001007 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02001008#ifdef CONFIG_B43_BCMA
1009 case B43_BUS_BCMA:
1010 bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
1011 0xFC00, 0xFC00);
1012 break;
1013#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02001014#ifdef CONFIG_B43_SSB
1015 case B43_BUS_SSB:
1016 ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
1017 0xFC00, 0xFC00);
1018 break;
1019#endif
1020 }
1021
Rafał Miłecki8987a9e2010-02-27 13:03:33 +01001022 b43_write32(dev, B43_MMIO_MACCTL,
1023 b43_read32(dev, B43_MMIO_MACCTL) &
1024 ~B43_MACCTL_GPOUTSMSK);
1025 b43_write16(dev, B43_MMIO_GPIO_MASK,
1026 b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
1027 b43_write16(dev, B43_MMIO_GPIO_CONTROL,
1028 b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
1029
1030 if (init) {
1031 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
1032 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
1033 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
1034 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
1035 }
1036 }
1037}
1038
Rafał Miłeckibbec3982010-01-15 14:31:39 +01001039/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
1040static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
1041{
1042 u16 tmp;
1043
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001044 if (dev->dev->core_rev == 16)
Rafał Miłeckibbec3982010-01-15 14:31:39 +01001045 b43_mac_suspend(dev);
1046
1047 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
1048 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
1049 B43_NPHY_CLASSCTL_WAITEDEN);
1050 tmp &= ~mask;
1051 tmp |= (val & mask);
1052 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
1053
Rafał Miłecki21d889d2011-05-18 02:06:38 +02001054 if (dev->dev->core_rev == 16)
Rafał Miłeckibbec3982010-01-15 14:31:39 +01001055 b43_mac_enable(dev);
1056
1057 return tmp;
1058}
1059
Rafał Miłecki5c1a1402010-01-15 15:10:54 +01001060/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
1061static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
1062{
1063 struct b43_phy *phy = &dev->phy;
1064 struct b43_phy_n *nphy = phy->n;
1065
1066 if (enable) {
Joe Perches20407ed2010-11-20 18:38:57 -08001067 static const u16 clip[] = { 0xFFFF, 0xFFFF };
Rafał Miłecki5c1a1402010-01-15 15:10:54 +01001068 if (nphy->deaf_count++ == 0) {
1069 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
1070 b43_nphy_classifier(dev, 0x7, 0);
1071 b43_nphy_read_clip_detection(dev, nphy->clip_state);
1072 b43_nphy_write_clip_detection(dev, clip);
1073 }
1074 b43_nphy_reset_cca(dev);
1075 } else {
1076 if (--nphy->deaf_count == 0) {
1077 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
1078 b43_nphy_write_clip_detection(dev, nphy->clip_state);
1079 }
1080 }
1081}
1082
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01001083/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
1084static void b43_nphy_stop_playback(struct b43_wldev *dev)
1085{
1086 struct b43_phy_n *nphy = dev->phy.n;
1087 u16 tmp;
1088
1089 if (nphy->hang_avoid)
1090 b43_nphy_stay_in_carrier_search(dev, 1);
1091
1092 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
1093 if (tmp & 0x1)
1094 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
1095 else if (tmp & 0x2)
Larry Fingeracd82aa2010-07-21 11:48:05 -05001096 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01001097
1098 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
1099
1100 if (nphy->bb_mult_save & 0x80000000) {
1101 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001102 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01001103 nphy->bb_mult_save = 0;
1104 }
1105
1106 if (nphy->hang_avoid)
1107 b43_nphy_stay_in_carrier_search(dev, 0);
1108}
1109
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01001110/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
1111static void b43_nphy_spur_workaround(struct b43_wldev *dev)
1112{
1113 struct b43_phy_n *nphy = dev->phy.n;
1114
Rafał Miłecki204a6652010-10-14 19:33:34 +02001115 u8 channel = dev->phy.channel;
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01001116 int tone[2] = { 57, 58 };
1117 u32 noise[2] = { 0x3FF, 0x3FF };
1118
1119 B43_WARN_ON(dev->phy.rev < 3);
1120
1121 if (nphy->hang_avoid)
1122 b43_nphy_stay_in_carrier_search(dev, 1);
1123
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01001124 if (nphy->gband_spurwar_en) {
1125 /* TODO: N PHY Adjust Analog Pfbw (7) */
1126 if (channel == 11 && dev->phy.is_40mhz)
1127 ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
1128 else
1129 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
1130 /* TODO: N PHY Adjust CRS Min Power (0x1E) */
1131 }
1132
1133 if (nphy->aband_spurwar_en) {
1134 if (channel == 54) {
1135 tone[0] = 0x20;
1136 noise[0] = 0x25F;
1137 } else if (channel == 38 || channel == 102 || channel == 118) {
1138 if (0 /* FIXME */) {
1139 tone[0] = 0x20;
1140 noise[0] = 0x21F;
1141 } else {
1142 tone[0] = 0;
1143 noise[0] = 0;
1144 }
1145 } else if (channel == 134) {
1146 tone[0] = 0x20;
1147 noise[0] = 0x21F;
1148 } else if (channel == 151) {
1149 tone[0] = 0x10;
1150 noise[0] = 0x23F;
1151 } else if (channel == 153 || channel == 161) {
1152 tone[0] = 0x30;
1153 noise[0] = 0x23F;
1154 } else {
1155 tone[0] = 0;
1156 noise[0] = 0;
1157 }
1158
1159 if (!tone[0] && !noise[0])
1160 ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
1161 else
1162 ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
1163 }
1164
1165 if (nphy->hang_avoid)
1166 b43_nphy_stay_in_carrier_search(dev, 0);
1167}
1168
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001169/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
1170static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
1171{
1172 struct b43_phy_n *nphy = dev->phy.n;
1173
1174 u8 i;
1175 s16 tmp;
1176 u16 data[4];
1177 s16 gain[2];
1178 u16 minmax[2];
Joe Perches20407ed2010-11-20 18:38:57 -08001179 static const u16 lna_gain[4] = { -2, 10, 19, 25 };
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001180
1181 if (nphy->hang_avoid)
1182 b43_nphy_stay_in_carrier_search(dev, 1);
1183
1184 if (nphy->gain_boost) {
1185 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1186 gain[0] = 6;
1187 gain[1] = 6;
1188 } else {
Rafał Miłecki204a6652010-10-14 19:33:34 +02001189 tmp = 40370 - 315 * dev->phy.channel;
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001190 gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
Rafał Miłecki204a6652010-10-14 19:33:34 +02001191 tmp = 23242 - 224 * dev->phy.channel;
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001192 gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
1193 }
1194 } else {
1195 gain[0] = 0;
1196 gain[1] = 0;
1197 }
1198
1199 for (i = 0; i < 2; i++) {
1200 if (nphy->elna_gain_config) {
1201 data[0] = 19 + gain[i];
1202 data[1] = 25 + gain[i];
1203 data[2] = 25 + gain[i];
1204 data[3] = 25 + gain[i];
1205 } else {
1206 data[0] = lna_gain[0] + gain[i];
1207 data[1] = lna_gain[1] + gain[i];
1208 data[2] = lna_gain[2] + gain[i];
1209 data[3] = lna_gain[3] + gain[i];
1210 }
Rafał Miłeckic0f05b92010-11-18 13:27:58 +01001211 b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001212
1213 minmax[i] = 23 + gain[i];
1214 }
1215
1216 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
1217 minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
1218 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
1219 minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
1220
1221 if (nphy->hang_avoid)
1222 b43_nphy_stay_in_carrier_search(dev, 0);
1223}
1224
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001225/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
Gábor Stefanike723ef32010-08-16 22:39:15 +02001226static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001227{
1228 struct b43_phy_n *nphy = dev->phy.n;
Rafał Miłecki05814832011-05-18 02:06:39 +02001229 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Rafał Miłeckiba9a6212011-03-01 21:40:41 +01001230
1231 /* PHY rev 0, 1, 2 */
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001232 u8 i, j;
1233 u8 code;
Rafał Miłeckic0f05b92010-11-18 13:27:58 +01001234 u16 tmp;
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001235 u8 rfseq_events[3] = { 6, 8, 7 };
1236 u8 rfseq_delays[3] = { 10, 30, 1 };
1237
Rafał Miłeckiba9a6212011-03-01 21:40:41 +01001238 /* PHY rev >= 3 */
1239 bool ghz5;
1240 bool ext_lna;
1241 u16 rssi_gain;
1242 struct nphy_gain_ctl_workaround_entry *e;
1243 u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
1244 u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
1245
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001246 if (dev->phy.rev >= 3) {
Rafał Miłeckiba9a6212011-03-01 21:40:41 +01001247 /* Prepare values */
1248 ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
1249 & B43_NPHY_BANDCTL_5GHZ;
1250 ext_lna = sprom->boardflags_lo & B43_BFL_EXTLNA;
1251 e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
1252 if (ghz5 && dev->phy.rev >= 5)
1253 rssi_gain = 0x90;
1254 else
1255 rssi_gain = 0x50;
1256
1257 b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
1258
1259 /* Set Clip 2 detect */
1260 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
1261 B43_NPHY_C1_CGAINI_CL2DETECT);
1262 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
1263 B43_NPHY_C2_CGAINI_CL2DETECT);
1264
1265 b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
1266 0x17);
1267 b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
1268 0x17);
1269 b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
1270 b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
1271 b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
1272 b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
1273 b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
1274 rssi_gain);
1275 b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
1276 rssi_gain);
1277 b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
1278 0x17);
1279 b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
1280 0x17);
1281 b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
1282 b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
1283
1284 b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
1285 b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
1286 b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
1287 b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
1288 b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
1289 b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
1290 b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
1291 b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
1292 b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
1293 b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
1294 b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
1295 b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
1296
1297 b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
1298 b43_phy_write(dev, 0x2A7, e->init_gain);
1299 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
1300 e->rfseq_init);
1301 b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
1302
1303 /* TODO: check defines. Do not match variables names */
1304 b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
1305 b43_phy_write(dev, 0x2A9, e->cliphi_gain);
1306 b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
1307 b43_phy_write(dev, 0x2AB, e->clipmd_gain);
1308 b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
1309 b43_phy_write(dev, 0x2AD, e->cliplo_gain);
1310
1311 b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
1312 b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
1313 b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
1314 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
1315 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
1316 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
1317 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
1318 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
1319 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
1320 b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001321 } else {
1322 /* Set Clip 2 detect */
1323 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
1324 B43_NPHY_C1_CGAINI_CL2DETECT);
1325 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
1326 B43_NPHY_C2_CGAINI_CL2DETECT);
1327
1328 /* Set narrowband clip threshold */
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001329 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
1330 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001331
1332 if (!dev->phy.is_40mhz) {
1333 /* Set dwell lengths */
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001334 b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
1335 b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
1336 b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
1337 b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001338 }
1339
1340 /* Set wideband clip 2 threshold */
1341 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
1342 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
1343 21);
1344 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
1345 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
1346 21);
1347
1348 if (!dev->phy.is_40mhz) {
1349 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
1350 ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
1351 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
1352 ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
1353 b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
1354 ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
1355 b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
1356 ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
1357 }
1358
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001359 b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001360
1361 if (nphy->gain_boost) {
1362 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
1363 dev->phy.is_40mhz)
1364 code = 4;
1365 else
1366 code = 5;
1367 } else {
1368 code = dev->phy.is_40mhz ? 6 : 7;
1369 }
1370
1371 /* Set HPVGA2 index */
1372 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
1373 ~B43_NPHY_C1_INITGAIN_HPVGA2,
1374 code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
1375 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
1376 ~B43_NPHY_C2_INITGAIN_HPVGA2,
1377 code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
1378
1379 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001380 /* specs say about 2 loops, but wl does 4 */
1381 for (i = 0; i < 4; i++)
1382 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1383 (code << 8 | 0x7C));
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001384
Rafał Miłeckid24019a2010-02-27 13:03:38 +01001385 b43_nphy_adjust_lna_gain_table(dev);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001386
1387 if (nphy->elna_gain_config) {
1388 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
1389 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
1390 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1391 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1392 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1393
1394 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
1395 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
1396 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1397 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1398 b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
1399
1400 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001401 /* specs say about 2 loops, but wl does 4 */
1402 for (i = 0; i < 4; i++)
1403 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1404 (code << 8 | 0x74));
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001405 }
1406
1407 if (dev->phy.rev == 2) {
1408 for (i = 0; i < 4; i++) {
1409 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1410 (0x0400 * i) + 0x0020);
Rafał Miłeckic0f05b92010-11-18 13:27:58 +01001411 for (j = 0; j < 21; j++) {
1412 tmp = j * (i < 2 ? 3 : 1);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001413 b43_phy_write(dev,
Rafał Miłeckic0f05b92010-11-18 13:27:58 +01001414 B43_NPHY_TABLE_DATALO, tmp);
1415 }
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001416 }
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001417 }
Rafał Miłecki8e60b042011-02-21 19:45:34 +01001418
1419 b43_nphy_set_rf_sequence(dev, 5,
1420 rfseq_events, rfseq_delays, 3);
1421 b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
1422 ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
1423 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
1424
1425 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1426 b43_phy_maskset(dev, B43_PHY_N(0xC5D),
1427 0xFF80, 4);
Rafał Miłeckief5127a2010-01-30 00:12:20 +01001428 }
1429}
1430
Rafał Miłecki73d07a32011-09-04 23:23:52 +02001431static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
1432{
1433 struct ssb_sprom *sprom = dev->dev->bus_sprom;
1434
1435 u16 tmp16;
1436 u32 tmp32;
1437
1438 tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
1439 tmp32 &= 0xffffff;
1440 b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
1441
1442 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
1443 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
1444 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
1445 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
1446 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
1447 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
1448
1449 b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
1450 b43_phy_write(dev, 0x2AE, 0x000C);
1451
1452 /* TODO */
1453
1454 tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
1455 0x2 : 0x9C40;
1456 b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
1457
1458 b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
1459
1460 b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
1461 b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
1462
1463 b43_nphy_gain_ctrl_workarounds(dev);
1464
1465 b43_ntab_write(dev, B43_NTAB32(8, 0), 2);
1466 b43_ntab_write(dev, B43_NTAB32(8, 16), 2);
1467
1468 /* TODO */
1469
1470 b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
1471 b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
1472 b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
1473 b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
1474 b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
1475 b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
1476 b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
1477 b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
1478 b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
1479 b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
1480
1481 /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
1482
1483 if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
1484 b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
1485 (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
1486 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
1487 tmp32 = 0x00088888;
1488 else
1489 tmp32 = 0x88888888;
1490 b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
1491 b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
1492 b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
1493
1494 if (dev->phy.rev == 4 &&
1495 b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1496 b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
1497 0x70);
1498 b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
1499 0x70);
1500 }
1501
1502 b43_phy_write(dev, 0x224, 0x039C);
1503 b43_phy_write(dev, 0x225, 0x0357);
1504 b43_phy_write(dev, 0x226, 0x0317);
1505 b43_phy_write(dev, 0x227, 0x02D7);
1506 b43_phy_write(dev, 0x228, 0x039C);
1507 b43_phy_write(dev, 0x229, 0x0357);
1508 b43_phy_write(dev, 0x22A, 0x0317);
1509 b43_phy_write(dev, 0x22B, 0x02D7);
1510 b43_phy_write(dev, 0x22C, 0x039C);
1511 b43_phy_write(dev, 0x22D, 0x0357);
1512 b43_phy_write(dev, 0x22E, 0x0317);
1513 b43_phy_write(dev, 0x22F, 0x02D7);
1514}
1515
1516static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001517{
Rafał Miłecki05814832011-05-18 02:06:39 +02001518 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001519 struct b43_phy *phy = &dev->phy;
1520 struct b43_phy_n *nphy = phy->n;
1521
1522 u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
1523 u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
1524
1525 u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
1526 u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
1527
Rafał Miłecki73d07a32011-09-04 23:23:52 +02001528 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
1529 nphy->band5g_pwrgain) {
1530 b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
1531 b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
1532 } else {
1533 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
1534 b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
1535 }
1536
1537 b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
1538 b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
1539 b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
1540 b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
1541
1542 if (dev->phy.rev < 2) {
1543 b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
1544 b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
1545 b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
1546 b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
1547 b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
1548 b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
1549 }
1550
1551 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
1552 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
1553 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
1554 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
1555
1556 if (sprom->boardflags2_lo & 0x100 &&
1557 dev->dev->board_type == 0x8B) {
1558 delays1[0] = 0x1;
1559 delays1[5] = 0x14;
1560 }
1561 b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
1562 b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
1563
1564 b43_nphy_gain_ctrl_workarounds(dev);
1565
1566 if (dev->phy.rev < 2) {
1567 if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
1568 b43_hf_write(dev, b43_hf_read(dev) |
1569 B43_HF_MLADVW);
1570 } else if (dev->phy.rev == 2) {
1571 b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
1572 b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
1573 }
1574
1575 if (dev->phy.rev < 2)
1576 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
1577 ~B43_NPHY_SCRAM_SIGCTL_SCM);
1578
1579 /* Set phase track alpha and beta */
1580 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
1581 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
1582 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
1583 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
1584 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
1585 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
1586
1587 b43_phy_mask(dev, B43_NPHY_PIL_DW1,
1588 ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
1589 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
1590 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
1591 b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
1592
1593 if (dev->phy.rev == 2)
1594 b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
1595 B43_NPHY_FINERX2_CGC_DECGC);
1596}
1597
1598/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
1599static void b43_nphy_workarounds(struct b43_wldev *dev)
1600{
1601 struct b43_phy *phy = &dev->phy;
1602 struct b43_phy_n *nphy = phy->n;
Rafał Miłeckiba9a6212011-03-01 21:40:41 +01001603
Rafał Miłeckia5d35982010-11-18 13:27:59 +01001604 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001605 b43_nphy_classifier(dev, 1, 0);
1606 else
1607 b43_nphy_classifier(dev, 1, 1);
1608
1609 if (nphy->hang_avoid)
1610 b43_nphy_stay_in_carrier_search(dev, 1);
1611
1612 b43_phy_set(dev, B43_NPHY_IQFLIP,
1613 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
1614
Rafał Miłecki73d07a32011-09-04 23:23:52 +02001615 if (dev->phy.rev >= 3)
1616 b43_nphy_workarounds_rev3plus(dev);
1617 else
1618 b43_nphy_workarounds_rev1_2(dev);
Rafał Miłecki28fd7da2010-01-30 00:12:19 +01001619
1620 if (nphy->hang_avoid)
1621 b43_nphy_stay_in_carrier_search(dev, 0);
1622}
1623
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001624/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
1625static int b43_nphy_load_samples(struct b43_wldev *dev,
1626 struct b43_c32 *samples, u16 len) {
1627 struct b43_phy_n *nphy = dev->phy.n;
1628 u16 i;
1629 u32 *data;
1630
1631 data = kzalloc(len * sizeof(u32), GFP_KERNEL);
1632 if (!data) {
1633 b43err(dev->wl, "allocation for samples loading failed\n");
1634 return -ENOMEM;
1635 }
1636 if (nphy->hang_avoid)
1637 b43_nphy_stay_in_carrier_search(dev, 1);
1638
1639 for (i = 0; i < len; i++) {
1640 data[i] = (samples[i].i & 0x3FF << 10);
1641 data[i] |= samples[i].q & 0x3FF;
1642 }
1643 b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
1644
1645 kfree(data);
1646 if (nphy->hang_avoid)
1647 b43_nphy_stay_in_carrier_search(dev, 0);
1648 return 0;
1649}
1650
Rafał Miłecki59af0992010-01-22 01:53:16 +01001651/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
1652static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
1653 bool test)
1654{
1655 int i;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001656 u16 bw, len, rot, angle;
Larry Fingerda860472010-01-26 16:42:02 -06001657 struct b43_c32 *samples;
Rafał Miłeckif2982182010-01-25 19:00:01 +01001658
Rafał Miłecki59af0992010-01-22 01:53:16 +01001659
1660 bw = (dev->phy.is_40mhz) ? 40 : 20;
1661 len = bw << 3;
1662
1663 if (test) {
1664 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
1665 bw = 82;
1666 else
1667 bw = 80;
1668
1669 if (dev->phy.is_40mhz)
1670 bw <<= 1;
1671
1672 len = bw << 1;
1673 }
1674
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001675 samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
Rafał Miłecki40bd5202010-02-04 13:11:54 +01001676 if (!samples) {
1677 b43err(dev->wl, "allocation for samples generation failed\n");
1678 return 0;
1679 }
Rafał Miłecki59af0992010-01-22 01:53:16 +01001680 rot = (((freq * 36) / bw) << 16) / 100;
1681 angle = 0;
1682
Rafał Miłeckif2982182010-01-25 19:00:01 +01001683 for (i = 0; i < len; i++) {
1684 samples[i] = b43_cordic(angle);
1685 angle += rot;
1686 samples[i].q = CORDIC_CONVERT(samples[i].q * max);
1687 samples[i].i = CORDIC_CONVERT(samples[i].i * max);
Rafał Miłecki59af0992010-01-22 01:53:16 +01001688 }
1689
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001690 i = b43_nphy_load_samples(dev, samples, len);
Rafał Miłeckif2982182010-01-25 19:00:01 +01001691 kfree(samples);
Rafał Miłecki5f6393e2010-02-04 13:08:08 +01001692 return (i < 0) ? 0 : len;
Rafał Miłecki59af0992010-01-22 01:53:16 +01001693}
1694
Rafał Miłecki10a79872010-01-22 01:53:14 +01001695/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
1696static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
1697 u16 wait, bool iqmode, bool dac_test)
1698{
1699 struct b43_phy_n *nphy = dev->phy.n;
1700 int i;
1701 u16 seq_mode;
1702 u32 tmp;
1703
1704 if (nphy->hang_avoid)
1705 b43_nphy_stay_in_carrier_search(dev, true);
1706
1707 if ((nphy->bb_mult_save & 0x80000000) == 0) {
1708 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
1709 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
1710 }
1711
1712 if (!dev->phy.is_40mhz)
1713 tmp = 0x6464;
1714 else
1715 tmp = 0x4747;
1716 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
1717
1718 if (nphy->hang_avoid)
1719 b43_nphy_stay_in_carrier_search(dev, false);
1720
1721 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
1722
1723 if (loops != 0xFFFF)
1724 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
1725 else
1726 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
1727
1728 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
1729
1730 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
1731
1732 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
1733 if (iqmode) {
1734 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
1735 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
1736 } else {
1737 if (dac_test)
1738 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
1739 else
1740 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
1741 }
1742 for (i = 0; i < 100; i++) {
1743 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
1744 i = 0;
1745 break;
1746 }
1747 udelay(10);
1748 }
1749 if (i)
1750 b43err(dev->wl, "run samples timeout\n");
1751
1752 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
1753}
1754
Rafał Miłecki59af0992010-01-22 01:53:16 +01001755/*
1756 * Transmits a known value for LO calibration
1757 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
1758 */
1759static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
1760 bool iqmode, bool dac_test)
1761{
1762 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
1763 if (samp == 0)
1764 return -1;
1765 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
1766 return 0;
1767}
1768
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001769/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
1770static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
1771{
1772 struct b43_phy_n *nphy = dev->phy.n;
1773 int i, j;
1774 u32 tmp;
1775 u32 cur_real, cur_imag, real_part, imag_part;
1776
1777 u16 buffer[7];
1778
1779 if (nphy->hang_avoid)
1780 b43_nphy_stay_in_carrier_search(dev, true);
1781
Rafał Miłecki91458342010-01-18 00:21:35 +01001782 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01001783
1784 for (i = 0; i < 2; i++) {
1785 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
1786 (buffer[i * 2 + 1] & 0x3FF);
1787 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1788 (((i + 26) << 10) | 320));
1789 for (j = 0; j < 128; j++) {
1790 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1791 ((tmp >> 16) & 0xFFFF));
1792 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1793 (tmp & 0xFFFF));
1794 }
1795 }
1796
1797 for (i = 0; i < 2; i++) {
1798 tmp = buffer[5 + i];
1799 real_part = (tmp >> 8) & 0xFF;
1800 imag_part = (tmp & 0xFF);
1801 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
1802 (((i + 26) << 10) | 448));
1803
1804 if (dev->phy.rev >= 3) {
1805 cur_real = real_part;
1806 cur_imag = imag_part;
1807 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
1808 }
1809
1810 for (j = 0; j < 128; j++) {
1811 if (dev->phy.rev < 3) {
1812 cur_real = (real_part * loscale[j] + 128) >> 8;
1813 cur_imag = (imag_part * loscale[j] + 128) >> 8;
1814 tmp = ((cur_real & 0xFF) << 8) |
1815 (cur_imag & 0xFF);
1816 }
1817 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
1818 ((tmp >> 16) & 0xFFFF));
1819 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
1820 (tmp & 0xFFFF));
1821 }
1822 }
1823
1824 if (dev->phy.rev >= 3) {
1825 b43_shm_write16(dev, B43_SHM_SHARED,
1826 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
1827 b43_shm_write16(dev, B43_SHM_SHARED,
1828 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
1829 }
1830
1831 if (nphy->hang_avoid)
1832 b43_nphy_stay_in_carrier_search(dev, false);
1833}
1834
Rafał Miłecki9501fef2010-01-30 20:18:07 +01001835/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
1836static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
1837 u8 *events, u8 *delays, u8 length)
1838{
1839 struct b43_phy_n *nphy = dev->phy.n;
1840 u8 i;
1841 u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
1842 u16 offset1 = cmd << 4;
1843 u16 offset2 = offset1 + 0x80;
1844
1845 if (nphy->hang_avoid)
1846 b43_nphy_stay_in_carrier_search(dev, true);
1847
1848 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
1849 b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
1850
1851 for (i = length; i < 16; i++) {
1852 b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
1853 b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
1854 }
1855
1856 if (nphy->hang_avoid)
1857 b43_nphy_stay_in_carrier_search(dev, false);
1858}
1859
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01001860/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +01001861static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
1862 enum b43_nphy_rf_sequence seq)
1863{
1864 static const u16 trigger[] = {
1865 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1866 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1867 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1868 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1869 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1870 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1871 };
1872 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001873 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001874
1875 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1876
1877 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1878 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1879 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1880 for (i = 0; i < 200; i++) {
1881 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1882 goto ok;
1883 msleep(1);
1884 }
1885 b43err(dev->wl, "RF sequence status timeout\n");
1886ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001887 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001888}
1889
Rafał Miłecki75377b22010-01-22 01:53:13 +01001890/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1891static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1892 u16 value, u8 core, bool off)
1893{
1894 int i;
1895 u8 index = fls(field);
1896 u8 addr, en_addr, val_addr;
1897 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001898 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001899
1900 if (dev->phy.rev >= 3) {
1901 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1902 for (i = 0; i < 2; i++) {
1903 if (index == 0 || index == 16) {
1904 b43err(dev->wl,
1905 "Unsupported RF Ctrl Override call\n");
1906 return;
1907 }
1908
1909 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1910 en_addr = B43_PHY_N((i == 0) ?
1911 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1912 val_addr = B43_PHY_N((i == 0) ?
1913 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1914
1915 if (off) {
1916 b43_phy_mask(dev, en_addr, ~(field));
1917 b43_phy_mask(dev, val_addr,
1918 ~(rf_ctrl->val_mask));
1919 } else {
1920 if (core == 0 || ((1 << core) & i) != 0) {
1921 b43_phy_set(dev, en_addr, field);
1922 b43_phy_maskset(dev, val_addr,
1923 ~(rf_ctrl->val_mask),
1924 (value << rf_ctrl->val_shift));
1925 }
1926 }
1927 }
1928 } else {
1929 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1930 if (off) {
1931 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1932 value = 0;
1933 } else {
1934 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1935 }
1936
1937 for (i = 0; i < 2; i++) {
1938 if (index <= 1 || index == 16) {
1939 b43err(dev->wl,
1940 "Unsupported RF Ctrl Override call\n");
1941 return;
1942 }
1943
1944 if (index == 2 || index == 10 ||
1945 (index >= 13 && index <= 15)) {
1946 core = 1;
1947 }
1948
1949 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1950 addr = B43_PHY_N((i == 0) ?
1951 rf_ctrl->addr0 : rf_ctrl->addr1);
1952
1953 if ((core & (1 << i)) != 0)
1954 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1955 (value << rf_ctrl->shift));
1956
1957 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1958 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1959 B43_NPHY_RFCTL_CMD_START);
1960 udelay(1);
1961 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1962 }
1963 }
1964}
1965
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01001966/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
1967static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
1968 u16 value, u8 core)
1969{
1970 u8 i, j;
1971 u16 reg, tmp, val;
1972
1973 B43_WARN_ON(dev->phy.rev < 3);
1974 B43_WARN_ON(field > 4);
1975
1976 for (i = 0; i < 2; i++) {
1977 if ((core == 1 && i == 1) || (core == 2 && !i))
1978 continue;
1979
1980 reg = (i == 0) ?
1981 B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
1982 b43_phy_mask(dev, reg, 0xFBFF);
1983
1984 switch (field) {
1985 case 0:
1986 b43_phy_write(dev, reg, 0);
1987 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
1988 break;
1989 case 1:
1990 if (!i) {
1991 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
1992 0xFC3F, (value << 6));
1993 b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
1994 0xFFFE, 1);
1995 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1996 B43_NPHY_RFCTL_CMD_START);
1997 for (j = 0; j < 100; j++) {
1998 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
1999 j = 0;
2000 break;
2001 }
2002 udelay(10);
2003 }
2004 if (j)
2005 b43err(dev->wl,
2006 "intc override timeout\n");
2007 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
2008 0xFFFE);
2009 } else {
2010 b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
2011 0xFC3F, (value << 6));
2012 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
2013 0xFFFE, 1);
2014 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
2015 B43_NPHY_RFCTL_CMD_RXTX);
2016 for (j = 0; j < 100; j++) {
2017 if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
2018 j = 0;
2019 break;
2020 }
2021 udelay(10);
2022 }
2023 if (j)
2024 b43err(dev->wl,
2025 "intc override timeout\n");
2026 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
2027 0xFFFE);
2028 }
2029 break;
2030 case 2:
2031 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2032 tmp = 0x0020;
2033 val = value << 5;
2034 } else {
2035 tmp = 0x0010;
2036 val = value << 4;
2037 }
2038 b43_phy_maskset(dev, reg, ~tmp, val);
2039 break;
2040 case 3:
2041 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2042 tmp = 0x0001;
2043 val = value;
2044 } else {
2045 tmp = 0x0004;
2046 val = value << 2;
2047 }
2048 b43_phy_maskset(dev, reg, ~tmp, val);
2049 break;
2050 case 4:
2051 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2052 tmp = 0x0002;
2053 val = value << 1;
2054 } else {
2055 tmp = 0x0008;
2056 val = value << 3;
2057 }
2058 b43_phy_maskset(dev, reg, ~tmp, val);
2059 break;
2060 }
2061 }
2062}
2063
Rafał Miłeckibec18642010-11-18 13:28:00 +01002064/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002065static void b43_nphy_bphy_init(struct b43_wldev *dev)
2066{
2067 unsigned int i;
2068 u16 val;
2069
2070 val = 0x1E1F;
Rafał Miłeckifee613b2010-11-18 21:11:41 +01002071 for (i = 0; i < 16; i++) {
Michael Buesch95b66ba2008-01-18 01:09:25 +01002072 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
2073 val -= 0x202;
2074 }
2075 val = 0x3E3F;
2076 for (i = 0; i < 16; i++) {
Rafał Miłeckifee613b2010-11-18 21:11:41 +01002077 b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002078 val -= 0x202;
2079 }
2080 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
2081}
2082
Rafał Miłecki3c956272010-01-15 14:38:32 +01002083/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
2084static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002085 s8 offset, u8 core, u8 rail,
2086 enum b43_nphy_rssi_type type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01002087{
2088 u16 tmp;
2089 bool core1or5 = (core == 1) || (core == 5);
2090 bool core2or5 = (core == 2) || (core == 5);
2091
2092 offset = clamp_val(offset, -32, 31);
2093 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
2094
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002095 if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002096 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002097 if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002098 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002099 if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002100 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002101 if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002102 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002103
2104 if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002105 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002106 if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002107 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002108 if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002109 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002110 if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002111 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002112
2113 if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002114 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002115 if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002116 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002117 if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002118 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002119 if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002120 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002121
2122 if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002123 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002124 if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002125 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002126 if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002127 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002128 if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002129 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002130
2131 if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002132 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002133 if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002134 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002135 if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002136 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002137 if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002138 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002139
2140 if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002141 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002142 if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002143 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002144
2145 if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002146 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002147 if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
Rafał Miłecki3c956272010-01-15 14:38:32 +01002148 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
2149}
2150
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002151static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
Rafał Miłecki3c956272010-01-15 14:38:32 +01002152{
2153 u16 val;
2154
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002155 if (type < 3)
2156 val = 0;
2157 else if (type == 6)
2158 val = 1;
2159 else if (type == 3)
2160 val = 2;
2161 else
2162 val = 3;
Rafał Miłecki3c956272010-01-15 14:38:32 +01002163
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002164 val = (val << 12) | (val << 14);
2165 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
2166 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
Rafał Miłecki3c956272010-01-15 14:38:32 +01002167
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002168 if (type < 3) {
2169 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
2170 (type + 1) << 4);
2171 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
2172 (type + 1) << 4);
2173 }
2174
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002175 if (code == 0) {
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002176 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
Rafał Miłecki3c956272010-01-15 14:38:32 +01002177 if (type < 3) {
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002178 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
2179 ~(B43_NPHY_RFCTL_CMD_RXEN |
2180 B43_NPHY_RFCTL_CMD_CORESEL));
2181 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
2182 ~(0x1 << 12 |
2183 0x1 << 5 |
2184 0x1 << 1 |
2185 0x1));
2186 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
2187 ~B43_NPHY_RFCTL_CMD_START);
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002188 udelay(20);
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002189 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
Rafał Miłecki3c956272010-01-15 14:38:32 +01002190 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002191 } else {
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002192 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002193 if (type < 3) {
2194 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002195 ~(B43_NPHY_RFCTL_CMD_RXEN |
2196 B43_NPHY_RFCTL_CMD_CORESEL),
2197 (B43_NPHY_RFCTL_CMD_RXEN |
2198 code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
2199 b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
2200 (0x1 << 12 |
2201 0x1 << 5 |
2202 0x1 << 1 |
2203 0x1));
2204 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
2205 B43_NPHY_RFCTL_CMD_START);
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002206 udelay(20);
Rafał Miłecki99f6c2e2010-11-30 22:33:14 +01002207 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
Rafał Miłecki3c956272010-01-15 14:38:32 +01002208 }
2209 }
2210}
2211
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002212static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
2213{
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01002214 u8 i;
2215 u16 reg, val;
2216
2217 if (code == 0) {
2218 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
2219 b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
2220 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
2221 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
2222 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
2223 b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
2224 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
2225 b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
2226 } else {
2227 for (i = 0; i < 2; i++) {
2228 if ((code == 1 && i == 1) || (code == 2 && !i))
2229 continue;
2230
2231 reg = (i == 0) ?
2232 B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
2233 b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
2234
2235 if (type < 3) {
2236 reg = (i == 0) ?
2237 B43_NPHY_AFECTL_C1 :
2238 B43_NPHY_AFECTL_C2;
2239 b43_phy_maskset(dev, reg, 0xFCFF, 0);
2240
2241 reg = (i == 0) ?
2242 B43_NPHY_RFCTL_LUT_TRSW_UP1 :
2243 B43_NPHY_RFCTL_LUT_TRSW_UP2;
2244 b43_phy_maskset(dev, reg, 0xFFC3, 0);
2245
2246 if (type == 0)
2247 val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
2248 else if (type == 1)
2249 val = 16;
2250 else
2251 val = 32;
2252 b43_phy_set(dev, reg, val);
2253
2254 reg = (i == 0) ?
2255 B43_NPHY_TXF_40CO_B1S0 :
2256 B43_NPHY_TXF_40CO_B32S1;
2257 b43_phy_set(dev, reg, 0x0020);
2258 } else {
2259 if (type == 6)
2260 val = 0x0100;
2261 else if (type == 3)
2262 val = 0x0200;
2263 else
2264 val = 0x0300;
2265
2266 reg = (i == 0) ?
2267 B43_NPHY_AFECTL_C1 :
2268 B43_NPHY_AFECTL_C2;
2269
2270 b43_phy_maskset(dev, reg, 0xFCFF, val);
2271 b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
2272
2273 if (type != 3 && type != 6) {
2274 enum ieee80211_band band =
2275 b43_current_band(dev->wl);
2276
Rafał Miłeckic0028312011-09-04 23:18:22 +02002277 if (b43_nphy_ipa(dev))
Rafał Miłecki6e3b15a2010-01-30 20:18:04 +01002278 val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
2279 else
2280 val = 0x11;
2281 reg = (i == 0) ? 0x2000 : 0x3000;
2282 reg |= B2055_PADDRV;
2283 b43_radio_write16(dev, reg, val);
2284
2285 reg = (i == 0) ?
2286 B43_NPHY_AFECTL_OVER1 :
2287 B43_NPHY_AFECTL_OVER;
2288 b43_phy_set(dev, reg, 0x0200);
2289 }
2290 }
2291 }
2292 }
Rafał Miłecki99b82c42010-01-30 20:18:03 +01002293}
2294
2295/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
2296static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
2297{
2298 if (dev->phy.rev >= 3)
2299 b43_nphy_rev3_rssi_select(dev, code, type);
2300 else
2301 b43_nphy_rev2_rssi_select(dev, code, type);
2302}
2303
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01002304/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
2305static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
2306{
2307 int i;
2308 for (i = 0; i < 2; i++) {
2309 if (type == 2) {
2310 if (i == 0) {
2311 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
2312 0xFC, buf[0]);
2313 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
2314 0xFC, buf[1]);
2315 } else {
2316 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
2317 0xFC, buf[2 * i]);
2318 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
2319 0xFC, buf[2 * i + 1]);
2320 }
2321 } else {
2322 if (i == 0)
2323 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
2324 0xF3, buf[0] << 2);
2325 else
2326 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
2327 0xF3, buf[2 * i + 1] << 2);
2328 }
2329 }
2330}
2331
2332/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
2333static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
2334 u8 nsamp)
2335{
2336 int i;
2337 int out;
2338 u16 save_regs_phy[9];
2339 u16 s[2];
2340
2341 if (dev->phy.rev >= 3) {
2342 save_regs_phy[0] = b43_phy_read(dev,
2343 B43_NPHY_RFCTL_LUT_TRSW_UP1);
2344 save_regs_phy[1] = b43_phy_read(dev,
2345 B43_NPHY_RFCTL_LUT_TRSW_UP2);
2346 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2347 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2348 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2349 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2350 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
2351 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
John W. Linville2eeb6fd2011-04-29 14:54:27 -04002352 save_regs_phy[8] = 0;
Rafał Miłecki05db8c52011-02-21 19:45:35 +01002353 } else {
Rafał Miłeckia529cec2010-11-18 21:11:42 +01002354 save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2355 save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2356 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2357 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
2358 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
2359 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
2360 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
John W. Linville2eeb6fd2011-04-29 14:54:27 -04002361 save_regs_phy[7] = 0;
2362 save_regs_phy[8] = 0;
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01002363 }
2364
2365 b43_nphy_rssi_select(dev, 5, type);
2366
2367 if (dev->phy.rev < 2) {
2368 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
2369 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
2370 }
2371
2372 for (i = 0; i < 4; i++)
2373 buf[i] = 0;
2374
2375 for (i = 0; i < nsamp; i++) {
2376 if (dev->phy.rev < 2) {
2377 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
2378 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
2379 } else {
2380 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
2381 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
2382 }
2383
2384 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
2385 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
2386 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
2387 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
2388 }
2389 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
2390 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
2391
2392 if (dev->phy.rev < 2)
2393 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
2394
2395 if (dev->phy.rev >= 3) {
2396 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
2397 save_regs_phy[0]);
2398 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
2399 save_regs_phy[1]);
2400 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
2401 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
2402 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
2403 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
2404 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
2405 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
Rafał Miłecki05db8c52011-02-21 19:45:35 +01002406 } else {
Rafał Miłeckia529cec2010-11-18 21:11:42 +01002407 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
2408 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
2409 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
2410 b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
2411 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
2412 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
2413 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01002414 }
2415
2416 return out;
2417}
2418
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002419/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
2420static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01002421{
Rafał Miłecki90b97382010-01-15 14:48:21 +01002422 int i, j;
2423 u8 state[4];
2424 u8 code, val;
2425 u16 class, override;
2426 u8 regs_save_radio[2];
2427 u16 regs_save_phy[2];
Rafał Miłecki8cbe6e62010-11-28 12:59:45 +01002428
Rafał Miłecki90b97382010-01-15 14:48:21 +01002429 s8 offset[4];
Rafał Miłecki8cbe6e62010-11-28 12:59:45 +01002430 u8 core;
2431 u8 rail;
Rafał Miłecki90b97382010-01-15 14:48:21 +01002432
2433 u16 clip_state[2];
2434 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
2435 s32 results_min[4] = { };
2436 u8 vcm_final[4] = { };
2437 s32 results[4][4] = { };
2438 s32 miniq[4][2] = { };
2439
2440 if (type == 2) {
2441 code = 0;
2442 val = 6;
2443 } else if (type < 2) {
2444 code = 25;
2445 val = 4;
2446 } else {
2447 B43_WARN_ON(1);
2448 return;
2449 }
2450
2451 class = b43_nphy_classifier(dev, 0, 0);
2452 b43_nphy_classifier(dev, 7, 4);
2453 b43_nphy_read_clip_detection(dev, clip_state);
2454 b43_nphy_write_clip_detection(dev, clip_off);
2455
2456 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
2457 override = 0x140;
2458 else
2459 override = 0x110;
2460
2461 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2462 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
2463 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
2464 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
2465
2466 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2467 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
2468 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
2469 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
2470
2471 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
2472 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
2473 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
2474 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
2475 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
2476 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
2477
2478 b43_nphy_rssi_select(dev, 5, type);
2479 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
2480 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
2481
2482 for (i = 0; i < 4; i++) {
2483 u8 tmp[4];
2484 for (j = 0; j < 4; j++)
2485 tmp[j] = i;
2486 if (type != 1)
2487 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
2488 b43_nphy_poll_rssi(dev, type, results[i], 8);
2489 if (type < 2)
2490 for (j = 0; j < 2; j++)
2491 miniq[i][j] = min(results[i][2 * j],
2492 results[i][2 * j + 1]);
2493 }
2494
2495 for (i = 0; i < 4; i++) {
2496 s32 mind = 40;
2497 u8 minvcm = 0;
2498 s32 minpoll = 249;
2499 s32 curr;
2500 for (j = 0; j < 4; j++) {
2501 if (type == 2)
2502 curr = abs(results[j][i]);
2503 else
2504 curr = abs(miniq[j][i / 2] - code * 8);
2505
2506 if (curr < mind) {
2507 mind = curr;
2508 minvcm = j;
2509 }
2510
2511 if (results[j][i] < minpoll)
2512 minpoll = results[j][i];
2513 }
2514 results_min[i] = minpoll;
2515 vcm_final[i] = minvcm;
2516 }
2517
2518 if (type != 1)
2519 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
2520
2521 for (i = 0; i < 4; i++) {
2522 offset[i] = (code * 8) - results[vcm_final[i]][i];
2523
2524 if (offset[i] < 0)
2525 offset[i] = -((abs(offset[i]) + 4) / 8);
2526 else
2527 offset[i] = (offset[i] + 4) / 8;
2528
2529 if (results_min[i] == 248)
2530 offset[i] = code - 32;
2531
Rafał Miłecki8cbe6e62010-11-28 12:59:45 +01002532 core = (i / 2) ? 2 : 1;
2533 rail = (i % 2) ? 1 : 0;
2534
2535 b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
2536 type);
Rafał Miłecki90b97382010-01-15 14:48:21 +01002537 }
2538
2539 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
Rafał Miłecki0b81c232010-11-18 21:11:43 +01002540 b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
Rafał Miłecki90b97382010-01-15 14:48:21 +01002541
2542 switch (state[2]) {
2543 case 1:
2544 b43_nphy_rssi_select(dev, 1, 2);
2545 break;
2546 case 4:
2547 b43_nphy_rssi_select(dev, 1, 0);
2548 break;
2549 case 2:
2550 b43_nphy_rssi_select(dev, 1, 1);
2551 break;
2552 default:
2553 b43_nphy_rssi_select(dev, 1, 1);
2554 break;
2555 }
2556
2557 switch (state[3]) {
2558 case 1:
2559 b43_nphy_rssi_select(dev, 2, 2);
2560 break;
2561 case 4:
2562 b43_nphy_rssi_select(dev, 2, 0);
2563 break;
2564 default:
2565 b43_nphy_rssi_select(dev, 2, 1);
2566 break;
2567 }
2568
2569 b43_nphy_rssi_select(dev, 0, type);
2570
2571 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
2572 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
2573 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
2574 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
2575
2576 b43_nphy_classifier(dev, 7, class);
2577 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki8c1d5a72010-11-28 12:59:44 +01002578 /* Specs don't say about reset here, but it makes wl and b43 dumps
2579 identical, it really seems wl performs this */
2580 b43_nphy_reset_cca(dev);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002581}
2582
2583/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
2584static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
2585{
2586 /* TODO */
2587}
2588
2589/*
2590 * RSSI Calibration
2591 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
2592 */
2593static void b43_nphy_rssi_cal(struct b43_wldev *dev)
2594{
2595 if (dev->phy.rev >= 3) {
2596 b43_nphy_rev3_rssi_cal(dev);
2597 } else {
Rafał Miłecki76b002b2010-11-30 22:33:15 +01002598 b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
2599 b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
2600 b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002601 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002602}
2603
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002604/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01002605 * Restore RSSI Calibration
2606 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
2607 */
2608static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
2609{
2610 struct b43_phy_n *nphy = dev->phy.n;
2611
2612 u16 *rssical_radio_regs = NULL;
2613 u16 *rssical_phy_regs = NULL;
2614
2615 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki204a6652010-10-14 19:33:34 +02002616 if (!nphy->rssical_chanspec_2G.center_freq)
Rafał Miłecki42e15472010-01-15 15:06:47 +01002617 return;
2618 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
2619 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
2620 } else {
Rafał Miłecki204a6652010-10-14 19:33:34 +02002621 if (!nphy->rssical_chanspec_5G.center_freq)
Rafał Miłecki42e15472010-01-15 15:06:47 +01002622 return;
2623 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
2624 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
2625 }
2626
2627 /* TODO use some definitions */
2628 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
2629 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
2630
2631 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
2632 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
2633 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
2634 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
2635
2636 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
2637 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
2638 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
2639 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
2640
2641 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
2642 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
2643 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
2644 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
2645}
2646
Rafał Miłecki2f258b72010-01-15 15:18:35 +01002647/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
2648static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
2649{
2650 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2651 if (dev->phy.rev >= 6) {
2652 /* TODO If the chip is 47162
2653 return txpwrctrl_tx_gain_ipa_rev5 */
2654 return txpwrctrl_tx_gain_ipa_rev6;
2655 } else if (dev->phy.rev >= 5) {
2656 return txpwrctrl_tx_gain_ipa_rev5;
2657 } else {
2658 return txpwrctrl_tx_gain_ipa;
2659 }
2660 } else {
2661 return txpwrctrl_tx_gain_ipa_5g;
2662 }
2663}
2664
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002665/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
2666static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
2667{
2668 struct b43_phy_n *nphy = dev->phy.n;
2669 u16 *save = nphy->tx_rx_cal_radio_saveregs;
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002670 u16 tmp;
2671 u8 offset, i;
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002672
2673 if (dev->phy.rev >= 3) {
Rafał Miłecki52cb5e92010-01-30 20:18:06 +01002674 for (i = 0; i < 2; i++) {
2675 tmp = (i == 0) ? 0x2000 : 0x3000;
2676 offset = i * 11;
2677
2678 save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
2679 save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
2680 save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
2681 save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
2682 save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
2683 save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
2684 save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
2685 save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
2686 save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
2687 save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
2688 save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
2689
2690 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2691 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
2692 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2693 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2694 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2695 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2696 if (nphy->ipa5g_on) {
2697 b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
2698 b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
2699 } else {
2700 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2701 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
2702 }
2703 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2704 } else {
2705 b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
2706 b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
2707 b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
2708 b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
2709 b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
2710 b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
2711 if (nphy->ipa2g_on) {
2712 b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
2713 b43_radio_write16(dev, tmp | B2055_XOCTL2,
2714 (dev->phy.rev < 5) ? 0x11 : 0x01);
2715 } else {
2716 b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
2717 b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
2718 }
2719 }
2720 b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
2721 b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
2722 b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
2723 }
Rafał Miłeckic4a92002010-01-15 15:55:18 +01002724 } else {
2725 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
2726 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
2727
2728 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
2729 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
2730
2731 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
2732 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
2733
2734 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
2735 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
2736
2737 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
2738 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
2739
2740 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
2741 B43_NPHY_BANDCTL_5GHZ)) {
2742 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
2743 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
2744 } else {
2745 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
2746 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
2747 }
2748
2749 if (dev->phy.rev < 2) {
2750 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
2751 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
2752 } else {
2753 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
2754 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
2755 }
2756 }
2757}
2758
Rafał Miłeckie9762492010-01-15 16:08:25 +01002759/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
2760static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
2761 struct nphy_txgains target,
2762 struct nphy_iqcal_params *params)
2763{
2764 int i, j, indx;
2765 u16 gain;
2766
2767 if (dev->phy.rev >= 3) {
2768 params->txgm = target.txgm[core];
2769 params->pga = target.pga[core];
2770 params->pad = target.pad[core];
2771 params->ipa = target.ipa[core];
2772 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
2773 (params->pad << 4) | (params->ipa);
2774 for (j = 0; j < 5; j++)
2775 params->ncorr[j] = 0x79;
2776 } else {
2777 gain = (target.pad[core]) | (target.pga[core] << 4) |
2778 (target.txgm[core] << 8);
2779
2780 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
2781 1 : 0;
2782 for (i = 0; i < 9; i++)
2783 if (tbl_iqcal_gainparams[indx][i][0] == gain)
2784 break;
2785 i = min(i, 8);
2786
2787 params->txgm = tbl_iqcal_gainparams[indx][i][1];
2788 params->pga = tbl_iqcal_gainparams[indx][i][2];
2789 params->pad = tbl_iqcal_gainparams[indx][i][3];
2790 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
2791 (params->pad << 2);
2792 for (j = 0; j < 4; j++)
2793 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
2794 }
2795}
2796
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002797/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
2798static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
2799{
2800 struct b43_phy_n *nphy = dev->phy.n;
2801 int i;
2802 u16 scale, entry;
2803
2804 u16 tmp = nphy->txcal_bbmult;
2805 if (core == 0)
2806 tmp >>= 8;
2807 tmp &= 0xff;
2808
2809 for (i = 0; i < 18; i++) {
2810 scale = (ladder_lo[i].percent * tmp) / 100;
2811 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002812 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002813
2814 scale = (ladder_iq[i].percent * tmp) / 100;
2815 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002816 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01002817 }
2818}
2819
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002820/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
2821static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
2822{
2823 int i;
2824 for (i = 0; i < 15; i++)
2825 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
2826 tbl_tx_filter_coef_rev4[2][i]);
2827}
2828
2829/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
2830static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
2831{
2832 int i, j;
2833 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
Joe Perches20407ed2010-11-20 18:38:57 -08002834 static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002835
2836 for (i = 0; i < 3; i++)
2837 for (j = 0; j < 15; j++)
2838 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
2839 tbl_tx_filter_coef_rev4[i][j]);
2840
2841 if (dev->phy.is_40mhz) {
2842 for (j = 0; j < 15; j++)
2843 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2844 tbl_tx_filter_coef_rev4[3][j]);
2845 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
2846 for (j = 0; j < 15; j++)
2847 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2848 tbl_tx_filter_coef_rev4[5][j]);
2849 }
2850
2851 if (dev->phy.channel == 14)
2852 for (j = 0; j < 15; j++)
2853 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
2854 tbl_tx_filter_coef_rev4[6][j]);
2855}
2856
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002857/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
2858static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
2859{
2860 struct b43_phy_n *nphy = dev->phy.n;
2861
2862 u16 curr_gain[2];
2863 struct nphy_txgains target;
2864 const u32 *table = NULL;
2865
Rafał Miłecki161d5402010-11-28 12:59:43 +01002866 if (!nphy->txpwrctrl) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002867 int i;
2868
2869 if (nphy->hang_avoid)
2870 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01002871 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002872 if (nphy->hang_avoid)
2873 b43_nphy_stay_in_carrier_search(dev, false);
2874
2875 for (i = 0; i < 2; ++i) {
2876 if (dev->phy.rev >= 3) {
2877 target.ipa[i] = curr_gain[i] & 0x000F;
2878 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
2879 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
2880 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
2881 } else {
2882 target.ipa[i] = curr_gain[i] & 0x0003;
2883 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
2884 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
2885 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
2886 }
2887 }
2888 } else {
2889 int i;
2890 u16 index[2];
2891 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
2892 B43_NPHY_TXPCTL_STAT_BIDX) >>
2893 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2894 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
2895 B43_NPHY_TXPCTL_STAT_BIDX) >>
2896 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
2897
2898 for (i = 0; i < 2; ++i) {
2899 if (dev->phy.rev >= 3) {
2900 enum ieee80211_band band =
2901 b43_current_band(dev->wl);
2902
Rafał Miłeckic0028312011-09-04 23:18:22 +02002903 if (b43_nphy_ipa(dev)) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002904 table = b43_nphy_get_ipa_gain_table(dev);
2905 } else {
2906 if (band == IEEE80211_BAND_5GHZ) {
2907 if (dev->phy.rev == 3)
2908 table = b43_ntab_tx_gain_rev3_5ghz;
2909 else if (dev->phy.rev == 4)
2910 table = b43_ntab_tx_gain_rev4_5ghz;
2911 else
2912 table = b43_ntab_tx_gain_rev5plus_5ghz;
2913 } else {
2914 table = b43_ntab_tx_gain_rev3plus_2ghz;
2915 }
2916 }
2917
2918 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
2919 target.pad[i] = (table[index[i]] >> 20) & 0xF;
2920 target.pga[i] = (table[index[i]] >> 24) & 0xF;
2921 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
2922 } else {
2923 table = b43_ntab_tx_gain_rev0_1_2;
2924
2925 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
2926 target.pad[i] = (table[index[i]] >> 18) & 0x3;
2927 target.pga[i] = (table[index[i]] >> 20) & 0x7;
2928 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
2929 }
2930 }
2931 }
2932
2933 return target;
2934}
2935
Rafał Miłeckie53de672010-01-17 13:03:32 +01002936/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
2937static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
2938{
2939 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2940
2941 if (dev->phy.rev >= 3) {
2942 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
2943 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
2944 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
2945 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
2946 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002947 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
2948 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002949 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
2950 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
2951 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
2952 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
2953 b43_nphy_reset_cca(dev);
2954 } else {
2955 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
2956 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
2957 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002958 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
2959 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002960 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
2961 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
2962 }
2963}
2964
2965/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
2966static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
2967{
2968 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
2969 u16 tmp;
2970
2971 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
2972 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
2973 if (dev->phy.rev >= 3) {
2974 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
2975 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
2976
2977 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
2978 regs[2] = tmp;
2979 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
2980
2981 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2982 regs[3] = tmp;
2983 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
2984
2985 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Larry Fingeracd82aa2010-07-21 11:48:05 -05002986 b43_phy_mask(dev, B43_NPHY_BBCFG,
2987 ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002988
Rafał Miłeckic643a662010-01-18 00:21:27 +01002989 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002990 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002991 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01002992
2993 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01002994 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002995 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002996 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
2997 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
2998
Rafał Miłecki67cbc3e2010-02-04 12:23:08 +01002999 b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
3000 b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
3001 b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
Rafał Miłeckie53de672010-01-17 13:03:32 +01003002
3003 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
3004 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
3005 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
3006 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
3007 } else {
3008 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
3009 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
3010 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
3011 regs[2] = tmp;
3012 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01003013 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01003014 regs[3] = tmp;
3015 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01003016 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01003017 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01003018 regs[4] = tmp;
3019 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01003020 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01003021 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
3022 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
3023 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
3024 tmp = 0x0180;
3025 else
3026 tmp = 0x0120;
3027 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
3028 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
3029 }
3030}
3031
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003032/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
3033static void b43_nphy_save_cal(struct b43_wldev *dev)
3034{
3035 struct b43_phy_n *nphy = dev->phy.n;
3036
3037 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
3038 u16 *txcal_radio_regs = NULL;
Rafał Miłecki902db912010-02-27 13:03:37 +01003039 struct b43_chanspec *iqcal_chanspec;
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003040 u16 *table = NULL;
3041
3042 if (nphy->hang_avoid)
3043 b43_nphy_stay_in_carrier_search(dev, 1);
3044
3045 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3046 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
3047 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
3048 iqcal_chanspec = &nphy->iqcal_chanspec_2G;
3049 table = nphy->cal_cache.txcal_coeffs_2G;
3050 } else {
3051 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
3052 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
3053 iqcal_chanspec = &nphy->iqcal_chanspec_5G;
3054 table = nphy->cal_cache.txcal_coeffs_5G;
3055 }
3056
3057 b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
3058 /* TODO use some definitions */
3059 if (dev->phy.rev >= 3) {
3060 txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
3061 txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
3062 txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
3063 txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
3064 txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
3065 txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
3066 txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
3067 txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
3068 } else {
3069 txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
3070 txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
3071 txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
3072 txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
3073 }
Rafał Miłecki204a6652010-10-14 19:33:34 +02003074 iqcal_chanspec->center_freq = dev->phy.channel_freq;
3075 iqcal_chanspec->channel_type = dev->phy.channel_type;
Rafał Miłecki5818e982010-10-14 19:33:35 +02003076 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
Rafał Miłeckibbc6dc12010-02-04 12:23:11 +01003077
3078 if (nphy->hang_avoid)
3079 b43_nphy_stay_in_carrier_search(dev, 0);
3080}
3081
Rafał Miłecki2f258b72010-01-15 15:18:35 +01003082/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
3083static void b43_nphy_restore_cal(struct b43_wldev *dev)
3084{
3085 struct b43_phy_n *nphy = dev->phy.n;
3086
3087 u16 coef[4];
3088 u16 *loft = NULL;
3089 u16 *table = NULL;
3090
3091 int i;
3092 u16 *txcal_radio_regs = NULL;
3093 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
3094
3095 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
Rafał Miłecki204a6652010-10-14 19:33:34 +02003096 if (!nphy->iqcal_chanspec_2G.center_freq)
Rafał Miłecki2f258b72010-01-15 15:18:35 +01003097 return;
3098 table = nphy->cal_cache.txcal_coeffs_2G;
3099 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
3100 } else {
Rafał Miłecki204a6652010-10-14 19:33:34 +02003101 if (!nphy->iqcal_chanspec_5G.center_freq)
Rafał Miłecki2f258b72010-01-15 15:18:35 +01003102 return;
3103 table = nphy->cal_cache.txcal_coeffs_5G;
3104 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
3105 }
3106
Rafał Miłecki2581b142010-01-18 00:21:21 +01003107 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01003108
3109 for (i = 0; i < 4; i++) {
3110 if (dev->phy.rev >= 3)
3111 table[i] = coef[i];
3112 else
3113 coef[i] = 0;
3114 }
3115
Rafał Miłecki2581b142010-01-18 00:21:21 +01003116 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
3117 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
3118 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01003119
3120 if (dev->phy.rev < 2)
3121 b43_nphy_tx_iq_workaround(dev);
3122
3123 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
3124 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
3125 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
3126 } else {
3127 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
3128 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
3129 }
3130
3131 /* TODO use some definitions */
3132 if (dev->phy.rev >= 3) {
3133 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
3134 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
3135 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
3136 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
3137 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
3138 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
3139 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
3140 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
3141 } else {
3142 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
3143 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
3144 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
3145 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
3146 }
3147 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
3148}
3149
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003150/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
3151static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
3152 struct nphy_txgains target,
3153 bool full, bool mphase)
3154{
3155 struct b43_phy_n *nphy = dev->phy.n;
3156 int i;
3157 int error = 0;
3158 int freq;
3159 bool avoid = false;
3160 u8 length;
Rafał Miłeckifb23d862011-05-20 01:04:46 +02003161 u16 tmp, core, type, count, max, numb, last = 0, cmd;
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003162 const u16 *table;
3163 bool phy6or5x;
3164
3165 u16 buffer[11];
3166 u16 diq_start = 0;
3167 u16 save[2];
3168 u16 gain[2];
3169 struct nphy_iqcal_params params[2];
3170 bool updated[2] = { };
3171
3172 b43_nphy_stay_in_carrier_search(dev, true);
3173
3174 if (dev->phy.rev >= 4) {
3175 avoid = nphy->hang_avoid;
3176 nphy->hang_avoid = 0;
3177 }
3178
Rafał Miłecki91458342010-01-18 00:21:35 +01003179 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003180
3181 for (i = 0; i < 2; i++) {
3182 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
3183 gain[i] = params[i].cal_gain;
3184 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01003185
3186 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003187
3188 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01003189 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003190
3191 phy6or5x = dev->phy.rev >= 6 ||
3192 (dev->phy.rev == 5 && nphy->ipa2g_on &&
3193 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
3194 if (phy6or5x) {
Rafał Miłecki38bb9022010-01-30 20:18:05 +01003195 if (dev->phy.is_40mhz) {
3196 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
3197 tbl_tx_iqlo_cal_loft_ladder_40);
3198 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
3199 tbl_tx_iqlo_cal_iqimb_ladder_40);
3200 } else {
3201 b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
3202 tbl_tx_iqlo_cal_loft_ladder_20);
3203 b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
3204 tbl_tx_iqlo_cal_iqimb_ladder_20);
3205 }
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003206 }
3207
3208 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
3209
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003210 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003211 freq = 2500;
3212 else
3213 freq = 5000;
3214
3215 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01003216 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
3217 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003218 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01003219 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003220
3221 if (error == 0) {
3222 if (nphy->mphase_cal_phase_id > 2) {
3223 table = nphy->mphase_txcal_bestcoeffs;
3224 length = 11;
3225 if (dev->phy.rev < 3)
3226 length -= 2;
3227 } else {
3228 if (!full && nphy->txiqlocal_coeffsvalid) {
3229 table = nphy->txiqlocal_bestc;
3230 length = 11;
3231 if (dev->phy.rev < 3)
3232 length -= 2;
3233 } else {
3234 full = true;
3235 if (dev->phy.rev >= 3) {
3236 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
3237 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
3238 } else {
3239 table = tbl_tx_iqlo_cal_startcoefs;
3240 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
3241 }
3242 }
3243 }
3244
Rafał Miłecki2581b142010-01-18 00:21:21 +01003245 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003246
3247 if (full) {
3248 if (dev->phy.rev >= 3)
3249 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
3250 else
3251 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
3252 } else {
3253 if (dev->phy.rev >= 3)
3254 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
3255 else
3256 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
3257 }
3258
3259 if (mphase) {
3260 count = nphy->mphase_txcal_cmdidx;
3261 numb = min(max,
3262 (u16)(count + nphy->mphase_txcal_numcmds));
3263 } else {
3264 count = 0;
3265 numb = max;
3266 }
3267
3268 for (; count < numb; count++) {
3269 if (full) {
3270 if (dev->phy.rev >= 3)
3271 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
3272 else
3273 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
3274 } else {
3275 if (dev->phy.rev >= 3)
3276 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
3277 else
3278 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
3279 }
3280
3281 core = (cmd & 0x3000) >> 12;
3282 type = (cmd & 0x0F00) >> 8;
3283
3284 if (phy6or5x && updated[core] == 0) {
3285 b43_nphy_update_tx_cal_ladder(dev, core);
3286 updated[core] = 1;
3287 }
3288
3289 tmp = (params[core].ncorr[type] << 8) | 0x66;
3290 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
3291
3292 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01003293 buffer[0] = b43_ntab_read(dev,
3294 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003295 diq_start = buffer[0];
3296 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01003297 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
3298 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003299 }
3300
3301 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
3302 for (i = 0; i < 2000; i++) {
3303 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
3304 if (tmp & 0xC000)
3305 break;
3306 udelay(10);
3307 }
3308
Rafał Miłecki91458342010-01-18 00:21:35 +01003309 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
3310 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01003311 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
3312 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003313
3314 if (type == 1 || type == 3 || type == 4)
3315 buffer[0] = diq_start;
3316 }
3317
3318 if (mphase)
3319 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
3320
3321 last = (dev->phy.rev < 3) ? 6 : 7;
3322
3323 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003324 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01003325 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003326 if (dev->phy.rev < 3) {
3327 buffer[0] = 0;
3328 buffer[1] = 0;
3329 buffer[2] = 0;
3330 buffer[3] = 0;
3331 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01003332 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
3333 buffer);
Rafał Miłeckibc53e512010-04-01 23:11:10 +02003334 b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
Rafał Miłecki2581b142010-01-18 00:21:21 +01003335 buffer);
3336 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
3337 buffer);
3338 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
3339 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003340 length = 11;
3341 if (dev->phy.rev < 3)
3342 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01003343 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
3344 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003345 nphy->txiqlocal_coeffsvalid = true;
Rafał Miłecki204a6652010-10-14 19:33:34 +02003346 nphy->txiqlocal_chanspec.center_freq =
3347 dev->phy.channel_freq;
3348 nphy->txiqlocal_chanspec.channel_type =
3349 dev->phy.channel_type;
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003350 } else {
3351 length = 11;
3352 if (dev->phy.rev < 3)
3353 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01003354 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
3355 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003356 }
3357
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003358 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003359 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
3360 }
3361
Rafał Miłeckie53de672010-01-17 13:03:32 +01003362 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01003363 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01003364
3365 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
3366 b43_nphy_tx_iq_workaround(dev);
3367
3368 if (dev->phy.rev >= 4)
3369 nphy->hang_avoid = avoid;
3370
3371 b43_nphy_stay_in_carrier_search(dev, false);
3372
3373 return error;
3374}
3375
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01003376/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
3377static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
3378{
3379 struct b43_phy_n *nphy = dev->phy.n;
3380 u8 i;
3381 u16 buffer[7];
3382 bool equal = true;
3383
Rafał Miłecki902db912010-02-27 13:03:37 +01003384 if (!nphy->txiqlocal_coeffsvalid ||
Rafał Miłecki204a6652010-10-14 19:33:34 +02003385 nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
3386 nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01003387 return;
3388
3389 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
3390 for (i = 0; i < 4; i++) {
3391 if (buffer[i] != nphy->txiqlocal_bestc[i]) {
3392 equal = false;
3393 break;
3394 }
3395 }
3396
3397 if (!equal) {
3398 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
3399 nphy->txiqlocal_bestc);
3400 for (i = 0; i < 4; i++)
3401 buffer[i] = 0;
3402 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
3403 buffer);
3404 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
3405 &nphy->txiqlocal_bestc[5]);
3406 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
3407 &nphy->txiqlocal_bestc[5]);
3408 }
3409}
3410
Rafał Miłecki15931e32010-01-15 16:20:56 +01003411/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
3412static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
3413 struct nphy_txgains target, u8 type, bool debug)
3414{
3415 struct b43_phy_n *nphy = dev->phy.n;
3416 int i, j, index;
3417 u8 rfctl[2];
3418 u8 afectl_core;
3419 u16 tmp[6];
Rafał Miłeckic7455cf2010-12-07 21:55:57 +01003420 u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
Rafał Miłecki15931e32010-01-15 16:20:56 +01003421 u32 real, imag;
3422 enum ieee80211_band band;
3423
3424 u8 use;
3425 u16 cur_hpf;
3426 u16 lna[3] = { 3, 3, 1 };
3427 u16 hpf1[3] = { 7, 2, 0 };
3428 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01003429 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01003430 u16 gain_save[2];
3431 u16 cal_gain[2];
3432 struct nphy_iqcal_params cal_params[2];
3433 struct nphy_iq_est est;
3434 int ret = 0;
3435 bool playtone = true;
3436 int desired = 13;
3437
3438 b43_nphy_stay_in_carrier_search(dev, 1);
3439
3440 if (dev->phy.rev < 2)
Rafał Miłecki984ff4f2010-02-04 12:23:10 +01003441 b43_nphy_reapply_tx_cal_coeffs(dev);
Rafał Miłecki91458342010-01-18 00:21:35 +01003442 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003443 for (i = 0; i < 2; i++) {
3444 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
3445 cal_gain[i] = cal_params[i].cal_gain;
3446 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01003447 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003448
3449 for (i = 0; i < 2; i++) {
3450 if (i == 0) {
3451 rfctl[0] = B43_NPHY_RFCTL_INTC1;
3452 rfctl[1] = B43_NPHY_RFCTL_INTC2;
3453 afectl_core = B43_NPHY_AFECTL_C1;
3454 } else {
3455 rfctl[0] = B43_NPHY_RFCTL_INTC2;
3456 rfctl[1] = B43_NPHY_RFCTL_INTC1;
3457 afectl_core = B43_NPHY_AFECTL_C2;
3458 }
3459
3460 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
3461 tmp[2] = b43_phy_read(dev, afectl_core);
3462 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
3463 tmp[4] = b43_phy_read(dev, rfctl[0]);
3464 tmp[5] = b43_phy_read(dev, rfctl[1]);
3465
3466 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
Larry Fingeracd82aa2010-07-21 11:48:05 -05003467 ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
Rafał Miłecki15931e32010-01-15 16:20:56 +01003468 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
3469 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
3470 (1 - i));
3471 b43_phy_set(dev, afectl_core, 0x0006);
3472 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
3473
3474 band = b43_current_band(dev->wl);
3475
3476 if (nphy->rxcalparams & 0xFF000000) {
3477 if (band == IEEE80211_BAND_5GHZ)
3478 b43_phy_write(dev, rfctl[0], 0x140);
3479 else
3480 b43_phy_write(dev, rfctl[0], 0x110);
3481 } else {
3482 if (band == IEEE80211_BAND_5GHZ)
3483 b43_phy_write(dev, rfctl[0], 0x180);
3484 else
3485 b43_phy_write(dev, rfctl[0], 0x120);
3486 }
3487
3488 if (band == IEEE80211_BAND_5GHZ)
3489 b43_phy_write(dev, rfctl[1], 0x148);
3490 else
3491 b43_phy_write(dev, rfctl[1], 0x114);
3492
3493 if (nphy->rxcalparams & 0x10000) {
3494 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
3495 (i + 1));
3496 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
3497 (2 - i));
3498 }
3499
Rafał Miłecki30115c22010-10-22 17:43:45 +02003500 for (j = 0; j < 4; j++) {
Rafał Miłecki15931e32010-01-15 16:20:56 +01003501 if (j < 3) {
3502 cur_lna = lna[j];
3503 cur_hpf1 = hpf1[j];
3504 cur_hpf2 = hpf2[j];
3505 } else {
3506 if (power[1] > 10000) {
3507 use = 1;
3508 cur_hpf = cur_hpf1;
3509 index = 2;
3510 } else {
3511 if (power[0] > 10000) {
3512 use = 1;
3513 cur_hpf = cur_hpf1;
3514 index = 1;
3515 } else {
3516 index = 0;
3517 use = 2;
3518 cur_hpf = cur_hpf2;
3519 }
3520 }
3521 cur_lna = lna[index];
3522 cur_hpf1 = hpf1[index];
3523 cur_hpf2 = hpf2[index];
3524 cur_hpf += desired - hweight32(power[index]);
3525 cur_hpf = clamp_val(cur_hpf, 0, 10);
3526 if (use == 1)
3527 cur_hpf1 = cur_hpf;
3528 else
3529 cur_hpf2 = cur_hpf;
3530 }
3531
3532 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
3533 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01003534 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
3535 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01003536 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003537 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003538
3539 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01003540 ret = b43_nphy_tx_tone(dev, 4000,
3541 (nphy->rxcalparams & 0xFFFF),
3542 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003543 playtone = false;
3544 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01003545 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
3546 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003547 }
3548
3549 if (ret == 0) {
3550 if (j < 3) {
3551 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
3552 false);
3553 if (i == 0) {
3554 real = est.i0_pwr;
3555 imag = est.q0_pwr;
3556 } else {
3557 real = est.i1_pwr;
3558 imag = est.q1_pwr;
3559 }
3560 power[i] = ((real + imag) / 1024) + 1;
3561 } else {
3562 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
3563 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01003564 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003565 }
3566
3567 if (ret != 0)
3568 break;
3569 }
3570
3571 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
3572 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
3573 b43_phy_write(dev, rfctl[1], tmp[5]);
3574 b43_phy_write(dev, rfctl[0], tmp[4]);
3575 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
3576 b43_phy_write(dev, afectl_core, tmp[2]);
3577 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
3578
3579 if (ret != 0)
3580 break;
3581 }
3582
Rafał Miłecki75377b22010-01-22 01:53:13 +01003583 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01003584 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01003585 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01003586
3587 b43_nphy_stay_in_carrier_search(dev, 0);
3588
3589 return ret;
3590}
3591
3592static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
3593 struct nphy_txgains target, u8 type, bool debug)
3594{
3595 return -1;
3596}
3597
3598/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
3599static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
3600 struct nphy_txgains target, u8 type, bool debug)
3601{
3602 if (dev->phy.rev >= 3)
3603 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
3604 else
3605 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
3606}
3607
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003608/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
3609static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
3610{
3611 struct b43_phy *phy = &dev->phy;
3612 struct b43_phy_n *nphy = phy->n;
Rafał Miłecki0b81c232010-11-18 21:11:43 +01003613 /* u16 buf[16]; it's rev3+ */
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003614
Rafał Miłecki049fbfe2010-08-22 21:47:32 +02003615 nphy->phyrxchain = mask;
3616
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003617 if (0 /* FIXME clk */)
3618 return;
3619
3620 b43_mac_suspend(dev);
3621
3622 if (nphy->hang_avoid)
3623 b43_nphy_stay_in_carrier_search(dev, true);
3624
3625 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
3626 (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
3627
Rafał Miłecki049fbfe2010-08-22 21:47:32 +02003628 if ((mask & 0x3) != 0x3) {
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003629 b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
3630 if (dev->phy.rev >= 3) {
3631 /* TODO */
3632 }
3633 } else {
3634 b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
3635 if (dev->phy.rev >= 3) {
3636 /* TODO */
3637 }
3638 }
3639
3640 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
3641
3642 if (nphy->hang_avoid)
3643 b43_nphy_stay_in_carrier_search(dev, false);
3644
3645 b43_mac_enable(dev);
3646}
3647
Rafał Miłecki42e15472010-01-15 15:06:47 +01003648/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003649 * Init N-PHY
3650 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
3651 */
Michael Buesch424047e2008-01-09 16:13:56 +01003652int b43_phy_initn(struct b43_wldev *dev)
3653{
Rafał Miłecki05814832011-05-18 02:06:39 +02003654 struct ssb_sprom *sprom = dev->dev->bus_sprom;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003655 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003656 struct b43_phy_n *nphy = phy->n;
3657 u8 tx_pwr_state;
3658 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003659 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003660 enum ieee80211_band tmp2;
3661 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01003662
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003663 u16 clip[2];
3664 bool do_cal = false;
3665
3666 if ((dev->phy.rev >= 3) &&
Rafał Miłecki05814832011-05-18 02:06:39 +02003667 (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003668 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003669 switch (dev->dev->bus_type) {
Rafał Miłecki42c9a452011-07-06 15:45:27 +02003670#ifdef CONFIG_B43_BCMA
3671 case B43_BUS_BCMA:
3672 bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
3673 BCMA_CC_CHIPCTL, 0x40);
3674 break;
3675#endif
Rafał Miłecki6cbab0d2011-07-06 15:45:26 +02003676#ifdef CONFIG_B43_SSB
3677 case B43_BUS_SSB:
3678 chipco_set32(&dev->dev->sdev->bus->chipco,
3679 SSB_CHIPCO_CHIPCTL, 0x40);
3680 break;
3681#endif
3682 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003683 }
3684 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003685 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003686 nphy->crsminpwr_adjusted = false;
3687 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01003688
3689 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003690 if (dev->phy.rev >= 3) {
3691 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
3692 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3693 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
3694 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
3695 } else {
3696 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
3697 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003698 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
3699 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003700 if (dev->phy.rev < 6) {
3701 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
3702 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
3703 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003704 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
3705 ~(B43_NPHY_RFSEQMODE_CAOVER |
3706 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003707 if (dev->phy.rev >= 3)
3708 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003709 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
3710
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003711 if (dev->phy.rev <= 2) {
3712 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
3713 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
3714 ~B43_NPHY_BPHY_CTL3_SCALE,
3715 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
3716 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003717 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
3718 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
3719
Rafał Miłecki05814832011-05-18 02:06:39 +02003720 if (sprom->boardflags2_lo & 0x100 ||
Rafał Miłecki79d22322011-05-18 02:06:42 +02003721 (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
3722 dev->dev->board_type == 0x8B))
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003723 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
3724 else
3725 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
3726 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
3727 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
3728 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003729
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01003730 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01003731 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003732
3733 if (phy->rev < 2) {
3734 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
3735 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
3736 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01003737
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003738 tmp2 = b43_current_band(dev->wl);
Rafał Miłeckic0028312011-09-04 23:18:22 +02003739 if (b43_nphy_ipa(dev)) {
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003740 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
3741 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
3742 nphy->papd_epsilon_offset[0] << 7);
3743 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
3744 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
3745 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003746 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003747 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01003748 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003749 }
3750
3751 b43_nphy_workarounds(dev);
3752
3753 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłeckif6a3e992011-08-12 00:03:26 +02003754 b43_phy_force_clock(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003755 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
3756 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
3757 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłeckif6a3e992011-08-12 00:03:26 +02003758 b43_phy_force_clock(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003759
Rafał Miłecki858a1652011-05-10 16:05:33 +02003760 b43_mac_phy_clock_set(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003761
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003762 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003763 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
3764 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01003765 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003766
Rafał Miłeckibbec3982010-01-15 14:31:39 +01003767 b43_nphy_classifier(dev, 0, 0);
3768 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłeckibec18642010-11-18 13:28:00 +01003769 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
3770 b43_nphy_bphy_init(dev);
3771
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003772 tx_pwr_state = nphy->txpwrctrl;
Rafał Miłecki161d5402010-11-28 12:59:43 +01003773 b43_nphy_tx_power_ctrl(dev, false);
3774 b43_nphy_tx_power_fix(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003775 /* TODO N PHY TX Power Control Idle TSSI */
3776 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01003777
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003778 if (phy->rev >= 3) {
3779 /* TODO */
3780 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01003781 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
3782 b43_ntab_tx_gain_rev0_1_2);
3783 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
3784 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003785 }
3786
3787 if (nphy->phyrxchain != 3)
Gábor Stefanik4e687b22010-08-16 22:39:17 +02003788 b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003789 if (nphy->mphase_cal_phase_id > 0)
3790 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
3791
3792 do_rssi_cal = false;
3793 if (phy->rev >= 3) {
3794 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki204a6652010-10-14 19:33:34 +02003795 do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003796 else
Rafał Miłecki204a6652010-10-14 19:33:34 +02003797 do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003798
3799 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003800 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003801 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01003802 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003803 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01003804 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003805 }
3806
3807 if (!((nphy->measure_hold & 0x6) != 0)) {
3808 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
Rafał Miłecki204a6652010-10-14 19:33:34 +02003809 do_cal = !nphy->iqcal_chanspec_2G.center_freq;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003810 else
Rafał Miłecki204a6652010-10-14 19:33:34 +02003811 do_cal = !nphy->iqcal_chanspec_5G.center_freq;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003812
3813 if (nphy->mute)
3814 do_cal = false;
3815
3816 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003817 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003818
3819 if (nphy->antsel_type == 2)
Rafał Miłecki8987a9e2010-02-27 13:03:33 +01003820 b43_nphy_superswitch_init(dev, true);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003821 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01003822 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003823 if (phy->rev >= 3) {
3824 nphy->cal_orig_pwr_idx[0] =
3825 nphy->txpwrindex[0].index_internal;
3826 nphy->cal_orig_pwr_idx[1] =
3827 nphy->txpwrindex[1].index_internal;
3828 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01003829 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003830 }
Rafał Miłeckie7797bf2010-11-30 22:33:16 +01003831 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
3832 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
3833 b43_nphy_save_cal(dev);
3834 } else if (nphy->mphase_cal_phase_id == 0)
3835 ;/* N PHY Periodic Calibration with arg 3 */
3836 } else {
3837 b43_nphy_restore_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003838 }
3839 }
3840
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01003841 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki161d5402010-11-28 12:59:43 +01003842 b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01003843 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
3844 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
3845 if (phy->rev >= 3 && phy->rev <= 6)
3846 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01003847 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki9442e5b2010-02-04 12:23:12 +01003848 if (phy->rev >= 3)
3849 b43_nphy_spur_workaround(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01003850
Michael Buesch53a6e232008-01-13 21:23:44 +01003851 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01003852}
Michael Bueschef1a6282008-08-27 18:53:02 +02003853
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003854/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003855static void b43_nphy_channel_setup(struct b43_wldev *dev,
Rafał Miłeckib15b3032010-03-29 00:53:13 +02003856 const struct b43_phy_n_sfo_cfg *e,
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003857 struct ieee80211_channel *new_channel)
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003858{
3859 struct b43_phy *phy = &dev->phy;
3860 struct b43_phy_n *nphy = dev->phy.n;
3861
Rafał Miłecki087de742010-10-11 03:11:03 +02003862 u16 old_band_5ghz;
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003863 u32 tmp32;
3864
Rafał Miłecki087de742010-10-11 03:11:03 +02003865 old_band_5ghz =
3866 b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
3867 if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003868 tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
3869 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
3870 b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
3871 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
3872 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
Rafał Miłecki087de742010-10-11 03:11:03 +02003873 } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003874 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
3875 tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
3876 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
Larry Fingeracd82aa2010-07-21 11:48:05 -05003877 b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003878 b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
3879 }
3880
3881 b43_chantab_phy_upload(dev, e);
3882
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003883 if (new_channel->hw_value == 14) {
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003884 b43_nphy_classifier(dev, 2, 0);
3885 b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
3886 } else {
3887 b43_nphy_classifier(dev, 2, 2);
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003888 if (new_channel->band == IEEE80211_BAND_2GHZ)
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003889 b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
3890 }
3891
Rafał Miłecki161d5402010-11-28 12:59:43 +01003892 if (!nphy->txpwrctrl)
Rafał Miłecki1b69ec72010-02-27 13:03:40 +01003893 b43_nphy_tx_power_fix(dev);
3894
3895 if (dev->phy.rev < 3)
3896 b43_nphy_adjust_lna_gain_table(dev);
3897
3898 b43_nphy_tx_lp_fbw(dev);
3899
3900 if (dev->phy.rev >= 3 && 0) {
3901 /* TODO */
3902 }
3903
3904 b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
3905
3906 if (phy->rev >= 3)
3907 b43_nphy_spur_workaround(dev);
3908}
3909
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003910/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003911static int b43_nphy_set_channel(struct b43_wldev *dev,
3912 struct ieee80211_channel *channel,
3913 enum nl80211_channel_type channel_type)
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003914{
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003915 struct b43_phy *phy = &dev->phy;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003916
John W. Linville2eeb6fd2011-04-29 14:54:27 -04003917 const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
3918 const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003919
3920 u8 tmp;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003921
3922 if (dev->phy.rev >= 3) {
Rafał Miłeckif2a6d6a2010-10-11 03:19:22 +02003923 tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
3924 channel->center_freq);
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003925 if (!tabent_r3)
3926 return -ESRCH;
Rafał Miłeckiffd2d9b2010-03-29 00:53:14 +02003927 } else {
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003928 tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
3929 channel->hw_value);
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003930 if (!tabent_r2)
Rafał Miłeckiffd2d9b2010-03-29 00:53:14 +02003931 return -ESRCH;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003932 }
3933
Rafał Miłecki204a6652010-10-14 19:33:34 +02003934 /* Channel is set later in common code, but we need to set it on our
3935 own to let this function's subcalls work properly. */
3936 phy->channel = channel->hw_value;
3937 phy->channel_freq = channel->center_freq;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003938
Rafał Miłeckie5c407f2010-10-11 03:11:02 +02003939 if (b43_channel_type_is_40mhz(phy->channel_type) !=
3940 b43_channel_type_is_40mhz(channel_type))
3941 ; /* TODO: BMAC BW Set (channel_type) */
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003942
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003943 if (channel_type == NL80211_CHAN_HT40PLUS)
3944 b43_phy_set(dev, B43_NPHY_RXCTL,
3945 B43_NPHY_RXCTL_BSELU20);
3946 else if (channel_type == NL80211_CHAN_HT40MINUS)
3947 b43_phy_mask(dev, B43_NPHY_RXCTL,
3948 ~B43_NPHY_RXCTL_BSELU20);
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003949
3950 if (dev->phy.rev >= 3) {
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003951 tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003952 b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
Rafał Miłeckid4814e62010-12-21 23:57:48 +01003953 b43_radio_2056_setup(dev, tabent_r3);
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003954 b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003955 } else {
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003956 tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003957 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
Rafał Miłeckif19ebe72010-03-29 00:53:15 +02003958 b43_radio_2055_setup(dev, tabent_r2);
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02003959 b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
Rafał Miłeckieff66c52010-02-27 13:03:41 +01003960 }
3961
3962 return 0;
3963}
3964
Michael Bueschef1a6282008-08-27 18:53:02 +02003965static int b43_nphy_op_allocate(struct b43_wldev *dev)
3966{
3967 struct b43_phy_n *nphy;
3968
3969 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
3970 if (!nphy)
3971 return -ENOMEM;
3972 dev->phy.n = nphy;
3973
Michael Bueschef1a6282008-08-27 18:53:02 +02003974 return 0;
3975}
3976
Michael Bueschfb111372008-09-02 13:00:34 +02003977static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
3978{
3979 struct b43_phy *phy = &dev->phy;
3980 struct b43_phy_n *nphy = phy->n;
3981
3982 memset(nphy, 0, sizeof(*nphy));
3983
Rafał Miłeckiaca434d2010-12-21 11:50:22 +01003984 nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
Rafał Miłecki0b81c232010-11-18 21:11:43 +01003985 nphy->gain_boost = true; /* this way we follow wl, assume it is true */
3986 nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
3987 nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
Rafał Miłecki8c1d5a72010-11-28 12:59:44 +01003988 nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
Rafał Miłeckic9c0d9e2011-09-01 22:49:57 +02003989 /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
3990 * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
3991 nphy->tx_pwr_idx[0] = 128;
3992 nphy->tx_pwr_idx[1] = 128;
Michael Bueschfb111372008-09-02 13:00:34 +02003993}
3994
3995static void b43_nphy_op_free(struct b43_wldev *dev)
3996{
3997 struct b43_phy *phy = &dev->phy;
3998 struct b43_phy_n *nphy = phy->n;
3999
4000 kfree(nphy);
4001 phy->n = NULL;
4002}
4003
Michael Bueschef1a6282008-08-27 18:53:02 +02004004static int b43_nphy_op_init(struct b43_wldev *dev)
4005{
Michael Bueschfb111372008-09-02 13:00:34 +02004006 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004007}
4008
4009static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
4010{
4011#if B43_DEBUG
4012 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
4013 /* OFDM registers are onnly available on A/G-PHYs */
4014 b43err(dev->wl, "Invalid OFDM PHY access at "
4015 "0x%04X on N-PHY\n", offset);
4016 dump_stack();
4017 }
4018 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
4019 /* Ext-G registers are only available on G-PHYs */
4020 b43err(dev->wl, "Invalid EXT-G PHY access at "
4021 "0x%04X on N-PHY\n", offset);
4022 dump_stack();
4023 }
4024#endif /* B43_DEBUG */
4025}
4026
4027static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
4028{
4029 check_phyreg(dev, reg);
4030 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
4031 return b43_read16(dev, B43_MMIO_PHY_DATA);
4032}
4033
4034static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
4035{
4036 check_phyreg(dev, reg);
4037 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
4038 b43_write16(dev, B43_MMIO_PHY_DATA, value);
4039}
4040
Rafał Miłecki755fd182010-12-07 09:42:06 +01004041static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
4042 u16 set)
4043{
4044 check_phyreg(dev, reg);
4045 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
4046 b43_write16(dev, B43_MMIO_PHY_DATA,
4047 (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
4048}
4049
Michael Bueschef1a6282008-08-27 18:53:02 +02004050static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
4051{
4052 /* Register 1 is a 32-bit register. */
4053 B43_WARN_ON(reg == 1);
4054 /* N-PHY needs 0x100 for read access */
4055 reg |= 0x100;
4056
4057 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
4058 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
4059}
4060
4061static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
4062{
4063 /* Register 1 is a 32-bit register. */
4064 B43_WARN_ON(reg == 1);
4065
4066 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
4067 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
4068}
4069
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01004070/* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
Michael Bueschef1a6282008-08-27 18:53:02 +02004071static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02004072 bool blocked)
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01004073{
4074 if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
4075 b43err(dev->wl, "MAC not suspended\n");
4076
4077 if (blocked) {
4078 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
4079 ~B43_NPHY_RFCTL_CMD_CHIP0PU);
4080 if (dev->phy.rev >= 3) {
4081 b43_radio_mask(dev, 0x09, ~0x2);
4082
4083 b43_radio_write(dev, 0x204D, 0);
4084 b43_radio_write(dev, 0x2053, 0);
4085 b43_radio_write(dev, 0x2058, 0);
4086 b43_radio_write(dev, 0x205E, 0);
4087 b43_radio_mask(dev, 0x2062, ~0xF0);
4088 b43_radio_write(dev, 0x2064, 0);
4089
4090 b43_radio_write(dev, 0x304D, 0);
4091 b43_radio_write(dev, 0x3053, 0);
4092 b43_radio_write(dev, 0x3058, 0);
4093 b43_radio_write(dev, 0x305E, 0);
4094 b43_radio_mask(dev, 0x3062, ~0xF0);
4095 b43_radio_write(dev, 0x3064, 0);
4096 }
4097 } else {
4098 if (dev->phy.rev >= 3) {
Rafał Miłeckid817f4e2010-03-29 00:53:12 +02004099 b43_radio_init2056(dev);
Rafał Miłecki78159782010-10-06 07:50:08 +02004100 b43_switch_channel(dev, dev->phy.channel);
Rafał Miłeckic2b7aef2010-02-27 13:03:34 +01004101 } else {
4102 b43_radio_init2055(dev);
4103 }
4104 }
Michael Bueschef1a6282008-08-27 18:53:02 +02004105}
4106
Rafał Miłecki0f4091b2011-03-01 21:40:39 +01004107/* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
Michael Bueschcb24f572008-09-03 12:12:20 +02004108static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
4109{
Rafał Miłecki2a870832011-06-19 13:30:20 +02004110 u16 override = on ? 0x0 : 0x7FFF;
4111 u16 core = on ? 0xD : 0x00FD;
Rafał Miłecki0f4091b2011-03-01 21:40:39 +01004112
Rafał Miłecki2a870832011-06-19 13:30:20 +02004113 if (dev->phy.rev >= 3) {
4114 if (on) {
4115 b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
4116 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
4117 b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
4118 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
4119 } else {
4120 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
4121 b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
4122 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
4123 b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
4124 }
4125 } else {
4126 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
4127 }
Michael Bueschcb24f572008-09-03 12:12:20 +02004128}
4129
Michael Bueschef1a6282008-08-27 18:53:02 +02004130static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
4131 unsigned int new_channel)
4132{
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02004133 struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
4134 enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
Rafał Miłecki5e7ee092010-10-06 07:50:06 +02004135
Michael Bueschef1a6282008-08-27 18:53:02 +02004136 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
4137 if ((new_channel < 1) || (new_channel > 14))
4138 return -EINVAL;
4139 } else {
4140 if (new_channel > 200)
4141 return -EINVAL;
4142 }
4143
Rafał Miłeckia656b6a2010-10-11 03:11:01 +02004144 return b43_nphy_set_channel(dev, channel, channel_type);
Michael Bueschef1a6282008-08-27 18:53:02 +02004145}
4146
4147static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
4148{
4149 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
4150 return 1;
4151 return 36;
4152}
4153
Michael Bueschef1a6282008-08-27 18:53:02 +02004154const struct b43_phy_operations b43_phyops_n = {
4155 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02004156 .free = b43_nphy_op_free,
4157 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02004158 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02004159 .phy_read = b43_nphy_op_read,
4160 .phy_write = b43_nphy_op_write,
Rafał Miłecki755fd182010-12-07 09:42:06 +01004161 .phy_maskset = b43_nphy_op_maskset,
Michael Bueschef1a6282008-08-27 18:53:02 +02004162 .radio_read = b43_nphy_op_radio_read,
4163 .radio_write = b43_nphy_op_radio_write,
4164 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02004165 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02004166 .switch_channel = b43_nphy_op_switch_channel,
4167 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02004168 .recalc_txpower = b43_nphy_op_recalc_txpower,
4169 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02004170};