blob: c41f15102ae0b7cbfd1351431ada14a223f1624e [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -060048#include <linux/ptp_clock_kernel.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070049
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000055#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070056
57#include "en_port.h"
Eran Ben Elishab4b6e842015-03-30 17:45:21 +030058#include "mlx4_stats.h"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070059
60#define DRV_NAME "mlx4_en"
Amir Vadai169a1d82014-02-19 17:47:31 +020061#define DRV_VERSION "2.2-1"
62#define DRV_RELDATE "Feb 2014"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070063
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070064#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
65
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070066/*
67 * Device constants
68 */
69
70
71#define MLX4_EN_PAGE_SHIFT 12
72#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000073#define DEF_RX_RINGS 16
74#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000075#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070076#define TXBB_SIZE 64
77#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070078#define STAMP_STRIDE 64
79#define STAMP_DWORDS (STAMP_STRIDE / 4)
80#define STAMP_SHIFT 31
81#define STAMP_VAL 0x7fffffff
82#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000083#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000084#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070085
Amir Vadai1eb8c692012-07-18 22:33:52 +000086#define MLX4_EN_FILTER_HASH_SHIFT 4
87#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
88
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070089/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
90#define MAX_DESC_SIZE 512
91#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
92
93/*
94 * OS related constants and tunables
95 */
96
Amir Vadai0fef9d02014-07-22 15:44:10 +030097#define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
Hadar Hen Zione38af4f2015-07-27 14:46:34 +030098#define MLX4_EN_PRIV_FLAGS_PHV 2
Amir Vadai0fef9d02014-07-22 15:44:10 +030099
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700100#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
101
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +0000102/* Use the maximum between 16384 and a single page */
103#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -0700104
105#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106
Eric Dumazete6309cf2013-06-03 07:54:55 +0000107/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700108 * and 4K allocations) */
109enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000110 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
111 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700112 FRAG_SZ2 = 4096,
113 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
114};
115#define MLX4_EN_MAX_RX_FRAGS 4
116
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800117/* Maximum ring sizes */
118#define MLX4_EN_MAX_TX_SIZE 8192
119#define MLX4_EN_MAX_RX_SIZE 8192
120
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000121/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700122#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
123#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
124
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000125#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaiea1c1af2014-07-22 15:44:12 +0300126#define MLX4_EN_MIN_TX_RING_P_UP 1
Amir Vadaibc6a4742012-05-17 00:58:10 +0000127#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000128#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000129#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700130#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000131#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
132 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700133
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300134#define MLX4_EN_DEFAULT_TX_WORK 256
135
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000136/* Target number of packets to coalesce with interrupt moderation */
137#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700138#define MLX4_EN_RX_COAL_TIME 0x10
139
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000140#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000141#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700142
143#define MLX4_EN_RX_RATE_LOW 400000
144#define MLX4_EN_RX_COAL_TIME_LOW 0
145#define MLX4_EN_RX_RATE_HIGH 450000
146#define MLX4_EN_RX_COAL_TIME_HIGH 128
147#define MLX4_EN_RX_SIZE_THRESH 1024
148#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
149#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000150#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700151
152#define MLX4_EN_AUTO_CONF 0xffff
153
154#define MLX4_EN_DEF_RX_PAUSE 1
155#define MLX4_EN_DEF_TX_PAUSE 1
156
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200157/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700158 instead of interrupts (in per-core Tx rings) - should be power of 2 */
159#define MLX4_EN_TX_POLL_MODER 16
160#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
161
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700162#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
163#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000164#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700165
166#define MLX4_EN_MIN_MTU 46
167#define ETH_BCAST 0xffffffffffffULL
168
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000169#define MLX4_EN_LOOPBACK_RETRIES 5
170#define MLX4_EN_LOOPBACK_TIMEOUT 100
171
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700172#ifdef MLX4_EN_PERF_STAT
173/* Number of samples to 'average' */
174#define AVG_SIZE 128
175#define AVG_FACTOR 1024
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700176
177#define INC_PERF_COUNTER(cnt) (++(cnt))
178#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
179#define AVG_PERF_COUNTER(cnt, sample) \
180 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
181#define GET_PERF_COUNTER(cnt) (cnt)
182#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
183
184#else
185
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700186#define INC_PERF_COUNTER(cnt) do {} while (0)
187#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
188#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
189#define GET_PERF_COUNTER(cnt) (0)
190#define GET_AVG_PERF_COUNTER(cnt) (0)
191#endif /* MLX4_EN_PERF_STAT */
192
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200193/* Constants for TX flow */
194enum {
195 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
196 MAX_BF = 256,
197 MIN_PKT_LEN = 17,
198};
199
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700200/*
201 * Configurables
202 */
203
204enum cq_type {
205 RX = 0,
206 TX = 1,
207};
208
209
210/*
211 * Useful macros
212 */
213#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
214#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700215
216
217struct mlx4_en_tx_info {
218 struct sk_buff *skb;
Eric Dumazet3d036412014-10-05 12:35:13 +0300219 dma_addr_t map0_dma;
220 u32 map0_byte_count;
Eric Dumazet98b16342014-10-05 12:35:10 +0300221 u32 nr_txbb;
222 u32 nr_bytes;
223 u8 linear;
224 u8 data_offset;
225 u8 inl;
226 u8 ts_requested;
Eric Dumazet3d036412014-10-05 12:35:13 +0300227 u8 nr_maps;
Eric Dumazet98b16342014-10-05 12:35:10 +0300228} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700229
230
231#define MLX4_EN_BIT_DESC_OWN 0x80000000
232#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
233#define MLX4_EN_MEMTYPE_PAD 0x100
234#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
235
236
237struct mlx4_en_tx_desc {
238 struct mlx4_wqe_ctrl_seg ctrl;
239 union {
240 struct mlx4_wqe_data_seg data; /* at least one data segment */
241 struct mlx4_wqe_lso_seg lso;
242 struct mlx4_wqe_inline_seg inl;
243 };
244};
245
246#define MLX4_EN_USE_SRQ 0x01000000
247
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000248#define MLX4_EN_CX3_LOW_ID 0x1000
249#define MLX4_EN_CX3_HIGH_ID 0x1005
250
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700251struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700252 struct page *page;
253 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200254 u32 page_offset;
255 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700256};
257
258struct mlx4_en_tx_ring {
Eric Dumazet98b16342014-10-05 12:35:10 +0300259 /* cache line used and dirtied in tx completion
260 * (mlx4_en_free_tx_buf())
261 */
262 u32 last_nr_txbb;
263 u32 cons;
264 unsigned long wake_queue;
265
266 /* cache line used and dirtied in mlx4_en_xmit() */
267 u32 prod ____cacheline_aligned_in_smp;
268 unsigned long bytes;
269 unsigned long packets;
270 unsigned long tx_csum;
271 unsigned long tso_packets;
272 unsigned long xmit_more;
273 struct mlx4_bf bf;
274 unsigned long queue_stopped;
275
276 /* Following part should be mostly read */
277 cpumask_t affinity_mask;
278 struct mlx4_qp qp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700279 struct mlx4_hwq_resources wqres;
Eric Dumazet98b16342014-10-05 12:35:10 +0300280 u32 size; /* number of TXBBs */
281 u32 size_mask;
282 u16 stride;
Ido Shamay488a9b42015-06-25 11:29:42 +0300283 u32 full_size;
Eric Dumazet98b16342014-10-05 12:35:10 +0300284 u16 cqn; /* index of port CQ associated with this ring */
285 u32 buf_size;
Eric Dumazet6a4e8122014-10-05 12:35:11 +0300286 __be32 doorbell_qpn;
287 __be32 mr_key;
Eric Dumazet98b16342014-10-05 12:35:10 +0300288 void *buf;
289 struct mlx4_en_tx_info *tx_info;
290 u8 *bounce_buf;
291 struct mlx4_qp_context context;
292 int qpn;
293 enum mlx4_qp_state qp_state;
294 u8 queue_index;
295 bool bf_enabled;
296 bool bf_alloced;
297 struct netdev_queue *tx_queue;
298 int hwtstamp_tx_type;
Eric Dumazet98b16342014-10-05 12:35:10 +0300299} ____cacheline_aligned_in_smp;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700300
301struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700302 /* actual number of entries depends on rx ring stride */
303 struct mlx4_wqe_data_seg data[0];
304};
305
306struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700307 struct mlx4_hwq_resources wqres;
308 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700309 u32 size ; /* number of Rx descs*/
310 u32 actual_size;
311 u32 size_mask;
312 u16 stride;
313 u16 log_stride;
314 u16 cqn; /* index of port CQ associated with this ring */
315 u32 prod;
316 u32 cons;
317 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500318 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700319 void *buf;
320 void *rx_info;
321 unsigned long bytes;
322 unsigned long packets;
Cong Wange0d10952013-08-01 11:10:25 +0800323#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai85018412013-06-18 16:18:28 +0300324 unsigned long yields;
325 unsigned long misses;
326 unsigned long cleaned;
327#endif
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000328 unsigned long csum_ok;
329 unsigned long csum_none;
Shani Michaelif8c64552014-11-09 13:51:53 +0200330 unsigned long csum_complete;
Amir Vadaiec693d42013-04-23 06:06:49 +0000331 int hwtstamp_rx_filter;
Yuval Atias9e311e72014-06-09 10:24:39 +0300332 cpumask_var_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700333};
334
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700335struct mlx4_en_cq {
336 struct mlx4_cq mcq;
337 struct mlx4_hwq_resources wqres;
338 int ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700339 struct net_device *dev;
340 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700341 int size;
342 int buf_size;
Matan Barakc66fa192015-05-31 09:30:16 +0300343 int vector;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700344 enum cq_type is_tx;
345 u16 moder_time;
346 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700347 struct mlx4_cqe *buf;
348#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300349
Cong Wange0d10952013-08-01 11:10:25 +0800350#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300351 unsigned int state;
352#define MLX4_EN_CQ_STATE_IDLE 0
353#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
354#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
355#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
356#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
357#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
358#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
359#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
360 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
Cong Wange0d10952013-08-01 11:10:25 +0800361#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai35f6f452014-06-29 11:54:55 +0300362 struct irq_desc *irq_desc;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700363};
364
365struct mlx4_en_port_profile {
366 u32 flags;
367 u32 tx_ring_num;
368 u32 rx_ring_num;
369 u32 tx_ring_size;
370 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000371 u8 rx_pause;
372 u8 rx_ppp;
373 u8 tx_pause;
374 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000375 int rss_rings;
Eugenia Emantayevb97b33a2014-03-02 10:24:58 +0200376 int inline_thold;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700377};
378
379struct mlx4_en_profile {
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000380 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700381 u8 rss_mask;
382 u32 active_ports;
383 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700384 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000385 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700386 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
387};
388
389struct mlx4_en_dev {
390 struct mlx4_dev *dev;
391 struct pci_dev *pdev;
392 struct mutex state_lock;
393 struct net_device *pndev[MLX4_MAX_PORTS + 1];
Moni Shoua5da03542015-02-03 16:48:34 +0200394 struct net_device *upper[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700395 u32 port_cnt;
396 bool device_up;
397 struct mlx4_en_profile profile;
398 u32 LSO_support;
399 struct workqueue_struct *workqueue;
400 struct device *dma_device;
401 void __iomem *uar_map;
402 struct mlx4_uar priv_uar;
403 struct mlx4_mr mr;
404 u32 priv_pdn;
405 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000406 u8 mac_removed[MLX4_MAX_PORTS + 1];
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600407 rwlock_t clock_lock;
408 u32 nominal_c_mult;
Amir Vadaiec693d42013-04-23 06:06:49 +0000409 struct cyclecounter cycles;
410 struct timecounter clock;
411 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000412 unsigned long overflow_period;
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600413 struct ptp_clock *ptp_clock;
414 struct ptp_clock_info ptp_clock_info;
Moni Shoua5da03542015-02-03 16:48:34 +0200415 struct notifier_block nb;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700416};
417
418
419struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700420 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700421 struct mlx4_qp qps[MAX_RX_RINGS];
422 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700423 struct mlx4_qp indir_qp;
424 enum mlx4_qp_state indir_state;
425};
426
Saeed Mahameed2c762672014-10-27 11:37:40 +0200427enum mlx4_en_port_flag {
428 MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
429 MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
430};
431
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000432struct mlx4_en_port_state {
433 int link_state;
434 int link_speed;
Saeed Mahameed2c762672014-10-27 11:37:40 +0200435 int transceiver;
436 u32 flags;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000437};
438
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000439enum mlx4_en_mclist_act {
440 MCLIST_NONE,
441 MCLIST_REM,
442 MCLIST_ADD,
443};
444
445struct mlx4_en_mc_list {
446 struct list_head list;
447 enum mlx4_en_mclist_act action;
448 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000449 u64 reg_id;
Or Gerlitz837052d2013-12-23 16:09:44 +0200450 u64 tunnel_reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000451};
452
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700453struct mlx4_en_frag_info {
454 u16 frag_size;
455 u16 frag_prefix_size;
456 u16 frag_stride;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700457};
458
Amir Vadai564c2742012-04-04 21:33:26 +0000459#ifdef CONFIG_MLX4_EN_DCB
460/* Minimal TC BW - setting to 0 will block traffic */
461#define MLX4_EN_BW_MIN 1
462#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
463
464#define MLX4_EN_TC_ETS 7
465
466#endif
467
Hadar Hen Zion82067282012-07-05 04:03:49 +0000468struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000469 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000470 struct ethtool_rx_flow_spec flow_spec;
471 u64 id;
472};
473
Yan Burman79aeacc2013-02-07 02:25:19 +0000474enum {
475 MLX4_EN_FLAG_PROMISC = (1 << 0),
476 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
477 /* whether we need to enable hardware loopback by putting dmac
478 * in Tx WQE
479 */
480 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
481 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000482 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
Shani Michaelif8c64552014-11-09 13:51:53 +0200483 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4),
484 MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP = (1 << 5),
Yan Burman79aeacc2013-02-07 02:25:19 +0000485};
486
Ido Shamay51af33c2015-04-02 16:31:20 +0300487#define PORT_BEACON_MAX_LIMIT (65535)
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000488#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
489#define MLX4_EN_MAC_HASH_IDX 5
490
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300491struct mlx4_en_stats_bitmap {
492 DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
493 struct mutex mutex; /* for mutual access to stats bitmap */
494};
495
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700496struct mlx4_en_priv {
497 struct mlx4_en_dev *mdev;
498 struct mlx4_en_port_profile *prof;
499 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000500 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700501 struct net_device_stats stats;
502 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000503 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700504 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000505 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000506 /* To allow rules removal while port is going down */
507 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700508
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000509 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700510 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000511 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700512 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000513 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700514 u16 rx_usecs;
515 u16 rx_frames;
516 u16 tx_usecs;
517 u16 tx_frames;
518 u32 pkt_rate_low;
519 u16 rx_usecs_low;
520 u32 pkt_rate_high;
521 u16 rx_usecs_high;
522 u16 sample_interval;
523 u16 adaptive_rx_coal;
524 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000525 u32 loopback_ok;
526 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700527
528 struct mlx4_hwq_resources res;
529 int link_state;
530 int last_link_state;
531 bool port_up;
532 int port;
533 int registered;
534 int allocated;
535 int stride;
Noa Osherovich2695bab2014-07-08 11:25:24 +0300536 unsigned char current_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700537 int mac_index;
538 unsigned max_mtu;
539 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000540 int cqe_factor;
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300541 int cqe_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700542
543 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000544 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700545 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000546 u8 num_tx_rings_p_up;
Amir Vadaifbc6daf2014-07-08 11:28:12 +0300547 u32 tx_work_limit;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700548 u32 tx_ring_num;
549 u32 rx_ring_num;
550 u32 rx_skb_size;
551 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
552 u16 num_frags;
553 u16 log_rx_info;
554
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200555 struct mlx4_en_tx_ring **tx_ring;
556 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
557 struct mlx4_en_cq **tx_cq;
558 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000559 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000560 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700561 struct work_struct watchdog_task;
562 struct work_struct linkstate_task;
563 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000564 struct delayed_work service_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300565#ifdef CONFIG_MLX4_EN_VXLAN
Or Gerlitz1b136de2014-03-27 14:02:04 +0200566 struct work_struct vxlan_add_task;
567 struct work_struct vxlan_del_task;
Or Gerlitza66132f2014-04-01 11:27:13 +0300568#endif
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700569 struct mlx4_en_perf_stats pstats;
570 struct mlx4_en_pkt_stats pkstats;
Eran Ben Elishab42de4d2015-06-15 17:59:06 +0300571 struct mlx4_en_counter_stats pf_stats;
Matan Barak0b131562015-03-30 17:45:25 +0300572 struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
573 struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
574 struct mlx4_en_flow_stats_rx rx_flowstats;
575 struct mlx4_en_flow_stats_tx tx_flowstats;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700576 struct mlx4_en_port_stats port_stats;
Eran Ben Elisha3da8a362015-03-30 17:45:24 +0300577 struct mlx4_en_stats_bitmap stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000578 struct list_head mc_list;
579 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000580 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700581 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300582 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000583 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000584 struct device *ddev;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000585 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000586 struct hwtstamp_config hwtstamp_config;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +0300587 u32 counter_index;
Amir Vadai564c2742012-04-04 21:33:26 +0000588
589#ifdef CONFIG_MLX4_EN_DCB
590 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000591 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Shani Michaeli708b8692015-03-05 20:16:13 +0200592 enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000593#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000594#ifdef CONFIG_RFS_ACCEL
595 spinlock_t filters_lock;
596 int last_filter_id;
597 struct list_head filters;
598 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
599#endif
Or Gerlitz837052d2013-12-23 16:09:44 +0200600 u64 tunnel_reg_id;
Or Gerlitz1b136de2014-03-27 14:02:04 +0200601 __be16 vxlan_port;
Amir Vadai0fef9d02014-07-22 15:44:10 +0300602
603 u32 pflags;
Eric Dumazetbd635c32014-11-22 17:24:19 -0800604 u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
Eyal Perry947cbb02014-12-02 18:12:11 +0200605 u8 rss_hash_fn;
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000606};
607
608enum mlx4_en_wol {
609 MLX4_EN_WOL_MAGIC = (1ULL << 61),
610 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700611};
612
Yan Burman16a10ff2013-02-07 02:25:22 +0000613struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000614 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000615 unsigned char mac[ETH_ALEN + 2];
616 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000617 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000618};
619
Ido Shamayb1b6b4d2014-09-18 11:51:01 +0300620static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
621{
622 return buf + idx * cqe_sz;
623}
624
Cong Wange0d10952013-08-01 11:10:25 +0800625#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300626static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
627{
628 spin_lock_init(&cq->poll_lock);
629 cq->state = MLX4_EN_CQ_STATE_IDLE;
630}
631
632/* called from the device poll rutine to get ownership of a cq */
633static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
634{
635 int rc = true;
636 spin_lock(&cq->poll_lock);
637 if (cq->state & MLX4_CQ_LOCKED) {
638 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
639 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
640 rc = false;
641 } else
642 /* we don't care if someone yielded */
643 cq->state = MLX4_EN_CQ_STATE_NAPI;
644 spin_unlock(&cq->poll_lock);
645 return rc;
646}
647
648/* returns true is someone tried to get the cq while napi had it */
649static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
650{
651 int rc = false;
652 spin_lock(&cq->poll_lock);
653 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
654 MLX4_EN_CQ_STATE_NAPI_YIELD));
655
656 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
657 rc = true;
658 cq->state = MLX4_EN_CQ_STATE_IDLE;
659 spin_unlock(&cq->poll_lock);
660 return rc;
661}
662
663/* called from mlx4_en_low_latency_poll() */
664static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
665{
666 int rc = true;
667 spin_lock_bh(&cq->poll_lock);
668 if ((cq->state & MLX4_CQ_LOCKED)) {
669 struct net_device *dev = cq->dev;
670 struct mlx4_en_priv *priv = netdev_priv(dev);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200671 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300672
673 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
674 rc = false;
Amir Vadai85018412013-06-18 16:18:28 +0300675 rx_ring->yields++;
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300676 } else
677 /* preserve yield marks */
678 cq->state |= MLX4_EN_CQ_STATE_POLL;
679 spin_unlock_bh(&cq->poll_lock);
680 return rc;
681}
682
683/* returns true if someone tried to get the cq while it was locked */
684static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
685{
686 int rc = false;
687 spin_lock_bh(&cq->poll_lock);
688 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
689
690 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
691 rc = true;
692 cq->state = MLX4_EN_CQ_STATE_IDLE;
693 spin_unlock_bh(&cq->poll_lock);
694 return rc;
695}
696
697/* true if a socket is polling, even if it did not get the lock */
Eric Dumazete6a76752014-01-09 10:30:13 -0800698static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300699{
700 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
701 return cq->state & CQ_USER_PEND;
702}
703#else
704static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
705{
706}
707
708static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
709{
710 return true;
711}
712
713static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
714{
715 return false;
716}
717
718static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
719{
720 return false;
721}
722
723static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
724{
725 return false;
726}
727
Eric Dumazete6a76752014-01-09 10:30:13 -0800728static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300729{
730 return false;
731}
Cong Wange0d10952013-08-01 11:10:25 +0800732#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300733
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000734#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700735
Yan Burman79aeacc2013-02-07 02:25:19 +0000736void mlx4_en_update_loopback_state(struct net_device *dev,
737 netdev_features_t features);
738
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700739void mlx4_en_destroy_netdev(struct net_device *dev);
740int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
741 struct mlx4_en_port_profile *prof);
742
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800743int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000744void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800745
Eran Ben Elisha6fcd2732015-03-30 17:45:23 +0300746void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
Matan Barak0b131562015-03-30 17:45:25 +0300747 struct mlx4_en_stats_bitmap *stats_bitmap,
748 u8 rx_ppp, u8 rx_pause,
749 u8 tx_ppp, u8 tx_pause);
Eran Ben Elishaffa88f32015-03-30 17:45:22 +0300750
Alexander Gullerfe0af032011-10-09 05:26:46 +0000751void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800752int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
753
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200754int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200755 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200756void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000757int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
758 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700759void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
760int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
761int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
762
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700763void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Jason Wangf663dd92014-01-10 16:18:26 +0800764u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
Daniel Borkmann99932d42014-02-16 15:55:20 +0100765 void *accel_priv, select_queue_fallback_t fallback);
Stephen Hemminger613573252009-08-31 19:50:58 +0000766netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700767
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200768int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
769 struct mlx4_en_tx_ring **pring,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200770 u32 size, u16 stride,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200771 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200772void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
773 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700774int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
775 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000776 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700777void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
778 struct mlx4_en_tx_ring *ring);
Ido Shamay02512482014-02-21 12:39:17 +0200779void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
Ido Shamay07841f92015-04-30 17:32:46 +0300780void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700781int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200782 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200783 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700784void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200785 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000786 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700787int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
788void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
789 struct mlx4_en_rx_ring *ring);
790int mlx4_en_process_rx_cq(struct net_device *dev,
791 struct mlx4_en_cq *cq,
792 int budget);
793int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200794int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700795void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000796 int is_tx, int rss, int qpn, int cqn, int user_prio,
797 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000798void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700799int mlx4_en_map_buffer(struct mlx4_buf *buf);
800void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
Maor Gottlieb74194fb2015-10-15 14:44:39 +0300801int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
802 int loopback);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700803void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700804int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
805void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000806int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
807void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700808int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700809void mlx4_en_rx_irq(struct mlx4_cq *mcq);
810
811int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000812int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700813
814int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000815int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
816
Amir Vadai564c2742012-04-04 21:33:26 +0000817#ifdef CONFIG_MLX4_EN_DCB
818extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000819extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000820#endif
821
Amir Vadaid3179662012-12-02 03:49:23 +0000822int mlx4_en_setup_tc(struct net_device *dev, u8 up);
823
Amir Vadai1eb8c692012-07-18 22:33:52 +0000824#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200825void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000826#endif
827
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000828#define MLX4_EN_NUM_SELF_TEST 5
829void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000830void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700831
Saeed Mahameed7787fa62014-10-27 11:37:42 +0200832#define DEV_FEATURE_CHANGED(dev, new_features, feature) \
833 ((dev->features & feature) ^ (new_features & feature))
834
835int mlx4_en_reset_config(struct net_device *dev,
836 struct hwtstamp_config ts_config,
837 netdev_features_t new_features);
Matan Barak0b131562015-03-30 17:45:25 +0300838void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
839 struct mlx4_en_stats_bitmap *stats_bitmap,
840 u8 rx_ppp, u8 rx_pause,
841 u8 tx_ppp, u8 tx_pause);
Moni Shoua5da03542015-02-03 16:48:34 +0200842int mlx4_en_netdev_event(struct notifier_block *this,
843 unsigned long event, void *ptr);
844
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700845/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000846 * Functions for time stamping
847 */
848u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
849void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
850 struct skb_shared_hwtstamps *hwts,
851 u64 timestamp);
852void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
Shawn Bohrerad7d4ea2013-12-31 11:39:39 -0600853void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
Amir Vadaiec693d42013-04-23 06:06:49 +0000854
855/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700856 */
857extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000858
859
860
861/*
862 * printk / logging functions
863 */
864
Joe Perchesb9075fa2011-10-31 17:11:33 -0700865__printf(3, 4)
Joe Perches0c87b292014-09-22 10:40:22 -0700866void en_print(const char *level, const struct mlx4_en_priv *priv,
867 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000868
Joe Perches1a91de22014-05-07 12:52:57 -0700869#define en_dbg(mlevel, priv, format, ...) \
870do { \
871 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
872 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
Joe Perches0a645e82010-07-10 07:22:46 +0000873} while (0)
Joe Perches1a91de22014-05-07 12:52:57 -0700874#define en_warn(priv, format, ...) \
875 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
876#define en_err(priv, format, ...) \
877 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
878#define en_info(priv, format, ...) \
879 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000880
Joe Perches1a91de22014-05-07 12:52:57 -0700881#define mlx4_err(mdev, format, ...) \
882 pr_err(DRV_NAME " %s: " format, \
883 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
884#define mlx4_info(mdev, format, ...) \
885 pr_info(DRV_NAME " %s: " format, \
886 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
887#define mlx4_warn(mdev, format, ...) \
888 pr_warn(DRV_NAME " %s: " format, \
889 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
Joe Perches0a645e82010-07-10 07:22:46 +0000890
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700891#endif