blob: 03c79f6d46fc84470595e775d3aad24281cf046f [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
77 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
78 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
79 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
80 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
81};
82
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020083static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050084 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
85 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
86 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
87 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
88 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
89 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
90};
91
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020092static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050093 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
94 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
95 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
96 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
97 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
98 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
99};
100
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300101static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500102 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
103 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
104 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
105 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
106 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
107 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
108};
109
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200110/* BXT hpd list */
111static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530112 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200113 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
114 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
115};
116
Paulo Zanoni5c502442014-04-01 15:37:11 -0300117/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300118#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300119 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
120 POSTING_READ(GEN8_##type##_IMR(which)); \
121 I915_WRITE(GEN8_##type##_IER(which), 0); \
122 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
123 POSTING_READ(GEN8_##type##_IIR(which)); \
124 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
125 POSTING_READ(GEN8_##type##_IIR(which)); \
126} while (0)
127
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300128#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300129 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300130 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300131 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300132 I915_WRITE(type##IIR, 0xffffffff); \
133 POSTING_READ(type##IIR); \
134 I915_WRITE(type##IIR, 0xffffffff); \
135 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300136} while (0)
137
Paulo Zanoni337ba012014-04-01 15:37:16 -0300138/*
139 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
140 */
141#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
142 u32 val = I915_READ(reg); \
143 if (val) { \
144 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
145 (reg), val); \
146 I915_WRITE((reg), 0xffffffff); \
147 POSTING_READ(reg); \
148 I915_WRITE((reg), 0xffffffff); \
149 POSTING_READ(reg); \
150 } \
151} while (0)
152
Paulo Zanoni35079892014-04-01 15:37:15 -0300153#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300154 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300155 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200156 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
157 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300158} while (0)
159
160#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300161 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300162 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200163 I915_WRITE(type##IMR, (imr_val)); \
164 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300165} while (0)
166
Imre Deakc9a9a262014-11-05 20:48:37 +0200167static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
168
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300169/**
170 * ilk_update_display_irq - update DEIMR
171 * @dev_priv: driver private
172 * @interrupt_mask: mask of interrupt bits to update
173 * @enabled_irq_mask: mask of interrupt bits to enable
174 */
175static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
176 uint32_t interrupt_mask,
177 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800178{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300179 uint32_t new_val;
180
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200181 assert_spin_locked(&dev_priv->irq_lock);
182
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300183 WARN_ON(enabled_irq_mask & ~interrupt_mask);
184
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700185 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300186 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300187
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300188 new_val = dev_priv->irq_mask;
189 new_val &= ~interrupt_mask;
190 new_val |= (~enabled_irq_mask & interrupt_mask);
191
192 if (new_val != dev_priv->irq_mask) {
193 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000194 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000195 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800196 }
197}
198
Daniel Vetter47339cd2014-09-30 10:56:46 +0200199void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300200ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
201{
202 ilk_update_display_irq(dev_priv, mask, mask);
203}
204
205void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300206ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800207{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300208 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800209}
210
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300211/**
212 * ilk_update_gt_irq - update GTIMR
213 * @dev_priv: driver private
214 * @interrupt_mask: mask of interrupt bits to update
215 * @enabled_irq_mask: mask of interrupt bits to enable
216 */
217static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
218 uint32_t interrupt_mask,
219 uint32_t enabled_irq_mask)
220{
221 assert_spin_locked(&dev_priv->irq_lock);
222
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100223 WARN_ON(enabled_irq_mask & ~interrupt_mask);
224
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700225 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300227
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300228 dev_priv->gt_irq_mask &= ~interrupt_mask;
229 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
230 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
231 POSTING_READ(GTIMR);
232}
233
Daniel Vetter480c8032014-07-16 09:49:40 +0200234void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300235{
236 ilk_update_gt_irq(dev_priv, mask, mask);
237}
238
Daniel Vetter480c8032014-07-16 09:49:40 +0200239void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300240{
241 ilk_update_gt_irq(dev_priv, mask, 0);
242}
243
Imre Deakb900b942014-11-05 20:48:48 +0200244static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
245{
246 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
247}
248
Imre Deaka72fbc32014-11-05 20:48:31 +0200249static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
250{
251 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
252}
253
Imre Deakb900b942014-11-05 20:48:48 +0200254static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
255{
256 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
257}
258
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300259/**
260 * snb_update_pm_irq - update GEN6_PMIMR
261 * @dev_priv: driver private
262 * @interrupt_mask: mask of interrupt bits to update
263 * @enabled_irq_mask: mask of interrupt bits to enable
264 */
265static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
266 uint32_t interrupt_mask,
267 uint32_t enabled_irq_mask)
268{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300269 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100271 WARN_ON(enabled_irq_mask & ~interrupt_mask);
272
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300273 assert_spin_locked(&dev_priv->irq_lock);
274
Paulo Zanoni605cd252013-08-06 18:57:15 -0300275 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300276 new_val &= ~interrupt_mask;
277 new_val |= (~enabled_irq_mask & interrupt_mask);
278
Paulo Zanoni605cd252013-08-06 18:57:15 -0300279 if (new_val != dev_priv->pm_irq_mask) {
280 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200281 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
282 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300283 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300287{
Imre Deak9939fba2014-11-20 23:01:47 +0200288 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
289 return;
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291 snb_update_pm_irq(dev_priv, mask, mask);
292}
293
Imre Deak9939fba2014-11-20 23:01:47 +0200294static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
295 uint32_t mask)
296{
297 snb_update_pm_irq(dev_priv, mask, 0);
298}
299
Daniel Vetter480c8032014-07-16 09:49:40 +0200300void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301{
Imre Deak9939fba2014-11-20 23:01:47 +0200302 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
303 return;
304
305 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300306}
307
Imre Deak3cc134e2014-11-19 15:30:03 +0200308void gen6_reset_rps_interrupts(struct drm_device *dev)
309{
310 struct drm_i915_private *dev_priv = dev->dev_private;
311 uint32_t reg = gen6_pm_iir(dev_priv);
312
313 spin_lock_irq(&dev_priv->irq_lock);
314 I915_WRITE(reg, dev_priv->pm_rps_events);
315 I915_WRITE(reg, dev_priv->pm_rps_events);
316 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200317 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200318 spin_unlock_irq(&dev_priv->irq_lock);
319}
320
Imre Deakb900b942014-11-05 20:48:48 +0200321void gen6_enable_rps_interrupts(struct drm_device *dev)
322{
323 struct drm_i915_private *dev_priv = dev->dev_private;
324
325 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200326
Imre Deakb900b942014-11-05 20:48:48 +0200327 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200328 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200329 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200330 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
331 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200332 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200333
Imre Deakb900b942014-11-05 20:48:48 +0200334 spin_unlock_irq(&dev_priv->irq_lock);
335}
336
Imre Deak59d02a12014-12-19 19:33:26 +0200337u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
338{
339 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200340 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200341 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200342 *
343 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200344 */
345 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
346 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
347
348 if (INTEL_INFO(dev_priv)->gen >= 8)
349 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
350
351 return mask;
352}
353
Imre Deakb900b942014-11-05 20:48:48 +0200354void gen6_disable_rps_interrupts(struct drm_device *dev)
355{
356 struct drm_i915_private *dev_priv = dev->dev_private;
357
Imre Deakd4d70aa2014-11-19 15:30:04 +0200358 spin_lock_irq(&dev_priv->irq_lock);
359 dev_priv->rps.interrupts_enabled = false;
360 spin_unlock_irq(&dev_priv->irq_lock);
361
362 cancel_work_sync(&dev_priv->rps.work);
363
Imre Deak9939fba2014-11-20 23:01:47 +0200364 spin_lock_irq(&dev_priv->irq_lock);
365
Imre Deak59d02a12014-12-19 19:33:26 +0200366 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200367
368 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200369 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
370 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200371
372 spin_unlock_irq(&dev_priv->irq_lock);
373
374 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200375}
376
Ben Widawsky09610212014-05-15 20:58:08 +0300377/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300378 * bdw_update_port_irq - update DE port interrupt
379 * @dev_priv: driver private
380 * @interrupt_mask: mask of interrupt bits to update
381 * @enabled_irq_mask: mask of interrupt bits to enable
382 */
383static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
384 uint32_t interrupt_mask,
385 uint32_t enabled_irq_mask)
386{
387 uint32_t new_val;
388 uint32_t old_val;
389
390 assert_spin_locked(&dev_priv->irq_lock);
391
392 WARN_ON(enabled_irq_mask & ~interrupt_mask);
393
394 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
395 return;
396
397 old_val = I915_READ(GEN8_DE_PORT_IMR);
398
399 new_val = old_val;
400 new_val &= ~interrupt_mask;
401 new_val |= (~enabled_irq_mask & interrupt_mask);
402
403 if (new_val != old_val) {
404 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
405 POSTING_READ(GEN8_DE_PORT_IMR);
406 }
407}
408
409/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200410 * ibx_display_interrupt_update - update SDEIMR
411 * @dev_priv: driver private
412 * @interrupt_mask: mask of interrupt bits to update
413 * @enabled_irq_mask: mask of interrupt bits to enable
414 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200415void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
416 uint32_t interrupt_mask,
417 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200418{
419 uint32_t sdeimr = I915_READ(SDEIMR);
420 sdeimr &= ~interrupt_mask;
421 sdeimr |= (~enabled_irq_mask & interrupt_mask);
422
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
Daniel Vetterfee884e2013-07-04 23:35:21 +0200425 assert_spin_locked(&dev_priv->irq_lock);
426
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700427 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300428 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300429
Daniel Vetterfee884e2013-07-04 23:35:21 +0200430 I915_WRITE(SDEIMR, sdeimr);
431 POSTING_READ(SDEIMR);
432}
Paulo Zanoni86642812013-04-12 17:57:57 -0300433
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100434static void
Imre Deak755e9012014-02-10 18:42:47 +0200435__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
436 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800437{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200438 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200439 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800440
Daniel Vetterb79480b2013-06-27 17:52:10 +0200441 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200442 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200443
Ville Syrjälä04feced2014-04-03 13:28:33 +0300444 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
445 status_mask & ~PIPESTAT_INT_STATUS_MASK,
446 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
447 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200448 return;
449
450 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200451 return;
452
Imre Deak91d181d2014-02-10 18:42:49 +0200453 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
454
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200455 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200456 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200457 I915_WRITE(reg, pipestat);
458 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800459}
460
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100461static void
Imre Deak755e9012014-02-10 18:42:47 +0200462__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800464{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200465 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200466 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800467
Daniel Vetterb79480b2013-06-27 17:52:10 +0200468 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200469 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200470
Ville Syrjälä04feced2014-04-03 13:28:33 +0300471 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
472 status_mask & ~PIPESTAT_INT_STATUS_MASK,
473 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
474 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200475 return;
476
Imre Deak755e9012014-02-10 18:42:47 +0200477 if ((pipestat & enable_mask) == 0)
478 return;
479
Imre Deak91d181d2014-02-10 18:42:49 +0200480 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
481
Imre Deak755e9012014-02-10 18:42:47 +0200482 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200483 I915_WRITE(reg, pipestat);
484 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800485}
486
Imre Deak10c59c52014-02-10 18:42:48 +0200487static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
488{
489 u32 enable_mask = status_mask << 16;
490
491 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300492 * On pipe A we don't support the PSR interrupt yet,
493 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200494 */
495 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
496 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300497 /*
498 * On pipe B and C we don't support the PSR interrupt yet, on pipe
499 * A the same bit is for perf counters which we don't use either.
500 */
501 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
502 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200503
504 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
505 SPRITE0_FLIP_DONE_INT_EN_VLV |
506 SPRITE1_FLIP_DONE_INT_EN_VLV);
507 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
508 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
509 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
510 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
511
512 return enable_mask;
513}
514
Imre Deak755e9012014-02-10 18:42:47 +0200515void
516i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
517 u32 status_mask)
518{
519 u32 enable_mask;
520
Imre Deak10c59c52014-02-10 18:42:48 +0200521 if (IS_VALLEYVIEW(dev_priv->dev))
522 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
523 status_mask);
524 else
525 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200526 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
527}
528
529void
530i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
531 u32 status_mask)
532{
533 u32 enable_mask;
534
Imre Deak10c59c52014-02-10 18:42:48 +0200535 if (IS_VALLEYVIEW(dev_priv->dev))
536 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
537 status_mask);
538 else
539 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200540 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
541}
542
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000543/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300544 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000545 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300546static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000547{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300548 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000549
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300550 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
551 return;
552
Daniel Vetter13321782014-09-15 14:55:29 +0200553 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000554
Imre Deak755e9012014-02-10 18:42:47 +0200555 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300556 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200557 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200558 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000559
Daniel Vetter13321782014-09-15 14:55:29 +0200560 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000561}
562
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300563/*
564 * This timing diagram depicts the video signal in and
565 * around the vertical blanking period.
566 *
567 * Assumptions about the fictitious mode used in this example:
568 * vblank_start >= 3
569 * vsync_start = vblank_start + 1
570 * vsync_end = vblank_start + 2
571 * vtotal = vblank_start + 3
572 *
573 * start of vblank:
574 * latch double buffered registers
575 * increment frame counter (ctg+)
576 * generate start of vblank interrupt (gen4+)
577 * |
578 * | frame start:
579 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
580 * | may be shifted forward 1-3 extra lines via PIPECONF
581 * | |
582 * | | start of vsync:
583 * | | generate vsync interrupt
584 * | | |
585 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
586 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
587 * ----va---> <-----------------vb--------------------> <--------va-------------
588 * | | <----vs-----> |
589 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
590 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
591 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
592 * | | |
593 * last visible pixel first visible pixel
594 * | increment frame counter (gen3/4)
595 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
596 *
597 * x = horizontal active
598 * _ = horizontal blanking
599 * hs = horizontal sync
600 * va = vertical active
601 * vb = vertical blanking
602 * vs = vertical sync
603 * vbs = vblank_start (number)
604 *
605 * Summary:
606 * - most events happen at the start of horizontal sync
607 * - frame start happens at the start of horizontal blank, 1-4 lines
608 * (depending on PIPECONF settings) after the start of vblank
609 * - gen3/4 pixel and frame counter are synchronized with the start
610 * of horizontal active on the first line of vertical active
611 */
612
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300613static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
614{
615 /* Gen2 doesn't have a hardware frame counter */
616 return 0;
617}
618
Keith Packard42f52ef2008-10-18 19:39:29 -0700619/* Called from drm generic code, passed a 'crtc', which
620 * we use as a pipe index
621 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700622static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700623{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300624 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700625 unsigned long high_frame;
626 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300627 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100628 struct intel_crtc *intel_crtc =
629 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200630 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700631
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100632 htotal = mode->crtc_htotal;
633 hsync_start = mode->crtc_hsync_start;
634 vbl_start = mode->crtc_vblank_start;
635 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
636 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300637
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300638 /* Convert to pixel count */
639 vbl_start *= htotal;
640
641 /* Start of vblank event occurs at start of hsync */
642 vbl_start -= htotal - hsync_start;
643
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800644 high_frame = PIPEFRAME(pipe);
645 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100646
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700647 /*
648 * High & low register fields aren't synchronized, so make sure
649 * we get a low value that's stable across two reads of the high
650 * register.
651 */
652 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100653 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300654 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100655 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700656 } while (high1 != high2);
657
Chris Wilson5eddb702010-09-11 13:48:45 +0100658 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300659 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100660 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300661
662 /*
663 * The frame counter increments at beginning of active.
664 * Cook up a vblank counter by also checking the pixel
665 * counter against vblank start.
666 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200667 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700668}
669
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700670static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800671{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800673 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800674
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800675 return I915_READ(reg);
676}
677
Mario Kleinerad3543e2013-10-30 05:13:08 +0100678/* raw reads, only for fast reads of display block, no need for forcewake etc. */
679#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100680
Ville Syrjäläa225f072014-04-29 13:35:45 +0300681static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
682{
683 struct drm_device *dev = crtc->base.dev;
684 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200685 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300686 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300687 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300688
Ville Syrjälä80715b22014-05-15 20:23:23 +0300689 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300690 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
691 vtotal /= 2;
692
693 if (IS_GEN2(dev))
694 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
695 else
696 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
697
698 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300699 * See update_scanline_offset() for the details on the
700 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300701 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300702 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300703}
704
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700705static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200706 unsigned int flags, int *vpos, int *hpos,
707 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100708{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200712 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300713 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300714 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100715 bool in_vbl = true;
716 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100717 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100718
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200719 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100720 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800721 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100722 return 0;
723 }
724
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300725 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300726 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300727 vtotal = mode->crtc_vtotal;
728 vbl_start = mode->crtc_vblank_start;
729 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100730
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200731 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
732 vbl_start = DIV_ROUND_UP(vbl_start, 2);
733 vbl_end /= 2;
734 vtotal /= 2;
735 }
736
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300737 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
738
Mario Kleinerad3543e2013-10-30 05:13:08 +0100739 /*
740 * Lock uncore.lock, as we will do multiple timing critical raw
741 * register reads, potentially with preemption disabled, so the
742 * following code must not block on uncore.lock.
743 */
744 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300745
Mario Kleinerad3543e2013-10-30 05:13:08 +0100746 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
747
748 /* Get optional system timestamp before query. */
749 if (stime)
750 *stime = ktime_get();
751
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300752 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100753 /* No obvious pixelcount register. Only query vertical
754 * scanout position from Display scan line register.
755 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300756 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757 } else {
758 /* Have access to pixelcount since start of frame.
759 * We can split this into vertical and horizontal
760 * scanout position.
761 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100762 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100763
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300764 /* convert to pixel counts */
765 vbl_start *= htotal;
766 vbl_end *= htotal;
767 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300768
769 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300770 * In interlaced modes, the pixel counter counts all pixels,
771 * so one field will have htotal more pixels. In order to avoid
772 * the reported position from jumping backwards when the pixel
773 * counter is beyond the length of the shorter field, just
774 * clamp the position the length of the shorter field. This
775 * matches how the scanline counter based position works since
776 * the scanline counter doesn't count the two half lines.
777 */
778 if (position >= vtotal)
779 position = vtotal - 1;
780
781 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300782 * Start of vblank interrupt is triggered at start of hsync,
783 * just prior to the first active line of vblank. However we
784 * consider lines to start at the leading edge of horizontal
785 * active. So, should we get here before we've crossed into
786 * the horizontal active of the first line in vblank, we would
787 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
788 * always add htotal-hsync_start to the current pixel position.
789 */
790 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300791 }
792
Mario Kleinerad3543e2013-10-30 05:13:08 +0100793 /* Get optional system timestamp after query. */
794 if (etime)
795 *etime = ktime_get();
796
797 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
798
799 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
800
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300801 in_vbl = position >= vbl_start && position < vbl_end;
802
803 /*
804 * While in vblank, position will be negative
805 * counting up towards 0 at vbl_end. And outside
806 * vblank, position will be positive counting
807 * up since vbl_end.
808 */
809 if (position >= vbl_start)
810 position -= vbl_end;
811 else
812 position += vtotal - vbl_end;
813
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300814 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300815 *vpos = position;
816 *hpos = 0;
817 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100818 *vpos = position / htotal;
819 *hpos = position - (*vpos * htotal);
820 }
821
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100822 /* In vblank? */
823 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200824 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825
826 return ret;
827}
828
Ville Syrjäläa225f072014-04-29 13:35:45 +0300829int intel_get_crtc_scanline(struct intel_crtc *crtc)
830{
831 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
832 unsigned long irqflags;
833 int position;
834
835 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
836 position = __intel_get_crtc_scanline(crtc);
837 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
838
839 return position;
840}
841
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700842static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 int *max_error,
844 struct timeval *vblank_time,
845 unsigned flags)
846{
Chris Wilson4041b852011-01-22 10:07:56 +0000847 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100848
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700849 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000850 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100851 return -EINVAL;
852 }
853
854 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000855 crtc = intel_get_crtc_for_pipe(dev, pipe);
856 if (crtc == NULL) {
857 DRM_ERROR("Invalid crtc %d\n", pipe);
858 return -EINVAL;
859 }
860
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200861 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000862 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
863 return -EBUSY;
864 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100865
866 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000867 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
868 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300869 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200870 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100871}
872
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200873static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800874{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300875 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000876 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200877 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200878
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200879 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800880
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200881 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
882
Daniel Vetter20e4d402012-08-08 23:35:39 +0200883 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200884
Jesse Barnes7648fa92010-05-20 14:28:11 -0700885 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000886 busy_up = I915_READ(RCPREVBSYTUPAVG);
887 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800888 max_avg = I915_READ(RCBMAXAVG);
889 min_avg = I915_READ(RCBMINAVG);
890
891 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000892 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200893 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
894 new_delay = dev_priv->ips.cur_delay - 1;
895 if (new_delay < dev_priv->ips.max_delay)
896 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000897 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200898 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
899 new_delay = dev_priv->ips.cur_delay + 1;
900 if (new_delay > dev_priv->ips.min_delay)
901 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800902 }
903
Jesse Barnes7648fa92010-05-20 14:28:11 -0700904 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200905 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800906
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200907 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200908
Jesse Barnesf97108d2010-01-29 11:27:07 -0800909 return;
910}
911
Chris Wilson74cdb332015-04-07 16:21:05 +0100912static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100913{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100914 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000915 return;
916
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000917 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000918
Chris Wilson549f7362010-10-19 11:19:32 +0100919 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100920}
921
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000922static void vlv_c0_read(struct drm_i915_private *dev_priv,
923 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400924{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000925 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
926 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
927 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400928}
929
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000930static bool vlv_c0_above(struct drm_i915_private *dev_priv,
931 const struct intel_rps_ei *old,
932 const struct intel_rps_ei *now,
933 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400934{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000935 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400936
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000937 if (old->cz_clock == 0)
938 return false;
Deepak S31685c22014-07-03 17:33:01 -0400939
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000940 time = now->cz_clock - old->cz_clock;
941 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400942
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000943 /* Workload can be split between render + media, e.g. SwapBuffers
944 * being blitted in X after being rendered in mesa. To account for
945 * this we need to combine both engines into our activity counter.
946 */
947 c0 = now->render_c0 - old->render_c0;
948 c0 += now->media_c0 - old->media_c0;
949 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400950
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000951 return c0 >= time;
952}
Deepak S31685c22014-07-03 17:33:01 -0400953
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000954void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
955{
956 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
957 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000958}
959
960static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
961{
962 struct intel_rps_ei now;
963 u32 events = 0;
964
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000965 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000966 return 0;
967
968 vlv_c0_read(dev_priv, &now);
969 if (now.cz_clock == 0)
970 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400971
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000972 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
973 if (!vlv_c0_above(dev_priv,
974 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100975 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000976 events |= GEN6_PM_RP_DOWN_THRESHOLD;
977 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400978 }
979
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000980 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
981 if (vlv_c0_above(dev_priv,
982 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100983 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000984 events |= GEN6_PM_RP_UP_THRESHOLD;
985 dev_priv->rps.up_ei = now;
986 }
987
988 return events;
Deepak S31685c22014-07-03 17:33:01 -0400989}
990
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100991static bool any_waiters(struct drm_i915_private *dev_priv)
992{
993 struct intel_engine_cs *ring;
994 int i;
995
996 for_each_ring(ring, dev_priv, i)
997 if (ring->irq_refcount)
998 return true;
999
1000 return false;
1001}
1002
Ben Widawsky4912d042011-04-25 11:25:20 -07001003static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001004{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001005 struct drm_i915_private *dev_priv =
1006 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001007 bool client_boost;
1008 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001009 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001010
Daniel Vetter59cdb632013-07-04 23:35:28 +02001011 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001012 /* Speed up work cancelation during disabling rps interrupts. */
1013 if (!dev_priv->rps.interrupts_enabled) {
1014 spin_unlock_irq(&dev_priv->irq_lock);
1015 return;
1016 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001017 pm_iir = dev_priv->rps.pm_iir;
1018 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001019 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1020 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001021 client_boost = dev_priv->rps.client_boost;
1022 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001023 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001024
Paulo Zanoni60611c12013-08-15 11:50:01 -03001025 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301026 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001027
Chris Wilson8d3afd72015-05-21 21:01:47 +01001028 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001029 return;
1030
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001031 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1034
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001035 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001036 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001037 min = dev_priv->rps.min_freq_softlimit;
1038 max = dev_priv->rps.max_freq_softlimit;
1039
1040 if (client_boost) {
1041 new_delay = dev_priv->rps.max_freq_softlimit;
1042 adj = 0;
1043 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001044 if (adj > 0)
1045 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001046 else /* CHV needs even encode values */
1047 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001048 /*
1049 * For better performance, jump directly
1050 * to RPe if we're below it.
1051 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001052 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001053 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001054 adj = 0;
1055 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001056 } else if (any_waiters(dev_priv)) {
1057 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001058 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001059 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1060 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001061 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001062 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001063 adj = 0;
1064 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1065 if (adj < 0)
1066 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001067 else /* CHV needs even encode values */
1068 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001069 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001070 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001071 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001072
Chris Wilsonedcf2842015-04-07 16:20:29 +01001073 dev_priv->rps.last_adj = adj;
1074
Ben Widawsky79249632012-09-07 19:43:42 -07001075 /* sysfs frequency interfaces may have snuck in while servicing the
1076 * interrupt
1077 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001078 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001079 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301080
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001081 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001082
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001083 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001084}
1085
Ben Widawskye3689192012-05-25 16:56:22 -07001086
1087/**
1088 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1089 * occurred.
1090 * @work: workqueue struct
1091 *
1092 * Doesn't actually do anything except notify userspace. As a consequence of
1093 * this event, userspace should try to remap the bad rows since statistically
1094 * it is likely the same row is more likely to go bad again.
1095 */
1096static void ivybridge_parity_work(struct work_struct *work)
1097{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001098 struct drm_i915_private *dev_priv =
1099 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001100 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001101 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001102 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001103 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001104
1105 /* We must turn off DOP level clock gating to access the L3 registers.
1106 * In order to prevent a get/put style interface, acquire struct mutex
1107 * any time we access those registers.
1108 */
1109 mutex_lock(&dev_priv->dev->struct_mutex);
1110
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001111 /* If we've screwed up tracking, just let the interrupt fire again */
1112 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1113 goto out;
1114
Ben Widawskye3689192012-05-25 16:56:22 -07001115 misccpctl = I915_READ(GEN7_MISCCPCTL);
1116 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1117 POSTING_READ(GEN7_MISCCPCTL);
1118
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001119 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1120 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001121
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001122 slice--;
1123 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1124 break;
1125
1126 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1127
1128 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1129
1130 error_status = I915_READ(reg);
1131 row = GEN7_PARITY_ERROR_ROW(error_status);
1132 bank = GEN7_PARITY_ERROR_BANK(error_status);
1133 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1134
1135 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1136 POSTING_READ(reg);
1137
1138 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1139 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1140 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1141 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1142 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1143 parity_event[5] = NULL;
1144
Dave Airlie5bdebb12013-10-11 14:07:25 +10001145 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001146 KOBJ_CHANGE, parity_event);
1147
1148 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1149 slice, row, bank, subbank);
1150
1151 kfree(parity_event[4]);
1152 kfree(parity_event[3]);
1153 kfree(parity_event[2]);
1154 kfree(parity_event[1]);
1155 }
Ben Widawskye3689192012-05-25 16:56:22 -07001156
1157 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1158
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001159out:
1160 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001161 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001162 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001163 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001164
1165 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001166}
1167
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001168static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001169{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001170 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001171
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001172 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001173 return;
1174
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001175 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001176 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001177 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001178
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001179 iir &= GT_PARITY_ERROR(dev);
1180 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1181 dev_priv->l3_parity.which_slice |= 1 << 1;
1182
1183 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1184 dev_priv->l3_parity.which_slice |= 1 << 0;
1185
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001186 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001187}
1188
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001189static void ilk_gt_irq_handler(struct drm_device *dev,
1190 struct drm_i915_private *dev_priv,
1191 u32 gt_iir)
1192{
1193 if (gt_iir &
1194 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001195 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001196 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001197 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001198}
1199
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001200static void snb_gt_irq_handler(struct drm_device *dev,
1201 struct drm_i915_private *dev_priv,
1202 u32 gt_iir)
1203{
1204
Ben Widawskycc609d52013-05-28 19:22:29 -07001205 if (gt_iir &
1206 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001207 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001208 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001209 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001210 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001211 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001212
Ben Widawskycc609d52013-05-28 19:22:29 -07001213 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1214 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001215 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1216 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 if (gt_iir & GT_PARITY_ERROR(dev))
1219 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001220}
1221
Chris Wilson74cdb332015-04-07 16:21:05 +01001222static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001223 u32 master_ctl)
1224{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001225 irqreturn_t ret = IRQ_NONE;
1226
1227 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001228 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001229 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001230 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001231 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001232
Chris Wilson74cdb332015-04-07 16:21:05 +01001233 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1234 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1235 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1236 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001237
Chris Wilson74cdb332015-04-07 16:21:05 +01001238 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1239 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1240 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1241 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001242 } else
1243 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1244 }
1245
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001246 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001247 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001248 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001249 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001250 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001251
Chris Wilson74cdb332015-04-07 16:21:05 +01001252 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1253 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1254 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1255 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001256
Chris Wilson74cdb332015-04-07 16:21:05 +01001257 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1258 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1259 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1260 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001261 } else
1262 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1263 }
1264
Chris Wilson74cdb332015-04-07 16:21:05 +01001265 if (master_ctl & GEN8_GT_VECS_IRQ) {
1266 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1267 if (tmp) {
1268 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1269 ret = IRQ_HANDLED;
1270
1271 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1272 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1273 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1274 notify_ring(&dev_priv->ring[VECS]);
1275 } else
1276 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1277 }
1278
Ben Widawsky09610212014-05-15 20:58:08 +03001279 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001280 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001281 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001282 I915_WRITE_FW(GEN8_GT_IIR(2),
1283 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001284 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001285 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001286 } else
1287 DRM_ERROR("The master control interrupt lied (PM)!\n");
1288 }
1289
Ben Widawskyabd58f02013-11-02 21:07:09 -07001290 return ret;
1291}
1292
Imre Deak63c88d22015-07-20 14:43:39 -07001293static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1294{
1295 switch (port) {
1296 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001297 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001298 case PORT_B:
1299 return val & PORTB_HOTPLUG_LONG_DETECT;
1300 case PORT_C:
1301 return val & PORTC_HOTPLUG_LONG_DETECT;
1302 case PORT_D:
1303 return val & PORTD_HOTPLUG_LONG_DETECT;
1304 default:
1305 return false;
1306 }
1307}
1308
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001309static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1310{
1311 switch (port) {
1312 case PORT_E:
1313 return val & PORTE_HOTPLUG_LONG_DETECT;
1314 default:
1315 return false;
1316 }
1317}
1318
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001319static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1320{
1321 switch (port) {
1322 case PORT_A:
1323 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1324 default:
1325 return false;
1326 }
1327}
1328
Jani Nikula676574d2015-05-28 15:43:53 +03001329static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001330{
1331 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001332 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001333 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001334 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001335 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001336 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001337 return val & PORTD_HOTPLUG_LONG_DETECT;
1338 default:
1339 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001340 }
1341}
1342
Jani Nikula676574d2015-05-28 15:43:53 +03001343static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001344{
1345 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001346 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001347 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001348 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001349 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001350 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001351 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1352 default:
1353 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001354 }
1355}
1356
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001357/*
1358 * Get a bit mask of pins that have triggered, and which ones may be long.
1359 * This can be called multiple times with the same masks to accumulate
1360 * hotplug detection results from several registers.
1361 *
1362 * Note that the caller is expected to zero out the masks initially.
1363 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001364static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001365 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001366 const u32 hpd[HPD_NUM_PINS],
1367 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001368{
Jani Nikula8c841e52015-06-18 13:06:17 +03001369 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001370 int i;
1371
Jani Nikula676574d2015-05-28 15:43:53 +03001372 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001373 if ((hpd[i] & hotplug_trigger) == 0)
1374 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001375
Jani Nikula8c841e52015-06-18 13:06:17 +03001376 *pin_mask |= BIT(i);
1377
Imre Deakcc24fcd2015-07-21 15:32:45 -07001378 if (!intel_hpd_pin_to_port(i, &port))
1379 continue;
1380
Imre Deakfd63e2a2015-07-21 15:32:44 -07001381 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001382 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001383 }
1384
1385 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1386 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1387
1388}
1389
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001390static void gmbus_irq_handler(struct drm_device *dev)
1391{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001392 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001393
Daniel Vetter28c70f12012-12-01 13:53:45 +01001394 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001395}
1396
Daniel Vetterce99c252012-12-01 13:53:47 +01001397static void dp_aux_irq_handler(struct drm_device *dev)
1398{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001399 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001400
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001401 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001402}
1403
Shuang He8bf1e9f2013-10-15 18:55:27 +01001404#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001405static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1406 uint32_t crc0, uint32_t crc1,
1407 uint32_t crc2, uint32_t crc3,
1408 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001409{
1410 struct drm_i915_private *dev_priv = dev->dev_private;
1411 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1412 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001413 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001414
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001415 spin_lock(&pipe_crc->lock);
1416
Damien Lespiau0c912c72013-10-15 18:55:37 +01001417 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001418 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001419 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001420 return;
1421 }
1422
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001423 head = pipe_crc->head;
1424 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001425
1426 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001427 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001428 DRM_ERROR("CRC buffer overflowing\n");
1429 return;
1430 }
1431
1432 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001433
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001434 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001435 entry->crc[0] = crc0;
1436 entry->crc[1] = crc1;
1437 entry->crc[2] = crc2;
1438 entry->crc[3] = crc3;
1439 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001440
1441 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001442 pipe_crc->head = head;
1443
1444 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001445
1446 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001447}
Daniel Vetter277de952013-10-18 16:37:07 +02001448#else
1449static inline void
1450display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1451 uint32_t crc0, uint32_t crc1,
1452 uint32_t crc2, uint32_t crc3,
1453 uint32_t crc4) {}
1454#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001455
Daniel Vetter277de952013-10-18 16:37:07 +02001456
1457static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001458{
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460
Daniel Vetter277de952013-10-18 16:37:07 +02001461 display_pipe_crc_irq_handler(dev, pipe,
1462 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1463 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001464}
1465
Daniel Vetter277de952013-10-18 16:37:07 +02001466static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001467{
1468 struct drm_i915_private *dev_priv = dev->dev_private;
1469
Daniel Vetter277de952013-10-18 16:37:07 +02001470 display_pipe_crc_irq_handler(dev, pipe,
1471 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1472 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1473 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1474 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1475 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001476}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001477
Daniel Vetter277de952013-10-18 16:37:07 +02001478static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001479{
1480 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001481 uint32_t res1, res2;
1482
1483 if (INTEL_INFO(dev)->gen >= 3)
1484 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1485 else
1486 res1 = 0;
1487
1488 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1489 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1490 else
1491 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001492
Daniel Vetter277de952013-10-18 16:37:07 +02001493 display_pipe_crc_irq_handler(dev, pipe,
1494 I915_READ(PIPE_CRC_RES_RED(pipe)),
1495 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1496 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1497 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001498}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001499
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001500/* The RPS events need forcewake, so we add them to a work queue and mask their
1501 * IMR bits until the work is done. Other interrupts can be processed without
1502 * the work queue. */
1503static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001504{
Deepak Sa6706b42014-03-15 20:23:22 +05301505 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001506 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001507 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001508 if (dev_priv->rps.interrupts_enabled) {
1509 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1510 queue_work(dev_priv->wq, &dev_priv->rps.work);
1511 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001512 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001513 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001514
Imre Deakc9a9a262014-11-05 20:48:37 +02001515 if (INTEL_INFO(dev_priv)->gen >= 8)
1516 return;
1517
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001518 if (HAS_VEBOX(dev_priv->dev)) {
1519 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001520 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001521
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001522 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1523 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001524 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001525}
1526
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001527static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1528{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001529 if (!drm_handle_vblank(dev, pipe))
1530 return false;
1531
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001532 return true;
1533}
1534
Imre Deakc1874ed2014-02-04 21:35:46 +02001535static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1536{
1537 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001538 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001539 int pipe;
1540
Imre Deak58ead0d2014-02-04 21:35:47 +02001541 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001542 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001543 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001544 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001545
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001546 /*
1547 * PIPESTAT bits get signalled even when the interrupt is
1548 * disabled with the mask bits, and some of the status bits do
1549 * not generate interrupts at all (like the underrun bit). Hence
1550 * we need to be careful that we only handle what we want to
1551 * handle.
1552 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001553
1554 /* fifo underruns are filterered in the underrun handler. */
1555 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001556
1557 switch (pipe) {
1558 case PIPE_A:
1559 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1560 break;
1561 case PIPE_B:
1562 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1563 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001564 case PIPE_C:
1565 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1566 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001567 }
1568 if (iir & iir_bit)
1569 mask |= dev_priv->pipestat_irq_mask[pipe];
1570
1571 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001572 continue;
1573
1574 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001575 mask |= PIPESTAT_INT_ENABLE_MASK;
1576 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001577
1578 /*
1579 * Clear the PIPE*STAT regs before the IIR
1580 */
Imre Deak91d181d2014-02-10 18:42:49 +02001581 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1582 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001583 I915_WRITE(reg, pipe_stats[pipe]);
1584 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001585 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001586
Damien Lespiau055e3932014-08-18 13:49:10 +01001587 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001588 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1589 intel_pipe_handle_vblank(dev, pipe))
1590 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001591
Imre Deak579a9b02014-02-04 21:35:48 +02001592 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001593 intel_prepare_page_flip(dev, pipe);
1594 intel_finish_page_flip(dev, pipe);
1595 }
1596
1597 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1598 i9xx_pipe_crc_irq_handler(dev, pipe);
1599
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001600 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1601 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001602 }
1603
1604 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1605 gmbus_irq_handler(dev);
1606}
1607
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001608static void i9xx_hpd_irq_handler(struct drm_device *dev)
1609{
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001612 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001613
Jani Nikula0d2e4292015-05-27 15:03:39 +03001614 if (!hotplug_status)
1615 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001616
Jani Nikula0d2e4292015-05-27 15:03:39 +03001617 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1618 /*
1619 * Make sure hotplug status is cleared before we clear IIR, or else we
1620 * may miss hotplug events.
1621 */
1622 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001623
Jani Nikula0d2e4292015-05-27 15:03:39 +03001624 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1625 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001626
Imre Deakfd63e2a2015-07-21 15:32:44 -07001627 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1628 hotplug_trigger, hpd_status_g4x,
1629 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001630 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001631
1632 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1633 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001634 } else {
1635 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001636
Imre Deakfd63e2a2015-07-21 15:32:44 -07001637 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1638 hotplug_trigger, hpd_status_g4x,
1639 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001640 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001641 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001642}
1643
Daniel Vetterff1f5252012-10-02 15:10:55 +02001644static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001645{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001646 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001647 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001648 u32 iir, gt_iir, pm_iir;
1649 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001650
Imre Deak2dd2a882015-02-24 11:14:30 +02001651 if (!intel_irqs_enabled(dev_priv))
1652 return IRQ_NONE;
1653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001654 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001655 /* Find, clear, then process each source of interrupt */
1656
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001657 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001658 if (gt_iir)
1659 I915_WRITE(GTIIR, gt_iir);
1660
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001661 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001662 if (pm_iir)
1663 I915_WRITE(GEN6_PMIIR, pm_iir);
1664
1665 iir = I915_READ(VLV_IIR);
1666 if (iir) {
1667 /* Consume port before clearing IIR or we'll miss events */
1668 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1669 i9xx_hpd_irq_handler(dev);
1670 I915_WRITE(VLV_IIR, iir);
1671 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001672
1673 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1674 goto out;
1675
1676 ret = IRQ_HANDLED;
1677
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001678 if (gt_iir)
1679 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001680 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001681 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001682 /* Call regardless, as some status bits might not be
1683 * signalled in iir */
1684 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001685 }
1686
1687out:
1688 return ret;
1689}
1690
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001691static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1692{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001693 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001694 struct drm_i915_private *dev_priv = dev->dev_private;
1695 u32 master_ctl, iir;
1696 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001697
Imre Deak2dd2a882015-02-24 11:14:30 +02001698 if (!intel_irqs_enabled(dev_priv))
1699 return IRQ_NONE;
1700
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001701 for (;;) {
1702 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1703 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001704
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001705 if (master_ctl == 0 && iir == 0)
1706 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001707
Oscar Mateo27b6c122014-06-16 16:11:00 +01001708 ret = IRQ_HANDLED;
1709
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001710 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001711
Oscar Mateo27b6c122014-06-16 16:11:00 +01001712 /* Find, clear, then process each source of interrupt */
1713
1714 if (iir) {
1715 /* Consume port before clearing IIR or we'll miss events */
1716 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1717 i9xx_hpd_irq_handler(dev);
1718 I915_WRITE(VLV_IIR, iir);
1719 }
1720
Chris Wilson74cdb332015-04-07 16:21:05 +01001721 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001722
Oscar Mateo27b6c122014-06-16 16:11:00 +01001723 /* Call regardless, as some status bits might not be
1724 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001725 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001726
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001727 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1728 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001729 }
1730
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001731 return ret;
1732}
1733
Adam Jackson23e81d62012-06-06 15:45:44 -04001734static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001735{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001736 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001737 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001738 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001739
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301740 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001741 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001742
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301743 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1744 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1745
Imre Deakfd63e2a2015-07-21 15:32:44 -07001746 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1747 dig_hotplug_reg, hpd_ibx,
1748 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301749 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1750 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001751
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001752 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1753 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1754 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001755 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001756 port_name(port));
1757 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001758
Daniel Vetterce99c252012-12-01 13:53:47 +01001759 if (pch_iir & SDE_AUX_MASK)
1760 dp_aux_irq_handler(dev);
1761
Jesse Barnes776ad802011-01-04 15:09:39 -08001762 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001763 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001764
1765 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1766 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1767
1768 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1769 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1770
1771 if (pch_iir & SDE_POISON)
1772 DRM_ERROR("PCH poison interrupt\n");
1773
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001774 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001775 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001776 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1777 pipe_name(pipe),
1778 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001779
1780 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1781 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1782
1783 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1784 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1785
Jesse Barnes776ad802011-01-04 15:09:39 -08001786 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001787 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001788
1789 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001790 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001791}
1792
1793static void ivb_err_int_handler(struct drm_device *dev)
1794{
1795 struct drm_i915_private *dev_priv = dev->dev_private;
1796 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001797 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001798
Paulo Zanonide032bf2013-04-12 17:57:58 -03001799 if (err_int & ERR_INT_POISON)
1800 DRM_ERROR("Poison interrupt\n");
1801
Damien Lespiau055e3932014-08-18 13:49:10 +01001802 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001803 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1804 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001805
Daniel Vetter5a69b892013-10-16 22:55:52 +02001806 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1807 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001808 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001809 else
Daniel Vetter277de952013-10-18 16:37:07 +02001810 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001811 }
1812 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001813
Paulo Zanoni86642812013-04-12 17:57:57 -03001814 I915_WRITE(GEN7_ERR_INT, err_int);
1815}
1816
1817static void cpt_serr_int_handler(struct drm_device *dev)
1818{
1819 struct drm_i915_private *dev_priv = dev->dev_private;
1820 u32 serr_int = I915_READ(SERR_INT);
1821
Paulo Zanonide032bf2013-04-12 17:57:58 -03001822 if (serr_int & SERR_INT_POISON)
1823 DRM_ERROR("PCH poison interrupt\n");
1824
Paulo Zanoni86642812013-04-12 17:57:57 -03001825 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001826 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001827
1828 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001829 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001830
1831 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001832 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001833
1834 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001835}
1836
Adam Jackson23e81d62012-06-06 15:45:44 -04001837static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1838{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001839 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001840 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001841 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001842
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301843 if (hotplug_trigger) {
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001844 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Dave Airlie13cf5502014-06-18 11:29:35 +10001845
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301846 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1847 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001848
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001849 intel_get_hpd_pins(&pin_mask, &long_mask,
1850 hotplug_trigger,
1851 dig_hotplug_reg, hpd_cpt,
1852 pch_port_hotplug_long_detect);
Xiong Zhang26951ca2015-08-17 15:55:50 +08001853
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301854 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1855 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001856
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001857 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1858 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1859 SDE_AUDIO_POWER_SHIFT_CPT);
1860 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1861 port_name(port));
1862 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001863
1864 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001865 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001866
1867 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001868 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001869
1870 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1871 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1872
1873 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1874 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1875
1876 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001877 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001878 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1879 pipe_name(pipe),
1880 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001881
1882 if (pch_iir & SDE_ERROR_CPT)
1883 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001884}
1885
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001886static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1887{
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1890 ~SDE_PORTE_HOTPLUG_SPT;
1891 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1892 u32 pin_mask = 0, long_mask = 0;
1893
1894 if (hotplug_trigger) {
1895 u32 dig_hotplug_reg;
1896
1897 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1898 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1899
1900 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1901 dig_hotplug_reg, hpd_spt,
1902 pch_port_hotplug_long_detect);
1903 }
1904
1905 if (hotplug2_trigger) {
1906 u32 dig_hotplug_reg;
1907
1908 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1909 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1910
1911 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1912 dig_hotplug_reg, hpd_spt,
1913 spt_port_hotplug2_long_detect);
1914 }
1915
1916 if (pin_mask)
1917 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1918
1919 if (pch_iir & SDE_GMBUS_CPT)
1920 gmbus_irq_handler(dev);
1921}
1922
Paulo Zanonic008bc62013-07-12 16:35:10 -03001923static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001926 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001927 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
1928
1929 if (hotplug_trigger) {
1930 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1931
1932 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1933 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1934
1935 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1936 dig_hotplug_reg, hpd_ilk,
1937 ilk_port_hotplug_long_detect);
1938 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1939 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001940
1941 if (de_iir & DE_AUX_CHANNEL_A)
1942 dp_aux_irq_handler(dev);
1943
1944 if (de_iir & DE_GSE)
1945 intel_opregion_asle_intr(dev);
1946
Paulo Zanonic008bc62013-07-12 16:35:10 -03001947 if (de_iir & DE_POISON)
1948 DRM_ERROR("Poison interrupt\n");
1949
Damien Lespiau055e3932014-08-18 13:49:10 +01001950 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001951 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1952 intel_pipe_handle_vblank(dev, pipe))
1953 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001954
Daniel Vetter40da17c22013-10-21 18:04:36 +02001955 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001956 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001957
Daniel Vetter40da17c22013-10-21 18:04:36 +02001958 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1959 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001960
Daniel Vetter40da17c22013-10-21 18:04:36 +02001961 /* plane/pipes map 1:1 on ilk+ */
1962 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1963 intel_prepare_page_flip(dev, pipe);
1964 intel_finish_page_flip_plane(dev, pipe);
1965 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001966 }
1967
1968 /* check event from PCH */
1969 if (de_iir & DE_PCH_EVENT) {
1970 u32 pch_iir = I915_READ(SDEIIR);
1971
1972 if (HAS_PCH_CPT(dev))
1973 cpt_irq_handler(dev, pch_iir);
1974 else
1975 ibx_irq_handler(dev, pch_iir);
1976
1977 /* should clear PCH hotplug event before clear CPU irq */
1978 I915_WRITE(SDEIIR, pch_iir);
1979 }
1980
1981 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1982 ironlake_rps_change_irq_handler(dev);
1983}
1984
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001985static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1986{
1987 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001988 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03001989 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
1990
1991 if (hotplug_trigger) {
1992 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1993
1994 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1995 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1996
1997 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1998 dig_hotplug_reg, hpd_ivb,
1999 ilk_port_hotplug_long_detect);
2000 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2001 }
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002002
2003 if (de_iir & DE_ERR_INT_IVB)
2004 ivb_err_int_handler(dev);
2005
2006 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2007 dp_aux_irq_handler(dev);
2008
2009 if (de_iir & DE_GSE_IVB)
2010 intel_opregion_asle_intr(dev);
2011
Damien Lespiau055e3932014-08-18 13:49:10 +01002012 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002013 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2014 intel_pipe_handle_vblank(dev, pipe))
2015 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002016
2017 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002018 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2019 intel_prepare_page_flip(dev, pipe);
2020 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002021 }
2022 }
2023
2024 /* check event from PCH */
2025 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2026 u32 pch_iir = I915_READ(SDEIIR);
2027
2028 cpt_irq_handler(dev, pch_iir);
2029
2030 /* clear PCH hotplug event before clear CPU irq */
2031 I915_WRITE(SDEIIR, pch_iir);
2032 }
2033}
2034
Oscar Mateo72c90f62014-06-16 16:10:57 +01002035/*
2036 * To handle irqs with the minimum potential races with fresh interrupts, we:
2037 * 1 - Disable Master Interrupt Control.
2038 * 2 - Find the source(s) of the interrupt.
2039 * 3 - Clear the Interrupt Identity bits (IIR).
2040 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2041 * 5 - Re-enable Master Interrupt Control.
2042 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002043static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002044{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002045 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002046 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002047 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002048 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002049
Imre Deak2dd2a882015-02-24 11:14:30 +02002050 if (!intel_irqs_enabled(dev_priv))
2051 return IRQ_NONE;
2052
Paulo Zanoni86642812013-04-12 17:57:57 -03002053 /* We get interrupts on unclaimed registers, so check for this before we
2054 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002055 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002056
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002057 /* disable master interrupt before clearing iir */
2058 de_ier = I915_READ(DEIER);
2059 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002060 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002061
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002062 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2063 * interrupts will will be stored on its back queue, and then we'll be
2064 * able to process them after we restore SDEIER (as soon as we restore
2065 * it, we'll get an interrupt if SDEIIR still has something to process
2066 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002067 if (!HAS_PCH_NOP(dev)) {
2068 sde_ier = I915_READ(SDEIER);
2069 I915_WRITE(SDEIER, 0);
2070 POSTING_READ(SDEIER);
2071 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002072
Oscar Mateo72c90f62014-06-16 16:10:57 +01002073 /* Find, clear, then process each source of interrupt */
2074
Chris Wilson0e434062012-05-09 21:45:44 +01002075 gt_iir = I915_READ(GTIIR);
2076 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002077 I915_WRITE(GTIIR, gt_iir);
2078 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002079 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002080 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002081 else
2082 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002083 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002084
2085 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002086 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002087 I915_WRITE(DEIIR, de_iir);
2088 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002089 if (INTEL_INFO(dev)->gen >= 7)
2090 ivb_display_irq_handler(dev, de_iir);
2091 else
2092 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002093 }
2094
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002095 if (INTEL_INFO(dev)->gen >= 6) {
2096 u32 pm_iir = I915_READ(GEN6_PMIIR);
2097 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002098 I915_WRITE(GEN6_PMIIR, pm_iir);
2099 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002100 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002101 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002102 }
2103
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002104 I915_WRITE(DEIER, de_ier);
2105 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002106 if (!HAS_PCH_NOP(dev)) {
2107 I915_WRITE(SDEIER, sde_ier);
2108 POSTING_READ(SDEIER);
2109 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002110
2111 return ret;
2112}
2113
Shashank Sharmad04a4922014-08-22 17:40:41 +05302114static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2115{
2116 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03002117 u32 hp_control, hp_trigger;
Ville Syrjälä42db67d2015-08-28 21:26:27 +03002118 u32 pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302119
2120 /* Get the status */
2121 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2122 hp_control = I915_READ(BXT_HOTPLUG_CTL);
2123
2124 /* Hotplug not enabled ? */
2125 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2126 DRM_ERROR("Interrupt when HPD disabled\n");
2127 return;
2128 }
2129
Shashank Sharmad04a4922014-08-22 17:40:41 +05302130 /* Clear sticky bits in hpd status */
2131 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03002132
Imre Deakfd63e2a2015-07-21 15:32:44 -07002133 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
Imre Deak63c88d22015-07-20 14:43:39 -07002134 hpd_bxt, bxt_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03002135 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302136}
2137
Ben Widawskyabd58f02013-11-02 21:07:09 -07002138static irqreturn_t gen8_irq_handler(int irq, void *arg)
2139{
2140 struct drm_device *dev = arg;
2141 struct drm_i915_private *dev_priv = dev->dev_private;
2142 u32 master_ctl;
2143 irqreturn_t ret = IRQ_NONE;
2144 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002145 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002146 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2147
Imre Deak2dd2a882015-02-24 11:14:30 +02002148 if (!intel_irqs_enabled(dev_priv))
2149 return IRQ_NONE;
2150
Jesse Barnes88e04702014-11-13 17:51:48 +00002151 if (IS_GEN9(dev))
2152 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2153 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002154
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002155 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002156 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2157 if (!master_ctl)
2158 return IRQ_NONE;
2159
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002160 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002161
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002162 /* Find, clear, then process each source of interrupt */
2163
Chris Wilson74cdb332015-04-07 16:21:05 +01002164 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002165
2166 if (master_ctl & GEN8_DE_MISC_IRQ) {
2167 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002168 if (tmp) {
2169 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2170 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002171 if (tmp & GEN8_DE_MISC_GSE)
2172 intel_opregion_asle_intr(dev);
2173 else
2174 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002175 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002176 else
2177 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002178 }
2179
Daniel Vetter6d766f02013-11-07 14:49:55 +01002180 if (master_ctl & GEN8_DE_PORT_IRQ) {
2181 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002182 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302183 bool found = false;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03002184 u32 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302185
Daniel Vetter6d766f02013-11-07 14:49:55 +01002186 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2187 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002188
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03002189 if (IS_BROADWELL(dev) && hotplug_trigger) {
2190 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2191
2192 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2193 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2194
2195 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2196 dig_hotplug_reg, hpd_bdw,
2197 ilk_port_hotplug_long_detect);
2198 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2199 found = true;
2200 }
2201
Shashank Sharmad04a4922014-08-22 17:40:41 +05302202 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002203 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302204 found = true;
2205 }
2206
2207 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2208 bxt_hpd_handler(dev, tmp);
2209 found = true;
2210 }
2211
Shashank Sharma9e637432014-08-22 17:40:43 +05302212 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2213 gmbus_irq_handler(dev);
2214 found = true;
2215 }
2216
Shashank Sharmad04a4922014-08-22 17:40:41 +05302217 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002218 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002219 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002220 else
2221 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002222 }
2223
Damien Lespiau055e3932014-08-18 13:49:10 +01002224 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002225 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002226
Daniel Vetterc42664c2013-11-07 11:05:40 +01002227 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2228 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002229
Daniel Vetterc42664c2013-11-07 11:05:40 +01002230 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002231 if (pipe_iir) {
2232 ret = IRQ_HANDLED;
2233 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002234
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002235 if (pipe_iir & GEN8_PIPE_VBLANK &&
2236 intel_pipe_handle_vblank(dev, pipe))
2237 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002238
Damien Lespiau770de832014-03-20 20:45:01 +00002239 if (IS_GEN9(dev))
2240 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2241 else
2242 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2243
2244 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002245 intel_prepare_page_flip(dev, pipe);
2246 intel_finish_page_flip_plane(dev, pipe);
2247 }
2248
2249 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2250 hsw_pipe_crc_irq_handler(dev, pipe);
2251
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002252 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2253 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2254 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002255
Damien Lespiau770de832014-03-20 20:45:01 +00002256
2257 if (IS_GEN9(dev))
2258 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2259 else
2260 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2261
2262 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002263 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2264 pipe_name(pipe),
2265 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002266 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002267 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2268 }
2269
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302270 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2271 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002272 /*
2273 * FIXME(BDW): Assume for now that the new interrupt handling
2274 * scheme also closed the SDE interrupt handling race we've seen
2275 * on older pch-split platforms. But this needs testing.
2276 */
2277 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002278 if (pch_iir) {
2279 I915_WRITE(SDEIIR, pch_iir);
2280 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002281
2282 if (HAS_PCH_SPT(dev_priv))
2283 spt_irq_handler(dev, pch_iir);
2284 else
2285 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002286 } else
2287 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2288
Daniel Vetter92d03a82013-11-07 11:05:43 +01002289 }
2290
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002291 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2292 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002293
2294 return ret;
2295}
2296
Daniel Vetter17e1df02013-09-08 21:57:13 +02002297static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2298 bool reset_completed)
2299{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002300 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002301 int i;
2302
2303 /*
2304 * Notify all waiters for GPU completion events that reset state has
2305 * been changed, and that they need to restart their wait after
2306 * checking for potential errors (and bail out to drop locks if there is
2307 * a gpu reset pending so that i915_error_work_func can acquire them).
2308 */
2309
2310 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2311 for_each_ring(ring, dev_priv, i)
2312 wake_up_all(&ring->irq_queue);
2313
2314 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2315 wake_up_all(&dev_priv->pending_flip_queue);
2316
2317 /*
2318 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2319 * reset state is cleared.
2320 */
2321 if (reset_completed)
2322 wake_up_all(&dev_priv->gpu_error.reset_queue);
2323}
2324
Jesse Barnes8a905232009-07-11 16:48:03 -04002325/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002326 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002327 *
2328 * Fire an error uevent so userspace can see that a hang or error
2329 * was detected.
2330 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002331static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002332{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002333 struct drm_i915_private *dev_priv = to_i915(dev);
2334 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002335 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2336 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2337 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002338 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002339
Dave Airlie5bdebb12013-10-11 14:07:25 +10002340 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002341
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002342 /*
2343 * Note that there's only one work item which does gpu resets, so we
2344 * need not worry about concurrent gpu resets potentially incrementing
2345 * error->reset_counter twice. We only need to take care of another
2346 * racing irq/hangcheck declaring the gpu dead for a second time. A
2347 * quick check for that is good enough: schedule_work ensures the
2348 * correct ordering between hang detection and this work item, and since
2349 * the reset in-progress bit is only ever set by code outside of this
2350 * work we don't need to worry about any other races.
2351 */
2352 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002353 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002354 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002355 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002356
Daniel Vetter17e1df02013-09-08 21:57:13 +02002357 /*
Imre Deakf454c692014-04-23 01:09:04 +03002358 * In most cases it's guaranteed that we get here with an RPM
2359 * reference held, for example because there is a pending GPU
2360 * request that won't finish until the reset is done. This
2361 * isn't the case at least when we get here by doing a
2362 * simulated reset via debugs, so get an RPM reference.
2363 */
2364 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002365
2366 intel_prepare_reset(dev);
2367
Imre Deakf454c692014-04-23 01:09:04 +03002368 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002369 * All state reset _must_ be completed before we update the
2370 * reset counter, for otherwise waiters might miss the reset
2371 * pending state and not properly drop locks, resulting in
2372 * deadlocks with the reset work.
2373 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002374 ret = i915_reset(dev);
2375
Ville Syrjälä75147472014-11-24 18:28:11 +02002376 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002377
Imre Deakf454c692014-04-23 01:09:04 +03002378 intel_runtime_pm_put(dev_priv);
2379
Daniel Vetterf69061b2012-12-06 09:01:42 +01002380 if (ret == 0) {
2381 /*
2382 * After all the gem state is reset, increment the reset
2383 * counter and wake up everyone waiting for the reset to
2384 * complete.
2385 *
2386 * Since unlock operations are a one-sided barrier only,
2387 * we need to insert a barrier here to order any seqno
2388 * updates before
2389 * the counter increment.
2390 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002391 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002392 atomic_inc(&dev_priv->gpu_error.reset_counter);
2393
Dave Airlie5bdebb12013-10-11 14:07:25 +10002394 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002395 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002396 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002397 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002398 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002399
Daniel Vetter17e1df02013-09-08 21:57:13 +02002400 /*
2401 * Note: The wake_up also serves as a memory barrier so that
2402 * waiters see the update value of the reset counter atomic_t.
2403 */
2404 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002405 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002406}
2407
Chris Wilson35aed2e2010-05-27 13:18:12 +01002408static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002411 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002412 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002413 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002414
Chris Wilson35aed2e2010-05-27 13:18:12 +01002415 if (!eir)
2416 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002417
Joe Perchesa70491c2012-03-18 13:00:11 -07002418 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002419
Ben Widawskybd9854f2012-08-23 15:18:09 -07002420 i915_get_extra_instdone(dev, instdone);
2421
Jesse Barnes8a905232009-07-11 16:48:03 -04002422 if (IS_G4X(dev)) {
2423 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2424 u32 ipeir = I915_READ(IPEIR_I965);
2425
Joe Perchesa70491c2012-03-18 13:00:11 -07002426 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2427 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002428 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2429 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002430 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002431 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002432 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002433 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002434 }
2435 if (eir & GM45_ERROR_PAGE_TABLE) {
2436 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002437 pr_err("page table error\n");
2438 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002439 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002440 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002441 }
2442 }
2443
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002444 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002445 if (eir & I915_ERROR_PAGE_TABLE) {
2446 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002447 pr_err("page table error\n");
2448 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002449 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002450 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002451 }
2452 }
2453
2454 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002455 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002456 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002457 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002458 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002459 /* pipestat has already been acked */
2460 }
2461 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err("instruction error\n");
2463 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002464 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2465 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002466 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002467 u32 ipeir = I915_READ(IPEIR);
2468
Joe Perchesa70491c2012-03-18 13:00:11 -07002469 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2470 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002473 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 } else {
2475 u32 ipeir = I915_READ(IPEIR_I965);
2476
Joe Perchesa70491c2012-03-18 13:00:11 -07002477 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2478 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002479 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002480 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002482 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002483 }
2484 }
2485
2486 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002487 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002488 eir = I915_READ(EIR);
2489 if (eir) {
2490 /*
2491 * some errors might have become stuck,
2492 * mask them.
2493 */
2494 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2495 I915_WRITE(EMR, I915_READ(EMR) | eir);
2496 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2497 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002498}
2499
2500/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002501 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002502 * @dev: drm device
2503 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002504 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002505 * dump it to the syslog. Also call i915_capture_error_state() to make
2506 * sure we get a record and make it available in debugfs. Fire a uevent
2507 * so userspace knows something bad happened (should trigger collection
2508 * of a ring dump etc.).
2509 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002510void i915_handle_error(struct drm_device *dev, bool wedged,
2511 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002512{
2513 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002514 va_list args;
2515 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002516
Mika Kuoppala58174462014-02-25 17:11:26 +02002517 va_start(args, fmt);
2518 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2519 va_end(args);
2520
2521 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002522 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002523
Ben Gamariba1234d2009-09-14 17:48:47 -04002524 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002525 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2526 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002527
Ben Gamari11ed50e2009-09-14 17:48:45 -04002528 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002529 * Wakeup waiting processes so that the reset function
2530 * i915_reset_and_wakeup doesn't deadlock trying to grab
2531 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002532 * processes will see a reset in progress and back off,
2533 * releasing their locks and then wait for the reset completion.
2534 * We must do this for _all_ gpu waiters that might hold locks
2535 * that the reset work needs to acquire.
2536 *
2537 * Note: The wake_up serves as the required memory barrier to
2538 * ensure that the waiters see the updated value of the reset
2539 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002540 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002541 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002542 }
2543
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002544 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002545}
2546
Keith Packard42f52ef2008-10-18 19:39:29 -07002547/* Called from drm generic code, passed 'crtc' which
2548 * we use as a pipe index
2549 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002550static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002551{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002552 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002553 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002554
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002556 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002557 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002558 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002559 else
Keith Packard7c463582008-11-04 02:03:27 -08002560 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002561 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002562 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002563
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002564 return 0;
2565}
2566
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002567static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002570 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002571 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002572 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002573
Jesse Barnesf796cf82011-04-07 13:58:17 -07002574 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002575 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002576 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2577
2578 return 0;
2579}
2580
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002581static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2582{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002583 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002584 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002585
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002586 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002587 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002588 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002589 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2590
2591 return 0;
2592}
2593
Ben Widawskyabd58f02013-11-02 21:07:09 -07002594static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2595{
2596 struct drm_i915_private *dev_priv = dev->dev_private;
2597 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002598
Ben Widawskyabd58f02013-11-02 21:07:09 -07002599 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002600 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2601 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2602 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002603 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2604 return 0;
2605}
2606
Keith Packard42f52ef2008-10-18 19:39:29 -07002607/* Called from drm generic code, passed 'crtc' which
2608 * we use as a pipe index
2609 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002610static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002611{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002612 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002613 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002614
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002615 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002616 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002617 PIPE_VBLANK_INTERRUPT_STATUS |
2618 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002619 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2620}
2621
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002622static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002623{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002624 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002626 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002627 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002628
2629 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002630 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002631 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2632}
2633
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2635{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002636 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002637 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002638
2639 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002640 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002641 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002642 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2643}
2644
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2646{
2647 struct drm_i915_private *dev_priv = dev->dev_private;
2648 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649
Ben Widawskyabd58f02013-11-02 21:07:09 -07002650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002651 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2652 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2653 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002654 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2655}
2656
Chris Wilson9107e9d2013-06-10 11:20:20 +01002657static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002658ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002659{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002660 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002661 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002662}
2663
Daniel Vettera028c4b2014-03-15 00:08:56 +01002664static bool
2665ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2666{
2667 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002668 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002669 } else {
2670 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2671 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2672 MI_SEMAPHORE_REGISTER);
2673 }
2674}
2675
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002676static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002677semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002678{
2679 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002680 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002681 int i;
2682
2683 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002684 for_each_ring(signaller, dev_priv, i) {
2685 if (ring == signaller)
2686 continue;
2687
2688 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2689 return signaller;
2690 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002691 } else {
2692 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2693
2694 for_each_ring(signaller, dev_priv, i) {
2695 if(ring == signaller)
2696 continue;
2697
Ben Widawskyebc348b2014-04-29 14:52:28 -07002698 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002699 return signaller;
2700 }
2701 }
2702
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002703 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2704 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002705
2706 return NULL;
2707}
2708
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002709static struct intel_engine_cs *
2710semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002711{
2712 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002713 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002714 u64 offset = 0;
2715 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002716
2717 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002718 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002719 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002720
Daniel Vetter88fe4292014-03-15 00:08:55 +01002721 /*
2722 * HEAD is likely pointing to the dword after the actual command,
2723 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002724 * or 4 dwords depending on the semaphore wait command size.
2725 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002726 * point at at batch, and semaphores are always emitted into the
2727 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002728 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002729 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002730 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002731
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002732 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002733 /*
2734 * Be paranoid and presume the hw has gone off into the wild -
2735 * our ring is smaller than what the hardware (and hence
2736 * HEAD_ADDR) allows. Also handles wrap-around.
2737 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002738 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002739
2740 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002741 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002742 if (cmd == ipehr)
2743 break;
2744
Daniel Vetter88fe4292014-03-15 00:08:55 +01002745 head -= 4;
2746 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002747
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748 if (!i)
2749 return NULL;
2750
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002751 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002752 if (INTEL_INFO(ring->dev)->gen >= 8) {
2753 offset = ioread32(ring->buffer->virtual_start + head + 12);
2754 offset <<= 32;
2755 offset = ioread32(ring->buffer->virtual_start + head + 8);
2756 }
2757 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002758}
2759
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002760static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002761{
2762 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002764 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002765
Chris Wilson4be17382014-06-06 10:22:29 +01002766 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002767
2768 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002769 if (signaller == NULL)
2770 return -1;
2771
2772 /* Prevent pathological recursion due to driver bugs */
2773 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002774 return -1;
2775
Chris Wilson4be17382014-06-06 10:22:29 +01002776 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2777 return 1;
2778
Chris Wilsona0d036b2014-07-19 12:40:42 +01002779 /* cursory check for an unkickable deadlock */
2780 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2781 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002782 return -1;
2783
2784 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002785}
2786
2787static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2788{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002789 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002790 int i;
2791
2792 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002793 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002794}
2795
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002796static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002798{
2799 struct drm_device *dev = ring->dev;
2800 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002801 u32 tmp;
2802
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002803 if (acthd != ring->hangcheck.acthd) {
2804 if (acthd > ring->hangcheck.max_acthd) {
2805 ring->hangcheck.max_acthd = acthd;
2806 return HANGCHECK_ACTIVE;
2807 }
2808
2809 return HANGCHECK_ACTIVE_LOOP;
2810 }
Chris Wilson6274f212013-06-10 11:20:21 +01002811
Chris Wilson9107e9d2013-06-10 11:20:20 +01002812 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002813 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002814
2815 /* Is the chip hanging on a WAIT_FOR_EVENT?
2816 * If so we can simply poke the RB_WAIT bit
2817 * and break the hang. This should work on
2818 * all but the second generation chipsets.
2819 */
2820 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002822 i915_handle_error(dev, false,
2823 "Kicking stuck wait on %s",
2824 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002825 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002826 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002827 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828
Chris Wilson6274f212013-06-10 11:20:21 +01002829 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2830 switch (semaphore_passed(ring)) {
2831 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002832 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002833 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002834 i915_handle_error(dev, false,
2835 "Kicking stuck semaphore on %s",
2836 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002837 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002838 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002839 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002840 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002841 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002842 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002843
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002844 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002845}
2846
Chris Wilson737b1502015-01-26 18:03:03 +02002847/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002848 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002849 * batchbuffers in a long time. We keep track per ring seqno progress and
2850 * if there are no progress, hangcheck score for that ring is increased.
2851 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2852 * we kick the ring. If we see no progress on three subsequent calls
2853 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002854 */
Chris Wilson737b1502015-01-26 18:03:03 +02002855static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002856{
Chris Wilson737b1502015-01-26 18:03:03 +02002857 struct drm_i915_private *dev_priv =
2858 container_of(work, typeof(*dev_priv),
2859 gpu_error.hangcheck_work.work);
2860 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002862 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002863 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002864 bool stuck[I915_NUM_RINGS] = { 0 };
2865#define BUSY 1
2866#define KICK 5
2867#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002868
Jani Nikulad330a952014-01-21 11:24:25 +02002869 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002870 return;
2871
Chris Wilsonb4519512012-05-11 14:29:30 +01002872 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002873 u64 acthd;
2874 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002875 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002876
Chris Wilson6274f212013-06-10 11:20:21 +01002877 semaphore_clear_deadlocks(dev_priv);
2878
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002879 seqno = ring->get_seqno(ring, false);
2880 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002881
Chris Wilson9107e9d2013-06-10 11:20:20 +01002882 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002883 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002884 ring->hangcheck.action = HANGCHECK_IDLE;
2885
Chris Wilson9107e9d2013-06-10 11:20:20 +01002886 if (waitqueue_active(&ring->irq_queue)) {
2887 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002888 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002889 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2890 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2891 ring->name);
2892 else
2893 DRM_INFO("Fake missed irq on %s\n",
2894 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002895 wake_up_all(&ring->irq_queue);
2896 }
2897 /* Safeguard against driver failure */
2898 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002899 } else
2900 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002901 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002902 /* We always increment the hangcheck score
2903 * if the ring is busy and still processing
2904 * the same request, so that no single request
2905 * can run indefinitely (such as a chain of
2906 * batches). The only time we do not increment
2907 * the hangcheck score on this ring, if this
2908 * ring is in a legitimate wait for another
2909 * ring. In that case the waiting ring is a
2910 * victim and we want to be sure we catch the
2911 * right culprit. Then every time we do kick
2912 * the ring, add a small increment to the
2913 * score so that we can catch a batch that is
2914 * being repeatedly kicked and so responsible
2915 * for stalling the machine.
2916 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002917 ring->hangcheck.action = ring_stuck(ring,
2918 acthd);
2919
2920 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002921 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002922 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002923 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002924 break;
2925 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002926 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002927 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002928 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002929 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002930 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002931 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002932 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002933 stuck[i] = true;
2934 break;
2935 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002936 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002937 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002938 ring->hangcheck.action = HANGCHECK_ACTIVE;
2939
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 /* Gradually reduce the count so that we catch DoS
2941 * attempts across multiple batches.
2942 */
2943 if (ring->hangcheck.score > 0)
2944 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002945
2946 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002947 }
2948
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002949 ring->hangcheck.seqno = seqno;
2950 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002951 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002952 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002953
Mika Kuoppala92cab732013-05-24 17:16:07 +03002954 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002955 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002956 DRM_INFO("%s on %s\n",
2957 stuck[i] ? "stuck" : "no progress",
2958 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002959 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002960 }
2961 }
2962
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002963 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002964 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002965
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 if (busy_count)
2967 /* Reset timer case chip hangs without another request
2968 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002969 i915_queue_hangcheck(dev);
2970}
2971
2972void i915_queue_hangcheck(struct drm_device *dev)
2973{
Chris Wilson737b1502015-01-26 18:03:03 +02002974 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002975
Jani Nikulad330a952014-01-21 11:24:25 +02002976 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002977 return;
2978
Chris Wilson737b1502015-01-26 18:03:03 +02002979 /* Don't continually defer the hangcheck so that it is always run at
2980 * least once after work has been scheduled on any ring. Otherwise,
2981 * we will ignore a hung ring if a second ring is kept busy.
2982 */
2983
2984 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2985 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002986}
2987
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002988static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991
2992 if (HAS_PCH_NOP(dev))
2993 return;
2994
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002995 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002996
2997 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2998 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002999}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003000
Paulo Zanoni622364b2014-04-01 15:37:22 -03003001/*
3002 * SDEIER is also touched by the interrupt handler to work around missed PCH
3003 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3004 * instead we unconditionally enable all PCH interrupt sources here, but then
3005 * only unmask them as needed with SDEIMR.
3006 *
3007 * This function needs to be called before interrupts are enabled.
3008 */
3009static void ibx_irq_pre_postinstall(struct drm_device *dev)
3010{
3011 struct drm_i915_private *dev_priv = dev->dev_private;
3012
3013 if (HAS_PCH_NOP(dev))
3014 return;
3015
3016 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003017 I915_WRITE(SDEIER, 0xffffffff);
3018 POSTING_READ(SDEIER);
3019}
3020
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003021static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003025 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003026 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003027 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003028}
3029
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030/* drm_dma.h hooks
3031*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003032static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003033{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003034 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003035
Paulo Zanoni0c841212014-04-01 15:37:27 -03003036 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003037
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003038 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003039 if (IS_GEN7(dev))
3040 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003041
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003042 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003043
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003044 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003045}
3046
Ville Syrjälä70591a42014-10-30 19:42:58 +02003047static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3048{
3049 enum pipe pipe;
3050
3051 I915_WRITE(PORT_HOTPLUG_EN, 0);
3052 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3053
3054 for_each_pipe(dev_priv, pipe)
3055 I915_WRITE(PIPESTAT(pipe), 0xffff);
3056
3057 GEN5_IRQ_RESET(VLV_);
3058}
3059
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003060static void valleyview_irq_preinstall(struct drm_device *dev)
3061{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003062 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003063
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003064 /* VLV magic */
3065 I915_WRITE(VLV_IMR, 0);
3066 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3067 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3068 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3069
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003070 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003071
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003072 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003073
Ville Syrjälä70591a42014-10-30 19:42:58 +02003074 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075}
3076
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003077static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3078{
3079 GEN8_IRQ_RESET_NDX(GT, 0);
3080 GEN8_IRQ_RESET_NDX(GT, 1);
3081 GEN8_IRQ_RESET_NDX(GT, 2);
3082 GEN8_IRQ_RESET_NDX(GT, 3);
3083}
3084
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003085static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003086{
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 int pipe;
3089
Ben Widawskyabd58f02013-11-02 21:07:09 -07003090 I915_WRITE(GEN8_MASTER_IRQ, 0);
3091 POSTING_READ(GEN8_MASTER_IRQ);
3092
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003093 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003094
Damien Lespiau055e3932014-08-18 13:49:10 +01003095 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003096 if (intel_display_power_is_enabled(dev_priv,
3097 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003098 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003099
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003100 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3101 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3102 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003103
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303104 if (HAS_PCH_SPLIT(dev))
3105 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003106}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003107
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003108void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3109 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003110{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003111 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003112
Daniel Vetter13321782014-09-15 14:55:29 +02003113 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003114 if (pipe_mask & 1 << PIPE_A)
3115 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3116 dev_priv->de_irq_mask[PIPE_A],
3117 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003118 if (pipe_mask & 1 << PIPE_B)
3119 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3120 dev_priv->de_irq_mask[PIPE_B],
3121 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3122 if (pipe_mask & 1 << PIPE_C)
3123 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3124 dev_priv->de_irq_mask[PIPE_C],
3125 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003126 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003127}
3128
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003129static void cherryview_irq_preinstall(struct drm_device *dev)
3130{
3131 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003132
3133 I915_WRITE(GEN8_MASTER_IRQ, 0);
3134 POSTING_READ(GEN8_MASTER_IRQ);
3135
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003136 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003137
3138 GEN5_IRQ_RESET(GEN8_PCU_);
3139
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003140 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3141
Ville Syrjälä70591a42014-10-30 19:42:58 +02003142 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003143}
3144
Ville Syrjälä87a02102015-08-27 23:55:57 +03003145static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3146 const u32 hpd[HPD_NUM_PINS])
3147{
3148 struct drm_i915_private *dev_priv = to_i915(dev);
3149 struct intel_encoder *encoder;
3150 u32 enabled_irqs = 0;
3151
3152 for_each_intel_encoder(dev, encoder)
3153 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3154 enabled_irqs |= hpd[encoder->hpd_pin];
3155
3156 return enabled_irqs;
3157}
3158
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003159static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003160{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003161 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003162 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003163
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003164 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003165 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003166 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003167 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003168 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003169 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003170 }
3171
Daniel Vetterfee884e2013-07-04 23:35:21 +02003172 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003173
3174 /*
3175 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003176 * duration to 2ms (which is the minimum in the Display Port spec).
3177 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003178 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003179 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3180 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3181 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3182 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3183 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003184 /*
3185 * When CPU and PCH are on the same package, port A
3186 * HPD must be enabled in both north and south.
3187 */
3188 if (HAS_PCH_LPT_LP(dev))
3189 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003190 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003191}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003192
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003193static void spt_hpd_irq_setup(struct drm_device *dev)
3194{
3195 struct drm_i915_private *dev_priv = dev->dev_private;
3196 u32 hotplug_irqs, hotplug, enabled_irqs;
3197
3198 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3199 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3200
3201 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3202
3203 /* Enable digital hotplug on the PCH */
3204 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3205 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3206 PORTB_HOTPLUG_ENABLE;
3207 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3208
3209 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3210 hotplug |= PORTE_HOTPLUG_ENABLE;
3211 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003212}
3213
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003214static void ilk_hpd_irq_setup(struct drm_device *dev)
3215{
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 u32 hotplug_irqs, hotplug, enabled_irqs;
3218
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003219 if (INTEL_INFO(dev)->gen >= 8) {
3220 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3221 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3222
3223 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3224 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003225 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3226 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003227
3228 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003229 } else {
3230 hotplug_irqs = DE_DP_A_HOTPLUG;
3231 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003232
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003233 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3234 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003235
3236 /*
3237 * Enable digital hotplug on the CPU, and configure the DP short pulse
3238 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003239 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003240 */
3241 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3242 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3243 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3244 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3245
3246 ibx_hpd_irq_setup(dev);
3247}
3248
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003249static void bxt_hpd_irq_setup(struct drm_device *dev)
3250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003252 u32 hotplug_port;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003253 u32 hotplug_ctrl;
3254
Ville Syrjälä87a02102015-08-27 23:55:57 +03003255 hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003256
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003257 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3258
Sonika Jindal7f3561b2015-08-10 10:35:35 +05303259 if (hotplug_port & BXT_DE_PORT_HP_DDIA)
3260 hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003261 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3262 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3263 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3264 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3265 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3266
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003267 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3268 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3269
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003270 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3271 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3272 POSTING_READ(GEN8_DE_PORT_IER);
3273}
3274
Paulo Zanonid46da432013-02-08 17:35:15 -02003275static void ibx_irq_postinstall(struct drm_device *dev)
3276{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003277 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003278 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003279
Daniel Vetter692a04c2013-05-29 21:43:05 +02003280 if (HAS_PCH_NOP(dev))
3281 return;
3282
Paulo Zanoni105b1222014-04-01 15:37:17 -03003283 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003284 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003285 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003286 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003287
Paulo Zanoni337ba012014-04-01 15:37:16 -03003288 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003289 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003290}
3291
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003292static void gen5_gt_irq_postinstall(struct drm_device *dev)
3293{
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 u32 pm_irqs, gt_irqs;
3296
3297 pm_irqs = gt_irqs = 0;
3298
3299 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003300 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003301 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003302 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3303 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003304 }
3305
3306 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3307 if (IS_GEN5(dev)) {
3308 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3309 ILK_BSD_USER_INTERRUPT;
3310 } else {
3311 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3312 }
3313
Paulo Zanoni35079892014-04-01 15:37:15 -03003314 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003315
3316 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003317 /*
3318 * RPS interrupts will get enabled/disabled on demand when RPS
3319 * itself is enabled/disabled.
3320 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003321 if (HAS_VEBOX(dev))
3322 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3323
Paulo Zanoni605cd252013-08-06 18:57:15 -03003324 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003325 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003326 }
3327}
3328
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003329static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003330{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003331 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003332 u32 display_mask, extra_mask;
3333
3334 if (INTEL_INFO(dev)->gen >= 7) {
3335 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3336 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3337 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003338 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003339 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003340 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3341 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003342 } else {
3343 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3344 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003345 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003346 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3347 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003348 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3349 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3350 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003351 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003352
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003353 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003354
Paulo Zanoni0c841212014-04-01 15:37:27 -03003355 I915_WRITE(HWSTAM, 0xeffe);
3356
Paulo Zanoni622364b2014-04-01 15:37:22 -03003357 ibx_irq_pre_postinstall(dev);
3358
Paulo Zanoni35079892014-04-01 15:37:15 -03003359 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003360
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003361 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003362
Paulo Zanonid46da432013-02-08 17:35:15 -02003363 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003364
Jesse Barnesf97108d2010-01-29 11:27:07 -08003365 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003366 /* Enable PCU event interrupts
3367 *
3368 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003369 * setup is guaranteed to run in single-threaded context. But we
3370 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003371 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003372 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003373 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003374 }
3375
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003376 return 0;
3377}
3378
Imre Deakf8b79e52014-03-04 19:23:07 +02003379static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3380{
3381 u32 pipestat_mask;
3382 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003383 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003384
3385 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3386 PIPE_FIFO_UNDERRUN_STATUS;
3387
Ville Syrjälä120dda42014-10-30 19:42:57 +02003388 for_each_pipe(dev_priv, pipe)
3389 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003390 POSTING_READ(PIPESTAT(PIPE_A));
3391
3392 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3393 PIPE_CRC_DONE_INTERRUPT_STATUS;
3394
Ville Syrjälä120dda42014-10-30 19:42:57 +02003395 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3396 for_each_pipe(dev_priv, pipe)
3397 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003398
3399 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3400 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3401 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003402 if (IS_CHERRYVIEW(dev_priv))
3403 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003404 dev_priv->irq_mask &= ~iir_mask;
3405
3406 I915_WRITE(VLV_IIR, iir_mask);
3407 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003408 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003409 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3410 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003411}
3412
3413static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3414{
3415 u32 pipestat_mask;
3416 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003417 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003418
3419 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3420 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003421 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003422 if (IS_CHERRYVIEW(dev_priv))
3423 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003424
3425 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003426 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003427 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003428 I915_WRITE(VLV_IIR, iir_mask);
3429 I915_WRITE(VLV_IIR, iir_mask);
3430 POSTING_READ(VLV_IIR);
3431
3432 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3433 PIPE_CRC_DONE_INTERRUPT_STATUS;
3434
Ville Syrjälä120dda42014-10-30 19:42:57 +02003435 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3436 for_each_pipe(dev_priv, pipe)
3437 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003438
3439 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3440 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003441
3442 for_each_pipe(dev_priv, pipe)
3443 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003444 POSTING_READ(PIPESTAT(PIPE_A));
3445}
3446
3447void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3448{
3449 assert_spin_locked(&dev_priv->irq_lock);
3450
3451 if (dev_priv->display_irqs_enabled)
3452 return;
3453
3454 dev_priv->display_irqs_enabled = true;
3455
Imre Deak950eaba2014-09-08 15:21:09 +03003456 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003457 valleyview_display_irqs_install(dev_priv);
3458}
3459
3460void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3461{
3462 assert_spin_locked(&dev_priv->irq_lock);
3463
3464 if (!dev_priv->display_irqs_enabled)
3465 return;
3466
3467 dev_priv->display_irqs_enabled = false;
3468
Imre Deak950eaba2014-09-08 15:21:09 +03003469 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003470 valleyview_display_irqs_uninstall(dev_priv);
3471}
3472
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003473static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003474{
Imre Deakf8b79e52014-03-04 19:23:07 +02003475 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003476
Daniel Vetter20afbda2012-12-11 14:05:07 +01003477 I915_WRITE(PORT_HOTPLUG_EN, 0);
3478 POSTING_READ(PORT_HOTPLUG_EN);
3479
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003480 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003481 I915_WRITE(VLV_IIR, 0xffffffff);
3482 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3483 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3484 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003485
Daniel Vetterb79480b2013-06-27 17:52:10 +02003486 /* Interrupt setup is already guaranteed to be single-threaded, this is
3487 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003488 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003489 if (dev_priv->display_irqs_enabled)
3490 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003491 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003492}
3493
3494static int valleyview_irq_postinstall(struct drm_device *dev)
3495{
3496 struct drm_i915_private *dev_priv = dev->dev_private;
3497
3498 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003499
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003500 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003501
3502 /* ack & enable invalid PTE error interrupts */
3503#if 0 /* FIXME: add support to irq handler for checking these bits */
3504 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3505 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3506#endif
3507
3508 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003509
3510 return 0;
3511}
3512
Ben Widawskyabd58f02013-11-02 21:07:09 -07003513static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3514{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003515 /* These are interrupts we'll toggle with the ring mask register */
3516 uint32_t gt_interrupts[] = {
3517 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003518 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003520 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3521 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003522 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003523 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3524 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3525 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003527 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3528 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003529 };
3530
Ben Widawsky09610212014-05-15 20:58:08 +03003531 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303532 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3533 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003534 /*
3535 * RPS interrupts will get enabled/disabled on demand when RPS itself
3536 * is enabled/disabled.
3537 */
3538 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303539 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003540}
3541
3542static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3543{
Damien Lespiau770de832014-03-20 20:45:01 +00003544 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3545 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003546 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3547 u32 de_port_enables;
3548 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003549
Jesse Barnes88e04702014-11-13 17:51:48 +00003550 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003551 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3552 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003553 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3554 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303555 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003556 de_port_masked |= BXT_DE_PORT_GMBUS;
3557 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003558 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3559 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003560 }
Damien Lespiau770de832014-03-20 20:45:01 +00003561
3562 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3563 GEN8_PIPE_FIFO_UNDERRUN;
3564
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003565 de_port_enables = de_port_masked;
3566 if (IS_BROADWELL(dev_priv))
3567 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3568
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003569 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3570 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3571 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003572
Damien Lespiau055e3932014-08-18 13:49:10 +01003573 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003574 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003575 POWER_DOMAIN_PIPE(pipe)))
3576 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3577 dev_priv->de_irq_mask[pipe],
3578 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003579
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003580 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003581}
3582
3583static int gen8_irq_postinstall(struct drm_device *dev)
3584{
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303587 if (HAS_PCH_SPLIT(dev))
3588 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003589
Ben Widawskyabd58f02013-11-02 21:07:09 -07003590 gen8_gt_irq_postinstall(dev_priv);
3591 gen8_de_irq_postinstall(dev_priv);
3592
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303593 if (HAS_PCH_SPLIT(dev))
3594 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003595
3596 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3597 POSTING_READ(GEN8_MASTER_IRQ);
3598
3599 return 0;
3600}
3601
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003602static int cherryview_irq_postinstall(struct drm_device *dev)
3603{
3604 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003605
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003606 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003607
3608 gen8_gt_irq_postinstall(dev_priv);
3609
3610 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3611 POSTING_READ(GEN8_MASTER_IRQ);
3612
3613 return 0;
3614}
3615
Ben Widawskyabd58f02013-11-02 21:07:09 -07003616static void gen8_irq_uninstall(struct drm_device *dev)
3617{
3618 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003619
3620 if (!dev_priv)
3621 return;
3622
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003623 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003624}
3625
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003626static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3627{
3628 /* Interrupt setup is already guaranteed to be single-threaded, this is
3629 * just to make the assert_spin_locked check happy. */
3630 spin_lock_irq(&dev_priv->irq_lock);
3631 if (dev_priv->display_irqs_enabled)
3632 valleyview_display_irqs_uninstall(dev_priv);
3633 spin_unlock_irq(&dev_priv->irq_lock);
3634
3635 vlv_display_irq_reset(dev_priv);
3636
Imre Deakc352d1b2014-11-20 16:05:55 +02003637 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003638}
3639
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003640static void valleyview_irq_uninstall(struct drm_device *dev)
3641{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003643
3644 if (!dev_priv)
3645 return;
3646
Imre Deak843d0e72014-04-14 20:24:23 +03003647 I915_WRITE(VLV_MASTER_IER, 0);
3648
Ville Syrjälä893fce82014-10-30 19:42:56 +02003649 gen5_gt_irq_reset(dev);
3650
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003651 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003652
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003653 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003654}
3655
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003656static void cherryview_irq_uninstall(struct drm_device *dev)
3657{
3658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003659
3660 if (!dev_priv)
3661 return;
3662
3663 I915_WRITE(GEN8_MASTER_IRQ, 0);
3664 POSTING_READ(GEN8_MASTER_IRQ);
3665
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003666 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003668 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003669
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003670 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003671}
3672
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003673static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003674{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003676
3677 if (!dev_priv)
3678 return;
3679
Paulo Zanonibe30b292014-04-01 15:37:25 -03003680 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003681}
3682
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683static void i8xx_irq_preinstall(struct drm_device * dev)
3684{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003685 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003686 int pipe;
3687
Damien Lespiau055e3932014-08-18 13:49:10 +01003688 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689 I915_WRITE(PIPESTAT(pipe), 0);
3690 I915_WRITE16(IMR, 0xffff);
3691 I915_WRITE16(IER, 0x0);
3692 POSTING_READ16(IER);
3693}
3694
3695static int i8xx_irq_postinstall(struct drm_device *dev)
3696{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699 I915_WRITE16(EMR,
3700 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3701
3702 /* Unmask the interrupts that we always want on. */
3703 dev_priv->irq_mask =
3704 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3705 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3706 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003707 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003708 I915_WRITE16(IMR, dev_priv->irq_mask);
3709
3710 I915_WRITE16(IER,
3711 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3712 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003713 I915_USER_INTERRUPT);
3714 POSTING_READ16(IER);
3715
Daniel Vetter379ef822013-10-16 22:55:56 +02003716 /* Interrupt setup is already guaranteed to be single-threaded, this is
3717 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003718 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003719 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3720 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003721 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003722
Chris Wilsonc2798b12012-04-22 21:13:57 +01003723 return 0;
3724}
3725
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003726/*
3727 * Returns true when a page flip has completed.
3728 */
3729static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003730 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003731{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003732 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003733 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003734
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003735 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003736 return false;
3737
3738 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003739 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003740
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003741 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3742 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3743 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3744 * the flip is completed (no longer pending). Since this doesn't raise
3745 * an interrupt per se, we watch for the change at vblank.
3746 */
3747 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003748 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003749
Ville Syrjälä7d475592014-12-17 23:08:03 +02003750 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003751 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003752 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003753
3754check_page_flip:
3755 intel_check_page_flip(dev, pipe);
3756 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003757}
3758
Daniel Vetterff1f5252012-10-02 15:10:55 +02003759static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003760{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003761 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003762 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003763 u16 iir, new_iir;
3764 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765 int pipe;
3766 u16 flip_mask =
3767 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3768 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3769
Imre Deak2dd2a882015-02-24 11:14:30 +02003770 if (!intel_irqs_enabled(dev_priv))
3771 return IRQ_NONE;
3772
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773 iir = I915_READ16(IIR);
3774 if (iir == 0)
3775 return IRQ_NONE;
3776
3777 while (iir & ~flip_mask) {
3778 /* Can't rely on pipestat interrupt bit in iir as it might
3779 * have been cleared after the pipestat interrupt was received.
3780 * It doesn't set the bit in iir again, but it still produces
3781 * interrupts (for non-MSI).
3782 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003783 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003785 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003786
Damien Lespiau055e3932014-08-18 13:49:10 +01003787 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003788 int reg = PIPESTAT(pipe);
3789 pipe_stats[pipe] = I915_READ(reg);
3790
3791 /*
3792 * Clear the PIPE*STAT regs before the IIR
3793 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003794 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003795 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003796 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003797 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003798
3799 I915_WRITE16(IIR, iir & ~flip_mask);
3800 new_iir = I915_READ16(IIR); /* Flush posted writes */
3801
Chris Wilsonc2798b12012-04-22 21:13:57 +01003802 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003803 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003804
Damien Lespiau055e3932014-08-18 13:49:10 +01003805 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003806 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003807 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003808 plane = !plane;
3809
Daniel Vetter4356d582013-10-16 22:55:55 +02003810 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003811 i8xx_handle_vblank(dev, plane, pipe, iir))
3812 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003813
Daniel Vetter4356d582013-10-16 22:55:55 +02003814 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003815 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003816
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003817 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3818 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3819 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003820 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003821
3822 iir = new_iir;
3823 }
3824
3825 return IRQ_HANDLED;
3826}
3827
3828static void i8xx_irq_uninstall(struct drm_device * dev)
3829{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003831 int pipe;
3832
Damien Lespiau055e3932014-08-18 13:49:10 +01003833 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003834 /* Clear enable bits; then clear status bits */
3835 I915_WRITE(PIPESTAT(pipe), 0);
3836 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3837 }
3838 I915_WRITE16(IMR, 0xffff);
3839 I915_WRITE16(IER, 0x0);
3840 I915_WRITE16(IIR, I915_READ16(IIR));
3841}
3842
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843static void i915_irq_preinstall(struct drm_device * dev)
3844{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003845 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846 int pipe;
3847
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848 if (I915_HAS_HOTPLUG(dev)) {
3849 I915_WRITE(PORT_HOTPLUG_EN, 0);
3850 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3851 }
3852
Chris Wilson00d98eb2012-04-24 22:59:48 +01003853 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003854 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003855 I915_WRITE(PIPESTAT(pipe), 0);
3856 I915_WRITE(IMR, 0xffffffff);
3857 I915_WRITE(IER, 0x0);
3858 POSTING_READ(IER);
3859}
3860
3861static int i915_irq_postinstall(struct drm_device *dev)
3862{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003863 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003864 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865
Chris Wilson38bde182012-04-24 22:59:50 +01003866 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3867
3868 /* Unmask the interrupts that we always want on. */
3869 dev_priv->irq_mask =
3870 ~(I915_ASLE_INTERRUPT |
3871 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3872 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3873 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003874 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003875
3876 enable_mask =
3877 I915_ASLE_INTERRUPT |
3878 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3879 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003880 I915_USER_INTERRUPT;
3881
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003883 I915_WRITE(PORT_HOTPLUG_EN, 0);
3884 POSTING_READ(PORT_HOTPLUG_EN);
3885
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886 /* Enable in IER... */
3887 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3888 /* and unmask in IMR */
3889 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3890 }
3891
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 I915_WRITE(IMR, dev_priv->irq_mask);
3893 I915_WRITE(IER, enable_mask);
3894 POSTING_READ(IER);
3895
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003896 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003897
Daniel Vetter379ef822013-10-16 22:55:56 +02003898 /* Interrupt setup is already guaranteed to be single-threaded, this is
3899 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003900 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003901 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3902 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003903 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003904
Daniel Vetter20afbda2012-12-11 14:05:07 +01003905 return 0;
3906}
3907
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003908/*
3909 * Returns true when a page flip has completed.
3910 */
3911static bool i915_handle_vblank(struct drm_device *dev,
3912 int plane, int pipe, u32 iir)
3913{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003914 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003915 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3916
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003917 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003918 return false;
3919
3920 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003921 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003922
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003923 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3924 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3925 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3926 * the flip is completed (no longer pending). Since this doesn't raise
3927 * an interrupt per se, we watch for the change at vblank.
3928 */
3929 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003930 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003931
Ville Syrjälä7d475592014-12-17 23:08:03 +02003932 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003933 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003934 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003935
3936check_page_flip:
3937 intel_check_page_flip(dev, pipe);
3938 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003939}
3940
Daniel Vetterff1f5252012-10-02 15:10:55 +02003941static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003943 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003945 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003946 u32 flip_mask =
3947 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3948 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003949 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950
Imre Deak2dd2a882015-02-24 11:14:30 +02003951 if (!intel_irqs_enabled(dev_priv))
3952 return IRQ_NONE;
3953
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003955 do {
3956 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003957 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958
3959 /* Can't rely on pipestat interrupt bit in iir as it might
3960 * have been cleared after the pipestat interrupt was received.
3961 * It doesn't set the bit in iir again, but it still produces
3962 * interrupts (for non-MSI).
3963 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003964 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003965 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003966 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967
Damien Lespiau055e3932014-08-18 13:49:10 +01003968 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 int reg = PIPESTAT(pipe);
3970 pipe_stats[pipe] = I915_READ(reg);
3971
Chris Wilson38bde182012-04-24 22:59:50 +01003972 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003974 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003975 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976 }
3977 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003978 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979
3980 if (!irq_received)
3981 break;
3982
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003984 if (I915_HAS_HOTPLUG(dev) &&
3985 iir & I915_DISPLAY_PORT_INTERRUPT)
3986 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Chris Wilson38bde182012-04-24 22:59:50 +01003988 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989 new_iir = I915_READ(IIR); /* Flush posted writes */
3990
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003992 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Damien Lespiau055e3932014-08-18 13:49:10 +01003994 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003995 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003996 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003997 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003998
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003999 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4000 i915_handle_vblank(dev, plane, pipe, iir))
4001 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004002
4003 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4004 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004005
4006 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004007 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004008
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004009 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4010 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4011 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 }
4013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4015 intel_opregion_asle_intr(dev);
4016
4017 /* With MSI, interrupts are only generated when iir
4018 * transitions from zero to nonzero. If another bit got
4019 * set while we were handling the existing iir bits, then
4020 * we would never get another interrupt.
4021 *
4022 * This is fine on non-MSI as well, as if we hit this path
4023 * we avoid exiting the interrupt handler only to generate
4024 * another one.
4025 *
4026 * Note that for MSI this could cause a stray interrupt report
4027 * if an interrupt landed in the time between writing IIR and
4028 * the posting read. This should be rare enough to never
4029 * trigger the 99% of 100,000 interrupts test for disabling
4030 * stray interrupts.
4031 */
Chris Wilson38bde182012-04-24 22:59:50 +01004032 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004034 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035
4036 return ret;
4037}
4038
4039static void i915_irq_uninstall(struct drm_device * dev)
4040{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 int pipe;
4043
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 if (I915_HAS_HOTPLUG(dev)) {
4045 I915_WRITE(PORT_HOTPLUG_EN, 0);
4046 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4047 }
4048
Chris Wilson00d98eb2012-04-24 22:59:48 +01004049 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004050 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004051 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004053 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4054 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 I915_WRITE(IMR, 0xffffffff);
4056 I915_WRITE(IER, 0x0);
4057
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058 I915_WRITE(IIR, I915_READ(IIR));
4059}
4060
4061static void i965_irq_preinstall(struct drm_device * dev)
4062{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004063 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 int pipe;
4065
Chris Wilsonadca4732012-05-11 18:01:31 +01004066 I915_WRITE(PORT_HOTPLUG_EN, 0);
4067 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068
4069 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004070 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071 I915_WRITE(PIPESTAT(pipe), 0);
4072 I915_WRITE(IMR, 0xffffffff);
4073 I915_WRITE(IER, 0x0);
4074 POSTING_READ(IER);
4075}
4076
4077static int i965_irq_postinstall(struct drm_device *dev)
4078{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004079 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004080 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081 u32 error_mask;
4082
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004084 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004085 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004086 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4087 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4088 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4089 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4090 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4091
4092 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004093 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4094 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004095 enable_mask |= I915_USER_INTERRUPT;
4096
4097 if (IS_G4X(dev))
4098 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099
Daniel Vetterb79480b2013-06-27 17:52:10 +02004100 /* Interrupt setup is already guaranteed to be single-threaded, this is
4101 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004102 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004103 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4104 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4105 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004106 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108 /*
4109 * Enable some error detection, note the instruction error mask
4110 * bit is reserved, so we leave it masked.
4111 */
4112 if (IS_G4X(dev)) {
4113 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4114 GM45_ERROR_MEM_PRIV |
4115 GM45_ERROR_CP_PRIV |
4116 I915_ERROR_MEMORY_REFRESH);
4117 } else {
4118 error_mask = ~(I915_ERROR_PAGE_TABLE |
4119 I915_ERROR_MEMORY_REFRESH);
4120 }
4121 I915_WRITE(EMR, error_mask);
4122
4123 I915_WRITE(IMR, dev_priv->irq_mask);
4124 I915_WRITE(IER, enable_mask);
4125 POSTING_READ(IER);
4126
Daniel Vetter20afbda2012-12-11 14:05:07 +01004127 I915_WRITE(PORT_HOTPLUG_EN, 0);
4128 POSTING_READ(PORT_HOTPLUG_EN);
4129
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004130 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004131
4132 return 0;
4133}
4134
Egbert Eichbac56d52013-02-25 12:06:51 -05004135static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004136{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004137 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004138 u32 hotplug_en;
4139
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004140 assert_spin_locked(&dev_priv->irq_lock);
4141
Ville Syrjälä778eb332015-01-09 14:21:13 +02004142 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4143 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4144 /* Note HDMI and DP share hotplug bits */
4145 /* enable bits are the same for all generations */
Ville Syrjälä87a02102015-08-27 23:55:57 +03004146 hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004147 /* Programming the CRT detection parameters tends
4148 to generate a spurious hotplug event about three
4149 seconds later. So just do it once.
4150 */
4151 if (IS_G4X(dev))
4152 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4153 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4154 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155
Ville Syrjälä778eb332015-01-09 14:21:13 +02004156 /* Ignore TV since it's buggy */
4157 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158}
4159
Daniel Vetterff1f5252012-10-02 15:10:55 +02004160static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004162 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004163 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 u32 iir, new_iir;
4165 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004167 u32 flip_mask =
4168 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4169 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170
Imre Deak2dd2a882015-02-24 11:14:30 +02004171 if (!intel_irqs_enabled(dev_priv))
4172 return IRQ_NONE;
4173
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 iir = I915_READ(IIR);
4175
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004177 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004178 bool blc_event = false;
4179
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 /* Can't rely on pipestat interrupt bit in iir as it might
4181 * have been cleared after the pipestat interrupt was received.
4182 * It doesn't set the bit in iir again, but it still produces
4183 * interrupts (for non-MSI).
4184 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004185 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004186 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004187 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004188
Damien Lespiau055e3932014-08-18 13:49:10 +01004189 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190 int reg = PIPESTAT(pipe);
4191 pipe_stats[pipe] = I915_READ(reg);
4192
4193 /*
4194 * Clear the PIPE*STAT regs before the IIR
4195 */
4196 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004198 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199 }
4200 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004201 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202
4203 if (!irq_received)
4204 break;
4205
4206 ret = IRQ_HANDLED;
4207
4208 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004209 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4210 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004211
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004212 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004213 new_iir = I915_READ(IIR); /* Flush posted writes */
4214
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004216 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004217 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004218 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219
Damien Lespiau055e3932014-08-18 13:49:10 +01004220 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004221 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004222 i915_handle_vblank(dev, pipe, pipe, iir))
4223 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224
4225 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4226 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004227
4228 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004229 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004231 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4232 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004233 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234
4235 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4236 intel_opregion_asle_intr(dev);
4237
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004238 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4239 gmbus_irq_handler(dev);
4240
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241 /* With MSI, interrupts are only generated when iir
4242 * transitions from zero to nonzero. If another bit got
4243 * set while we were handling the existing iir bits, then
4244 * we would never get another interrupt.
4245 *
4246 * This is fine on non-MSI as well, as if we hit this path
4247 * we avoid exiting the interrupt handler only to generate
4248 * another one.
4249 *
4250 * Note that for MSI this could cause a stray interrupt report
4251 * if an interrupt landed in the time between writing IIR and
4252 * the posting read. This should be rare enough to never
4253 * trigger the 99% of 100,000 interrupts test for disabling
4254 * stray interrupts.
4255 */
4256 iir = new_iir;
4257 }
4258
4259 return ret;
4260}
4261
4262static void i965_irq_uninstall(struct drm_device * dev)
4263{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004264 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004265 int pipe;
4266
4267 if (!dev_priv)
4268 return;
4269
Chris Wilsonadca4732012-05-11 18:01:31 +01004270 I915_WRITE(PORT_HOTPLUG_EN, 0);
4271 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272
4273 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004274 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275 I915_WRITE(PIPESTAT(pipe), 0);
4276 I915_WRITE(IMR, 0xffffffff);
4277 I915_WRITE(IER, 0x0);
4278
Damien Lespiau055e3932014-08-18 13:49:10 +01004279 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 I915_WRITE(PIPESTAT(pipe),
4281 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4282 I915_WRITE(IIR, I915_READ(IIR));
4283}
4284
Daniel Vetterfca52a52014-09-30 10:56:45 +02004285/**
4286 * intel_irq_init - initializes irq support
4287 * @dev_priv: i915 device instance
4288 *
4289 * This function initializes all the irq support including work items, timers
4290 * and all the vtables. It does not setup the interrupt itself though.
4291 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004292void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004293{
Daniel Vetterb9632912014-09-30 10:56:44 +02004294 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004295
Jani Nikula77913b32015-06-18 13:06:16 +03004296 intel_hpd_init_work(dev_priv);
4297
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004298 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004299 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004300
Deepak Sa6706b42014-03-15 20:23:22 +05304301 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004302 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004303 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004304 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004305 else
4306 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304307
Chris Wilson737b1502015-01-26 18:03:03 +02004308 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4309 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004310
Tomas Janousek97a19a22012-12-08 13:48:13 +01004311 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004312
Daniel Vetterb9632912014-09-30 10:56:44 +02004313 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004314 dev->max_vblank_count = 0;
4315 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004316 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004317 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4318 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004319 } else {
4320 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4321 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004322 }
4323
Ville Syrjälä21da2702014-08-06 14:49:55 +03004324 /*
4325 * Opt out of the vblank disable timer on everything except gen2.
4326 * Gen2 doesn't have a hardware frame counter and so depends on
4327 * vblank interrupts to produce sane vblank seuquence numbers.
4328 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004329 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004330 dev->vblank_disable_immediate = true;
4331
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004332 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4333 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004334
Daniel Vetterb9632912014-09-30 10:56:44 +02004335 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004336 dev->driver->irq_handler = cherryview_irq_handler;
4337 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4338 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4339 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4340 dev->driver->enable_vblank = valleyview_enable_vblank;
4341 dev->driver->disable_vblank = valleyview_disable_vblank;
4342 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004343 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004344 dev->driver->irq_handler = valleyview_irq_handler;
4345 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4346 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4347 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4348 dev->driver->enable_vblank = valleyview_enable_vblank;
4349 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004350 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004351 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004352 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004353 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004354 dev->driver->irq_postinstall = gen8_irq_postinstall;
4355 dev->driver->irq_uninstall = gen8_irq_uninstall;
4356 dev->driver->enable_vblank = gen8_enable_vblank;
4357 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004358 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004359 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004360 else if (HAS_PCH_SPT(dev))
4361 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4362 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004363 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004364 } else if (HAS_PCH_SPLIT(dev)) {
4365 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004366 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004367 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4368 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4369 dev->driver->enable_vblank = ironlake_enable_vblank;
4370 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004371 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004372 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004373 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004374 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4375 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4376 dev->driver->irq_handler = i8xx_irq_handler;
4377 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004378 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004379 dev->driver->irq_preinstall = i915_irq_preinstall;
4380 dev->driver->irq_postinstall = i915_irq_postinstall;
4381 dev->driver->irq_uninstall = i915_irq_uninstall;
4382 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004383 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004384 dev->driver->irq_preinstall = i965_irq_preinstall;
4385 dev->driver->irq_postinstall = i965_irq_postinstall;
4386 dev->driver->irq_uninstall = i965_irq_uninstall;
4387 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004388 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004389 if (I915_HAS_HOTPLUG(dev_priv))
4390 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004391 dev->driver->enable_vblank = i915_enable_vblank;
4392 dev->driver->disable_vblank = i915_disable_vblank;
4393 }
4394}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004395
Daniel Vetterfca52a52014-09-30 10:56:45 +02004396/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004397 * intel_irq_install - enables the hardware interrupt
4398 * @dev_priv: i915 device instance
4399 *
4400 * This function enables the hardware interrupt handling, but leaves the hotplug
4401 * handling still disabled. It is called after intel_irq_init().
4402 *
4403 * In the driver load and resume code we need working interrupts in a few places
4404 * but don't want to deal with the hassle of concurrent probe and hotplug
4405 * workers. Hence the split into this two-stage approach.
4406 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004407int intel_irq_install(struct drm_i915_private *dev_priv)
4408{
4409 /*
4410 * We enable some interrupt sources in our postinstall hooks, so mark
4411 * interrupts as enabled _before_ actually enabling them to avoid
4412 * special cases in our ordering checks.
4413 */
4414 dev_priv->pm.irqs_enabled = true;
4415
4416 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4417}
4418
Daniel Vetterfca52a52014-09-30 10:56:45 +02004419/**
4420 * intel_irq_uninstall - finilizes all irq handling
4421 * @dev_priv: i915 device instance
4422 *
4423 * This stops interrupt and hotplug handling and unregisters and frees all
4424 * resources acquired in the init functions.
4425 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004426void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4427{
4428 drm_irq_uninstall(dev_priv->dev);
4429 intel_hpd_cancel_work(dev_priv);
4430 dev_priv->pm.irqs_enabled = false;
4431}
4432
Daniel Vetterfca52a52014-09-30 10:56:45 +02004433/**
4434 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4435 * @dev_priv: i915 device instance
4436 *
4437 * This function is used to disable interrupts at runtime, both in the runtime
4438 * pm and the system suspend/resume code.
4439 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004440void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004441{
Daniel Vetterb9632912014-09-30 10:56:44 +02004442 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004443 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004444 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004445}
4446
Daniel Vetterfca52a52014-09-30 10:56:45 +02004447/**
4448 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4449 * @dev_priv: i915 device instance
4450 *
4451 * This function is used to enable interrupts at runtime, both in the runtime
4452 * pm and the system suspend/resume code.
4453 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004454void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004455{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004456 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004457 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4458 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004459}