blob: 9410aaba01d46569dc7d6af38f915ab016ecd4e4 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä4bca26d2015-05-11 20:49:10 +030082static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Shashank Sharmae0a20ad2015-03-27 14:54:14 +020091/* BXT hpd list */
92static const u32 hpd_bxt[HPD_NUM_PINS] = {
93 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95};
96
Paulo Zanoni5c502442014-04-01 15:37:11 -030097/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030098#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030099 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
100 POSTING_READ(GEN8_##type##_IMR(which)); \
101 I915_WRITE(GEN8_##type##_IER(which), 0); \
102 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
103 POSTING_READ(GEN8_##type##_IIR(which)); \
104 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
105 POSTING_READ(GEN8_##type##_IIR(which)); \
106} while (0)
107
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300108#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300109 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300110 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300111 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300112 I915_WRITE(type##IIR, 0xffffffff); \
113 POSTING_READ(type##IIR); \
114 I915_WRITE(type##IIR, 0xffffffff); \
115 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300116} while (0)
117
Paulo Zanoni337ba012014-04-01 15:37:16 -0300118/*
119 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120 */
121#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122 u32 val = I915_READ(reg); \
123 if (val) { \
124 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125 (reg), val); \
126 I915_WRITE((reg), 0xffffffff); \
127 POSTING_READ(reg); \
128 I915_WRITE((reg), 0xffffffff); \
129 POSTING_READ(reg); \
130 } \
131} while (0)
132
Paulo Zanoni35079892014-04-01 15:37:15 -0300133#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300134 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300135 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200136 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
137 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300138} while (0)
139
140#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300141 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300142 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200143 I915_WRITE(type##IMR, (imr_val)); \
144 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300145} while (0)
146
Imre Deakc9a9a262014-11-05 20:48:37 +0200147static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800149/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200150void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300151ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800152{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200153 assert_spin_locked(&dev_priv->irq_lock);
154
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700155 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300157
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000158 if ((dev_priv->irq_mask & mask) != 0) {
159 dev_priv->irq_mask &= ~mask;
160 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000161 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800162 }
163}
164
Daniel Vetter47339cd2014-09-30 10:56:46 +0200165void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300166ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800167{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200168 assert_spin_locked(&dev_priv->irq_lock);
169
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300170 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300171 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300172
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000173 if ((dev_priv->irq_mask & mask) != mask) {
174 dev_priv->irq_mask |= mask;
175 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000176 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800177 }
178}
179
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300180/**
181 * ilk_update_gt_irq - update GTIMR
182 * @dev_priv: driver private
183 * @interrupt_mask: mask of interrupt bits to update
184 * @enabled_irq_mask: mask of interrupt bits to enable
185 */
186static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
187 uint32_t interrupt_mask,
188 uint32_t enabled_irq_mask)
189{
190 assert_spin_locked(&dev_priv->irq_lock);
191
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100192 WARN_ON(enabled_irq_mask & ~interrupt_mask);
193
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700194 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300195 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300196
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300197 dev_priv->gt_irq_mask &= ~interrupt_mask;
198 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
199 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
200 POSTING_READ(GTIMR);
201}
202
Daniel Vetter480c8032014-07-16 09:49:40 +0200203void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300204{
205 ilk_update_gt_irq(dev_priv, mask, mask);
206}
207
Daniel Vetter480c8032014-07-16 09:49:40 +0200208void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300209{
210 ilk_update_gt_irq(dev_priv, mask, 0);
211}
212
Imre Deakb900b942014-11-05 20:48:48 +0200213static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214{
215 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216}
217
Imre Deaka72fbc32014-11-05 20:48:31 +0200218static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219{
220 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221}
222
Imre Deakb900b942014-11-05 20:48:48 +0200223static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224{
225 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226}
227
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300228/**
229 * snb_update_pm_irq - update GEN6_PMIMR
230 * @dev_priv: driver private
231 * @interrupt_mask: mask of interrupt bits to update
232 * @enabled_irq_mask: mask of interrupt bits to enable
233 */
234static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235 uint32_t interrupt_mask,
236 uint32_t enabled_irq_mask)
237{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300239
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100240 WARN_ON(enabled_irq_mask & ~interrupt_mask);
241
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300242 assert_spin_locked(&dev_priv->irq_lock);
243
Paulo Zanoni605cd252013-08-06 18:57:15 -0300244 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 new_val &= ~interrupt_mask;
246 new_val |= (~enabled_irq_mask & interrupt_mask);
247
Paulo Zanoni605cd252013-08-06 18:57:15 -0300248 if (new_val != dev_priv->pm_irq_mask) {
249 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200250 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300252 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300253}
254
Daniel Vetter480c8032014-07-16 09:49:40 +0200255void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300256{
Imre Deak9939fba2014-11-20 23:01:47 +0200257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 return;
259
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300260 snb_update_pm_irq(dev_priv, mask, mask);
261}
262
Imre Deak9939fba2014-11-20 23:01:47 +0200263static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
264 uint32_t mask)
265{
266 snb_update_pm_irq(dev_priv, mask, 0);
267}
268
Daniel Vetter480c8032014-07-16 09:49:40 +0200269void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300270{
Imre Deak9939fba2014-11-20 23:01:47 +0200271 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
272 return;
273
274 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300275}
276
Imre Deak3cc134e2014-11-19 15:30:03 +0200277void gen6_reset_rps_interrupts(struct drm_device *dev)
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 uint32_t reg = gen6_pm_iir(dev_priv);
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 I915_WRITE(reg, dev_priv->pm_rps_events);
284 I915_WRITE(reg, dev_priv->pm_rps_events);
285 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200286 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200287 spin_unlock_irq(&dev_priv->irq_lock);
288}
289
Imre Deakb900b942014-11-05 20:48:48 +0200290void gen6_enable_rps_interrupts(struct drm_device *dev)
291{
292 struct drm_i915_private *dev_priv = dev->dev_private;
293
294 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200297 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200298 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200299 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
300 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200301 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200302
Imre Deakb900b942014-11-05 20:48:48 +0200303 spin_unlock_irq(&dev_priv->irq_lock);
304}
305
Imre Deak59d02a12014-12-19 19:33:26 +0200306u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
307{
308 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200309 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200310 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200311 *
312 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200313 */
314 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
315 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
316
317 if (INTEL_INFO(dev_priv)->gen >= 8)
318 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
319
320 return mask;
321}
322
Imre Deakb900b942014-11-05 20:48:48 +0200323void gen6_disable_rps_interrupts(struct drm_device *dev)
324{
325 struct drm_i915_private *dev_priv = dev->dev_private;
326
Imre Deakd4d70aa2014-11-19 15:30:04 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328 dev_priv->rps.interrupts_enabled = false;
329 spin_unlock_irq(&dev_priv->irq_lock);
330
331 cancel_work_sync(&dev_priv->rps.work);
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333 spin_lock_irq(&dev_priv->irq_lock);
334
Imre Deak59d02a12014-12-19 19:33:26 +0200335 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200336
337 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200338 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200340
341 spin_unlock_irq(&dev_priv->irq_lock);
342
343 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200344}
345
Ben Widawsky09610212014-05-15 20:58:08 +0300346/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200347 * ibx_display_interrupt_update - update SDEIMR
348 * @dev_priv: driver private
349 * @interrupt_mask: mask of interrupt bits to update
350 * @enabled_irq_mask: mask of interrupt bits to enable
351 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200352void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353 uint32_t interrupt_mask,
354 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200355{
356 uint32_t sdeimr = I915_READ(SDEIMR);
357 sdeimr &= ~interrupt_mask;
358 sdeimr |= (~enabled_irq_mask & interrupt_mask);
359
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100360 WARN_ON(enabled_irq_mask & ~interrupt_mask);
361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 assert_spin_locked(&dev_priv->irq_lock);
363
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700364 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300365 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300366
Daniel Vetterfee884e2013-07-04 23:35:21 +0200367 I915_WRITE(SDEIMR, sdeimr);
368 POSTING_READ(SDEIMR);
369}
Paulo Zanoni86642812013-04-12 17:57:57 -0300370
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100371static void
Imre Deak755e9012014-02-10 18:42:47 +0200372__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800374{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200375 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200376 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800377
Daniel Vetterb79480b2013-06-27 17:52:10 +0200378 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200379 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200380
Ville Syrjälä04feced2014-04-03 13:28:33 +0300381 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
382 status_mask & ~PIPESTAT_INT_STATUS_MASK,
383 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
384 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200385 return;
386
387 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 return;
389
Imre Deak91d181d2014-02-10 18:42:49 +0200390 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
391
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200392 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200393 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200394 I915_WRITE(reg, pipestat);
395 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800396}
397
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100398static void
Imre Deak755e9012014-02-10 18:42:47 +0200399__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800401{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200402 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200403 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800404
Daniel Vetterb79480b2013-06-27 17:52:10 +0200405 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200406 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200407
Ville Syrjälä04feced2014-04-03 13:28:33 +0300408 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
409 status_mask & ~PIPESTAT_INT_STATUS_MASK,
410 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
411 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200412 return;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 if ((pipestat & enable_mask) == 0)
415 return;
416
Imre Deak91d181d2014-02-10 18:42:49 +0200417 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
418
Imre Deak755e9012014-02-10 18:42:47 +0200419 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200420 I915_WRITE(reg, pipestat);
421 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800422}
423
Imre Deak10c59c52014-02-10 18:42:48 +0200424static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
425{
426 u32 enable_mask = status_mask << 16;
427
428 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 * On pipe A we don't support the PSR interrupt yet,
430 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
433 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300434 /*
435 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436 * A the same bit is for perf counters which we don't use either.
437 */
438 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200440
441 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
442 SPRITE0_FLIP_DONE_INT_EN_VLV |
443 SPRITE1_FLIP_DONE_INT_EN_VLV);
444 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
445 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
446 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
447 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
448
449 return enable_mask;
450}
451
Imre Deak755e9012014-02-10 18:42:47 +0200452void
453i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454 u32 status_mask)
455{
456 u32 enable_mask;
457
Imre Deak10c59c52014-02-10 18:42:48 +0200458 if (IS_VALLEYVIEW(dev_priv->dev))
459 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
460 status_mask);
461 else
462 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200463 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464}
465
466void
467i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468 u32 status_mask)
469{
470 u32 enable_mask;
471
Imre Deak10c59c52014-02-10 18:42:48 +0200472 if (IS_VALLEYVIEW(dev_priv->dev))
473 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
474 status_mask);
475 else
476 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200477 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478}
479
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000480/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000482 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300483static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000484{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000486
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300487 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488 return;
489
Daniel Vetter13321782014-09-15 14:55:29 +0200490 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000491
Imre Deak755e9012014-02-10 18:42:47 +0200492 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300493 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200494 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200495 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000496
Daniel Vetter13321782014-09-15 14:55:29 +0200497 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000498}
499
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300500/*
501 * This timing diagram depicts the video signal in and
502 * around the vertical blanking period.
503 *
504 * Assumptions about the fictitious mode used in this example:
505 * vblank_start >= 3
506 * vsync_start = vblank_start + 1
507 * vsync_end = vblank_start + 2
508 * vtotal = vblank_start + 3
509 *
510 * start of vblank:
511 * latch double buffered registers
512 * increment frame counter (ctg+)
513 * generate start of vblank interrupt (gen4+)
514 * |
515 * | frame start:
516 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
517 * | may be shifted forward 1-3 extra lines via PIPECONF
518 * | |
519 * | | start of vsync:
520 * | | generate vsync interrupt
521 * | | |
522 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
523 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
524 * ----va---> <-----------------vb--------------------> <--------va-------------
525 * | | <----vs-----> |
526 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529 * | | |
530 * last visible pixel first visible pixel
531 * | increment frame counter (gen3/4)
532 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
533 *
534 * x = horizontal active
535 * _ = horizontal blanking
536 * hs = horizontal sync
537 * va = vertical active
538 * vb = vertical blanking
539 * vs = vertical sync
540 * vbs = vblank_start (number)
541 *
542 * Summary:
543 * - most events happen at the start of horizontal sync
544 * - frame start happens at the start of horizontal blank, 1-4 lines
545 * (depending on PIPECONF settings) after the start of vblank
546 * - gen3/4 pixel and frame counter are synchronized with the start
547 * of horizontal active on the first line of vertical active
548 */
549
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300550static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
551{
552 /* Gen2 doesn't have a hardware frame counter */
553 return 0;
554}
555
Keith Packard42f52ef2008-10-18 19:39:29 -0700556/* Called from drm generic code, passed a 'crtc', which
557 * we use as a pipe index
558 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700559static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700560{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700562 unsigned long high_frame;
563 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300564 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 struct intel_crtc *intel_crtc =
566 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200567 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700568
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100569 htotal = mode->crtc_htotal;
570 hsync_start = mode->crtc_hsync_start;
571 vbl_start = mode->crtc_vblank_start;
572 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
573 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300574
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300575 /* Convert to pixel count */
576 vbl_start *= htotal;
577
578 /* Start of vblank event occurs at start of hsync */
579 vbl_start -= htotal - hsync_start;
580
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800581 high_frame = PIPEFRAME(pipe);
582 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100583
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700584 /*
585 * High & low register fields aren't synchronized, so make sure
586 * we get a low value that's stable across two reads of the high
587 * register.
588 */
589 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700593 } while (high1 != high2);
594
Chris Wilson5eddb702010-09-11 13:48:45 +0100595 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300596 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100597 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300598
599 /*
600 * The frame counter increments at beginning of active.
601 * Cook up a vblank counter by also checking the pixel
602 * counter against vblank start.
603 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200604 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700605}
606
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700607static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800610 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800611
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800612 return I915_READ(reg);
613}
614
Mario Kleinerad3543e2013-10-30 05:13:08 +0100615/* raw reads, only for fast reads of display block, no need for forcewake etc. */
616#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100617
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
619{
620 struct drm_device *dev = crtc->base.dev;
621 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200622 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300624 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300625
Ville Syrjälä80715b22014-05-15 20:23:23 +0300626 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300627 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
628 vtotal /= 2;
629
630 if (IS_GEN2(dev))
631 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
632 else
633 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
634
635 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300636 * See update_scanline_offset() for the details on the
637 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300638 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300639 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300640}
641
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700642static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200643 unsigned int flags, int *vpos, int *hpos,
644 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100645{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300646 struct drm_i915_private *dev_priv = dev->dev_private;
647 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200649 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300650 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300651 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 bool in_vbl = true;
653 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100654 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200656 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100657 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800658 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100659 return 0;
660 }
661
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300662 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300663 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300664 vtotal = mode->crtc_vtotal;
665 vbl_start = mode->crtc_vblank_start;
666 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100667
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200668 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
669 vbl_start = DIV_ROUND_UP(vbl_start, 2);
670 vbl_end /= 2;
671 vtotal /= 2;
672 }
673
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300674 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
675
Mario Kleinerad3543e2013-10-30 05:13:08 +0100676 /*
677 * Lock uncore.lock, as we will do multiple timing critical raw
678 * register reads, potentially with preemption disabled, so the
679 * following code must not block on uncore.lock.
680 */
681 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300682
Mario Kleinerad3543e2013-10-30 05:13:08 +0100683 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
684
685 /* Get optional system timestamp before query. */
686 if (stime)
687 *stime = ktime_get();
688
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300689 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 /* No obvious pixelcount register. Only query vertical
691 * scanout position from Display scan line register.
692 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300693 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100694 } else {
695 /* Have access to pixelcount since start of frame.
696 * We can split this into vertical and horizontal
697 * scanout position.
698 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100699 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100700
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300701 /* convert to pixel counts */
702 vbl_start *= htotal;
703 vbl_end *= htotal;
704 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300705
706 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300707 * In interlaced modes, the pixel counter counts all pixels,
708 * so one field will have htotal more pixels. In order to avoid
709 * the reported position from jumping backwards when the pixel
710 * counter is beyond the length of the shorter field, just
711 * clamp the position the length of the shorter field. This
712 * matches how the scanline counter based position works since
713 * the scanline counter doesn't count the two half lines.
714 */
715 if (position >= vtotal)
716 position = vtotal - 1;
717
718 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300719 * Start of vblank interrupt is triggered at start of hsync,
720 * just prior to the first active line of vblank. However we
721 * consider lines to start at the leading edge of horizontal
722 * active. So, should we get here before we've crossed into
723 * the horizontal active of the first line in vblank, we would
724 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
725 * always add htotal-hsync_start to the current pixel position.
726 */
727 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300728 }
729
Mario Kleinerad3543e2013-10-30 05:13:08 +0100730 /* Get optional system timestamp after query. */
731 if (etime)
732 *etime = ktime_get();
733
734 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
735
736 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
737
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300738 in_vbl = position >= vbl_start && position < vbl_end;
739
740 /*
741 * While in vblank, position will be negative
742 * counting up towards 0 at vbl_end. And outside
743 * vblank, position will be positive counting
744 * up since vbl_end.
745 */
746 if (position >= vbl_start)
747 position -= vbl_end;
748 else
749 position += vtotal - vbl_end;
750
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300751 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300752 *vpos = position;
753 *hpos = 0;
754 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 *vpos = position / htotal;
756 *hpos = position - (*vpos * htotal);
757 }
758
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100759 /* In vblank? */
760 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200761 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100762
763 return ret;
764}
765
Ville Syrjäläa225f072014-04-29 13:35:45 +0300766int intel_get_crtc_scanline(struct intel_crtc *crtc)
767{
768 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
769 unsigned long irqflags;
770 int position;
771
772 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
773 position = __intel_get_crtc_scanline(crtc);
774 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
775
776 return position;
777}
778
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700779static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780 int *max_error,
781 struct timeval *vblank_time,
782 unsigned flags)
783{
Chris Wilson4041b852011-01-22 10:07:56 +0000784 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700786 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000787 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 return -EINVAL;
789 }
790
791 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000792 crtc = intel_get_crtc_for_pipe(dev, pipe);
793 if (crtc == NULL) {
794 DRM_ERROR("Invalid crtc %d\n", pipe);
795 return -EINVAL;
796 }
797
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200798 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000799 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
800 return -EBUSY;
801 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100802
803 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000804 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
805 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300806 crtc,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200807 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808}
809
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200810static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800811{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300812 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000813 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200814 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200815
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200816 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800817
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200818 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
819
Daniel Vetter20e4d402012-08-08 23:35:39 +0200820 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200821
Jesse Barnes7648fa92010-05-20 14:28:11 -0700822 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000823 busy_up = I915_READ(RCPREVBSYTUPAVG);
824 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800825 max_avg = I915_READ(RCBMAXAVG);
826 min_avg = I915_READ(RCBMINAVG);
827
828 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000829 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200830 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
831 new_delay = dev_priv->ips.cur_delay - 1;
832 if (new_delay < dev_priv->ips.max_delay)
833 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000834 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200835 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
836 new_delay = dev_priv->ips.cur_delay + 1;
837 if (new_delay > dev_priv->ips.min_delay)
838 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800839 }
840
Jesse Barnes7648fa92010-05-20 14:28:11 -0700841 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200842 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800843
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200844 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200845
Jesse Barnesf97108d2010-01-29 11:27:07 -0800846 return;
847}
848
Chris Wilson74cdb332015-04-07 16:21:05 +0100849static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100850{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100851 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000852 return;
853
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000854 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000855
Chris Wilson549f7362010-10-19 11:19:32 +0100856 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100857}
858
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000859static void vlv_c0_read(struct drm_i915_private *dev_priv,
860 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400861{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000862 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
863 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
864 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400865}
866
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000867static bool vlv_c0_above(struct drm_i915_private *dev_priv,
868 const struct intel_rps_ei *old,
869 const struct intel_rps_ei *now,
870 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400871{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000872 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -0400873
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000874 if (old->cz_clock == 0)
875 return false;
Deepak S31685c22014-07-03 17:33:01 -0400876
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000877 time = now->cz_clock - old->cz_clock;
878 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -0400879
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000880 /* Workload can be split between render + media, e.g. SwapBuffers
881 * being blitted in X after being rendered in mesa. To account for
882 * this we need to combine both engines into our activity counter.
883 */
884 c0 = now->render_c0 - old->render_c0;
885 c0 += now->media_c0 - old->media_c0;
886 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -0400887
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000888 return c0 >= time;
889}
Deepak S31685c22014-07-03 17:33:01 -0400890
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000891void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
892{
893 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
894 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000895}
896
897static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
898{
899 struct intel_rps_ei now;
900 u32 events = 0;
901
Chris Wilson6f4b12f82015-03-18 09:48:23 +0000902 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000903 return 0;
904
905 vlv_c0_read(dev_priv, &now);
906 if (now.cz_clock == 0)
907 return 0;
Deepak S31685c22014-07-03 17:33:01 -0400908
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000909 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
910 if (!vlv_c0_above(dev_priv,
911 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100912 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000913 events |= GEN6_PM_RP_DOWN_THRESHOLD;
914 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -0400915 }
916
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000917 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
918 if (vlv_c0_above(dev_priv,
919 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +0100920 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000921 events |= GEN6_PM_RP_UP_THRESHOLD;
922 dev_priv->rps.up_ei = now;
923 }
924
925 return events;
Deepak S31685c22014-07-03 17:33:01 -0400926}
927
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100928static bool any_waiters(struct drm_i915_private *dev_priv)
929{
930 struct intel_engine_cs *ring;
931 int i;
932
933 for_each_ring(ring, dev_priv, i)
934 if (ring->irq_refcount)
935 return true;
936
937 return false;
938}
939
Ben Widawsky4912d042011-04-25 11:25:20 -0700940static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800941{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300942 struct drm_i915_private *dev_priv =
943 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100944 bool client_boost;
945 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300946 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800947
Daniel Vetter59cdb632013-07-04 23:35:28 +0200948 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200949 /* Speed up work cancelation during disabling rps interrupts. */
950 if (!dev_priv->rps.interrupts_enabled) {
951 spin_unlock_irq(&dev_priv->irq_lock);
952 return;
953 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200954 pm_iir = dev_priv->rps.pm_iir;
955 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +0200956 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
957 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +0100958 client_boost = dev_priv->rps.client_boost;
959 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200960 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700961
Paulo Zanoni60611c12013-08-15 11:50:01 -0300962 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +0530963 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -0300964
Chris Wilson8d3afd72015-05-21 21:01:47 +0100965 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800966 return;
967
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700968 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100969
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000970 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
971
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100972 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100973 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +0100974 min = dev_priv->rps.min_freq_softlimit;
975 max = dev_priv->rps.max_freq_softlimit;
976
977 if (client_boost) {
978 new_delay = dev_priv->rps.max_freq_softlimit;
979 adj = 0;
980 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100981 if (adj > 0)
982 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100983 else /* CHV needs even encode values */
984 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +0300985 /*
986 * For better performance, jump directly
987 * to RPe if we're below it.
988 */
Chris Wilsonedcf2842015-04-07 16:20:29 +0100989 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -0700990 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +0100991 adj = 0;
992 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +0100993 } else if (any_waiters(dev_priv)) {
994 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100995 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -0700996 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
997 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100998 else
Ben Widawskyb39fb292014-03-19 18:31:11 -0700999 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001000 adj = 0;
1001 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1002 if (adj < 0)
1003 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001004 else /* CHV needs even encode values */
1005 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001006 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001007 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001008 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001009
Chris Wilsonedcf2842015-04-07 16:20:29 +01001010 dev_priv->rps.last_adj = adj;
1011
Ben Widawsky79249632012-09-07 19:43:42 -07001012 /* sysfs frequency interfaces may have snuck in while servicing the
1013 * interrupt
1014 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001015 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001016 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301017
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001018 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001019
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001020 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001021}
1022
Ben Widawskye3689192012-05-25 16:56:22 -07001023
1024/**
1025 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1026 * occurred.
1027 * @work: workqueue struct
1028 *
1029 * Doesn't actually do anything except notify userspace. As a consequence of
1030 * this event, userspace should try to remap the bad rows since statistically
1031 * it is likely the same row is more likely to go bad again.
1032 */
1033static void ivybridge_parity_work(struct work_struct *work)
1034{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001035 struct drm_i915_private *dev_priv =
1036 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001037 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001038 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001039 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001040 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001041
1042 /* We must turn off DOP level clock gating to access the L3 registers.
1043 * In order to prevent a get/put style interface, acquire struct mutex
1044 * any time we access those registers.
1045 */
1046 mutex_lock(&dev_priv->dev->struct_mutex);
1047
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001048 /* If we've screwed up tracking, just let the interrupt fire again */
1049 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1050 goto out;
1051
Ben Widawskye3689192012-05-25 16:56:22 -07001052 misccpctl = I915_READ(GEN7_MISCCPCTL);
1053 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1054 POSTING_READ(GEN7_MISCCPCTL);
1055
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001056 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1057 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001058
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001059 slice--;
1060 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1061 break;
1062
1063 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1064
1065 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1066
1067 error_status = I915_READ(reg);
1068 row = GEN7_PARITY_ERROR_ROW(error_status);
1069 bank = GEN7_PARITY_ERROR_BANK(error_status);
1070 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1071
1072 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1073 POSTING_READ(reg);
1074
1075 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1076 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1077 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1078 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1079 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1080 parity_event[5] = NULL;
1081
Dave Airlie5bdebb12013-10-11 14:07:25 +10001082 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001083 KOBJ_CHANGE, parity_event);
1084
1085 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1086 slice, row, bank, subbank);
1087
1088 kfree(parity_event[4]);
1089 kfree(parity_event[3]);
1090 kfree(parity_event[2]);
1091 kfree(parity_event[1]);
1092 }
Ben Widawskye3689192012-05-25 16:56:22 -07001093
1094 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1095
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001096out:
1097 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001098 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001099 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001100 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001101
1102 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001103}
1104
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001105static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001106{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001107 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001108
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001109 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001110 return;
1111
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001112 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001113 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001114 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001115
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001116 iir &= GT_PARITY_ERROR(dev);
1117 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1118 dev_priv->l3_parity.which_slice |= 1 << 1;
1119
1120 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1121 dev_priv->l3_parity.which_slice |= 1 << 0;
1122
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001123 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001124}
1125
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001126static void ilk_gt_irq_handler(struct drm_device *dev,
1127 struct drm_i915_private *dev_priv,
1128 u32 gt_iir)
1129{
1130 if (gt_iir &
1131 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001132 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001133 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001134 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001135}
1136
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001137static void snb_gt_irq_handler(struct drm_device *dev,
1138 struct drm_i915_private *dev_priv,
1139 u32 gt_iir)
1140{
1141
Ben Widawskycc609d52013-05-28 19:22:29 -07001142 if (gt_iir &
1143 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001144 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001145 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001146 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001147 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001148 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001149
Ben Widawskycc609d52013-05-28 19:22:29 -07001150 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1151 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001152 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1153 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001154
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001155 if (gt_iir & GT_PARITY_ERROR(dev))
1156 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001157}
1158
Chris Wilson74cdb332015-04-07 16:21:05 +01001159static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001160 u32 master_ctl)
1161{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001162 irqreturn_t ret = IRQ_NONE;
1163
1164 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001165 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001166 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001167 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001168 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001169
Chris Wilson74cdb332015-04-07 16:21:05 +01001170 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1171 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1172 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1173 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001174
Chris Wilson74cdb332015-04-07 16:21:05 +01001175 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1176 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1177 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1178 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001179 } else
1180 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1181 }
1182
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001183 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001184 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001185 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001186 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001187 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001188
Chris Wilson74cdb332015-04-07 16:21:05 +01001189 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1190 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1191 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1192 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001193
Chris Wilson74cdb332015-04-07 16:21:05 +01001194 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1195 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1196 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1197 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001198 } else
1199 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200 }
1201
Chris Wilson74cdb332015-04-07 16:21:05 +01001202 if (master_ctl & GEN8_GT_VECS_IRQ) {
1203 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1204 if (tmp) {
1205 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1206 ret = IRQ_HANDLED;
1207
1208 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1209 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1210 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1211 notify_ring(&dev_priv->ring[VECS]);
1212 } else
1213 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1214 }
1215
Ben Widawsky09610212014-05-15 20:58:08 +03001216 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001217 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001218 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001219 I915_WRITE_FW(GEN8_GT_IIR(2),
1220 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001221 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001222 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001223 } else
1224 DRM_ERROR("The master control interrupt lied (PM)!\n");
1225 }
1226
Ben Widawskyabd58f02013-11-02 21:07:09 -07001227 return ret;
1228}
1229
Jani Nikula676574d2015-05-28 15:43:53 +03001230static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001231{
1232 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001233 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001234 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001235 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001236 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001237 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001238 return val & PORTD_HOTPLUG_LONG_DETECT;
1239 default:
1240 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001241 }
1242}
1243
Jani Nikula676574d2015-05-28 15:43:53 +03001244static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001245{
1246 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001247 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001248 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001249 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001250 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001251 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001252 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1253 default:
1254 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001255 }
1256}
1257
Jani Nikula676574d2015-05-28 15:43:53 +03001258/* Get a bit mask of pins that have triggered, and which ones may be long. */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001259static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001260 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001261 const u32 hpd[HPD_NUM_PINS],
1262 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001263{
Jani Nikula8c841e52015-06-18 13:06:17 +03001264 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001265 int i;
1266
1267 *pin_mask = 0;
1268 *long_mask = 0;
1269
Jani Nikula676574d2015-05-28 15:43:53 +03001270 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001271 if ((hpd[i] & hotplug_trigger) == 0)
1272 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001273
Jani Nikula8c841e52015-06-18 13:06:17 +03001274 *pin_mask |= BIT(i);
1275
1276 port = intel_hpd_pin_to_port(i);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001277 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001278 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001279 }
1280
1281 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1282 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1283
1284}
1285
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001286static void gmbus_irq_handler(struct drm_device *dev)
1287{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001289
Daniel Vetter28c70f12012-12-01 13:53:45 +01001290 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001291}
1292
Daniel Vetterce99c252012-12-01 13:53:47 +01001293static void dp_aux_irq_handler(struct drm_device *dev)
1294{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001295 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001296
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001297 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001298}
1299
Shuang He8bf1e9f2013-10-15 18:55:27 +01001300#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001301static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1302 uint32_t crc0, uint32_t crc1,
1303 uint32_t crc2, uint32_t crc3,
1304 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001305{
1306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1308 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001309 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001310
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001311 spin_lock(&pipe_crc->lock);
1312
Damien Lespiau0c912c72013-10-15 18:55:37 +01001313 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001314 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001315 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001316 return;
1317 }
1318
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001319 head = pipe_crc->head;
1320 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001321
1322 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001323 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001324 DRM_ERROR("CRC buffer overflowing\n");
1325 return;
1326 }
1327
1328 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001329
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001330 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001331 entry->crc[0] = crc0;
1332 entry->crc[1] = crc1;
1333 entry->crc[2] = crc2;
1334 entry->crc[3] = crc3;
1335 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001336
1337 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001338 pipe_crc->head = head;
1339
1340 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001341
1342 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001343}
Daniel Vetter277de952013-10-18 16:37:07 +02001344#else
1345static inline void
1346display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1347 uint32_t crc0, uint32_t crc1,
1348 uint32_t crc2, uint32_t crc3,
1349 uint32_t crc4) {}
1350#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001351
Daniel Vetter277de952013-10-18 16:37:07 +02001352
1353static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001354{
1355 struct drm_i915_private *dev_priv = dev->dev_private;
1356
Daniel Vetter277de952013-10-18 16:37:07 +02001357 display_pipe_crc_irq_handler(dev, pipe,
1358 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1359 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001360}
1361
Daniel Vetter277de952013-10-18 16:37:07 +02001362static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001363{
1364 struct drm_i915_private *dev_priv = dev->dev_private;
1365
Daniel Vetter277de952013-10-18 16:37:07 +02001366 display_pipe_crc_irq_handler(dev, pipe,
1367 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1368 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1369 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1370 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1371 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001372}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001373
Daniel Vetter277de952013-10-18 16:37:07 +02001374static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001375{
1376 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001377 uint32_t res1, res2;
1378
1379 if (INTEL_INFO(dev)->gen >= 3)
1380 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1381 else
1382 res1 = 0;
1383
1384 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1385 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1386 else
1387 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001388
Daniel Vetter277de952013-10-18 16:37:07 +02001389 display_pipe_crc_irq_handler(dev, pipe,
1390 I915_READ(PIPE_CRC_RES_RED(pipe)),
1391 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1392 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1393 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001394}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001395
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001396/* The RPS events need forcewake, so we add them to a work queue and mask their
1397 * IMR bits until the work is done. Other interrupts can be processed without
1398 * the work queue. */
1399static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001400{
Deepak Sa6706b42014-03-15 20:23:22 +05301401 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001402 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001403 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001404 if (dev_priv->rps.interrupts_enabled) {
1405 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1406 queue_work(dev_priv->wq, &dev_priv->rps.work);
1407 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001408 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001409 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001410
Imre Deakc9a9a262014-11-05 20:48:37 +02001411 if (INTEL_INFO(dev_priv)->gen >= 8)
1412 return;
1413
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001414 if (HAS_VEBOX(dev_priv->dev)) {
1415 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001416 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001417
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001418 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1419 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001420 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001421}
1422
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001423static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1424{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001425 if (!drm_handle_vblank(dev, pipe))
1426 return false;
1427
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001428 return true;
1429}
1430
Imre Deakc1874ed2014-02-04 21:35:46 +02001431static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1432{
1433 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001434 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001435 int pipe;
1436
Imre Deak58ead0d2014-02-04 21:35:47 +02001437 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001438 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001439 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001440 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001441
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001442 /*
1443 * PIPESTAT bits get signalled even when the interrupt is
1444 * disabled with the mask bits, and some of the status bits do
1445 * not generate interrupts at all (like the underrun bit). Hence
1446 * we need to be careful that we only handle what we want to
1447 * handle.
1448 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001449
1450 /* fifo underruns are filterered in the underrun handler. */
1451 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001452
1453 switch (pipe) {
1454 case PIPE_A:
1455 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1456 break;
1457 case PIPE_B:
1458 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1459 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001460 case PIPE_C:
1461 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1462 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001463 }
1464 if (iir & iir_bit)
1465 mask |= dev_priv->pipestat_irq_mask[pipe];
1466
1467 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001468 continue;
1469
1470 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001471 mask |= PIPESTAT_INT_ENABLE_MASK;
1472 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001473
1474 /*
1475 * Clear the PIPE*STAT regs before the IIR
1476 */
Imre Deak91d181d2014-02-10 18:42:49 +02001477 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1478 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001479 I915_WRITE(reg, pipe_stats[pipe]);
1480 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001481 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001482
Damien Lespiau055e3932014-08-18 13:49:10 +01001483 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001484 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1485 intel_pipe_handle_vblank(dev, pipe))
1486 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001487
Imre Deak579a9b02014-02-04 21:35:48 +02001488 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001489 intel_prepare_page_flip(dev, pipe);
1490 intel_finish_page_flip(dev, pipe);
1491 }
1492
1493 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1494 i9xx_pipe_crc_irq_handler(dev, pipe);
1495
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001496 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1497 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001498 }
1499
1500 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1501 gmbus_irq_handler(dev);
1502}
1503
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001504static void i9xx_hpd_irq_handler(struct drm_device *dev)
1505{
1506 struct drm_i915_private *dev_priv = dev->dev_private;
1507 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Jani Nikula676574d2015-05-28 15:43:53 +03001508 u32 pin_mask, long_mask;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001509
Jani Nikula0d2e4292015-05-27 15:03:39 +03001510 if (!hotplug_status)
1511 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001512
Jani Nikula0d2e4292015-05-27 15:03:39 +03001513 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1514 /*
1515 * Make sure hotplug status is cleared before we clear IIR, or else we
1516 * may miss hotplug events.
1517 */
1518 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001519
Jani Nikula0d2e4292015-05-27 15:03:39 +03001520 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1521 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001522
Imre Deakfd63e2a2015-07-21 15:32:44 -07001523 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1524 hotplug_trigger, hpd_status_g4x,
1525 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001526 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Jani Nikula369712e2015-05-27 15:03:40 +03001527
1528 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1529 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001530 } else {
1531 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001532
Imre Deakfd63e2a2015-07-21 15:32:44 -07001533 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1534 hotplug_trigger, hpd_status_g4x,
1535 i9xx_port_hotplug_long_detect);
Jani Nikula676574d2015-05-28 15:43:53 +03001536 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001537 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001538}
1539
Daniel Vetterff1f5252012-10-02 15:10:55 +02001540static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001541{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001542 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001544 u32 iir, gt_iir, pm_iir;
1545 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001546
Imre Deak2dd2a882015-02-24 11:14:30 +02001547 if (!intel_irqs_enabled(dev_priv))
1548 return IRQ_NONE;
1549
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001550 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001551 /* Find, clear, then process each source of interrupt */
1552
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001553 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001554 if (gt_iir)
1555 I915_WRITE(GTIIR, gt_iir);
1556
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001557 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001558 if (pm_iir)
1559 I915_WRITE(GEN6_PMIIR, pm_iir);
1560
1561 iir = I915_READ(VLV_IIR);
1562 if (iir) {
1563 /* Consume port before clearing IIR or we'll miss events */
1564 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1565 i9xx_hpd_irq_handler(dev);
1566 I915_WRITE(VLV_IIR, iir);
1567 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001568
1569 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1570 goto out;
1571
1572 ret = IRQ_HANDLED;
1573
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001574 if (gt_iir)
1575 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001576 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001577 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001578 /* Call regardless, as some status bits might not be
1579 * signalled in iir */
1580 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001581 }
1582
1583out:
1584 return ret;
1585}
1586
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001587static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1588{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001589 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001590 struct drm_i915_private *dev_priv = dev->dev_private;
1591 u32 master_ctl, iir;
1592 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001593
Imre Deak2dd2a882015-02-24 11:14:30 +02001594 if (!intel_irqs_enabled(dev_priv))
1595 return IRQ_NONE;
1596
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001597 for (;;) {
1598 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1599 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001600
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001601 if (master_ctl == 0 && iir == 0)
1602 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001603
Oscar Mateo27b6c122014-06-16 16:11:00 +01001604 ret = IRQ_HANDLED;
1605
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001606 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001607
Oscar Mateo27b6c122014-06-16 16:11:00 +01001608 /* Find, clear, then process each source of interrupt */
1609
1610 if (iir) {
1611 /* Consume port before clearing IIR or we'll miss events */
1612 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1613 i9xx_hpd_irq_handler(dev);
1614 I915_WRITE(VLV_IIR, iir);
1615 }
1616
Chris Wilson74cdb332015-04-07 16:21:05 +01001617 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001618
Oscar Mateo27b6c122014-06-16 16:11:00 +01001619 /* Call regardless, as some status bits might not be
1620 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001621 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001622
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001623 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1624 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001625 }
1626
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001627 return ret;
1628}
1629
Adam Jackson23e81d62012-06-06 15:45:44 -04001630static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001631{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001633 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001634 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001635
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301636 if (hotplug_trigger) {
1637 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001638
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301639 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1640 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1641
Imre Deakfd63e2a2015-07-21 15:32:44 -07001642 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1643 dig_hotplug_reg, hpd_ibx,
1644 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301645 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1646 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001647
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001648 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1649 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1650 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001651 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001652 port_name(port));
1653 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001654
Daniel Vetterce99c252012-12-01 13:53:47 +01001655 if (pch_iir & SDE_AUX_MASK)
1656 dp_aux_irq_handler(dev);
1657
Jesse Barnes776ad802011-01-04 15:09:39 -08001658 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001659 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001660
1661 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1662 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1663
1664 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1665 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1666
1667 if (pch_iir & SDE_POISON)
1668 DRM_ERROR("PCH poison interrupt\n");
1669
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001670 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001671 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001672 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1673 pipe_name(pipe),
1674 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001675
1676 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1677 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1678
1679 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1680 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1681
Jesse Barnes776ad802011-01-04 15:09:39 -08001682 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001683 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001684
1685 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001686 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001687}
1688
1689static void ivb_err_int_handler(struct drm_device *dev)
1690{
1691 struct drm_i915_private *dev_priv = dev->dev_private;
1692 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001693 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001694
Paulo Zanonide032bf2013-04-12 17:57:58 -03001695 if (err_int & ERR_INT_POISON)
1696 DRM_ERROR("Poison interrupt\n");
1697
Damien Lespiau055e3932014-08-18 13:49:10 +01001698 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001699 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1700 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001701
Daniel Vetter5a69b892013-10-16 22:55:52 +02001702 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1703 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001704 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001705 else
Daniel Vetter277de952013-10-18 16:37:07 +02001706 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001707 }
1708 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001709
Paulo Zanoni86642812013-04-12 17:57:57 -03001710 I915_WRITE(GEN7_ERR_INT, err_int);
1711}
1712
1713static void cpt_serr_int_handler(struct drm_device *dev)
1714{
1715 struct drm_i915_private *dev_priv = dev->dev_private;
1716 u32 serr_int = I915_READ(SERR_INT);
1717
Paulo Zanonide032bf2013-04-12 17:57:58 -03001718 if (serr_int & SERR_INT_POISON)
1719 DRM_ERROR("PCH poison interrupt\n");
1720
Paulo Zanoni86642812013-04-12 17:57:57 -03001721 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001722 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001723
1724 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001725 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001726
1727 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001728 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001729
1730 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001731}
1732
Adam Jackson23e81d62012-06-06 15:45:44 -04001733static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1734{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001735 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001736 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001737 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001738
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301739 if (hotplug_trigger) {
1740 u32 dig_hotplug_reg, pin_mask, long_mask;
Dave Airlie13cf5502014-06-18 11:29:35 +10001741
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301742 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1743 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Imre Deakfd63e2a2015-07-21 15:32:44 -07001744
1745 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746 dig_hotplug_reg, hpd_cpt,
1747 pch_port_hotplug_long_detect);
Sonika Jindalaaf5ec22015-07-08 17:07:47 +05301748 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1749 }
Daniel Vetter91d131d2013-06-27 17:52:14 +02001750
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001751 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1752 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1753 SDE_AUDIO_POWER_SHIFT_CPT);
1754 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1755 port_name(port));
1756 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001757
1758 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001759 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001760
1761 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001762 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001763
1764 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1765 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1766
1767 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1768 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1769
1770 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001771 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001772 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1773 pipe_name(pipe),
1774 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001775
1776 if (pch_iir & SDE_ERROR_CPT)
1777 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001778}
1779
Paulo Zanonic008bc62013-07-12 16:35:10 -03001780static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1781{
1782 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02001783 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03001784
1785 if (de_iir & DE_AUX_CHANNEL_A)
1786 dp_aux_irq_handler(dev);
1787
1788 if (de_iir & DE_GSE)
1789 intel_opregion_asle_intr(dev);
1790
Paulo Zanonic008bc62013-07-12 16:35:10 -03001791 if (de_iir & DE_POISON)
1792 DRM_ERROR("Poison interrupt\n");
1793
Damien Lespiau055e3932014-08-18 13:49:10 +01001794 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001795 if (de_iir & DE_PIPE_VBLANK(pipe) &&
1796 intel_pipe_handle_vblank(dev, pipe))
1797 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001798
Daniel Vetter40da17c22013-10-21 18:04:36 +02001799 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001800 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03001801
Daniel Vetter40da17c22013-10-21 18:04:36 +02001802 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1803 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001804
Daniel Vetter40da17c22013-10-21 18:04:36 +02001805 /* plane/pipes map 1:1 on ilk+ */
1806 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1807 intel_prepare_page_flip(dev, pipe);
1808 intel_finish_page_flip_plane(dev, pipe);
1809 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03001810 }
1811
1812 /* check event from PCH */
1813 if (de_iir & DE_PCH_EVENT) {
1814 u32 pch_iir = I915_READ(SDEIIR);
1815
1816 if (HAS_PCH_CPT(dev))
1817 cpt_irq_handler(dev, pch_iir);
1818 else
1819 ibx_irq_handler(dev, pch_iir);
1820
1821 /* should clear PCH hotplug event before clear CPU irq */
1822 I915_WRITE(SDEIIR, pch_iir);
1823 }
1824
1825 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1826 ironlake_rps_change_irq_handler(dev);
1827}
1828
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001829static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1830{
1831 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00001832 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001833
1834 if (de_iir & DE_ERR_INT_IVB)
1835 ivb_err_int_handler(dev);
1836
1837 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1838 dp_aux_irq_handler(dev);
1839
1840 if (de_iir & DE_GSE_IVB)
1841 intel_opregion_asle_intr(dev);
1842
Damien Lespiau055e3932014-08-18 13:49:10 +01001843 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001844 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1845 intel_pipe_handle_vblank(dev, pipe))
1846 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02001847
1848 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00001849 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1850 intel_prepare_page_flip(dev, pipe);
1851 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03001852 }
1853 }
1854
1855 /* check event from PCH */
1856 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1857 u32 pch_iir = I915_READ(SDEIIR);
1858
1859 cpt_irq_handler(dev, pch_iir);
1860
1861 /* clear PCH hotplug event before clear CPU irq */
1862 I915_WRITE(SDEIIR, pch_iir);
1863 }
1864}
1865
Oscar Mateo72c90f62014-06-16 16:10:57 +01001866/*
1867 * To handle irqs with the minimum potential races with fresh interrupts, we:
1868 * 1 - Disable Master Interrupt Control.
1869 * 2 - Find the source(s) of the interrupt.
1870 * 3 - Clear the Interrupt Identity bits (IIR).
1871 * 4 - Process the interrupt(s) that had bits set in the IIRs.
1872 * 5 - Re-enable Master Interrupt Control.
1873 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001874static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001875{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001876 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001877 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001878 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001879 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001880
Imre Deak2dd2a882015-02-24 11:14:30 +02001881 if (!intel_irqs_enabled(dev_priv))
1882 return IRQ_NONE;
1883
Paulo Zanoni86642812013-04-12 17:57:57 -03001884 /* We get interrupts on unclaimed registers, so check for this before we
1885 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01001886 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03001887
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001888 /* disable master interrupt before clearing iir */
1889 de_ier = I915_READ(DEIER);
1890 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03001891 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01001892
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001893 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1894 * interrupts will will be stored on its back queue, and then we'll be
1895 * able to process them after we restore SDEIER (as soon as we restore
1896 * it, we'll get an interrupt if SDEIIR still has something to process
1897 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001898 if (!HAS_PCH_NOP(dev)) {
1899 sde_ier = I915_READ(SDEIER);
1900 I915_WRITE(SDEIER, 0);
1901 POSTING_READ(SDEIER);
1902 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001903
Oscar Mateo72c90f62014-06-16 16:10:57 +01001904 /* Find, clear, then process each source of interrupt */
1905
Chris Wilson0e434062012-05-09 21:45:44 +01001906 gt_iir = I915_READ(GTIIR);
1907 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001908 I915_WRITE(GTIIR, gt_iir);
1909 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001910 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001911 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03001912 else
1913 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001914 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001915
1916 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001917 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01001918 I915_WRITE(DEIIR, de_iir);
1919 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001920 if (INTEL_INFO(dev)->gen >= 7)
1921 ivb_display_irq_handler(dev, de_iir);
1922 else
1923 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001924 }
1925
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001926 if (INTEL_INFO(dev)->gen >= 6) {
1927 u32 pm_iir = I915_READ(GEN6_PMIIR);
1928 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001929 I915_WRITE(GEN6_PMIIR, pm_iir);
1930 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01001931 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001932 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001933 }
1934
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001935 I915_WRITE(DEIER, de_ier);
1936 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001937 if (!HAS_PCH_NOP(dev)) {
1938 I915_WRITE(SDEIER, sde_ier);
1939 POSTING_READ(SDEIER);
1940 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001941
1942 return ret;
1943}
1944
Shashank Sharmad04a4922014-08-22 17:40:41 +05301945static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1946{
1947 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula676574d2015-05-28 15:43:53 +03001948 u32 hp_control, hp_trigger;
1949 u32 pin_mask, long_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05301950
1951 /* Get the status */
1952 hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
1953 hp_control = I915_READ(BXT_HOTPLUG_CTL);
1954
1955 /* Hotplug not enabled ? */
1956 if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
1957 DRM_ERROR("Interrupt when HPD disabled\n");
1958 return;
1959 }
1960
Shashank Sharmad04a4922014-08-22 17:40:41 +05301961 /* Clear sticky bits in hpd status */
1962 I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
Jani Nikula475c2e32015-05-28 15:43:54 +03001963
Imre Deakfd63e2a2015-07-21 15:32:44 -07001964 intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
1965 hpd_bxt, pch_port_hotplug_long_detect);
Jani Nikula475c2e32015-05-28 15:43:54 +03001966 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05301967}
1968
Ben Widawskyabd58f02013-11-02 21:07:09 -07001969static irqreturn_t gen8_irq_handler(int irq, void *arg)
1970{
1971 struct drm_device *dev = arg;
1972 struct drm_i915_private *dev_priv = dev->dev_private;
1973 u32 master_ctl;
1974 irqreturn_t ret = IRQ_NONE;
1975 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01001976 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00001977 u32 aux_mask = GEN8_AUX_CHANNEL_A;
1978
Imre Deak2dd2a882015-02-24 11:14:30 +02001979 if (!intel_irqs_enabled(dev_priv))
1980 return IRQ_NONE;
1981
Jesse Barnes88e04702014-11-13 17:51:48 +00001982 if (IS_GEN9(dev))
1983 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
1984 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001985
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001986 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001987 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1988 if (!master_ctl)
1989 return IRQ_NONE;
1990
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001991 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001992
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001993 /* Find, clear, then process each source of interrupt */
1994
Chris Wilson74cdb332015-04-07 16:21:05 +01001995 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001996
1997 if (master_ctl & GEN8_DE_MISC_IRQ) {
1998 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001999 if (tmp) {
2000 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2001 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002002 if (tmp & GEN8_DE_MISC_GSE)
2003 intel_opregion_asle_intr(dev);
2004 else
2005 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002006 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002007 else
2008 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002009 }
2010
Daniel Vetter6d766f02013-11-07 14:49:55 +01002011 if (master_ctl & GEN8_DE_PORT_IRQ) {
2012 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002013 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302014 bool found = false;
2015
Daniel Vetter6d766f02013-11-07 14:49:55 +01002016 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2017 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002018
Shashank Sharmad04a4922014-08-22 17:40:41 +05302019 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002020 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302021 found = true;
2022 }
2023
2024 if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2025 bxt_hpd_handler(dev, tmp);
2026 found = true;
2027 }
2028
Shashank Sharma9e637432014-08-22 17:40:43 +05302029 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2030 gmbus_irq_handler(dev);
2031 found = true;
2032 }
2033
Shashank Sharmad04a4922014-08-22 17:40:41 +05302034 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002035 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002036 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002037 else
2038 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002039 }
2040
Damien Lespiau055e3932014-08-18 13:49:10 +01002041 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002042 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002043
Daniel Vetterc42664c2013-11-07 11:05:40 +01002044 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2045 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002046
Daniel Vetterc42664c2013-11-07 11:05:40 +01002047 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002048 if (pipe_iir) {
2049 ret = IRQ_HANDLED;
2050 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002051
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002052 if (pipe_iir & GEN8_PIPE_VBLANK &&
2053 intel_pipe_handle_vblank(dev, pipe))
2054 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002055
Damien Lespiau770de832014-03-20 20:45:01 +00002056 if (IS_GEN9(dev))
2057 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2058 else
2059 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2060
2061 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002062 intel_prepare_page_flip(dev, pipe);
2063 intel_finish_page_flip_plane(dev, pipe);
2064 }
2065
2066 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2067 hsw_pipe_crc_irq_handler(dev, pipe);
2068
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002069 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2070 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2071 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002072
Damien Lespiau770de832014-03-20 20:45:01 +00002073
2074 if (IS_GEN9(dev))
2075 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2076 else
2077 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2078
2079 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002080 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2081 pipe_name(pipe),
2082 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002083 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002084 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2085 }
2086
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302087 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2088 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002089 /*
2090 * FIXME(BDW): Assume for now that the new interrupt handling
2091 * scheme also closed the SDE interrupt handling race we've seen
2092 * on older pch-split platforms. But this needs testing.
2093 */
2094 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002095 if (pch_iir) {
2096 I915_WRITE(SDEIIR, pch_iir);
2097 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002098 cpt_irq_handler(dev, pch_iir);
2099 } else
2100 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2101
Daniel Vetter92d03a82013-11-07 11:05:43 +01002102 }
2103
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002104 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2105 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002106
2107 return ret;
2108}
2109
Daniel Vetter17e1df02013-09-08 21:57:13 +02002110static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2111 bool reset_completed)
2112{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002113 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002114 int i;
2115
2116 /*
2117 * Notify all waiters for GPU completion events that reset state has
2118 * been changed, and that they need to restart their wait after
2119 * checking for potential errors (and bail out to drop locks if there is
2120 * a gpu reset pending so that i915_error_work_func can acquire them).
2121 */
2122
2123 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2124 for_each_ring(ring, dev_priv, i)
2125 wake_up_all(&ring->irq_queue);
2126
2127 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2128 wake_up_all(&dev_priv->pending_flip_queue);
2129
2130 /*
2131 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2132 * reset state is cleared.
2133 */
2134 if (reset_completed)
2135 wake_up_all(&dev_priv->gpu_error.reset_queue);
2136}
2137
Jesse Barnes8a905232009-07-11 16:48:03 -04002138/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002139 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002140 *
2141 * Fire an error uevent so userspace can see that a hang or error
2142 * was detected.
2143 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002144static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002145{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002146 struct drm_i915_private *dev_priv = to_i915(dev);
2147 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002148 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2149 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2150 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002151 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002152
Dave Airlie5bdebb12013-10-11 14:07:25 +10002153 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002154
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002155 /*
2156 * Note that there's only one work item which does gpu resets, so we
2157 * need not worry about concurrent gpu resets potentially incrementing
2158 * error->reset_counter twice. We only need to take care of another
2159 * racing irq/hangcheck declaring the gpu dead for a second time. A
2160 * quick check for that is good enough: schedule_work ensures the
2161 * correct ordering between hang detection and this work item, and since
2162 * the reset in-progress bit is only ever set by code outside of this
2163 * work we don't need to worry about any other races.
2164 */
2165 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002166 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002167 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002168 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002169
Daniel Vetter17e1df02013-09-08 21:57:13 +02002170 /*
Imre Deakf454c692014-04-23 01:09:04 +03002171 * In most cases it's guaranteed that we get here with an RPM
2172 * reference held, for example because there is a pending GPU
2173 * request that won't finish until the reset is done. This
2174 * isn't the case at least when we get here by doing a
2175 * simulated reset via debugs, so get an RPM reference.
2176 */
2177 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002178
2179 intel_prepare_reset(dev);
2180
Imre Deakf454c692014-04-23 01:09:04 +03002181 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002182 * All state reset _must_ be completed before we update the
2183 * reset counter, for otherwise waiters might miss the reset
2184 * pending state and not properly drop locks, resulting in
2185 * deadlocks with the reset work.
2186 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002187 ret = i915_reset(dev);
2188
Ville Syrjälä75147472014-11-24 18:28:11 +02002189 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002190
Imre Deakf454c692014-04-23 01:09:04 +03002191 intel_runtime_pm_put(dev_priv);
2192
Daniel Vetterf69061b2012-12-06 09:01:42 +01002193 if (ret == 0) {
2194 /*
2195 * After all the gem state is reset, increment the reset
2196 * counter and wake up everyone waiting for the reset to
2197 * complete.
2198 *
2199 * Since unlock operations are a one-sided barrier only,
2200 * we need to insert a barrier here to order any seqno
2201 * updates before
2202 * the counter increment.
2203 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002204 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002205 atomic_inc(&dev_priv->gpu_error.reset_counter);
2206
Dave Airlie5bdebb12013-10-11 14:07:25 +10002207 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002208 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002209 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002210 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002211 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002212
Daniel Vetter17e1df02013-09-08 21:57:13 +02002213 /*
2214 * Note: The wake_up also serves as a memory barrier so that
2215 * waiters see the update value of the reset counter atomic_t.
2216 */
2217 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002218 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002219}
2220
Chris Wilson35aed2e2010-05-27 13:18:12 +01002221static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002222{
2223 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002224 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002225 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002226 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002227
Chris Wilson35aed2e2010-05-27 13:18:12 +01002228 if (!eir)
2229 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002230
Joe Perchesa70491c2012-03-18 13:00:11 -07002231 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002232
Ben Widawskybd9854f2012-08-23 15:18:09 -07002233 i915_get_extra_instdone(dev, instdone);
2234
Jesse Barnes8a905232009-07-11 16:48:03 -04002235 if (IS_G4X(dev)) {
2236 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2237 u32 ipeir = I915_READ(IPEIR_I965);
2238
Joe Perchesa70491c2012-03-18 13:00:11 -07002239 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2240 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002241 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2242 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002243 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002244 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002245 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002246 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002247 }
2248 if (eir & GM45_ERROR_PAGE_TABLE) {
2249 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002250 pr_err("page table error\n");
2251 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002252 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002253 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002254 }
2255 }
2256
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002257 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002258 if (eir & I915_ERROR_PAGE_TABLE) {
2259 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002260 pr_err("page table error\n");
2261 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002262 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002263 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002264 }
2265 }
2266
2267 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002268 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002269 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002270 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002271 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002272 /* pipestat has already been acked */
2273 }
2274 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002275 pr_err("instruction error\n");
2276 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002277 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2278 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002279 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002280 u32 ipeir = I915_READ(IPEIR);
2281
Joe Perchesa70491c2012-03-18 13:00:11 -07002282 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2283 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002284 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002285 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002286 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002287 } else {
2288 u32 ipeir = I915_READ(IPEIR_I965);
2289
Joe Perchesa70491c2012-03-18 13:00:11 -07002290 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2291 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002292 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002293 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002294 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002295 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002296 }
2297 }
2298
2299 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002300 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002301 eir = I915_READ(EIR);
2302 if (eir) {
2303 /*
2304 * some errors might have become stuck,
2305 * mask them.
2306 */
2307 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2308 I915_WRITE(EMR, I915_READ(EMR) | eir);
2309 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2310 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002311}
2312
2313/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002314 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002315 * @dev: drm device
2316 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002317 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002318 * dump it to the syslog. Also call i915_capture_error_state() to make
2319 * sure we get a record and make it available in debugfs. Fire a uevent
2320 * so userspace knows something bad happened (should trigger collection
2321 * of a ring dump etc.).
2322 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002323void i915_handle_error(struct drm_device *dev, bool wedged,
2324 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002325{
2326 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002327 va_list args;
2328 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002329
Mika Kuoppala58174462014-02-25 17:11:26 +02002330 va_start(args, fmt);
2331 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2332 va_end(args);
2333
2334 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002335 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002336
Ben Gamariba1234d2009-09-14 17:48:47 -04002337 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002338 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2339 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002340
Ben Gamari11ed50e2009-09-14 17:48:45 -04002341 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002342 * Wakeup waiting processes so that the reset function
2343 * i915_reset_and_wakeup doesn't deadlock trying to grab
2344 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002345 * processes will see a reset in progress and back off,
2346 * releasing their locks and then wait for the reset completion.
2347 * We must do this for _all_ gpu waiters that might hold locks
2348 * that the reset work needs to acquire.
2349 *
2350 * Note: The wake_up serves as the required memory barrier to
2351 * ensure that the waiters see the updated value of the reset
2352 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002353 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002354 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002355 }
2356
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002357 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002358}
2359
Keith Packard42f52ef2008-10-18 19:39:29 -07002360/* Called from drm generic code, passed 'crtc' which
2361 * we use as a pipe index
2362 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002363static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002364{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002365 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002366 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002367
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002368 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002369 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002370 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002371 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002372 else
Keith Packard7c463582008-11-04 02:03:27 -08002373 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002374 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002375 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002376
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002377 return 0;
2378}
2379
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002380static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002381{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002383 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002384 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002385 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002386
Jesse Barnesf796cf82011-04-07 13:58:17 -07002387 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002388 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002389 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2390
2391 return 0;
2392}
2393
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002394static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2395{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002396 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002397 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002398
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002399 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002400 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002401 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002402 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2403
2404 return 0;
2405}
2406
Ben Widawskyabd58f02013-11-02 21:07:09 -07002407static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2408{
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002411
Ben Widawskyabd58f02013-11-02 21:07:09 -07002412 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002413 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2414 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2415 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002416 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2417 return 0;
2418}
2419
Keith Packard42f52ef2008-10-18 19:39:29 -07002420/* Called from drm generic code, passed 'crtc' which
2421 * we use as a pipe index
2422 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002423static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002424{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002425 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002426 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002427
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002428 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002429 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002430 PIPE_VBLANK_INTERRUPT_STATUS |
2431 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002432 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2433}
2434
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002435static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002436{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002437 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002438 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002439 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002440 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002441
2442 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002443 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002444 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2445}
2446
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002447static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2448{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002449 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002450 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002451
2452 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002453 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002454 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002455 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2456}
2457
Ben Widawskyabd58f02013-11-02 21:07:09 -07002458static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2459{
2460 struct drm_i915_private *dev_priv = dev->dev_private;
2461 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002462
Ben Widawskyabd58f02013-11-02 21:07:09 -07002463 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002464 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2465 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2466 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002467 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2468}
2469
Chris Wilson9107e9d2013-06-10 11:20:20 +01002470static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002471ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002472{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002473 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002474 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002475}
2476
Daniel Vettera028c4b2014-03-15 00:08:56 +01002477static bool
2478ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2479{
2480 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002481 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002482 } else {
2483 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2484 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2485 MI_SEMAPHORE_REGISTER);
2486 }
2487}
2488
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002489static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002490semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002491{
2492 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002493 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002494 int i;
2495
2496 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002497 for_each_ring(signaller, dev_priv, i) {
2498 if (ring == signaller)
2499 continue;
2500
2501 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2502 return signaller;
2503 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002504 } else {
2505 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2506
2507 for_each_ring(signaller, dev_priv, i) {
2508 if(ring == signaller)
2509 continue;
2510
Ben Widawskyebc348b2014-04-29 14:52:28 -07002511 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002512 return signaller;
2513 }
2514 }
2515
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002516 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2517 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002518
2519 return NULL;
2520}
2521
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522static struct intel_engine_cs *
2523semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002524{
2525 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002526 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002527 u64 offset = 0;
2528 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002529
2530 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002531 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002532 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002533
Daniel Vetter88fe4292014-03-15 00:08:55 +01002534 /*
2535 * HEAD is likely pointing to the dword after the actual command,
2536 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002537 * or 4 dwords depending on the semaphore wait command size.
2538 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002539 * point at at batch, and semaphores are always emitted into the
2540 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002541 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002542 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002543 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002544
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002545 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002546 /*
2547 * Be paranoid and presume the hw has gone off into the wild -
2548 * our ring is smaller than what the hardware (and hence
2549 * HEAD_ADDR) allows. Also handles wrap-around.
2550 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002551 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002552
2553 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002554 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002555 if (cmd == ipehr)
2556 break;
2557
Daniel Vetter88fe4292014-03-15 00:08:55 +01002558 head -= 4;
2559 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002560
Daniel Vetter88fe4292014-03-15 00:08:55 +01002561 if (!i)
2562 return NULL;
2563
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002564 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002565 if (INTEL_INFO(ring->dev)->gen >= 8) {
2566 offset = ioread32(ring->buffer->virtual_start + head + 12);
2567 offset <<= 32;
2568 offset = ioread32(ring->buffer->virtual_start + head + 8);
2569 }
2570 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002571}
2572
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002573static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002574{
2575 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002576 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002577 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002578
Chris Wilson4be17382014-06-06 10:22:29 +01002579 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002580
2581 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002582 if (signaller == NULL)
2583 return -1;
2584
2585 /* Prevent pathological recursion due to driver bugs */
2586 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002587 return -1;
2588
Chris Wilson4be17382014-06-06 10:22:29 +01002589 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2590 return 1;
2591
Chris Wilsona0d036b2014-07-19 12:40:42 +01002592 /* cursory check for an unkickable deadlock */
2593 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2594 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002595 return -1;
2596
2597 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002598}
2599
2600static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2601{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002602 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002603 int i;
2604
2605 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002606 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002607}
2608
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002609static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002610ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611{
2612 struct drm_device *dev = ring->dev;
2613 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002614 u32 tmp;
2615
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002616 if (acthd != ring->hangcheck.acthd) {
2617 if (acthd > ring->hangcheck.max_acthd) {
2618 ring->hangcheck.max_acthd = acthd;
2619 return HANGCHECK_ACTIVE;
2620 }
2621
2622 return HANGCHECK_ACTIVE_LOOP;
2623 }
Chris Wilson6274f212013-06-10 11:20:21 +01002624
Chris Wilson9107e9d2013-06-10 11:20:20 +01002625 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002626 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002627
2628 /* Is the chip hanging on a WAIT_FOR_EVENT?
2629 * If so we can simply poke the RB_WAIT bit
2630 * and break the hang. This should work on
2631 * all but the second generation chipsets.
2632 */
2633 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002634 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002635 i915_handle_error(dev, false,
2636 "Kicking stuck wait on %s",
2637 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002638 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002639 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002640 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002641
Chris Wilson6274f212013-06-10 11:20:21 +01002642 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2643 switch (semaphore_passed(ring)) {
2644 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002645 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002646 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002647 i915_handle_error(dev, false,
2648 "Kicking stuck semaphore on %s",
2649 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002650 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002651 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002652 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002653 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002654 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002655 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002656
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002657 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002658}
2659
Chris Wilson737b1502015-01-26 18:03:03 +02002660/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002661 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002662 * batchbuffers in a long time. We keep track per ring seqno progress and
2663 * if there are no progress, hangcheck score for that ring is increased.
2664 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2665 * we kick the ring. If we see no progress on three subsequent calls
2666 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002667 */
Chris Wilson737b1502015-01-26 18:03:03 +02002668static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002669{
Chris Wilson737b1502015-01-26 18:03:03 +02002670 struct drm_i915_private *dev_priv =
2671 container_of(work, typeof(*dev_priv),
2672 gpu_error.hangcheck_work.work);
2673 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002674 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002675 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002676 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002677 bool stuck[I915_NUM_RINGS] = { 0 };
2678#define BUSY 1
2679#define KICK 5
2680#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002681
Jani Nikulad330a952014-01-21 11:24:25 +02002682 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002683 return;
2684
Chris Wilsonb4519512012-05-11 14:29:30 +01002685 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002686 u64 acthd;
2687 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002688 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002689
Chris Wilson6274f212013-06-10 11:20:21 +01002690 semaphore_clear_deadlocks(dev_priv);
2691
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002692 seqno = ring->get_seqno(ring, false);
2693 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002694
Chris Wilson9107e9d2013-06-10 11:20:20 +01002695 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002696 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002697 ring->hangcheck.action = HANGCHECK_IDLE;
2698
Chris Wilson9107e9d2013-06-10 11:20:20 +01002699 if (waitqueue_active(&ring->irq_queue)) {
2700 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002701 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002702 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2703 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2704 ring->name);
2705 else
2706 DRM_INFO("Fake missed irq on %s\n",
2707 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002708 wake_up_all(&ring->irq_queue);
2709 }
2710 /* Safeguard against driver failure */
2711 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002712 } else
2713 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002714 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002715 /* We always increment the hangcheck score
2716 * if the ring is busy and still processing
2717 * the same request, so that no single request
2718 * can run indefinitely (such as a chain of
2719 * batches). The only time we do not increment
2720 * the hangcheck score on this ring, if this
2721 * ring is in a legitimate wait for another
2722 * ring. In that case the waiting ring is a
2723 * victim and we want to be sure we catch the
2724 * right culprit. Then every time we do kick
2725 * the ring, add a small increment to the
2726 * score so that we can catch a batch that is
2727 * being repeatedly kicked and so responsible
2728 * for stalling the machine.
2729 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002730 ring->hangcheck.action = ring_stuck(ring,
2731 acthd);
2732
2733 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002734 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002735 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002736 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002737 break;
2738 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002739 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002740 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002741 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002742 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002743 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002744 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002745 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002746 stuck[i] = true;
2747 break;
2748 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002749 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002750 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002751 ring->hangcheck.action = HANGCHECK_ACTIVE;
2752
Chris Wilson9107e9d2013-06-10 11:20:20 +01002753 /* Gradually reduce the count so that we catch DoS
2754 * attempts across multiple batches.
2755 */
2756 if (ring->hangcheck.score > 0)
2757 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002758
2759 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002760 }
2761
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002762 ring->hangcheck.seqno = seqno;
2763 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002764 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002765 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002766
Mika Kuoppala92cab732013-05-24 17:16:07 +03002767 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002768 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002769 DRM_INFO("%s on %s\n",
2770 stuck[i] ? "stuck" : "no progress",
2771 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002772 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002773 }
2774 }
2775
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002776 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002777 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002778
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002779 if (busy_count)
2780 /* Reset timer case chip hangs without another request
2781 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002782 i915_queue_hangcheck(dev);
2783}
2784
2785void i915_queue_hangcheck(struct drm_device *dev)
2786{
Chris Wilson737b1502015-01-26 18:03:03 +02002787 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002788
Jani Nikulad330a952014-01-21 11:24:25 +02002789 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002790 return;
2791
Chris Wilson737b1502015-01-26 18:03:03 +02002792 /* Don't continually defer the hangcheck so that it is always run at
2793 * least once after work has been scheduled on any ring. Otherwise,
2794 * we will ignore a hung ring if a second ring is kept busy.
2795 */
2796
2797 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2798 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002799}
2800
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002801static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002802{
2803 struct drm_i915_private *dev_priv = dev->dev_private;
2804
2805 if (HAS_PCH_NOP(dev))
2806 return;
2807
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002808 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002809
2810 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2811 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002812}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002813
Paulo Zanoni622364b2014-04-01 15:37:22 -03002814/*
2815 * SDEIER is also touched by the interrupt handler to work around missed PCH
2816 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2817 * instead we unconditionally enable all PCH interrupt sources here, but then
2818 * only unmask them as needed with SDEIMR.
2819 *
2820 * This function needs to be called before interrupts are enabled.
2821 */
2822static void ibx_irq_pre_postinstall(struct drm_device *dev)
2823{
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825
2826 if (HAS_PCH_NOP(dev))
2827 return;
2828
2829 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002830 I915_WRITE(SDEIER, 0xffffffff);
2831 POSTING_READ(SDEIER);
2832}
2833
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002834static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002835{
2836 struct drm_i915_private *dev_priv = dev->dev_private;
2837
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002838 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03002839 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002840 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002841}
2842
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843/* drm_dma.h hooks
2844*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03002845static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002846{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002847 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002848
Paulo Zanoni0c841212014-04-01 15:37:27 -03002849 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002850
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002851 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03002852 if (IS_GEN7(dev))
2853 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002854
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002855 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002856
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002857 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07002858}
2859
Ville Syrjälä70591a42014-10-30 19:42:58 +02002860static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2861{
2862 enum pipe pipe;
2863
2864 I915_WRITE(PORT_HOTPLUG_EN, 0);
2865 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2866
2867 for_each_pipe(dev_priv, pipe)
2868 I915_WRITE(PIPESTAT(pipe), 0xffff);
2869
2870 GEN5_IRQ_RESET(VLV_);
2871}
2872
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002873static void valleyview_irq_preinstall(struct drm_device *dev)
2874{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002876
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002877 /* VLV magic */
2878 I915_WRITE(VLV_IMR, 0);
2879 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2880 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2881 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2882
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03002883 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002884
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02002885 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002886
Ville Syrjälä70591a42014-10-30 19:42:58 +02002887 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002888}
2889
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002890static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2891{
2892 GEN8_IRQ_RESET_NDX(GT, 0);
2893 GEN8_IRQ_RESET_NDX(GT, 1);
2894 GEN8_IRQ_RESET_NDX(GT, 2);
2895 GEN8_IRQ_RESET_NDX(GT, 3);
2896}
2897
Paulo Zanoni823f6b32014-04-01 15:37:26 -03002898static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002899{
2900 struct drm_i915_private *dev_priv = dev->dev_private;
2901 int pipe;
2902
Ben Widawskyabd58f02013-11-02 21:07:09 -07002903 I915_WRITE(GEN8_MASTER_IRQ, 0);
2904 POSTING_READ(GEN8_MASTER_IRQ);
2905
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002906 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002907
Damien Lespiau055e3932014-08-18 13:49:10 +01002908 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002909 if (intel_display_power_is_enabled(dev_priv,
2910 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03002911 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002912
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002913 GEN5_IRQ_RESET(GEN8_DE_PORT_);
2914 GEN5_IRQ_RESET(GEN8_DE_MISC_);
2915 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002916
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302917 if (HAS_PCH_SPLIT(dev))
2918 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002919}
Ben Widawskyabd58f02013-11-02 21:07:09 -07002920
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00002921void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2922 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002923{
Paulo Zanoni1180e202014-10-07 18:02:52 -03002924 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002925
Daniel Vetter13321782014-09-15 14:55:29 +02002926 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00002927 if (pipe_mask & 1 << PIPE_A)
2928 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2929 dev_priv->de_irq_mask[PIPE_A],
2930 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00002931 if (pipe_mask & 1 << PIPE_B)
2932 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
2933 dev_priv->de_irq_mask[PIPE_B],
2934 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
2935 if (pipe_mask & 1 << PIPE_C)
2936 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
2937 dev_priv->de_irq_mask[PIPE_C],
2938 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02002939 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03002940}
2941
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002942static void cherryview_irq_preinstall(struct drm_device *dev)
2943{
2944 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002945
2946 I915_WRITE(GEN8_MASTER_IRQ, 0);
2947 POSTING_READ(GEN8_MASTER_IRQ);
2948
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02002949 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002950
2951 GEN5_IRQ_RESET(GEN8_PCU_);
2952
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002953 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2954
Ville Syrjälä70591a42014-10-30 19:42:58 +02002955 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002956}
2957
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002958static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002959{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002960 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002961 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02002962 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07002963
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002964 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002965 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01002966 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03002967 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002968 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002969 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02002970 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01002971 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03002972 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02002973 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002974 }
2975
Daniel Vetterfee884e2013-07-04 23:35:21 +02002976 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002977
2978 /*
2979 * Enable digital hotplug on the PCH, and configure the DP short pulse
2980 * duration to 2ms (which is the minimum in the Display Port spec)
2981 *
2982 * This register is the same on all known PCH chips.
2983 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002984 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2985 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2986 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2987 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2988 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2989 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2990}
2991
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02002992static void bxt_hpd_irq_setup(struct drm_device *dev)
2993{
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995 struct intel_encoder *intel_encoder;
2996 u32 hotplug_port = 0;
2997 u32 hotplug_ctrl;
2998
2999 /* Now, enable HPD */
3000 for_each_intel_encoder(dev, intel_encoder) {
Jani Nikula5fcece82015-05-27 15:03:42 +03003001 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003002 == HPD_ENABLED)
3003 hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3004 }
3005
3006 /* Mask all HPD control bits */
3007 hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3008
3009 /* Enable requested port in hotplug control */
3010 /* TODO: implement (short) HPD support on port A */
3011 WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3012 if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3013 hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3014 if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3015 hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3016 I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3017
3018 /* Unmask DDI hotplug in IMR */
3019 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3020 I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3021
3022 /* Enable DDI hotplug in IER */
3023 hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3024 I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3025 POSTING_READ(GEN8_DE_PORT_IER);
3026}
3027
Paulo Zanonid46da432013-02-08 17:35:15 -02003028static void ibx_irq_postinstall(struct drm_device *dev)
3029{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003031 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003032
Daniel Vetter692a04c2013-05-29 21:43:05 +02003033 if (HAS_PCH_NOP(dev))
3034 return;
3035
Paulo Zanoni105b1222014-04-01 15:37:17 -03003036 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003037 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003038 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003039 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003040
Paulo Zanoni337ba012014-04-01 15:37:16 -03003041 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003042 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003043}
3044
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003045static void gen5_gt_irq_postinstall(struct drm_device *dev)
3046{
3047 struct drm_i915_private *dev_priv = dev->dev_private;
3048 u32 pm_irqs, gt_irqs;
3049
3050 pm_irqs = gt_irqs = 0;
3051
3052 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003053 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003054 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003055 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3056 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003057 }
3058
3059 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3060 if (IS_GEN5(dev)) {
3061 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3062 ILK_BSD_USER_INTERRUPT;
3063 } else {
3064 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3065 }
3066
Paulo Zanoni35079892014-04-01 15:37:15 -03003067 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003068
3069 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003070 /*
3071 * RPS interrupts will get enabled/disabled on demand when RPS
3072 * itself is enabled/disabled.
3073 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003074 if (HAS_VEBOX(dev))
3075 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3076
Paulo Zanoni605cd252013-08-06 18:57:15 -03003077 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003078 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003079 }
3080}
3081
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003082static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003083{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003084 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003085 u32 display_mask, extra_mask;
3086
3087 if (INTEL_INFO(dev)->gen >= 7) {
3088 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3089 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3090 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003091 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003092 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003093 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003094 } else {
3095 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3096 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003097 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003098 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3099 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003100 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3101 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003102 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003103
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003104 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003105
Paulo Zanoni0c841212014-04-01 15:37:27 -03003106 I915_WRITE(HWSTAM, 0xeffe);
3107
Paulo Zanoni622364b2014-04-01 15:37:22 -03003108 ibx_irq_pre_postinstall(dev);
3109
Paulo Zanoni35079892014-04-01 15:37:15 -03003110 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003111
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003112 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003113
Paulo Zanonid46da432013-02-08 17:35:15 -02003114 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003115
Jesse Barnesf97108d2010-01-29 11:27:07 -08003116 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003117 /* Enable PCU event interrupts
3118 *
3119 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003120 * setup is guaranteed to run in single-threaded context. But we
3121 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003122 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003123 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003124 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003125 }
3126
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003127 return 0;
3128}
3129
Imre Deakf8b79e52014-03-04 19:23:07 +02003130static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3131{
3132 u32 pipestat_mask;
3133 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003134 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003135
3136 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3137 PIPE_FIFO_UNDERRUN_STATUS;
3138
Ville Syrjälä120dda42014-10-30 19:42:57 +02003139 for_each_pipe(dev_priv, pipe)
3140 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003141 POSTING_READ(PIPESTAT(PIPE_A));
3142
3143 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3144 PIPE_CRC_DONE_INTERRUPT_STATUS;
3145
Ville Syrjälä120dda42014-10-30 19:42:57 +02003146 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3147 for_each_pipe(dev_priv, pipe)
3148 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003149
3150 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3151 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3152 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003153 if (IS_CHERRYVIEW(dev_priv))
3154 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003155 dev_priv->irq_mask &= ~iir_mask;
3156
3157 I915_WRITE(VLV_IIR, iir_mask);
3158 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003159 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003160 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3161 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003162}
3163
3164static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3165{
3166 u32 pipestat_mask;
3167 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003168 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003169
3170 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3171 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003172 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003173 if (IS_CHERRYVIEW(dev_priv))
3174 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003175
3176 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003177 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003178 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003179 I915_WRITE(VLV_IIR, iir_mask);
3180 I915_WRITE(VLV_IIR, iir_mask);
3181 POSTING_READ(VLV_IIR);
3182
3183 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3184 PIPE_CRC_DONE_INTERRUPT_STATUS;
3185
Ville Syrjälä120dda42014-10-30 19:42:57 +02003186 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3187 for_each_pipe(dev_priv, pipe)
3188 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003189
3190 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3191 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003192
3193 for_each_pipe(dev_priv, pipe)
3194 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003195 POSTING_READ(PIPESTAT(PIPE_A));
3196}
3197
3198void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3199{
3200 assert_spin_locked(&dev_priv->irq_lock);
3201
3202 if (dev_priv->display_irqs_enabled)
3203 return;
3204
3205 dev_priv->display_irqs_enabled = true;
3206
Imre Deak950eaba2014-09-08 15:21:09 +03003207 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003208 valleyview_display_irqs_install(dev_priv);
3209}
3210
3211void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3212{
3213 assert_spin_locked(&dev_priv->irq_lock);
3214
3215 if (!dev_priv->display_irqs_enabled)
3216 return;
3217
3218 dev_priv->display_irqs_enabled = false;
3219
Imre Deak950eaba2014-09-08 15:21:09 +03003220 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003221 valleyview_display_irqs_uninstall(dev_priv);
3222}
3223
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003224static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003225{
Imre Deakf8b79e52014-03-04 19:23:07 +02003226 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003227
Daniel Vetter20afbda2012-12-11 14:05:07 +01003228 I915_WRITE(PORT_HOTPLUG_EN, 0);
3229 POSTING_READ(PORT_HOTPLUG_EN);
3230
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003231 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003232 I915_WRITE(VLV_IIR, 0xffffffff);
3233 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3234 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3235 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003236
Daniel Vetterb79480b2013-06-27 17:52:10 +02003237 /* Interrupt setup is already guaranteed to be single-threaded, this is
3238 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003239 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003240 if (dev_priv->display_irqs_enabled)
3241 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003242 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003243}
3244
3245static int valleyview_irq_postinstall(struct drm_device *dev)
3246{
3247 struct drm_i915_private *dev_priv = dev->dev_private;
3248
3249 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003250
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003251 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003252
3253 /* ack & enable invalid PTE error interrupts */
3254#if 0 /* FIXME: add support to irq handler for checking these bits */
3255 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3256 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3257#endif
3258
3259 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003260
3261 return 0;
3262}
3263
Ben Widawskyabd58f02013-11-02 21:07:09 -07003264static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3265{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003266 /* These are interrupts we'll toggle with the ring mask register */
3267 uint32_t gt_interrupts[] = {
3268 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003269 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003270 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003271 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3272 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003273 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003274 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3275 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3276 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003277 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003278 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3279 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003280 };
3281
Ben Widawsky09610212014-05-15 20:58:08 +03003282 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303283 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3284 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003285 /*
3286 * RPS interrupts will get enabled/disabled on demand when RPS itself
3287 * is enabled/disabled.
3288 */
3289 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303290 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003291}
3292
3293static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3294{
Damien Lespiau770de832014-03-20 20:45:01 +00003295 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3296 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003297 int pipe;
Shashank Sharma9e637432014-08-22 17:40:43 +05303298 u32 de_port_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003299
Jesse Barnes88e04702014-11-13 17:51:48 +00003300 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003301 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3302 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Shashank Sharma9e637432014-08-22 17:40:43 +05303303 de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
Jesse Barnes88e04702014-11-13 17:51:48 +00003304 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303305
3306 if (IS_BROXTON(dev_priv))
3307 de_port_en |= BXT_DE_PORT_GMBUS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003308 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003309 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3310 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3311
3312 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3313 GEN8_PIPE_FIFO_UNDERRUN;
3314
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003315 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3316 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3317 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003318
Damien Lespiau055e3932014-08-18 13:49:10 +01003319 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003320 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003321 POWER_DOMAIN_PIPE(pipe)))
3322 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3323 dev_priv->de_irq_mask[pipe],
3324 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003325
Shashank Sharma9e637432014-08-22 17:40:43 +05303326 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003327}
3328
3329static int gen8_irq_postinstall(struct drm_device *dev)
3330{
3331 struct drm_i915_private *dev_priv = dev->dev_private;
3332
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303333 if (HAS_PCH_SPLIT(dev))
3334 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003335
Ben Widawskyabd58f02013-11-02 21:07:09 -07003336 gen8_gt_irq_postinstall(dev_priv);
3337 gen8_de_irq_postinstall(dev_priv);
3338
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303339 if (HAS_PCH_SPLIT(dev))
3340 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003341
3342 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3343 POSTING_READ(GEN8_MASTER_IRQ);
3344
3345 return 0;
3346}
3347
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003348static int cherryview_irq_postinstall(struct drm_device *dev)
3349{
3350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003351
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003352 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003353
3354 gen8_gt_irq_postinstall(dev_priv);
3355
3356 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3357 POSTING_READ(GEN8_MASTER_IRQ);
3358
3359 return 0;
3360}
3361
Ben Widawskyabd58f02013-11-02 21:07:09 -07003362static void gen8_irq_uninstall(struct drm_device *dev)
3363{
3364 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003365
3366 if (!dev_priv)
3367 return;
3368
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003369 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003370}
3371
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003372static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3373{
3374 /* Interrupt setup is already guaranteed to be single-threaded, this is
3375 * just to make the assert_spin_locked check happy. */
3376 spin_lock_irq(&dev_priv->irq_lock);
3377 if (dev_priv->display_irqs_enabled)
3378 valleyview_display_irqs_uninstall(dev_priv);
3379 spin_unlock_irq(&dev_priv->irq_lock);
3380
3381 vlv_display_irq_reset(dev_priv);
3382
Imre Deakc352d1b2014-11-20 16:05:55 +02003383 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003384}
3385
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003386static void valleyview_irq_uninstall(struct drm_device *dev)
3387{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003388 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003389
3390 if (!dev_priv)
3391 return;
3392
Imre Deak843d0e72014-04-14 20:24:23 +03003393 I915_WRITE(VLV_MASTER_IER, 0);
3394
Ville Syrjälä893fce82014-10-30 19:42:56 +02003395 gen5_gt_irq_reset(dev);
3396
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003397 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003398
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003399 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400}
3401
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003402static void cherryview_irq_uninstall(struct drm_device *dev)
3403{
3404 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003405
3406 if (!dev_priv)
3407 return;
3408
3409 I915_WRITE(GEN8_MASTER_IRQ, 0);
3410 POSTING_READ(GEN8_MASTER_IRQ);
3411
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003412 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003413
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003414 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003415
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003416 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003417}
3418
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003419static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003420{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003421 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003422
3423 if (!dev_priv)
3424 return;
3425
Paulo Zanonibe30b292014-04-01 15:37:25 -03003426 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003427}
3428
Chris Wilsonc2798b12012-04-22 21:13:57 +01003429static void i8xx_irq_preinstall(struct drm_device * dev)
3430{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003431 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003432 int pipe;
3433
Damien Lespiau055e3932014-08-18 13:49:10 +01003434 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003435 I915_WRITE(PIPESTAT(pipe), 0);
3436 I915_WRITE16(IMR, 0xffff);
3437 I915_WRITE16(IER, 0x0);
3438 POSTING_READ16(IER);
3439}
3440
3441static int i8xx_irq_postinstall(struct drm_device *dev)
3442{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003444
Chris Wilsonc2798b12012-04-22 21:13:57 +01003445 I915_WRITE16(EMR,
3446 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3447
3448 /* Unmask the interrupts that we always want on. */
3449 dev_priv->irq_mask =
3450 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3451 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3452 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003453 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003454 I915_WRITE16(IMR, dev_priv->irq_mask);
3455
3456 I915_WRITE16(IER,
3457 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3458 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003459 I915_USER_INTERRUPT);
3460 POSTING_READ16(IER);
3461
Daniel Vetter379ef822013-10-16 22:55:56 +02003462 /* Interrupt setup is already guaranteed to be single-threaded, this is
3463 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003464 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003465 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3466 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003467 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003468
Chris Wilsonc2798b12012-04-22 21:13:57 +01003469 return 0;
3470}
3471
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003472/*
3473 * Returns true when a page flip has completed.
3474 */
3475static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003476 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003477{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003479 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003480
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003481 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003482 return false;
3483
3484 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003485 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003486
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003487 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3488 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3489 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3490 * the flip is completed (no longer pending). Since this doesn't raise
3491 * an interrupt per se, we watch for the change at vblank.
3492 */
3493 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003494 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003495
Ville Syrjälä7d475592014-12-17 23:08:03 +02003496 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003497 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003498 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003499
3500check_page_flip:
3501 intel_check_page_flip(dev, pipe);
3502 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003503}
3504
Daniel Vetterff1f5252012-10-02 15:10:55 +02003505static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003506{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003507 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003508 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003509 u16 iir, new_iir;
3510 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003511 int pipe;
3512 u16 flip_mask =
3513 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3514 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3515
Imre Deak2dd2a882015-02-24 11:14:30 +02003516 if (!intel_irqs_enabled(dev_priv))
3517 return IRQ_NONE;
3518
Chris Wilsonc2798b12012-04-22 21:13:57 +01003519 iir = I915_READ16(IIR);
3520 if (iir == 0)
3521 return IRQ_NONE;
3522
3523 while (iir & ~flip_mask) {
3524 /* Can't rely on pipestat interrupt bit in iir as it might
3525 * have been cleared after the pipestat interrupt was received.
3526 * It doesn't set the bit in iir again, but it still produces
3527 * interrupts (for non-MSI).
3528 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003529 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003530 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003531 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003532
Damien Lespiau055e3932014-08-18 13:49:10 +01003533 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003534 int reg = PIPESTAT(pipe);
3535 pipe_stats[pipe] = I915_READ(reg);
3536
3537 /*
3538 * Clear the PIPE*STAT regs before the IIR
3539 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003540 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003541 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003542 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003543 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003544
3545 I915_WRITE16(IIR, iir & ~flip_mask);
3546 new_iir = I915_READ16(IIR); /* Flush posted writes */
3547
Chris Wilsonc2798b12012-04-22 21:13:57 +01003548 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003549 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003550
Damien Lespiau055e3932014-08-18 13:49:10 +01003551 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003552 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003553 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003554 plane = !plane;
3555
Daniel Vetter4356d582013-10-16 22:55:55 +02003556 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003557 i8xx_handle_vblank(dev, plane, pipe, iir))
3558 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003559
Daniel Vetter4356d582013-10-16 22:55:55 +02003560 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003561 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003562
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003563 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3564 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3565 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003566 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003567
3568 iir = new_iir;
3569 }
3570
3571 return IRQ_HANDLED;
3572}
3573
3574static void i8xx_irq_uninstall(struct drm_device * dev)
3575{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003576 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003577 int pipe;
3578
Damien Lespiau055e3932014-08-18 13:49:10 +01003579 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003580 /* Clear enable bits; then clear status bits */
3581 I915_WRITE(PIPESTAT(pipe), 0);
3582 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3583 }
3584 I915_WRITE16(IMR, 0xffff);
3585 I915_WRITE16(IER, 0x0);
3586 I915_WRITE16(IIR, I915_READ16(IIR));
3587}
3588
Chris Wilsona266c7d2012-04-24 22:59:44 +01003589static void i915_irq_preinstall(struct drm_device * dev)
3590{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003592 int pipe;
3593
Chris Wilsona266c7d2012-04-24 22:59:44 +01003594 if (I915_HAS_HOTPLUG(dev)) {
3595 I915_WRITE(PORT_HOTPLUG_EN, 0);
3596 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3597 }
3598
Chris Wilson00d98eb2012-04-24 22:59:48 +01003599 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003600 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003601 I915_WRITE(PIPESTAT(pipe), 0);
3602 I915_WRITE(IMR, 0xffffffff);
3603 I915_WRITE(IER, 0x0);
3604 POSTING_READ(IER);
3605}
3606
3607static int i915_irq_postinstall(struct drm_device *dev)
3608{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003610 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003611
Chris Wilson38bde182012-04-24 22:59:50 +01003612 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3613
3614 /* Unmask the interrupts that we always want on. */
3615 dev_priv->irq_mask =
3616 ~(I915_ASLE_INTERRUPT |
3617 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3618 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3619 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003620 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003621
3622 enable_mask =
3623 I915_ASLE_INTERRUPT |
3624 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003626 I915_USER_INTERRUPT;
3627
Chris Wilsona266c7d2012-04-24 22:59:44 +01003628 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003629 I915_WRITE(PORT_HOTPLUG_EN, 0);
3630 POSTING_READ(PORT_HOTPLUG_EN);
3631
Chris Wilsona266c7d2012-04-24 22:59:44 +01003632 /* Enable in IER... */
3633 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3634 /* and unmask in IMR */
3635 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3636 }
3637
Chris Wilsona266c7d2012-04-24 22:59:44 +01003638 I915_WRITE(IMR, dev_priv->irq_mask);
3639 I915_WRITE(IER, enable_mask);
3640 POSTING_READ(IER);
3641
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003642 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003643
Daniel Vetter379ef822013-10-16 22:55:56 +02003644 /* Interrupt setup is already guaranteed to be single-threaded, this is
3645 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003646 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003647 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3648 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003649 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003650
Daniel Vetter20afbda2012-12-11 14:05:07 +01003651 return 0;
3652}
3653
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003654/*
3655 * Returns true when a page flip has completed.
3656 */
3657static bool i915_handle_vblank(struct drm_device *dev,
3658 int plane, int pipe, u32 iir)
3659{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003660 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003661 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3662
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003663 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003664 return false;
3665
3666 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003667 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003668
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003669 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3670 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3671 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3672 * the flip is completed (no longer pending). Since this doesn't raise
3673 * an interrupt per se, we watch for the change at vblank.
3674 */
3675 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003676 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003677
Ville Syrjälä7d475592014-12-17 23:08:03 +02003678 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003679 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003680 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003681
3682check_page_flip:
3683 intel_check_page_flip(dev, pipe);
3684 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003685}
3686
Daniel Vetterff1f5252012-10-02 15:10:55 +02003687static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003688{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003689 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003690 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003691 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003692 u32 flip_mask =
3693 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3694 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003695 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003696
Imre Deak2dd2a882015-02-24 11:14:30 +02003697 if (!intel_irqs_enabled(dev_priv))
3698 return IRQ_NONE;
3699
Chris Wilsona266c7d2012-04-24 22:59:44 +01003700 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003701 do {
3702 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003703 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003704
3705 /* Can't rely on pipestat interrupt bit in iir as it might
3706 * have been cleared after the pipestat interrupt was received.
3707 * It doesn't set the bit in iir again, but it still produces
3708 * interrupts (for non-MSI).
3709 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003710 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003711 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003712 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003713
Damien Lespiau055e3932014-08-18 13:49:10 +01003714 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003715 int reg = PIPESTAT(pipe);
3716 pipe_stats[pipe] = I915_READ(reg);
3717
Chris Wilson38bde182012-04-24 22:59:50 +01003718 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003719 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003720 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003721 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003722 }
3723 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003724 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003725
3726 if (!irq_received)
3727 break;
3728
Chris Wilsona266c7d2012-04-24 22:59:44 +01003729 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003730 if (I915_HAS_HOTPLUG(dev) &&
3731 iir & I915_DISPLAY_PORT_INTERRUPT)
3732 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003733
Chris Wilson38bde182012-04-24 22:59:50 +01003734 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003735 new_iir = I915_READ(IIR); /* Flush posted writes */
3736
Chris Wilsona266c7d2012-04-24 22:59:44 +01003737 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003738 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739
Damien Lespiau055e3932014-08-18 13:49:10 +01003740 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003741 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003742 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003743 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003744
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003745 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3746 i915_handle_vblank(dev, plane, pipe, iir))
3747 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003748
3749 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3750 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003751
3752 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003753 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003754
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003755 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3756 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3757 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758 }
3759
Chris Wilsona266c7d2012-04-24 22:59:44 +01003760 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3761 intel_opregion_asle_intr(dev);
3762
3763 /* With MSI, interrupts are only generated when iir
3764 * transitions from zero to nonzero. If another bit got
3765 * set while we were handling the existing iir bits, then
3766 * we would never get another interrupt.
3767 *
3768 * This is fine on non-MSI as well, as if we hit this path
3769 * we avoid exiting the interrupt handler only to generate
3770 * another one.
3771 *
3772 * Note that for MSI this could cause a stray interrupt report
3773 * if an interrupt landed in the time between writing IIR and
3774 * the posting read. This should be rare enough to never
3775 * trigger the 99% of 100,000 interrupts test for disabling
3776 * stray interrupts.
3777 */
Chris Wilson38bde182012-04-24 22:59:50 +01003778 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003779 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003780 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781
3782 return ret;
3783}
3784
3785static void i915_irq_uninstall(struct drm_device * dev)
3786{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003787 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003788 int pipe;
3789
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 if (I915_HAS_HOTPLUG(dev)) {
3791 I915_WRITE(PORT_HOTPLUG_EN, 0);
3792 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3793 }
3794
Chris Wilson00d98eb2012-04-24 22:59:48 +01003795 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003796 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003797 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003798 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003799 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3800 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003801 I915_WRITE(IMR, 0xffffffff);
3802 I915_WRITE(IER, 0x0);
3803
Chris Wilsona266c7d2012-04-24 22:59:44 +01003804 I915_WRITE(IIR, I915_READ(IIR));
3805}
3806
3807static void i965_irq_preinstall(struct drm_device * dev)
3808{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003810 int pipe;
3811
Chris Wilsonadca4732012-05-11 18:01:31 +01003812 I915_WRITE(PORT_HOTPLUG_EN, 0);
3813 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003814
3815 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003816 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003817 I915_WRITE(PIPESTAT(pipe), 0);
3818 I915_WRITE(IMR, 0xffffffff);
3819 I915_WRITE(IER, 0x0);
3820 POSTING_READ(IER);
3821}
3822
3823static int i965_irq_postinstall(struct drm_device *dev)
3824{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003826 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003827 u32 error_mask;
3828
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003830 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003831 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003832 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3833 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3834 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3835 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3836 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3837
3838 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003839 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3840 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003841 enable_mask |= I915_USER_INTERRUPT;
3842
3843 if (IS_G4X(dev))
3844 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845
Daniel Vetterb79480b2013-06-27 17:52:10 +02003846 /* Interrupt setup is already guaranteed to be single-threaded, this is
3847 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003848 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003849 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3850 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3851 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003852 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854 /*
3855 * Enable some error detection, note the instruction error mask
3856 * bit is reserved, so we leave it masked.
3857 */
3858 if (IS_G4X(dev)) {
3859 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3860 GM45_ERROR_MEM_PRIV |
3861 GM45_ERROR_CP_PRIV |
3862 I915_ERROR_MEMORY_REFRESH);
3863 } else {
3864 error_mask = ~(I915_ERROR_PAGE_TABLE |
3865 I915_ERROR_MEMORY_REFRESH);
3866 }
3867 I915_WRITE(EMR, error_mask);
3868
3869 I915_WRITE(IMR, dev_priv->irq_mask);
3870 I915_WRITE(IER, enable_mask);
3871 POSTING_READ(IER);
3872
Daniel Vetter20afbda2012-12-11 14:05:07 +01003873 I915_WRITE(PORT_HOTPLUG_EN, 0);
3874 POSTING_READ(PORT_HOTPLUG_EN);
3875
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003876 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003877
3878 return 0;
3879}
3880
Egbert Eichbac56d52013-02-25 12:06:51 -05003881static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003882{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003883 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003884 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003885 u32 hotplug_en;
3886
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003887 assert_spin_locked(&dev_priv->irq_lock);
3888
Ville Syrjälä778eb332015-01-09 14:21:13 +02003889 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3890 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3891 /* Note HDMI and DP share hotplug bits */
3892 /* enable bits are the same for all generations */
3893 for_each_intel_encoder(dev, intel_encoder)
Jani Nikula5fcece82015-05-27 15:03:42 +03003894 if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
Ville Syrjälä778eb332015-01-09 14:21:13 +02003895 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3896 /* Programming the CRT detection parameters tends
3897 to generate a spurious hotplug event about three
3898 seconds later. So just do it once.
3899 */
3900 if (IS_G4X(dev))
3901 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3902 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3903 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904
Ville Syrjälä778eb332015-01-09 14:21:13 +02003905 /* Ignore TV since it's buggy */
3906 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003907}
3908
Daniel Vetterff1f5252012-10-02 15:10:55 +02003909static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003911 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913 u32 iir, new_iir;
3914 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003916 u32 flip_mask =
3917 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3918 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003919
Imre Deak2dd2a882015-02-24 11:14:30 +02003920 if (!intel_irqs_enabled(dev_priv))
3921 return IRQ_NONE;
3922
Chris Wilsona266c7d2012-04-24 22:59:44 +01003923 iir = I915_READ(IIR);
3924
Chris Wilsona266c7d2012-04-24 22:59:44 +01003925 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003926 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003927 bool blc_event = false;
3928
Chris Wilsona266c7d2012-04-24 22:59:44 +01003929 /* Can't rely on pipestat interrupt bit in iir as it might
3930 * have been cleared after the pipestat interrupt was received.
3931 * It doesn't set the bit in iir again, but it still produces
3932 * interrupts (for non-MSI).
3933 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003934 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003936 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937
Damien Lespiau055e3932014-08-18 13:49:10 +01003938 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003939 int reg = PIPESTAT(pipe);
3940 pipe_stats[pipe] = I915_READ(reg);
3941
3942 /*
3943 * Clear the PIPE*STAT regs before the IIR
3944 */
3945 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02003947 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 }
3949 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003950 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951
3952 if (!irq_received)
3953 break;
3954
3955 ret = IRQ_HANDLED;
3956
3957 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003958 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3959 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003961 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 new_iir = I915_READ(IIR); /* Flush posted writes */
3963
Chris Wilsona266c7d2012-04-24 22:59:44 +01003964 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003965 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003967 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
Damien Lespiau055e3932014-08-18 13:49:10 +01003969 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003970 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003971 i915_handle_vblank(dev, pipe, pipe, iir))
3972 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973
3974 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3975 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003976
3977 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003978 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003980 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3981 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003982 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983
3984 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3985 intel_opregion_asle_intr(dev);
3986
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003987 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3988 gmbus_irq_handler(dev);
3989
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 /* With MSI, interrupts are only generated when iir
3991 * transitions from zero to nonzero. If another bit got
3992 * set while we were handling the existing iir bits, then
3993 * we would never get another interrupt.
3994 *
3995 * This is fine on non-MSI as well, as if we hit this path
3996 * we avoid exiting the interrupt handler only to generate
3997 * another one.
3998 *
3999 * Note that for MSI this could cause a stray interrupt report
4000 * if an interrupt landed in the time between writing IIR and
4001 * the posting read. This should be rare enough to never
4002 * trigger the 99% of 100,000 interrupts test for disabling
4003 * stray interrupts.
4004 */
4005 iir = new_iir;
4006 }
4007
4008 return ret;
4009}
4010
4011static void i965_irq_uninstall(struct drm_device * dev)
4012{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004013 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 int pipe;
4015
4016 if (!dev_priv)
4017 return;
4018
Chris Wilsonadca4732012-05-11 18:01:31 +01004019 I915_WRITE(PORT_HOTPLUG_EN, 0);
4020 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021
4022 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004023 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004024 I915_WRITE(PIPESTAT(pipe), 0);
4025 I915_WRITE(IMR, 0xffffffff);
4026 I915_WRITE(IER, 0x0);
4027
Damien Lespiau055e3932014-08-18 13:49:10 +01004028 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 I915_WRITE(PIPESTAT(pipe),
4030 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4031 I915_WRITE(IIR, I915_READ(IIR));
4032}
4033
Daniel Vetterfca52a52014-09-30 10:56:45 +02004034/**
4035 * intel_irq_init - initializes irq support
4036 * @dev_priv: i915 device instance
4037 *
4038 * This function initializes all the irq support including work items, timers
4039 * and all the vtables. It does not setup the interrupt itself though.
4040 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004041void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004042{
Daniel Vetterb9632912014-09-30 10:56:44 +02004043 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004044
Jani Nikula77913b32015-06-18 13:06:16 +03004045 intel_hpd_init_work(dev_priv);
4046
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004047 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004048 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004049
Deepak Sa6706b42014-03-15 20:23:22 +05304050 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004051 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004052 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004053 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004054 else
4055 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304056
Chris Wilson737b1502015-01-26 18:03:03 +02004057 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4058 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004059
Tomas Janousek97a19a22012-12-08 13:48:13 +01004060 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004061
Daniel Vetterb9632912014-09-30 10:56:44 +02004062 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004063 dev->max_vblank_count = 0;
4064 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004065 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004066 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4067 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004068 } else {
4069 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4070 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004071 }
4072
Ville Syrjälä21da2702014-08-06 14:49:55 +03004073 /*
4074 * Opt out of the vblank disable timer on everything except gen2.
4075 * Gen2 doesn't have a hardware frame counter and so depends on
4076 * vblank interrupts to produce sane vblank seuquence numbers.
4077 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004078 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004079 dev->vblank_disable_immediate = true;
4080
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004081 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4082 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004083
Daniel Vetterb9632912014-09-30 10:56:44 +02004084 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004085 dev->driver->irq_handler = cherryview_irq_handler;
4086 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4087 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4088 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4089 dev->driver->enable_vblank = valleyview_enable_vblank;
4090 dev->driver->disable_vblank = valleyview_disable_vblank;
4091 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004092 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004093 dev->driver->irq_handler = valleyview_irq_handler;
4094 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4095 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4096 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4097 dev->driver->enable_vblank = valleyview_enable_vblank;
4098 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004099 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004100 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004101 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004102 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004103 dev->driver->irq_postinstall = gen8_irq_postinstall;
4104 dev->driver->irq_uninstall = gen8_irq_uninstall;
4105 dev->driver->enable_vblank = gen8_enable_vblank;
4106 dev->driver->disable_vblank = gen8_disable_vblank;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004107 if (HAS_PCH_SPLIT(dev))
4108 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4109 else
4110 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004111 } else if (HAS_PCH_SPLIT(dev)) {
4112 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004113 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004114 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4115 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4116 dev->driver->enable_vblank = ironlake_enable_vblank;
4117 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004118 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004119 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004120 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004121 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4122 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4123 dev->driver->irq_handler = i8xx_irq_handler;
4124 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004125 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126 dev->driver->irq_preinstall = i915_irq_preinstall;
4127 dev->driver->irq_postinstall = i915_irq_postinstall;
4128 dev->driver->irq_uninstall = i915_irq_uninstall;
4129 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004130 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 dev->driver->irq_preinstall = i965_irq_preinstall;
4132 dev->driver->irq_postinstall = i965_irq_postinstall;
4133 dev->driver->irq_uninstall = i965_irq_uninstall;
4134 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004135 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004136 if (I915_HAS_HOTPLUG(dev_priv))
4137 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004138 dev->driver->enable_vblank = i915_enable_vblank;
4139 dev->driver->disable_vblank = i915_disable_vblank;
4140 }
4141}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004142
Daniel Vetterfca52a52014-09-30 10:56:45 +02004143/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004144 * intel_irq_install - enables the hardware interrupt
4145 * @dev_priv: i915 device instance
4146 *
4147 * This function enables the hardware interrupt handling, but leaves the hotplug
4148 * handling still disabled. It is called after intel_irq_init().
4149 *
4150 * In the driver load and resume code we need working interrupts in a few places
4151 * but don't want to deal with the hassle of concurrent probe and hotplug
4152 * workers. Hence the split into this two-stage approach.
4153 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004154int intel_irq_install(struct drm_i915_private *dev_priv)
4155{
4156 /*
4157 * We enable some interrupt sources in our postinstall hooks, so mark
4158 * interrupts as enabled _before_ actually enabling them to avoid
4159 * special cases in our ordering checks.
4160 */
4161 dev_priv->pm.irqs_enabled = true;
4162
4163 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4164}
4165
Daniel Vetterfca52a52014-09-30 10:56:45 +02004166/**
4167 * intel_irq_uninstall - finilizes all irq handling
4168 * @dev_priv: i915 device instance
4169 *
4170 * This stops interrupt and hotplug handling and unregisters and frees all
4171 * resources acquired in the init functions.
4172 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004173void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4174{
4175 drm_irq_uninstall(dev_priv->dev);
4176 intel_hpd_cancel_work(dev_priv);
4177 dev_priv->pm.irqs_enabled = false;
4178}
4179
Daniel Vetterfca52a52014-09-30 10:56:45 +02004180/**
4181 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4182 * @dev_priv: i915 device instance
4183 *
4184 * This function is used to disable interrupts at runtime, both in the runtime
4185 * pm and the system suspend/resume code.
4186 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004187void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004188{
Daniel Vetterb9632912014-09-30 10:56:44 +02004189 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004190 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004191 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004192}
4193
Daniel Vetterfca52a52014-09-30 10:56:45 +02004194/**
4195 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4196 * @dev_priv: i915 device instance
4197 *
4198 * This function is used to enable interrupts at runtime, both in the runtime
4199 * pm and the system suspend/resume code.
4200 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004201void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004202{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004203 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004204 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4205 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004206}