blob: fdf220aa08d6013f28a34494dcd373e0547fa3f3 [file] [log] [blame]
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36
37#include <linux/bitmap.h>
38#include <linux/crc32.h>
39#include <linux/ctype.h>
40#include <linux/debugfs.h>
41#include <linux/err.h>
42#include <linux/etherdevice.h>
43#include <linux/firmware.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000045#include <linux/if_vlan.h>
46#include <linux/init.h>
47#include <linux/log2.h>
48#include <linux/mdio.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/mutex.h>
52#include <linux/netdevice.h>
53#include <linux/pci.h>
54#include <linux/aer.h>
55#include <linux/rtnetlink.h>
56#include <linux/sched.h>
57#include <linux/seq_file.h>
58#include <linux/sockios.h>
59#include <linux/vmalloc.h>
60#include <linux/workqueue.h>
61#include <net/neighbour.h>
62#include <net/netevent.h>
Vipul Pandya01bcca62013-07-04 16:10:46 +053063#include <net/addrconf.h>
David S. Miller1ef80192014-11-10 13:27:49 -050064#include <net/bonding.h>
Anish Bhattb5a02f52015-01-14 15:17:34 -080065#include <net/addrconf.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080066#include <linux/uaccess.h>
Hariprasad Shenaic5a8c0f2016-06-14 14:39:30 +053067#include <linux/crash_dump.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000068
69#include "cxgb4.h"
Rahul Lakkireddyd57fd6c2016-09-20 17:13:06 +053070#include "cxgb4_filter.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000071#include "t4_regs.h"
Hariprasad Shenaif612b812015-01-05 16:30:43 +053072#include "t4_values.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000073#include "t4_msg.h"
74#include "t4fw_api.h"
Hariprasad Shenaicd6c2f12015-01-27 20:12:52 +053075#include "t4fw_version.h"
Anish Bhatt688848b2014-06-19 21:37:13 -070076#include "cxgb4_dcb.h"
Hariprasad Shenaifd88b312014-11-07 09:35:23 +053077#include "cxgb4_debugfs.h"
Anish Bhattb5a02f52015-01-14 15:17:34 -080078#include "clip_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000079#include "l2t.h"
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +053080#include "sched.h"
Rahul Lakkireddyd8931842016-09-20 17:13:09 +053081#include "cxgb4_tc_u32.h"
Atul Guptaa45695042017-07-04 16:46:20 +053082#include "cxgb4_ptp.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000083
Hariprasad Shenai812034f2015-04-06 20:23:23 +053084char cxgb4_driver_name[] = KBUILD_MODNAME;
85
Vipul Pandya01bcca62013-07-04 16:10:46 +053086#ifdef DRV_VERSION
87#undef DRV_VERSION
88#endif
Santosh Rastapur3a7f8552013-03-14 05:08:55 +000089#define DRV_VERSION "2.0.0-ko"
Hariprasad Shenai812034f2015-04-06 20:23:23 +053090const char cxgb4_driver_version[] = DRV_VERSION;
Hariprasad Shenai52a5f842015-10-21 14:39:54 +053091#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000092
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000093#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
94 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
95 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
96
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +053097/* Macros needed to support the PCI Device ID Table ...
98 */
99#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
Hariprasad Shenai768ffc62015-03-19 22:27:36 +0530100 static const struct pci_device_id cxgb4_pci_tbl[] = {
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530101#define CH_PCI_DEVICE_ID_FUNCTION 0x4
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000102
Hariprasad Shenai3fedeab2014-11-25 08:33:58 +0530103/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
104 * called for both.
105 */
106#define CH_PCI_DEVICE_ID_FUNCTION2 0x0
107
108#define CH_PCI_ID_TABLE_ENTRY(devid) \
109 {PCI_VDEVICE(CHELSIO, (devid)), 4}
110
111#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
112 { 0, } \
113 }
114
115#include "t4_pci_id_tbl.h"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000116
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530117#define FW4_FNAME "cxgb4/t4fw.bin"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000118#define FW5_FNAME "cxgb4/t5fw.bin"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530119#define FW6_FNAME "cxgb4/t6fw.bin"
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530120#define FW4_CFNAME "cxgb4/t4-config.txt"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000121#define FW5_CFNAME "cxgb4/t5-config.txt"
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530122#define FW6_CFNAME "cxgb4/t6-config.txt"
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530123#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
124#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
125#define PHY_AQ1202_DEVICEID 0x4409
126#define PHY_BCM84834_DEVICEID 0x4486
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000127
128MODULE_DESCRIPTION(DRV_DESC);
129MODULE_AUTHOR("Chelsio Communications");
130MODULE_LICENSE("Dual BSD/GPL");
131MODULE_VERSION(DRV_VERSION);
132MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530133MODULE_FIRMWARE(FW4_FNAME);
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000134MODULE_FIRMWARE(FW5_FNAME);
Hariprasad Shenai52a5f842015-10-21 14:39:54 +0530135MODULE_FIRMWARE(FW6_FNAME);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000136
Vipul Pandya636f9d32012-09-26 02:39:39 +0000137/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000138 * The driver uses the best interrupt scheme available on a platform in the
139 * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
140 * of these schemes the driver may consider as follows:
141 *
142 * msi = 2: choose from among all three options
143 * msi = 1: only consider MSI and INTx interrupts
144 * msi = 0: force INTx interrupts
145 */
146static int msi = 2;
147
148module_param(msi, int, 0644);
149MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
150
151/*
Vipul Pandya636f9d32012-09-26 02:39:39 +0000152 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
153 * offset by 2 bytes in order to have the IP headers line up on 4-byte
154 * boundaries. This is a requirement for many architectures which will throw
155 * a machine check fault if an attempt is made to access one of the 4-byte IP
156 * header fields on a non-4-byte boundary. And it's a major performance issue
157 * even on some architectures which allow it like some implementations of the
158 * x86 ISA. However, some architectures don't mind this and for some very
159 * edge-case performance sensitive applications (like forwarding large volumes
160 * of small packets), setting this DMA offset to 0 will decrease the number of
161 * PCI-E Bus transfers enough to measurably affect performance.
162 */
163static int rx_dma_offset = 2;
164
Anish Bhatt688848b2014-06-19 21:37:13 -0700165/* TX Queue select used to determine what algorithm to use for selecting TX
166 * queue. Select between the kernel provided function (select_queue=0) or user
167 * cxgb_select_queue function (select_queue=1)
168 *
169 * Default: select_queue=0
170 */
171static int select_queue;
172module_param(select_queue, int, 0644);
173MODULE_PARM_DESC(select_queue,
174 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
175
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000176static struct dentry *cxgb4_debugfs_root;
177
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530178LIST_HEAD(adapter_list);
179DEFINE_MUTEX(uld_mutex);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000180
181static void link_report(struct net_device *dev)
182{
183 if (!netif_carrier_ok(dev))
184 netdev_info(dev, "link down\n");
185 else {
186 static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
187
Hariprasad Shenai85412252015-10-01 13:48:48 +0530188 const char *s;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000189 const struct port_info *p = netdev_priv(dev);
190
191 switch (p->link_cfg.speed) {
Ben Hutchingse8b39012014-02-23 00:03:24 +0000192 case 100:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000193 s = "100Mbps";
194 break;
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +0530195 case 1000:
196 s = "1Gbps";
197 break;
198 case 10000:
199 s = "10Gbps";
200 break;
201 case 25000:
202 s = "25Gbps";
203 break;
Ben Hutchingse8b39012014-02-23 00:03:24 +0000204 case 40000:
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +0530205 s = "40Gbps";
206 break;
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +0530207 case 100000:
208 s = "100Gbps";
209 break;
Hariprasad Shenai85412252015-10-01 13:48:48 +0530210 default:
211 pr_info("%s: unsupported speed: %d\n",
212 dev->name, p->link_cfg.speed);
213 return;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000214 }
215
216 netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
217 fc[p->link_cfg.fc]);
218 }
219}
220
Anish Bhatt688848b2014-06-19 21:37:13 -0700221#ifdef CONFIG_CHELSIO_T4_DCB
222/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
223static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
224{
225 struct port_info *pi = netdev_priv(dev);
226 struct adapter *adap = pi->adapter;
227 struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
228 int i;
229
230 /* We use a simple mapping of Port TX Queue Index to DCB
231 * Priority when we're enabling DCB.
232 */
233 for (i = 0; i < pi->nqsets; i++, txq++) {
234 u32 name, value;
235 int err;
236
Hariprasad Shenai51678652014-11-21 12:52:02 +0530237 name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
238 FW_PARAMS_PARAM_X_V(
239 FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
240 FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
Anish Bhatt688848b2014-06-19 21:37:13 -0700241 value = enable ? i : 0xffffffff;
242
243 /* Since we can be called while atomic (from "interrupt
244 * level") we need to issue the Set Parameters Commannd
245 * without sleeping (timeout < 0).
246 */
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530247 err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai01b69612015-05-22 21:58:21 +0530248 &name, &value,
249 -FW_CMD_MAX_TIMEOUT);
Anish Bhatt688848b2014-06-19 21:37:13 -0700250
251 if (err)
252 dev_err(adap->pdev_dev,
253 "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
254 enable ? "set" : "unset", pi->port_id, i, -err);
Anish Bhatt10b00462014-08-07 16:14:03 -0700255 else
256 txq->dcb_prio = value;
Anish Bhatt688848b2014-06-19 21:37:13 -0700257 }
258}
Anish Bhatt688848b2014-06-19 21:37:13 -0700259
Baoyou Xie50935852016-09-25 14:10:09 +0800260static int cxgb4_dcb_enabled(const struct net_device *dev)
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530261{
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530262 struct port_info *pi = netdev_priv(dev);
263
264 if (!pi->dcb.enabled)
265 return 0;
266
267 return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
268 (pi->dcb.state == CXGB4_DCB_STATE_HOST));
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530269}
Arnd Bergmann7c70c4f2016-09-30 18:15:33 +0200270#endif /* CONFIG_CHELSIO_T4_DCB */
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530271
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000272void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
273{
274 struct net_device *dev = adapter->port[port_id];
275
276 /* Skip changes from disabled ports. */
277 if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
278 if (link_stat)
279 netif_carrier_on(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700280 else {
281#ifdef CONFIG_CHELSIO_T4_DCB
Hariprasad Shenai218d48e2016-05-05 11:05:39 +0530282 if (cxgb4_dcb_enabled(dev)) {
283 cxgb4_dcb_state_init(dev);
284 dcb_tx_queue_prio_enable(dev, false);
285 }
Anish Bhatt688848b2014-06-19 21:37:13 -0700286#endif /* CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000287 netif_carrier_off(dev);
Anish Bhatt688848b2014-06-19 21:37:13 -0700288 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000289
290 link_report(dev);
291 }
292}
293
294void t4_os_portmod_changed(const struct adapter *adap, int port_id)
295{
296 static const char *mod_str[] = {
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000297 NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000298 };
299
300 const struct net_device *dev = adap->port[port_id];
301 const struct port_info *pi = netdev_priv(dev);
302
303 if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
304 netdev_info(dev, "port module unplugged\n");
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000305 else if (pi->mod_type < ARRAY_SIZE(mod_str))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000306 netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
Hariprasad Shenaibe81a2d2016-04-26 20:10:25 +0530307 else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
308 netdev_info(dev, "%s: unsupported port module inserted\n",
309 dev->name);
310 else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
311 netdev_info(dev, "%s: unknown port module inserted\n",
312 dev->name);
313 else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
314 netdev_info(dev, "%s: transceiver module error\n", dev->name);
315 else
316 netdev_info(dev, "%s: unknown module type %d inserted\n",
317 dev->name, pi->mod_type);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000318}
319
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530320int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
321module_param(dbfifo_int_thresh, int, 0644);
322MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
323
Vipul Pandya404d9e32012-10-08 02:59:43 +0000324/*
325 * usecs to sleep while draining the dbfifo
326 */
327static int dbfifo_drain_delay = 1000;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530328module_param(dbfifo_drain_delay, int, 0644);
329MODULE_PARM_DESC(dbfifo_drain_delay,
330 "usecs to sleep while draining the dbfifo");
331
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530332static inline int cxgb4_set_addr_hash(struct port_info *pi)
333{
334 struct adapter *adap = pi->adapter;
335 u64 vec = 0;
336 bool ucast = false;
337 struct hash_mac_addr *entry;
338
339 /* Calculate the hash vector for the updated list and program it */
340 list_for_each_entry(entry, &adap->mac_hlist, list) {
341 ucast |= is_unicast_ether_addr(entry->addr);
342 vec |= (1ULL << hash_mac_addr(entry->addr));
343 }
344 return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
345 vec, false);
346}
347
348static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
349{
350 struct port_info *pi = netdev_priv(netdev);
351 struct adapter *adap = pi->adapter;
352 int ret;
353 u64 mhash = 0;
354 u64 uhash = 0;
355 bool free = false;
356 bool ucast = is_unicast_ether_addr(mac_addr);
357 const u8 *maclist[1] = {mac_addr};
358 struct hash_mac_addr *new_entry;
359
360 ret = t4_alloc_mac_filt(adap, adap->mbox, pi->viid, free, 1, maclist,
361 NULL, ucast ? &uhash : &mhash, false);
362 if (ret < 0)
363 goto out;
364 /* if hash != 0, then add the addr to hash addr list
365 * so on the end we will calculate the hash for the
366 * list and program it
367 */
368 if (uhash || mhash) {
369 new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
370 if (!new_entry)
371 return -ENOMEM;
372 ether_addr_copy(new_entry->addr, mac_addr);
373 list_add_tail(&new_entry->list, &adap->mac_hlist);
374 ret = cxgb4_set_addr_hash(pi);
375 }
376out:
377 return ret < 0 ? ret : 0;
378}
379
380static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
381{
382 struct port_info *pi = netdev_priv(netdev);
383 struct adapter *adap = pi->adapter;
384 int ret;
385 const u8 *maclist[1] = {mac_addr};
386 struct hash_mac_addr *entry, *tmp;
387
388 /* If the MAC address to be removed is in the hash addr
389 * list, delete it from the list and update hash vector
390 */
391 list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
392 if (ether_addr_equal(entry->addr, mac_addr)) {
393 list_del(&entry->list);
394 kfree(entry);
395 return cxgb4_set_addr_hash(pi);
396 }
397 }
398
399 ret = t4_free_mac_filt(adap, adap->mbox, pi->viid, 1, maclist, false);
400 return ret < 0 ? -EINVAL : 0;
401}
402
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000403/*
404 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
405 * If @mtu is -1 it is left unchanged.
406 */
407static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
408{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000409 struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530410 struct adapter *adapter = pi->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000411
Hariprasad Shenaid01f7ab2016-06-14 14:39:32 +0530412 __dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
413 __dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
Hariprasad Shenaifc08a012016-02-16 10:07:09 +0530414
415 return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
416 (dev->flags & IFF_PROMISC) ? 1 : 0,
417 (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
418 sleep_ok);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000419}
420
421/**
422 * link_start - enable a port
423 * @dev: the port to enable
424 *
425 * Performs the MAC and PHY actions needed to enable a port.
426 */
427static int link_start(struct net_device *dev)
428{
429 int ret;
430 struct port_info *pi = netdev_priv(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530431 unsigned int mb = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000432
433 /*
434 * We do not set address filters and promiscuity here, the stack does
435 * that step explicitly.
436 */
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000437 ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +0000438 !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000439 if (ret == 0) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000440 ret = t4_change_mac(pi->adapter, mb, pi->viid,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000441 pi->xact_addr_filt, dev->dev_addr, true,
Dimitris Michailidisb6bd29e2010-05-18 10:07:11 +0000442 true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000443 if (ret >= 0) {
444 pi->xact_addr_filt = ret;
445 ret = 0;
446 }
447 }
448 if (ret == 0)
Hariprasad Shenai4036da92015-06-05 14:24:49 +0530449 ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000450 &pi->link_cfg);
Anish Bhatt30f00842014-08-05 16:05:23 -0700451 if (ret == 0) {
452 local_bh_disable();
Anish Bhatt688848b2014-06-19 21:37:13 -0700453 ret = t4_enable_vi_params(pi->adapter, mb, pi->viid, true,
454 true, CXGB4_DCB_ENABLED);
Anish Bhatt30f00842014-08-05 16:05:23 -0700455 local_bh_enable();
456 }
Anish Bhatt688848b2014-06-19 21:37:13 -0700457
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000458 return ret;
459}
460
Anish Bhatt688848b2014-06-19 21:37:13 -0700461#ifdef CONFIG_CHELSIO_T4_DCB
462/* Handle a Data Center Bridging update message from the firmware. */
463static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
464{
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530465 int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
Hariprasad Shenai134491f2016-04-26 20:10:27 +0530466 struct net_device *dev = adap->port[adap->chan_map[port]];
Anish Bhatt688848b2014-06-19 21:37:13 -0700467 int old_dcb_enabled = cxgb4_dcb_enabled(dev);
468 int new_dcb_enabled;
469
470 cxgb4_dcb_handle_fw_update(adap, pcmd);
471 new_dcb_enabled = cxgb4_dcb_enabled(dev);
472
473 /* If the DCB has become enabled or disabled on the port then we're
474 * going to need to set up/tear down DCB Priority parameters for the
475 * TX Queues associated with the port.
476 */
477 if (new_dcb_enabled != old_dcb_enabled)
478 dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
479}
480#endif /* CONFIG_CHELSIO_T4_DCB */
481
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000482/* Response queue handler for the FW event queue.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000483 */
484static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
485 const struct pkt_gl *gl)
486{
487 u8 opcode = ((const struct rss_header *)rsp)->opcode;
488
489 rsp++; /* skip RSS header */
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000490
491 /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
492 */
493 if (unlikely(opcode == CPL_FW4_MSG &&
494 ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
495 rsp++;
496 opcode = ((const struct rss_header *)rsp)->opcode;
497 rsp++;
498 if (opcode != CPL_SGE_EGR_UPDATE) {
499 dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
500 , opcode);
501 goto out;
502 }
503 }
504
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000505 if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
506 const struct cpl_sge_egr_update *p = (void *)rsp;
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -0800507 unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000508 struct sge_txq *txq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000509
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000510 txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000511 txq->restarts++;
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530512 if (txq->q_type == CXGB4_TXQ_ETH) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000513 struct sge_eth_txq *eq;
514
515 eq = container_of(txq, struct sge_eth_txq, q);
516 netif_tx_wake_queue(eq->txq);
517 } else {
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530518 struct sge_uld_txq *oq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000519
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +0530520 oq = container_of(txq, struct sge_uld_txq, q);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000521 tasklet_schedule(&oq->qresume_tsk);
522 }
523 } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
524 const struct cpl_fw6_msg *p = (void *)rsp;
525
Anish Bhatt688848b2014-06-19 21:37:13 -0700526#ifdef CONFIG_CHELSIO_T4_DCB
527 const struct fw_port_cmd *pcmd = (const void *)p->data;
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530528 unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
Anish Bhatt688848b2014-06-19 21:37:13 -0700529 unsigned int action =
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530530 FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
Anish Bhatt688848b2014-06-19 21:37:13 -0700531
532 if (cmd == FW_PORT_CMD &&
533 action == FW_PORT_ACTION_GET_PORT_INFO) {
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530534 int port = FW_PORT_CMD_PORTID_G(
Anish Bhatt688848b2014-06-19 21:37:13 -0700535 be32_to_cpu(pcmd->op_to_portid));
Hariprasad Shenai134491f2016-04-26 20:10:27 +0530536 struct net_device *dev =
537 q->adap->port[q->adap->chan_map[port]];
Anish Bhatt688848b2014-06-19 21:37:13 -0700538 int state_input = ((pcmd->u.info.dcbxdis_pkd &
Hariprasad Shenai2b5fb1f2014-11-21 12:52:04 +0530539 FW_PORT_CMD_DCBXDIS_F)
Anish Bhatt688848b2014-06-19 21:37:13 -0700540 ? CXGB4_DCB_INPUT_FW_DISABLED
541 : CXGB4_DCB_INPUT_FW_ENABLED);
542
543 cxgb4_dcb_state_fsm(dev, state_input);
544 }
545
546 if (cmd == FW_PORT_CMD &&
547 action == FW_PORT_ACTION_L2_DCB_CFG)
548 dcb_rpl(q->adap, pcmd);
549 else
550#endif
551 if (p->type == 0)
552 t4_handle_fw_rpl(q->adap, p->data);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000553 } else if (opcode == CPL_L2T_WRITE_RPL) {
554 const struct cpl_l2t_write_rpl *p = (void *)rsp;
555
556 do_l2t_write_rpl(q->adap, p);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000557 } else if (opcode == CPL_SET_TCB_RPL) {
558 const struct cpl_set_tcb_rpl *p = (void *)rsp;
559
560 filter_rpl(q->adap, p);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000561 } else
562 dev_err(q->adap->pdev_dev,
563 "unexpected CPL %#x on FW event queue\n", opcode);
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000564out:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000565 return 0;
566}
567
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000568static void disable_msi(struct adapter *adapter)
569{
570 if (adapter->flags & USING_MSIX) {
571 pci_disable_msix(adapter->pdev);
572 adapter->flags &= ~USING_MSIX;
573 } else if (adapter->flags & USING_MSI) {
574 pci_disable_msi(adapter->pdev);
575 adapter->flags &= ~USING_MSI;
576 }
577}
578
579/*
580 * Interrupt handler for non-data events used with MSI-X.
581 */
582static irqreturn_t t4_nondata_intr(int irq, void *cookie)
583{
584 struct adapter *adap = cookie;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530585 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000586
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530587 if (v & PFSW_F) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000588 adap->swintr = 1;
Hariprasad Shenai0d804332015-01-05 16:30:47 +0530589 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000590 }
Hariprasad Shenaic3c7b122015-04-15 02:02:34 +0530591 if (adap->flags & MASTER_PF)
592 t4_slow_intr_handler(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000593 return IRQ_HANDLED;
594}
595
596/*
597 * Name the MSI-X interrupts.
598 */
599static void name_msix_vecs(struct adapter *adap)
600{
Dimitris Michailidisba278162010-12-14 21:36:50 +0000601 int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000602
603 /* non-data interrupts */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000604 snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000605
606 /* FW events */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000607 snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
608 adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000609
610 /* Ethernet queues */
611 for_each_port(adap, j) {
612 struct net_device *d = adap->port[j];
613 const struct port_info *pi = netdev_priv(d);
614
Dimitris Michailidisba278162010-12-14 21:36:50 +0000615 for (i = 0; i < pi->nqsets; i++, msi_idx++)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000616 snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
617 d->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000618 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000619}
620
621static int request_msix_queue_irqs(struct adapter *adap)
622{
623 struct sge *s = &adap->sge;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530624 int err, ethqidx;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530625 int msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000626
627 err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
628 adap->msix_info[1].desc, &s->fw_evtq);
629 if (err)
630 return err;
631
632 for_each_ethrxq(s, ethqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000633 err = request_irq(adap->msix_info[msi_index].vec,
634 t4_sge_intr_msix, 0,
635 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000636 &s->ethrxq[ethqidx].rspq);
637 if (err)
638 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000639 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000640 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000641 return 0;
642
643unwind:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000644 while (--ethqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000645 free_irq(adap->msix_info[--msi_index].vec,
646 &s->ethrxq[ethqidx].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000647 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
648 return err;
649}
650
651static void free_msix_queue_irqs(struct adapter *adap)
652{
Vipul Pandya404d9e32012-10-08 02:59:43 +0000653 int i, msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000654 struct sge *s = &adap->sge;
655
656 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
657 for_each_ethrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000658 free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000659}
660
661/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530662 * cxgb4_write_rss - write the RSS table for a given port
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000663 * @pi: the port
664 * @queues: array of queue indices for RSS
665 *
666 * Sets up the portion of the HW RSS table for the port's VI to distribute
667 * packets to the Rx queues in @queues.
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530668 * Should never be called before setting up sge eth rx queues
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000669 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530670int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000671{
672 u16 *rss;
673 int i, err;
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530674 struct adapter *adapter = pi->adapter;
675 const struct sge_eth_rxq *rxq;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000676
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530677 rxq = &adapter->sge.ethrxq[pi->first_qset];
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000678 rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
679 if (!rss)
680 return -ENOMEM;
681
682 /* map the queue indices to queue ids */
683 for (i = 0; i < pi->rss_size; i++, queues++)
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530684 rss[i] = rxq[*queues].rspq.abs_id;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000685
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530686 err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000687 pi->rss_size, rss, pi->rss_size);
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530688 /* If Tunnel All Lookup isn't specified in the global RSS
689 * Configuration, then we need to specify a default Ingress
690 * Queue for any ingress packets which aren't hashed. We'll
691 * use our first ingress queue ...
692 */
693 if (!err)
694 err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
695 FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
696 FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
697 FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
698 FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
699 FW_RSS_VI_CONFIG_CMD_UDPEN_F,
700 rss[0]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000701 kfree(rss);
702 return err;
703}
704
705/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000706 * setup_rss - configure RSS
707 * @adap: the adapter
708 *
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000709 * Sets up RSS for each port.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000710 */
711static int setup_rss(struct adapter *adap)
712{
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530713 int i, j, err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000714
715 for_each_port(adap, i) {
716 const struct port_info *pi = adap2pinfo(adap, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000717
Hariprasad Shenaic035e182015-05-06 19:48:37 +0530718 /* Fill default values with equal distribution */
719 for (j = 0; j < pi->rss_size; j++)
720 pi->rss[j] = j % pi->nqsets;
721
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530722 err = cxgb4_write_rss(pi, pi->rss);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000723 if (err)
724 return err;
725 }
726 return 0;
727}
728
729/*
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000730 * Return the channel of the ingress queue with the given qid.
731 */
732static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
733{
734 qid -= p->ingr_start;
735 return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
736}
737
738/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000739 * Wait until all NAPI handlers are descheduled.
740 */
741static void quiesce_rx(struct adapter *adap)
742{
743 int i;
744
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530745 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000746 struct sge_rspq *q = adap->sge.ingr_map[i];
747
Eric Dumazet5226b7912017-02-02 11:44:27 -0800748 if (q && q->handler)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000749 napi_disable(&q->napi);
750 }
751}
752
Hariprasad Shenaib37987e2015-03-26 10:04:26 +0530753/* Disable interrupt and napi handler */
754static void disable_interrupts(struct adapter *adap)
755{
756 if (adap->flags & FULL_INIT_DONE) {
757 t4_intr_disable(adap);
758 if (adap->flags & USING_MSIX) {
759 free_msix_queue_irqs(adap);
760 free_irq(adap->msix_info[0].vec, adap);
761 } else {
762 free_irq(adap->pdev->irq, adap);
763 }
764 quiesce_rx(adap);
765 }
766}
767
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000768/*
769 * Enable NAPI scheduling and interrupt generation for all Rx queues.
770 */
771static void enable_rx(struct adapter *adap)
772{
773 int i;
774
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530775 for (i = 0; i < adap->sge.ingr_sz; i++) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000776 struct sge_rspq *q = adap->sge.ingr_map[i];
777
778 if (!q)
779 continue;
Eric Dumazet5226b7912017-02-02 11:44:27 -0800780 if (q->handler)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000781 napi_enable(&q->napi);
Eric Dumazet5226b7912017-02-02 11:44:27 -0800782
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000783 /* 0-increment GTS to start the timer and enable interrupts */
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530784 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
785 SEINTARM_V(q->intr_params) |
786 INGRESSQID_V(q->cntxt_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000787 }
788}
789
Hariprasad Shenai1c6a5b02015-03-04 18:16:27 +0530790
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530791static int setup_fw_sge_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000792{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000793 struct sge *s = &adap->sge;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530794 int err = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000795
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530796 bitmap_zero(s->starving_fl, s->egr_sz);
797 bitmap_zero(s->txq_maperr, s->egr_sz);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000798
799 if (adap->flags & USING_MSIX)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530800 adap->msi_idx = 1; /* vector 0 is for non-queue interrupts */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000801 else {
802 err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
Varun Prakash2337ba42016-02-14 23:02:41 +0530803 NULL, NULL, NULL, -1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000804 if (err)
805 return err;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530806 adap->msi_idx = -((int)s->intrq.abs_id + 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000807 }
808
809 err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530810 adap->msi_idx, NULL, fwevtq_handler, NULL, -1);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530811 if (err)
812 t4_free_sge_resources(adap);
813 return err;
814}
815
816/**
817 * setup_sge_queues - configure SGE Tx/Rx/response queues
818 * @adap: the adapter
819 *
820 * Determines how many sets of SGE queues to use and initializes them.
821 * We support multiple queue sets per port if we have MSI-X, otherwise
822 * just one queue set per port.
823 */
824static int setup_sge_queues(struct adapter *adap)
825{
826 int err, i, j;
827 struct sge *s = &adap->sge;
Ganesh Goudard427cae2017-06-16 15:36:09 +0530828 struct sge_uld_rxq_info *rxq_info = NULL;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530829 unsigned int cmplqid = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000830
Ganesh Goudard427cae2017-06-16 15:36:09 +0530831 if (is_uld(adap))
832 rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];
833
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000834 for_each_port(adap, i) {
835 struct net_device *dev = adap->port[i];
836 struct port_info *pi = netdev_priv(dev);
837 struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
838 struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
839
840 for (j = 0; j < pi->nqsets; j++, q++) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530841 if (adap->msi_idx > 0)
842 adap->msi_idx++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000843 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +0530844 adap->msi_idx, &q->fl,
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +0530845 t4_ethrx_handler,
Varun Prakash2337ba42016-02-14 23:02:41 +0530846 NULL,
Arjun Vynipadath193c4c22017-06-23 19:14:36 +0530847 t4_get_tp_ch_map(adap,
848 pi->tx_chan));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000849 if (err)
850 goto freeout;
851 q->rspq.idx = j;
852 memset(&q->stats, 0, sizeof(q->stats));
853 }
854 for (j = 0; j < pi->nqsets; j++, t++) {
855 err = t4_sge_alloc_eth_txq(adap, t, dev,
856 netdev_get_tx_queue(dev, j),
857 s->fw_evtq.cntxt_id);
858 if (err)
859 goto freeout;
860 }
861 }
862
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000863 for_each_port(adap, i) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530864 /* Note that cmplqid below is 0 if we don't
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000865 * have RDMA queues, and that's the right value.
866 */
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530867 if (rxq_info)
868 cmplqid = rxq_info->uldrxq[i].rspq.cntxt_id;
869
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000870 err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530871 s->fw_evtq.cntxt_id, cmplqid);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000872 if (err)
873 goto freeout;
874 }
875
Atul Guptaa45695042017-07-04 16:46:20 +0530876 if (!is_t4(adap->params.chip)) {
877 err = t4_sge_alloc_eth_txq(adap, &s->ptptxq, adap->port[0],
878 netdev_get_tx_queue(adap->port[0], 0)
879 , s->fw_evtq.cntxt_id);
880 if (err)
881 goto freeout;
882 }
883
Hariprasad Shenai9bb59b92014-09-01 19:54:57 +0530884 t4_write_reg(adap, is_t4(adap->params.chip) ?
Hariprasad Shenai837e4a42015-01-05 16:30:46 +0530885 MPS_TRC_RSS_CONTROL_A :
886 MPS_T5_TRC_RSS_CONTROL_A,
887 RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
888 QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000889 return 0;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +0530890freeout:
891 t4_free_sge_resources(adap);
892 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000893}
894
Anish Bhatt688848b2014-06-19 21:37:13 -0700895static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
896 void *accel_priv, select_queue_fallback_t fallback)
897{
898 int txq;
899
900#ifdef CONFIG_CHELSIO_T4_DCB
901 /* If a Data Center Bridging has been successfully negotiated on this
902 * link then we'll use the skb's priority to map it to a TX Queue.
903 * The skb's priority is determined via the VLAN Tag Priority Code
904 * Point field.
905 */
Ganesh Goudar85eacf32017-05-16 21:17:42 +0530906 if (cxgb4_dcb_enabled(dev) && !is_kdump_kernel()) {
Anish Bhatt688848b2014-06-19 21:37:13 -0700907 u16 vlan_tci;
908 int err;
909
910 err = vlan_get_tag(skb, &vlan_tci);
911 if (unlikely(err)) {
912 if (net_ratelimit())
913 netdev_warn(dev,
914 "TX Packet without VLAN Tag on DCB Link\n");
915 txq = 0;
916 } else {
917 txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
Varun Prakash84a200b2015-03-24 19:14:46 +0530918#ifdef CONFIG_CHELSIO_T4_FCOE
919 if (skb->protocol == htons(ETH_P_FCOE))
920 txq = skb->priority & 0x7;
921#endif /* CONFIG_CHELSIO_T4_FCOE */
Anish Bhatt688848b2014-06-19 21:37:13 -0700922 }
923 return txq;
924 }
925#endif /* CONFIG_CHELSIO_T4_DCB */
926
927 if (select_queue) {
928 txq = (skb_rx_queue_recorded(skb)
929 ? skb_get_rx_queue(skb)
930 : smp_processor_id());
931
932 while (unlikely(txq >= dev->real_num_tx_queues))
933 txq -= dev->real_num_tx_queues;
934
935 return txq;
936 }
937
938 return fallback(dev, skb) % dev->real_num_tx_queues;
939}
940
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000941static int closest_timer(const struct sge *s, int time)
942{
943 int i, delta, match = 0, min_delta = INT_MAX;
944
945 for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
946 delta = time - s->timer_val[i];
947 if (delta < 0)
948 delta = -delta;
949 if (delta < min_delta) {
950 min_delta = delta;
951 match = i;
952 }
953 }
954 return match;
955}
956
957static int closest_thres(const struct sge *s, int thres)
958{
959 int i, delta, match = 0, min_delta = INT_MAX;
960
961 for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
962 delta = thres - s->counter_val[i];
963 if (delta < 0)
964 delta = -delta;
965 if (delta < min_delta) {
966 min_delta = delta;
967 match = i;
968 }
969 }
970 return match;
971}
972
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000973/**
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530974 * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000975 * @q: the Rx queue
976 * @us: the hold-off time in us, or 0 to disable timer
977 * @cnt: the hold-off packet count, or 0 to disable counter
978 *
979 * Sets an Rx queue's interrupt hold-off time and packet count. At least
980 * one of the two needs to be enabled for the queue to generate interrupts.
981 */
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530982int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
983 unsigned int us, unsigned int cnt)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000984{
Hariprasad Shenaic887ad02014-06-06 21:40:45 +0530985 struct adapter *adap = q->adap;
986
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000987 if ((us | cnt) == 0)
988 cnt = 1;
989
990 if (cnt) {
991 int err;
992 u32 v, new_idx;
993
994 new_idx = closest_thres(&adap->sge, cnt);
995 if (q->desc && q->pktcnt_idx != new_idx) {
996 /* the queue has already been created, update it */
Hariprasad Shenai51678652014-11-21 12:52:02 +0530997 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
998 FW_PARAMS_PARAM_X_V(
999 FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
1000 FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301001 err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
1002 &v, &new_idx);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001003 if (err)
1004 return err;
1005 }
1006 q->pktcnt_idx = new_idx;
1007 }
1008
1009 us = us == 0 ? 6 : closest_timer(&adap->sge, us);
Hariprasad Shenai1ecc7b72015-05-12 04:43:43 +05301010 q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001011 return 0;
1012}
1013
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001014static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001015{
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001016 const struct port_info *pi = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001017 netdev_features_t changed = dev->features ^ features;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001018 int err;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001019
Patrick McHardyf6469682013-04-19 02:04:27 +00001020 if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001021 return 0;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001022
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301023 err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001024 -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +00001025 !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00001026 if (unlikely(err))
Patrick McHardyf6469682013-04-19 02:04:27 +00001027 dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00001028 return err;
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -07001029}
1030
Bill Pemberton91744942012-12-03 09:23:02 -05001031static int setup_debugfs(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001032{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001033 if (IS_ERR_OR_NULL(adap->debugfs_root))
1034 return -1;
1035
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301036#ifdef CONFIG_DEBUG_FS
1037 t4_setup_debugfs(adap);
1038#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001039 return 0;
1040}
1041
1042/*
1043 * upper-layer driver support
1044 */
1045
1046/*
1047 * Allocate an active-open TID and set it to the supplied value.
1048 */
1049int cxgb4_alloc_atid(struct tid_info *t, void *data)
1050{
1051 int atid = -1;
1052
1053 spin_lock_bh(&t->atid_lock);
1054 if (t->afree) {
1055 union aopen_entry *p = t->afree;
1056
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001057 atid = (p - t->atid_tab) + t->atid_base;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001058 t->afree = p->next;
1059 p->data = data;
1060 t->atids_in_use++;
1061 }
1062 spin_unlock_bh(&t->atid_lock);
1063 return atid;
1064}
1065EXPORT_SYMBOL(cxgb4_alloc_atid);
1066
1067/*
1068 * Release an active-open TID.
1069 */
1070void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
1071{
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001072 union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001073
1074 spin_lock_bh(&t->atid_lock);
1075 p->next = t->afree;
1076 t->afree = p;
1077 t->atids_in_use--;
1078 spin_unlock_bh(&t->atid_lock);
1079}
1080EXPORT_SYMBOL(cxgb4_free_atid);
1081
1082/*
1083 * Allocate a server TID and set it to the supplied value.
1084 */
1085int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
1086{
1087 int stid;
1088
1089 spin_lock_bh(&t->stid_lock);
1090 if (family == PF_INET) {
1091 stid = find_first_zero_bit(t->stid_bmap, t->nstids);
1092 if (stid < t->nstids)
1093 __set_bit(stid, t->stid_bmap);
1094 else
1095 stid = -1;
1096 } else {
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301097 stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001098 if (stid < 0)
1099 stid = -1;
1100 }
1101 if (stid >= 0) {
1102 t->stid_tab[stid].data = data;
1103 stid += t->stid_base;
Kumar Sanghvi15f63b72013-12-18 16:38:22 +05301104 /* IPv6 requires max of 520 bits or 16 cells in TCAM
1105 * This is equivalent to 4 TIDs. With CLIP enabled it
1106 * needs 2 TIDs.
1107 */
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301108 if (family == PF_INET6) {
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301109 t->stids_in_use += 2;
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301110 t->v6_stids_in_use += 2;
1111 } else {
1112 t->stids_in_use++;
1113 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001114 }
1115 spin_unlock_bh(&t->stid_lock);
1116 return stid;
1117}
1118EXPORT_SYMBOL(cxgb4_alloc_stid);
1119
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001120/* Allocate a server filter TID and set it to the supplied value.
1121 */
1122int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
1123{
1124 int stid;
1125
1126 spin_lock_bh(&t->stid_lock);
1127 if (family == PF_INET) {
1128 stid = find_next_zero_bit(t->stid_bmap,
1129 t->nstids + t->nsftids, t->nstids);
1130 if (stid < (t->nstids + t->nsftids))
1131 __set_bit(stid, t->stid_bmap);
1132 else
1133 stid = -1;
1134 } else {
1135 stid = -1;
1136 }
1137 if (stid >= 0) {
1138 t->stid_tab[stid].data = data;
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301139 stid -= t->nstids;
1140 stid += t->sftid_base;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301141 t->sftids_in_use++;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001142 }
1143 spin_unlock_bh(&t->stid_lock);
1144 return stid;
1145}
1146EXPORT_SYMBOL(cxgb4_alloc_sftid);
1147
1148/* Release a server TID.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001149 */
1150void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
1151{
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05301152 /* Is it a server filter TID? */
1153 if (t->nsftids && (stid >= t->sftid_base)) {
1154 stid -= t->sftid_base;
1155 stid += t->nstids;
1156 } else {
1157 stid -= t->stid_base;
1158 }
1159
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001160 spin_lock_bh(&t->stid_lock);
1161 if (family == PF_INET)
1162 __clear_bit(stid, t->stid_bmap);
1163 else
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301164 bitmap_release_region(t->stid_bmap, stid, 1);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001165 t->stid_tab[stid].data = NULL;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301166 if (stid < t->nstids) {
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301167 if (family == PF_INET6) {
Hariprasad Shenaia99c6832015-12-24 16:15:17 +05301168 t->stids_in_use -= 2;
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301169 t->v6_stids_in_use -= 2;
1170 } else {
1171 t->stids_in_use--;
1172 }
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301173 } else {
1174 t->sftids_in_use--;
1175 }
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301176
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001177 spin_unlock_bh(&t->stid_lock);
1178}
1179EXPORT_SYMBOL(cxgb4_free_stid);
1180
1181/*
1182 * Populate a TID_RELEASE WR. Caller must properly size the skb.
1183 */
1184static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
1185 unsigned int tid)
1186{
1187 struct cpl_tid_release *req;
1188
1189 set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
Johannes Berg4df864c2017-06-16 14:29:21 +02001190 req = __skb_put(skb, sizeof(*req));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001191 INIT_TP_WR(req, tid);
1192 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
1193}
1194
1195/*
1196 * Queue a TID release request and if necessary schedule a work queue to
1197 * process it.
1198 */
stephen hemminger31b9c192010-10-18 05:39:18 +00001199static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
1200 unsigned int tid)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001201{
1202 void **p = &t->tid_tab[tid];
1203 struct adapter *adap = container_of(t, struct adapter, tids);
1204
1205 spin_lock_bh(&adap->tid_release_lock);
1206 *p = adap->tid_release_head;
1207 /* Low 2 bits encode the Tx channel number */
1208 adap->tid_release_head = (void **)((uintptr_t)p | chan);
1209 if (!adap->tid_release_task_busy) {
1210 adap->tid_release_task_busy = true;
Anish Bhatt29aaee62014-08-20 13:44:06 -07001211 queue_work(adap->workq, &adap->tid_release_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001212 }
1213 spin_unlock_bh(&adap->tid_release_lock);
1214}
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001215
1216/*
1217 * Process the list of pending TID release requests.
1218 */
1219static void process_tid_release_list(struct work_struct *work)
1220{
1221 struct sk_buff *skb;
1222 struct adapter *adap;
1223
1224 adap = container_of(work, struct adapter, tid_release_task);
1225
1226 spin_lock_bh(&adap->tid_release_lock);
1227 while (adap->tid_release_head) {
1228 void **p = adap->tid_release_head;
1229 unsigned int chan = (uintptr_t)p & 3;
1230 p = (void *)p - chan;
1231
1232 adap->tid_release_head = *p;
1233 *p = NULL;
1234 spin_unlock_bh(&adap->tid_release_lock);
1235
1236 while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
1237 GFP_KERNEL)))
1238 schedule_timeout_uninterruptible(1);
1239
1240 mk_tid_release(skb, chan, p - adap->tids.tid_tab);
1241 t4_ofld_send(adap, skb);
1242 spin_lock_bh(&adap->tid_release_lock);
1243 }
1244 adap->tid_release_task_busy = false;
1245 spin_unlock_bh(&adap->tid_release_lock);
1246}
1247
1248/*
1249 * Release a TID and inform HW. If we are unable to allocate the release
1250 * message we defer to a work queue.
1251 */
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301252void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid,
1253 unsigned short family)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001254{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001255 struct sk_buff *skb;
1256 struct adapter *adap = container_of(t, struct adapter, tids);
1257
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301258 WARN_ON(tid >= t->ntids);
1259
1260 if (t->tid_tab[tid]) {
1261 t->tid_tab[tid] = NULL;
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301262 atomic_dec(&t->conns_in_use);
1263 if (t->hash_base && (tid >= t->hash_base)) {
1264 if (family == AF_INET6)
1265 atomic_sub(2, &t->hash_tids_in_use);
1266 else
1267 atomic_dec(&t->hash_tids_in_use);
1268 } else {
1269 if (family == AF_INET6)
1270 atomic_sub(2, &t->tids_in_use);
1271 else
1272 atomic_dec(&t->tids_in_use);
1273 }
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301274 }
1275
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001276 skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
1277 if (likely(skb)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001278 mk_tid_release(skb, chan, tid);
1279 t4_ofld_send(adap, skb);
1280 } else
1281 cxgb4_queue_tid_release(t, chan, tid);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001282}
1283EXPORT_SYMBOL(cxgb4_remove_tid);
1284
1285/*
1286 * Allocate and initialize the TID tables. Returns 0 on success.
1287 */
1288static int tid_init(struct tid_info *t)
1289{
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301290 struct adapter *adap = container_of(t, struct adapter, tids);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301291 unsigned int max_ftids = t->nftids + t->nsftids;
1292 unsigned int natids = t->natids;
1293 unsigned int stid_bmap_size;
1294 unsigned int ftid_bmap_size;
1295 size_t size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001296
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001297 stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301298 ftid_bmap_size = BITS_TO_LONGS(t->nftids);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001299 size = t->ntids * sizeof(*t->tid_tab) +
1300 natids * sizeof(*t->atid_tab) +
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001301 t->nstids * sizeof(*t->stid_tab) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001302 t->nsftids * sizeof(*t->stid_tab) +
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001303 stid_bmap_size * sizeof(long) +
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301304 max_ftids * sizeof(*t->ftid_tab) +
1305 ftid_bmap_size * sizeof(long);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001306
Michal Hocko752ade62017-05-08 15:57:27 -07001307 t->tid_tab = kvzalloc(size, GFP_KERNEL);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001308 if (!t->tid_tab)
1309 return -ENOMEM;
1310
1311 t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
1312 t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00001313 t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001314 t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301315 t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001316 spin_lock_init(&t->stid_lock);
1317 spin_lock_init(&t->atid_lock);
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301318 spin_lock_init(&t->ftid_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001319
1320 t->stids_in_use = 0;
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301321 t->v6_stids_in_use = 0;
Hariprasad Shenai2248b292015-08-12 16:55:06 +05301322 t->sftids_in_use = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001323 t->afree = NULL;
1324 t->atids_in_use = 0;
1325 atomic_set(&t->tids_in_use, 0);
Ganesh Goudar1dec4ce2017-06-07 15:04:51 +05301326 atomic_set(&t->conns_in_use, 0);
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05301327 atomic_set(&t->hash_tids_in_use, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001328
1329 /* Setup the free list for atid_tab and clear the stid bitmap. */
1330 if (natids) {
1331 while (--natids)
1332 t->atid_tab[natids - 1].next = &t->atid_tab[natids];
1333 t->afree = t->atid_tab;
1334 }
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05301335
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05301336 if (is_offload(adap)) {
1337 bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
1338 /* Reserve stid 0 for T4/T5 adapters */
1339 if (!t->stid_base &&
1340 CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1341 __set_bit(0, t->stid_bmap);
1342 }
1343
1344 bitmap_zero(t->ftid_bmap, t->nftids);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001345 return 0;
1346}
1347
1348/**
1349 * cxgb4_create_server - create an IP server
1350 * @dev: the device
1351 * @stid: the server TID
1352 * @sip: local IP address to bind server to
1353 * @sport: the server's TCP port
1354 * @queue: queue to direct messages from this server to
1355 *
1356 * Create an IP server for the given port and address.
1357 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1358 */
1359int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00001360 __be32 sip, __be16 sport, __be16 vlan,
1361 unsigned int queue)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001362{
1363 unsigned int chan;
1364 struct sk_buff *skb;
1365 struct adapter *adap;
1366 struct cpl_pass_open_req *req;
Vipul Pandya80f40c12013-07-04 16:10:45 +05301367 int ret;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001368
1369 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1370 if (!skb)
1371 return -ENOMEM;
1372
1373 adap = netdev2adap(dev);
Johannes Berg4df864c2017-06-16 14:29:21 +02001374 req = __skb_put(skb, sizeof(*req));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001375 INIT_TP_WR(req, 0);
1376 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
1377 req->local_port = sport;
1378 req->peer_port = htons(0);
1379 req->local_ip = sip;
1380 req->peer_ip = htonl(0);
Dimitris Michailidise46dab42010-08-23 17:20:58 +00001381 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001382 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001383 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1384 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301385 ret = t4_mgmt_tx(adap, skb);
1386 return net_xmit_eval(ret);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001387}
1388EXPORT_SYMBOL(cxgb4_create_server);
1389
Vipul Pandya80f40c12013-07-04 16:10:45 +05301390/* cxgb4_create_server6 - create an IPv6 server
1391 * @dev: the device
1392 * @stid: the server TID
1393 * @sip: local IPv6 address to bind server to
1394 * @sport: the server's TCP port
1395 * @queue: queue to direct messages from this server to
1396 *
1397 * Create an IPv6 server for the given port and address.
1398 * Returns <0 on error and one of the %NET_XMIT_* values on success.
1399 */
1400int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
1401 const struct in6_addr *sip, __be16 sport,
1402 unsigned int queue)
1403{
1404 unsigned int chan;
1405 struct sk_buff *skb;
1406 struct adapter *adap;
1407 struct cpl_pass_open_req6 *req;
1408 int ret;
1409
1410 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1411 if (!skb)
1412 return -ENOMEM;
1413
1414 adap = netdev2adap(dev);
Johannes Berg4df864c2017-06-16 14:29:21 +02001415 req = __skb_put(skb, sizeof(*req));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301416 INIT_TP_WR(req, 0);
1417 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
1418 req->local_port = sport;
1419 req->peer_port = htons(0);
1420 req->local_ip_hi = *(__be64 *)(sip->s6_addr);
1421 req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
1422 req->peer_ip_hi = cpu_to_be64(0);
1423 req->peer_ip_lo = cpu_to_be64(0);
1424 chan = rxq_to_chan(&adap->sge, queue);
Anish Bhattd7990b02014-11-12 17:15:57 -08001425 req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
Hariprasad Shenai6c53e932015-01-08 21:38:15 -08001426 req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
1427 SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301428 ret = t4_mgmt_tx(adap, skb);
1429 return net_xmit_eval(ret);
1430}
1431EXPORT_SYMBOL(cxgb4_create_server6);
1432
1433int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
1434 unsigned int queue, bool ipv6)
1435{
1436 struct sk_buff *skb;
1437 struct adapter *adap;
1438 struct cpl_close_listsvr_req *req;
1439 int ret;
1440
1441 adap = netdev2adap(dev);
1442
1443 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
1444 if (!skb)
1445 return -ENOMEM;
1446
Johannes Berg4df864c2017-06-16 14:29:21 +02001447 req = __skb_put(skb, sizeof(*req));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301448 INIT_TP_WR(req, 0);
1449 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -08001450 req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
1451 LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05301452 ret = t4_mgmt_tx(adap, skb);
1453 return net_xmit_eval(ret);
1454}
1455EXPORT_SYMBOL(cxgb4_remove_server);
1456
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001457/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001458 * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
1459 * @mtus: the HW MTU table
1460 * @mtu: the target MTU
1461 * @idx: index of selected entry in the MTU table
1462 *
1463 * Returns the index and the value in the HW MTU table that is closest to
1464 * but does not exceed @mtu, unless @mtu is smaller than any value in the
1465 * table, in which case that smallest available value is selected.
1466 */
1467unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
1468 unsigned int *idx)
1469{
1470 unsigned int i = 0;
1471
1472 while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
1473 ++i;
1474 if (idx)
1475 *idx = i;
1476 return mtus[i];
1477}
1478EXPORT_SYMBOL(cxgb4_best_mtu);
1479
1480/**
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05301481 * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
1482 * @mtus: the HW MTU table
1483 * @header_size: Header Size
1484 * @data_size_max: maximum Data Segment Size
1485 * @data_size_align: desired Data Segment Size Alignment (2^N)
1486 * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
1487 *
1488 * Similar to cxgb4_best_mtu() but instead of searching the Hardware
1489 * MTU Table based solely on a Maximum MTU parameter, we break that
1490 * parameter up into a Header Size and Maximum Data Segment Size, and
1491 * provide a desired Data Segment Size Alignment. If we find an MTU in
1492 * the Hardware MTU Table which will result in a Data Segment Size with
1493 * the requested alignment _and_ that MTU isn't "too far" from the
1494 * closest MTU, then we'll return that rather than the closest MTU.
1495 */
1496unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
1497 unsigned short header_size,
1498 unsigned short data_size_max,
1499 unsigned short data_size_align,
1500 unsigned int *mtu_idxp)
1501{
1502 unsigned short max_mtu = header_size + data_size_max;
1503 unsigned short data_size_align_mask = data_size_align - 1;
1504 int mtu_idx, aligned_mtu_idx;
1505
1506 /* Scan the MTU Table till we find an MTU which is larger than our
1507 * Maximum MTU or we reach the end of the table. Along the way,
1508 * record the last MTU found, if any, which will result in a Data
1509 * Segment Length matching the requested alignment.
1510 */
1511 for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
1512 unsigned short data_size = mtus[mtu_idx] - header_size;
1513
1514 /* If this MTU minus the Header Size would result in a
1515 * Data Segment Size of the desired alignment, remember it.
1516 */
1517 if ((data_size & data_size_align_mask) == 0)
1518 aligned_mtu_idx = mtu_idx;
1519
1520 /* If we're not at the end of the Hardware MTU Table and the
1521 * next element is larger than our Maximum MTU, drop out of
1522 * the loop.
1523 */
1524 if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
1525 break;
1526 }
1527
1528 /* If we fell out of the loop because we ran to the end of the table,
1529 * then we just have to use the last [largest] entry.
1530 */
1531 if (mtu_idx == NMTUS)
1532 mtu_idx--;
1533
1534 /* If we found an MTU which resulted in the requested Data Segment
1535 * Length alignment and that's "not far" from the largest MTU which is
1536 * less than or equal to the maximum MTU, then use that.
1537 */
1538 if (aligned_mtu_idx >= 0 &&
1539 mtu_idx - aligned_mtu_idx <= 1)
1540 mtu_idx = aligned_mtu_idx;
1541
1542 /* If the caller has passed in an MTU Index pointer, pass the
1543 * MTU Index back. Return the MTU value.
1544 */
1545 if (mtu_idxp)
1546 *mtu_idxp = mtu_idx;
1547 return mtus[mtu_idx];
1548}
1549EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
1550
1551/**
Hariprasad S27999802015-09-23 17:19:26 +05301552 * cxgb4_tp_smt_idx - Get the Source Mac Table index for this VI
1553 * @chip: chip type
1554 * @viid: VI id of the given port
1555 *
1556 * Return the SMT index for this VI.
1557 */
1558unsigned int cxgb4_tp_smt_idx(enum chip_type chip, unsigned int viid)
1559{
1560 /* In T4/T5, SMT contains 256 SMAC entries organized in
1561 * 128 rows of 2 entries each.
1562 * In T6, SMT contains 256 SMAC entries in 256 rows.
1563 * TODO: The below code needs to be updated when we add support
1564 * for 256 VFs.
1565 */
1566 if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
1567 return ((viid & 0x7f) << 1);
1568 else
1569 return (viid & 0x7f);
1570}
1571EXPORT_SYMBOL(cxgb4_tp_smt_idx);
1572
1573/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001574 * cxgb4_port_chan - get the HW channel of a port
1575 * @dev: the net device for the port
1576 *
1577 * Return the HW Tx channel of the given port.
1578 */
1579unsigned int cxgb4_port_chan(const struct net_device *dev)
1580{
1581 return netdev2pinfo(dev)->tx_chan;
1582}
1583EXPORT_SYMBOL(cxgb4_port_chan);
1584
Vipul Pandya881806b2012-05-18 15:29:24 +05301585unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
1586{
1587 struct adapter *adap = netdev2adap(dev);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001588 u32 v1, v2, lp_count, hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301589
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301590 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1591 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301592 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301593 lp_count = LP_COUNT_G(v1);
1594 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001595 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301596 lp_count = LP_COUNT_T5_G(v1);
1597 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001598 }
1599 return lpfifo ? lp_count : hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05301600}
1601EXPORT_SYMBOL(cxgb4_dbfifo_count);
1602
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001603/**
1604 * cxgb4_port_viid - get the VI id of a port
1605 * @dev: the net device for the port
1606 *
1607 * Return the VI id of the given port.
1608 */
1609unsigned int cxgb4_port_viid(const struct net_device *dev)
1610{
1611 return netdev2pinfo(dev)->viid;
1612}
1613EXPORT_SYMBOL(cxgb4_port_viid);
1614
1615/**
1616 * cxgb4_port_idx - get the index of a port
1617 * @dev: the net device for the port
1618 *
1619 * Return the index of the given port.
1620 */
1621unsigned int cxgb4_port_idx(const struct net_device *dev)
1622{
1623 return netdev2pinfo(dev)->port_id;
1624}
1625EXPORT_SYMBOL(cxgb4_port_idx);
1626
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001627void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
1628 struct tp_tcp_stats *v6)
1629{
1630 struct adapter *adap = pci_get_drvdata(pdev);
1631
1632 spin_lock(&adap->stats_lock);
1633 t4_tp_get_tcp_stats(adap, v4, v6);
1634 spin_unlock(&adap->stats_lock);
1635}
1636EXPORT_SYMBOL(cxgb4_get_tcp_stats);
1637
1638void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
1639 const unsigned int *pgsz_order)
1640{
1641 struct adapter *adap = netdev2adap(dev);
1642
Hariprasad Shenai0d804332015-01-05 16:30:47 +05301643 t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
1644 t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
1645 HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
1646 HPZ3_V(pgsz_order[3]));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001647}
1648EXPORT_SYMBOL(cxgb4_iscsi_init);
1649
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301650int cxgb4_flush_eq_cache(struct net_device *dev)
1651{
1652 struct adapter *adap = netdev2adap(dev);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301653
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +05301654 return t4_sge_ctxt_flush(adap, adap->mbox);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301655}
1656EXPORT_SYMBOL(cxgb4_flush_eq_cache);
1657
1658static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
1659{
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301660 u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301661 __be64 indices;
1662 int ret;
1663
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05301664 spin_lock(&adap->win0_lock);
1665 ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
1666 sizeof(indices), (__be32 *)&indices,
1667 T4_MEMORY_READ);
1668 spin_unlock(&adap->win0_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301669 if (!ret) {
Vipul Pandya404d9e32012-10-08 02:59:43 +00001670 *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
1671 *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301672 }
1673 return ret;
1674}
1675
1676int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
1677 u16 size)
1678{
1679 struct adapter *adap = netdev2adap(dev);
1680 u16 hw_pidx, hw_cidx;
1681 int ret;
1682
1683 ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
1684 if (ret)
1685 goto out;
1686
1687 if (pidx != hw_pidx) {
1688 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301689 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301690
1691 if (pidx >= hw_pidx)
1692 delta = pidx - hw_pidx;
1693 else
1694 delta = size - hw_pidx + pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301695
1696 if (is_t4(adap->params.chip))
1697 val = PIDX_V(delta);
1698 else
1699 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301700 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301701 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1702 QID_V(qid) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301703 }
1704out:
1705 return ret;
1706}
1707EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
1708
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301709int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
1710{
1711 struct adapter *adap;
1712 u32 offset, memtype, memaddr;
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301713 u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301714 u32 edc0_end, edc1_end, mc0_end, mc1_end;
1715 int ret;
1716
1717 adap = netdev2adap(dev);
1718
1719 offset = ((stag >> 8) * 32) + adap->vres.stag.start;
1720
1721 /* Figure out where the offset lands in the Memory Type/Address scheme.
1722 * This code assumes that the memory is laid out starting at offset 0
1723 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
1724 * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
1725 * MC0, and some have both MC0 and MC1.
1726 */
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301727 size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
1728 edc0_size = EDRAM0_SIZE_G(size) << 20;
1729 size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
1730 edc1_size = EDRAM1_SIZE_G(size) << 20;
1731 size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
1732 mc0_size = EXT_MEM0_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301733
1734 edc0_end = edc0_size;
1735 edc1_end = edc0_end + edc1_size;
1736 mc0_end = edc1_end + mc0_size;
1737
1738 if (offset < edc0_end) {
1739 memtype = MEM_EDC0;
1740 memaddr = offset;
1741 } else if (offset < edc1_end) {
1742 memtype = MEM_EDC1;
1743 memaddr = offset - edc0_end;
1744 } else {
1745 if (offset < mc0_end) {
1746 memtype = MEM_MC0;
1747 memaddr = offset - edc1_end;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301748 } else if (is_t5(adap->params.chip)) {
Hariprasad Shenai6559a7e2014-11-07 09:35:24 +05301749 size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
1750 mc1_size = EXT_MEM1_SIZE_G(size) << 20;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301751 mc1_end = mc0_end + mc1_size;
1752 if (offset < mc1_end) {
1753 memtype = MEM_MC1;
1754 memaddr = offset - mc0_end;
1755 } else {
1756 /* offset beyond the end of any memory */
1757 goto err;
1758 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301759 } else {
1760 /* T4/T6 only has a single memory channel */
1761 goto err;
Hariprasad Shenai031cf472014-07-14 21:34:53 +05301762 }
1763 }
1764
1765 spin_lock(&adap->win0_lock);
1766 ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
1767 spin_unlock(&adap->win0_lock);
1768 return ret;
1769
1770err:
1771 dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
1772 stag, offset);
1773 return -EINVAL;
1774}
1775EXPORT_SYMBOL(cxgb4_read_tpte);
1776
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301777u64 cxgb4_read_sge_timestamp(struct net_device *dev)
1778{
1779 u32 hi, lo;
1780 struct adapter *adap;
1781
1782 adap = netdev2adap(dev);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301783 lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
1784 hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301785
1786 return ((u64)hi << 32) | (u64)lo;
1787}
1788EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
1789
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301790int cxgb4_bar2_sge_qregs(struct net_device *dev,
1791 unsigned int qid,
1792 enum cxgb4_bar2_qtype qtype,
Hariprasad S66cf1882015-06-09 18:23:11 +05301793 int user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301794 u64 *pbar2_qoffset,
1795 unsigned int *pbar2_qid)
1796{
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301797 return t4_bar2_sge_qregs(netdev2adap(dev),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301798 qid,
1799 (qtype == CXGB4_BAR2_QTYPE_EGRESS
1800 ? T4_BAR2_QTYPE_EGRESS
1801 : T4_BAR2_QTYPE_INGRESS),
Hariprasad S66cf1882015-06-09 18:23:11 +05301802 user,
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05301803 pbar2_qoffset,
1804 pbar2_qid);
1805}
1806EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
1807
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001808static struct pci_driver cxgb4_driver;
1809
1810static void check_neigh_update(struct neighbour *neigh)
1811{
1812 const struct device *parent;
1813 const struct net_device *netdev = neigh->dev;
1814
Parav Panditd0d7b102017-02-04 11:00:49 -06001815 if (is_vlan_dev(netdev))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001816 netdev = vlan_dev_real_dev(netdev);
1817 parent = netdev->dev.parent;
1818 if (parent && parent->driver == &cxgb4_driver.driver)
1819 t4_l2t_update(dev_get_drvdata(parent), neigh);
1820}
1821
1822static int netevent_cb(struct notifier_block *nb, unsigned long event,
1823 void *data)
1824{
1825 switch (event) {
1826 case NETEVENT_NEIGH_UPDATE:
1827 check_neigh_update(data);
1828 break;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001829 case NETEVENT_REDIRECT:
1830 default:
1831 break;
1832 }
1833 return 0;
1834}
1835
1836static bool netevent_registered;
1837static struct notifier_block cxgb4_netevent_nb = {
1838 .notifier_call = netevent_cb
1839};
1840
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301841static void drain_db_fifo(struct adapter *adap, int usecs)
1842{
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001843 u32 v1, v2, lp_count, hp_count;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301844
1845 do {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301846 v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
1847 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301848 if (is_t4(adap->params.chip)) {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301849 lp_count = LP_COUNT_G(v1);
1850 hp_count = HP_COUNT_G(v1);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001851 } else {
Hariprasad Shenaif061de422015-01-05 16:30:44 +05301852 lp_count = LP_COUNT_T5_G(v1);
1853 hp_count = HP_COUNT_T5_G(v2);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00001854 }
1855
1856 if (lp_count == 0 && hp_count == 0)
1857 break;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301858 set_current_state(TASK_UNINTERRUPTIBLE);
1859 schedule_timeout(usecs_to_jiffies(usecs));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301860 } while (1);
1861}
1862
1863static void disable_txq_db(struct sge_txq *q)
1864{
Steve Wise05eb2382014-03-14 21:52:08 +05301865 unsigned long flags;
1866
1867 spin_lock_irqsave(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301868 q->db_disabled = 1;
Steve Wise05eb2382014-03-14 21:52:08 +05301869 spin_unlock_irqrestore(&q->db_lock, flags);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301870}
1871
Steve Wise05eb2382014-03-14 21:52:08 +05301872static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301873{
1874 spin_lock_irq(&q->db_lock);
Steve Wise05eb2382014-03-14 21:52:08 +05301875 if (q->db_pidx_inc) {
1876 /* Make sure that all writes to the TX descriptors
1877 * are committed before we tell HW about them.
1878 */
1879 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301880 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1881 QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
Steve Wise05eb2382014-03-14 21:52:08 +05301882 q->db_pidx_inc = 0;
1883 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301884 q->db_disabled = 0;
1885 spin_unlock_irq(&q->db_lock);
1886}
1887
1888static void disable_dbs(struct adapter *adap)
1889{
1890 int i;
1891
1892 for_each_ethrxq(&adap->sge, i)
1893 disable_txq_db(&adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301894 if (is_offload(adap)) {
1895 struct sge_uld_txq_info *txq_info =
1896 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1897
1898 if (txq_info) {
1899 for_each_ofldtxq(&adap->sge, i) {
1900 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1901
1902 disable_txq_db(&txq->q);
1903 }
1904 }
1905 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301906 for_each_port(adap, i)
1907 disable_txq_db(&adap->sge.ctrlq[i].q);
1908}
1909
1910static void enable_dbs(struct adapter *adap)
1911{
1912 int i;
1913
1914 for_each_ethrxq(&adap->sge, i)
Steve Wise05eb2382014-03-14 21:52:08 +05301915 enable_txq_db(adap, &adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301916 if (is_offload(adap)) {
1917 struct sge_uld_txq_info *txq_info =
1918 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
1919
1920 if (txq_info) {
1921 for_each_ofldtxq(&adap->sge, i) {
1922 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
1923
1924 enable_txq_db(adap, &txq->q);
1925 }
1926 }
1927 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301928 for_each_port(adap, i)
Steve Wise05eb2382014-03-14 21:52:08 +05301929 enable_txq_db(adap, &adap->sge.ctrlq[i].q);
1930}
1931
1932static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
1933{
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05301934 enum cxgb4_uld type = CXGB4_ULD_RDMA;
1935
1936 if (adap->uld && adap->uld[type].handle)
1937 adap->uld[type].control(adap->uld[type].handle, cmd);
Steve Wise05eb2382014-03-14 21:52:08 +05301938}
1939
1940static void process_db_full(struct work_struct *work)
1941{
1942 struct adapter *adap;
1943
1944 adap = container_of(work, struct adapter, db_full_task);
1945
1946 drain_db_fifo(adap, dbfifo_drain_delay);
1947 enable_dbs(adap);
1948 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05301949 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
1950 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1951 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
1952 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
1953 else
1954 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
1955 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301956}
1957
1958static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
1959{
1960 u16 hw_pidx, hw_cidx;
1961 int ret;
1962
Steve Wise05eb2382014-03-14 21:52:08 +05301963 spin_lock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301964 ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
1965 if (ret)
1966 goto out;
1967 if (q->db_pidx != hw_pidx) {
1968 u16 delta;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301969 u32 val;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301970
1971 if (q->db_pidx >= hw_pidx)
1972 delta = q->db_pidx - hw_pidx;
1973 else
1974 delta = q->size - hw_pidx + q->db_pidx;
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301975
1976 if (is_t4(adap->params.chip))
1977 val = PIDX_V(delta);
1978 else
1979 val = PIDX_T5_V(delta);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301980 wmb();
Hariprasad Shenaif612b812015-01-05 16:30:43 +05301981 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
1982 QID_V(q->cntxt_id) | val);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301983 }
1984out:
1985 q->db_disabled = 0;
Steve Wise05eb2382014-03-14 21:52:08 +05301986 q->db_pidx_inc = 0;
1987 spin_unlock_irq(&q->db_lock);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301988 if (ret)
1989 CH_WARN(adap, "DB drop recovery failed.\n");
1990}
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05301991
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301992static void recover_all_queues(struct adapter *adap)
1993{
1994 int i;
1995
1996 for_each_ethrxq(&adap->sge, i)
1997 sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05301998 if (is_offload(adap)) {
1999 struct sge_uld_txq_info *txq_info =
2000 adap->sge.uld_txq_info[CXGB4_TX_OFLD];
2001 if (txq_info) {
2002 for_each_ofldtxq(&adap->sge, i) {
2003 struct sge_uld_txq *txq = &txq_info->uldtxq[i];
2004
2005 sync_txq_pidx(adap, &txq->q);
2006 }
2007 }
2008 }
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302009 for_each_port(adap, i)
2010 sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
2011}
2012
Vipul Pandya881806b2012-05-18 15:29:24 +05302013static void process_db_drop(struct work_struct *work)
2014{
2015 struct adapter *adap;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05302016
Vipul Pandya881806b2012-05-18 15:29:24 +05302017 adap = container_of(work, struct adapter, db_drop_task);
2018
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302019 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302020 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002021 notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
Steve Wise05eb2382014-03-14 21:52:08 +05302022 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002023 recover_all_queues(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302024 drain_db_fifo(adap, dbfifo_drain_delay);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002025 enable_dbs(adap);
Steve Wise05eb2382014-03-14 21:52:08 +05302026 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302027 } else if (is_t5(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002028 u32 dropped_db = t4_read_reg(adap, 0x010ac);
2029 u16 qid = (dropped_db >> 15) & 0x1ffff;
2030 u16 pidx_inc = dropped_db & 0x1fff;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302031 u64 bar2_qoffset;
2032 unsigned int bar2_qid;
2033 int ret;
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002034
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302035 ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
Linus Torvaldse0456712015-06-24 16:49:49 -07002036 0, &bar2_qoffset, &bar2_qid);
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302037 if (ret)
2038 dev_err(adap->pdev_dev, "doorbell drop recovery: "
2039 "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
2040 else
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302041 writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05302042 adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002043
2044 /* Re-enable BAR2 WC */
2045 t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
2046 }
2047
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05302048 if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
2049 t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
Vipul Pandya881806b2012-05-18 15:29:24 +05302050}
2051
2052void t4_db_full(struct adapter *adap)
2053{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302054 if (is_t4(adap->params.chip)) {
Steve Wise05eb2382014-03-14 21:52:08 +05302055 disable_dbs(adap);
2056 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05302057 t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
2058 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
Anish Bhatt29aaee62014-08-20 13:44:06 -07002059 queue_work(adap->workq, &adap->db_full_task);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00002060 }
Vipul Pandya881806b2012-05-18 15:29:24 +05302061}
2062
2063void t4_db_dropped(struct adapter *adap)
2064{
Steve Wise05eb2382014-03-14 21:52:08 +05302065 if (is_t4(adap->params.chip)) {
2066 disable_dbs(adap);
2067 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2068 }
Anish Bhatt29aaee62014-08-20 13:44:06 -07002069 queue_work(adap->workq, &adap->db_drop_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302070}
2071
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05302072void t4_register_netevent_notifier(void)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002073{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002074 if (!netevent_registered) {
2075 register_netevent_notifier(&cxgb4_netevent_nb);
2076 netevent_registered = true;
2077 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002078}
2079
2080static void detach_ulds(struct adapter *adap)
2081{
2082 unsigned int i;
2083
2084 mutex_lock(&uld_mutex);
2085 list_del(&adap->list_node);
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03002086
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002087 for (i = 0; i < CXGB4_ULD_MAX; i++)
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03002088 if (adap->uld && adap->uld[i].handle)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05302089 adap->uld[i].state_change(adap->uld[i].handle,
2090 CXGB4_STATE_DETACH);
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03002091
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002092 if (netevent_registered && list_empty(&adapter_list)) {
2093 unregister_netevent_notifier(&cxgb4_netevent_nb);
2094 netevent_registered = false;
2095 }
2096 mutex_unlock(&uld_mutex);
2097}
2098
2099static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
2100{
2101 unsigned int i;
2102
2103 mutex_lock(&uld_mutex);
2104 for (i = 0; i < CXGB4_ULD_MAX; i++)
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05302105 if (adap->uld && adap->uld[i].handle)
2106 adap->uld[i].state_change(adap->uld[i].handle,
2107 new_state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002108 mutex_unlock(&uld_mutex);
2109}
2110
Anish Bhatt1bb60372014-10-14 20:07:22 -07002111#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002112static int cxgb4_inet6addr_handler(struct notifier_block *this,
2113 unsigned long event, void *data)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302114{
Anish Bhattb5a02f52015-01-14 15:17:34 -08002115 struct inet6_ifaddr *ifa = data;
2116 struct net_device *event_dev = ifa->idev->dev;
2117 const struct device *parent = NULL;
2118#if IS_ENABLED(CONFIG_BONDING)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302119 struct adapter *adap;
Anish Bhattb5a02f52015-01-14 15:17:34 -08002120#endif
Parav Panditd0d7b102017-02-04 11:00:49 -06002121 if (is_vlan_dev(event_dev))
Anish Bhattb5a02f52015-01-14 15:17:34 -08002122 event_dev = vlan_dev_real_dev(event_dev);
2123#if IS_ENABLED(CONFIG_BONDING)
2124 if (event_dev->flags & IFF_MASTER) {
2125 list_for_each_entry(adap, &adapter_list, list_node) {
2126 switch (event) {
2127 case NETDEV_UP:
2128 cxgb4_clip_get(adap->port[0],
2129 (const u32 *)ifa, 1);
2130 break;
2131 case NETDEV_DOWN:
2132 cxgb4_clip_release(adap->port[0],
2133 (const u32 *)ifa, 1);
2134 break;
2135 default:
2136 break;
2137 }
2138 }
2139 return NOTIFY_OK;
2140 }
2141#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05302142
Anish Bhattb5a02f52015-01-14 15:17:34 -08002143 if (event_dev)
2144 parent = event_dev->dev.parent;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302145
Anish Bhattb5a02f52015-01-14 15:17:34 -08002146 if (parent && parent->driver == &cxgb4_driver.driver) {
Vipul Pandya01bcca62013-07-04 16:10:46 +05302147 switch (event) {
2148 case NETDEV_UP:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002149 cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302150 break;
2151 case NETDEV_DOWN:
Anish Bhattb5a02f52015-01-14 15:17:34 -08002152 cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302153 break;
2154 default:
2155 break;
2156 }
2157 }
Anish Bhattb5a02f52015-01-14 15:17:34 -08002158 return NOTIFY_OK;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302159}
2160
Anish Bhattb5a02f52015-01-14 15:17:34 -08002161static bool inet6addr_registered;
Vipul Pandya01bcca62013-07-04 16:10:46 +05302162static struct notifier_block cxgb4_inet6addr_notifier = {
2163 .notifier_call = cxgb4_inet6addr_handler
2164};
2165
Vipul Pandya01bcca62013-07-04 16:10:46 +05302166static void update_clip(const struct adapter *adap)
2167{
2168 int i;
2169 struct net_device *dev;
2170 int ret;
2171
2172 rcu_read_lock();
2173
2174 for (i = 0; i < MAX_NPORTS; i++) {
2175 dev = adap->port[i];
2176 ret = 0;
2177
2178 if (dev)
Anish Bhattb5a02f52015-01-14 15:17:34 -08002179 ret = cxgb4_update_root_dev_clip(dev);
Vipul Pandya01bcca62013-07-04 16:10:46 +05302180
2181 if (ret < 0)
2182 break;
2183 }
2184 rcu_read_unlock();
2185}
Anish Bhatt1bb60372014-10-14 20:07:22 -07002186#endif /* IS_ENABLED(CONFIG_IPV6) */
Vipul Pandya01bcca62013-07-04 16:10:46 +05302187
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002188/**
2189 * cxgb_up - enable the adapter
2190 * @adap: adapter being enabled
2191 *
2192 * Called when the first port is enabled, this function performs the
2193 * actions necessary to make an adapter operational, such as completing
2194 * the initialization of HW modules, and enabling interrupts.
2195 *
2196 * Must be called with the rtnl lock held.
2197 */
2198static int cxgb_up(struct adapter *adap)
2199{
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002200 int err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002201
Raju Rangoju91060382017-06-19 17:40:48 +05302202 mutex_lock(&uld_mutex);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002203 err = setup_sge_queues(adap);
2204 if (err)
Raju Rangoju91060382017-06-19 17:40:48 +05302205 goto rel_lock;
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002206 err = setup_rss(adap);
2207 if (err)
2208 goto freeq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002209
2210 if (adap->flags & USING_MSIX) {
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002211 name_msix_vecs(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002212 err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
2213 adap->msix_info[0].desc, adap);
2214 if (err)
2215 goto irq_err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002216 err = request_msix_queue_irqs(adap);
2217 if (err) {
2218 free_irq(adap->msix_info[0].vec, adap);
2219 goto irq_err;
2220 }
2221 } else {
2222 err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2223 (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00002224 adap->port[0]->name, adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002225 if (err)
2226 goto irq_err;
2227 }
Ganesh Goudare7519f92017-05-31 18:26:28 +05302228
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002229 enable_rx(adap);
2230 t4_sge_start(adap);
2231 t4_intr_enable(adap);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002232 adap->flags |= FULL_INIT_DONE;
Ganesh Goudare7519f92017-05-31 18:26:28 +05302233 mutex_unlock(&uld_mutex);
2234
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002235 notify_ulds(adap, CXGB4_STATE_UP);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002236#if IS_ENABLED(CONFIG_IPV6)
Vipul Pandya01bcca62013-07-04 16:10:46 +05302237 update_clip(adap);
Anish Bhatt1bb60372014-10-14 20:07:22 -07002238#endif
Hariprasad Shenaifc08a012016-02-16 10:07:09 +05302239 /* Initialize hash mac addr list*/
2240 INIT_LIST_HEAD(&adap->mac_hlist);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002241 return err;
Raju Rangoju91060382017-06-19 17:40:48 +05302242
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002243 irq_err:
2244 dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002245 freeq:
2246 t4_free_sge_resources(adap);
Raju Rangoju91060382017-06-19 17:40:48 +05302247 rel_lock:
2248 mutex_unlock(&uld_mutex);
2249 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002250}
2251
2252static void cxgb_down(struct adapter *adapter)
2253{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002254 cancel_work_sync(&adapter->tid_release_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05302255 cancel_work_sync(&adapter->db_full_task);
2256 cancel_work_sync(&adapter->db_drop_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002257 adapter->tid_release_task_busy = false;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00002258 adapter->tid_release_head = NULL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002259
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002260 t4_sge_stop(adapter);
2261 t4_free_sge_resources(adapter);
2262 adapter->flags &= ~FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002263}
2264
2265/*
2266 * net_device operations
2267 */
2268static int cxgb_open(struct net_device *dev)
2269{
2270 int err;
2271 struct port_info *pi = netdev_priv(dev);
2272 struct adapter *adapter = pi->adapter;
2273
Dimitris Michailidis6a3c8692011-01-19 15:29:05 +00002274 netif_carrier_off(dev);
2275
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00002276 if (!(adapter->flags & FULL_INIT_DONE)) {
2277 err = cxgb_up(adapter);
2278 if (err < 0)
2279 return err;
2280 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002281
Ganesh Goudar2061ec32017-05-19 17:50:15 +05302282 /* It's possible that the basic port information could have
2283 * changed since we first read it.
2284 */
2285 err = t4_update_port_info(pi);
2286 if (err < 0)
2287 return err;
2288
Dimitris Michailidisf68707b2010-06-18 10:05:32 +00002289 err = link_start(dev);
2290 if (!err)
2291 netif_tx_start_all_queues(dev);
2292 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002293}
2294
2295static int cxgb_close(struct net_device *dev)
2296{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002297 struct port_info *pi = netdev_priv(dev);
2298 struct adapter *adapter = pi->adapter;
2299
2300 netif_tx_stop_all_queues(dev);
2301 netif_carrier_off(dev);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302302 return t4_enable_vi(adapter, adapter->pf, pi->viid, false, false);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002303}
2304
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002305int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00002306 __be32 sip, __be16 sport, __be16 vlan,
2307 unsigned int queue, unsigned char port, unsigned char mask)
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002308{
2309 int ret;
2310 struct filter_entry *f;
2311 struct adapter *adap;
2312 int i;
2313 u8 *val;
2314
2315 adap = netdev2adap(dev);
2316
Vipul Pandya1cab7752012-12-10 09:30:55 +00002317 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302318 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002319 stid += adap->tids.nftids;
2320
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002321 /* Check to make sure the filter requested is writable ...
2322 */
2323 f = &adap->tids.ftid_tab[stid];
2324 ret = writable_filter(f);
2325 if (ret)
2326 return ret;
2327
2328 /* Clear out any old resources being used by the filter before
2329 * we start constructing the new filter.
2330 */
2331 if (f->valid)
2332 clear_filter(adap, f);
2333
2334 /* Clear out filter specifications */
2335 memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2336 f->fs.val.lport = cpu_to_be16(sport);
2337 f->fs.mask.lport = ~0;
2338 val = (u8 *)&sip;
Vipul Pandya793dad92012-12-10 09:30:56 +00002339 if ((val[0] | val[1] | val[2] | val[3]) != 0) {
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002340 for (i = 0; i < 4; i++) {
2341 f->fs.val.lip[i] = val[i];
2342 f->fs.mask.lip[i] = ~0;
2343 }
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302344 if (adap->params.tp.vlan_pri_map & PORT_F) {
Vipul Pandya793dad92012-12-10 09:30:56 +00002345 f->fs.val.iport = port;
2346 f->fs.mask.iport = mask;
2347 }
2348 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002349
Hariprasad Shenai0d804332015-01-05 16:30:47 +05302350 if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
Kumar Sanghvi7c89e552013-12-18 16:38:20 +05302351 f->fs.val.proto = IPPROTO_TCP;
2352 f->fs.mask.proto = ~0;
2353 }
2354
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002355 f->fs.dirsteer = 1;
2356 f->fs.iq = queue;
2357 /* Mark filter as locked */
2358 f->locked = 1;
2359 f->fs.rpttid = 1;
2360
Ganesh Goudar6b254af2017-04-10 21:26:18 +05302361 /* Save the actual tid. We need this to get the corresponding
2362 * filter entry structure in filter_rpl.
2363 */
2364 f->tid = stid + adap->tids.ftid_base;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002365 ret = set_filter_wr(adap, stid);
2366 if (ret) {
2367 clear_filter(adap, f);
2368 return ret;
2369 }
2370
2371 return 0;
2372}
2373EXPORT_SYMBOL(cxgb4_create_server_filter);
2374
2375int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
2376 unsigned int queue, bool ipv6)
2377{
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002378 struct filter_entry *f;
2379 struct adapter *adap;
2380
2381 adap = netdev2adap(dev);
Vipul Pandya1cab7752012-12-10 09:30:55 +00002382
2383 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05302384 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00002385 stid += adap->tids.nftids;
2386
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002387 f = &adap->tids.ftid_tab[stid];
2388 /* Unlock the filter */
2389 f->locked = 0;
2390
Wei Yongjun8c148462016-08-20 15:32:41 +00002391 return delete_filter(adap, stid);
Vipul Pandyadca4fae2012-12-10 09:30:53 +00002392}
2393EXPORT_SYMBOL(cxgb4_remove_server_filter);
2394
stephen hemmingerbc1f4472017-01-06 19:12:52 -08002395static void cxgb_get_stats(struct net_device *dev,
2396 struct rtnl_link_stats64 *ns)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002397{
2398 struct port_stats stats;
2399 struct port_info *p = netdev_priv(dev);
2400 struct adapter *adapter = p->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002401
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002402 /* Block retrieving statistics during EEH error
2403 * recovery. Otherwise, the recovery might fail
2404 * and the PCI device will be removed permanently
2405 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002406 spin_lock(&adapter->stats_lock);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002407 if (!netif_device_present(dev)) {
2408 spin_unlock(&adapter->stats_lock);
stephen hemmingerbc1f4472017-01-06 19:12:52 -08002409 return;
Gavin Shan9fe6cb52014-01-23 12:27:35 +08002410 }
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05302411 t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
2412 &p->stats_base);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002413 spin_unlock(&adapter->stats_lock);
2414
2415 ns->tx_bytes = stats.tx_octets;
2416 ns->tx_packets = stats.tx_frames;
2417 ns->rx_bytes = stats.rx_octets;
2418 ns->rx_packets = stats.rx_frames;
2419 ns->multicast = stats.rx_mcast_frames;
2420
2421 /* detailed rx_errors */
2422 ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
2423 stats.rx_runt;
2424 ns->rx_over_errors = 0;
2425 ns->rx_crc_errors = stats.rx_fcs_err;
2426 ns->rx_frame_errors = stats.rx_symbol_err;
Ganesh Goudarb93f79b2017-02-15 11:45:25 +05302427 ns->rx_dropped = stats.rx_ovflow0 + stats.rx_ovflow1 +
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002428 stats.rx_ovflow2 + stats.rx_ovflow3 +
2429 stats.rx_trunc0 + stats.rx_trunc1 +
2430 stats.rx_trunc2 + stats.rx_trunc3;
2431 ns->rx_missed_errors = 0;
2432
2433 /* detailed tx_errors */
2434 ns->tx_aborted_errors = 0;
2435 ns->tx_carrier_errors = 0;
2436 ns->tx_fifo_errors = 0;
2437 ns->tx_heartbeat_errors = 0;
2438 ns->tx_window_errors = 0;
2439
2440 ns->tx_errors = stats.tx_error_frames;
2441 ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
2442 ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002443}
2444
2445static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
2446{
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002447 unsigned int mbox;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002448 int ret = 0, prtad, devad;
2449 struct port_info *pi = netdev_priv(dev);
Atul Guptaa45695042017-07-04 16:46:20 +05302450 struct adapter *adapter = pi->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002451 struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
2452
2453 switch (cmd) {
2454 case SIOCGMIIPHY:
2455 if (pi->mdio_addr < 0)
2456 return -EOPNOTSUPP;
2457 data->phy_id = pi->mdio_addr;
2458 break;
2459 case SIOCGMIIREG:
2460 case SIOCSMIIREG:
2461 if (mdio_phy_id_is_c45(data->phy_id)) {
2462 prtad = mdio_phy_id_prtad(data->phy_id);
2463 devad = mdio_phy_id_devad(data->phy_id);
2464 } else if (data->phy_id < 32) {
2465 prtad = data->phy_id;
2466 devad = 0;
2467 data->reg_num &= 0x1f;
2468 } else
2469 return -EINVAL;
2470
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302471 mbox = pi->adapter->pf;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002472 if (cmd == SIOCGMIIREG)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002473 ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002474 data->reg_num, &data->val_out);
2475 else
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002476 ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002477 data->reg_num, data->val_in);
2478 break;
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302479 case SIOCGHWTSTAMP:
2480 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2481 sizeof(pi->tstamp_config)) ?
2482 -EFAULT : 0;
2483 case SIOCSHWTSTAMP:
2484 if (copy_from_user(&pi->tstamp_config, req->ifr_data,
2485 sizeof(pi->tstamp_config)))
2486 return -EFAULT;
2487
Atul Guptaa45695042017-07-04 16:46:20 +05302488 if (!is_t4(adapter->params.chip)) {
2489 switch (pi->tstamp_config.tx_type) {
2490 case HWTSTAMP_TX_OFF:
2491 case HWTSTAMP_TX_ON:
2492 break;
2493 default:
2494 return -ERANGE;
2495 }
2496
2497 switch (pi->tstamp_config.rx_filter) {
2498 case HWTSTAMP_FILTER_NONE:
2499 pi->rxtstamp = false;
2500 break;
2501 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
2502 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
2503 cxgb4_ptprx_timestamping(pi, pi->port_id,
2504 PTP_TS_L4);
2505 break;
2506 case HWTSTAMP_FILTER_PTP_V2_EVENT:
2507 cxgb4_ptprx_timestamping(pi, pi->port_id,
2508 PTP_TS_L2_L4);
2509 break;
2510 case HWTSTAMP_FILTER_ALL:
2511 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
2512 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
2513 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
2514 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
2515 pi->rxtstamp = true;
2516 break;
2517 default:
2518 pi->tstamp_config.rx_filter =
2519 HWTSTAMP_FILTER_NONE;
2520 return -ERANGE;
2521 }
2522
2523 if ((pi->tstamp_config.tx_type == HWTSTAMP_TX_OFF) &&
2524 (pi->tstamp_config.rx_filter ==
2525 HWTSTAMP_FILTER_NONE)) {
2526 if (cxgb4_ptp_txtype(adapter, pi->port_id) >= 0)
2527 pi->ptp_enable = false;
2528 }
2529
2530 if (pi->tstamp_config.rx_filter !=
2531 HWTSTAMP_FILTER_NONE) {
2532 if (cxgb4_ptp_redirect_rx_packet(adapter,
2533 pi) >= 0)
2534 pi->ptp_enable = true;
2535 }
2536 } else {
2537 /* For T4 Adapters */
2538 switch (pi->tstamp_config.rx_filter) {
2539 case HWTSTAMP_FILTER_NONE:
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302540 pi->rxtstamp = false;
2541 break;
Atul Guptaa45695042017-07-04 16:46:20 +05302542 case HWTSTAMP_FILTER_ALL:
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302543 pi->rxtstamp = true;
2544 break;
Atul Guptaa45695042017-07-04 16:46:20 +05302545 default:
2546 pi->tstamp_config.rx_filter =
2547 HWTSTAMP_FILTER_NONE;
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302548 return -ERANGE;
Atul Guptaa45695042017-07-04 16:46:20 +05302549 }
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302550 }
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +05302551 return copy_to_user(req->ifr_data, &pi->tstamp_config,
2552 sizeof(pi->tstamp_config)) ?
2553 -EFAULT : 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002554 default:
2555 return -EOPNOTSUPP;
2556 }
2557 return ret;
2558}
2559
2560static void cxgb_set_rxmode(struct net_device *dev)
2561{
2562 /* unfortunately we can't return errors to the stack */
2563 set_rxmode(dev, -1, false);
2564}
2565
2566static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
2567{
2568 int ret;
2569 struct port_info *pi = netdev_priv(dev);
2570
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302571 ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002572 -1, -1, -1, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002573 if (!ret)
2574 dev->mtu = new_mtu;
2575 return ret;
2576}
2577
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302578#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302579static int dummy_open(struct net_device *dev)
2580{
2581 /* Turn carrier off since we don't have to transmit anything on this
2582 * interface.
2583 */
2584 netif_carrier_off(dev);
2585 return 0;
2586}
2587
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302588/* Fill MAC address that will be assigned by the FW */
2589static void fill_vf_station_mac_addr(struct adapter *adap)
2590{
2591 unsigned int i;
2592 u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
2593 int err;
2594 u8 *na;
2595 u16 a, b;
2596
2597 err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
2598 if (!err) {
2599 na = adap->params.vpd.na;
2600 for (i = 0; i < ETH_ALEN; i++)
2601 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
2602 hex2val(na[2 * i + 1]));
2603 a = (hw_addr[0] << 8) | hw_addr[1];
2604 b = (hw_addr[1] << 8) | hw_addr[2];
2605 a ^= b;
2606 a |= 0x0200; /* locally assigned Ethernet MAC address */
2607 a &= ~0x0100; /* not a multicast Ethernet MAC address */
2608 macaddr[0] = a >> 8;
2609 macaddr[1] = a & 0xff;
2610
2611 for (i = 2; i < 5; i++)
2612 macaddr[i] = hw_addr[i + 1];
2613
2614 for (i = 0; i < adap->num_vfs; i++) {
2615 macaddr[5] = adap->pf * 16 + i;
2616 ether_addr_copy(adap->vfinfo[i].vf_mac_addr, macaddr);
2617 }
2618 }
2619}
2620
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302621static int cxgb_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
2622{
2623 struct port_info *pi = netdev_priv(dev);
2624 struct adapter *adap = pi->adapter;
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302625 int ret;
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302626
2627 /* verify MAC addr is valid */
2628 if (!is_valid_ether_addr(mac)) {
2629 dev_err(pi->adapter->pdev_dev,
2630 "Invalid Ethernet address %pM for VF %d\n",
2631 mac, vf);
2632 return -EINVAL;
2633 }
2634
2635 dev_info(pi->adapter->pdev_dev,
2636 "Setting MAC %pM on VF %d\n", mac, vf);
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302637 ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
2638 if (!ret)
2639 ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
2640 return ret;
2641}
2642
2643static int cxgb_get_vf_config(struct net_device *dev,
2644 int vf, struct ifla_vf_info *ivi)
2645{
2646 struct port_info *pi = netdev_priv(dev);
2647 struct adapter *adap = pi->adapter;
2648
2649 if (vf >= adap->num_vfs)
2650 return -EINVAL;
2651 ivi->vf = vf;
Ganesh Goudar8ea4fae2017-06-05 18:34:20 +05302652 ivi->max_tx_rate = adap->vfinfo[vf].tx_rate;
2653 ivi->min_tx_rate = 0;
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302654 ether_addr_copy(ivi->mac, adap->vfinfo[vf].vf_mac_addr);
2655 return 0;
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302656}
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05302657
2658static int cxgb_get_phys_port_id(struct net_device *dev,
2659 struct netdev_phys_item_id *ppid)
2660{
2661 struct port_info *pi = netdev_priv(dev);
2662 unsigned int phy_port_id;
2663
2664 phy_port_id = pi->adapter->adap_idx * 10 + pi->port_id;
2665 ppid->id_len = sizeof(phy_port_id);
2666 memcpy(ppid->id, &phy_port_id, ppid->id_len);
2667 return 0;
2668}
2669
Ganesh Goudar8ea4fae2017-06-05 18:34:20 +05302670static int cxgb_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate,
2671 int max_tx_rate)
2672{
2673 struct port_info *pi = netdev_priv(dev);
2674 struct adapter *adap = pi->adapter;
2675 struct fw_port_cmd port_cmd, port_rpl;
2676 u32 link_status, speed = 0;
2677 u32 fw_pfvf, fw_class;
2678 int class_id = vf;
2679 int link_ok, ret;
2680 u16 pktsize;
2681
2682 if (vf >= adap->num_vfs)
2683 return -EINVAL;
2684
2685 if (min_tx_rate) {
2686 dev_err(adap->pdev_dev,
2687 "Min tx rate (%d) (> 0) for VF %d is Invalid.\n",
2688 min_tx_rate, vf);
2689 return -EINVAL;
2690 }
2691 /* Retrieve link details for VF port */
2692 memset(&port_cmd, 0, sizeof(port_cmd));
2693 port_cmd.op_to_portid = cpu_to_be32(FW_CMD_OP_V(FW_PORT_CMD) |
2694 FW_CMD_REQUEST_F |
2695 FW_CMD_READ_F |
2696 FW_PORT_CMD_PORTID_V(pi->port_id));
2697 port_cmd.action_to_len16 =
2698 cpu_to_be32(FW_PORT_CMD_ACTION_V(FW_PORT_ACTION_GET_PORT_INFO) |
2699 FW_LEN16(port_cmd));
2700 ret = t4_wr_mbox(adap, adap->mbox, &port_cmd, sizeof(port_cmd),
2701 &port_rpl);
2702 if (ret != FW_SUCCESS) {
2703 dev_err(adap->pdev_dev,
2704 "Failed to get link status for VF %d\n", vf);
2705 return -EINVAL;
2706 }
2707 link_status = be32_to_cpu(port_rpl.u.info.lstatus_to_modtype);
2708 link_ok = (link_status & FW_PORT_CMD_LSTATUS_F) != 0;
2709 if (!link_ok) {
2710 dev_err(adap->pdev_dev, "Link down for VF %d\n", vf);
2711 return -EINVAL;
2712 }
2713 /* Determine link speed */
2714 if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_100M))
2715 speed = 100;
2716 else if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_1G))
2717 speed = 1000;
2718 else if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_10G))
2719 speed = 10000;
2720 else if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_25G))
2721 speed = 25000;
2722 else if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_40G))
2723 speed = 40000;
2724 else if (link_status & FW_PORT_CMD_LSPEED_V(FW_PORT_CAP_SPEED_100G))
2725 speed = 100000;
2726
2727 if (max_tx_rate > speed) {
2728 dev_err(adap->pdev_dev,
2729 "Max tx rate %d for VF %d can't be > link-speed %u",
2730 max_tx_rate, vf, speed);
2731 return -EINVAL;
2732 }
2733 pktsize = be16_to_cpu(port_rpl.u.info.mtu);
2734 /* subtract ethhdr size and 4 bytes crc since, f/w appends it */
2735 pktsize = pktsize - sizeof(struct ethhdr) - 4;
2736 /* subtract ipv4 hdr size, tcp hdr size to get typical IPv4 MSS size */
2737 pktsize = pktsize - sizeof(struct iphdr) - sizeof(struct tcphdr);
2738 /* configure Traffic Class for rate-limiting */
2739 ret = t4_sched_params(adap, SCHED_CLASS_TYPE_PACKET,
2740 SCHED_CLASS_LEVEL_CL_RL,
2741 SCHED_CLASS_MODE_CLASS,
2742 SCHED_CLASS_RATEUNIT_BITS,
2743 SCHED_CLASS_RATEMODE_ABS,
2744 pi->port_id, class_id, 0,
2745 max_tx_rate * 1000, 0, pktsize);
2746 if (ret) {
2747 dev_err(adap->pdev_dev, "Err %d for Traffic Class config\n",
2748 ret);
2749 return -EINVAL;
2750 }
2751 dev_info(adap->pdev_dev,
2752 "Class %d with MSS %u configured with rate %u\n",
2753 class_id, pktsize, max_tx_rate);
2754
2755 /* bind VF to configured Traffic Class */
2756 fw_pfvf = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
2757 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
2758 fw_class = class_id;
2759 ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1, &fw_pfvf,
2760 &fw_class);
2761 if (ret) {
2762 dev_err(adap->pdev_dev,
2763 "Err %d in binding VF %d to Traffic Class %d\n",
2764 ret, vf, class_id);
2765 return -EINVAL;
2766 }
2767 dev_info(adap->pdev_dev, "PF %d VF %d is bound to Class %d\n",
2768 adap->pf, vf, class_id);
2769 adap->vfinfo[vf].tx_rate = max_tx_rate;
2770 return 0;
2771}
2772
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302773#endif
2774
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002775static int cxgb_set_mac_addr(struct net_device *dev, void *p)
2776{
2777 int ret;
2778 struct sockaddr *addr = p;
2779 struct port_info *pi = netdev_priv(dev);
2780
2781 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00002782 return -EADDRNOTAVAIL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002783
Hariprasad Shenaib2612722015-05-27 22:30:24 +05302784 ret = t4_change_mac(pi->adapter, pi->adapter->pf, pi->viid,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002785 pi->xact_addr_filt, addr->sa_data, true, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002786 if (ret < 0)
2787 return ret;
2788
2789 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
2790 pi->xact_addr_filt = ret;
2791 return 0;
2792}
2793
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002794#ifdef CONFIG_NET_POLL_CONTROLLER
2795static void cxgb_netpoll(struct net_device *dev)
2796{
2797 struct port_info *pi = netdev_priv(dev);
2798 struct adapter *adap = pi->adapter;
2799
2800 if (adap->flags & USING_MSIX) {
2801 int i;
2802 struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
2803
2804 for (i = pi->nqsets; i; i--, rx++)
2805 t4_sge_intr_msix(0, &rx->rspq);
2806 } else
2807 t4_intr_handler(adap)(0, adap);
2808}
2809#endif
2810
Rahul Lakkireddy10a26042016-08-22 16:29:08 +05302811static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
2812{
2813 struct port_info *pi = netdev_priv(dev);
2814 struct adapter *adap = pi->adapter;
2815 struct sched_class *e;
2816 struct ch_sched_params p;
2817 struct ch_sched_queue qe;
2818 u32 req_rate;
2819 int err = 0;
2820
2821 if (!can_sched(dev))
2822 return -ENOTSUPP;
2823
2824 if (index < 0 || index > pi->nqsets - 1)
2825 return -EINVAL;
2826
2827 if (!(adap->flags & FULL_INIT_DONE)) {
2828 dev_err(adap->pdev_dev,
2829 "Failed to rate limit on queue %d. Link Down?\n",
2830 index);
2831 return -EINVAL;
2832 }
2833
2834 /* Convert from Mbps to Kbps */
2835 req_rate = rate << 10;
2836
2837 /* Max rate is 10 Gbps */
2838 if (req_rate >= SCHED_MAX_RATE_KBPS) {
2839 dev_err(adap->pdev_dev,
2840 "Invalid rate %u Mbps, Max rate is %u Gbps\n",
2841 rate, SCHED_MAX_RATE_KBPS);
2842 return -ERANGE;
2843 }
2844
2845 /* First unbind the queue from any existing class */
2846 memset(&qe, 0, sizeof(qe));
2847 qe.queue = index;
2848 qe.class = SCHED_CLS_NONE;
2849
2850 err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
2851 if (err) {
2852 dev_err(adap->pdev_dev,
2853 "Unbinding Queue %d on port %d fail. Err: %d\n",
2854 index, pi->port_id, err);
2855 return err;
2856 }
2857
2858 /* Queue already unbound */
2859 if (!req_rate)
2860 return 0;
2861
2862 /* Fetch any available unused or matching scheduling class */
2863 memset(&p, 0, sizeof(p));
2864 p.type = SCHED_CLASS_TYPE_PACKET;
2865 p.u.params.level = SCHED_CLASS_LEVEL_CL_RL;
2866 p.u.params.mode = SCHED_CLASS_MODE_CLASS;
2867 p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
2868 p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
2869 p.u.params.channel = pi->tx_chan;
2870 p.u.params.class = SCHED_CLS_NONE;
2871 p.u.params.minrate = 0;
2872 p.u.params.maxrate = req_rate;
2873 p.u.params.weight = 0;
2874 p.u.params.pktsize = dev->mtu;
2875
2876 e = cxgb4_sched_class_alloc(dev, &p);
2877 if (!e)
2878 return -ENOMEM;
2879
2880 /* Bind the queue to a scheduling class */
2881 memset(&qe, 0, sizeof(qe));
2882 qe.queue = index;
2883 qe.class = e->idx;
2884
2885 err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
2886 if (err)
2887 dev_err(adap->pdev_dev,
2888 "Queue rate limiting failed. Err: %d\n", err);
2889 return err;
2890}
2891
Jiri Pirkoa5fcf8a2017-06-06 17:00:16 +02002892static int cxgb_setup_tc(struct net_device *dev, u32 handle, u32 chain_index,
2893 __be16 proto, struct tc_to_netdev *tc)
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05302894{
2895 struct port_info *pi = netdev2pinfo(dev);
2896 struct adapter *adap = netdev2adap(dev);
2897
Jiri Pirkoa5fcf8a2017-06-06 17:00:16 +02002898 if (chain_index)
2899 return -EOPNOTSUPP;
2900
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05302901 if (!(adap->flags & FULL_INIT_DONE)) {
2902 dev_err(adap->pdev_dev,
2903 "Failed to setup tc on port %d. Link Down?\n",
2904 pi->port_id);
2905 return -EINVAL;
2906 }
2907
2908 if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
2909 tc->type == TC_SETUP_CLSU32) {
2910 switch (tc->cls_u32->command) {
2911 case TC_CLSU32_NEW_KNODE:
2912 case TC_CLSU32_REPLACE_KNODE:
2913 return cxgb4_config_knode(dev, proto, tc->cls_u32);
2914 case TC_CLSU32_DELETE_KNODE:
2915 return cxgb4_delete_knode(dev, proto, tc->cls_u32);
2916 default:
2917 return -EOPNOTSUPP;
2918 }
2919 }
2920
2921 return -EOPNOTSUPP;
2922}
2923
Arjun Vynipadath90592b92017-05-30 13:30:24 +05302924static netdev_features_t cxgb_fix_features(struct net_device *dev,
2925 netdev_features_t features)
2926{
2927 /* Disable GRO, if RX_CSUM is disabled */
2928 if (!(features & NETIF_F_RXCSUM))
2929 features &= ~NETIF_F_GRO;
2930
2931 return features;
2932}
2933
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002934static const struct net_device_ops cxgb4_netdev_ops = {
2935 .ndo_open = cxgb_open,
2936 .ndo_stop = cxgb_close,
2937 .ndo_start_xmit = t4_eth_xmit,
Anish Bhatt688848b2014-06-19 21:37:13 -07002938 .ndo_select_queue = cxgb_select_queue,
Dimitris Michailidis9be793b2010-06-18 10:05:31 +00002939 .ndo_get_stats64 = cxgb_get_stats,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002940 .ndo_set_rx_mode = cxgb_set_rxmode,
2941 .ndo_set_mac_address = cxgb_set_mac_addr,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002942 .ndo_set_features = cxgb_set_features,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002943 .ndo_validate_addr = eth_validate_addr,
2944 .ndo_do_ioctl = cxgb_ioctl,
2945 .ndo_change_mtu = cxgb_change_mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002946#ifdef CONFIG_NET_POLL_CONTROLLER
2947 .ndo_poll_controller = cxgb_netpoll,
2948#endif
Varun Prakash84a200b2015-03-24 19:14:46 +05302949#ifdef CONFIG_CHELSIO_T4_FCOE
2950 .ndo_fcoe_enable = cxgb_fcoe_enable,
2951 .ndo_fcoe_disable = cxgb_fcoe_disable,
2952#endif /* CONFIG_CHELSIO_T4_FCOE */
Rahul Lakkireddy10a26042016-08-22 16:29:08 +05302953 .ndo_set_tx_maxrate = cxgb_set_tx_maxrate,
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05302954 .ndo_setup_tc = cxgb_setup_tc,
Arjun Vynipadath90592b92017-05-30 13:30:24 +05302955 .ndo_fix_features = cxgb_fix_features,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002956};
2957
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302958#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302959static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
2960 .ndo_open = dummy_open,
Hariprasad Shenai858aa652016-08-11 21:06:24 +05302961 .ndo_set_vf_mac = cxgb_set_vf_mac,
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05302962 .ndo_get_vf_config = cxgb_get_vf_config,
Ganesh Goudar8ea4fae2017-06-05 18:34:20 +05302963 .ndo_set_vf_rate = cxgb_set_vf_rate,
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05302964 .ndo_get_phys_port_id = cxgb_get_phys_port_id,
Hariprasad Shenai78294512016-08-11 21:06:23 +05302965};
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05302966#endif
Hariprasad Shenai78294512016-08-11 21:06:23 +05302967
2968static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2969{
2970 struct adapter *adapter = netdev2adap(dev);
2971
2972 strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
2973 strlcpy(info->version, cxgb4_driver_version,
2974 sizeof(info->version));
2975 strlcpy(info->bus_info, pci_name(adapter->pdev),
2976 sizeof(info->bus_info));
2977}
2978
2979static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
2980 .get_drvinfo = get_drvinfo,
2981};
2982
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002983void t4_fatal_err(struct adapter *adap)
2984{
Hariprasad Shenai3be06792017-01-13 21:55:26 +05302985 int port;
2986
Guilherme G. Piccoli025d0972017-05-28 23:07:01 -03002987 if (pci_channel_offline(adap->pdev))
2988 return;
2989
Hariprasad Shenai3be06792017-01-13 21:55:26 +05302990 /* Disable the SGE since ULDs are going to free resources that
2991 * could be exposed to the adapter. RDMA MWs for example...
2992 */
2993 t4_shutdown_adapter(adap);
2994 for_each_port(adap, port) {
2995 struct net_device *dev = adap->port[port];
2996
2997 /* If we get here in very early initialization the network
2998 * devices may not have been set up yet.
2999 */
3000 if (!dev)
3001 continue;
3002
3003 netif_tx_stop_all_queues(dev);
3004 netif_carrier_off(dev);
3005 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003006 dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
3007}
3008
3009static void setup_memwin(struct adapter *adap)
3010{
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05303011 u32 nic_win_base = t4_get_util_window(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003012
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05303013 t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003014}
3015
3016static void setup_memwin_rdma(struct adapter *adap)
3017{
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003018 if (adap->vres.ocq.size) {
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05303019 u32 start;
3020 unsigned int sz_kb;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003021
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05303022 start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
3023 start &= PCI_BASE_ADDRESS_MEM_MASK;
3024 start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003025 sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
3026 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303027 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
3028 start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003029 t4_write_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303030 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003031 adap->vres.ocq.start);
3032 t4_read_reg(adap,
Hariprasad Shenaif061de422015-01-05 16:30:44 +05303033 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003034 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003035}
3036
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003037static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
3038{
3039 u32 v;
3040 int ret;
3041
3042 /* get device capabilities */
3043 memset(c, 0, sizeof(*c));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303044 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3045 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303046 c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303047 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003048 if (ret < 0)
3049 return ret;
3050
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303051 c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3052 FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303053 ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003054 if (ret < 0)
3055 return ret;
3056
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303057 ret = t4_config_glbl_rss(adap, adap->pf,
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003058 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +05303059 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
3060 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003061 if (ret < 0)
3062 return ret;
3063
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303064 ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303065 MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
3066 FW_CMD_CAP_PF);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003067 if (ret < 0)
3068 return ret;
3069
3070 t4_sge_init(adap);
3071
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003072 /* tweak some settings */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303073 t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303074 t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303075 t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
3076 v = t4_read_reg(adap, TP_PIO_DATA_A);
3077 t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003078
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003079 /* first 4 Tx modulation queues point to consecutive Tx channels */
3080 adap->params.tp.tx_modq_map = 0xE4;
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303081 t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
3082 TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003083
3084 /* associate each Tx modulation queue with consecutive Tx channels */
3085 v = 0x84218421;
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303086 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303087 &v, 1, TP_TX_SCHED_HDR_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303088 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303089 &v, 1, TP_TX_SCHED_FIFO_A);
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303090 t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303091 &v, 1, TP_TX_SCHED_PCMD_A);
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003092
3093#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
3094 if (is_offload(adap)) {
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303095 t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
3096 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3097 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3098 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3099 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
3100 t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
3101 TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3102 TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3103 TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
3104 TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003105 }
3106
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003107 /* get basic stuff going */
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303108 return t4_early_init(adap, adap->pf);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00003109}
3110
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003111/*
3112 * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
3113 */
3114#define MAX_ATIDS 8192U
3115
3116/*
3117 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003118 *
3119 * If the firmware we're dealing with has Configuration File support, then
3120 * we use that to perform all configuration
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003121 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003122
3123/*
3124 * Tweak configuration based on module parameters, etc. Most of these have
3125 * defaults assigned to them by Firmware Configuration Files (if we're using
3126 * them) but need to be explicitly set if we're using hard-coded
3127 * initialization. But even in the case of using Firmware Configuration
3128 * Files, we'd like to expose the ability to change these via module
3129 * parameters so these are essentially common tweaks/settings for
3130 * Configuration Files and hard-coded initialization ...
3131 */
3132static int adap_init0_tweaks(struct adapter *adapter)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003133{
Vipul Pandya636f9d32012-09-26 02:39:39 +00003134 /*
3135 * Fix up various Host-Dependent Parameters like Page Size, Cache
3136 * Line Size, etc. The firmware default is for a 4KB Page Size and
3137 * 64B Cache Line Size ...
3138 */
3139 t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003140
Vipul Pandya636f9d32012-09-26 02:39:39 +00003141 /*
3142 * Process module parameters which affect early initialization.
3143 */
3144 if (rx_dma_offset != 2 && rx_dma_offset != 0) {
3145 dev_err(&adapter->pdev->dev,
3146 "Ignoring illegal rx_dma_offset=%d, using 2\n",
3147 rx_dma_offset);
3148 rx_dma_offset = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003149 }
Hariprasad Shenaif612b812015-01-05 16:30:43 +05303150 t4_set_reg_field(adapter, SGE_CONTROL_A,
3151 PKTSHIFT_V(PKTSHIFT_M),
3152 PKTSHIFT_V(rx_dma_offset));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003153
Vipul Pandya636f9d32012-09-26 02:39:39 +00003154 /*
3155 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
3156 * adds the pseudo header itself.
3157 */
Hariprasad Shenai837e4a42015-01-05 16:30:46 +05303158 t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
3159 CSUM_HAS_PSEUDO_HDR_F, 0);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003160
3161 return 0;
3162}
3163
Hariprasad Shenai01b69612015-05-22 21:58:21 +05303164/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
3165 * unto themselves and they contain their own firmware to perform their
3166 * tasks ...
3167 */
3168static int phy_aq1202_version(const u8 *phy_fw_data,
3169 size_t phy_fw_size)
3170{
3171 int offset;
3172
3173 /* At offset 0x8 you're looking for the primary image's
3174 * starting offset which is 3 Bytes wide
3175 *
3176 * At offset 0xa of the primary image, you look for the offset
3177 * of the DRAM segment which is 3 Bytes wide.
3178 *
3179 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
3180 * wide
3181 */
3182 #define be16(__p) (((__p)[0] << 8) | (__p)[1])
3183 #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
3184 #define le24(__p) (le16(__p) | ((__p)[2] << 16))
3185
3186 offset = le24(phy_fw_data + 0x8) << 12;
3187 offset = le24(phy_fw_data + offset + 0xa);
3188 return be16(phy_fw_data + offset + 0x27e);
3189
3190 #undef be16
3191 #undef le16
3192 #undef le24
3193}
3194
3195static struct info_10gbt_phy_fw {
3196 unsigned int phy_fw_id; /* PCI Device ID */
3197 char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
3198 int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
3199 int phy_flash; /* Has FLASH for PHY Firmware */
3200} phy_info_array[] = {
3201 {
3202 PHY_AQ1202_DEVICEID,
3203 PHY_AQ1202_FIRMWARE,
3204 phy_aq1202_version,
3205 1,
3206 },
3207 {
3208 PHY_BCM84834_DEVICEID,
3209 PHY_BCM84834_FIRMWARE,
3210 NULL,
3211 0,
3212 },
3213 { 0, NULL, NULL },
3214};
3215
3216static struct info_10gbt_phy_fw *find_phy_info(int devid)
3217{
3218 int i;
3219
3220 for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
3221 if (phy_info_array[i].phy_fw_id == devid)
3222 return &phy_info_array[i];
3223 }
3224 return NULL;
3225}
3226
3227/* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
3228 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
3229 * we return a negative error number. If we transfer new firmware we return 1
3230 * (from t4_load_phy_fw()). If we don't do anything we return 0.
3231 */
3232static int adap_init0_phy(struct adapter *adap)
3233{
3234 const struct firmware *phyf;
3235 int ret;
3236 struct info_10gbt_phy_fw *phy_info;
3237
3238 /* Use the device ID to determine which PHY file to flash.
3239 */
3240 phy_info = find_phy_info(adap->pdev->device);
3241 if (!phy_info) {
3242 dev_warn(adap->pdev_dev,
3243 "No PHY Firmware file found for this PHY\n");
3244 return -EOPNOTSUPP;
3245 }
3246
3247 /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
3248 * use that. The adapter firmware provides us with a memory buffer
3249 * where we can load a PHY firmware file from the host if we want to
3250 * override the PHY firmware File in flash.
3251 */
3252 ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
3253 adap->pdev_dev);
3254 if (ret < 0) {
3255 /* For adapters without FLASH attached to PHY for their
3256 * firmware, it's obviously a fatal error if we can't get the
3257 * firmware to the adapter. For adapters with PHY firmware
3258 * FLASH storage, it's worth a warning if we can't find the
3259 * PHY Firmware but we'll neuter the error ...
3260 */
3261 dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
3262 "/lib/firmware/%s, error %d\n",
3263 phy_info->phy_fw_file, -ret);
3264 if (phy_info->phy_flash) {
3265 int cur_phy_fw_ver = 0;
3266
3267 t4_phy_fw_ver(adap, &cur_phy_fw_ver);
3268 dev_warn(adap->pdev_dev, "continuing with, on-adapter "
3269 "FLASH copy, version %#x\n", cur_phy_fw_ver);
3270 ret = 0;
3271 }
3272
3273 return ret;
3274 }
3275
3276 /* Load PHY Firmware onto adapter.
3277 */
3278 ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
3279 phy_info->phy_fw_version,
3280 (u8 *)phyf->data, phyf->size);
3281 if (ret < 0)
3282 dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
3283 -ret);
3284 else if (ret > 0) {
3285 int new_phy_fw_ver = 0;
3286
3287 if (phy_info->phy_fw_version)
3288 new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
3289 phyf->size);
3290 dev_info(adap->pdev_dev, "Successfully transferred PHY "
3291 "Firmware /lib/firmware/%s, version %#x\n",
3292 phy_info->phy_fw_file, new_phy_fw_ver);
3293 }
3294
3295 release_firmware(phyf);
3296
3297 return ret;
3298}
3299
Vipul Pandya636f9d32012-09-26 02:39:39 +00003300/*
3301 * Attempt to initialize the adapter via a Firmware Configuration File.
3302 */
3303static int adap_init0_config(struct adapter *adapter, int reset)
3304{
3305 struct fw_caps_config_cmd caps_cmd;
3306 const struct firmware *cf;
3307 unsigned long mtype = 0, maddr = 0;
3308 u32 finiver, finicsum, cfcsum;
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303309 int ret;
3310 int config_issued = 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003311 char *fw_config_file, fw_config_file_path[256];
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303312 char *config_name = NULL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003313
3314 /*
3315 * Reset device if necessary.
3316 */
3317 if (reset) {
3318 ret = t4_fw_reset(adapter, adapter->mbox,
Hariprasad Shenai0d804332015-01-05 16:30:47 +05303319 PIORSTMODE_F | PIORST_F);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003320 if (ret < 0)
3321 goto bye;
3322 }
3323
Hariprasad Shenai01b69612015-05-22 21:58:21 +05303324 /* If this is a 10Gb/s-BT adapter make sure the chip-external
3325 * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
3326 * to be performed after any global adapter RESET above since some
3327 * PHYs only have local RAM copies of the PHY firmware.
3328 */
3329 if (is_10gbt_device(adapter->pdev->device)) {
3330 ret = adap_init0_phy(adapter);
3331 if (ret < 0)
3332 goto bye;
3333 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003334 /*
3335 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
3336 * then use that. Otherwise, use the configuration file stored
3337 * in the adapter flash ...
3338 */
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303339 switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003340 case CHELSIO_T4:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303341 fw_config_file = FW4_CFNAME;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003342 break;
3343 case CHELSIO_T5:
3344 fw_config_file = FW5_CFNAME;
3345 break;
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303346 case CHELSIO_T6:
3347 fw_config_file = FW6_CFNAME;
3348 break;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00003349 default:
3350 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
3351 adapter->pdev->device);
3352 ret = -EINVAL;
3353 goto bye;
3354 }
3355
3356 ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003357 if (ret < 0) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303358 config_name = "On FLASH";
Vipul Pandya636f9d32012-09-26 02:39:39 +00003359 mtype = FW_MEMTYPE_CF_FLASH;
3360 maddr = t4_flash_cfg_addr(adapter);
3361 } else {
3362 u32 params[7], val[7];
3363
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303364 sprintf(fw_config_file_path,
3365 "/lib/firmware/%s", fw_config_file);
3366 config_name = fw_config_file_path;
3367
Vipul Pandya636f9d32012-09-26 02:39:39 +00003368 if (cf->size >= FLASH_CFG_MAX_SIZE)
3369 ret = -ENOMEM;
3370 else {
Hariprasad Shenai51678652014-11-21 12:52:02 +05303371 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3372 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003373 ret = t4_query_params(adapter, adapter->mbox,
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303374 adapter->pf, 0, 1, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003375 if (ret == 0) {
3376 /*
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303377 * For t4_memory_rw() below addresses and
Vipul Pandya636f9d32012-09-26 02:39:39 +00003378 * sizes have to be in terms of multiples of 4
3379 * bytes. So, if the Configuration File isn't
3380 * a multiple of 4 bytes in length we'll have
3381 * to write that out separately since we can't
3382 * guarantee that the bytes following the
3383 * residual byte in the buffer returned by
3384 * request_firmware() are zeroed out ...
3385 */
3386 size_t resid = cf->size & 0x3;
3387 size_t size = cf->size & ~0x3;
3388 __be32 *data = (__be32 *)cf->data;
3389
Hariprasad Shenai51678652014-11-21 12:52:02 +05303390 mtype = FW_PARAMS_PARAM_Y_G(val[0]);
3391 maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003392
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303393 spin_lock(&adapter->win0_lock);
3394 ret = t4_memory_rw(adapter, 0, mtype, maddr,
3395 size, data, T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003396 if (ret == 0 && resid != 0) {
3397 union {
3398 __be32 word;
3399 char buf[4];
3400 } last;
3401 int i;
3402
3403 last.word = data[size >> 2];
3404 for (i = resid; i < 4; i++)
3405 last.buf[i] = 0;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303406 ret = t4_memory_rw(adapter, 0, mtype,
3407 maddr + size,
3408 4, &last.word,
3409 T4_MEMORY_WRITE);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003410 }
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05303411 spin_unlock(&adapter->win0_lock);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003412 }
3413 }
3414
3415 release_firmware(cf);
3416 if (ret)
3417 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003418 }
3419
Vipul Pandya636f9d32012-09-26 02:39:39 +00003420 /*
3421 * Issue a Capability Configuration command to the firmware to get it
3422 * to parse the Configuration File. We don't use t4_fw_config_file()
3423 * because we want the ability to modify various features after we've
3424 * processed the configuration file ...
3425 */
3426 memset(&caps_cmd, 0, sizeof(caps_cmd));
3427 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303428 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3429 FW_CMD_REQUEST_F |
3430 FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303431 caps_cmd.cfvalid_to_len16 =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303432 htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
3433 FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
3434 FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
Vipul Pandya636f9d32012-09-26 02:39:39 +00003435 FW_LEN16(caps_cmd));
3436 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3437 &caps_cmd);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303438
3439 /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
3440 * Configuration File in FLASH), our last gasp effort is to use the
3441 * Firmware Configuration File which is embedded in the firmware. A
3442 * very few early versions of the firmware didn't have one embedded
3443 * but we can ignore those.
3444 */
3445 if (ret == -ENOENT) {
3446 memset(&caps_cmd, 0, sizeof(caps_cmd));
3447 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303448 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3449 FW_CMD_REQUEST_F |
3450 FW_CMD_READ_F);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303451 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
3452 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
3453 sizeof(caps_cmd), &caps_cmd);
3454 config_name = "Firmware Default";
3455 }
3456
3457 config_issued = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003458 if (ret < 0)
3459 goto bye;
3460
Vipul Pandya636f9d32012-09-26 02:39:39 +00003461 finiver = ntohl(caps_cmd.finiver);
3462 finicsum = ntohl(caps_cmd.finicsum);
3463 cfcsum = ntohl(caps_cmd.cfcsum);
3464 if (finicsum != cfcsum)
3465 dev_warn(adapter->pdev_dev, "Configuration File checksum "\
3466 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
3467 finicsum, cfcsum);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003468
Vipul Pandya636f9d32012-09-26 02:39:39 +00003469 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003470 * And now tell the firmware to use the configuration we just loaded.
3471 */
3472 caps_cmd.op_to_write =
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303473 htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3474 FW_CMD_REQUEST_F |
3475 FW_CMD_WRITE_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303476 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003477 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
3478 NULL);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003479 if (ret < 0)
3480 goto bye;
3481
Vipul Pandya636f9d32012-09-26 02:39:39 +00003482 /*
3483 * Tweak configuration based on system architecture, module
3484 * parameters, etc.
3485 */
3486 ret = adap_init0_tweaks(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003487 if (ret < 0)
3488 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003489
Vipul Pandya636f9d32012-09-26 02:39:39 +00003490 /*
3491 * And finally tell the firmware to initialize itself using the
3492 * parameters from the Configuration File.
3493 */
3494 ret = t4_fw_initialize(adapter, adapter->mbox);
3495 if (ret < 0)
3496 goto bye;
3497
Hariprasad Shenai06640312015-01-13 15:19:25 +05303498 /* Emit Firmware Configuration File information and return
3499 * successfully.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003500 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00003501 dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303502 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
3503 config_name, finiver, cfcsum);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003504 return 0;
3505
3506 /*
3507 * Something bad happened. Return the error ... (If the "error"
3508 * is that there's no Configuration File on the adapter we don't
3509 * want to issue a warning since this is fairly common.)
3510 */
3511bye:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303512 if (config_issued && ret != -ENOENT)
3513 dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
3514 config_name, -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003515 return ret;
3516}
3517
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303518static struct fw_info fw_info_array[] = {
3519 {
3520 .chip = CHELSIO_T4,
3521 .fs_name = FW4_CFNAME,
3522 .fw_mod_name = FW4_FNAME,
3523 .fw_hdr = {
3524 .chip = FW_HDR_CHIP_T4,
3525 .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
3526 .intfver_nic = FW_INTFVER(T4, NIC),
3527 .intfver_vnic = FW_INTFVER(T4, VNIC),
3528 .intfver_ri = FW_INTFVER(T4, RI),
3529 .intfver_iscsi = FW_INTFVER(T4, ISCSI),
3530 .intfver_fcoe = FW_INTFVER(T4, FCOE),
3531 },
3532 }, {
3533 .chip = CHELSIO_T5,
3534 .fs_name = FW5_CFNAME,
3535 .fw_mod_name = FW5_FNAME,
3536 .fw_hdr = {
3537 .chip = FW_HDR_CHIP_T5,
3538 .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
3539 .intfver_nic = FW_INTFVER(T5, NIC),
3540 .intfver_vnic = FW_INTFVER(T5, VNIC),
3541 .intfver_ri = FW_INTFVER(T5, RI),
3542 .intfver_iscsi = FW_INTFVER(T5, ISCSI),
3543 .intfver_fcoe = FW_INTFVER(T5, FCOE),
3544 },
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303545 }, {
3546 .chip = CHELSIO_T6,
3547 .fs_name = FW6_CFNAME,
3548 .fw_mod_name = FW6_FNAME,
3549 .fw_hdr = {
3550 .chip = FW_HDR_CHIP_T6,
3551 .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
3552 .intfver_nic = FW_INTFVER(T6, NIC),
3553 .intfver_vnic = FW_INTFVER(T6, VNIC),
3554 .intfver_ofld = FW_INTFVER(T6, OFLD),
3555 .intfver_ri = FW_INTFVER(T6, RI),
3556 .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
3557 .intfver_iscsi = FW_INTFVER(T6, ISCSI),
3558 .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
3559 .intfver_fcoe = FW_INTFVER(T6, FCOE),
3560 },
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303561 }
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +05303562
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303563};
3564
3565static struct fw_info *find_fw_info(int chip)
3566{
3567 int i;
3568
3569 for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
3570 if (fw_info_array[i].chip == chip)
3571 return &fw_info_array[i];
3572 }
3573 return NULL;
3574}
3575
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003576/*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003577 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003578 */
3579static int adap_init0(struct adapter *adap)
3580{
3581 int ret;
3582 u32 v, port_vec;
3583 enum dev_state state;
3584 u32 params[7], val[7];
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003585 struct fw_caps_config_cmd caps_cmd;
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05303586 int reset = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003587
Hariprasad Shenaiae469b62015-04-01 21:41:16 +05303588 /* Grab Firmware Device Log parameters as early as possible so we have
3589 * access to it for debugging, etc.
3590 */
3591 ret = t4_init_devlog_params(adap);
3592 if (ret < 0)
3593 return ret;
3594
Hariprasad Shenai666224d2014-12-11 11:11:43 +05303595 /* Contact FW, advertising Master capability */
Hariprasad Shenaic5a8c0f2016-06-14 14:39:30 +05303596 ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
3597 is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003598 if (ret < 0) {
3599 dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
3600 ret);
3601 return ret;
3602 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003603 if (ret == adap->mbox)
3604 adap->flags |= MASTER_PF;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003605
Vipul Pandya636f9d32012-09-26 02:39:39 +00003606 /*
3607 * If we're the Master PF Driver and the device is uninitialized,
3608 * then let's consider upgrading the firmware ... (We always want
3609 * to check the firmware version number in order to A. get it for
3610 * later reporting and B. to warn if the currently loaded firmware
3611 * is excessively mismatched relative to the driver.)
3612 */
Hariprasad Shenai0de72732016-04-26 20:10:22 +05303613
Ganesh Goudar760446f2017-07-20 18:28:48 +05303614 t4_get_version_info(adap);
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303615 ret = t4_check_fw_version(adap);
3616 /* If firmware is too old (not supported by driver) force an update. */
Hariprasad Shenai21d11bd2015-10-08 10:08:23 +05303617 if (ret)
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05303618 state = DEV_STATE_UNINIT;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003619 if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303620 struct fw_info *fw_info;
3621 struct fw_hdr *card_fw;
3622 const struct firmware *fw;
3623 const u8 *fw_data = NULL;
3624 unsigned int fw_size = 0;
3625
3626 /* This is the firmware whose headers the driver was compiled
3627 * against
3628 */
3629 fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
3630 if (fw_info == NULL) {
3631 dev_err(adap->pdev_dev,
3632 "unable to get firmware info for chip %d.\n",
3633 CHELSIO_CHIP_VERSION(adap->params.chip));
3634 return -EINVAL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003635 }
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303636
3637 /* allocate memory to read the header of the firmware on the
3638 * card
3639 */
Michal Hocko752ade62017-05-08 15:57:27 -07003640 card_fw = kvzalloc(sizeof(*card_fw), GFP_KERNEL);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303641
3642 /* Get FW from from /lib/firmware/ */
3643 ret = request_firmware(&fw, fw_info->fw_mod_name,
3644 adap->pdev_dev);
3645 if (ret < 0) {
3646 dev_err(adap->pdev_dev,
3647 "unable to load firmware image %s, error %d\n",
3648 fw_info->fw_mod_name, ret);
3649 } else {
3650 fw_data = fw->data;
3651 fw_size = fw->size;
3652 }
3653
3654 /* upgrade FW logic */
3655 ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
3656 state, &reset);
3657
3658 /* Cleaning up */
Markus Elfring0b5b6be2015-02-04 11:28:43 +01003659 release_firmware(fw);
Michal Hocko752ade62017-05-08 15:57:27 -07003660 kvfree(card_fw);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303661
Vipul Pandya636f9d32012-09-26 02:39:39 +00003662 if (ret < 0)
Hariprasad Shenai16e47622013-12-03 17:05:58 +05303663 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003664 }
3665
3666 /*
3667 * Grab VPD parameters. This should be done after we establish a
3668 * connection to the firmware since some of the VPD parameters
3669 * (notably the Core Clock frequency) are retrieved via requests to
3670 * the firmware. On the other hand, we need these fairly early on
3671 * so we do this right after getting ahold of the firmware.
3672 */
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05303673 ret = t4_get_vpd_params(adap, &adap->params.vpd);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003674 if (ret < 0)
3675 goto bye;
3676
Vipul Pandya636f9d32012-09-26 02:39:39 +00003677 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003678 * Find out what ports are available to us. Note that we need to do
3679 * this before calling adap_init0_no_config() since it needs nports
3680 * and portvec ...
Vipul Pandya636f9d32012-09-26 02:39:39 +00003681 */
3682 v =
Hariprasad Shenai51678652014-11-21 12:52:02 +05303683 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3684 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303685 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003686 if (ret < 0)
3687 goto bye;
3688
3689 adap->params.nports = hweight32(port_vec);
3690 adap->params.portvec = port_vec;
3691
Hariprasad Shenai06640312015-01-13 15:19:25 +05303692 /* If the firmware is initialized already, emit a simply note to that
3693 * effect. Otherwise, it's time to try initializing the adapter.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003694 */
3695 if (state == DEV_STATE_INIT) {
3696 dev_info(adap->pdev_dev, "Coming up as %s: "\
3697 "Adapter already initialized\n",
3698 adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
Vipul Pandya636f9d32012-09-26 02:39:39 +00003699 } else {
3700 dev_info(adap->pdev_dev, "Coming up as MASTER: "\
3701 "Initializing adapter\n");
Hariprasad Shenai06640312015-01-13 15:19:25 +05303702
3703 /* Find out whether we're dealing with a version of the
3704 * firmware which has configuration file support.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003705 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303706 params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
3707 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303708 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
Hariprasad Shenai06640312015-01-13 15:19:25 +05303709 params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003710
Hariprasad Shenai06640312015-01-13 15:19:25 +05303711 /* If the firmware doesn't support Configuration Files,
3712 * return an error.
3713 */
3714 if (ret < 0) {
3715 dev_err(adap->pdev_dev, "firmware doesn't support "
3716 "Firmware Configuration Files\n");
3717 goto bye;
3718 }
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003719
Hariprasad Shenai06640312015-01-13 15:19:25 +05303720 /* The firmware provides us with a memory buffer where we can
3721 * load a Configuration File from the host if we want to
3722 * override the Configuration File in flash.
3723 */
3724 ret = adap_init0_config(adap, reset);
3725 if (ret == -ENOENT) {
3726 dev_err(adap->pdev_dev, "no Configuration File "
3727 "present on adapter.\n");
3728 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003729 }
3730 if (ret < 0) {
Hariprasad Shenai06640312015-01-13 15:19:25 +05303731 dev_err(adap->pdev_dev, "could not initialize "
3732 "adapter, error %d\n", -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003733 goto bye;
3734 }
3735 }
3736
Hariprasad Shenai06640312015-01-13 15:19:25 +05303737 /* Give the SGE code a chance to pull in anything that it needs ...
3738 * Note that this must be called after we retrieve our VPD parameters
3739 * in order to know how to convert core ticks to seconds, etc.
Vipul Pandya636f9d32012-09-26 02:39:39 +00003740 */
Hariprasad Shenai06640312015-01-13 15:19:25 +05303741 ret = t4_sge_init(adap);
3742 if (ret < 0)
3743 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003744
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00003745 if (is_bypass_device(adap->pdev->device))
3746 adap->params.bypass = 1;
3747
Vipul Pandya636f9d32012-09-26 02:39:39 +00003748 /*
3749 * Grab some of our basic fundamental operating parameters.
3750 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003751#define FW_PARAM_DEV(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303752 (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
3753 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003754
3755#define FW_PARAM_PFVF(param) \
Hariprasad Shenai51678652014-11-21 12:52:02 +05303756 FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
3757 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param)| \
3758 FW_PARAMS_PARAM_Y_V(0) | \
3759 FW_PARAMS_PARAM_Z_V(0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003760
Vipul Pandya636f9d32012-09-26 02:39:39 +00003761 params[0] = FW_PARAM_PFVF(EQ_START);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003762 params[1] = FW_PARAM_PFVF(L2T_START);
3763 params[2] = FW_PARAM_PFVF(L2T_END);
3764 params[3] = FW_PARAM_PFVF(FILTER_START);
3765 params[4] = FW_PARAM_PFVF(FILTER_END);
3766 params[5] = FW_PARAM_PFVF(IQFLINT_START);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303767 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003768 if (ret < 0)
3769 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003770 adap->sge.egr_start = val[0];
3771 adap->l2t_start = val[1];
3772 adap->l2t_end = val[2];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003773 adap->tids.ftid_base = val[3];
3774 adap->tids.nftids = val[4] - val[3] + 1;
3775 adap->sge.ingr_start = val[5];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003776
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303777 /* qids (ingress/egress) returned from firmware can be anywhere
3778 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
3779 * Hence driver needs to allocate memory for this range to
3780 * store the queue info. Get the highest IQFLINT/EQ index returned
3781 * in FW_EQ_*_CMD.alloc command.
3782 */
3783 params[0] = FW_PARAM_PFVF(EQ_END);
3784 params[1] = FW_PARAM_PFVF(IQFLINT_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303785 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303786 if (ret < 0)
3787 goto bye;
3788 adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
3789 adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
3790
3791 adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
3792 sizeof(*adap->sge.egr_map), GFP_KERNEL);
3793 if (!adap->sge.egr_map) {
3794 ret = -ENOMEM;
3795 goto bye;
3796 }
3797
3798 adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
3799 sizeof(*adap->sge.ingr_map), GFP_KERNEL);
3800 if (!adap->sge.ingr_map) {
3801 ret = -ENOMEM;
3802 goto bye;
3803 }
3804
3805 /* Allocate the memory for the vaious egress queue bitmaps
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303806 * ie starving_fl, txq_maperr and blocked_fl.
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05303807 */
3808 adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3809 sizeof(long), GFP_KERNEL);
3810 if (!adap->sge.starving_fl) {
3811 ret = -ENOMEM;
3812 goto bye;
3813 }
3814
3815 adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3816 sizeof(long), GFP_KERNEL);
3817 if (!adap->sge.txq_maperr) {
3818 ret = -ENOMEM;
3819 goto bye;
3820 }
3821
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05303822#ifdef CONFIG_DEBUG_FS
3823 adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
3824 sizeof(long), GFP_KERNEL);
3825 if (!adap->sge.blocked_fl) {
3826 ret = -ENOMEM;
3827 goto bye;
3828 }
3829#endif
3830
Anish Bhattb5a02f52015-01-14 15:17:34 -08003831 params[0] = FW_PARAM_PFVF(CLIP_START);
3832 params[1] = FW_PARAM_PFVF(CLIP_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303833 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Anish Bhattb5a02f52015-01-14 15:17:34 -08003834 if (ret < 0)
3835 goto bye;
3836 adap->clipt_start = val[0];
3837 adap->clipt_end = val[1];
3838
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05303839 /* We don't yet have a PARAMs calls to retrieve the number of Traffic
3840 * Classes supported by the hardware/firmware so we hard code it here
3841 * for now.
3842 */
3843 adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
3844
Vipul Pandya636f9d32012-09-26 02:39:39 +00003845 /* query params related to active filter region */
3846 params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
3847 params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303848 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00003849 /* If Active filter size is set we enable establishing
3850 * offload connection through firmware work request
3851 */
3852 if ((val[0] != val[1]) && (ret >= 0)) {
3853 adap->flags |= FW_OFLD_CONN;
3854 adap->tids.aftid_base = val[0];
3855 adap->tids.aftid_end = val[1];
3856 }
3857
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003858 /* If we're running on newer firmware, let it know that we're
3859 * prepared to deal with encapsulated CPL messages. Older
3860 * firmware won't understand this and we'll just get
3861 * unencapsulated messages ...
3862 */
3863 params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
3864 val[0] = 1;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303865 (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
Vipul Pandyab407a4a2013-04-29 04:04:40 +00003866
Vipul Pandya636f9d32012-09-26 02:39:39 +00003867 /*
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303868 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
3869 * capability. Earlier versions of the firmware didn't have the
3870 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
3871 * permission to use ULPTX MEMWRITE DSGL.
3872 */
3873 if (is_t4(adap->params.chip)) {
3874 adap->params.ulptx_memwrite_dsgl = false;
3875 } else {
3876 params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303877 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303878 1, params, val);
3879 adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
3880 }
3881
Steve Wise086de572016-09-16 07:54:49 -07003882 /* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
3883 params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
3884 ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
3885 1, params, val);
3886 adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);
3887
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303888 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00003889 * Get device capabilities so we can determine what resources we need
3890 * to manage.
3891 */
3892 memset(&caps_cmd, 0, sizeof(caps_cmd));
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05303893 caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
3894 FW_CMD_REQUEST_F | FW_CMD_READ_F);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05303895 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00003896 ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
3897 &caps_cmd);
3898 if (ret < 0)
3899 goto bye;
3900
Vipul Pandya13ee15d2012-09-26 02:39:40 +00003901 if (caps_cmd.ofldcaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003902 /* query offload-related parameters */
3903 params[0] = FW_PARAM_DEV(NTID);
3904 params[1] = FW_PARAM_PFVF(SERVER_START);
3905 params[2] = FW_PARAM_PFVF(SERVER_END);
3906 params[3] = FW_PARAM_PFVF(TDDP_START);
3907 params[4] = FW_PARAM_PFVF(TDDP_END);
3908 params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303909 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003910 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003911 if (ret < 0)
3912 goto bye;
3913 adap->tids.ntids = val[0];
3914 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
3915 adap->tids.stid_base = val[1];
3916 adap->tids.nstids = val[2] - val[1] + 1;
Vipul Pandya636f9d32012-09-26 02:39:39 +00003917 /*
Joe Perchesdbedd442015-03-06 20:49:12 -08003918 * Setup server filter region. Divide the available filter
Vipul Pandya636f9d32012-09-26 02:39:39 +00003919 * region into two parts. Regular filters get 1/3rd and server
3920 * filters get 2/3rd part. This is only enabled if workarond
3921 * path is enabled.
3922 * 1. For regular filters.
3923 * 2. Server filter: This are special filters which are used
3924 * to redirect SYN packets to offload queue.
3925 */
3926 if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
3927 adap->tids.sftid_base = adap->tids.ftid_base +
3928 DIV_ROUND_UP(adap->tids.nftids, 3);
3929 adap->tids.nsftids = adap->tids.nftids -
3930 DIV_ROUND_UP(adap->tids.nftids, 3);
3931 adap->tids.nftids = adap->tids.sftid_base -
3932 adap->tids.ftid_base;
3933 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003934 adap->vres.ddp.start = val[3];
3935 adap->vres.ddp.size = val[4] - val[3] + 1;
3936 adap->params.ofldq_wr_cred = val[5];
Vipul Pandya636f9d32012-09-26 02:39:39 +00003937
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003938 adap->params.offload = 1;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05303939 adap->num_ofld_uld += 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003940 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003941 if (caps_cmd.rdmacaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003942 params[0] = FW_PARAM_PFVF(STAG_START);
3943 params[1] = FW_PARAM_PFVF(STAG_END);
3944 params[2] = FW_PARAM_PFVF(RQ_START);
3945 params[3] = FW_PARAM_PFVF(RQ_END);
3946 params[4] = FW_PARAM_PFVF(PBL_START);
3947 params[5] = FW_PARAM_PFVF(PBL_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303948 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003949 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003950 if (ret < 0)
3951 goto bye;
3952 adap->vres.stag.start = val[0];
3953 adap->vres.stag.size = val[1] - val[0] + 1;
3954 adap->vres.rq.start = val[2];
3955 adap->vres.rq.size = val[3] - val[2] + 1;
3956 adap->vres.pbl.start = val[4];
3957 adap->vres.pbl.size = val[5] - val[4] + 1;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003958
3959 params[0] = FW_PARAM_PFVF(SQRQ_START);
3960 params[1] = FW_PARAM_PFVF(SQRQ_END);
3961 params[2] = FW_PARAM_PFVF(CQ_START);
3962 params[3] = FW_PARAM_PFVF(CQ_END);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003963 params[4] = FW_PARAM_PFVF(OCQ_START);
3964 params[5] = FW_PARAM_PFVF(OCQ_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303965 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05303966 val);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00003967 if (ret < 0)
3968 goto bye;
3969 adap->vres.qp.start = val[0];
3970 adap->vres.qp.size = val[1] - val[0] + 1;
3971 adap->vres.cq.start = val[2];
3972 adap->vres.cq.size = val[3] - val[2] + 1;
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00003973 adap->vres.ocq.start = val[4];
3974 adap->vres.ocq.size = val[5] - val[4] + 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05303975
3976 params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
3977 params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303978 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
Hariprasad Shenai5c937dd2014-09-01 19:55:00 +05303979 val);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05303980 if (ret < 0) {
3981 adap->params.max_ordird_qp = 8;
3982 adap->params.max_ird_adapter = 32 * adap->tids.ntids;
3983 ret = 0;
3984 } else {
3985 adap->params.max_ordird_qp = val[0];
3986 adap->params.max_ird_adapter = val[1];
3987 }
3988 dev_info(adap->pdev_dev,
3989 "max_ordird_qp %d max_ird_adapter %d\n",
3990 adap->params.max_ordird_qp,
3991 adap->params.max_ird_adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05303992 adap->num_ofld_uld += 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003993 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00003994 if (caps_cmd.iscsicaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003995 params[0] = FW_PARAM_PFVF(ISCSI_START);
3996 params[1] = FW_PARAM_PFVF(ISCSI_END);
Hariprasad Shenaib2612722015-05-27 22:30:24 +05303997 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
Vipul Pandya636f9d32012-09-26 02:39:39 +00003998 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003999 if (ret < 0)
4000 goto bye;
4001 adap->vres.iscsi.start = val[0];
4002 adap->vres.iscsi.size = val[1] - val[0] + 1;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304003 /* LIO target and cxgb4i initiaitor */
4004 adap->num_ofld_uld += 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004005 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304006 if (caps_cmd.cryptocaps) {
4007 /* Should query params here...TODO */
Harsh Jain72a56ca2017-04-10 18:24:00 +05304008 params[0] = FW_PARAM_PFVF(NCRYPTO_LOOKASIDE);
4009 ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
4010 params, val);
4011 if (ret < 0) {
4012 if (ret != -EINVAL)
4013 goto bye;
4014 } else {
4015 adap->vres.ncrypto_fc = val[0];
4016 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304017 adap->params.crypto |= ULP_CRYPTO_LOOKASIDE;
4018 adap->num_uld += 1;
4019 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004020#undef FW_PARAM_PFVF
4021#undef FW_PARAM_DEV
4022
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304023 /* The MTU/MSS Table is initialized by now, so load their values. If
4024 * we're initializing the adapter, then we'll make any modifications
4025 * we want to the MTU/MSS Table and also initialize the congestion
4026 * parameters.
Vipul Pandya636f9d32012-09-26 02:39:39 +00004027 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004028 t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304029 if (state != DEV_STATE_INIT) {
4030 int i;
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004031
Hariprasad Shenai92e7ae72014-06-06 21:40:43 +05304032 /* The default MTU Table contains values 1492 and 1500.
4033 * However, for TCP, it's better to have two values which are
4034 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
4035 * This allows us to have a TCP Data Payload which is a
4036 * multiple of 8 regardless of what combination of TCP Options
4037 * are in use (always a multiple of 4 bytes) which is
4038 * important for performance reasons. For instance, if no
4039 * options are in use, then we have a 20-byte IP header and a
4040 * 20-byte TCP header. In this case, a 1500-byte MSS would
4041 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
4042 * which is not a multiple of 8. So using an MSS of 1488 in
4043 * this case results in a TCP Data Payload of 1448 bytes which
4044 * is a multiple of 8. On the other hand, if 12-byte TCP Time
4045 * Stamps have been negotiated, then an MTU of 1500 bytes
4046 * results in a TCP Data Payload of 1448 bytes which, as
4047 * above, is a multiple of 8 bytes ...
4048 */
4049 for (i = 0; i < NMTUS; i++)
4050 if (adap->params.mtus[i] == 1492) {
4051 adap->params.mtus[i] = 1488;
4052 break;
4053 }
4054
4055 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
4056 adap->params.b_wnd);
4057 }
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +05304058 t4_init_sge_params(adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00004059 adap->flags |= FW_OK;
Hariprasad Shenaic1e9af02015-06-05 14:24:52 +05304060 t4_init_tp_params(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004061 return 0;
4062
4063 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00004064 * Something bad happened. If a command timed out or failed with EIO
4065 * FW does not operate within its spec or something catastrophic
4066 * happened to HW/FW, stop issuing commands.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004067 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00004068bye:
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05304069 kfree(adap->sge.egr_map);
4070 kfree(adap->sge.ingr_map);
4071 kfree(adap->sge.starving_fl);
4072 kfree(adap->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304073#ifdef CONFIG_DEBUG_FS
4074 kfree(adap->sge.blocked_fl);
4075#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00004076 if (ret != -ETIMEDOUT && ret != -EIO)
4077 t4_fw_bye(adap, adap->mbox);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004078 return ret;
4079}
4080
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004081/* EEH callbacks */
4082
4083static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
4084 pci_channel_state_t state)
4085{
4086 int i;
4087 struct adapter *adap = pci_get_drvdata(pdev);
4088
4089 if (!adap)
4090 goto out;
4091
4092 rtnl_lock();
4093 adap->flags &= ~FW_OK;
4094 notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004095 spin_lock(&adap->stats_lock);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004096 for_each_port(adap, i) {
4097 struct net_device *dev = adap->port[i];
Guilherme G. Piccoli025d0972017-05-28 23:07:01 -03004098 if (dev) {
4099 netif_device_detach(dev);
4100 netif_carrier_off(dev);
4101 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004102 }
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004103 spin_unlock(&adap->stats_lock);
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05304104 disable_interrupts(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004105 if (adap->flags & FULL_INIT_DONE)
4106 cxgb_down(adap);
4107 rtnl_unlock();
Gavin Shan144be3d2014-01-23 12:27:34 +08004108 if ((adap->flags & DEV_ENABLED)) {
4109 pci_disable_device(pdev);
4110 adap->flags &= ~DEV_ENABLED;
4111 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004112out: return state == pci_channel_io_perm_failure ?
4113 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
4114}
4115
4116static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
4117{
4118 int i, ret;
4119 struct fw_caps_config_cmd c;
4120 struct adapter *adap = pci_get_drvdata(pdev);
4121
4122 if (!adap) {
4123 pci_restore_state(pdev);
4124 pci_save_state(pdev);
4125 return PCI_ERS_RESULT_RECOVERED;
4126 }
4127
Gavin Shan144be3d2014-01-23 12:27:34 +08004128 if (!(adap->flags & DEV_ENABLED)) {
4129 if (pci_enable_device(pdev)) {
4130 dev_err(&pdev->dev, "Cannot reenable PCI "
4131 "device after reset\n");
4132 return PCI_ERS_RESULT_DISCONNECT;
4133 }
4134 adap->flags |= DEV_ENABLED;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004135 }
4136
4137 pci_set_master(pdev);
4138 pci_restore_state(pdev);
4139 pci_save_state(pdev);
4140 pci_cleanup_aer_uncorrect_error_status(pdev);
4141
Hariprasad Shenai8203b502014-10-09 05:48:47 +05304142 if (t4_wait_dev_ready(adap->regs) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004143 return PCI_ERS_RESULT_DISCONNECT;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304144 if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004145 return PCI_ERS_RESULT_DISCONNECT;
4146 adap->flags |= FW_OK;
4147 if (adap_init1(adap, &c))
4148 return PCI_ERS_RESULT_DISCONNECT;
4149
4150 for_each_port(adap, i) {
4151 struct port_info *p = adap2pinfo(adap, i);
4152
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304153 ret = t4_alloc_vi(adap, adap->mbox, p->tx_chan, adap->pf, 0, 1,
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004154 NULL, NULL);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004155 if (ret < 0)
4156 return PCI_ERS_RESULT_DISCONNECT;
4157 p->viid = ret;
4158 p->xact_addr_filt = -1;
4159 }
4160
4161 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
4162 adap->params.b_wnd);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00004163 setup_memwin(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004164 if (cxgb_up(adap))
4165 return PCI_ERS_RESULT_DISCONNECT;
4166 return PCI_ERS_RESULT_RECOVERED;
4167}
4168
4169static void eeh_resume(struct pci_dev *pdev)
4170{
4171 int i;
4172 struct adapter *adap = pci_get_drvdata(pdev);
4173
4174 if (!adap)
4175 return;
4176
4177 rtnl_lock();
4178 for_each_port(adap, i) {
4179 struct net_device *dev = adap->port[i];
Guilherme G. Piccoli025d0972017-05-28 23:07:01 -03004180 if (dev) {
4181 if (netif_running(dev)) {
4182 link_start(dev);
4183 cxgb_set_rxmode(dev);
4184 }
4185 netif_device_attach(dev);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004186 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004187 }
4188 rtnl_unlock();
4189}
4190
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07004191static const struct pci_error_handlers cxgb4_eeh = {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004192 .error_detected = eeh_err_detected,
4193 .slot_reset = eeh_slot_reset,
4194 .resume = eeh_resume,
4195};
4196
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304197/* Return true if the Link Configuration supports "High Speeds" (those greater
4198 * than 1Gb/s).
4199 */
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304200static inline bool is_x_10g_port(const struct link_config *lc)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004201{
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304202 unsigned int speeds, high_speeds;
4203
4204 speeds = FW_PORT_CAP_SPEED_V(FW_PORT_CAP_SPEED_G(lc->supported));
4205 high_speeds = speeds & ~(FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G);
4206
4207 return high_speeds != 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004208}
4209
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004210/*
4211 * Perform default configuration of DMA queues depending on the number and type
4212 * of ports we found and the number of available CPUs. Most settings can be
4213 * modified by the admin prior to actual use.
4214 */
Bill Pemberton91744942012-12-03 09:23:02 -05004215static void cfg_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004216{
4217 struct sge *s = &adap->sge;
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05304218 int i = 0, n10g = 0, qidx = 0;
Anish Bhatt688848b2014-06-19 21:37:13 -07004219#ifndef CONFIG_CHELSIO_T4_DCB
4220 int q10g = 0;
4221#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004222
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304223 /* Reduce memory usage in kdump environment, disable all offload.
4224 */
Ganesh Goudar85eacf32017-05-16 21:17:42 +05304225 if (is_kdump_kernel() || (is_uld(adap) && t4_uld_mem_alloc(adap))) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304226 adap->params.offload = 0;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304227 adap->params.crypto = 0;
4228 }
4229
Hariprasad Shenaiab677ff2016-11-18 16:37:40 +05304230 n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
Anish Bhatt688848b2014-06-19 21:37:13 -07004231#ifdef CONFIG_CHELSIO_T4_DCB
4232 /* For Data Center Bridging support we need to be able to support up
4233 * to 8 Traffic Priorities; each of which will be assigned to its
4234 * own TX Queue in order to prevent Head-Of-Line Blocking.
4235 */
4236 if (adap->params.nports * 8 > MAX_ETH_QSETS) {
4237 dev_err(adap->pdev_dev, "MAX_ETH_QSETS=%d < %d!\n",
4238 MAX_ETH_QSETS, adap->params.nports * 8);
4239 BUG_ON(1);
4240 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004241
Anish Bhatt688848b2014-06-19 21:37:13 -07004242 for_each_port(adap, i) {
4243 struct port_info *pi = adap2pinfo(adap, i);
4244
4245 pi->first_qset = qidx;
Ganesh Goudar85eacf32017-05-16 21:17:42 +05304246 pi->nqsets = is_kdump_kernel() ? 1 : 8;
Anish Bhatt688848b2014-06-19 21:37:13 -07004247 qidx += pi->nqsets;
4248 }
4249#else /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004250 /*
4251 * We default to 1 queue per non-10G port and up to # of cores queues
4252 * per 10G port.
4253 */
4254 if (n10g)
4255 q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
Yuval Mintz5952dde2012-07-01 03:18:55 +00004256 if (q10g > netif_get_num_default_rss_queues())
4257 q10g = netif_get_num_default_rss_queues();
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004258
Ganesh Goudar85eacf32017-05-16 21:17:42 +05304259 if (is_kdump_kernel())
4260 q10g = 1;
4261
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004262 for_each_port(adap, i) {
4263 struct port_info *pi = adap2pinfo(adap, i);
4264
4265 pi->first_qset = qidx;
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05304266 pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004267 qidx += pi->nqsets;
4268 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004269#endif /* !CONFIG_CHELSIO_T4_DCB */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004270
4271 s->ethqsets = qidx;
4272 s->max_ethqsets = qidx; /* MSI-X may lower it later */
4273
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304274 if (is_uld(adap)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004275 /*
4276 * For offload we use 1 queue/channel if all ports are up to 1G,
4277 * otherwise we divide all available queues amongst the channels
4278 * capped by the number of available cores.
4279 */
4280 if (n10g) {
Ganesh Goudara56177e2016-10-18 14:21:25 +05304281 i = min_t(int, MAX_OFLD_QSETS, num_online_cpus());
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304282 s->ofldqsets = roundup(i, adap->params.nports);
4283 } else {
4284 s->ofldqsets = adap->params.nports;
4285 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004286 }
4287
4288 for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
4289 struct sge_eth_rxq *r = &s->ethrxq[i];
4290
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304291 init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004292 r->fl.size = 72;
4293 }
4294
4295 for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
4296 s->ethtxq[i].q.size = 1024;
4297
4298 for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
4299 s->ctrlq[i].q.size = 512;
4300
Atul Guptaa45695042017-07-04 16:46:20 +05304301 if (!is_t4(adap->params.chip))
4302 s->ptptxq.q.size = 8;
4303
Hariprasad Shenaic887ad02014-06-06 21:40:45 +05304304 init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304305 init_rspq(adap, &s->intrq, 0, 1, 512, 64);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004306}
4307
4308/*
4309 * Reduce the number of Ethernet queues across all ports to at most n.
4310 * n provides at least one queue per port.
4311 */
Bill Pemberton91744942012-12-03 09:23:02 -05004312static void reduce_ethqs(struct adapter *adap, int n)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004313{
4314 int i;
4315 struct port_info *pi;
4316
4317 while (n < adap->sge.ethqsets)
4318 for_each_port(adap, i) {
4319 pi = adap2pinfo(adap, i);
4320 if (pi->nqsets > 1) {
4321 pi->nqsets--;
4322 adap->sge.ethqsets--;
4323 if (adap->sge.ethqsets <= n)
4324 break;
4325 }
4326 }
4327
4328 n = 0;
4329 for_each_port(adap, i) {
4330 pi = adap2pinfo(adap, i);
4331 pi->first_qset = n;
4332 n += pi->nqsets;
4333 }
4334}
4335
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304336static int get_msix_info(struct adapter *adap)
4337{
4338 struct uld_msix_info *msix_info;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304339 unsigned int max_ingq = 0;
4340
4341 if (is_offload(adap))
4342 max_ingq += MAX_OFLD_QSETS * adap->num_ofld_uld;
4343 if (is_pci_uld(adap))
4344 max_ingq += MAX_OFLD_QSETS * adap->num_uld;
4345
4346 if (!max_ingq)
4347 goto out;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304348
4349 msix_info = kcalloc(max_ingq, sizeof(*msix_info), GFP_KERNEL);
4350 if (!msix_info)
4351 return -ENOMEM;
4352
4353 adap->msix_bmap_ulds.msix_bmap = kcalloc(BITS_TO_LONGS(max_ingq),
4354 sizeof(long), GFP_KERNEL);
4355 if (!adap->msix_bmap_ulds.msix_bmap) {
4356 kfree(msix_info);
4357 return -ENOMEM;
4358 }
4359 spin_lock_init(&adap->msix_bmap_ulds.lock);
4360 adap->msix_info_ulds = msix_info;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304361out:
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304362 return 0;
4363}
4364
4365static void free_msix_info(struct adapter *adap)
4366{
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304367 if (!(adap->num_uld && adap->num_ofld_uld))
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304368 return;
4369
4370 kfree(adap->msix_info_ulds);
4371 kfree(adap->msix_bmap_ulds.msix_bmap);
4372}
4373
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004374/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
4375#define EXTRA_VECS 2
4376
Bill Pemberton91744942012-12-03 09:23:02 -05004377static int enable_msix(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004378{
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304379 int ofld_need = 0, uld_need = 0;
4380 int i, j, want, need, allocated;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004381 struct sge *s = &adap->sge;
4382 unsigned int nchan = adap->params.nports;
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304383 struct msix_entry *entries;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304384 int max_ingq = MAX_INGQ;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004385
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304386 if (is_pci_uld(adap))
4387 max_ingq += (MAX_OFLD_QSETS * adap->num_uld);
4388 if (is_offload(adap))
4389 max_ingq += (MAX_OFLD_QSETS * adap->num_ofld_uld);
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304390 entries = kmalloc(sizeof(*entries) * (max_ingq + 1),
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304391 GFP_KERNEL);
4392 if (!entries)
4393 return -ENOMEM;
4394
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304395 /* map for msix */
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304396 if (get_msix_info(adap)) {
4397 adap->params.offload = 0;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304398 adap->params.crypto = 0;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304399 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304400
4401 for (i = 0; i < max_ingq + 1; ++i)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004402 entries[i].entry = i;
4403
4404 want = s->max_ethqsets + EXTRA_VECS;
4405 if (is_offload(adap)) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304406 want += adap->num_ofld_uld * s->ofldqsets;
4407 ofld_need = adap->num_ofld_uld * nchan;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004408 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304409 if (is_pci_uld(adap)) {
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304410 want += adap->num_uld * s->ofldqsets;
4411 uld_need = adap->num_uld * nchan;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304412 }
Anish Bhatt688848b2014-06-19 21:37:13 -07004413#ifdef CONFIG_CHELSIO_T4_DCB
4414 /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
4415 * each port.
4416 */
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304417 need = 8 * adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
Anish Bhatt688848b2014-06-19 21:37:13 -07004418#else
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304419 need = adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
Anish Bhatt688848b2014-06-19 21:37:13 -07004420#endif
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304421 allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
4422 if (allocated < 0) {
4423 dev_info(adap->pdev_dev, "not enough MSI-X vectors left,"
4424 " not using MSI-X\n");
4425 kfree(entries);
4426 return allocated;
4427 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004428
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304429 /* Distribute available vectors to the various queue groups.
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004430 * Every group gets its minimum requirement and NIC gets top
4431 * priority for leftovers.
4432 */
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304433 i = allocated - EXTRA_VECS - ofld_need - uld_need;
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004434 if (i < s->max_ethqsets) {
4435 s->max_ethqsets = i;
4436 if (i < s->ethqsets)
4437 reduce_ethqs(adap, i);
4438 }
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304439 if (is_uld(adap)) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304440 if (allocated < want)
4441 s->nqs_per_uld = nchan;
4442 else
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304443 s->nqs_per_uld = s->ofldqsets;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304444 }
4445
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304446 for (i = 0; i < (s->max_ethqsets + EXTRA_VECS); ++i)
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004447 adap->msix_info[i].vec = entries[i].vector;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304448 if (is_uld(adap)) {
4449 for (j = 0 ; i < allocated; ++i, j++) {
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304450 adap->msix_info_ulds[j].vec = entries[i].vector;
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304451 adap->msix_info_ulds[j].idx = i;
4452 }
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05304453 adap->msix_bmap_ulds.mapsize = j;
4454 }
Hariprasad Shenai43eb4e82015-10-21 14:39:53 +05304455 dev_info(adap->pdev_dev, "%d MSI-X vectors allocated, "
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05304456 "nic %d per uld %d\n",
4457 allocated, s->max_ethqsets, s->nqs_per_uld);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004458
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +05304459 kfree(entries);
Alexander Gordeevc32ad222014-02-18 11:07:59 +01004460 return 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004461}
4462
4463#undef EXTRA_VECS
4464
Bill Pemberton91744942012-12-03 09:23:02 -05004465static int init_rss(struct adapter *adap)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004466{
Hariprasad Shenaic035e182015-05-06 19:48:37 +05304467 unsigned int i;
4468 int err;
4469
4470 err = t4_init_rss_mode(adap, adap->mbox);
4471 if (err)
4472 return err;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004473
4474 for_each_port(adap, i) {
4475 struct port_info *pi = adap2pinfo(adap, i);
4476
4477 pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
4478 if (!pi->rss)
4479 return -ENOMEM;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004480 }
4481 return 0;
4482}
4483
Hariprasad Shenai547fd272015-12-23 11:29:53 +05304484static int cxgb4_get_pcie_dev_link_caps(struct adapter *adap,
4485 enum pci_bus_speed *speed,
4486 enum pcie_link_width *width)
4487{
4488 u32 lnkcap1, lnkcap2;
4489 int err1, err2;
4490
4491#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
4492
4493 *speed = PCI_SPEED_UNKNOWN;
4494 *width = PCIE_LNK_WIDTH_UNKNOWN;
4495
4496 err1 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP,
4497 &lnkcap1);
4498 err2 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP2,
4499 &lnkcap2);
4500 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
4501 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
4502 *speed = PCIE_SPEED_8_0GT;
4503 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
4504 *speed = PCIE_SPEED_5_0GT;
4505 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
4506 *speed = PCIE_SPEED_2_5GT;
4507 }
4508 if (!err1) {
4509 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
4510 if (!lnkcap2) { /* pre-r3.0 */
4511 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
4512 *speed = PCIE_SPEED_5_0GT;
4513 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
4514 *speed = PCIE_SPEED_2_5GT;
4515 }
4516 }
4517
4518 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
4519 return err1 ? err1 : err2 ? err2 : -EINVAL;
4520 return 0;
4521}
4522
4523static void cxgb4_check_pcie_caps(struct adapter *adap)
4524{
4525 enum pcie_link_width width, width_cap;
4526 enum pci_bus_speed speed, speed_cap;
4527
4528#define PCIE_SPEED_STR(speed) \
4529 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
4530 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
4531 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
4532 "Unknown")
4533
4534 if (cxgb4_get_pcie_dev_link_caps(adap, &speed_cap, &width_cap)) {
4535 dev_warn(adap->pdev_dev,
4536 "Unable to determine PCIe device BW capabilities\n");
4537 return;
4538 }
4539
4540 if (pcie_get_minimum_link(adap->pdev, &speed, &width) ||
4541 speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
4542 dev_warn(adap->pdev_dev,
4543 "Unable to determine PCI Express bandwidth.\n");
4544 return;
4545 }
4546
4547 dev_info(adap->pdev_dev, "PCIe link speed is %s, device supports %s\n",
4548 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
4549 dev_info(adap->pdev_dev, "PCIe link width is x%d, device supports x%d\n",
4550 width, width_cap);
4551 if (speed < speed_cap || width < width_cap)
4552 dev_info(adap->pdev_dev,
4553 "A slot with more lanes and/or higher speed is "
4554 "suggested for optimal performance.\n");
4555}
4556
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304557/* Dump basic information about the adapter */
4558static void print_adapter_info(struct adapter *adapter)
4559{
Ganesh Goudar760446f2017-07-20 18:28:48 +05304560 /* Hardware/Firmware/etc. Version/Revision IDs */
4561 t4_dump_version_info(adapter);
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304562
4563 /* Software/Hardware configuration */
4564 dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
4565 is_offload(adapter) ? "R" : "",
4566 ((adapter->flags & USING_MSIX) ? "MSI-X" :
4567 (adapter->flags & USING_MSI) ? "MSI" : ""),
4568 is_offload(adapter) ? "Offload" : "non-Offload");
4569}
4570
Bill Pemberton91744942012-12-03 09:23:02 -05004571static void print_port_info(const struct net_device *dev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004572{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004573 char buf[80];
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004574 char *bufp = buf;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004575 const char *spd = "";
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004576 const struct port_info *pi = netdev_priv(dev);
4577 const struct adapter *adap = pi->adapter;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00004578
4579 if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
4580 spd = " 2.5 GT/s";
4581 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
4582 spd = " 5 GT/s";
Roland Dreierd2e752d2014-04-28 17:36:20 -07004583 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_8_0GB)
4584 spd = " 8 GT/s";
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004585
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004586 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +05304587 bufp += sprintf(bufp, "100M/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004588 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
Ganesh Goudar5e78f7f2017-01-06 16:51:46 +05304589 bufp += sprintf(bufp, "1G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004590 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
4591 bufp += sprintf(bufp, "10G/");
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304592 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G)
4593 bufp += sprintf(bufp, "25G/");
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304594 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
4595 bufp += sprintf(bufp, "40G/");
Hariprasad Shenai9b86a8d2016-09-20 12:00:52 +05304596 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G)
4597 bufp += sprintf(bufp, "100G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00004598 if (bufp != buf)
4599 --bufp;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05304600 sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004601
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304602 netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
4603 dev->name, adap->params.vpd.id, adap->name, buf);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004604}
4605
Bill Pemberton91744942012-12-03 09:23:02 -05004606static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004607{
Jiang Liue5c8ae52012-08-20 13:53:19 -06004608 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004609}
4610
Dimitris Michailidis06546392010-07-11 12:01:16 +00004611/*
4612 * Free the following resources:
4613 * - memory used for tables
4614 * - MSI/MSI-X
4615 * - net devices
4616 * - resources FW is holding for us
4617 */
4618static void free_some_resources(struct adapter *adapter)
4619{
4620 unsigned int i;
4621
Michal Hocko752ade62017-05-08 15:57:27 -07004622 kvfree(adapter->l2t);
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05304623 t4_cleanup_sched(adapter);
Michal Hocko752ade62017-05-08 15:57:27 -07004624 kvfree(adapter->tids.tid_tab);
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05304625 cxgb4_cleanup_tc_u32(adapter);
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +05304626 kfree(adapter->sge.egr_map);
4627 kfree(adapter->sge.ingr_map);
4628 kfree(adapter->sge.starving_fl);
4629 kfree(adapter->sge.txq_maperr);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304630#ifdef CONFIG_DEBUG_FS
4631 kfree(adapter->sge.blocked_fl);
4632#endif
Dimitris Michailidis06546392010-07-11 12:01:16 +00004633 disable_msi(adapter);
4634
4635 for_each_port(adapter, i)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004636 if (adapter->port[i]) {
Hariprasad Shenai4f3a0fc2015-06-05 14:24:47 +05304637 struct port_info *pi = adap2pinfo(adapter, i);
4638
4639 if (pi->viid != 0)
4640 t4_free_vi(adapter, adapter->mbox, adapter->pf,
4641 0, pi->viid);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004642 kfree(adap2pinfo(adapter, i)->rss);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004643 free_netdev(adapter->port[i]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00004644 }
Dimitris Michailidis06546392010-07-11 12:01:16 +00004645 if (adapter->flags & FW_OK)
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304646 t4_fw_bye(adapter, adapter->pf);
Dimitris Michailidis06546392010-07-11 12:01:16 +00004647}
4648
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004649#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
Dimitris Michailidis35d35682010-08-02 13:19:20 +00004650#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004651 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004652#define SEGMENT_SIZE 128
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004653
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304654static int get_chip_type(struct pci_dev *pdev, u32 pl_rev)
4655{
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304656 u16 device_id;
4657
4658 /* Retrieve adapter's device ID */
4659 pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
françois romieu46cdc9b2015-09-04 23:05:42 +02004660
4661 switch (device_id >> 12) {
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304662 case CHELSIO_T4:
françois romieu46cdc9b2015-09-04 23:05:42 +02004663 return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304664 case CHELSIO_T5:
françois romieu46cdc9b2015-09-04 23:05:42 +02004665 return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304666 case CHELSIO_T6:
françois romieu46cdc9b2015-09-04 23:05:42 +02004667 return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304668 default:
4669 dev_err(&pdev->dev, "Device %d is not supported\n",
4670 device_id);
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304671 }
françois romieu46cdc9b2015-09-04 23:05:42 +02004672 return -EINVAL;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304673}
4674
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304675#ifdef CONFIG_PCI_IOV
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304676static void dummy_setup(struct net_device *dev)
4677{
4678 dev->type = ARPHRD_NONE;
4679 dev->mtu = 0;
4680 dev->hard_header_len = 0;
4681 dev->addr_len = 0;
4682 dev->tx_queue_len = 0;
4683 dev->flags |= IFF_NOARP;
4684 dev->priv_flags |= IFF_NO_QUEUE;
4685
4686 /* Initialize the device structure. */
4687 dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
4688 dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
David S. Millercf124db2017-05-08 12:52:56 -04004689 dev->needs_free_netdev = true;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304690}
4691
4692static int config_mgmt_dev(struct pci_dev *pdev)
4693{
4694 struct adapter *adap = pci_get_drvdata(pdev);
4695 struct net_device *netdev;
4696 struct port_info *pi;
4697 char name[IFNAMSIZ];
4698 int err;
4699
4700 snprintf(name, IFNAMSIZ, "mgmtpf%d%d", adap->adap_idx, adap->pf);
Ganesh Goudar038c35a2017-01-12 12:23:21 +05304701 netdev = alloc_netdev(sizeof(struct port_info), name, NET_NAME_UNKNOWN,
4702 dummy_setup);
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304703 if (!netdev)
4704 return -ENOMEM;
4705
4706 pi = netdev_priv(netdev);
4707 pi->adapter = adap;
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05304708 pi->port_id = adap->pf % adap->params.nports;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304709 SET_NETDEV_DEV(netdev, &pdev->dev);
4710
4711 adap->port[0] = netdev;
4712
4713 err = register_netdev(adap->port[0]);
4714 if (err) {
4715 pr_info("Unable to register VF mgmt netdev %s\n", name);
4716 free_netdev(adap->port[0]);
4717 adap->port[0] = NULL;
4718 return err;
4719 }
4720 return 0;
4721}
4722
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304723static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
4724{
Hariprasad Shenai78294512016-08-11 21:06:23 +05304725 struct adapter *adap = pci_get_drvdata(pdev);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304726 int err = 0;
4727 int current_vfs = pci_num_vf(pdev);
4728 u32 pcie_fw;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304729
Hariprasad Shenai78294512016-08-11 21:06:23 +05304730 pcie_fw = readl(adap->regs + PCIE_FW_A);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304731 /* Check if cxgb4 is the MASTER and fw is initialized */
4732 if (!(pcie_fw & PCIE_FW_INIT_F) ||
4733 !(pcie_fw & PCIE_FW_MASTER_VLD_F) ||
4734 PCIE_FW_MASTER_G(pcie_fw) != 4) {
4735 dev_warn(&pdev->dev,
4736 "cxgb4 driver needs to be MASTER to support SRIOV\n");
4737 return -EOPNOTSUPP;
4738 }
4739
4740 /* If any of the VF's is already assigned to Guest OS, then
4741 * SRIOV for the same cannot be modified
4742 */
4743 if (current_vfs && pci_vfs_assigned(pdev)) {
4744 dev_err(&pdev->dev,
4745 "Cannot modify SR-IOV while VFs are assigned\n");
4746 num_vfs = current_vfs;
4747 return num_vfs;
4748 }
4749
4750 /* Disable SRIOV when zero is passed.
4751 * One needs to disable SRIOV before modifying it, else
4752 * stack throws the below warning:
4753 * " 'n' VFs already enabled. Disable before enabling 'm' VFs."
4754 */
4755 if (!num_vfs) {
4756 pci_disable_sriov(pdev);
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304757 if (adap->port[0]) {
Hariprasad Shenai78294512016-08-11 21:06:23 +05304758 unregister_netdev(adap->port[0]);
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304759 adap->port[0] = NULL;
4760 }
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304761 /* free VF resources */
4762 kfree(adap->vfinfo);
4763 adap->vfinfo = NULL;
4764 adap->num_vfs = 0;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304765 return num_vfs;
4766 }
4767
4768 if (num_vfs != current_vfs) {
4769 err = pci_enable_sriov(pdev, num_vfs);
4770 if (err)
4771 return err;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304772
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304773 adap->num_vfs = num_vfs;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05304774 err = config_mgmt_dev(pdev);
4775 if (err)
4776 return err;
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304777 }
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05304778
4779 adap->vfinfo = kcalloc(adap->num_vfs,
4780 sizeof(struct vf_info), GFP_KERNEL);
4781 if (adap->vfinfo)
4782 fill_vf_station_mac_addr(adap);
Hariprasad Shenaib6244202016-06-14 14:39:31 +05304783 return num_vfs;
4784}
4785#endif
4786
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004787static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004788{
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004789 int func, i, err, s_qpp, qpp, num_seg;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004790 struct port_info *pi;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004791 bool highdma = false;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004792 struct adapter *adapter = NULL;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304793 struct net_device *netdev;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304794 void __iomem *regs;
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304795 u32 whoami, pl_rev;
4796 enum chip_type chip;
Hariprasad Shenai78294512016-08-11 21:06:23 +05304797 static int adap_idx = 1;
Arnd Bergmann0a327882017-01-18 15:52:51 +01004798#ifdef CONFIG_PCI_IOV
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05304799 u32 v, port_vec;
Arnd Bergmann0a327882017-01-18 15:52:51 +01004800#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004801
4802 printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
4803
4804 err = pci_request_regions(pdev, KBUILD_MODNAME);
4805 if (err) {
4806 /* Just info, some other driver may have claimed the device. */
4807 dev_info(&pdev->dev, "cannot obtain PCI resources\n");
4808 return err;
4809 }
4810
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004811 err = pci_enable_device(pdev);
4812 if (err) {
4813 dev_err(&pdev->dev, "cannot enable PCI device\n");
4814 goto out_release_regions;
4815 }
4816
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304817 regs = pci_ioremap_bar(pdev, 0);
4818 if (!regs) {
4819 dev_err(&pdev->dev, "cannot map device registers\n");
4820 err = -ENOMEM;
4821 goto out_disable_device;
4822 }
4823
Hariprasad Shenai8203b502014-10-09 05:48:47 +05304824 err = t4_wait_dev_ready(regs);
4825 if (err < 0)
4826 goto out_unmap_bar0;
4827
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304828 /* We control everything through one PF */
Hariprasad Shenaid86bd292015-08-04 14:36:19 +05304829 whoami = readl(regs + PL_WHOAMI_A);
4830 pl_rev = REV_G(readl(regs + PL_REV_A));
4831 chip = get_chip_type(pdev, pl_rev);
4832 func = CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5 ?
4833 SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304834 if (func != ent->driver_data) {
Hariprasad Shenai78294512016-08-11 21:06:23 +05304835#ifndef CONFIG_PCI_IOV
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304836 iounmap(regs);
Hariprasad Shenai78294512016-08-11 21:06:23 +05304837#endif
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304838 pci_disable_device(pdev);
4839 pci_save_state(pdev); /* to restore SR-IOV later */
4840 goto sriov;
4841 }
4842
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004843 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004844 highdma = true;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004845 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4846 if (err) {
4847 dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
4848 "coherent allocations\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304849 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004850 }
4851 } else {
4852 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4853 if (err) {
4854 dev_err(&pdev->dev, "no usable DMA configuration\n");
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304855 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004856 }
4857 }
4858
4859 pci_enable_pcie_error_reporting(pdev);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00004860 enable_pcie_relaxed_ordering(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004861 pci_set_master(pdev);
4862 pci_save_state(pdev);
4863
4864 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
4865 if (!adapter) {
4866 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304867 goto out_unmap_bar0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004868 }
Hariprasad Shenai78294512016-08-11 21:06:23 +05304869 adap_idx++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004870
Anish Bhatt29aaee62014-08-20 13:44:06 -07004871 adapter->workq = create_singlethread_workqueue("cxgb4");
4872 if (!adapter->workq) {
4873 err = -ENOMEM;
4874 goto out_free_adapter;
4875 }
4876
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05304877 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
4878 (sizeof(struct mbox_cmd) *
4879 T4_OS_LOG_MBOX_CMDS),
4880 GFP_KERNEL);
4881 if (!adapter->mbox_log) {
4882 err = -ENOMEM;
4883 goto out_free_adapter;
4884 }
4885 adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
4886
Gavin Shan144be3d2014-01-23 12:27:34 +08004887 /* PCI device has been enabled */
4888 adapter->flags |= DEV_ENABLED;
4889
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304890 adapter->regs = regs;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004891 adapter->pdev = pdev;
4892 adapter->pdev_dev = &pdev->dev;
Hariprasad Shenai0de72732016-04-26 20:10:22 +05304893 adapter->name = pci_name(pdev);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05304894 adapter->mbox = func;
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304895 adapter->pf = func;
Ganesh Goudarea1e76f2016-12-08 13:16:25 +05304896 adapter->msg_enable = DFLT_MSG_ENABLE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004897 memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
4898
4899 spin_lock_init(&adapter->stats_lock);
4900 spin_lock_init(&adapter->tid_release_lock);
Anish Bhatte327c222014-10-29 17:54:03 -07004901 spin_lock_init(&adapter->win0_lock);
Hariprasad Shenai4055ae52017-01-06 08:47:20 +05304902 spin_lock_init(&adapter->mbox_lock);
4903
4904 INIT_LIST_HEAD(&adapter->mlist.list);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004905
4906 INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
Vipul Pandya881806b2012-05-18 15:29:24 +05304907 INIT_WORK(&adapter->db_full_task, process_db_full);
4908 INIT_WORK(&adapter->db_drop_task, process_db_drop);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004909
4910 err = t4_prep_adapter(adapter);
4911 if (err)
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304912 goto out_free_adapter;
4913
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004914
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304915 if (!is_t4(adapter->params.chip)) {
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304916 s_qpp = (QUEUESPERPAGEPF0_S +
4917 (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
Hariprasad Shenaib2612722015-05-27 22:30:24 +05304918 adapter->pf);
Hariprasad Shenaif612b812015-01-05 16:30:43 +05304919 qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
4920 SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004921 num_seg = PAGE_SIZE / SEGMENT_SIZE;
4922
4923 /* Each segment size is 128B. Write coalescing is enabled only
4924 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
4925 * queue is less no of segments that can be accommodated in
4926 * a page size.
4927 */
4928 if (qpp > num_seg) {
4929 dev_err(&pdev->dev,
4930 "Incorrect number of egress queues per page\n");
4931 err = -EINVAL;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304932 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004933 }
4934 adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
4935 pci_resource_len(pdev, 2));
4936 if (!adapter->bar2) {
4937 dev_err(&pdev->dev, "cannot map device bar2 region\n");
4938 err = -ENOMEM;
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05304939 goto out_free_adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00004940 }
4941 }
4942
Vipul Pandya636f9d32012-09-26 02:39:39 +00004943 setup_memwin(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004944 err = adap_init0(adapter);
Hariprasad Shenai5b377d12015-05-27 22:30:23 +05304945#ifdef CONFIG_DEBUG_FS
4946 bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
4947#endif
Vipul Pandya636f9d32012-09-26 02:39:39 +00004948 setup_memwin_rdma(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004949 if (err)
4950 goto out_unmap_bar;
4951
Hariprasad Shenai2a485cf2015-09-08 16:25:40 +05304952 /* configure SGE_STAT_CFG_A to read WC stats */
4953 if (!is_t4(adapter->params.chip))
Hariprasad Shenai676d6a72015-12-23 22:47:14 +05304954 t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
4955 (is_t5(adapter->params.chip) ? STATMODE_V(0) :
4956 T6_STATMODE_V(0)));
Hariprasad Shenai2a485cf2015-09-08 16:25:40 +05304957
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004958 for_each_port(adapter, i) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004959 netdev = alloc_etherdev_mq(sizeof(struct port_info),
4960 MAX_ETH_QSETS);
4961 if (!netdev) {
4962 err = -ENOMEM;
4963 goto out_free_dev;
4964 }
4965
4966 SET_NETDEV_DEV(netdev, &pdev->dev);
4967
4968 adapter->port[i] = netdev;
4969 pi = netdev_priv(netdev);
4970 pi->adapter = adapter;
4971 pi->xact_addr_filt = -1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004972 pi->port_id = i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004973 netdev->irq = pdev->irq;
4974
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004975 netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
4976 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4977 NETIF_F_RXCSUM | NETIF_F_RXHASH |
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05304978 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
4979 NETIF_F_HW_TC;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004980 if (highdma)
4981 netdev->hw_features |= NETIF_F_HIGHDMA;
4982 netdev->features |= netdev->hw_features;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004983 netdev->vlan_features = netdev->features & VLAN_FEAT;
4984
Jiri Pirko01789342011-08-16 06:29:00 +00004985 netdev->priv_flags |= IFF_UNICAST_FLT;
4986
Jarod Wilsond894be52016-10-20 13:55:16 -04004987 /* MTU range: 81 - 9600 */
4988 netdev->min_mtu = 81;
4989 netdev->max_mtu = MAX_MTU;
4990
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004991 netdev->netdev_ops = &cxgb4_netdev_ops;
Anish Bhatt688848b2014-06-19 21:37:13 -07004992#ifdef CONFIG_CHELSIO_T4_DCB
4993 netdev->dcbnl_ops = &cxgb4_dcb_ops;
4994 cxgb4_dcb_state_init(netdev);
4995#endif
Hariprasad Shenai812034f2015-04-06 20:23:23 +05304996 cxgb4_set_ethtool_ops(netdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004997 }
4998
4999 pci_set_drvdata(pdev, adapter);
5000
5001 if (adapter->flags & FW_OK) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005002 err = t4_port_init(adapter, func, func, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005003 if (err)
5004 goto out_free_dev;
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05305005 } else if (adapter->params.nports == 1) {
5006 /* If we don't have a connection to the firmware -- possibly
5007 * because of an error -- grab the raw VPD parameters so we
5008 * can set the proper MAC Address on the debug network
5009 * interface that we've created.
5010 */
5011 u8 hw_addr[ETH_ALEN];
5012 u8 *na = adapter->params.vpd.na;
5013
5014 err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
5015 if (!err) {
5016 for (i = 0; i < ETH_ALEN; i++)
5017 hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
5018 hex2val(na[2 * i + 1]));
5019 t4_set_hw_addr(adapter, 0, hw_addr);
5020 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005021 }
5022
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05305023 /* Configure queues and allocate tables now, they can be needed as
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005024 * soon as the first register_netdev completes.
5025 */
5026 cfg_queues(adapter);
5027
Hariprasad Shenai5be9ed82015-07-07 21:49:18 +05305028 adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005029 if (!adapter->l2t) {
5030 /* We tolerate a lack of L2T, giving up some functionality */
5031 dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
5032 adapter->params.offload = 0;
5033 }
5034
Anish Bhattb5a02f52015-01-14 15:17:34 -08005035#if IS_ENABLED(CONFIG_IPV6)
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05305036 if ((CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5) &&
5037 (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
5038 /* CLIP functionality is not present in hardware,
5039 * hence disable all offload features
Anish Bhattb5a02f52015-01-14 15:17:34 -08005040 */
5041 dev_warn(&pdev->dev,
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05305042 "CLIP not enabled in hardware, continuing\n");
Anish Bhattb5a02f52015-01-14 15:17:34 -08005043 adapter->params.offload = 0;
Hariprasad Shenaieb72f742015-12-09 17:16:35 +05305044 } else {
5045 adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
5046 adapter->clipt_end);
5047 if (!adapter->clipt) {
5048 /* We tolerate a lack of clip_table, giving up
5049 * some functionality
5050 */
5051 dev_warn(&pdev->dev,
5052 "could not allocate Clip table, continuing\n");
5053 adapter->params.offload = 0;
5054 }
Anish Bhattb5a02f52015-01-14 15:17:34 -08005055 }
5056#endif
Rahul Lakkireddyb72a32d2016-08-22 16:29:06 +05305057
5058 for_each_port(adapter, i) {
5059 pi = adap2pinfo(adapter, i);
5060 pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
5061 if (!pi->sched_tbl)
5062 dev_warn(&pdev->dev,
5063 "could not activate scheduling on port %d\n",
5064 i);
5065 }
5066
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05305067 if (tid_init(&adapter->tids) < 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005068 dev_warn(&pdev->dev, "could not allocate TID table, "
5069 "continuing\n");
5070 adapter->params.offload = 0;
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05305071 } else {
Arjun V45da1ca2017-02-16 12:22:45 +05305072 adapter->tc_u32 = cxgb4_init_tc_u32(adapter);
Rahul Lakkireddyd8931842016-09-20 17:13:09 +05305073 if (!adapter->tc_u32)
5074 dev_warn(&pdev->dev,
5075 "could not offload tc u32, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005076 }
5077
Hariprasad Shenai9a1bb9f2015-08-12 16:55:05 +05305078 if (is_offload(adapter)) {
5079 if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
5080 u32 hash_base, hash_reg;
5081
5082 if (chip <= CHELSIO_T5) {
5083 hash_reg = LE_DB_TID_HASHBASE_A;
5084 hash_base = t4_read_reg(adapter, hash_reg);
5085 adapter->tids.hash_base = hash_base / 4;
5086 } else {
5087 hash_reg = T6_LE_DB_HASH_TID_BASE_A;
5088 hash_base = t4_read_reg(adapter, hash_reg);
5089 adapter->tids.hash_base = hash_base;
5090 }
5091 }
5092 }
5093
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00005094 /* See what interrupts we'll be using */
5095 if (msi > 1 && enable_msix(adapter) == 0)
5096 adapter->flags |= USING_MSIX;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305097 else if (msi > 0 && pci_enable_msi(pdev) == 0) {
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00005098 adapter->flags |= USING_MSI;
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305099 if (msi > 1)
5100 free_msix_info(adapter);
5101 }
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00005102
Hariprasad Shenai547fd272015-12-23 11:29:53 +05305103 /* check for PCI Express bandwidth capabiltites */
5104 cxgb4_check_pcie_caps(adapter);
5105
Dimitris Michailidis671b0062010-07-11 12:01:17 +00005106 err = init_rss(adapter);
5107 if (err)
5108 goto out_free_dev;
5109
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005110 /*
5111 * The card is now ready to go. If any errors occur during device
5112 * registration we do not fail the whole card but rather proceed only
5113 * with the ports we manage to register successfully. However we must
5114 * register at least one net device.
5115 */
5116 for_each_port(adapter, i) {
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00005117 pi = adap2pinfo(adapter, i);
Arjun Vd2a007ab2016-12-08 18:09:23 +05305118 adapter->port[i]->dev_port = pi->lport;
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00005119 netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
5120 netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
5121
Surendra Mobiyab1a73af2017-05-30 11:32:06 +05305122 netif_carrier_off(adapter->port[i]);
5123
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005124 err = register_netdev(adapter->port[i]);
5125 if (err)
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00005126 break;
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00005127 adapter->chan_map[pi->tx_chan] = i;
5128 print_port_info(adapter->port[i]);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005129 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00005130 if (i == 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005131 dev_err(&pdev->dev, "could not register any net devices\n");
5132 goto out_free_dev;
5133 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00005134 if (err) {
5135 dev_warn(&pdev->dev, "only %d net devices registered\n", i);
5136 err = 0;
Joe Perches6403eab2011-06-03 11:51:20 +00005137 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005138
5139 if (cxgb4_debugfs_root) {
5140 adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
5141 cxgb4_debugfs_root);
5142 setup_debugfs(adapter);
5143 }
5144
David S. Miller88c51002011-10-07 13:38:43 -04005145 /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
5146 pdev->needs_freset = 1;
5147
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305148 if (is_uld(adapter)) {
5149 mutex_lock(&uld_mutex);
5150 list_add_tail(&adapter->list_node, &adapter_list);
5151 mutex_unlock(&uld_mutex);
5152 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005153
Atul Gupta9c33e422017-07-04 16:46:21 +05305154 if (!is_t4(adapter->params.chip))
5155 cxgb4_ptp_init(adapter);
5156
Hariprasad Shenai0de72732016-04-26 20:10:22 +05305157 print_adapter_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305158 setup_fw_sge_queues(adapter);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305159 return 0;
Hariprasad Shenai0de72732016-04-26 20:10:22 +05305160
Hariprasad Shenai8e1e6052014-08-06 17:10:59 +05305161sriov:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005162#ifdef CONFIG_PCI_IOV
Hariprasad Shenai78294512016-08-11 21:06:23 +05305163 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
5164 if (!adapter) {
5165 err = -ENOMEM;
5166 goto free_pci_region;
5167 }
5168
Hariprasad Shenai78294512016-08-11 21:06:23 +05305169 adapter->pdev = pdev;
5170 adapter->pdev_dev = &pdev->dev;
5171 adapter->name = pci_name(pdev);
5172 adapter->mbox = func;
5173 adapter->pf = func;
5174 adapter->regs = regs;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05305175 adapter->adap_idx = adap_idx;
Hariprasad Shenai78294512016-08-11 21:06:23 +05305176 adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
5177 (sizeof(struct mbox_cmd) *
5178 T4_OS_LOG_MBOX_CMDS),
5179 GFP_KERNEL);
5180 if (!adapter->mbox_log) {
5181 err = -ENOMEM;
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05305182 goto free_adapter;
Hariprasad Shenai78294512016-08-11 21:06:23 +05305183 }
Ganesh Goudar038c35a2017-01-12 12:23:21 +05305184 spin_lock_init(&adapter->mbox_lock);
5185 INIT_LIST_HEAD(&adapter->mlist.list);
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05305186
5187 v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
5188 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
5189 err = t4_query_params(adapter, adapter->mbox, adapter->pf, 0, 1,
5190 &v, &port_vec);
5191 if (err < 0) {
5192 dev_err(adapter->pdev_dev, "Could not fetch port params\n");
Ganesh Goudard0417842017-06-09 19:26:24 +05305193 goto free_mbox_log;
Ganesh Goudar96fe11f2017-01-17 14:09:38 +05305194 }
5195
5196 adapter->params.nports = hweight32(port_vec);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305197 pci_set_drvdata(pdev, adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005198 return 0;
5199
Ganesh Goudard0417842017-06-09 19:26:24 +05305200free_mbox_log:
5201 kfree(adapter->mbox_log);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305202 free_adapter:
5203 kfree(adapter);
5204 free_pci_region:
5205 iounmap(regs);
5206 pci_disable_sriov(pdev);
5207 pci_release_regions(pdev);
5208 return err;
5209#else
5210 return 0;
5211#endif
5212
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005213 out_free_dev:
Dimitris Michailidis06546392010-07-11 12:01:16 +00005214 free_some_resources(adapter);
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305215 if (adapter->flags & USING_MSIX)
5216 free_msix_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305217 if (adapter->num_uld || adapter->num_ofld_uld)
5218 t4_uld_mem_free(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005219 out_unmap_bar:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305220 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005221 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005222 out_free_adapter:
Anish Bhatt29aaee62014-08-20 13:44:06 -07005223 if (adapter->workq)
5224 destroy_workqueue(adapter->workq);
5225
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05305226 kfree(adapter->mbox_log);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005227 kfree(adapter);
Hariprasad Shenaid6ce2622014-09-16 02:58:46 +05305228 out_unmap_bar0:
5229 iounmap(regs);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005230 out_disable_device:
5231 pci_disable_pcie_error_reporting(pdev);
5232 pci_disable_device(pdev);
5233 out_release_regions:
5234 pci_release_regions(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005235 return err;
5236}
5237
Bill Pemberton91744942012-12-03 09:23:02 -05005238static void remove_one(struct pci_dev *pdev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005239{
5240 struct adapter *adapter = pci_get_drvdata(pdev);
5241
Hariprasad Shenai78294512016-08-11 21:06:23 +05305242 if (!adapter) {
5243 pci_release_regions(pdev);
5244 return;
5245 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005246
Hariprasad Shenai78294512016-08-11 21:06:23 +05305247 if (adapter->pf == 4) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005248 int i;
5249
Anish Bhatt29aaee62014-08-20 13:44:06 -07005250 /* Tear down per-adapter Work Queue first since it can contain
5251 * references to our adapter data structure.
5252 */
5253 destroy_workqueue(adapter->workq);
5254
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03005255 if (is_uld(adapter)) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005256 detach_ulds(adapter);
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03005257 t4_uld_clean_up(adapter);
5258 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005259
Hariprasad Shenaib37987e2015-03-26 10:04:26 +05305260 disable_interrupts(adapter);
5261
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005262 for_each_port(adapter, i)
Dimitris Michailidis8f3a7672010-12-14 21:36:52 +00005263 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005264 unregister_netdev(adapter->port[i]);
5265
Fabian Frederick9f16dc22014-06-27 22:51:52 +02005266 debugfs_remove_recursive(adapter->debugfs_root);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005267
Atul Gupta9c33e422017-07-04 16:46:21 +05305268 if (!is_t4(adapter->params.chip))
5269 cxgb4_ptp_stop(adapter);
5270
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00005271 /* If we allocated filters, free up state associated with any
5272 * valid filters ...
5273 */
Rahul Lakkireddy578b46b2016-09-20 17:13:07 +05305274 clear_all_filters(adapter);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00005275
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00005276 if (adapter->flags & FULL_INIT_DONE)
5277 cxgb_down(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005278
Hariprasad Shenai94cdb8b2016-08-17 12:33:03 +05305279 if (adapter->flags & USING_MSIX)
5280 free_msix_info(adapter);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305281 if (adapter->num_uld || adapter->num_ofld_uld)
5282 t4_uld_mem_free(adapter);
Dimitris Michailidis06546392010-07-11 12:01:16 +00005283 free_some_resources(adapter);
Anish Bhattb5a02f52015-01-14 15:17:34 -08005284#if IS_ENABLED(CONFIG_IPV6)
5285 t4_cleanup_clip_tbl(adapter);
5286#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005287 iounmap(adapter->regs);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305288 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005289 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005290 pci_disable_pcie_error_reporting(pdev);
Gavin Shan144be3d2014-01-23 12:27:34 +08005291 if ((adapter->flags & DEV_ENABLED)) {
5292 pci_disable_device(pdev);
5293 adapter->flags &= ~DEV_ENABLED;
5294 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005295 pci_release_regions(pdev);
Hariprasad Shenai7f080c32016-04-28 13:23:18 +05305296 kfree(adapter->mbox_log);
Li RongQingee9a33b2014-06-20 17:32:36 +08005297 synchronize_rcu();
Gavin Shan8b662fe2014-01-24 17:12:03 +08005298 kfree(adapter);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305299 }
5300#ifdef CONFIG_PCI_IOV
5301 else {
Hariprasad Shenaie7b48a32016-08-23 11:35:32 +05305302 if (adapter->port[0])
Hariprasad Shenai78294512016-08-11 21:06:23 +05305303 unregister_netdev(adapter->port[0]);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305304 iounmap(adapter->regs);
Hariprasad Shenai661dbeb2016-09-02 19:13:53 +05305305 kfree(adapter->vfinfo);
Ganesh Goudard0417842017-06-09 19:26:24 +05305306 kfree(adapter->mbox_log);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305307 kfree(adapter);
5308 pci_disable_sriov(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005309 pci_release_regions(pdev);
Hariprasad Shenai78294512016-08-11 21:06:23 +05305310 }
5311#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005312}
5313
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305314/* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
5315 * delivery. This is essentially a stripped down version of the PCI remove()
5316 * function where we do the minimal amount of work necessary to shutdown any
5317 * further activity.
5318 */
5319static void shutdown_one(struct pci_dev *pdev)
5320{
5321 struct adapter *adapter = pci_get_drvdata(pdev);
5322
5323 /* As with remove_one() above (see extended comment), we only want do
5324 * do cleanup on PCI Devices which went all the way through init_one()
5325 * ...
5326 */
5327 if (!adapter) {
5328 pci_release_regions(pdev);
5329 return;
5330 }
5331
5332 if (adapter->pf == 4) {
5333 int i;
5334
5335 for_each_port(adapter, i)
5336 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
5337 cxgb_close(adapter->port[i]);
5338
Guilherme G. Piccoli6a146f32017-07-10 10:55:46 -03005339 if (is_uld(adapter)) {
5340 detach_ulds(adapter);
5341 t4_uld_clean_up(adapter);
5342 }
5343
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305344 disable_interrupts(adapter);
5345 disable_msi(adapter);
5346
5347 t4_sge_stop(adapter);
5348 if (adapter->flags & FW_OK)
5349 t4_fw_bye(adapter, adapter->mbox);
5350 }
5351#ifdef CONFIG_PCI_IOV
5352 else {
5353 if (adapter->port[0])
5354 unregister_netdev(adapter->port[0]);
5355 iounmap(adapter->regs);
5356 kfree(adapter->vfinfo);
Ganesh Goudard0417842017-06-09 19:26:24 +05305357 kfree(adapter->mbox_log);
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305358 kfree(adapter);
5359 pci_disable_sriov(pdev);
5360 pci_release_regions(pdev);
5361 }
5362#endif
5363}
5364
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005365static struct pci_driver cxgb4_driver = {
5366 .name = KBUILD_MODNAME,
5367 .id_table = cxgb4_pci_tbl,
5368 .probe = init_one,
Bill Pemberton91744942012-12-03 09:23:02 -05005369 .remove = remove_one,
Hariprasad Shenai0fbc81b2016-09-17 08:12:39 +05305370 .shutdown = shutdown_one,
Hariprasad Shenaib6244202016-06-14 14:39:31 +05305371#ifdef CONFIG_PCI_IOV
5372 .sriov_configure = cxgb4_iov_configure,
5373#endif
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005374 .err_handler = &cxgb4_eeh,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005375};
5376
5377static int __init cxgb4_init_module(void)
5378{
5379 int ret;
5380
5381 /* Debugfs support is optional, just warn if this fails */
5382 cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
5383 if (!cxgb4_debugfs_root)
Joe Perches428ac432013-01-06 13:34:49 +00005384 pr_warn("could not create debugfs entry, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005385
5386 ret = pci_register_driver(&cxgb4_driver);
Anish Bhatt29aaee62014-08-20 13:44:06 -07005387 if (ret < 0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005388 debugfs_remove(cxgb4_debugfs_root);
Vipul Pandya01bcca62013-07-04 16:10:46 +05305389
Anish Bhatt1bb60372014-10-14 20:07:22 -07005390#if IS_ENABLED(CONFIG_IPV6)
Anish Bhattb5a02f52015-01-14 15:17:34 -08005391 if (!inet6addr_registered) {
5392 register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5393 inet6addr_registered = true;
5394 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005395#endif
Vipul Pandya01bcca62013-07-04 16:10:46 +05305396
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005397 return ret;
5398}
5399
5400static void __exit cxgb4_cleanup_module(void)
5401{
Anish Bhatt1bb60372014-10-14 20:07:22 -07005402#if IS_ENABLED(CONFIG_IPV6)
Hariprasad Shenai1793c792015-01-21 20:57:52 +05305403 if (inet6addr_registered) {
Anish Bhattb5a02f52015-01-14 15:17:34 -08005404 unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
5405 inet6addr_registered = false;
5406 }
Anish Bhatt1bb60372014-10-14 20:07:22 -07005407#endif
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005408 pci_unregister_driver(&cxgb4_driver);
5409 debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005410}
5411
5412module_init(cxgb4_init_module);
5413module_exit(cxgb4_cleanup_module);