blob: 6d844e2147b8226fec95e53c7137551badfbcc95 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +080030#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Oscar Mateo82e104c2014-07-24 17:04:26 +010037int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010038{
Dave Gordon4f547412014-11-27 11:22:48 +000039 int space = head - tail;
40 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010041 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000042 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043}
44
Dave Gordonebd0fd42014-11-27 11:22:49 +000045void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
46{
47 if (ringbuf->last_retired_head != -1) {
48 ringbuf->head = ringbuf->last_retired_head;
49 ringbuf->last_retired_head = -1;
50 }
51
52 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
53 ringbuf->tail, ringbuf->size);
54}
55
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000056bool intel_engine_stopped(struct intel_engine_cs *engine)
Chris Wilson09246732013-08-10 22:16:32 +010057{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000058 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000059 return dev_priv->gpu_error.stop_rings & intel_engine_flag(engine);
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060}
Chris Wilson09246732013-08-10 22:16:32 +010061
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000062static void __intel_ring_advance(struct intel_engine_cs *engine)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020063{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000064 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 ringbuf->tail &= ringbuf->size - 1;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +000066 if (intel_engine_stopped(engine))
Chris Wilson09246732013-08-10 22:16:32 +010067 return;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000068 engine->write_tail(engine, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010069}
70
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000071static int
John Harrisona84c3ae2015-05-29 17:43:57 +010072gen2_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010073 u32 invalidate_domains,
74 u32 flush_domains)
75{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000076 struct intel_engine_cs *engine = req->engine;
Chris Wilson46f0f8d2012-04-18 11:12:11 +010077 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
John Harrison5fb9de12015-05-29 17:44:07 +010087 ret = intel_ring_begin(req, 2);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010088 if (ret)
89 return ret;
90
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000091 intel_ring_emit(engine, cmd);
92 intel_ring_emit(engine, MI_NOOP);
93 intel_ring_advance(engine);
Chris Wilson46f0f8d2012-04-18 11:12:11 +010094
95 return 0;
96}
97
98static int
John Harrisona84c3ae2015-05-29 17:43:57 +010099gen4_render_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000103 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000104 struct drm_device *dev = engine->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +0100105 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000106 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100107
Chris Wilson36d527d2011-03-19 22:26:49 +0000108 /*
109 * read/write caches:
110 *
111 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
112 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
113 * also flushed at 2d versus 3d pipeline switches.
114 *
115 * read-only caches:
116 *
117 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
118 * MI_READ_FLUSH is set, and is always flushed on 965.
119 *
120 * I915_GEM_DOMAIN_COMMAND may not exist?
121 *
122 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
123 * invalidated when MI_EXE_FLUSH is set.
124 *
125 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
126 * invalidated with every MI_FLUSH.
127 *
128 * TLBs:
129 *
130 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
131 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
132 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
133 * are flushed at any MI_FLUSH.
134 */
135
136 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100137 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000139 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
140 cmd |= MI_EXE_FLUSH;
141
142 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
143 (IS_G4X(dev) || IS_GEN5(dev)))
144 cmd |= MI_INVALIDATE_ISP;
145
John Harrison5fb9de12015-05-29 17:44:07 +0100146 ret = intel_ring_begin(req, 2);
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 if (ret)
148 return ret;
149
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000150 intel_ring_emit(engine, cmd);
151 intel_ring_emit(engine, MI_NOOP);
152 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000153
154 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Jesse Barnes8d315282011-10-16 10:23:31 +0200157/**
158 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
159 * implementing two workarounds on gen6. From section 1.4.7.1
160 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
161 *
162 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
163 * produced by non-pipelined state commands), software needs to first
164 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
165 * 0.
166 *
167 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
168 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
169 *
170 * And the workaround for these two requires this workaround first:
171 *
172 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
173 * BEFORE the pipe-control with a post-sync op and no write-cache
174 * flushes.
175 *
176 * And this last workaround is tricky because of the requirements on
177 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
178 * volume 2 part 1:
179 *
180 * "1 of the following must also be set:
181 * - Render Target Cache Flush Enable ([12] of DW1)
182 * - Depth Cache Flush Enable ([0] of DW1)
183 * - Stall at Pixel Scoreboard ([1] of DW1)
184 * - Depth Stall ([13] of DW1)
185 * - Post-Sync Operation ([13] of DW1)
186 * - Notify Enable ([8] of DW1)"
187 *
188 * The cache flushes require the workaround flush that triggered this
189 * one, so we can't use it. Depth stall would trigger the same.
190 * Post-sync nonzero is what triggered this second workaround, so we
191 * can't use that one either. Notify enable is IRQs, which aren't
192 * really our business. That leaves only stall at scoreboard.
193 */
194static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100195intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
Jesse Barnes8d315282011-10-16 10:23:31 +0200196{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000197 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000198 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200199 int ret;
200
John Harrison5fb9de12015-05-29 17:44:07 +0100201 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200202 if (ret)
203 return ret;
204
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000205 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
206 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000208 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
209 intel_ring_emit(engine, 0); /* low dword */
210 intel_ring_emit(engine, 0); /* high dword */
211 intel_ring_emit(engine, MI_NOOP);
212 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200213
John Harrison5fb9de12015-05-29 17:44:07 +0100214 ret = intel_ring_begin(req, 6);
Jesse Barnes8d315282011-10-16 10:23:31 +0200215 if (ret)
216 return ret;
217
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000218 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(5));
219 intel_ring_emit(engine, PIPE_CONTROL_QW_WRITE);
220 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
221 intel_ring_emit(engine, 0);
222 intel_ring_emit(engine, 0);
223 intel_ring_emit(engine, MI_NOOP);
224 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200225
226 return 0;
227}
228
229static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100230gen6_render_ring_flush(struct drm_i915_gem_request *req,
231 u32 invalidate_domains, u32 flush_domains)
Jesse Barnes8d315282011-10-16 10:23:31 +0200232{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000233 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000235 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200236 int ret;
237
Paulo Zanonib3111502012-08-17 18:35:42 -0300238 /* Force SNB workarounds for PIPE_CONTROL flushes */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100239 ret = intel_emit_post_sync_nonzero_flush(req);
Paulo Zanonib3111502012-08-17 18:35:42 -0300240 if (ret)
241 return ret;
242
Jesse Barnes8d315282011-10-16 10:23:31 +0200243 /* Just flush everything. Experiments have shown that reducing the
244 * number of bits based on the write domains has little performance
245 * impact.
246 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 if (flush_domains) {
248 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
249 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
250 /*
251 * Ensure that any following seqno writes only happen
252 * when the render cache is indeed flushed.
253 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200254 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 }
256 if (invalidate_domains) {
257 flags |= PIPE_CONTROL_TLB_INVALIDATE;
258 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
261 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
262 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
263 /*
264 * TLB invalidate requires a post-sync write.
265 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700266 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100267 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200268
John Harrison5fb9de12015-05-29 17:44:07 +0100269 ret = intel_ring_begin(req, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200270 if (ret)
271 return ret;
272
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000273 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(engine, flags);
275 intel_ring_emit(engine, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
276 intel_ring_emit(engine, 0);
277 intel_ring_advance(engine);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278
279 return 0;
280}
281
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100282static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100283gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
Paulo Zanonif3987632012-08-17 18:35:43 -0300284{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000285 struct intel_engine_cs *engine = req->engine;
Paulo Zanonif3987632012-08-17 18:35:43 -0300286 int ret;
287
John Harrison5fb9de12015-05-29 17:44:07 +0100288 ret = intel_ring_begin(req, 4);
Paulo Zanonif3987632012-08-17 18:35:43 -0300289 if (ret)
290 return ret;
291
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000292 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
293 intel_ring_emit(engine, PIPE_CONTROL_CS_STALL |
Paulo Zanonif3987632012-08-17 18:35:43 -0300294 PIPE_CONTROL_STALL_AT_SCOREBOARD);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000295 intel_ring_emit(engine, 0);
296 intel_ring_emit(engine, 0);
297 intel_ring_advance(engine);
Paulo Zanonif3987632012-08-17 18:35:43 -0300298
299 return 0;
300}
301
302static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100303gen7_render_ring_flush(struct drm_i915_gem_request *req,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300304 u32 invalidate_domains, u32 flush_domains)
305{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000306 struct intel_engine_cs *engine = req->engine;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300307 u32 flags = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000308 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 int ret;
310
Paulo Zanonif3987632012-08-17 18:35:43 -0300311 /*
312 * Ensure that any following seqno writes only happen when the render
313 * cache is indeed flushed.
314 *
315 * Workaround: 4th PIPE_CONTROL command (except the ones with only
316 * read-cache invalidate bits set) must have the CS_STALL bit set. We
317 * don't try to be clever and just set it unconditionally.
318 */
319 flags |= PIPE_CONTROL_CS_STALL;
320
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300321 /* Just flush everything. Experiments have shown that reducing the
322 * number of bits based on the write domains has little performance
323 * impact.
324 */
325 if (flush_domains) {
326 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
327 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800328 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100329 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000338 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300339 /*
340 * TLB invalidate requires a post-sync write.
341 */
342 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300344
Chris Wilsonadd284a2014-12-16 08:44:32 +0000345 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
346
Paulo Zanonif3987632012-08-17 18:35:43 -0300347 /* Workaround: we must issue a pipe_control with CS-stall bit
348 * set before a pipe_control command that has the state cache
349 * invalidate bit set. */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100350 gen7_render_ring_cs_stall_wa(req);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300351 }
352
John Harrison5fb9de12015-05-29 17:44:07 +0100353 ret = intel_ring_begin(req, 4);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 if (ret)
355 return ret;
356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000357 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(4));
358 intel_ring_emit(engine, flags);
359 intel_ring_emit(engine, scratch_addr);
360 intel_ring_emit(engine, 0);
361 intel_ring_advance(engine);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362
363 return 0;
364}
365
Ben Widawskya5f3d682013-11-02 21:07:27 -0700366static int
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100367gen8_emit_pipe_control(struct drm_i915_gem_request *req,
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300368 u32 flags, u32 scratch_addr)
369{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000370 struct intel_engine_cs *engine = req->engine;
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300371 int ret;
372
John Harrison5fb9de12015-05-29 17:44:07 +0100373 ret = intel_ring_begin(req, 6);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300374 if (ret)
375 return ret;
376
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 intel_ring_emit(engine, GFX_OP_PIPE_CONTROL(6));
378 intel_ring_emit(engine, flags);
379 intel_ring_emit(engine, scratch_addr);
380 intel_ring_emit(engine, 0);
381 intel_ring_emit(engine, 0);
382 intel_ring_emit(engine, 0);
383 intel_ring_advance(engine);
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300384
385 return 0;
386}
387
388static int
John Harrisona84c3ae2015-05-29 17:43:57 +0100389gen8_render_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700390 u32 invalidate_domains, u32 flush_domains)
391{
392 u32 flags = 0;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000393 u32 scratch_addr = req->engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800394 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700395
396 flags |= PIPE_CONTROL_CS_STALL;
397
398 if (flush_domains) {
399 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
400 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -0800401 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +0100402 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700403 }
404 if (invalidate_domains) {
405 flags |= PIPE_CONTROL_TLB_INVALIDATE;
406 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
407 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
408 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
409 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
410 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
411 flags |= PIPE_CONTROL_QW_WRITE;
412 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800413
414 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100415 ret = gen8_emit_pipe_control(req,
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800416 PIPE_CONTROL_CS_STALL |
417 PIPE_CONTROL_STALL_AT_SCOREBOARD,
418 0);
419 if (ret)
420 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421 }
422
John Harrisonf2cf1fc2015-05-29 17:43:58 +0100423 return gen8_emit_pipe_control(req, flags, scratch_addr);
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424}
425
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000426static void ring_write_tail(struct intel_engine_cs *engine,
Chris Wilson297b0c52010-10-22 17:02:41 +0100427 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800428{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000429 struct drm_i915_private *dev_priv = engine->dev->dev_private;
430 I915_WRITE_TAIL(engine, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800431}
432
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000433u64 intel_ring_get_active_head(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000435 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000436 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800437
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000438 if (INTEL_INFO(engine->dev)->gen >= 8)
439 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
440 RING_ACTHD_UDW(engine->mmio_base));
441 else if (INTEL_INFO(engine->dev)->gen >= 4)
442 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
Chris Wilson50877442014-03-21 12:41:53 +0000443 else
444 acthd = I915_READ(ACTHD);
445
446 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447}
448
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000449static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200450{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000451 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200452 u32 addr;
453
454 addr = dev_priv->status_page_dmah->busaddr;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000455 if (INTEL_INFO(engine->dev)->gen >= 4)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200456 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
457 I915_WRITE(HWS_PGA, addr);
458}
459
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000460static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
Damien Lespiauaf75f262015-02-10 19:32:17 +0000461{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000462 struct drm_device *dev = engine->dev;
463 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200464 i915_reg_t mmio;
Damien Lespiauaf75f262015-02-10 19:32:17 +0000465
466 /* The ring status page addresses are no longer next to the rest of
467 * the ring registers as of gen7.
468 */
469 if (IS_GEN7(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000470 switch (engine->id) {
Damien Lespiauaf75f262015-02-10 19:32:17 +0000471 case RCS:
472 mmio = RENDER_HWS_PGA_GEN7;
473 break;
474 case BCS:
475 mmio = BLT_HWS_PGA_GEN7;
476 break;
477 /*
478 * VCS2 actually doesn't exist on Gen7. Only shut up
479 * gcc switch check warning
480 */
481 case VCS2:
482 case VCS:
483 mmio = BSD_HWS_PGA_GEN7;
484 break;
485 case VECS:
486 mmio = VEBOX_HWS_PGA_GEN7;
487 break;
488 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489 } else if (IS_GEN6(engine->dev)) {
490 mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000491 } else {
492 /* XXX: gen8 returns to sanity */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 mmio = RING_HWS_PGA(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000494 }
495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000496 I915_WRITE(mmio, (u32)engine->status_page.gfx_addr);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000497 POSTING_READ(mmio);
498
499 /*
500 * Flush the TLB for this page
501 *
502 * FIXME: These two bits have disappeared on gen8, so a question
503 * arises: do we still need this and if so how should we go about
504 * invalidating the TLB?
505 */
506 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000507 i915_reg_t reg = RING_INSTPM(engine->mmio_base);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000508
509 /* ring should be idle before issuing a sync flush*/
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000510 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000511
512 I915_WRITE(reg,
513 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
514 INSTPM_SYNC_FLUSH));
515 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
516 1000))
517 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000518 engine->name);
Damien Lespiauaf75f262015-02-10 19:32:17 +0000519 }
520}
521
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000522static bool stop_ring(struct intel_engine_cs *engine)
Chris Wilson9991ae72014-04-02 16:36:07 +0100523{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000524 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Chris Wilson9991ae72014-04-02 16:36:07 +0100525
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000526 if (!IS_GEN2(engine->dev)) {
527 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
528 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
529 DRM_ERROR("%s : timed out trying to stop ring\n",
530 engine->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100531 /* Sometimes we observe that the idle flag is not
532 * set even though the ring is empty. So double
533 * check before giving up.
534 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000535 if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
Chris Wilson9bec9b12014-08-11 09:21:35 +0100536 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100537 }
538 }
539
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000540 I915_WRITE_CTL(engine, 0);
541 I915_WRITE_HEAD(engine, 0);
542 engine->write_tail(engine, 0);
Chris Wilson9991ae72014-04-02 16:36:07 +0100543
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000544 if (!IS_GEN2(engine->dev)) {
545 (void)I915_READ_CTL(engine);
546 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Chris Wilson9991ae72014-04-02 16:36:07 +0100547 }
548
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000549 return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
Chris Wilson9991ae72014-04-02 16:36:07 +0100550}
551
Tomas Elffc0768c2016-03-21 16:26:59 +0000552void intel_engine_init_hangcheck(struct intel_engine_cs *engine)
553{
554 memset(&engine->hangcheck, 0, sizeof(engine->hangcheck));
555}
556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557static int init_ring_common(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800558{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000559 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300560 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561 struct intel_ringbuffer *ringbuf = engine->buffer;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100562 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200563 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800564
Mika Kuoppala59bad942015-01-16 11:34:40 +0200565 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200566
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000567 if (!stop_ring(engine)) {
Chris Wilson9991ae72014-04-02 16:36:07 +0100568 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000569 DRM_DEBUG_KMS("%s head not reset to zero "
570 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000571 engine->name,
572 I915_READ_CTL(engine),
573 I915_READ_HEAD(engine),
574 I915_READ_TAIL(engine),
575 I915_READ_START(engine));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800576
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000577 if (!stop_ring(engine)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000578 DRM_ERROR("failed to set %s head to zero "
579 "ctl %08x head %08x tail %08x start %08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000580 engine->name,
581 I915_READ_CTL(engine),
582 I915_READ_HEAD(engine),
583 I915_READ_TAIL(engine),
584 I915_READ_START(engine));
Chris Wilson9991ae72014-04-02 16:36:07 +0100585 ret = -EIO;
586 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000587 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 }
589
Chris Wilson9991ae72014-04-02 16:36:07 +0100590 if (I915_NEED_GFX_HWS(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000591 intel_ring_setup_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100592 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000593 ring_setup_phys_status_page(engine);
Chris Wilson9991ae72014-04-02 16:36:07 +0100594
Jiri Kosinaece4a172014-08-07 16:29:53 +0200595 /* Enforce ordering by reading HEAD register back */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000596 I915_READ_HEAD(engine);
Jiri Kosinaece4a172014-08-07 16:29:53 +0200597
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200598 /* Initialize the ring. This must happen _after_ we've cleared the ring
599 * registers with the above sequence (the readback of the HEAD registers
600 * also enforces ordering), otherwise the hw might lose the new ring
601 * register values. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000602 I915_WRITE_START(engine, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100603
604 /* WaClearRingBufHeadRegAtInit:ctg,elk */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000605 if (I915_READ_HEAD(engine))
Chris Wilson95468892014-08-07 15:39:54 +0100606 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000607 engine->name, I915_READ_HEAD(engine));
608 I915_WRITE_HEAD(engine, 0);
609 (void)I915_READ_HEAD(engine);
Chris Wilson95468892014-08-07 15:39:54 +0100610
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000611 I915_WRITE_CTL(engine,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100612 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000613 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800614
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615 /* If the head is still not zero, the ring is dead */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000616 if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
617 I915_READ_START(engine) == i915_gem_obj_ggtt_offset(obj) &&
618 (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000619 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100620 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000621 engine->name,
622 I915_READ_CTL(engine),
623 I915_READ_CTL(engine) & RING_VALID,
624 I915_READ_HEAD(engine), I915_READ_TAIL(engine),
625 I915_READ_START(engine),
626 (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200627 ret = -EIO;
628 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 }
630
Dave Gordonebd0fd42014-11-27 11:22:49 +0000631 ringbuf->last_retired_head = -1;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000632 ringbuf->head = I915_READ_HEAD(engine);
633 ringbuf->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000634 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000635
Tomas Elffc0768c2016-03-21 16:26:59 +0000636 intel_engine_init_hangcheck(engine);
Chris Wilson50f018d2013-06-10 11:20:19 +0100637
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200638out:
Mika Kuoppala59bad942015-01-16 11:34:40 +0200639 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200640
641 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100644void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000645intel_fini_pipe_control(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100646{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000647 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100648
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000649 if (engine->scratch.obj == NULL)
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100650 return;
651
652 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000653 kunmap(sg_page(engine->scratch.obj->pages->sgl));
654 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100655 }
656
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000657 drm_gem_object_unreference(&engine->scratch.obj->base);
658 engine->scratch.obj = NULL;
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100659}
660
661int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000662intel_init_pipe_control(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 int ret;
665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000666 WARN_ON(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000668 engine->scratch.obj = i915_gem_alloc_object(engine->dev, 4096);
669 if (engine->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670 DRM_ERROR("Failed to allocate seqno page\n");
671 ret = -ENOMEM;
672 goto err;
673 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100674
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000675 ret = i915_gem_object_set_cache_level(engine->scratch.obj,
676 I915_CACHE_LLC);
Daniel Vettera9cc7262014-02-14 14:01:13 +0100677 if (ret)
678 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000679
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 ret = i915_gem_obj_ggtt_pin(engine->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000681 if (ret)
682 goto err_unref;
683
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000684 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(engine->scratch.obj);
685 engine->scratch.cpu_page = kmap(sg_page(engine->scratch.obj->pages->sgl));
686 if (engine->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800687 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000688 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800689 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000690
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200691 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000692 engine->name, engine->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000693 return 0;
694
695err_unpin:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 i915_gem_object_ggtt_unpin(engine->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000697err_unref:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000698 drm_gem_object_unreference(&engine->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000700 return ret;
701}
702
John Harrisone2be4fa2015-05-29 17:43:54 +0100703static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100704{
Mika Kuoppala72253422014-10-07 17:21:26 +0300705 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000706 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000707 struct drm_device *dev = engine->dev;
Arun Siluvery888b5992014-08-26 14:44:51 +0100708 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300709 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100710
Francisco Jerez02235802015-10-07 14:44:01 +0300711 if (w->count == 0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300712 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100713
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100715 ret = intel_ring_flush_all_caches(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100716 if (ret)
717 return ret;
718
John Harrison5fb9de12015-05-29 17:44:07 +0100719 ret = intel_ring_begin(req, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300720 if (ret)
721 return ret;
722
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000723 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300724 for (i = 0; i < w->count; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000725 intel_ring_emit_reg(engine, w->reg[i].addr);
726 intel_ring_emit(engine, w->reg[i].value);
Mika Kuoppala72253422014-10-07 17:21:26 +0300727 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 intel_ring_emit(engine, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300729
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000730 intel_ring_advance(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000732 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +0100733 ret = intel_ring_flush_all_caches(req);
Mika Kuoppala72253422014-10-07 17:21:26 +0300734 if (ret)
735 return ret;
736
737 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
738
739 return 0;
740}
741
John Harrison87531812015-05-29 17:43:44 +0100742static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100743{
744 int ret;
745
John Harrisone2be4fa2015-05-29 17:43:54 +0100746 ret = intel_ring_workarounds_emit(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100747 if (ret != 0)
748 return ret;
749
John Harrisonbe013632015-05-29 17:43:45 +0100750 ret = i915_gem_render_state_init(req);
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100751 if (ret)
Chris Wilsone26e1b92016-01-29 16:49:05 +0000752 return ret;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100753
Chris Wilsone26e1b92016-01-29 16:49:05 +0000754 return 0;
Daniel Vetter8f0e2b92014-12-02 16:19:07 +0100755}
756
Mika Kuoppala72253422014-10-07 17:21:26 +0300757static int wa_add(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200758 i915_reg_t addr,
759 const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300760{
761 const u32 idx = dev_priv->workarounds.count;
762
763 if (WARN_ON(idx >= I915_MAX_WA_REGS))
764 return -ENOSPC;
765
766 dev_priv->workarounds.reg[idx].addr = addr;
767 dev_priv->workarounds.reg[idx].value = val;
768 dev_priv->workarounds.reg[idx].mask = mask;
769
770 dev_priv->workarounds.count++;
771
772 return 0;
773}
774
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100775#define WA_REG(addr, mask, val) do { \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000776 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300777 if (r) \
778 return r; \
Mika Kuoppalaca5a0fb2015-08-11 15:44:31 +0100779 } while (0)
Mika Kuoppala72253422014-10-07 17:21:26 +0300780
781#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000782 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300783
784#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000785 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300786
Damien Lespiau98533252014-12-08 17:33:51 +0000787#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000788 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Mika Kuoppala72253422014-10-07 17:21:26 +0300789
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000790#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
791#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300792
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000793#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300794
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000795static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
796 i915_reg_t reg)
Arun Siluvery33136b02016-01-21 21:43:47 +0000797{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000798 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +0000799 struct i915_workarounds *wa = &dev_priv->workarounds;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000800 const uint32_t index = wa->hw_whitelist_count[engine->id];
Arun Siluvery33136b02016-01-21 21:43:47 +0000801
802 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
803 return -EINVAL;
804
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000805 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
Arun Siluvery33136b02016-01-21 21:43:47 +0000806 i915_mmio_reg_offset(reg));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000807 wa->hw_whitelist_count[engine->id]++;
Arun Siluvery33136b02016-01-21 21:43:47 +0000808
809 return 0;
810}
811
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000812static int gen8_init_workarounds(struct intel_engine_cs *engine)
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100813{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000814 struct drm_device *dev = engine->dev;
Arun Siluvery68c61982015-09-25 17:40:38 +0100815 struct drm_i915_private *dev_priv = dev->dev_private;
816
817 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100818
Arun Siluvery717d84d2015-09-25 17:40:39 +0100819 /* WaDisableAsyncFlipPerfMode:bdw,chv */
820 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
821
Arun Siluveryd0581192015-09-25 17:40:40 +0100822 /* WaDisablePartialInstShootdown:bdw,chv */
823 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
824 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
825
Arun Siluverya340af52015-09-25 17:40:45 +0100826 /* Use Force Non-Coherent whenever executing a 3D context. This is a
827 * workaround for for a possible hang in the unlikely event a TLB
828 * invalidation occurs during a PSD flush.
829 */
830 /* WaForceEnableNonCoherent:bdw,chv */
Arun Siluvery120f5d22015-09-25 17:40:46 +0100831 /* WaHdcDisableFetchWhenMasked:bdw,chv */
Arun Siluverya340af52015-09-25 17:40:45 +0100832 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Arun Siluvery120f5d22015-09-25 17:40:46 +0100833 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
Arun Siluverya340af52015-09-25 17:40:45 +0100834 HDC_FORCE_NON_COHERENT);
835
Arun Siluvery6def8fd2015-09-25 17:40:42 +0100836 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
837 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
838 * polygons in the same 8x4 pixel/sample area to be processed without
839 * stalling waiting for the earlier ones to write to Hierarchical Z
840 * buffer."
841 *
842 * This optimization is off by default for BDW and CHV; turn it on.
843 */
844 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
845
Arun Siluvery48404632015-09-25 17:40:43 +0100846 /* Wa4x4STCOptimizationDisable:bdw,chv */
847 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
848
Arun Siluvery7eebcde2015-09-25 17:40:44 +0100849 /*
850 * BSpec recommends 8x4 when MSAA is used,
851 * however in practice 16x4 seems fastest.
852 *
853 * Note that PS/WM thread counts depend on the WIZ hashing
854 * disable bit, which we don't touch here, but it's good
855 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
856 */
857 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
858 GEN6_WIZ_HASHING_MASK,
859 GEN6_WIZ_HASHING_16x4);
860
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100861 return 0;
862}
863
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000864static int bdw_init_workarounds(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +0300865{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100866 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000867 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
869
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000870 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100871 if (ret)
872 return ret;
873
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700874 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Arun Siluveryd0581192015-09-25 17:40:40 +0100875 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100876
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700877 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300878 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
879 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
882 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100883
Mika Kuoppala72253422014-10-07 17:21:26 +0300884 WA_SET_BIT_MASKED(HDC_CHICKEN0,
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000885 /* WaForceContextSaveRestoreNonCoherent:bdw */
886 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
Damien Lespiau35cb6f32015-02-10 10:31:00 +0000887 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300888 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100889
Arun Siluvery86d7f232014-08-26 14:44:50 +0100890 return 0;
891}
892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000893static int chv_init_workarounds(struct intel_engine_cs *engine)
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300894{
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100895 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000896 struct drm_device *dev = engine->dev;
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300897 struct drm_i915_private *dev_priv = dev->dev_private;
898
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000899 ret = gen8_init_workarounds(engine);
Arun Siluverye9a64ad2015-09-25 17:40:37 +0100900 if (ret)
901 return ret;
902
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300903 /* WaDisableThreadStallDopClockGating:chv */
Arun Siluveryd0581192015-09-25 17:40:40 +0100904 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300905
Kenneth Graunked60de812015-01-10 18:02:22 -0800906 /* Improve HiZ throughput on CHV. */
907 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
908
Mika Kuoppala72253422014-10-07 17:21:26 +0300909 return 0;
910}
911
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000912static int gen9_init_workarounds(struct intel_engine_cs *engine)
Hoath, Nicholas3b106532015-02-05 10:47:16 +0000913{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000914 struct drm_device *dev = engine->dev;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000915 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluverye0f3fa02016-01-21 21:43:48 +0000916 int ret;
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000917
Mika Kuoppala68370e02016-06-07 17:18:54 +0300918 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300919 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
920 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
921
Mika Kuoppala68370e02016-06-07 17:18:54 +0300922 /* WaDisableKillLogic:bxt,skl,kbl */
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +0300923 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
924 ECOCHK_DIS_TLB);
925
Mika Kuoppala68370e02016-06-07 17:18:54 +0300926 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
927 /* WaDisablePartialInstShootdown:skl,bxt,kbl */
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000928 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Tim Gore950b2aa2016-03-16 16:13:46 +0000929 FLOW_CONTROL_ENABLE |
Hoath, Nicholasab0dfaf2015-02-05 10:47:18 +0000930 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
931
Mika Kuoppala68370e02016-06-07 17:18:54 +0300932 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Nick Hoath84241712015-02-05 10:47:20 +0000933 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
934 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
935
Jani Nikulae87a0052015-10-20 15:22:02 +0300936 /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
937 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
938 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Damien Lespiaua86eb582015-02-11 18:21:44 +0000939 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
940 GEN9_DG_MIRROR_FIX_ENABLE);
Nick Hoath1de45822015-02-05 10:47:19 +0000941
Jani Nikulae87a0052015-10-20 15:22:02 +0300942 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
943 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
944 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Damien Lespiau183c6da2015-02-09 19:33:11 +0000945 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
946 GEN9_RHWO_OPTIMIZATION_DISABLE);
Arun Siluvery9b014352015-07-14 15:01:30 +0100947 /*
948 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
949 * but we do that in per ctx batchbuffer as there is an issue
950 * with this register not getting restored on ctx restore
951 */
Damien Lespiau183c6da2015-02-09 19:33:11 +0000952 }
953
Mika Kuoppala68370e02016-06-07 17:18:54 +0300954 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
955 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
Tim Gorebfd8ad42016-04-19 15:45:52 +0100956 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
957 GEN9_ENABLE_YV12_BUGFIX |
958 GEN9_ENABLE_GPGPU_PREEMPTION);
Nick Hoathcac23df2015-02-05 10:47:22 +0000959
Mika Kuoppala68370e02016-06-07 17:18:54 +0300960 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
961 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
Arun Siluvery60294682015-09-25 14:33:37 +0100962 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
963 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
Damien Lespiau9370cd92015-02-09 19:33:17 +0000964
Mika Kuoppala68370e02016-06-07 17:18:54 +0300965 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
Damien Lespiaue2db7072015-02-09 19:33:21 +0000966 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
967 GEN9_CCS_TLB_PREFETCH_ENABLE);
968
Imre Deak5a2ae952015-05-19 15:04:59 +0300969 /* WaDisableMaskBasedCammingInRCC:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +0300970 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_C0) ||
971 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Ben Widawsky38a39a72015-03-11 10:54:53 +0200972 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
973 PIXEL_MASK_CAMMING_DISABLE);
974
Mika Kuoppala6fd72492016-06-07 17:18:57 +0300975 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
976 WA_SET_BIT_MASKED(HDC_CHICKEN0,
977 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
978 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
Imre Deak8ea6f892015-05-19 17:05:42 +0300979
Mika Kuoppala60f452e2016-06-07 17:18:58 +0300980 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
981 * both tied to WaForceContextSaveRestoreNonCoherent
982 * in some hsds for skl. We keep the tie for all gen9. The
983 * documentation is a bit hazy and so we want to get common behaviour,
984 * even though there is no clear evidence we would need both on kbl/bxt.
985 * This area has been source of system hangs so we play it safe
986 * and mimic the skl regardless of what bspec says.
987 *
988 * Use Force Non-Coherent whenever executing a 3D context. This
989 * is a workaround for a possible hang in the unlikely event
990 * a TLB invalidation occurs during a PSD flush.
991 */
992
993 /* WaForceEnableNonCoherent:skl,bxt,kbl */
994 WA_SET_BIT_MASKED(HDC_CHICKEN0,
995 HDC_FORCE_NON_COHERENT);
996
997 /* WaDisableHDCInvalidation:skl,bxt,kbl */
998 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
999 BDW_DISABLE_HDC_INVALIDATION);
1000
Mika Kuoppala68370e02016-06-07 17:18:54 +03001001 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
1002 if (IS_SKYLAKE(dev_priv) ||
1003 IS_KABYLAKE(dev_priv) ||
1004 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
Arun Siluvery8c761602015-09-08 10:31:48 +01001005 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1006 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery8c761602015-09-08 10:31:48 +01001007
Mika Kuoppala68370e02016-06-07 17:18:54 +03001008 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
Robert Beckett6b6d5622015-09-08 10:31:52 +01001009 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1010
Mika Kuoppala68370e02016-06-07 17:18:54 +03001011 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
Arun Siluvery6ecf56a2016-01-21 21:43:54 +00001012 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1013 GEN8_LQSC_FLUSH_COHERENT_LINES));
1014
arun.siluvery@linux.intel.comf98edb22016-06-06 09:52:49 +01001015 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
1016 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1017 if (ret)
1018 return ret;
1019
Mika Kuoppala68370e02016-06-07 17:18:54 +03001020 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001021 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Arun Siluverye0f3fa02016-01-21 21:43:48 +00001022 if (ret)
1023 return ret;
1024
Mika Kuoppala68370e02016-06-07 17:18:54 +03001025 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001026 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
Arun Siluvery3669ab62016-01-21 21:43:49 +00001027 if (ret)
1028 return ret;
1029
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001030 return 0;
1031}
1032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001033static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001034{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001035 struct drm_device *dev = engine->dev;
Damien Lespiaub7668792015-02-14 18:30:29 +00001036 struct drm_i915_private *dev_priv = dev->dev_private;
1037 u8 vals[3] = { 0, 0, 0 };
1038 unsigned int i;
1039
1040 for (i = 0; i < 3; i++) {
1041 u8 ss;
1042
1043 /*
1044 * Only consider slices where one, and only one, subslice has 7
1045 * EUs
1046 */
Zeng Zhaoxiua4d8a0f2015-12-06 18:26:30 +08001047 if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
Damien Lespiaub7668792015-02-14 18:30:29 +00001048 continue;
1049
1050 /*
1051 * subslice_7eu[i] != 0 (because of the check above) and
1052 * ss_max == 4 (maximum number of subslices possible per slice)
1053 *
1054 * -> 0 <= ss <= 3;
1055 */
1056 ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
1057 vals[i] = 3 - ss;
1058 }
1059
1060 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1061 return 0;
1062
1063 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1064 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1065 GEN9_IZ_HASHING_MASK(2) |
1066 GEN9_IZ_HASHING_MASK(1) |
1067 GEN9_IZ_HASHING_MASK(0),
1068 GEN9_IZ_HASHING(2, vals[2]) |
1069 GEN9_IZ_HASHING(1, vals[1]) |
1070 GEN9_IZ_HASHING(0, vals[0]));
Damien Lespiau8d205492015-02-09 19:33:15 +00001071
Mika Kuoppala72253422014-10-07 17:21:26 +03001072 return 0;
1073}
1074
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001075static int skl_init_workarounds(struct intel_engine_cs *engine)
Damien Lespiau8d205492015-02-09 19:33:15 +00001076{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001077 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001078 struct drm_device *dev = engine->dev;
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001079 struct drm_i915_private *dev_priv = dev->dev_private;
1080
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001082 if (ret)
1083 return ret;
Damien Lespiau8d205492015-02-09 19:33:15 +00001084
Arun Siluverya78536e2016-01-21 21:43:53 +00001085 /*
1086 * Actual WA is to disable percontext preemption granularity control
1087 * until D0 which is the default case so this is equivalent to
1088 * !WaDisablePerCtxtPreemptionGranularityControl:skl
1089 */
1090 if (IS_SKL_REVID(dev, SKL_REVID_E0, REVID_FOREVER)) {
1091 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1092 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1093 }
1094
Jani Nikulae87a0052015-10-20 15:22:02 +03001095 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001096 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
1097 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1098 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
1099 }
1100
1101 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
1102 * involving this register should also be added to WA batch as required.
1103 */
Jani Nikulae87a0052015-10-20 15:22:02 +03001104 if (IS_SKL_REVID(dev, 0, SKL_REVID_E0))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001105 /* WaDisableLSQCROPERFforOCL:skl */
1106 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
1107 GEN8_LQSC_RO_PERF_DIS);
1108
1109 /* WaEnableGapsTsvCreditFix:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001110 if (IS_SKL_REVID(dev, SKL_REVID_C0, REVID_FOREVER)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001111 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1112 GEN9_GAPS_TSV_CREDIT_DISABLE));
1113 }
1114
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001115 /* WaDisablePowerCompilerClockGating:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001116 if (IS_SKL_REVID(dev, SKL_REVID_B0, SKL_REVID_B0))
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00001117 WA_SET_BIT_MASKED(HIZ_CHICKEN,
1118 BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
1119
Jani Nikulae87a0052015-10-20 15:22:02 +03001120 /* WaBarrierPerformanceFixDisable:skl */
1121 if (IS_SKL_REVID(dev, SKL_REVID_C0, SKL_REVID_D0))
Ville Syrjälä5b6fd122015-06-02 15:37:35 +03001122 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1123 HDC_FENCE_DEST_SLM_DISABLE |
1124 HDC_BARRIER_PERFORMANCE_DISABLE);
1125
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001126 /* WaDisableSbeCacheDispatchPortSharing:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001127 if (IS_SKL_REVID(dev, 0, SKL_REVID_F0))
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001128 WA_SET_BIT_MASKED(
1129 GEN7_HALF_SLICE_CHICKEN1,
1130 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
Mika Kuoppala9bd9dfb2015-08-06 16:51:00 +03001131
Mika Kuoppalac0004562016-06-07 17:18:53 +03001132 /* WaDisableGafsUnitClkGating:skl */
1133 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
1134
Arun Siluvery61074972016-01-21 21:43:52 +00001135 /* WaDisableLSQCROPERFforOCL:skl */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001136 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluvery61074972016-01-21 21:43:52 +00001137 if (ret)
1138 return ret;
1139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001140 return skl_tune_iz_hashing(engine);
Damien Lespiau8d205492015-02-09 19:33:15 +00001141}
1142
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001143static int bxt_init_workarounds(struct intel_engine_cs *engine)
Nick Hoathcae04372015-03-17 11:39:38 +02001144{
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001145 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001146 struct drm_device *dev = engine->dev;
Nick Hoathdfb601e2015-04-10 13:12:24 +01001147 struct drm_i915_private *dev_priv = dev->dev_private;
1148
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001149 ret = gen9_init_workarounds(engine);
Arun Siluveryaa0011a2015-09-25 14:33:35 +01001150 if (ret)
1151 return ret;
Nick Hoathcae04372015-03-17 11:39:38 +02001152
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001153 /* WaStoreMultiplePTEenable:bxt */
1154 /* This is a requirement according to Hardware specification */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001155 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001156 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
1157
1158 /* WaSetClckGatingDisableMedia:bxt */
Tim Gorecbdc12a2015-10-26 10:48:58 +00001159 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Mika Kuoppala9c4cbf82015-10-12 13:20:59 +03001160 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
1161 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
1162 }
1163
Nick Hoathdfb601e2015-04-10 13:12:24 +01001164 /* WaDisableThreadStallDopClockGating:bxt */
1165 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1166 STALL_DOP_GATING_DISABLE);
1167
Nick Hoath983b4b92015-04-10 13:12:25 +01001168 /* WaDisableSbeCacheDispatchPortSharing:bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001169 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
Nick Hoath983b4b92015-04-10 13:12:25 +01001170 WA_SET_BIT_MASKED(
1171 GEN7_HALF_SLICE_CHICKEN1,
1172 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1173 }
1174
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001175 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
1176 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
1177 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
Arun Siluverya786d532016-01-21 21:43:51 +00001178 /* WaDisableLSQCROPERFforOCL:bxt */
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001179 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001180 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001181 if (ret)
1182 return ret;
Arun Siluverya786d532016-01-21 21:43:51 +00001183
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001184 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
Arun Siluverya786d532016-01-21 21:43:51 +00001185 if (ret)
1186 return ret;
Arun Siluvery2c8580e2016-01-21 21:43:50 +00001187 }
1188
Nick Hoathcae04372015-03-17 11:39:38 +02001189 return 0;
1190}
1191
Mika Kuoppala68370e02016-06-07 17:18:54 +03001192static int kbl_init_workarounds(struct intel_engine_cs *engine)
1193{
Mika Kuoppala79164502016-06-07 17:18:59 +03001194 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Mika Kuoppala68370e02016-06-07 17:18:54 +03001195 int ret;
1196
1197 ret = gen9_init_workarounds(engine);
1198 if (ret)
1199 return ret;
1200
Mika Kuoppala79164502016-06-07 17:18:59 +03001201 /* WaEnableGapsTsvCreditFix:kbl */
1202 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1203 GEN9_GAPS_TSV_CREDIT_DISABLE));
1204
Mika Kuoppala68370e02016-06-07 17:18:54 +03001205 return 0;
1206}
1207
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001208int init_workarounds_ring(struct intel_engine_cs *engine)
Mika Kuoppala72253422014-10-07 17:21:26 +03001209{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001210 struct drm_device *dev = engine->dev;
Mika Kuoppala72253422014-10-07 17:21:26 +03001211 struct drm_i915_private *dev_priv = dev->dev_private;
1212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001213 WARN_ON(engine->id != RCS);
Mika Kuoppala72253422014-10-07 17:21:26 +03001214
1215 dev_priv->workarounds.count = 0;
Arun Siluvery33136b02016-01-21 21:43:47 +00001216 dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
Mika Kuoppala72253422014-10-07 17:21:26 +03001217
1218 if (IS_BROADWELL(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001219 return bdw_init_workarounds(engine);
Mika Kuoppala72253422014-10-07 17:21:26 +03001220
1221 if (IS_CHERRYVIEW(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001222 return chv_init_workarounds(engine);
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001223
Damien Lespiau8d205492015-02-09 19:33:15 +00001224 if (IS_SKYLAKE(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001225 return skl_init_workarounds(engine);
Nick Hoathcae04372015-03-17 11:39:38 +02001226
1227 if (IS_BROXTON(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001228 return bxt_init_workarounds(engine);
Hoath, Nicholas3b106532015-02-05 10:47:16 +00001229
Mika Kuoppala68370e02016-06-07 17:18:54 +03001230 if (IS_KABYLAKE(dev_priv))
1231 return kbl_init_workarounds(engine);
1232
Ville Syrjälä00e1e622014-08-27 17:33:12 +03001233 return 0;
1234}
1235
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001236static int init_render_ring(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001237{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001238 struct drm_device *dev = engine->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001239 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001240 int ret = init_ring_common(engine);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +02001241 if (ret)
1242 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +08001243
Akash Goel61a563a2014-03-25 18:01:50 +05301244 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
1245 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001246 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001247
1248 /* We need to disable the AsyncFlip performance optimisations in order
1249 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1250 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +01001251 *
Ville Syrjälä2441f872015-06-02 15:37:37 +03001252 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001253 */
Ville Syrjälä2441f872015-06-02 15:37:37 +03001254 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001255 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1256
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001257 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +05301258 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001259 if (INTEL_INFO(dev)->gen == 6)
1260 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +00001261 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +00001262
Akash Goel01fa0302014-03-24 23:00:04 +05301263 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001264 if (IS_GEN7(dev))
1265 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +05301266 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001267 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +01001268
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001269 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -07001270 /* From the Sandybridge PRM, volume 1 part 3, page 24:
1271 * "If this bit is set, STCunit will have LRA as replacement
1272 * policy. [...] This bit must be reset. LRA replacement
1273 * policy is not supported."
1274 */
1275 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +02001276 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -08001277 }
1278
Ville Syrjälä9cc83022015-06-02 15:37:36 +03001279 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001280 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001281
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001282 if (HAS_L3_DPF(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001283 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001284
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001285 return init_workarounds_ring(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001286}
1287
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001288static void render_ring_cleanup(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001289{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001290 struct drm_device *dev = engine->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -07001291 struct drm_i915_private *dev_priv = dev->dev_private;
1292
1293 if (dev_priv->semaphore_obj) {
1294 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
1295 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
1296 dev_priv->semaphore_obj = NULL;
1297 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001298
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001299 intel_fini_pipe_control(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001300}
1301
John Harrisonf7169682015-05-29 17:44:05 +01001302static int gen8_rcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001303 unsigned int num_dwords)
1304{
1305#define MBOX_UPDATE_DWORDS 8
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001306 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001307 struct drm_device *dev = signaller->dev;
1308 struct drm_i915_private *dev_priv = dev->dev_private;
1309 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001310 enum intel_engine_id id;
1311 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001312
1313 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1314 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1315#undef MBOX_UPDATE_DWORDS
1316
John Harrison5fb9de12015-05-29 17:44:07 +01001317 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001318 if (ret)
1319 return ret;
1320
Dave Gordonc3232b12016-03-23 18:19:53 +00001321 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001322 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001323 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001324 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1325 continue;
1326
John Harrisonf7169682015-05-29 17:44:05 +01001327 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001328 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
1329 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
1330 PIPE_CONTROL_QW_WRITE |
1331 PIPE_CONTROL_FLUSH_ENABLE);
1332 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
1333 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001334 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001335 intel_ring_emit(signaller, 0);
1336 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001337 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001338 intel_ring_emit(signaller, 0);
1339 }
1340
1341 return 0;
1342}
1343
John Harrisonf7169682015-05-29 17:44:05 +01001344static int gen8_xcs_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky3e789982014-06-30 09:53:37 -07001345 unsigned int num_dwords)
1346{
1347#define MBOX_UPDATE_DWORDS 6
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001348 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky3e789982014-06-30 09:53:37 -07001349 struct drm_device *dev = signaller->dev;
1350 struct drm_i915_private *dev_priv = dev->dev_private;
1351 struct intel_engine_cs *waiter;
Dave Gordonc3232b12016-03-23 18:19:53 +00001352 enum intel_engine_id id;
1353 int ret, num_rings;
Ben Widawsky3e789982014-06-30 09:53:37 -07001354
1355 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1356 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
1357#undef MBOX_UPDATE_DWORDS
1358
John Harrison5fb9de12015-05-29 17:44:07 +01001359 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky3e789982014-06-30 09:53:37 -07001360 if (ret)
1361 return ret;
1362
Dave Gordonc3232b12016-03-23 18:19:53 +00001363 for_each_engine_id(waiter, dev_priv, id) {
John Harrison6259cea2014-11-24 18:49:29 +00001364 u32 seqno;
Dave Gordonc3232b12016-03-23 18:19:53 +00001365 u64 gtt_offset = signaller->semaphore.signal_ggtt[id];
Ben Widawsky3e789982014-06-30 09:53:37 -07001366 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
1367 continue;
1368
John Harrisonf7169682015-05-29 17:44:05 +01001369 seqno = i915_gem_request_get_seqno(signaller_req);
Ben Widawsky3e789982014-06-30 09:53:37 -07001370 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
1371 MI_FLUSH_DW_OP_STOREDW);
1372 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
1373 MI_FLUSH_DW_USE_GTT);
1374 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +00001375 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -07001376 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
Chris Wilson83e53802016-04-29 13:18:23 +01001377 MI_SEMAPHORE_TARGET(waiter->hw_id));
Ben Widawsky3e789982014-06-30 09:53:37 -07001378 intel_ring_emit(signaller, 0);
1379 }
1380
1381 return 0;
1382}
1383
John Harrisonf7169682015-05-29 17:44:05 +01001384static int gen6_signal(struct drm_i915_gem_request *signaller_req,
Ben Widawsky024a43e2014-04-29 14:52:30 -07001385 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001386{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001387 struct intel_engine_cs *signaller = signaller_req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001388 struct drm_device *dev = signaller->dev;
1389 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001390 struct intel_engine_cs *useless;
Dave Gordonc3232b12016-03-23 18:19:53 +00001391 enum intel_engine_id id;
1392 int ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -07001393
Ben Widawskya1444b72014-06-30 09:53:35 -07001394#define MBOX_UPDATE_DWORDS 3
1395 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
1396 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
1397#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -07001398
John Harrison5fb9de12015-05-29 17:44:07 +01001399 ret = intel_ring_begin(signaller_req, num_dwords);
Ben Widawsky024a43e2014-04-29 14:52:30 -07001400 if (ret)
1401 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001402
Dave Gordonc3232b12016-03-23 18:19:53 +00001403 for_each_engine_id(useless, dev_priv, id) {
1404 i915_reg_t mbox_reg = signaller->semaphore.mbox.signal[id];
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001405
1406 if (i915_mmio_reg_valid(mbox_reg)) {
John Harrisonf7169682015-05-29 17:44:05 +01001407 u32 seqno = i915_gem_request_get_seqno(signaller_req);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001408
Ben Widawsky78325f22014-04-29 14:52:29 -07001409 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001410 intel_ring_emit_reg(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001411 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001412 }
1413 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001414
Ben Widawskya1444b72014-06-30 09:53:35 -07001415 /* If num_dwords was rounded, make sure the tail pointer is correct */
1416 if (num_rings % 2 == 0)
1417 intel_ring_emit(signaller, MI_NOOP);
1418
Ben Widawsky024a43e2014-04-29 14:52:30 -07001419 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001420}
1421
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001422/**
1423 * gen6_add_request - Update the semaphore mailbox registers
John Harrisonee044a82015-05-29 17:44:00 +01001424 *
1425 * @request - request to write to the ring
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001426 *
1427 * Update the mailbox registers in the *other* rings with the current seqno.
1428 * This acts like a signal in the canonical semaphore.
1429 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001430static int
John Harrisonee044a82015-05-29 17:44:00 +01001431gen6_add_request(struct drm_i915_gem_request *req)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001432{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001433 struct intel_engine_cs *engine = req->engine;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001434 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001435
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001436 if (engine->semaphore.signal)
1437 ret = engine->semaphore.signal(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001438 else
John Harrison5fb9de12015-05-29 17:44:07 +01001439 ret = intel_ring_begin(req, 4);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001440
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001441 if (ret)
1442 return ret;
1443
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001444 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1445 intel_ring_emit(engine,
1446 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1447 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1448 intel_ring_emit(engine, MI_USER_INTERRUPT);
1449 __intel_ring_advance(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001450
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001451 return 0;
1452}
1453
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001454static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1455 u32 seqno)
1456{
1457 struct drm_i915_private *dev_priv = dev->dev_private;
1458 return dev_priv->last_seqno < seqno;
1459}
1460
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001461/**
1462 * intel_ring_sync - sync the waiter to the signaller on seqno
1463 *
1464 * @waiter - ring that is waiting
1465 * @signaller - ring which has, or will signal
1466 * @seqno - seqno which the waiter will block on
1467 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001468
1469static int
John Harrison599d9242015-05-29 17:44:04 +01001470gen8_ring_sync(struct drm_i915_gem_request *waiter_req,
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001471 struct intel_engine_cs *signaller,
1472 u32 seqno)
1473{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001474 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001475 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1476 int ret;
1477
John Harrison5fb9de12015-05-29 17:44:07 +01001478 ret = intel_ring_begin(waiter_req, 4);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001479 if (ret)
1480 return ret;
1481
1482 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1483 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001484 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001485 MI_SEMAPHORE_SAD_GTE_SDD);
1486 intel_ring_emit(waiter, seqno);
1487 intel_ring_emit(waiter,
1488 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1489 intel_ring_emit(waiter,
1490 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1491 intel_ring_advance(waiter);
1492 return 0;
1493}
1494
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001495static int
John Harrison599d9242015-05-29 17:44:04 +01001496gen6_ring_sync(struct drm_i915_gem_request *waiter_req,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001497 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001498 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001499{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001500 struct intel_engine_cs *waiter = waiter_req->engine;
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001501 u32 dw1 = MI_SEMAPHORE_MBOX |
1502 MI_SEMAPHORE_COMPARE |
1503 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001504 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1505 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001506
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001507 /* Throughout all of the GEM code, seqno passed implies our current
1508 * seqno is >= the last seqno executed. However for hardware the
1509 * comparison is strictly greater than.
1510 */
1511 seqno -= 1;
1512
Ben Widawskyebc348b2014-04-29 14:52:28 -07001513 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001514
John Harrison5fb9de12015-05-29 17:44:07 +01001515 ret = intel_ring_begin(waiter_req, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001516 if (ret)
1517 return ret;
1518
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001519 /* If seqno wrap happened, omit the wait with no-ops */
1520 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001521 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001522 intel_ring_emit(waiter, seqno);
1523 intel_ring_emit(waiter, 0);
1524 intel_ring_emit(waiter, MI_NOOP);
1525 } else {
1526 intel_ring_emit(waiter, MI_NOOP);
1527 intel_ring_emit(waiter, MI_NOOP);
1528 intel_ring_emit(waiter, MI_NOOP);
1529 intel_ring_emit(waiter, MI_NOOP);
1530 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001531 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001532
1533 return 0;
1534}
1535
Chris Wilsonc6df5412010-12-15 09:56:50 +00001536#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1537do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001538 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1539 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001540 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1541 intel_ring_emit(ring__, 0); \
1542 intel_ring_emit(ring__, 0); \
1543} while (0)
1544
1545static int
John Harrisonee044a82015-05-29 17:44:00 +01001546pc_render_add_request(struct drm_i915_gem_request *req)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001547{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001548 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001549 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001550 int ret;
1551
1552 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1553 * incoherent with writes to memory, i.e. completely fubar,
1554 * so we need to use PIPE_NOTIFY instead.
1555 *
1556 * However, we also need to workaround the qword write
1557 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1558 * memory before requesting an interrupt.
1559 */
John Harrison5fb9de12015-05-29 17:44:07 +01001560 ret = intel_ring_begin(req, 32);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001561 if (ret)
1562 return ret;
1563
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001564 intel_ring_emit(engine,
1565 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001566 PIPE_CONTROL_WRITE_FLUSH |
1567 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001568 intel_ring_emit(engine,
1569 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1570 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1571 intel_ring_emit(engine, 0);
1572 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001573 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001574 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001575 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001576 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001577 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001578 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001579 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001580 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001581 scratch_addr += 2 * CACHELINE_BYTES;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001582 PIPE_CONTROL_FLUSH(engine, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001583
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001584 intel_ring_emit(engine,
1585 GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001586 PIPE_CONTROL_WRITE_FLUSH |
1587 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001588 PIPE_CONTROL_NOTIFY);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001589 intel_ring_emit(engine,
1590 engine->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1591 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1592 intel_ring_emit(engine, 0);
1593 __intel_ring_advance(engine);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001594
Chris Wilsonc6df5412010-12-15 09:56:50 +00001595 return 0;
1596}
1597
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001598static void
1599gen6_seqno_barrier(struct intel_engine_cs *engine)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001600{
Chris Wilsone32da7a2016-04-27 09:02:01 +01001601 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1602
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001603 /* Workaround to force correct ordering between irq and seqno writes on
1604 * ivb (and maybe also on snb) by reading from a CS register (like
Chris Wilson9b9ed302016-04-09 10:57:53 +01001605 * ACTHD) before reading the status page.
1606 *
1607 * Note that this effectively stalls the read by the time it takes to
1608 * do a memory transaction, which more or less ensures that the write
1609 * from the GPU has sufficient time to invalidate the CPU cacheline.
1610 * Alternatively we could delay the interrupt from the CS ring to give
1611 * the write time to land, but that would incur a delay after every
1612 * batch i.e. much more frequent than a delay when waiting for the
1613 * interrupt (with the same net latency).
Chris Wilsone32da7a2016-04-27 09:02:01 +01001614 *
1615 * Also note that to prevent whole machine hangs on gen7, we have to
1616 * take the spinlock to guard against concurrent cacheline access.
Chris Wilson9b9ed302016-04-09 10:57:53 +01001617 */
Chris Wilsone32da7a2016-04-27 09:02:01 +01001618 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001619 POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
Chris Wilsone32da7a2016-04-27 09:02:01 +01001620 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001621}
1622
1623static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001624ring_get_seqno(struct intel_engine_cs *engine)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001625{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001626 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001627}
1628
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001629static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001630ring_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001631{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001632 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001633}
1634
Chris Wilsonc6df5412010-12-15 09:56:50 +00001635static u32
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001636pc_render_get_seqno(struct intel_engine_cs *engine)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001637{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001638 return engine->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001639}
1640
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001641static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001642pc_render_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001643{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001644 engine->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001645}
1646
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001647static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001648gen5_ring_get_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001649{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001650 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001651 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001652 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001653
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001654 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001655 return false;
1656
Chris Wilson7338aef2012-04-24 21:48:47 +01001657 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001658 if (engine->irq_refcount++ == 0)
1659 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001660 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001661
1662 return true;
1663}
1664
1665static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001666gen5_ring_put_irq(struct intel_engine_cs *engine)
Daniel Vettere48d8632012-04-11 22:12:54 +02001667{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001669 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001670 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001671
Chris Wilson7338aef2012-04-24 21:48:47 +01001672 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001673 if (--engine->irq_refcount == 0)
1674 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001675 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001676}
1677
1678static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001679i9xx_ring_get_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001680{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001681 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001682 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001683 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001684
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001685 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001686 return false;
1687
Chris Wilson7338aef2012-04-24 21:48:47 +01001688 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001689 if (engine->irq_refcount++ == 0) {
1690 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001691 I915_WRITE(IMR, dev_priv->irq_mask);
1692 POSTING_READ(IMR);
1693 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001694 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001695
1696 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001697}
1698
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001699static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001700i9xx_ring_put_irq(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001701{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001702 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001703 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001704 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001705
Chris Wilson7338aef2012-04-24 21:48:47 +01001706 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001707 if (--engine->irq_refcount == 0) {
1708 dev_priv->irq_mask |= engine->irq_enable_mask;
Daniel Vetterf637fde2012-04-11 22:12:59 +02001709 I915_WRITE(IMR, dev_priv->irq_mask);
1710 POSTING_READ(IMR);
1711 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001712 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001713}
1714
Chris Wilsonc2798b12012-04-22 21:13:57 +01001715static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001716i8xx_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001717{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001718 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001719 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001720 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001721
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001722 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001723 return false;
1724
Chris Wilson7338aef2012-04-24 21:48:47 +01001725 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001726 if (engine->irq_refcount++ == 0) {
1727 dev_priv->irq_mask &= ~engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001728 I915_WRITE16(IMR, dev_priv->irq_mask);
1729 POSTING_READ16(IMR);
1730 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001731 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001732
1733 return true;
1734}
1735
1736static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001737i8xx_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001738{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001740 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001741 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001742
Chris Wilson7338aef2012-04-24 21:48:47 +01001743 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001744 if (--engine->irq_refcount == 0) {
1745 dev_priv->irq_mask |= engine->irq_enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001746 I915_WRITE16(IMR, dev_priv->irq_mask);
1747 POSTING_READ16(IMR);
1748 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001749 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001750}
1751
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001752static int
John Harrisona84c3ae2015-05-29 17:43:57 +01001753bsd_ring_flush(struct drm_i915_gem_request *req,
Chris Wilson78501ea2010-10-27 12:18:21 +01001754 u32 invalidate_domains,
1755 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001756{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001757 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001758 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001759
John Harrison5fb9de12015-05-29 17:44:07 +01001760 ret = intel_ring_begin(req, 2);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001761 if (ret)
1762 return ret;
1763
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001764 intel_ring_emit(engine, MI_FLUSH);
1765 intel_ring_emit(engine, MI_NOOP);
1766 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001767 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001768}
1769
Chris Wilson3cce4692010-10-27 16:11:02 +01001770static int
John Harrisonee044a82015-05-29 17:44:00 +01001771i9xx_add_request(struct drm_i915_gem_request *req)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001772{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001773 struct intel_engine_cs *engine = req->engine;
Chris Wilson3cce4692010-10-27 16:11:02 +01001774 int ret;
1775
John Harrison5fb9de12015-05-29 17:44:07 +01001776 ret = intel_ring_begin(req, 4);
Chris Wilson3cce4692010-10-27 16:11:02 +01001777 if (ret)
1778 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +01001779
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001780 intel_ring_emit(engine, MI_STORE_DWORD_INDEX);
1781 intel_ring_emit(engine,
1782 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1783 intel_ring_emit(engine, i915_gem_request_get_seqno(req));
1784 intel_ring_emit(engine, MI_USER_INTERRUPT);
1785 __intel_ring_advance(engine);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001786
Chris Wilson3cce4692010-10-27 16:11:02 +01001787 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001788}
1789
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001790static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001791gen6_ring_get_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001792{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001793 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001795 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001796
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001797 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1798 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001799
Chris Wilson7338aef2012-04-24 21:48:47 +01001800 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001801 if (engine->irq_refcount++ == 0) {
1802 if (HAS_L3_DPF(dev) && engine->id == RCS)
1803 I915_WRITE_IMR(engine,
1804 ~(engine->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001805 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001806 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001807 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1808 gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001809 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001810 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001811
1812 return true;
1813}
1814
1815static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001816gen6_ring_put_irq(struct intel_engine_cs *engine)
Chris Wilson0f468322011-01-04 17:35:21 +00001817{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001818 struct drm_device *dev = engine->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001819 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001820 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001821
Chris Wilson7338aef2012-04-24 21:48:47 +01001822 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001823 if (--engine->irq_refcount == 0) {
1824 if (HAS_L3_DPF(dev) && engine->id == RCS)
1825 I915_WRITE_IMR(engine, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001826 else
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001827 I915_WRITE_IMR(engine, ~0);
1828 gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001829 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001830 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831}
1832
Ben Widawskya19d2932013-05-28 19:22:30 -07001833static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001834hsw_vebox_get_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001835{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001836 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001837 struct drm_i915_private *dev_priv = dev->dev_private;
1838 unsigned long flags;
1839
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001840 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001841 return false;
1842
Daniel Vetter59cdb632013-07-04 23:35:28 +02001843 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001844 if (engine->irq_refcount++ == 0) {
1845 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
1846 gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001847 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001848 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001849
1850 return true;
1851}
1852
1853static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001854hsw_vebox_put_irq(struct intel_engine_cs *engine)
Ben Widawskya19d2932013-05-28 19:22:30 -07001855{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001856 struct drm_device *dev = engine->dev;
Ben Widawskya19d2932013-05-28 19:22:30 -07001857 struct drm_i915_private *dev_priv = dev->dev_private;
1858 unsigned long flags;
1859
Daniel Vetter59cdb632013-07-04 23:35:28 +02001860 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001861 if (--engine->irq_refcount == 0) {
1862 I915_WRITE_IMR(engine, ~0);
1863 gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001864 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001865 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001866}
1867
Ben Widawskyabd58f02013-11-02 21:07:09 -07001868static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001869gen8_ring_get_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001870{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001871 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 unsigned long flags;
1874
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001875 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001876 return false;
1877
1878 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001879 if (engine->irq_refcount++ == 0) {
1880 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1881 I915_WRITE_IMR(engine,
1882 ~(engine->irq_enable_mask |
Ben Widawskyabd58f02013-11-02 21:07:09 -07001883 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1884 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001885 I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001886 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001887 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001888 }
1889 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1890
1891 return true;
1892}
1893
1894static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001895gen8_ring_put_irq(struct intel_engine_cs *engine)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001896{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001897 struct drm_device *dev = engine->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001898 struct drm_i915_private *dev_priv = dev->dev_private;
1899 unsigned long flags;
1900
1901 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001902 if (--engine->irq_refcount == 0) {
1903 if (HAS_L3_DPF(dev) && engine->id == RCS) {
1904 I915_WRITE_IMR(engine,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001905 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1906 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001907 I915_WRITE_IMR(engine, ~0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001908 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001909 POSTING_READ(RING_IMR(engine->mmio_base));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001910 }
1911 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1912}
1913
Zou Nan haid1b851f2010-05-21 09:08:57 +08001914static int
John Harrison53fddaf2015-05-29 17:44:02 +01001915i965_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001916 u64 offset, u32 length,
John Harrison8e004ef2015-02-13 11:48:10 +00001917 unsigned dispatch_flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001918{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001919 struct intel_engine_cs *engine = req->engine;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001920 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001921
John Harrison5fb9de12015-05-29 17:44:07 +01001922 ret = intel_ring_begin(req, 2);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001923 if (ret)
1924 return ret;
1925
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001926 intel_ring_emit(engine,
Chris Wilson65f56872012-04-17 16:38:12 +01001927 MI_BATCH_BUFFER_START |
1928 MI_BATCH_GTT |
John Harrison8e004ef2015-02-13 11:48:10 +00001929 (dispatch_flags & I915_DISPATCH_SECURE ?
1930 0 : MI_BATCH_NON_SECURE_I965));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001931 intel_ring_emit(engine, offset);
1932 intel_ring_advance(engine);
Chris Wilson78501ea2010-10-27 12:18:21 +01001933
Zou Nan haid1b851f2010-05-21 09:08:57 +08001934 return 0;
1935}
1936
Daniel Vetterb45305f2012-12-17 16:21:27 +01001937/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1938#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001939#define I830_TLB_ENTRIES (2)
1940#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001941static int
John Harrison53fddaf2015-05-29 17:44:02 +01001942i830_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001943 u64 offset, u32 len,
1944 unsigned dispatch_flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001945{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001946 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001947 u32 cs_offset = engine->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001948 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001949
John Harrison5fb9de12015-05-29 17:44:07 +01001950 ret = intel_ring_begin(req, 6);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001951 if (ret)
1952 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001953
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001954 /* Evict the invalid PTE TLBs */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001955 intel_ring_emit(engine, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1956 intel_ring_emit(engine, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1957 intel_ring_emit(engine, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1958 intel_ring_emit(engine, cs_offset);
1959 intel_ring_emit(engine, 0xdeadbeef);
1960 intel_ring_emit(engine, MI_NOOP);
1961 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001962
John Harrison8e004ef2015-02-13 11:48:10 +00001963 if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001964 if (len > I830_BATCH_LIMIT)
1965 return -ENOSPC;
1966
John Harrison5fb9de12015-05-29 17:44:07 +01001967 ret = intel_ring_begin(req, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001968 if (ret)
1969 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001970
1971 /* Blit the batch (which has now all relocs applied) to the
1972 * stable batch scratch bo area (so that the CS never
1973 * stumbles over its tlb invalidation bug) ...
1974 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001975 intel_ring_emit(engine, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1976 intel_ring_emit(engine,
1977 BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1978 intel_ring_emit(engine, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1979 intel_ring_emit(engine, cs_offset);
1980 intel_ring_emit(engine, 4096);
1981 intel_ring_emit(engine, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001982
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001983 intel_ring_emit(engine, MI_FLUSH);
1984 intel_ring_emit(engine, MI_NOOP);
1985 intel_ring_advance(engine);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001986
1987 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001988 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001989 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001990
Ville Syrjälä9d611c02015-12-14 18:23:49 +02001991 ret = intel_ring_begin(req, 2);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001992 if (ret)
1993 return ret;
1994
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001995 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1996 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
1997 0 : MI_BATCH_NON_SECURE));
1998 intel_ring_advance(engine);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001999
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002000 return 0;
2001}
2002
2003static int
John Harrison53fddaf2015-05-29 17:44:02 +01002004i915_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002005 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002006 unsigned dispatch_flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002007{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002008 struct intel_engine_cs *engine = req->engine;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002009 int ret;
2010
John Harrison5fb9de12015-05-29 17:44:07 +01002011 ret = intel_ring_begin(req, 2);
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002012 if (ret)
2013 return ret;
2014
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002015 intel_ring_emit(engine, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
2016 intel_ring_emit(engine, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
2017 0 : MI_BATCH_NON_SECURE));
2018 intel_ring_advance(engine);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002019
Eric Anholt62fdfea2010-05-21 13:26:39 -07002020 return 0;
2021}
2022
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002023static void cleanup_phys_status_page(struct intel_engine_cs *engine)
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002024{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002026
2027 if (!dev_priv->status_page_dmah)
2028 return;
2029
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002030 drm_pci_free(engine->dev, dev_priv->status_page_dmah);
2031 engine->status_page.page_addr = NULL;
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002032}
2033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002034static void cleanup_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002035{
Chris Wilson05394f32010-11-08 19:18:58 +00002036 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002037
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002038 obj = engine->status_page.obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002039 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002040 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002041
Chris Wilson9da3da62012-06-01 15:20:22 +01002042 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002043 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002044 drm_gem_object_unreference(&obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002045 engine->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002046}
2047
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002048static int init_status_page(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002049{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002050 struct drm_i915_gem_object *obj = engine->status_page.obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002051
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002052 if (obj == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04002053 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01002054 int ret;
2055
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 obj = i915_gem_alloc_object(engine->dev, 4096);
Chris Wilsone3efda42014-04-09 09:19:41 +01002057 if (obj == NULL) {
2058 DRM_ERROR("Failed to allocate status page\n");
2059 return -ENOMEM;
2060 }
2061
2062 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2063 if (ret)
2064 goto err_unref;
2065
Chris Wilson1f767e02014-07-03 17:33:03 -04002066 flags = 0;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067 if (!HAS_LLC(engine->dev))
Chris Wilson1f767e02014-07-03 17:33:03 -04002068 /* On g33, we cannot place HWS above 256MiB, so
2069 * restrict its pinning to the low mappable arena.
2070 * Though this restriction is not documented for
2071 * gen4, gen5, or byt, they also behave similarly
2072 * and hang if the HWS is placed at the top of the
2073 * GTT. To generalise, it appears that all !llc
2074 * platforms have issues with us placing the HWS
2075 * above the mappable region (even though we never
2076 * actualy map it).
2077 */
2078 flags |= PIN_MAPPABLE;
2079 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01002080 if (ret) {
2081err_unref:
2082 drm_gem_object_unreference(&obj->base);
2083 return ret;
2084 }
2085
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 engine->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002087 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01002088
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002089 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
2090 engine->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
2091 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002092
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002094 engine->name, engine->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002095
2096 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002097}
2098
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002099static int init_phys_status_page(struct intel_engine_cs *engine)
Chris Wilson6b8294a2012-11-16 11:43:20 +00002100{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002101 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002102
2103 if (!dev_priv->status_page_dmah) {
2104 dev_priv->status_page_dmah =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002105 drm_pci_alloc(engine->dev, PAGE_SIZE, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002106 if (!dev_priv->status_page_dmah)
2107 return -ENOMEM;
2108 }
2109
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002110 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
2111 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002112
2113 return 0;
2114}
2115
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002116void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
2117{
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002118 if (HAS_LLC(ringbuf->obj->base.dev) && !ringbuf->obj->stolen)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002119 i915_gem_object_unpin_map(ringbuf->obj);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002120 else
2121 iounmap(ringbuf->virtual_start);
Dave Gordon83052162016-04-12 14:46:16 +01002122 ringbuf->virtual_start = NULL;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002123 ringbuf->vma = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002124 i915_gem_object_ggtt_unpin(ringbuf->obj);
2125}
2126
2127int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
2128 struct intel_ringbuffer *ringbuf)
2129{
2130 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002131 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002132 struct drm_i915_gem_object *obj = ringbuf->obj;
Chris Wilsona687a432016-04-13 17:35:11 +01002133 /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
2134 unsigned flags = PIN_OFFSET_BIAS | 4096;
Dave Gordon83052162016-04-12 14:46:16 +01002135 void *addr;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002136 int ret;
2137
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002138 if (HAS_LLC(dev_priv) && !obj->stolen) {
Chris Wilsona687a432016-04-13 17:35:11 +01002139 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, flags);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002140 if (ret)
2141 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002142
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002143 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002144 if (ret)
2145 goto err_unpin;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002146
Dave Gordon83052162016-04-12 14:46:16 +01002147 addr = i915_gem_object_pin_map(obj);
2148 if (IS_ERR(addr)) {
2149 ret = PTR_ERR(addr);
Chris Wilsond2cad532016-04-08 12:11:10 +01002150 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002151 }
2152 } else {
Chris Wilsona687a432016-04-13 17:35:11 +01002153 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
2154 flags | PIN_MAPPABLE);
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002155 if (ret)
2156 return ret;
2157
2158 ret = i915_gem_object_set_to_gtt_domain(obj, true);
Chris Wilsond2cad532016-04-08 12:11:10 +01002159 if (ret)
2160 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002161
Daniele Ceraolo Spurioff3dc082016-01-27 15:43:49 +00002162 /* Access through the GTT requires the device to be awake. */
2163 assert_rpm_wakelock_held(dev_priv);
2164
Dave Gordon83052162016-04-12 14:46:16 +01002165 addr = ioremap_wc(ggtt->mappable_base +
2166 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
2167 if (addr == NULL) {
Chris Wilsond2cad532016-04-08 12:11:10 +01002168 ret = -ENOMEM;
2169 goto err_unpin;
Chris Wilsondef0c5f2015-10-08 13:39:54 +01002170 }
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002171 }
2172
Dave Gordon83052162016-04-12 14:46:16 +01002173 ringbuf->virtual_start = addr;
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +00002174 ringbuf->vma = i915_gem_obj_to_ggtt(obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002175 return 0;
Chris Wilsond2cad532016-04-08 12:11:10 +01002176
2177err_unpin:
2178 i915_gem_object_ggtt_unpin(obj);
2179 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002180}
2181
Chris Wilson01101fa2015-09-03 13:01:39 +01002182static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01002183{
Oscar Mateo2919d292014-07-03 16:28:02 +01002184 drm_gem_object_unreference(&ringbuf->obj->base);
2185 ringbuf->obj = NULL;
2186}
2187
Chris Wilson01101fa2015-09-03 13:01:39 +01002188static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
2189 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01002190{
Chris Wilsone3efda42014-04-09 09:19:41 +01002191 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002192
2193 obj = NULL;
2194 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002195 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002196 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002197 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01002198 if (obj == NULL)
2199 return -ENOMEM;
2200
Akash Goel24f3a8c2014-06-17 10:59:42 +05302201 /* mark ring buffers as read-only from GPU side by default */
2202 obj->gt_ro = 1;
2203
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002204 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01002205
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002206 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01002207}
2208
Chris Wilson01101fa2015-09-03 13:01:39 +01002209struct intel_ringbuffer *
2210intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size)
2211{
2212 struct intel_ringbuffer *ring;
2213 int ret;
2214
2215 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
Chris Wilson608c1a52015-09-03 13:01:40 +01002216 if (ring == NULL) {
2217 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2218 engine->name);
Chris Wilson01101fa2015-09-03 13:01:39 +01002219 return ERR_PTR(-ENOMEM);
Chris Wilson608c1a52015-09-03 13:01:40 +01002220 }
Chris Wilson01101fa2015-09-03 13:01:39 +01002221
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002222 ring->engine = engine;
Chris Wilson608c1a52015-09-03 13:01:40 +01002223 list_add(&ring->link, &engine->buffers);
Chris Wilson01101fa2015-09-03 13:01:39 +01002224
2225 ring->size = size;
2226 /* Workaround an erratum on the i830 which causes a hang if
2227 * the TAIL pointer points to within the last 2 cachelines
2228 * of the buffer.
2229 */
2230 ring->effective_size = size;
2231 if (IS_I830(engine->dev) || IS_845G(engine->dev))
2232 ring->effective_size -= 2 * CACHELINE_BYTES;
2233
2234 ring->last_retired_head = -1;
2235 intel_ring_update_space(ring);
2236
2237 ret = intel_alloc_ringbuffer_obj(engine->dev, ring);
2238 if (ret) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002239 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s: %d\n",
2240 engine->name, ret);
2241 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002242 kfree(ring);
2243 return ERR_PTR(ret);
2244 }
2245
2246 return ring;
2247}
2248
2249void
2250intel_ringbuffer_free(struct intel_ringbuffer *ring)
2251{
2252 intel_destroy_ringbuffer_obj(ring);
Chris Wilson608c1a52015-09-03 13:01:40 +01002253 list_del(&ring->link);
Chris Wilson01101fa2015-09-03 13:01:39 +01002254 kfree(ring);
2255}
2256
Ben Widawskyc43b5632012-04-16 14:07:40 -07002257static int intel_init_ring_buffer(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002258 struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002259{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002260 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01002261 int ret;
2262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002263 WARN_ON(engine->buffer);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002264
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002265 engine->dev = dev;
2266 INIT_LIST_HEAD(&engine->active_list);
2267 INIT_LIST_HEAD(&engine->request_list);
2268 INIT_LIST_HEAD(&engine->execlist_queue);
2269 INIT_LIST_HEAD(&engine->buffers);
2270 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2271 memset(engine->semaphore.sync_seqno, 0,
2272 sizeof(engine->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00002273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002274 init_waitqueue_head(&engine->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07002275
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002276 ringbuf = intel_engine_create_ringbuffer(engine, 32 * PAGE_SIZE);
Dave Gordonb0366a52015-12-08 15:02:36 +00002277 if (IS_ERR(ringbuf)) {
2278 ret = PTR_ERR(ringbuf);
2279 goto error;
2280 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002281 engine->buffer = ringbuf;
Chris Wilson01101fa2015-09-03 13:01:39 +01002282
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002283 if (I915_NEED_GFX_HWS(dev)) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002284 ret = init_status_page(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002285 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002286 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002287 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002288 WARN_ON(engine->id != RCS);
2289 ret = init_phys_status_page(engine);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002290 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002291 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002292 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002293
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002294 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2295 if (ret) {
2296 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002297 engine->name, ret);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002298 intel_destroy_ringbuffer_obj(ringbuf);
2299 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002300 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07002301
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002302 ret = i915_cmd_parser_init_ring(engine);
Brad Volkin44e895a2014-05-10 14:10:43 -07002303 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002304 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08002305
Oscar Mateo8ee14972014-05-22 14:13:34 +01002306 return 0;
2307
2308error:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002309 intel_cleanup_engine(engine);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002310 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002311}
2312
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002313void intel_cleanup_engine(struct intel_engine_cs *engine)
Eric Anholt62fdfea2010-05-21 13:26:39 -07002314{
John Harrison6402c332014-10-31 12:00:26 +00002315 struct drm_i915_private *dev_priv;
Chris Wilson33626e62010-10-29 16:18:36 +01002316
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002317 if (!intel_engine_initialized(engine))
Eric Anholt62fdfea2010-05-21 13:26:39 -07002318 return;
2319
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002320 dev_priv = to_i915(engine->dev);
John Harrison6402c332014-10-31 12:00:26 +00002321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002322 if (engine->buffer) {
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002323 intel_stop_engine(engine);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002324 WARN_ON(!IS_GEN2(engine->dev) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01002325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002326 intel_unpin_ringbuffer_obj(engine->buffer);
2327 intel_ringbuffer_free(engine->buffer);
2328 engine->buffer = NULL;
Dave Gordonb0366a52015-12-08 15:02:36 +00002329 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002330
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002331 if (engine->cleanup)
2332 engine->cleanup(engine);
Zou Nan hai8d192152010-11-02 16:31:01 +08002333
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002334 if (I915_NEED_GFX_HWS(engine->dev)) {
2335 cleanup_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002336 } else {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002337 WARN_ON(engine->id != RCS);
2338 cleanup_phys_status_page(engine);
Ville Syrjälä7d3fdff2016-01-11 20:48:32 +02002339 }
Brad Volkin44e895a2014-05-10 14:10:43 -07002340
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002341 i915_cmd_parser_fini_ring(engine);
2342 i915_gem_batch_pool_fini(&engine->batch_pool);
2343 engine->dev = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07002344}
2345
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002346int intel_engine_idle(struct intel_engine_cs *engine)
Chris Wilson3e960502012-11-27 16:22:54 +00002347{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002348 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002349
Chris Wilson3e960502012-11-27 16:22:54 +00002350 /* Wait upon the last request to be completed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002351 if (list_empty(&engine->request_list))
Chris Wilson3e960502012-11-27 16:22:54 +00002352 return 0;
2353
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002354 req = list_entry(engine->request_list.prev,
2355 struct drm_i915_gem_request,
2356 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002357
Chris Wilsonb4716182015-04-27 13:41:17 +01002358 /* Make sure we do not trigger any retires */
2359 return __i915_wait_request(req,
Chris Wilsonc19ae982016-04-13 17:35:03 +01002360 req->i915->mm.interruptible,
Chris Wilsonb4716182015-04-27 13:41:17 +01002361 NULL, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002362}
2363
John Harrison6689cb22015-03-19 12:30:08 +00002364int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002365{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002366 request->ringbuf = request->engine->buffer;
John Harrison9eba5d42014-11-24 18:49:23 +00002367 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002368}
2369
John Harrisonccd98fe2015-05-29 17:44:09 +01002370int intel_ring_reserve_space(struct drm_i915_gem_request *request)
2371{
2372 /*
2373 * The first call merely notes the reserve request and is common for
2374 * all back ends. The subsequent localised _begin() call actually
2375 * ensures that the reservation is available. Without the begin, if
2376 * the request creator immediately submitted the request without
2377 * adding any commands to it then there might not actually be
2378 * sufficient room for the submission commands.
2379 */
2380 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2381
2382 return intel_ring_begin(request, 0);
2383}
2384
John Harrison29b1b412015-06-18 13:10:09 +01002385void intel_ring_reserved_space_reserve(struct intel_ringbuffer *ringbuf, int size)
2386{
Chris Wilson92dcc672016-04-28 09:56:46 +01002387 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002388 ringbuf->reserved_size = size;
John Harrison29b1b412015-06-18 13:10:09 +01002389}
2390
2391void intel_ring_reserved_space_cancel(struct intel_ringbuffer *ringbuf)
2392{
Chris Wilson92dcc672016-04-28 09:56:46 +01002393 GEM_BUG_ON(!ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002394 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002395}
2396
2397void intel_ring_reserved_space_use(struct intel_ringbuffer *ringbuf)
2398{
Chris Wilson92dcc672016-04-28 09:56:46 +01002399 GEM_BUG_ON(!ringbuf->reserved_size);
2400 ringbuf->reserved_size = 0;
John Harrison29b1b412015-06-18 13:10:09 +01002401}
2402
2403void intel_ring_reserved_space_end(struct intel_ringbuffer *ringbuf)
2404{
Chris Wilson92dcc672016-04-28 09:56:46 +01002405 GEM_BUG_ON(ringbuf->reserved_size);
John Harrison29b1b412015-06-18 13:10:09 +01002406}
2407
Chris Wilson92dcc672016-04-28 09:56:46 +01002408static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002409{
Chris Wilson92dcc672016-04-28 09:56:46 +01002410 struct intel_ringbuffer *ringbuf = req->ringbuf;
2411 struct intel_engine_cs *engine = req->engine;
2412 struct drm_i915_gem_request *target;
2413
2414 intel_ring_update_space(ringbuf);
2415 if (ringbuf->space >= bytes)
2416 return 0;
2417
2418 /*
2419 * Space is reserved in the ringbuffer for finalising the request,
2420 * as that cannot be allowed to fail. During request finalisation,
2421 * reserved_space is set to 0 to stop the overallocation and the
2422 * assumption is that then we never need to wait (which has the
2423 * risk of failing with EINTR).
2424 *
2425 * See also i915_gem_request_alloc() and i915_add_request().
2426 */
2427 GEM_BUG_ON(!ringbuf->reserved_size);
2428
2429 list_for_each_entry(target, &engine->request_list, list) {
2430 unsigned space;
2431
2432 /*
2433 * The request queue is per-engine, so can contain requests
2434 * from multiple ringbuffers. Here, we must ignore any that
2435 * aren't from the ringbuffer we're considering.
2436 */
2437 if (target->ringbuf != ringbuf)
2438 continue;
2439
2440 /* Would completion of this request free enough space? */
2441 space = __intel_ring_space(target->postfix, ringbuf->tail,
2442 ringbuf->size);
2443 if (space >= bytes)
2444 break;
2445 }
2446
2447 if (WARN_ON(&target->list == &engine->request_list))
2448 return -ENOSPC;
2449
2450 return i915_wait_request(target);
2451}
2452
2453int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
2454{
2455 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +01002456 int remain_actual = ringbuf->size - ringbuf->tail;
Chris Wilson92dcc672016-04-28 09:56:46 +01002457 int remain_usable = ringbuf->effective_size - ringbuf->tail;
2458 int bytes = num_dwords * sizeof(u32);
2459 int total_bytes, wait_bytes;
John Harrison79bbcc22015-06-30 12:40:55 +01002460 bool need_wrap = false;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002461
Chris Wilson92dcc672016-04-28 09:56:46 +01002462 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +01002463
John Harrison79bbcc22015-06-30 12:40:55 +01002464 if (unlikely(bytes > remain_usable)) {
2465 /*
2466 * Not enough space for the basic request. So need to flush
2467 * out the remainder and then wait for base + reserved.
2468 */
2469 wait_bytes = remain_actual + total_bytes;
2470 need_wrap = true;
Chris Wilson92dcc672016-04-28 09:56:46 +01002471 } else if (unlikely(total_bytes > remain_usable)) {
2472 /*
2473 * The base request will fit but the reserved space
2474 * falls off the end. So we don't need an immediate wrap
2475 * and only need to effectively wait for the reserved
2476 * size space from the start of ringbuffer.
2477 */
2478 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +01002479 } else {
Chris Wilson92dcc672016-04-28 09:56:46 +01002480 /* No wrapping required, just waiting. */
2481 wait_bytes = total_bytes;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002482 }
2483
Chris Wilson92dcc672016-04-28 09:56:46 +01002484 if (wait_bytes > ringbuf->space) {
2485 int ret = wait_for_space(req, wait_bytes);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002486 if (unlikely(ret))
2487 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +01002488
Chris Wilson92dcc672016-04-28 09:56:46 +01002489 intel_ring_update_space(ringbuf);
Chris Wilson157d2c72016-05-13 11:57:22 +01002490 if (unlikely(ringbuf->space < wait_bytes))
2491 return -EAGAIN;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002492 }
2493
Chris Wilson92dcc672016-04-28 09:56:46 +01002494 if (unlikely(need_wrap)) {
2495 GEM_BUG_ON(remain_actual > ringbuf->space);
2496 GEM_BUG_ON(ringbuf->tail + remain_actual > ringbuf->size);
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002497
Chris Wilson92dcc672016-04-28 09:56:46 +01002498 /* Fill the tail with MI_NOOP */
2499 memset(ringbuf->virtual_start + ringbuf->tail,
2500 0, remain_actual);
2501 ringbuf->tail = 0;
2502 ringbuf->space -= remain_actual;
2503 }
Chris Wilson78501ea2010-10-27 12:18:21 +01002504
Chris Wilson92dcc672016-04-28 09:56:46 +01002505 ringbuf->space -= bytes;
2506 GEM_BUG_ON(ringbuf->space < 0);
Chris Wilson304d6952014-01-02 14:32:35 +00002507 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002508}
2509
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002510/* Align the ring tail to a cacheline boundary */
John Harrisonbba09b12015-05-29 17:44:06 +01002511int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002512{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002513 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002514 int num_dwords = (engine->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002515 int ret;
2516
2517 if (num_dwords == 0)
2518 return 0;
2519
Chris Wilson18393f62014-04-09 09:19:40 +01002520 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
John Harrison5fb9de12015-05-29 17:44:07 +01002521 ret = intel_ring_begin(req, num_dwords);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002522 if (ret)
2523 return ret;
2524
2525 while (num_dwords--)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002526 intel_ring_emit(engine, MI_NOOP);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002527
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002528 intel_ring_advance(engine);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002529
2530 return 0;
2531}
2532
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002533void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002534{
Chris Wilsond04bce42016-04-07 07:29:12 +01002535 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002536
Chris Wilson29dcb572016-04-07 07:29:13 +01002537 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
2538 * so long as the semaphore value in the register/page is greater
2539 * than the sync value), so whenever we reset the seqno,
2540 * so long as we reset the tracking semaphore value to 0, it will
2541 * always be before the next request's seqno. If we don't reset
2542 * the semaphore value, then when the seqno moves backwards all
2543 * future waits will complete instantly (causing rendering corruption).
2544 */
Chris Wilsond04bce42016-04-07 07:29:12 +01002545 if (INTEL_INFO(dev_priv)->gen == 6 || INTEL_INFO(dev_priv)->gen == 7) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002546 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
2547 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
Chris Wilsond04bce42016-04-07 07:29:12 +01002548 if (HAS_VEBOX(dev_priv))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002549 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002550 }
Chris Wilsona058d932016-04-07 07:29:15 +01002551 if (dev_priv->semaphore_obj) {
2552 struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
2553 struct page *page = i915_gem_object_get_dirty_page(obj, 0);
2554 void *semaphores = kmap(page);
2555 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
2556 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
2557 kunmap(page);
2558 }
Chris Wilson29dcb572016-04-07 07:29:13 +01002559 memset(engine->semaphore.sync_seqno, 0,
2560 sizeof(engine->semaphore.sync_seqno));
Chris Wilson297b0c52010-10-22 17:02:41 +01002561
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002562 engine->set_seqno(engine, seqno);
Chris Wilson01347122016-04-07 07:29:16 +01002563 engine->last_submitted_seqno = seqno;
Chris Wilson29dcb572016-04-07 07:29:13 +01002564
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002565 engine->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002566}
2567
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002568static void gen6_bsd_ring_write_tail(struct intel_engine_cs *engine,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002569 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002570{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002571 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002572
2573 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002574
Chris Wilson12f55812012-07-05 17:14:01 +01002575 /* Disable notification that the ring is IDLE. The GT
2576 * will then assume that it is busy and bring it out of rc6.
2577 */
2578 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2579 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2580
2581 /* Clear the context id. Here be magic! */
2582 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2583
2584 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002585 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002586 GEN6_BSD_SLEEP_INDICATOR) == 0,
2587 50))
2588 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002589
Chris Wilson12f55812012-07-05 17:14:01 +01002590 /* Now that the ring is fully powered up, update the tail */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002591 I915_WRITE_TAIL(engine, value);
2592 POSTING_READ(RING_TAIL(engine->mmio_base));
Chris Wilson12f55812012-07-05 17:14:01 +01002593
2594 /* Let the ring send IDLE messages to the GT again,
2595 * and so let it sleep to conserve power when idle.
2596 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002597 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002598 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002599}
2600
John Harrisona84c3ae2015-05-29 17:43:57 +01002601static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002602 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002603{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002604 struct intel_engine_cs *engine = req->engine;
Chris Wilson71a77e02011-02-02 12:13:49 +00002605 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002606 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002607
John Harrison5fb9de12015-05-29 17:44:07 +01002608 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002609 if (ret)
2610 return ret;
2611
Chris Wilson71a77e02011-02-02 12:13:49 +00002612 cmd = MI_FLUSH_DW;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002613 if (INTEL_INFO(engine->dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002614 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002615
2616 /* We always require a command barrier so that subsequent
2617 * commands, such as breadcrumb interrupts, are strictly ordered
2618 * wrt the contents of the write cache being flushed to memory
2619 * (and thus being coherent from the CPU).
2620 */
2621 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2622
Jesse Barnes9a289772012-10-26 09:42:42 -07002623 /*
2624 * Bspec vol 1c.5 - video engine command streamer:
2625 * "If ENABLED, all TLBs will be invalidated once the flush
2626 * operation is complete. This bit is only valid when the
2627 * Post-Sync Operation field is a value of 1h or 3h."
2628 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002629 if (invalidate & I915_GEM_GPU_DOMAINS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002630 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
2631
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002632 intel_ring_emit(engine, cmd);
2633 intel_ring_emit(engine,
2634 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2635 if (INTEL_INFO(engine->dev)->gen >= 8) {
2636 intel_ring_emit(engine, 0); /* upper addr */
2637 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002638 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002639 intel_ring_emit(engine, 0);
2640 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002641 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002642 intel_ring_advance(engine);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002643 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002644}
2645
2646static int
John Harrison53fddaf2015-05-29 17:44:02 +01002647gen8_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002648 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002649 unsigned dispatch_flags)
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002650{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002651 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002652 bool ppgtt = USES_PPGTT(engine->dev) &&
John Harrison8e004ef2015-02-13 11:48:10 +00002653 !(dispatch_flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002654 int ret;
2655
John Harrison5fb9de12015-05-29 17:44:07 +01002656 ret = intel_ring_begin(req, 4);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002657 if (ret)
2658 return ret;
2659
2660 /* FIXME(BDW): Address space and security selectors. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002661 intel_ring_emit(engine, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002662 (dispatch_flags & I915_DISPATCH_RS ?
2663 MI_BATCH_RESOURCE_STREAMER : 0));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002664 intel_ring_emit(engine, lower_32_bits(offset));
2665 intel_ring_emit(engine, upper_32_bits(offset));
2666 intel_ring_emit(engine, MI_NOOP);
2667 intel_ring_advance(engine);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002668
2669 return 0;
2670}
2671
2672static int
John Harrison53fddaf2015-05-29 17:44:02 +01002673hsw_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00002674 u64 offset, u32 len,
2675 unsigned dispatch_flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002676{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002677 struct intel_engine_cs *engine = req->engine;
Akshay Joshi0206e352011-08-16 15:34:10 -04002678 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002679
John Harrison5fb9de12015-05-29 17:44:07 +01002680 ret = intel_ring_begin(req, 2);
Akshay Joshi0206e352011-08-16 15:34:10 -04002681 if (ret)
2682 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002683
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002684 intel_ring_emit(engine,
Chris Wilson77072252014-09-10 12:18:27 +01002685 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002686 (dispatch_flags & I915_DISPATCH_SECURE ?
Abdiel Janulgue919032e2015-06-16 13:39:40 +03002687 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
2688 (dispatch_flags & I915_DISPATCH_RS ?
2689 MI_BATCH_RESOURCE_STREAMER : 0));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002690 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002691 intel_ring_emit(engine, offset);
2692 intel_ring_advance(engine);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002693
2694 return 0;
2695}
2696
2697static int
John Harrison53fddaf2015-05-29 17:44:02 +01002698gen6_ring_dispatch_execbuffer(struct drm_i915_gem_request *req,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002699 u64 offset, u32 len,
John Harrison8e004ef2015-02-13 11:48:10 +00002700 unsigned dispatch_flags)
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002701{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002702 struct intel_engine_cs *engine = req->engine;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002703 int ret;
2704
John Harrison5fb9de12015-05-29 17:44:07 +01002705 ret = intel_ring_begin(req, 2);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002706 if (ret)
2707 return ret;
2708
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002709 intel_ring_emit(engine,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002710 MI_BATCH_BUFFER_START |
John Harrison8e004ef2015-02-13 11:48:10 +00002711 (dispatch_flags & I915_DISPATCH_SECURE ?
2712 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002713 /* bit0-7 is the length on GEN6+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002714 intel_ring_emit(engine, offset);
2715 intel_ring_advance(engine);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002716
Akshay Joshi0206e352011-08-16 15:34:10 -04002717 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002718}
2719
Chris Wilson549f7362010-10-19 11:19:32 +01002720/* Blitter support (SandyBridge+) */
2721
John Harrisona84c3ae2015-05-29 17:43:57 +01002722static int gen6_ring_flush(struct drm_i915_gem_request *req,
Ben Widawskyea251322013-05-28 19:22:21 -07002723 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002725 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002726 struct drm_device *dev = engine->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00002727 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002728 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002729
John Harrison5fb9de12015-05-29 17:44:07 +01002730 ret = intel_ring_begin(req, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002731 if (ret)
2732 return ret;
2733
Chris Wilson71a77e02011-02-02 12:13:49 +00002734 cmd = MI_FLUSH_DW;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002735 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002736 cmd += 1;
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002737
2738 /* We always require a command barrier so that subsequent
2739 * commands, such as breadcrumb interrupts, are strictly ordered
2740 * wrt the contents of the write cache being flushed to memory
2741 * (and thus being coherent from the CPU).
2742 */
2743 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
2744
Jesse Barnes9a289772012-10-26 09:42:42 -07002745 /*
2746 * Bspec vol 1c.3 - blitter engine command streamer:
2747 * "If ENABLED, all TLBs will be invalidated once the flush
2748 * operation is complete. This bit is only valid when the
2749 * Post-Sync Operation field is a value of 1h or 3h."
2750 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002751 if (invalidate & I915_GEM_DOMAIN_RENDER)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00002752 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002753 intel_ring_emit(engine, cmd);
2754 intel_ring_emit(engine,
2755 I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02002756 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002757 intel_ring_emit(engine, 0); /* upper addr */
2758 intel_ring_emit(engine, 0); /* value */
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002759 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002760 intel_ring_emit(engine, 0);
2761 intel_ring_emit(engine, MI_NOOP);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002762 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002763 intel_ring_advance(engine);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002764
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002765 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002766}
2767
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002768int intel_init_render_ring_buffer(struct drm_device *dev)
2769{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002770 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002771 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002772 struct drm_i915_gem_object *obj;
2773 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002774
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002775 engine->name = "render ring";
2776 engine->id = RCS;
2777 engine->exec_id = I915_EXEC_RENDER;
Chris Wilson83e53802016-04-29 13:18:23 +01002778 engine->hw_id = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002779 engine->mmio_base = RENDER_RING_BASE;
Daniel Vetter59465b52012-04-11 22:12:48 +02002780
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002781 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002782 if (i915_semaphore_is_enabled(dev)) {
2783 obj = i915_gem_alloc_object(dev, 4096);
2784 if (obj == NULL) {
2785 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2786 i915.semaphores = 0;
2787 } else {
2788 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2789 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2790 if (ret != 0) {
2791 drm_gem_object_unreference(&obj->base);
2792 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2793 i915.semaphores = 0;
2794 } else
2795 dev_priv->semaphore_obj = obj;
2796 }
2797 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002798
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002799 engine->init_context = intel_rcs_ctx_init;
2800 engine->add_request = gen6_add_request;
2801 engine->flush = gen8_render_ring_flush;
2802 engine->irq_get = gen8_ring_get_irq;
2803 engine->irq_put = gen8_ring_put_irq;
2804 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002805 engine->irq_seqno_barrier = gen6_seqno_barrier;
2806 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002807 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002808 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002809 WARN_ON(!dev_priv->semaphore_obj);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002810 engine->semaphore.sync_to = gen8_ring_sync;
2811 engine->semaphore.signal = gen8_rcs_signal;
2812 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002813 }
2814 } else if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002815 engine->init_context = intel_rcs_ctx_init;
2816 engine->add_request = gen6_add_request;
2817 engine->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002818 if (INTEL_INFO(dev)->gen == 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002819 engine->flush = gen6_render_ring_flush;
2820 engine->irq_get = gen6_ring_get_irq;
2821 engine->irq_put = gen6_ring_put_irq;
2822 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002823 engine->irq_seqno_barrier = gen6_seqno_barrier;
2824 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002825 engine->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002826 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002827 engine->semaphore.sync_to = gen6_ring_sync;
2828 engine->semaphore.signal = gen6_signal;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002829 /*
2830 * The current semaphore is only applied on pre-gen8
2831 * platform. And there is no VCS2 ring on the pre-gen8
2832 * platform. So the semaphore between RCS and VCS2 is
2833 * initialized as INVALID. Gen8 will initialize the
2834 * sema between VCS2 and RCS later.
2835 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002836 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2837 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2838 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2839 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2840 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2841 engine->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2842 engine->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2843 engine->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2844 engine->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2845 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002846 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002847 } else if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002848 engine->add_request = pc_render_add_request;
2849 engine->flush = gen4_render_ring_flush;
2850 engine->get_seqno = pc_render_get_seqno;
2851 engine->set_seqno = pc_render_set_seqno;
2852 engine->irq_get = gen5_ring_get_irq;
2853 engine->irq_put = gen5_ring_put_irq;
2854 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
Ben Widawskycc609d52013-05-28 19:22:29 -07002855 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002856 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002857 engine->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002858 if (INTEL_INFO(dev)->gen < 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002859 engine->flush = gen2_render_ring_flush;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002860 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002861 engine->flush = gen4_render_ring_flush;
2862 engine->get_seqno = ring_get_seqno;
2863 engine->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002864 if (IS_GEN2(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002865 engine->irq_get = i8xx_ring_get_irq;
2866 engine->irq_put = i8xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002867 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002868 engine->irq_get = i9xx_ring_get_irq;
2869 engine->irq_put = i9xx_ring_put_irq;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002870 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002871 engine->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002872 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002873 engine->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002874
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002875 if (IS_HASWELL(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002876 engine->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002877 else if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002878 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002879 else if (INTEL_INFO(dev)->gen >= 6)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002881 else if (INTEL_INFO(dev)->gen >= 4)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002882 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002883 else if (IS_I830(dev) || IS_845G(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002884 engine->dispatch_execbuffer = i830_dispatch_execbuffer;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002885 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002886 engine->dispatch_execbuffer = i915_dispatch_execbuffer;
2887 engine->init_hw = init_render_ring;
2888 engine->cleanup = render_ring_cleanup;
Daniel Vetter59465b52012-04-11 22:12:48 +02002889
Daniel Vetterb45305f2012-12-17 16:21:27 +01002890 /* Workaround batchbuffer to combat CS tlb bug. */
2891 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002892 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002893 if (obj == NULL) {
2894 DRM_ERROR("Failed to allocate batch bo\n");
2895 return -ENOMEM;
2896 }
2897
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002898 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002899 if (ret != 0) {
2900 drm_gem_object_unreference(&obj->base);
2901 DRM_ERROR("Failed to ping batch bo\n");
2902 return ret;
2903 }
2904
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002905 engine->scratch.obj = obj;
2906 engine->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002907 }
2908
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002909 ret = intel_init_ring_buffer(dev, engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002910 if (ret)
2911 return ret;
2912
2913 if (INTEL_INFO(dev)->gen >= 5) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002915 if (ret)
2916 return ret;
2917 }
2918
2919 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002920}
2921
2922int intel_init_bsd_ring_buffer(struct drm_device *dev)
2923{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002924 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002925 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002926
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002927 engine->name = "bsd ring";
2928 engine->id = VCS;
2929 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01002930 engine->hw_id = 1;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002931
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002932 engine->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002933 if (INTEL_INFO(dev)->gen >= 6) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002934 engine->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002935 /* gen6 bsd needs a special wa for tail updates */
2936 if (IS_GEN6(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002937 engine->write_tail = gen6_bsd_ring_write_tail;
2938 engine->flush = gen6_bsd_ring_flush;
2939 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002940 engine->irq_seqno_barrier = gen6_seqno_barrier;
2941 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002942 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002943 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002944 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07002945 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002946 engine->irq_get = gen8_ring_get_irq;
2947 engine->irq_put = gen8_ring_put_irq;
2948 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002949 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002950 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002951 engine->semaphore.sync_to = gen8_ring_sync;
2952 engine->semaphore.signal = gen8_xcs_signal;
2953 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002954 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002955 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002956 engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2957 engine->irq_get = gen6_ring_get_irq;
2958 engine->irq_put = gen6_ring_put_irq;
2959 engine->dispatch_execbuffer =
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002960 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002961 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002962 engine->semaphore.sync_to = gen6_ring_sync;
2963 engine->semaphore.signal = gen6_signal;
2964 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2965 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2966 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2967 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2968 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2969 engine->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2970 engine->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2971 engine->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2972 engine->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2973 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002974 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002975 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002976 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002977 engine->mmio_base = BSD_RING_BASE;
2978 engine->flush = bsd_ring_flush;
2979 engine->add_request = i9xx_add_request;
2980 engine->get_seqno = ring_get_seqno;
2981 engine->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002982 if (IS_GEN5(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002983 engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2984 engine->irq_get = gen5_ring_get_irq;
2985 engine->irq_put = gen5_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002986 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002987 engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2988 engine->irq_get = i9xx_ring_get_irq;
2989 engine->irq_put = i9xx_ring_put_irq;
Daniel Vettere48d8632012-04-11 22:12:54 +02002990 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002991 engine->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002992 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002993 engine->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002994
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002995 return intel_init_ring_buffer(dev, engine);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002996}
Chris Wilson549f7362010-10-19 11:19:32 +01002997
Zhao Yakui845f74a2014-04-17 10:37:37 +08002998/**
Damien Lespiau62659922015-01-29 14:13:40 +00002999 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
Zhao Yakui845f74a2014-04-17 10:37:37 +08003000 */
3001int intel_init_bsd2_ring_buffer(struct drm_device *dev)
3002{
3003 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003004 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08003005
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003006 engine->name = "bsd2 ring";
3007 engine->id = VCS2;
3008 engine->exec_id = I915_EXEC_BSD;
Chris Wilson83e53802016-04-29 13:18:23 +01003009 engine->hw_id = 4;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003010
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003011 engine->write_tail = ring_write_tail;
3012 engine->mmio_base = GEN8_BSD2_RING_BASE;
3013 engine->flush = gen6_bsd_ring_flush;
3014 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003015 engine->irq_seqno_barrier = gen6_seqno_barrier;
3016 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003017 engine->set_seqno = ring_set_seqno;
3018 engine->irq_enable_mask =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003019 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003020 engine->irq_get = gen8_ring_get_irq;
3021 engine->irq_put = gen8_ring_put_irq;
3022 engine->dispatch_execbuffer =
Zhao Yakui845f74a2014-04-17 10:37:37 +08003023 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07003024 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003025 engine->semaphore.sync_to = gen8_ring_sync;
3026 engine->semaphore.signal = gen8_xcs_signal;
3027 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky3e789982014-06-30 09:53:37 -07003028 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003029 engine->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08003030
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003031 return intel_init_ring_buffer(dev, engine);
Zhao Yakui845f74a2014-04-17 10:37:37 +08003032}
3033
Chris Wilson549f7362010-10-19 11:19:32 +01003034int intel_init_blt_ring_buffer(struct drm_device *dev)
3035{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003036 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003037 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01003038
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003039 engine->name = "blitter ring";
3040 engine->id = BCS;
3041 engine->exec_id = I915_EXEC_BLT;
Chris Wilson83e53802016-04-29 13:18:23 +01003042 engine->hw_id = 2;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02003043
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003044 engine->mmio_base = BLT_RING_BASE;
3045 engine->write_tail = ring_write_tail;
3046 engine->flush = gen6_ring_flush;
3047 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003048 engine->irq_seqno_barrier = gen6_seqno_barrier;
3049 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003050 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003051 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003052 engine->irq_enable_mask =
Ben Widawskyabd58f02013-11-02 21:07:09 -07003053 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003054 engine->irq_get = gen8_ring_get_irq;
3055 engine->irq_put = gen8_ring_put_irq;
3056 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003057 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003058 engine->semaphore.sync_to = gen8_ring_sync;
3059 engine->semaphore.signal = gen8_xcs_signal;
3060 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003061 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003062 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003063 engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
3064 engine->irq_get = gen6_ring_get_irq;
3065 engine->irq_put = gen6_ring_put_irq;
3066 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003067 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003068 engine->semaphore.signal = gen6_signal;
3069 engine->semaphore.sync_to = gen6_ring_sync;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003070 /*
3071 * The current semaphore is only applied on pre-gen8
3072 * platform. And there is no VCS2 ring on the pre-gen8
3073 * platform. So the semaphore between BCS and VCS2 is
3074 * initialized as INVALID. Gen8 will initialize the
3075 * sema between BCS and VCS2 later.
3076 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003077 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
3078 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
3079 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
3080 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
3081 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3082 engine->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
3083 engine->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
3084 engine->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
3085 engine->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
3086 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003087 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003088 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003089 engine->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01003090
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003091 return intel_init_ring_buffer(dev, engine);
Chris Wilson549f7362010-10-19 11:19:32 +01003092}
Chris Wilsona7b97612012-07-20 12:41:08 +01003093
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003094int intel_init_vebox_ring_buffer(struct drm_device *dev)
3095{
Jani Nikula4640c4f2014-03-31 14:27:19 +03003096 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003097 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003098
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003099 engine->name = "video enhancement ring";
3100 engine->id = VECS;
3101 engine->exec_id = I915_EXEC_VEBOX;
Chris Wilson83e53802016-04-29 13:18:23 +01003102 engine->hw_id = 3;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003103
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003104 engine->mmio_base = VEBOX_RING_BASE;
3105 engine->write_tail = ring_write_tail;
3106 engine->flush = gen6_ring_flush;
3107 engine->add_request = gen6_add_request;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003108 engine->irq_seqno_barrier = gen6_seqno_barrier;
3109 engine->get_seqno = ring_get_seqno;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003110 engine->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003111
3112 if (INTEL_INFO(dev)->gen >= 8) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003113 engine->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08003114 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->irq_get = gen8_ring_get_irq;
3116 engine->irq_put = gen8_ring_put_irq;
3117 engine->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003118 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003119 engine->semaphore.sync_to = gen8_ring_sync;
3120 engine->semaphore.signal = gen8_xcs_signal;
3121 GEN8_RING_SEMAPHORE_INIT(engine);
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003122 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003123 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003124 engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
3125 engine->irq_get = hsw_vebox_get_irq;
3126 engine->irq_put = hsw_vebox_put_irq;
3127 engine->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003128 if (i915_semaphore_is_enabled(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003129 engine->semaphore.sync_to = gen6_ring_sync;
3130 engine->semaphore.signal = gen6_signal;
3131 engine->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
3132 engine->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
3133 engine->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
3134 engine->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
3135 engine->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
3136 engine->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
3137 engine->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
3138 engine->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
3139 engine->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
3140 engine->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07003141 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003142 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003143 engine->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003144
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003145 return intel_init_ring_buffer(dev, engine);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07003146}
3147
Chris Wilsona7b97612012-07-20 12:41:08 +01003148int
John Harrison4866d722015-05-29 17:43:55 +01003149intel_ring_flush_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003150{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003151 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003152 int ret;
3153
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003154 if (!engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003155 return 0;
3156
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003157 ret = engine->flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003158 if (ret)
3159 return ret;
3160
John Harrisona84c3ae2015-05-29 17:43:57 +01003161 trace_i915_gem_ring_flush(req, 0, I915_GEM_GPU_DOMAINS);
Chris Wilsona7b97612012-07-20 12:41:08 +01003162
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003163 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003164 return 0;
3165}
3166
3167int
John Harrison2f200552015-05-29 17:43:53 +01003168intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Chris Wilsona7b97612012-07-20 12:41:08 +01003169{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003170 struct intel_engine_cs *engine = req->engine;
Chris Wilsona7b97612012-07-20 12:41:08 +01003171 uint32_t flush_domains;
3172 int ret;
3173
3174 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003175 if (engine->gpu_caches_dirty)
Chris Wilsona7b97612012-07-20 12:41:08 +01003176 flush_domains = I915_GEM_GPU_DOMAINS;
3177
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003178 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003179 if (ret)
3180 return ret;
3181
John Harrisona84c3ae2015-05-29 17:43:57 +01003182 trace_i915_gem_ring_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Chris Wilsona7b97612012-07-20 12:41:08 +01003183
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003184 engine->gpu_caches_dirty = false;
Chris Wilsona7b97612012-07-20 12:41:08 +01003185 return 0;
3186}
Chris Wilsone3efda42014-04-09 09:19:41 +01003187
3188void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003189intel_stop_engine(struct intel_engine_cs *engine)
Chris Wilsone3efda42014-04-09 09:19:41 +01003190{
3191 int ret;
3192
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003193 if (!intel_engine_initialized(engine))
Chris Wilsone3efda42014-04-09 09:19:41 +01003194 return;
3195
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003196 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003197 if (ret)
Chris Wilsone3efda42014-04-09 09:19:41 +01003198 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003199 engine->name, ret);
Chris Wilsone3efda42014-04-09 09:19:41 +01003200
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003201 stop_ring(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01003202}