blob: ee949420ee26a47e3c36bf74a9adfe4d140df910 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300343 if (unlikely(susphy)) {
344 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
345 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
346 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
347 }
348
Felipe Balbic0ca3242016-04-04 09:11:51 +0300349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300350}
351
John Youn50c763f2016-05-31 17:49:56 -0700352static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
353{
354 struct dwc3 *dwc = dep->dwc;
355 struct dwc3_gadget_ep_cmd_params params;
356 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
357
358 /*
359 * As of core revision 2.60a the recommended programming model
360 * is to set the ClearPendIN bit when issuing a Clear Stall EP
361 * command for IN endpoints. This is to prevent an issue where
362 * some (non-compliant) hosts may not send ACK TPs for pending
363 * IN transfers due to a mishandled error condition. Synopsys
364 * STAR 9000614252.
365 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800366 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
367 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700368 cmd |= DWC3_DEPCMD_CLEARPENDIN;
369
370 memset(&params, 0, sizeof(params));
371
Felipe Balbi2cd47182016-04-12 16:42:43 +0300372 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700373}
374
Felipe Balbi72246da2011-08-19 18:10:58 +0300375static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200376 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300377{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300378 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 return dep->trb_pool_dma + offset;
381}
382
383static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
384{
385 struct dwc3 *dwc = dep->dwc;
386
387 if (dep->trb_pool)
388 return 0;
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 dep->trb_pool = dma_alloc_coherent(dwc->dev,
391 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
392 &dep->trb_pool_dma, GFP_KERNEL);
393 if (!dep->trb_pool) {
394 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
395 dep->name);
396 return -ENOMEM;
397 }
398
399 return 0;
400}
401
402static void dwc3_free_trb_pool(struct dwc3_ep *dep)
403{
404 struct dwc3 *dwc = dep->dwc;
405
406 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 dep->trb_pool, dep->trb_pool_dma);
408
409 dep->trb_pool = NULL;
410 dep->trb_pool_dma = 0;
411}
412
John Younc4509602016-02-16 20:10:53 -0800413static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
414
415/**
416 * dwc3_gadget_start_config - Configure EP resources
417 * @dwc: pointer to our controller context structure
418 * @dep: endpoint that is being enabled
419 *
420 * The assignment of transfer resources cannot perfectly follow the
421 * data book due to the fact that the controller driver does not have
422 * all knowledge of the configuration in advance. It is given this
423 * information piecemeal by the composite gadget framework after every
424 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
425 * programming model in this scenario can cause errors. For two
426 * reasons:
427 *
428 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
429 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
430 * multiple interfaces.
431 *
432 * 2) The databook does not mention doing more DEPXFERCFG for new
433 * endpoint on alt setting (8.1.6).
434 *
435 * The following simplified method is used instead:
436 *
437 * All hardware endpoints can be assigned a transfer resource and this
438 * setting will stay persistent until either a core reset or
439 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
440 * do DEPXFERCFG for every hardware endpoint as well. We are
441 * guaranteed that there are as many transfer resources as endpoints.
442 *
443 * This function is called for each endpoint when it is being enabled
444 * but is triggered only when called for EP0-out, which always happens
445 * first, and which should only happen in one of the above conditions.
446 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300447static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
448{
449 struct dwc3_gadget_ep_cmd_params params;
450 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800451 int i;
452 int ret;
453
454 if (dep->number)
455 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800458 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi2cd47182016-04-12 16:42:43 +0300460 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800461 if (ret)
462 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
John Younc4509602016-02-16 20:10:53 -0800464 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
465 struct dwc3_ep *dep = dwc->eps[i];
466
467 if (!dep)
468 continue;
469
470 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
471 if (ret)
472 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 }
474
475 return 0;
476}
477
478static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200479 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300481 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300482{
483 struct dwc3_gadget_ep_cmd_params params;
484
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300485 if (dev_WARN_ONCE(dwc->dev, modify && restore,
486 "Can't modify and restore\n"))
487 return -EINVAL;
488
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 memset(&params, 0x00, sizeof(params));
490
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300491 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900492 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
493
494 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800495 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300496 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300497 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900498 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (modify) {
501 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
502 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
504 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300505 } else {
506 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600507 }
508
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300509 if (usb_endpoint_xfer_control(desc))
510 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300511
512 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
513 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300518 dep->stream_capable = true;
519 }
520
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500521 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
Felipe Balbi2cd47182016-04-12 16:42:43 +0300544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545}
546
547static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
548{
549 struct dwc3_gadget_ep_cmd_params params;
550
551 memset(&params, 0x00, sizeof(params));
552
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300553 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi2cd47182016-04-12 16:42:43 +0300555 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
556 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559/**
560 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
561 * @dep: endpoint to be initialized
562 * @desc: USB Endpoint Descriptor
563 *
564 * Caller should take care of locking
565 */
566static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200567 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300568 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300569 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570{
571 struct dwc3 *dwc = dep->dwc;
572 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300573 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Felipe Balbi73815282015-01-27 13:48:14 -0600575 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300576
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 if (!(dep->flags & DWC3_EP_ENABLED)) {
578 ret = dwc3_gadget_start_config(dwc, dep);
579 if (ret)
580 return ret;
581 }
582
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600584 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 if (ret)
586 return ret;
587
588 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 struct dwc3_trb *trb_st_hw;
590 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200592 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200593 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 dep->type = usb_endpoint_type(desc);
595 dep->flags |= DWC3_EP_ENABLED;
596
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg |= DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300602 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
John Youn0d257442016-05-19 17:26:08 -0700604 /* Initialize the TRB ring */
605 dep->trb_dequeue = 0;
606 dep->trb_enqueue = 0;
607 memset(dep->trb_pool, 0,
608 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
609
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300610 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 trb_st_hw = &dep->trb_pool[0];
612
Felipe Balbif6bafc62012-02-06 11:04:53 +0200613 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200614 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
615 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
616 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
617 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
619
620 return 0;
621}
622
Paul Zimmermanb992e682012-04-27 14:17:35 +0300623static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200624static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625{
626 struct dwc3_request *req;
627
Felipe Balbi0e146022016-06-21 10:32:02 +0300628 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300629
Felipe Balbi0e146022016-06-21 10:32:02 +0300630 /* - giveback all requests to gadget driver */
631 while (!list_empty(&dep->started_list)) {
632 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200633
Felipe Balbi0e146022016-06-21 10:32:02 +0300634 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200635 }
636
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200637 while (!list_empty(&dep->pending_list)) {
638 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300639
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200640 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300642}
643
644/**
645 * __dwc3_gadget_ep_disable - Disables a HW endpoint
646 * @dep: the endpoint to disable
647 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200648 * This function also removes requests which are currently processed ny the
649 * hardware and those which are not yet scheduled.
650 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300651 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300652static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
653{
654 struct dwc3 *dwc = dep->dwc;
655 u32 reg;
656
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500657 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
658
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200659 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300660
Felipe Balbi687ef982014-04-16 10:30:33 -0500661 /* make sure HW endpoint isn't stalled */
662 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500663 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500664
Felipe Balbi72246da2011-08-19 18:10:58 +0300665 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
666 reg &= ~DWC3_DALEPENA_EP(dep->number);
667 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
668
Felipe Balbi879631a2011-09-30 10:58:47 +0300669 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200670 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200671 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300673 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300674
675 return 0;
676}
677
678/* -------------------------------------------------------------------------- */
679
680static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
681 const struct usb_endpoint_descriptor *desc)
682{
683 return -EINVAL;
684}
685
686static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
687{
688 return -EINVAL;
689}
690
691/* -------------------------------------------------------------------------- */
692
693static int dwc3_gadget_ep_enable(struct usb_ep *ep,
694 const struct usb_endpoint_descriptor *desc)
695{
696 struct dwc3_ep *dep;
697 struct dwc3 *dwc;
698 unsigned long flags;
699 int ret;
700
701 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
702 pr_debug("dwc3: invalid parameters\n");
703 return -EINVAL;
704 }
705
706 if (!desc->wMaxPacketSize) {
707 pr_debug("dwc3: missing wMaxPacketSize\n");
708 return -EINVAL;
709 }
710
711 dep = to_dwc3_ep(ep);
712 dwc = dep->dwc;
713
Felipe Balbi95ca9612015-12-10 13:08:20 -0600714 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
715 "%s is already enabled\n",
716 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300717 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300718
Felipe Balbi72246da2011-08-19 18:10:58 +0300719 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600720 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 spin_unlock_irqrestore(&dwc->lock, flags);
722
723 return ret;
724}
725
726static int dwc3_gadget_ep_disable(struct usb_ep *ep)
727{
728 struct dwc3_ep *dep;
729 struct dwc3 *dwc;
730 unsigned long flags;
731 int ret;
732
733 if (!ep) {
734 pr_debug("dwc3: invalid parameters\n");
735 return -EINVAL;
736 }
737
738 dep = to_dwc3_ep(ep);
739 dwc = dep->dwc;
740
Felipe Balbi95ca9612015-12-10 13:08:20 -0600741 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
742 "%s is already disabled\n",
743 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300744 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300745
Felipe Balbi72246da2011-08-19 18:10:58 +0300746 spin_lock_irqsave(&dwc->lock, flags);
747 ret = __dwc3_gadget_ep_disable(dep);
748 spin_unlock_irqrestore(&dwc->lock, flags);
749
750 return ret;
751}
752
753static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
754 gfp_t gfp_flags)
755{
756 struct dwc3_request *req;
757 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758
759 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900760 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300762
763 req->epnum = dep->number;
764 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300765
Felipe Balbi68d34c82016-05-30 13:34:58 +0300766 dep->allocated_requests++;
767
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500768 trace_dwc3_alloc_request(req);
769
Felipe Balbi72246da2011-08-19 18:10:58 +0300770 return &req->request;
771}
772
773static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
774 struct usb_request *request)
775{
776 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300777 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300778
Felipe Balbi68d34c82016-05-30 13:34:58 +0300779 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500780 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300781 kfree(req);
782}
783
Felipe Balbi2c78c022016-08-12 13:13:10 +0300784static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
785
Felipe Balbic71fc372011-11-22 11:37:34 +0200786/**
787 * dwc3_prepare_one_trb - setup one TRB from one request
788 * @dep: endpoint for which this request is prepared
789 * @req: dwc3_request pointer
790 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200791static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200792 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300793 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200794{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300796 struct dwc3 *dwc = dep->dwc;
797 struct usb_gadget *gadget = &dwc->gadget;
798 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200799
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300800 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200801 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300802 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530803
Felipe Balbi4faf7552016-04-05 13:14:31 +0300804 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200805
Felipe Balbieeb720f2011-11-28 12:46:59 +0200806 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200807 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200808 req->trb = trb;
809 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300810 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300811 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200812 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200813
Felipe Balbief966b92016-04-05 13:09:51 +0300814 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530815
Felipe Balbif6bafc62012-02-06 11:04:53 +0200816 trb->size = DWC3_TRB_SIZE_LENGTH(length);
817 trb->bpl = lower_32_bits(dma);
818 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200819
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200820 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200821 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200822 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200823 break;
824
825 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300826 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530827 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300828
829 if (speed == USB_SPEED_HIGH) {
830 struct usb_ep *ep = &dep->endpoint;
831 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
832 }
833 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530834 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300835 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200836
837 /* always enable Interrupt on Missed ISOC */
838 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200839 break;
840
841 case USB_ENDPOINT_XFER_BULK:
842 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200843 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200844 break;
845 default:
846 /*
847 * This is only possible with faulty memory because we
848 * checked it already :)
849 */
850 BUG();
851 }
852
Felipe Balbica4d44e2016-03-10 13:53:27 +0200853 /* always enable Continue on Short Packet */
854 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600855
Felipe Balbi2c78c022016-08-12 13:13:10 +0300856 if ((!req->request.no_interrupt && !chain) ||
857 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200858 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
859
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530860 if (chain)
861 trb->ctrl |= DWC3_TRB_CTRL_CHN;
862
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200863 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200864 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
865
866 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500867
868 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200869}
870
John Youn361572b2016-05-19 17:26:17 -0700871/**
872 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
873 * @dep: The endpoint with the TRB ring
874 * @index: The index of the current TRB in the ring
875 *
876 * Returns the TRB prior to the one pointed to by the index. If the
877 * index is 0, we will wrap backwards, skip the link TRB, and return
878 * the one just before that.
879 */
880static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
881{
Felipe Balbi45438a02016-08-11 12:26:59 +0300882 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700883
Felipe Balbi45438a02016-08-11 12:26:59 +0300884 if (!tmp)
885 tmp = DWC3_TRB_NUM - 1;
886
887 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700888}
889
Felipe Balbic4233572016-05-12 14:08:34 +0300890static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
891{
892 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700893 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300894
895 /*
896 * If enqueue & dequeue are equal than it is either full or empty.
897 *
898 * One way to know for sure is if the TRB right before us has HWO bit
899 * set or not. If it has, then we're definitely full and can't fit any
900 * more transfers in our ring.
901 */
902 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700903 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
904 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
905 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300906
907 return DWC3_TRB_NUM - 1;
908 }
909
John Youn9d7aba72016-08-26 18:43:01 -0700910 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700911 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700912
John Youn9d7aba72016-08-26 18:43:01 -0700913 if (dep->trb_dequeue < dep->trb_enqueue)
914 trbs_left--;
915
John Youn32db3d92016-05-19 17:26:12 -0700916 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300917}
918
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300919static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300920 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300921{
Felipe Balbi1f512112016-08-12 13:17:27 +0300922 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300924 unsigned int length;
925 dma_addr_t dma;
926 int i;
927
Felipe Balbi1f512112016-08-12 13:17:27 +0300928 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300929 unsigned chain = true;
930
931 length = sg_dma_len(s);
932 dma = sg_dma_address(s);
933
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300934 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300935 chain = false;
936
937 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300938 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300939
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300940 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300941 break;
942 }
943}
944
945static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300946 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300948 unsigned int length;
949 dma_addr_t dma;
950
951 dma = req->request.dma;
952 length = req->request.length;
953
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300954 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300955 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300956}
957
Felipe Balbi72246da2011-08-19 18:10:58 +0300958/*
959 * dwc3_prepare_trbs - setup TRBs from requests
960 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800962 * The function goes through the requests list and sets up TRBs for the
963 * transfers. The function returns once there are no more TRBs available or
964 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300965 */
Felipe Balbic4233572016-05-12 14:08:34 +0300966static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300967{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200968 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300969
970 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
971
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300972 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700973 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200975 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300976 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300977 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300978 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300979 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300980
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300981 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300982 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984}
985
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300986static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300987{
988 struct dwc3_gadget_ep_cmd_params params;
989 struct dwc3_request *req;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300990 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 int ret;
992 u32 cmd;
993
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300994 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300995
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300996 dwc3_prepare_trbs(dep);
997 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300998 if (!req) {
999 dep->flags |= DWC3_EP_PENDING_REQUEST;
1000 return 0;
1001 }
1002
1003 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001004
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001005 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301006 params.param0 = upper_32_bits(req->trb_dma);
1007 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001008 cmd = DWC3_DEPCMD_STARTTRANSFER |
1009 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301010 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001011 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1012 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301013 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001014
Felipe Balbi2cd47182016-04-12 16:42:43 +03001015 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001016 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001017 /*
1018 * FIXME we need to iterate over the list of requests
1019 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001020 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001021 */
Felipe Balbi15b8d932016-09-22 10:59:12 +03001022 dwc3_gadget_giveback(dep, req, ret);
Felipe Balbi72246da2011-08-19 18:10:58 +03001023 return ret;
1024 }
1025
1026 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001027
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001028 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001029 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001030 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001031 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001032
Felipe Balbi72246da2011-08-19 18:10:58 +03001033 return 0;
1034}
1035
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301036static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1037 struct dwc3_ep *dep, u32 cur_uf)
1038{
1039 u32 uf;
1040
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001041 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001042 dwc3_trace(trace_dwc3_gadget,
1043 "ISOC ep %s run out for requests",
1044 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301045 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301046 return;
1047 }
1048
1049 /* 4 micro frames in the future */
1050 uf = cur_uf + dep->interval * 4;
1051
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001052 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301053}
1054
1055static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1056 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1057{
1058 u32 cur_uf, mask;
1059
1060 mask = ~(dep->interval - 1);
1061 cur_uf = event->parameters & mask;
1062
1063 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1064}
1065
Felipe Balbi72246da2011-08-19 18:10:58 +03001066static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1067{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001068 struct dwc3 *dwc = dep->dwc;
1069 int ret;
1070
Felipe Balbibb423982015-11-16 15:31:21 -06001071 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001072 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001073 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001074 &req->request, dep->endpoint.name);
1075 return -ESHUTDOWN;
1076 }
1077
1078 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1079 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001080 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001081 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001082 return -EINVAL;
1083 }
1084
Felipe Balbifc8bb912016-05-16 13:14:48 +03001085 pm_runtime_get(dwc->dev);
1086
Felipe Balbi72246da2011-08-19 18:10:58 +03001087 req->request.actual = 0;
1088 req->request.status = -EINPROGRESS;
1089 req->direction = dep->direction;
1090 req->epnum = dep->number;
1091
Felipe Balbife84f522015-09-01 09:01:38 -05001092 trace_dwc3_ep_queue(req);
1093
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001094 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1095 dep->direction);
1096 if (ret)
1097 return ret;
1098
Felipe Balbi1f512112016-08-12 13:17:27 +03001099 req->sg = req->request.sg;
1100 req->num_pending_sgs = req->request.num_mapped_sgs;
1101
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001102 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001103
Felipe Balbid889c232016-09-29 15:44:29 +03001104 /*
1105 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1106 * wait for a XferNotReady event so we will know what's the current
1107 * (micro-)frame number.
1108 *
1109 * Without this trick, we are very, very likely gonna get Bus Expiry
1110 * errors which will force us issue EndTransfer command.
1111 */
1112 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1113 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1114 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001115 dwc3_stop_active_transfer(dwc, dep->number, true);
1116 dep->flags = DWC3_EP_ENABLED;
1117 }
1118 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001119 }
1120
Felipe Balbi594e1212016-08-24 14:38:10 +03001121 if (!dwc3_calc_trbs_left(dep))
1122 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001123
Felipe Balbi08a36b52016-08-11 14:27:52 +03001124 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001125 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001126 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001127 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001128 dep->name);
1129 if (ret == -EBUSY)
1130 ret = 0;
1131
1132 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001133}
1134
Felipe Balbi04c03d12015-12-02 10:06:45 -06001135static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1136 struct usb_request *request)
1137{
1138 dwc3_gadget_ep_free_request(ep, request);
1139}
1140
1141static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1142{
1143 struct dwc3_request *req;
1144 struct usb_request *request;
1145 struct usb_ep *ep = &dep->endpoint;
1146
Felipe Balbi60cfb372016-05-24 13:45:17 +03001147 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001148 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1149 if (!request)
1150 return -ENOMEM;
1151
1152 request->length = 0;
1153 request->buf = dwc->zlp_buf;
1154 request->complete = __dwc3_gadget_ep_zlp_complete;
1155
1156 req = to_dwc3_request(request);
1157
1158 return __dwc3_gadget_ep_queue(dep, req);
1159}
1160
Felipe Balbi72246da2011-08-19 18:10:58 +03001161static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1162 gfp_t gfp_flags)
1163{
1164 struct dwc3_request *req = to_dwc3_request(request);
1165 struct dwc3_ep *dep = to_dwc3_ep(ep);
1166 struct dwc3 *dwc = dep->dwc;
1167
1168 unsigned long flags;
1169
1170 int ret;
1171
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001172 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001173 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001174
1175 /*
1176 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1177 * setting request->zero, instead of doing magic, we will just queue an
1178 * extra usb_request ourselves so that it gets handled the same way as
1179 * any other request.
1180 */
John Yound92618982015-12-22 12:23:20 -08001181 if (ret == 0 && request->zero && request->length &&
1182 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001183 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1184
Felipe Balbi72246da2011-08-19 18:10:58 +03001185 spin_unlock_irqrestore(&dwc->lock, flags);
1186
1187 return ret;
1188}
1189
1190static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1191 struct usb_request *request)
1192{
1193 struct dwc3_request *req = to_dwc3_request(request);
1194 struct dwc3_request *r = NULL;
1195
1196 struct dwc3_ep *dep = to_dwc3_ep(ep);
1197 struct dwc3 *dwc = dep->dwc;
1198
1199 unsigned long flags;
1200 int ret = 0;
1201
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001202 trace_dwc3_ep_dequeue(req);
1203
Felipe Balbi72246da2011-08-19 18:10:58 +03001204 spin_lock_irqsave(&dwc->lock, flags);
1205
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001206 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001207 if (r == req)
1208 break;
1209 }
1210
1211 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001212 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001213 if (r == req)
1214 break;
1215 }
1216 if (r == req) {
1217 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001218 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301219 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001220 }
1221 dev_err(dwc->dev, "request %p was not queued to %s\n",
1222 request, ep->name);
1223 ret = -EINVAL;
1224 goto out0;
1225 }
1226
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301227out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 /* giveback the request */
1229 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1230
1231out0:
1232 spin_unlock_irqrestore(&dwc->lock, flags);
1233
1234 return ret;
1235}
1236
Felipe Balbi7a608552014-09-24 14:19:52 -05001237int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001238{
1239 struct dwc3_gadget_ep_cmd_params params;
1240 struct dwc3 *dwc = dep->dwc;
1241 int ret;
1242
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001243 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1244 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1245 return -EINVAL;
1246 }
1247
Felipe Balbi72246da2011-08-19 18:10:58 +03001248 memset(&params, 0x00, sizeof(params));
1249
1250 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001251 struct dwc3_trb *trb;
1252
1253 unsigned transfer_in_flight;
1254 unsigned started;
1255
1256 if (dep->number > 1)
1257 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1258 else
1259 trb = &dwc->ep0_trb[dep->trb_enqueue];
1260
1261 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1262 started = !list_empty(&dep->started_list);
1263
1264 if (!protocol && ((dep->direction && transfer_in_flight) ||
1265 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001266 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001267 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001268 dep->name);
1269 return -EAGAIN;
1270 }
1271
Felipe Balbi2cd47182016-04-12 16:42:43 +03001272 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1273 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001274 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001275 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001276 dep->name);
1277 else
1278 dep->flags |= DWC3_EP_STALL;
1279 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001280
John Youn50c763f2016-05-31 17:49:56 -07001281 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001282 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001283 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001284 dep->name);
1285 else
Alan Sterna535d812013-11-01 12:05:12 -04001286 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001287 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001288
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 return ret;
1290}
1291
1292static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1293{
1294 struct dwc3_ep *dep = to_dwc3_ep(ep);
1295 struct dwc3 *dwc = dep->dwc;
1296
1297 unsigned long flags;
1298
1299 int ret;
1300
1301 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001302 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001303 spin_unlock_irqrestore(&dwc->lock, flags);
1304
1305 return ret;
1306}
1307
1308static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1309{
1310 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001311 struct dwc3 *dwc = dep->dwc;
1312 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001313 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001314
Paul Zimmerman249a4562012-02-24 17:32:16 -08001315 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001316 dep->flags |= DWC3_EP_WEDGE;
1317
Pratyush Anand08f0d962012-06-25 22:40:43 +05301318 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001319 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301320 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001321 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001322 spin_unlock_irqrestore(&dwc->lock, flags);
1323
1324 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001325}
1326
1327/* -------------------------------------------------------------------------- */
1328
1329static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1330 .bLength = USB_DT_ENDPOINT_SIZE,
1331 .bDescriptorType = USB_DT_ENDPOINT,
1332 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1333};
1334
1335static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1336 .enable = dwc3_gadget_ep0_enable,
1337 .disable = dwc3_gadget_ep0_disable,
1338 .alloc_request = dwc3_gadget_ep_alloc_request,
1339 .free_request = dwc3_gadget_ep_free_request,
1340 .queue = dwc3_gadget_ep0_queue,
1341 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301342 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001343 .set_wedge = dwc3_gadget_ep_set_wedge,
1344};
1345
1346static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1347 .enable = dwc3_gadget_ep_enable,
1348 .disable = dwc3_gadget_ep_disable,
1349 .alloc_request = dwc3_gadget_ep_alloc_request,
1350 .free_request = dwc3_gadget_ep_free_request,
1351 .queue = dwc3_gadget_ep_queue,
1352 .dequeue = dwc3_gadget_ep_dequeue,
1353 .set_halt = dwc3_gadget_ep_set_halt,
1354 .set_wedge = dwc3_gadget_ep_set_wedge,
1355};
1356
1357/* -------------------------------------------------------------------------- */
1358
1359static int dwc3_gadget_get_frame(struct usb_gadget *g)
1360{
1361 struct dwc3 *dwc = gadget_to_dwc(g);
1362 u32 reg;
1363
1364 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1365 return DWC3_DSTS_SOFFN(reg);
1366}
1367
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001368static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001369{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001370 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001371
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001372 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001373 u32 reg;
1374
Felipe Balbi72246da2011-08-19 18:10:58 +03001375 u8 link_state;
1376 u8 speed;
1377
Felipe Balbi72246da2011-08-19 18:10:58 +03001378 /*
1379 * According to the Databook Remote wakeup request should
1380 * be issued only when the device is in early suspend state.
1381 *
1382 * We can check that via USB Link State bits in DSTS register.
1383 */
1384 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1385
1386 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001387 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1388 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001389 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001390 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001391 }
1392
1393 link_state = DWC3_DSTS_USBLNKST(reg);
1394
1395 switch (link_state) {
1396 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1397 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1398 break;
1399 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001400 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001401 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001402 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001403 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001404 }
1405
Felipe Balbi8598bde2012-01-02 18:55:57 +02001406 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1407 if (ret < 0) {
1408 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001409 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001410 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001411
Paul Zimmerman802fde92012-04-27 13:10:52 +03001412 /* Recent versions do this automatically */
1413 if (dwc->revision < DWC3_REVISION_194A) {
1414 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001415 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001416 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1417 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1418 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001419
Paul Zimmerman1d046792012-02-15 18:56:56 -08001420 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001421 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001422
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001423 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001424 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1425
1426 /* in HS, means ON */
1427 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1428 break;
1429 }
1430
1431 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1432 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001433 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001434 }
1435
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001436 return 0;
1437}
1438
1439static int dwc3_gadget_wakeup(struct usb_gadget *g)
1440{
1441 struct dwc3 *dwc = gadget_to_dwc(g);
1442 unsigned long flags;
1443 int ret;
1444
1445 spin_lock_irqsave(&dwc->lock, flags);
1446 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001447 spin_unlock_irqrestore(&dwc->lock, flags);
1448
1449 return ret;
1450}
1451
1452static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1453 int is_selfpowered)
1454{
1455 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001456 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001457
Paul Zimmerman249a4562012-02-24 17:32:16 -08001458 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001459 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001460 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001461
1462 return 0;
1463}
1464
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001465static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001466{
1467 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001468 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001469
Felipe Balbifc8bb912016-05-16 13:14:48 +03001470 if (pm_runtime_suspended(dwc->dev))
1471 return 0;
1472
Felipe Balbi72246da2011-08-19 18:10:58 +03001473 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001474 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001475 if (dwc->revision <= DWC3_REVISION_187A) {
1476 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1477 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1478 }
1479
1480 if (dwc->revision >= DWC3_REVISION_194A)
1481 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1482 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001483
1484 if (dwc->has_hibernation)
1485 reg |= DWC3_DCTL_KEEP_CONNECT;
1486
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001487 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001488 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001489 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001490
1491 if (dwc->has_hibernation && !suspend)
1492 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1493
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001494 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001495 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001496
1497 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1498
1499 do {
1500 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001501 reg &= DWC3_DSTS_DEVCTRLHLT;
1502 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001503
1504 if (!timeout)
1505 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001506
Felipe Balbi73815282015-01-27 13:48:14 -06001507 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001508 dwc->gadget_driver
1509 ? dwc->gadget_driver->function : "no-function",
1510 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301511
1512 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001513}
1514
1515static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1516{
1517 struct dwc3 *dwc = gadget_to_dwc(g);
1518 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301519 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001520
1521 is_on = !!is_on;
1522
1523 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001524 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001525 spin_unlock_irqrestore(&dwc->lock, flags);
1526
Pratyush Anand6f17f742012-07-02 10:21:55 +05301527 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001528}
1529
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001530static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1531{
1532 u32 reg;
1533
1534 /* Enable all but Start and End of Frame IRQs */
1535 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1536 DWC3_DEVTEN_EVNTOVERFLOWEN |
1537 DWC3_DEVTEN_CMDCMPLTEN |
1538 DWC3_DEVTEN_ERRTICERREN |
1539 DWC3_DEVTEN_WKUPEVTEN |
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001540 DWC3_DEVTEN_CONNECTDONEEN |
1541 DWC3_DEVTEN_USBRSTEN |
1542 DWC3_DEVTEN_DISCONNEVTEN);
1543
Felipe Balbi799e9dc2016-09-23 11:20:40 +03001544 if (dwc->revision < DWC3_REVISION_250A)
1545 reg |= DWC3_DEVTEN_ULSTCNGEN;
1546
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001547 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1548}
1549
1550static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1551{
1552 /* mask all interrupts */
1553 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1554}
1555
1556static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001557static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001558
Felipe Balbi4e994722016-05-13 14:09:59 +03001559/**
1560 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1561 * dwc: pointer to our context structure
1562 *
1563 * The following looks like complex but it's actually very simple. In order to
1564 * calculate the number of packets we can burst at once on OUT transfers, we're
1565 * gonna use RxFIFO size.
1566 *
1567 * To calculate RxFIFO size we need two numbers:
1568 * MDWIDTH = size, in bits, of the internal memory bus
1569 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1570 *
1571 * Given these two numbers, the formula is simple:
1572 *
1573 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1574 *
1575 * 24 bytes is for 3x SETUP packets
1576 * 16 bytes is a clock domain crossing tolerance
1577 *
1578 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1579 */
1580static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1581{
1582 u32 ram2_depth;
1583 u32 mdwidth;
1584 u32 nump;
1585 u32 reg;
1586
1587 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1588 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1589
1590 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1591 nump = min_t(u32, nump, 16);
1592
1593 /* update NumP */
1594 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1595 reg &= ~DWC3_DCFG_NUMP_MASK;
1596 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1597 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1598}
1599
Felipe Balbid7be2952016-05-04 15:49:37 +03001600static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001601{
Felipe Balbi72246da2011-08-19 18:10:58 +03001602 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 int ret = 0;
1604 u32 reg;
1605
Felipe Balbi72246da2011-08-19 18:10:58 +03001606 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1607 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001608
1609 /**
1610 * WORKAROUND: DWC3 revision < 2.20a have an issue
1611 * which would cause metastability state on Run/Stop
1612 * bit if we try to force the IP to USB2-only mode.
1613 *
1614 * Because of that, we cannot configure the IP to any
1615 * speed other than the SuperSpeed
1616 *
1617 * Refers to:
1618 *
1619 * STAR#9000525659: Clock Domain Crossing on DCTL in
1620 * USB 2.0 Mode
1621 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001622 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001623 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001624 } else {
1625 switch (dwc->maximum_speed) {
1626 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001627 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001628 break;
1629 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001630 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001631 break;
1632 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001633 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001634 break;
John Youn75808622016-02-05 17:09:13 -08001635 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001636 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001637 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001638 default:
John Youn77966eb2016-02-19 17:31:01 -08001639 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1640 dwc->maximum_speed);
1641 /* fall through */
1642 case USB_SPEED_SUPER:
1643 reg |= DWC3_DCFG_SUPERSPEED;
1644 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001645 }
1646 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001647 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1648
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001649 /*
1650 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1651 * field instead of letting dwc3 itself calculate that automatically.
1652 *
1653 * This way, we maximize the chances that we'll be able to get several
1654 * bursts of data without going through any sort of endpoint throttling.
1655 */
1656 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1657 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1658 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1659
Felipe Balbi4e994722016-05-13 14:09:59 +03001660 dwc3_gadget_setup_nump(dwc);
1661
Felipe Balbi72246da2011-08-19 18:10:58 +03001662 /* Start with SuperSpeed Default */
1663 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1664
1665 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001666 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1667 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001668 if (ret) {
1669 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001670 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001671 }
1672
1673 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001674 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1675 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 if (ret) {
1677 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001678 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 }
1680
1681 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001682 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001683 dwc3_ep0_out_start(dwc);
1684
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001685 dwc3_gadget_enable_irq(dwc);
1686
Felipe Balbid7be2952016-05-04 15:49:37 +03001687 return 0;
1688
1689err1:
1690 __dwc3_gadget_ep_disable(dwc->eps[0]);
1691
1692err0:
1693 return ret;
1694}
1695
1696static int dwc3_gadget_start(struct usb_gadget *g,
1697 struct usb_gadget_driver *driver)
1698{
1699 struct dwc3 *dwc = gadget_to_dwc(g);
1700 unsigned long flags;
1701 int ret = 0;
1702 int irq;
1703
Roger Quadros9522def2016-06-10 14:48:38 +03001704 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001705 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1706 IRQF_SHARED, "dwc3", dwc->ev_buf);
1707 if (ret) {
1708 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1709 irq, ret);
1710 goto err0;
1711 }
1712
1713 spin_lock_irqsave(&dwc->lock, flags);
1714 if (dwc->gadget_driver) {
1715 dev_err(dwc->dev, "%s is already bound to %s\n",
1716 dwc->gadget.name,
1717 dwc->gadget_driver->driver.name);
1718 ret = -EBUSY;
1719 goto err1;
1720 }
1721
1722 dwc->gadget_driver = driver;
1723
Felipe Balbifc8bb912016-05-16 13:14:48 +03001724 if (pm_runtime_active(dwc->dev))
1725 __dwc3_gadget_start(dwc);
1726
Felipe Balbi72246da2011-08-19 18:10:58 +03001727 spin_unlock_irqrestore(&dwc->lock, flags);
1728
1729 return 0;
1730
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001731err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001732 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001733 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001734
1735err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001736 return ret;
1737}
1738
Felipe Balbid7be2952016-05-04 15:49:37 +03001739static void __dwc3_gadget_stop(struct dwc3 *dwc)
1740{
Baolin Wangda1410b2016-06-20 16:19:48 +08001741 if (pm_runtime_suspended(dwc->dev))
1742 return;
1743
Felipe Balbid7be2952016-05-04 15:49:37 +03001744 dwc3_gadget_disable_irq(dwc);
1745 __dwc3_gadget_ep_disable(dwc->eps[0]);
1746 __dwc3_gadget_ep_disable(dwc->eps[1]);
1747}
1748
Felipe Balbi22835b82014-10-17 12:05:12 -05001749static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001750{
1751 struct dwc3 *dwc = gadget_to_dwc(g);
1752 unsigned long flags;
1753
1754 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001755 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001756 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 spin_unlock_irqrestore(&dwc->lock, flags);
1758
Felipe Balbi3f308d12016-05-16 14:17:06 +03001759 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001760
Felipe Balbi72246da2011-08-19 18:10:58 +03001761 return 0;
1762}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001763
Felipe Balbi72246da2011-08-19 18:10:58 +03001764static const struct usb_gadget_ops dwc3_gadget_ops = {
1765 .get_frame = dwc3_gadget_get_frame,
1766 .wakeup = dwc3_gadget_wakeup,
1767 .set_selfpowered = dwc3_gadget_set_selfpowered,
1768 .pullup = dwc3_gadget_pullup,
1769 .udc_start = dwc3_gadget_start,
1770 .udc_stop = dwc3_gadget_stop,
1771};
1772
1773/* -------------------------------------------------------------------------- */
1774
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001775static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1776 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001777{
1778 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001779 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001780
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001781 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001782 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001783
Felipe Balbi72246da2011-08-19 18:10:58 +03001784 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001785 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001786 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001787
1788 dep->dwc = dwc;
1789 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001790 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001791 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001792 dwc->eps[epnum] = dep;
1793
1794 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1795 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001796
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001798 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001799
Felipe Balbi73815282015-01-27 13:48:14 -06001800 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001801
Felipe Balbi72246da2011-08-19 18:10:58 +03001802 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001803 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301804 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001805 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1806 if (!epnum)
1807 dwc->gadget.ep0 = &dep->endpoint;
1808 } else {
1809 int ret;
1810
Robert Baldygae117e742013-12-13 12:23:38 +01001811 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001812 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001813 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1814 list_add_tail(&dep->endpoint.ep_list,
1815 &dwc->gadget.ep_list);
1816
1817 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001818 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001819 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001820 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001821
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001822 if (epnum == 0 || epnum == 1) {
1823 dep->endpoint.caps.type_control = true;
1824 } else {
1825 dep->endpoint.caps.type_iso = true;
1826 dep->endpoint.caps.type_bulk = true;
1827 dep->endpoint.caps.type_int = true;
1828 }
1829
1830 dep->endpoint.caps.dir_in = !!direction;
1831 dep->endpoint.caps.dir_out = !direction;
1832
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001833 INIT_LIST_HEAD(&dep->pending_list);
1834 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001835 }
1836
1837 return 0;
1838}
1839
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001840static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1841{
1842 int ret;
1843
1844 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1845
1846 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1847 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001848 dwc3_trace(trace_dwc3_gadget,
1849 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001850 return ret;
1851 }
1852
1853 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1854 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001855 dwc3_trace(trace_dwc3_gadget,
1856 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001857 return ret;
1858 }
1859
1860 return 0;
1861}
1862
Felipe Balbi72246da2011-08-19 18:10:58 +03001863static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1864{
1865 struct dwc3_ep *dep;
1866 u8 epnum;
1867
1868 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1869 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001870 if (!dep)
1871 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301872 /*
1873 * Physical endpoints 0 and 1 are special; they form the
1874 * bi-directional USB endpoint 0.
1875 *
1876 * For those two physical endpoints, we don't allocate a TRB
1877 * pool nor do we add them the endpoints list. Due to that, we
1878 * shouldn't do these two operations otherwise we would end up
1879 * with all sorts of bugs when removing dwc3.ko.
1880 */
1881 if (epnum != 0 && epnum != 1) {
1882 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001883 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301884 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001885
1886 kfree(dep);
1887 }
1888}
1889
Felipe Balbi72246da2011-08-19 18:10:58 +03001890/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001891
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301892static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1893 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001894 const struct dwc3_event_depevt *event, int status,
1895 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301896{
1897 unsigned int count;
1898 unsigned int s_pkt = 0;
1899 unsigned int trb_status;
1900
Felipe Balbidc55c672016-08-12 13:20:32 +03001901 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001902
1903 if (req->trb == trb)
1904 dep->queued_requests--;
1905
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001906 trace_dwc3_complete_trb(dep, trb);
1907
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001908 /*
1909 * If we're in the middle of series of chained TRBs and we
1910 * receive a short transfer along the way, DWC3 will skip
1911 * through all TRBs including the last TRB in the chain (the
1912 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1913 * bit and SW has to do it manually.
1914 *
1915 * We're going to do that here to avoid problems of HW trying
1916 * to use bogus TRBs for transfers.
1917 */
1918 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1919 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1920
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301921 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001922 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001923
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301924 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001925 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301926
1927 if (dep->direction) {
1928 if (count) {
1929 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1930 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001931 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001932 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301933 dep->name);
1934 /*
1935 * If missed isoc occurred and there is
1936 * no request queued then issue END
1937 * TRANSFER, so that core generates
1938 * next xfernotready and we will issue
1939 * a fresh START TRANSFER.
1940 * If there are still queued request
1941 * then wait, do not issue either END
1942 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001943 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301944 * giveback.If any future queued request
1945 * is successfully transferred then we
1946 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001947 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301948 */
1949 dep->flags |= DWC3_EP_MISSED_ISOC;
1950 } else {
1951 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1952 dep->name);
1953 status = -ECONNRESET;
1954 }
1955 } else {
1956 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1957 }
1958 } else {
1959 if (count && (event->status & DEPEVT_STATUS_SHORT))
1960 s_pkt = 1;
1961 }
1962
Felipe Balbi7c705df2016-08-10 12:35:30 +03001963 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301964 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001965
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301966 if ((event->status & DEPEVT_STATUS_IOC) &&
1967 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1968 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001969
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301970 return 0;
1971}
1972
Felipe Balbi72246da2011-08-19 18:10:58 +03001973static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1974 const struct dwc3_event_depevt *event, int status)
1975{
Felipe Balbi31162af2016-08-11 14:38:37 +03001976 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001977 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001978 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301979 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001980
Felipe Balbi31162af2016-08-11 14:38:37 +03001981 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001982 unsigned length;
1983 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001984 int chain;
1985
Felipe Balbi1f512112016-08-12 13:17:27 +03001986 length = req->request.length;
1987 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001988 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001989 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001990 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001991 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001992 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001993
Felipe Balbi1f512112016-08-12 13:17:27 +03001994 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001995 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001996
Felipe Balbi1f512112016-08-12 13:17:27 +03001997 req->sg = sg_next(s);
1998 req->num_pending_sgs--;
1999
Felipe Balbi31162af2016-08-11 14:38:37 +03002000 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2001 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002002 if (ret)
2003 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002004 }
2005 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002006 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002007 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002008 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002009 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002010
Felipe Balbic7de5732016-07-29 03:17:58 +03002011 /*
2012 * We assume here we will always receive the entire data block
2013 * which we should receive. Meaning, if we program RX to
2014 * receive 4K but we receive only 2K, we assume that's all we
2015 * should receive and we simply bounce the request back to the
2016 * gadget driver for further processing.
2017 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002018 actual = length - req->request.actual;
2019 req->request.actual = actual;
2020
2021 if (ret && chain && (actual < length) && req->num_pending_sgs)
2022 return __dwc3_gadget_kick_transfer(dep, 0);
2023
Ville Syrjäläd115d702015-08-31 19:48:28 +03002024 dwc3_gadget_giveback(dep, req, status);
2025
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002026 if (ret) {
2027 if ((event->status & DEPEVT_STATUS_IOC) &&
2028 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2029 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002030 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002031 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002032 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002033
Felipe Balbi4cb42212016-05-18 12:37:21 +03002034 /*
2035 * Our endpoint might get disabled by another thread during
2036 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2037 * early on so DWC3_EP_BUSY flag gets cleared
2038 */
2039 if (!dep->endpoint.desc)
2040 return 1;
2041
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302042 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002043 list_empty(&dep->started_list)) {
2044 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302045 /*
2046 * If there is no entry in request list then do
2047 * not issue END TRANSFER now. Just set PENDING
2048 * flag, so that END TRANSFER is issued when an
2049 * entry is added into request list.
2050 */
2051 dep->flags = DWC3_EP_PENDING_REQUEST;
2052 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002053 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302054 dep->flags = DWC3_EP_ENABLED;
2055 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302056 return 1;
2057 }
2058
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002059 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2060 return 0;
2061
Felipe Balbi72246da2011-08-19 18:10:58 +03002062 return 1;
2063}
2064
2065static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002066 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002067{
2068 unsigned status = 0;
2069 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002070 u32 is_xfer_complete;
2071
2072 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002073
2074 if (event->status & DEPEVT_STATUS_BUSERR)
2075 status = -ECONNRESET;
2076
Paul Zimmerman1d046792012-02-15 18:56:56 -08002077 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002078 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002079 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002080 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002081
2082 /*
2083 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2084 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2085 */
2086 if (dwc->revision < DWC3_REVISION_183A) {
2087 u32 reg;
2088 int i;
2089
2090 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002091 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002092
2093 if (!(dep->flags & DWC3_EP_ENABLED))
2094 continue;
2095
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002096 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002097 return;
2098 }
2099
2100 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2101 reg |= dwc->u1u2;
2102 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2103
2104 dwc->u1u2 = 0;
2105 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002106
Felipe Balbi4cb42212016-05-18 12:37:21 +03002107 /*
2108 * Our endpoint might get disabled by another thread during
2109 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2110 * early on so DWC3_EP_BUSY flag gets cleared
2111 */
2112 if (!dep->endpoint.desc)
2113 return;
2114
Felipe Balbie6e709b2015-09-28 15:16:56 -05002115 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002116 int ret;
2117
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002118 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002119 if (!ret || ret == -EBUSY)
2120 return;
2121 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002122}
2123
Felipe Balbi72246da2011-08-19 18:10:58 +03002124static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2125 const struct dwc3_event_depevt *event)
2126{
2127 struct dwc3_ep *dep;
2128 u8 epnum = event->endpoint_number;
2129
2130 dep = dwc->eps[epnum];
2131
Felipe Balbi3336abb2012-06-06 09:19:35 +03002132 if (!(dep->flags & DWC3_EP_ENABLED))
2133 return;
2134
Felipe Balbi72246da2011-08-19 18:10:58 +03002135 if (epnum == 0 || epnum == 1) {
2136 dwc3_ep0_interrupt(dwc, event);
2137 return;
2138 }
2139
2140 switch (event->endpoint_event) {
2141 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002142 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002143
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002144 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002145 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002146 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002147 dep->name);
2148 return;
2149 }
2150
Jingoo Han029d97f2014-07-04 15:00:51 +09002151 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002152 break;
2153 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002154 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002155 break;
2156 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002157 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002158 dwc3_gadget_start_isoc(dwc, dep, event);
2159 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002160 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 int ret;
2162
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002163 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2164
Felipe Balbi73815282015-01-27 13:48:14 -06002165 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002166 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002167 : "Transfer Not Active");
2168
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002169 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002170 if (!ret || ret == -EBUSY)
2171 return;
2172
Felipe Balbiec5e7952015-11-16 16:04:13 -06002173 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002174 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002175 dep->name);
2176 }
2177
2178 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002179 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002180 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002181 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2182 dep->name);
2183 return;
2184 }
2185
2186 switch (event->status) {
2187 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002188 dwc3_trace(trace_dwc3_gadget,
2189 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002190 event->parameters);
2191
2192 break;
2193 case DEPEVT_STREAMEVT_NOTFOUND:
2194 /* FALLTHROUGH */
2195 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002196 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002197 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002198 }
2199 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002200 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002201 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002202 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002203 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002204 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002205 break;
2206 }
2207}
2208
2209static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2210{
2211 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2212 spin_unlock(&dwc->lock);
2213 dwc->gadget_driver->disconnect(&dwc->gadget);
2214 spin_lock(&dwc->lock);
2215 }
2216}
2217
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002218static void dwc3_suspend_gadget(struct dwc3 *dwc)
2219{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002220 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002221 spin_unlock(&dwc->lock);
2222 dwc->gadget_driver->suspend(&dwc->gadget);
2223 spin_lock(&dwc->lock);
2224 }
2225}
2226
2227static void dwc3_resume_gadget(struct dwc3 *dwc)
2228{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002229 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002230 spin_unlock(&dwc->lock);
2231 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002232 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002233 }
2234}
2235
2236static void dwc3_reset_gadget(struct dwc3 *dwc)
2237{
2238 if (!dwc->gadget_driver)
2239 return;
2240
2241 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2242 spin_unlock(&dwc->lock);
2243 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002244 spin_lock(&dwc->lock);
2245 }
2246}
2247
Paul Zimmermanb992e682012-04-27 14:17:35 +03002248static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002249{
2250 struct dwc3_ep *dep;
2251 struct dwc3_gadget_ep_cmd_params params;
2252 u32 cmd;
2253 int ret;
2254
2255 dep = dwc->eps[epnum];
2256
Felipe Balbib4996a82012-06-06 12:04:13 +03002257 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302258 return;
2259
Pratyush Anand57911502012-07-06 15:19:10 +05302260 /*
2261 * NOTICE: We are violating what the Databook says about the
2262 * EndTransfer command. Ideally we would _always_ wait for the
2263 * EndTransfer Command Completion IRQ, but that's causing too
2264 * much trouble synchronizing between us and gadget driver.
2265 *
2266 * We have discussed this with the IP Provider and it was
2267 * suggested to giveback all requests here, but give HW some
2268 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002269 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302270 *
2271 * Note also that a similar handling was tested by Synopsys
2272 * (thanks a lot Paul) and nothing bad has come out of it.
2273 * In short, what we're doing is:
2274 *
2275 * - Issue EndTransfer WITH CMDIOC bit set
2276 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002277 *
2278 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2279 * supports a mode to work around the above limitation. The
2280 * software can poll the CMDACT bit in the DEPCMD register
2281 * after issuing a EndTransfer command. This mode is enabled
2282 * by writing GUCTL2[14]. This polling is already done in the
2283 * dwc3_send_gadget_ep_cmd() function so if the mode is
2284 * enabled, the EndTransfer command will have completed upon
2285 * returning from this function and we don't need to delay for
2286 * 100us.
2287 *
2288 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302289 */
2290
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302291 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002292 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2293 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002294 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302295 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002296 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302297 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002298 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002299 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002300
2301 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2302 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002303}
2304
2305static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2306{
2307 u32 epnum;
2308
2309 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2310 struct dwc3_ep *dep;
2311
2312 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002313 if (!dep)
2314 continue;
2315
Felipe Balbi72246da2011-08-19 18:10:58 +03002316 if (!(dep->flags & DWC3_EP_ENABLED))
2317 continue;
2318
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002319 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002320 }
2321}
2322
2323static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2324{
2325 u32 epnum;
2326
2327 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2328 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002329 int ret;
2330
2331 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002332 if (!dep)
2333 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002334
2335 if (!(dep->flags & DWC3_EP_STALL))
2336 continue;
2337
2338 dep->flags &= ~DWC3_EP_STALL;
2339
John Youn50c763f2016-05-31 17:49:56 -07002340 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002341 WARN_ON_ONCE(ret);
2342 }
2343}
2344
2345static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2346{
Felipe Balbic4430a22012-05-24 10:30:01 +03002347 int reg;
2348
Felipe Balbi72246da2011-08-19 18:10:58 +03002349 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2350 reg &= ~DWC3_DCTL_INITU1ENA;
2351 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2352
2353 reg &= ~DWC3_DCTL_INITU2ENA;
2354 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002355
Felipe Balbi72246da2011-08-19 18:10:58 +03002356 dwc3_disconnect_gadget(dwc);
2357
2358 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002359 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002360 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002361
2362 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002363}
2364
Felipe Balbi72246da2011-08-19 18:10:58 +03002365static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2366{
2367 u32 reg;
2368
Felipe Balbifc8bb912016-05-16 13:14:48 +03002369 dwc->connected = true;
2370
Felipe Balbidf62df52011-10-14 15:11:49 +03002371 /*
2372 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2373 * would cause a missing Disconnect Event if there's a
2374 * pending Setup Packet in the FIFO.
2375 *
2376 * There's no suggested workaround on the official Bug
2377 * report, which states that "unless the driver/application
2378 * is doing any special handling of a disconnect event,
2379 * there is no functional issue".
2380 *
2381 * Unfortunately, it turns out that we _do_ some special
2382 * handling of a disconnect event, namely complete all
2383 * pending transfers, notify gadget driver of the
2384 * disconnection, and so on.
2385 *
2386 * Our suggested workaround is to follow the Disconnect
2387 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002388 * flag. Such flag gets set whenever we have a SETUP_PENDING
2389 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002390 * same endpoint.
2391 *
2392 * Refers to:
2393 *
2394 * STAR#9000466709: RTL: Device : Disconnect event not
2395 * generated if setup packet pending in FIFO
2396 */
2397 if (dwc->revision < DWC3_REVISION_188A) {
2398 if (dwc->setup_packet_pending)
2399 dwc3_gadget_disconnect_interrupt(dwc);
2400 }
2401
Felipe Balbi8e744752014-11-06 14:27:53 +08002402 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002403
2404 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2405 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002407 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002408
2409 dwc3_stop_active_transfers(dwc);
2410 dwc3_clear_stall_all_ep(dwc);
2411
2412 /* Reset device address to zero */
2413 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2414 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2415 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002416}
2417
2418static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2419{
2420 u32 reg;
2421 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2422
2423 /*
2424 * We change the clock only at SS but I dunno why I would want to do
2425 * this. Maybe it becomes part of the power saving plan.
2426 */
2427
John Younee5cd412016-02-05 17:08:45 -08002428 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2429 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002430 return;
2431
2432 /*
2433 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2434 * each time on Connect Done.
2435 */
2436 if (!usb30_clock)
2437 return;
2438
2439 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2440 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2441 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2442}
2443
Felipe Balbi72246da2011-08-19 18:10:58 +03002444static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2445{
Felipe Balbi72246da2011-08-19 18:10:58 +03002446 struct dwc3_ep *dep;
2447 int ret;
2448 u32 reg;
2449 u8 speed;
2450
Felipe Balbi72246da2011-08-19 18:10:58 +03002451 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2452 speed = reg & DWC3_DSTS_CONNECTSPD;
2453 dwc->speed = speed;
2454
2455 dwc3_update_ram_clk_sel(dwc, speed);
2456
2457 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002458 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002459 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2460 dwc->gadget.ep0->maxpacket = 512;
2461 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2462 break;
John Youn2da9ad72016-05-20 16:34:26 -07002463 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002464 /*
2465 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2466 * would cause a missing USB3 Reset event.
2467 *
2468 * In such situations, we should force a USB3 Reset
2469 * event by calling our dwc3_gadget_reset_interrupt()
2470 * routine.
2471 *
2472 * Refers to:
2473 *
2474 * STAR#9000483510: RTL: SS : USB3 reset event may
2475 * not be generated always when the link enters poll
2476 */
2477 if (dwc->revision < DWC3_REVISION_190A)
2478 dwc3_gadget_reset_interrupt(dwc);
2479
Felipe Balbi72246da2011-08-19 18:10:58 +03002480 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2481 dwc->gadget.ep0->maxpacket = 512;
2482 dwc->gadget.speed = USB_SPEED_SUPER;
2483 break;
John Youn2da9ad72016-05-20 16:34:26 -07002484 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002485 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2486 dwc->gadget.ep0->maxpacket = 64;
2487 dwc->gadget.speed = USB_SPEED_HIGH;
2488 break;
John Youn2da9ad72016-05-20 16:34:26 -07002489 case DWC3_DSTS_FULLSPEED2:
2490 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002491 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2492 dwc->gadget.ep0->maxpacket = 64;
2493 dwc->gadget.speed = USB_SPEED_FULL;
2494 break;
John Youn2da9ad72016-05-20 16:34:26 -07002495 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002496 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2497 dwc->gadget.ep0->maxpacket = 8;
2498 dwc->gadget.speed = USB_SPEED_LOW;
2499 break;
2500 }
2501
Pratyush Anand2b758352013-01-14 15:59:31 +05302502 /* Enable USB2 LPM Capability */
2503
John Younee5cd412016-02-05 17:08:45 -08002504 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002505 (speed != DWC3_DSTS_SUPERSPEED) &&
2506 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302507 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2508 reg |= DWC3_DCFG_LPM_CAP;
2509 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2510
2511 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2512 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2513
Huang Rui460d0982014-10-31 11:11:18 +08002514 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302515
Huang Rui80caf7d2014-10-28 19:54:26 +08002516 /*
2517 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2518 * DCFG.LPMCap is set, core responses with an ACK and the
2519 * BESL value in the LPM token is less than or equal to LPM
2520 * NYET threshold.
2521 */
2522 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2523 && dwc->has_lpm_erratum,
2524 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2525
2526 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2527 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2528
Pratyush Anand2b758352013-01-14 15:59:31 +05302529 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002530 } else {
2531 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2532 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2533 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302534 }
2535
Felipe Balbi72246da2011-08-19 18:10:58 +03002536 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002537 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2538 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002539 if (ret) {
2540 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2541 return;
2542 }
2543
2544 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002545 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2546 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002547 if (ret) {
2548 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2549 return;
2550 }
2551
2552 /*
2553 * Configure PHY via GUSB3PIPECTLn if required.
2554 *
2555 * Update GTXFIFOSIZn
2556 *
2557 * In both cases reset values should be sufficient.
2558 */
2559}
2560
2561static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2562{
Felipe Balbi72246da2011-08-19 18:10:58 +03002563 /*
2564 * TODO take core out of low power mode when that's
2565 * implemented.
2566 */
2567
Jiebing Liad14d4e2014-12-11 13:26:29 +08002568 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2569 spin_unlock(&dwc->lock);
2570 dwc->gadget_driver->resume(&dwc->gadget);
2571 spin_lock(&dwc->lock);
2572 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002573}
2574
2575static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2576 unsigned int evtinfo)
2577{
Felipe Balbifae2b902011-10-14 13:00:30 +03002578 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002579 unsigned int pwropt;
2580
2581 /*
2582 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2583 * Hibernation mode enabled which would show up when device detects
2584 * host-initiated U3 exit.
2585 *
2586 * In that case, device will generate a Link State Change Interrupt
2587 * from U3 to RESUME which is only necessary if Hibernation is
2588 * configured in.
2589 *
2590 * There are no functional changes due to such spurious event and we
2591 * just need to ignore it.
2592 *
2593 * Refers to:
2594 *
2595 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2596 * operational mode
2597 */
2598 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2599 if ((dwc->revision < DWC3_REVISION_250A) &&
2600 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2601 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2602 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002603 dwc3_trace(trace_dwc3_gadget,
2604 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002605 return;
2606 }
2607 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002608
2609 /*
2610 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2611 * on the link partner, the USB session might do multiple entry/exit
2612 * of low power states before a transfer takes place.
2613 *
2614 * Due to this problem, we might experience lower throughput. The
2615 * suggested workaround is to disable DCTL[12:9] bits if we're
2616 * transitioning from U1/U2 to U0 and enable those bits again
2617 * after a transfer completes and there are no pending transfers
2618 * on any of the enabled endpoints.
2619 *
2620 * This is the first half of that workaround.
2621 *
2622 * Refers to:
2623 *
2624 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2625 * core send LGO_Ux entering U0
2626 */
2627 if (dwc->revision < DWC3_REVISION_183A) {
2628 if (next == DWC3_LINK_STATE_U0) {
2629 u32 u1u2;
2630 u32 reg;
2631
2632 switch (dwc->link_state) {
2633 case DWC3_LINK_STATE_U1:
2634 case DWC3_LINK_STATE_U2:
2635 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2636 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2637 | DWC3_DCTL_ACCEPTU2ENA
2638 | DWC3_DCTL_INITU1ENA
2639 | DWC3_DCTL_ACCEPTU1ENA);
2640
2641 if (!dwc->u1u2)
2642 dwc->u1u2 = reg & u1u2;
2643
2644 reg &= ~u1u2;
2645
2646 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2647 break;
2648 default:
2649 /* do nothing */
2650 break;
2651 }
2652 }
2653 }
2654
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002655 switch (next) {
2656 case DWC3_LINK_STATE_U1:
2657 if (dwc->speed == USB_SPEED_SUPER)
2658 dwc3_suspend_gadget(dwc);
2659 break;
2660 case DWC3_LINK_STATE_U2:
2661 case DWC3_LINK_STATE_U3:
2662 dwc3_suspend_gadget(dwc);
2663 break;
2664 case DWC3_LINK_STATE_RESUME:
2665 dwc3_resume_gadget(dwc);
2666 break;
2667 default:
2668 /* do nothing */
2669 break;
2670 }
2671
Felipe Balbie57ebc12014-04-22 13:20:12 -05002672 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002673}
2674
Baolin Wang72704f82016-05-16 16:43:53 +08002675static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2676 unsigned int evtinfo)
2677{
2678 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2679
2680 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2681 dwc3_suspend_gadget(dwc);
2682
2683 dwc->link_state = next;
2684}
2685
Felipe Balbie1dadd32014-02-25 14:47:54 -06002686static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2687 unsigned int evtinfo)
2688{
2689 unsigned int is_ss = evtinfo & BIT(4);
2690
2691 /**
2692 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2693 * have a known issue which can cause USB CV TD.9.23 to fail
2694 * randomly.
2695 *
2696 * Because of this issue, core could generate bogus hibernation
2697 * events which SW needs to ignore.
2698 *
2699 * Refers to:
2700 *
2701 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2702 * Device Fallback from SuperSpeed
2703 */
2704 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2705 return;
2706
2707 /* enter hibernation here */
2708}
2709
Felipe Balbi72246da2011-08-19 18:10:58 +03002710static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2711 const struct dwc3_event_devt *event)
2712{
2713 switch (event->type) {
2714 case DWC3_DEVICE_EVENT_DISCONNECT:
2715 dwc3_gadget_disconnect_interrupt(dwc);
2716 break;
2717 case DWC3_DEVICE_EVENT_RESET:
2718 dwc3_gadget_reset_interrupt(dwc);
2719 break;
2720 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2721 dwc3_gadget_conndone_interrupt(dwc);
2722 break;
2723 case DWC3_DEVICE_EVENT_WAKEUP:
2724 dwc3_gadget_wakeup_interrupt(dwc);
2725 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002726 case DWC3_DEVICE_EVENT_HIBER_REQ:
2727 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2728 "unexpected hibernation event\n"))
2729 break;
2730
2731 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2732 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002733 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2734 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2735 break;
2736 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002737 /* It changed to be suspend event for version 2.30a and above */
2738 if (dwc->revision < DWC3_REVISION_230A) {
2739 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2740 } else {
2741 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2742
2743 /*
2744 * Ignore suspend event until the gadget enters into
2745 * USB_STATE_CONFIGURED state.
2746 */
2747 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2748 dwc3_gadget_suspend_interrupt(dwc,
2749 event->event_info);
2750 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002751 break;
2752 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002753 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002754 break;
2755 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002756 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002757 break;
2758 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002759 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002760 break;
2761 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002762 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002763 break;
2764 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002765 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002766 }
2767}
2768
2769static void dwc3_process_event_entry(struct dwc3 *dwc,
2770 const union dwc3_event *event)
2771{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002772 trace_dwc3_event(event->raw);
2773
Felipe Balbi72246da2011-08-19 18:10:58 +03002774 /* Endpoint IRQ, handle it and return early */
2775 if (event->type.is_devspec == 0) {
2776 /* depevt */
2777 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2778 }
2779
2780 switch (event->type.type) {
2781 case DWC3_EVENT_TYPE_DEV:
2782 dwc3_gadget_interrupt(dwc, &event->devt);
2783 break;
2784 /* REVISIT what to do with Carkit and I2C events ? */
2785 default:
2786 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2787 }
2788}
2789
Felipe Balbidea520a2016-03-30 09:39:34 +03002790static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002791{
Felipe Balbidea520a2016-03-30 09:39:34 +03002792 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002793 irqreturn_t ret = IRQ_NONE;
2794 int left;
2795 u32 reg;
2796
Felipe Balbif42f2442013-06-12 21:25:08 +03002797 left = evt->count;
2798
2799 if (!(evt->flags & DWC3_EVENT_PENDING))
2800 return IRQ_NONE;
2801
2802 while (left > 0) {
2803 union dwc3_event event;
2804
2805 event.raw = *(u32 *) (evt->buf + evt->lpos);
2806
2807 dwc3_process_event_entry(dwc, &event);
2808
2809 /*
2810 * FIXME we wrap around correctly to the next entry as
2811 * almost all entries are 4 bytes in size. There is one
2812 * entry which has 12 bytes which is a regular entry
2813 * followed by 8 bytes data. ATM I don't know how
2814 * things are organized if we get next to the a
2815 * boundary so I worry about that once we try to handle
2816 * that.
2817 */
2818 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2819 left -= 4;
2820
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002821 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002822 }
2823
2824 evt->count = 0;
2825 evt->flags &= ~DWC3_EVENT_PENDING;
2826 ret = IRQ_HANDLED;
2827
2828 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002829 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002830 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002831 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002832
2833 return ret;
2834}
2835
Felipe Balbidea520a2016-03-30 09:39:34 +03002836static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002837{
Felipe Balbidea520a2016-03-30 09:39:34 +03002838 struct dwc3_event_buffer *evt = _evt;
2839 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b42015-10-12 13:25:44 -05002840 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002841 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002842
Felipe Balbie5f68b42015-10-12 13:25:44 -05002843 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002844 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b42015-10-12 13:25:44 -05002845 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002846
2847 return ret;
2848}
2849
Felipe Balbidea520a2016-03-30 09:39:34 +03002850static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002851{
Felipe Balbidea520a2016-03-30 09:39:34 +03002852 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002853 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002854 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002855
Felipe Balbifc8bb912016-05-16 13:14:48 +03002856 if (pm_runtime_suspended(dwc->dev)) {
2857 pm_runtime_get(dwc->dev);
2858 disable_irq_nosync(dwc->irq_gadget);
2859 dwc->pending_events = true;
2860 return IRQ_HANDLED;
2861 }
2862
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002863 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002864 count &= DWC3_GEVNTCOUNT_MASK;
2865 if (!count)
2866 return IRQ_NONE;
2867
Felipe Balbib15a7622011-06-30 16:57:15 +03002868 evt->count = count;
2869 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002870
Felipe Balbie8adfc32013-06-12 21:11:14 +03002871 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002872 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002873 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002874 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002875
Felipe Balbib15a7622011-06-30 16:57:15 +03002876 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002877}
2878
Felipe Balbidea520a2016-03-30 09:39:34 +03002879static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002880{
Felipe Balbidea520a2016-03-30 09:39:34 +03002881 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002882
Felipe Balbidea520a2016-03-30 09:39:34 +03002883 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002884}
2885
2886/**
2887 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002888 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002889 *
2890 * Returns 0 on success otherwise negative errno.
2891 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002892int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002893{
Roger Quadros9522def2016-06-10 14:48:38 +03002894 int ret, irq;
2895 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2896
2897 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2898 if (irq == -EPROBE_DEFER)
2899 return irq;
2900
2901 if (irq <= 0) {
2902 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2903 if (irq == -EPROBE_DEFER)
2904 return irq;
2905
2906 if (irq <= 0) {
2907 irq = platform_get_irq(dwc3_pdev, 0);
2908 if (irq <= 0) {
2909 if (irq != -EPROBE_DEFER) {
2910 dev_err(dwc->dev,
2911 "missing peripheral IRQ\n");
2912 }
2913 if (!irq)
2914 irq = -EINVAL;
2915 return irq;
2916 }
2917 }
2918 }
2919
2920 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002921
2922 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2923 &dwc->ctrl_req_addr, GFP_KERNEL);
2924 if (!dwc->ctrl_req) {
2925 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2926 ret = -ENOMEM;
2927 goto err0;
2928 }
2929
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302930 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002931 &dwc->ep0_trb_addr, GFP_KERNEL);
2932 if (!dwc->ep0_trb) {
2933 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2934 ret = -ENOMEM;
2935 goto err1;
2936 }
2937
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002938 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002939 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002940 ret = -ENOMEM;
2941 goto err2;
2942 }
2943
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002944 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002945 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2946 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002947 if (!dwc->ep0_bounce) {
2948 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2949 ret = -ENOMEM;
2950 goto err3;
2951 }
2952
Felipe Balbi04c03d12015-12-02 10:06:45 -06002953 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2954 if (!dwc->zlp_buf) {
2955 ret = -ENOMEM;
2956 goto err4;
2957 }
2958
Felipe Balbi72246da2011-08-19 18:10:58 +03002959 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002960 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002961 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002963 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002964
2965 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002966 * FIXME We might be setting max_speed to <SUPER, however versions
2967 * <2.20a of dwc3 have an issue with metastability (documented
2968 * elsewhere in this driver) which tells us we can't set max speed to
2969 * anything lower than SUPER.
2970 *
2971 * Because gadget.max_speed is only used by composite.c and function
2972 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2973 * to happen so we avoid sending SuperSpeed Capability descriptor
2974 * together with our BOS descriptor as that could confuse host into
2975 * thinking we can handle super speed.
2976 *
2977 * Note that, in fact, we won't even support GetBOS requests when speed
2978 * is less than super speed because we don't have means, yet, to tell
2979 * composite.c that we are USB 2.0 + LPM ECN.
2980 */
2981 if (dwc->revision < DWC3_REVISION_220A)
2982 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002983 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002984 dwc->revision);
2985
2986 dwc->gadget.max_speed = dwc->maximum_speed;
2987
2988 /*
David Cohena4b9d942013-12-09 15:55:38 -08002989 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2990 * on ep out.
2991 */
2992 dwc->gadget.quirk_ep_out_aligned_size = true;
2993
2994 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002995 * REVISIT: Here we should clear all pending IRQs to be
2996 * sure we're starting from a well known location.
2997 */
2998
2999 ret = dwc3_gadget_init_endpoints(dwc);
3000 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003001 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003002
Felipe Balbi72246da2011-08-19 18:10:58 +03003003 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3004 if (ret) {
3005 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003006 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003007 }
3008
3009 return 0;
3010
Felipe Balbi04c03d12015-12-02 10:06:45 -06003011err5:
3012 kfree(dwc->zlp_buf);
3013
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003014err4:
David Cohene1f80462013-09-11 17:42:47 -07003015 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003016 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3017 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003018
Felipe Balbi72246da2011-08-19 18:10:58 +03003019err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003020 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003021
3022err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003023 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003024 dwc->ep0_trb, dwc->ep0_trb_addr);
3025
3026err1:
3027 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3028 dwc->ctrl_req, dwc->ctrl_req_addr);
3029
3030err0:
3031 return ret;
3032}
3033
Felipe Balbi7415f172012-04-30 14:56:33 +03003034/* -------------------------------------------------------------------------- */
3035
Felipe Balbi72246da2011-08-19 18:10:58 +03003036void dwc3_gadget_exit(struct dwc3 *dwc)
3037{
Felipe Balbi72246da2011-08-19 18:10:58 +03003038 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003039
Felipe Balbi72246da2011-08-19 18:10:58 +03003040 dwc3_gadget_free_endpoints(dwc);
3041
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003042 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3043 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003044
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003045 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003046 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003047
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003048 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003049 dwc->ep0_trb, dwc->ep0_trb_addr);
3050
3051 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3052 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003053}
Felipe Balbi7415f172012-04-30 14:56:33 +03003054
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003055int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003056{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003057 int ret;
3058
Roger Quadros9772b472016-04-12 11:33:29 +03003059 if (!dwc->gadget_driver)
3060 return 0;
3061
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003062 ret = dwc3_gadget_run_stop(dwc, false, false);
3063 if (ret < 0)
3064 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003065
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003066 dwc3_disconnect_gadget(dwc);
3067 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003068
3069 return 0;
3070}
3071
3072int dwc3_gadget_resume(struct dwc3 *dwc)
3073{
Felipe Balbi7415f172012-04-30 14:56:33 +03003074 int ret;
3075
Roger Quadros9772b472016-04-12 11:33:29 +03003076 if (!dwc->gadget_driver)
3077 return 0;
3078
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003079 ret = __dwc3_gadget_start(dwc);
3080 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003081 goto err0;
3082
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003083 ret = dwc3_gadget_run_stop(dwc, true, false);
3084 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003085 goto err1;
3086
Felipe Balbi7415f172012-04-30 14:56:33 +03003087 return 0;
3088
3089err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003090 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003091
3092err0:
3093 return ret;
3094}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003095
3096void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3097{
3098 if (dwc->pending_events) {
3099 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3100 dwc->pending_events = false;
3101 enable_irq(dwc->irq_gadget);
3102 }
3103}