blob: 430c206e77fc21ac0d405ff1d4988a08fb3223ca [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
Sean Paul20f24d72018-01-08 14:55:43 -050039#include <drm/drm_dp_helper.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Sean Paul20f24d72018-01-08 14:55:43 -050041#include <drm/drm_hdcp.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070045
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070046#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047
Todd Previte559be302015-05-04 07:48:20 -070048/* Compliance test status bits */
49#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
50#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
53
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080054struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030055 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080056 struct dpll dpll;
57};
58
59static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030060 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080061 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030062 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080063 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
64};
65
66static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030067 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080068 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030069 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080070 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
71};
72
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030074 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080075 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030076 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080077 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
78};
79
Chon Ming Leeef9348c2014-04-09 13:28:18 +030080/*
81 * CHV supports eDP 1.4 that have more link rates.
82 * Below only provides the fixed rate but exclude variable rate.
83 */
84static const struct dp_link_dpll chv_dpll[] = {
85 /*
86 * CHV requires to program fractional division for m2.
87 * m2 is stored in fixed point format using formula below
88 * (m2_int << 22) | m2_fraction
89 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030092 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030093 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094};
Sonika Jindal637a9c62015-05-07 09:52:08 +053095
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070096/**
Jani Nikula1853a9d2017-08-18 12:30:20 +030097 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070098 * @intel_dp: DP struct
99 *
100 * If a CPU or PCH DP output is attached to an eDP panel, this function
101 * will return true, and false otherwise.
102 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300103bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200105 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
106
107 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700108}
109
Imre Deak68b4d822013-05-08 13:14:06 +0300110static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700111{
Imre Deak68b4d822013-05-08 13:14:06 +0300112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Chris Wilsondf0e9242010-09-09 16:20:55 +0100117static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
118{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200119 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100120}
121
Ville Syrjäläadc10302017-10-31 22:51:14 +0200122static void intel_dp_link_down(struct intel_encoder *encoder,
123 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300124static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100125static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200126static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
127 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200128static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300129 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530130static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131
Jani Nikula68f357c2017-03-28 17:59:05 +0300132/* update sink rates from dpcd */
133static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
134{
Jani Nikula229675d2018-02-27 12:59:11 +0200135 static const int dp_rates[] = {
Manasi Navarec71b53c2018-02-28 14:31:50 -0800136 162000, 270000, 540000, 810000
Jani Nikula229675d2018-02-27 12:59:11 +0200137 };
Jani Nikulaa8a08882017-10-09 12:29:59 +0300138 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300139
Jani Nikulaa8a08882017-10-09 12:29:59 +0300140 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300141
Jani Nikula229675d2018-02-27 12:59:11 +0200142 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
143 if (dp_rates[i] > max_rate)
Jani Nikulaa8a08882017-10-09 12:29:59 +0300144 break;
Jani Nikula229675d2018-02-27 12:59:11 +0200145 intel_dp->sink_rates[i] = dp_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300146 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300147
Jani Nikulaa8a08882017-10-09 12:29:59 +0300148 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300149}
150
Jani Nikula10ebb732018-02-01 13:03:41 +0200151/* Get length of rates array potentially limited by max_rate. */
152static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
153{
154 int i;
155
156 /* Limit results by potentially reduced max rate */
157 for (i = 0; i < len; i++) {
158 if (rates[len - i - 1] <= max_rate)
159 return len - i;
160 }
161
162 return 0;
163}
164
165/* Get length of common rates array potentially limited by max_rate. */
166static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
167 int max_rate)
168{
169 return intel_dp_rate_limit_len(intel_dp->common_rates,
170 intel_dp->num_common_rates, max_rate);
171}
172
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300173/* Theoretical max between source and sink */
174static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300176 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177}
178
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300179/* Theoretical max between source and sink */
180static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300181{
182 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300183 int source_max = intel_dig_port->max_lanes;
184 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300185
186 return min(source_max, sink_max);
187}
188
Jani Nikula3d65a732017-04-06 16:44:14 +0300189int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300190{
191 return intel_dp->max_link_lane_count;
192}
193
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800194int
Keith Packardc8982612012-01-25 08:16:25 -0800195intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800197 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
198 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199}
200
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800201int
Dave Airliefe27d532010-06-30 11:46:17 +1000202intel_dp_max_data_rate(int max_link_clock, int max_lanes)
203{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800204 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
205 * link rate that is generally expressed in Gbps. Since, 8 bits of data
206 * is transmitted every LS_Clk per lane, there is no need to account for
207 * the channel encoding that is done in the PHY layer here.
208 */
209
210 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000211}
212
Mika Kahola70ec0642016-09-09 14:10:55 +0300213static int
214intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
215{
216 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
217 struct intel_encoder *encoder = &intel_dig_port->base;
218 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
219 int max_dotclk = dev_priv->max_dotclk_freq;
220 int ds_max_dotclk;
221
222 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
223
224 if (type != DP_DS_PORT_TYPE_VGA)
225 return max_dotclk;
226
227 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
228 intel_dp->downstream_ports);
229
230 if (ds_max_dotclk != 0)
231 max_dotclk = min(max_dotclk, ds_max_dotclk);
232
233 return max_dotclk;
234}
235
Jani Nikula4ba285d2018-02-01 13:03:42 +0200236static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800237{
238 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
239 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
240 enum port port = dig_port->base.port;
241
242 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
243
244 /* Low voltage SKUs are limited to max of 5.4G */
245 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200246 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800247
248 /* For this SKU 8.1G is supported in all ports */
249 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200250 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800251
David Weinehall3758d962018-02-09 15:07:55 +0200252 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800253 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200254 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800255
Jani Nikula4ba285d2018-02-01 13:03:42 +0200256 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800257}
258
Jani Nikula55cfc582017-03-28 17:59:04 +0300259static void
260intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700261{
Jani Nikula229675d2018-02-27 12:59:11 +0200262 /* The values must be in increasing order */
263 static const int cnl_rates[] = {
264 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
265 };
266 static const int bxt_rates[] = {
267 162000, 216000, 243000, 270000, 324000, 432000, 540000
268 };
269 static const int skl_rates[] = {
270 162000, 216000, 270000, 324000, 432000, 540000
271 };
272 static const int hsw_rates[] = {
273 162000, 270000, 540000
274 };
275 static const int g4x_rates[] = {
276 162000, 270000
277 };
Navare, Manasi D40dba342016-10-26 16:25:55 -0700278 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
279 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200280 const struct ddi_vbt_port_info *info =
281 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300282 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200283 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700284
Jani Nikula55cfc582017-03-28 17:59:04 +0300285 /* This should only be done once */
286 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
287
Manasi Navareba1c06a2018-02-26 19:11:15 -0800288 if (IS_CANNONLAKE(dev_priv)) {
Rodrigo Vivid907b662017-08-10 15:40:08 -0700289 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200290 size = ARRAY_SIZE(cnl_rates);
291 max_rate = cnl_max_source_rate(intel_dp);
Manasi Navareba1c06a2018-02-26 19:11:15 -0800292 } else if (IS_GEN9_LP(dev_priv)) {
293 source_rates = bxt_rates;
294 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800295 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300296 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700297 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300298 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
299 IS_BROADWELL(dev_priv)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200300 source_rates = hsw_rates;
301 size = ARRAY_SIZE(hsw_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300302 } else {
Jani Nikula229675d2018-02-27 12:59:11 +0200303 source_rates = g4x_rates;
304 size = ARRAY_SIZE(g4x_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700305 }
306
Jani Nikula99b91bd2018-02-01 13:03:43 +0200307 if (max_rate && vbt_max_rate)
308 max_rate = min(max_rate, vbt_max_rate);
309 else if (vbt_max_rate)
310 max_rate = vbt_max_rate;
311
Jani Nikula4ba285d2018-02-01 13:03:42 +0200312 if (max_rate)
313 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
314
Jani Nikula55cfc582017-03-28 17:59:04 +0300315 intel_dp->source_rates = source_rates;
316 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700317}
318
319static int intersect_rates(const int *source_rates, int source_len,
320 const int *sink_rates, int sink_len,
321 int *common_rates)
322{
323 int i = 0, j = 0, k = 0;
324
325 while (i < source_len && j < sink_len) {
326 if (source_rates[i] == sink_rates[j]) {
327 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
328 return k;
329 common_rates[k] = source_rates[i];
330 ++k;
331 ++i;
332 ++j;
333 } else if (source_rates[i] < sink_rates[j]) {
334 ++i;
335 } else {
336 ++j;
337 }
338 }
339 return k;
340}
341
Jani Nikula8001b752017-03-28 17:59:03 +0300342/* return index of rate in rates array, or -1 if not found */
343static int intel_dp_rate_index(const int *rates, int len, int rate)
344{
345 int i;
346
347 for (i = 0; i < len; i++)
348 if (rate == rates[i])
349 return i;
350
351 return -1;
352}
353
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300354static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700355{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300356 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700357
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300358 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
359 intel_dp->num_source_rates,
360 intel_dp->sink_rates,
361 intel_dp->num_sink_rates,
362 intel_dp->common_rates);
363
364 /* Paranoia, there should always be something in common. */
365 if (WARN_ON(intel_dp->num_common_rates == 0)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200366 intel_dp->common_rates[0] = 162000;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300367 intel_dp->num_common_rates = 1;
368 }
369}
370
Manasi Navare1a92c702017-06-08 13:41:02 -0700371static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
372 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700373{
374 /*
375 * FIXME: we need to synchronize the current link parameters with
376 * hardware readout. Currently fast link training doesn't work on
377 * boot-up.
378 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700379 if (link_rate == 0 ||
380 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700381 return false;
382
Manasi Navare1a92c702017-06-08 13:41:02 -0700383 if (lane_count == 0 ||
384 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700385 return false;
386
387 return true;
388}
389
Manasi Navarefdb14d32016-12-08 19:05:12 -0800390int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
391 int link_rate, uint8_t lane_count)
392{
Jani Nikulab1810a72017-04-06 16:44:11 +0300393 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800394
Jani Nikulab1810a72017-04-06 16:44:11 +0300395 index = intel_dp_rate_index(intel_dp->common_rates,
396 intel_dp->num_common_rates,
397 link_rate);
398 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300399 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
400 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800401 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300402 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300403 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800404 } else {
405 DRM_ERROR("Link Training Unsuccessful\n");
406 return -1;
407 }
408
409 return 0;
410}
411
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000412static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700413intel_dp_mode_valid(struct drm_connector *connector,
414 struct drm_display_mode *mode)
415{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100416 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300417 struct intel_connector *intel_connector = to_intel_connector(connector);
418 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100419 int target_clock = mode->clock;
420 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300421 int max_dotclk;
422
423 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424
Jani Nikula1853a9d2017-08-18 12:30:20 +0300425 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300426 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100427 return MODE_PANEL;
428
Jani Nikuladd06f902012-10-19 14:51:50 +0300429 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100430 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200431
432 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100433 }
434
Ville Syrjälä50fec212015-03-12 17:10:34 +0200435 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300436 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100437
438 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
439 mode_rate = intel_dp_link_required(target_clock, 18);
440
Mika Kahola799487f2016-02-02 15:16:38 +0200441 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200442 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700443
444 if (mode->clock < 10000)
445 return MODE_CLOCK_LOW;
446
Daniel Vetter0af78a22012-05-23 11:30:55 +0200447 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
448 return MODE_H_ILLEGAL;
449
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700450 return MODE_OK;
451}
452
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800453uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700454{
455 int i;
456 uint32_t v = 0;
457
458 if (src_bytes > 4)
459 src_bytes = 4;
460 for (i = 0; i < src_bytes; i++)
461 v |= ((uint32_t) src[i]) << ((3-i) * 8);
462 return v;
463}
464
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000465static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700466{
467 int i;
468 if (dst_bytes > 4)
469 dst_bytes = 4;
470 for (i = 0; i < dst_bytes; i++)
471 dst[i] = src >> ((3-i) * 8);
472}
473
Jani Nikulabf13e812013-09-06 07:40:05 +0300474static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200475intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300476static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200477intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200478 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300479static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200480intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300481
Ville Syrjälä773538e82014-09-04 14:54:56 +0300482static void pps_lock(struct intel_dp *intel_dp)
483{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200484 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300485
486 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800487 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300488 * a power domain reference here.
489 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200490 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300491
492 mutex_lock(&dev_priv->pps_mutex);
493}
494
495static void pps_unlock(struct intel_dp *intel_dp)
496{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200497 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300498
499 mutex_unlock(&dev_priv->pps_mutex);
500
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200501 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300502}
503
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300504static void
505vlv_power_sequencer_kick(struct intel_dp *intel_dp)
506{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200507 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300508 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300510 bool pll_enabled, release_cl_override = false;
511 enum dpio_phy phy = DPIO_PHY(pipe);
512 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300513 uint32_t DP;
514
515 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
516 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200517 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300518 return;
519
520 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200521 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300522
523 /* Preserve the BIOS-computed detected bit. This is
524 * supposed to be read-only.
525 */
526 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
527 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
528 DP |= DP_PORT_WIDTH(1);
529 DP |= DP_LINK_TRAIN_PAT_1;
530
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100531 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300532 DP |= DP_PIPE_SELECT_CHV(pipe);
533 else if (pipe == PIPE_B)
534 DP |= DP_PIPEB_SELECT;
535
Ville Syrjäläd288f652014-10-28 13:20:22 +0200536 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
537
538 /*
539 * The DPLL for the pipe must be enabled for this to work.
540 * So enable temporarily it if it's not already enabled.
541 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300542 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100543 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300544 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
545
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200546 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000547 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
548 DRM_ERROR("Failed to force on pll for pipe %c!\n",
549 pipe_name(pipe));
550 return;
551 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300552 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200553
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300554 /*
555 * Similar magic as in intel_dp_enable_port().
556 * We _must_ do this port enable + disable trick
557 * to make this power seqeuencer lock onto the port.
558 * Otherwise even VDD force bit won't work.
559 */
560 I915_WRITE(intel_dp->output_reg, DP);
561 POSTING_READ(intel_dp->output_reg);
562
563 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
564 POSTING_READ(intel_dp->output_reg);
565
566 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
567 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200568
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300569 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200570 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300571
572 if (release_cl_override)
573 chv_phy_powergate_ch(dev_priv, phy, ch, false);
574 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300575}
576
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200577static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
578{
579 struct intel_encoder *encoder;
580 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
581
582 /*
583 * We don't have power sequencer currently.
584 * Pick one that's not used by other ports.
585 */
586 for_each_intel_encoder(&dev_priv->drm, encoder) {
587 struct intel_dp *intel_dp;
588
589 if (encoder->type != INTEL_OUTPUT_DP &&
590 encoder->type != INTEL_OUTPUT_EDP)
591 continue;
592
593 intel_dp = enc_to_intel_dp(&encoder->base);
594
595 if (encoder->type == INTEL_OUTPUT_EDP) {
596 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
597 intel_dp->active_pipe != intel_dp->pps_pipe);
598
599 if (intel_dp->pps_pipe != INVALID_PIPE)
600 pipes &= ~(1 << intel_dp->pps_pipe);
601 } else {
602 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
603
604 if (intel_dp->active_pipe != INVALID_PIPE)
605 pipes &= ~(1 << intel_dp->active_pipe);
606 }
607 }
608
609 if (pipes == 0)
610 return INVALID_PIPE;
611
612 return ffs(pipes) - 1;
613}
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615static enum pipe
616vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
617{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200618 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300620 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300621
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622 lockdep_assert_held(&dev_priv->pps_mutex);
623
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300624 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300625 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300626
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200627 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
628 intel_dp->active_pipe != intel_dp->pps_pipe);
629
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300630 if (intel_dp->pps_pipe != INVALID_PIPE)
631 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300632
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200633 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300634
635 /*
636 * Didn't find one. This should not happen since there
637 * are two power sequencers and up to two eDP ports.
638 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200639 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300640 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300641
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200642 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300643 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300644
645 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
646 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200647 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300648
649 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200650 intel_dp_init_panel_power_sequencer(intel_dp);
651 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300652
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300653 /*
654 * Even vdd force doesn't work until we've made
655 * the power sequencer lock in on the port.
656 */
657 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300658
659 return intel_dp->pps_pipe;
660}
661
Imre Deak78597992016-06-16 16:37:20 +0300662static int
663bxt_power_sequencer_idx(struct intel_dp *intel_dp)
664{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200665 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800666 int backlight_controller = dev_priv->vbt.backlight.controller;
Imre Deak78597992016-06-16 16:37:20 +0300667
668 lockdep_assert_held(&dev_priv->pps_mutex);
669
670 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300671 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300672
Imre Deak78597992016-06-16 16:37:20 +0300673 if (!intel_dp->pps_reset)
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800674 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300675
676 intel_dp->pps_reset = false;
677
678 /*
679 * Only the HW needs to be reprogrammed, the SW state is fixed and
680 * has been setup during connector init.
681 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200682 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300683
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800684 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300685}
686
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300687typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
688 enum pipe pipe);
689
690static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
691 enum pipe pipe)
692{
Imre Deak44cb7342016-08-10 14:07:29 +0300693 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300694}
695
696static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
697 enum pipe pipe)
698{
Imre Deak44cb7342016-08-10 14:07:29 +0300699 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300700}
701
702static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
703 enum pipe pipe)
704{
705 return true;
706}
707
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300708static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300709vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
710 enum port port,
711 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300712{
Jani Nikulabf13e812013-09-06 07:40:05 +0300713 enum pipe pipe;
714
Jani Nikulabf13e812013-09-06 07:40:05 +0300715 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300716 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300717 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300718
719 if (port_sel != PANEL_PORT_SELECT_VLV(port))
720 continue;
721
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300722 if (!pipe_check(dev_priv, pipe))
723 continue;
724
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300725 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300726 }
727
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300728 return INVALID_PIPE;
729}
730
731static void
732vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
733{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200734 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300735 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200736 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300737
738 lockdep_assert_held(&dev_priv->pps_mutex);
739
740 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300741 /* first pick one where the panel is on */
742 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
743 vlv_pipe_has_pp_on);
744 /* didn't find one? pick one where vdd is on */
745 if (intel_dp->pps_pipe == INVALID_PIPE)
746 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
747 vlv_pipe_has_vdd_on);
748 /* didn't find one? pick one with just the correct port */
749 if (intel_dp->pps_pipe == INVALID_PIPE)
750 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
751 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300752
753 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
754 if (intel_dp->pps_pipe == INVALID_PIPE) {
755 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
756 port_name(port));
757 return;
758 }
759
760 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
761 port_name(port), pipe_name(intel_dp->pps_pipe));
762
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200763 intel_dp_init_panel_power_sequencer(intel_dp);
764 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300765}
766
Imre Deak78597992016-06-16 16:37:20 +0300767void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300768{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300769 struct intel_encoder *encoder;
770
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100771 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200772 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300773 return;
774
775 /*
776 * We can't grab pps_mutex here due to deadlock with power_domain
777 * mutex when power_domain functions are called while holding pps_mutex.
778 * That also means that in order to use pps_pipe the code needs to
779 * hold both a power domain reference and pps_mutex, and the power domain
780 * reference get/put must be done while _not_ holding pps_mutex.
781 * pps_{lock,unlock}() do these steps in the correct order, so one
782 * should use them always.
783 */
784
Ville Syrjälä2f773472017-11-09 17:27:58 +0200785 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300786 struct intel_dp *intel_dp;
787
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200788 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300789 encoder->type != INTEL_OUTPUT_EDP &&
790 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300791 continue;
792
793 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200794
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300795 /* Skip pure DVI/HDMI DDI encoders */
796 if (!i915_mmio_reg_valid(intel_dp->output_reg))
797 continue;
798
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200799 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
800
801 if (encoder->type != INTEL_OUTPUT_EDP)
802 continue;
803
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200804 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300805 intel_dp->pps_reset = true;
806 else
807 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300808 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300809}
810
Imre Deak8e8232d2016-06-16 16:37:21 +0300811struct pps_registers {
812 i915_reg_t pp_ctrl;
813 i915_reg_t pp_stat;
814 i915_reg_t pp_on;
815 i915_reg_t pp_off;
816 i915_reg_t pp_div;
817};
818
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200819static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300820 struct pps_registers *regs)
821{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200822 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300823 int pps_idx = 0;
824
Imre Deak8e8232d2016-06-16 16:37:21 +0300825 memset(regs, 0, sizeof(*regs));
826
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200827 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300828 pps_idx = bxt_power_sequencer_idx(intel_dp);
829 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
830 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300831
Imre Deak44cb7342016-08-10 14:07:29 +0300832 regs->pp_ctrl = PP_CONTROL(pps_idx);
833 regs->pp_stat = PP_STATUS(pps_idx);
834 regs->pp_on = PP_ON_DELAYS(pps_idx);
835 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200836 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
837 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300838 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300839}
840
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200841static i915_reg_t
842_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300843{
Imre Deak8e8232d2016-06-16 16:37:21 +0300844 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300845
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200846 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300847
848 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300849}
850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200851static i915_reg_t
852_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300853{
Imre Deak8e8232d2016-06-16 16:37:21 +0300854 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300855
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200856 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300857
858 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300859}
860
Clint Taylor01527b32014-07-07 13:01:46 -0700861/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
862 This function only applicable when panel PM state is not to be tracked */
863static int edp_notify_handler(struct notifier_block *this, unsigned long code,
864 void *unused)
865{
866 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
867 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200868 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700869
Jani Nikula1853a9d2017-08-18 12:30:20 +0300870 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700871 return 0;
872
Ville Syrjälä773538e82014-09-04 14:54:56 +0300873 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300874
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100875 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300876 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200877 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300878 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300879
Imre Deak44cb7342016-08-10 14:07:29 +0300880 pp_ctrl_reg = PP_CONTROL(pipe);
881 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700882 pp_div = I915_READ(pp_div_reg);
883 pp_div &= PP_REFERENCE_DIVIDER_MASK;
884
885 /* 0x1F write to PP_DIV_REG sets max cycle delay */
886 I915_WRITE(pp_div_reg, pp_div | 0x1F);
887 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
888 msleep(intel_dp->panel_power_cycle_delay);
889 }
890
Ville Syrjälä773538e82014-09-04 14:54:56 +0300891 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300892
Clint Taylor01527b32014-07-07 13:01:46 -0700893 return 0;
894}
895
Daniel Vetter4be73782014-01-17 14:39:48 +0100896static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700897{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200898 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700899
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300900 lockdep_assert_held(&dev_priv->pps_mutex);
901
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100902 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300903 intel_dp->pps_pipe == INVALID_PIPE)
904 return false;
905
Jani Nikulabf13e812013-09-06 07:40:05 +0300906 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700907}
908
Daniel Vetter4be73782014-01-17 14:39:48 +0100909static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700910{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200911 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700912
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300913 lockdep_assert_held(&dev_priv->pps_mutex);
914
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100915 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300916 intel_dp->pps_pipe == INVALID_PIPE)
917 return false;
918
Ville Syrjälä773538e82014-09-04 14:54:56 +0300919 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700920}
921
Keith Packard9b984da2011-09-19 13:54:47 -0700922static void
923intel_dp_check_edp(struct intel_dp *intel_dp)
924{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200925 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700926
Jani Nikula1853a9d2017-08-18 12:30:20 +0300927 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700928 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700929
Daniel Vetter4be73782014-01-17 14:39:48 +0100930 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700931 WARN(1, "eDP powered off while attempting aux channel communication.\n");
932 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300933 I915_READ(_pp_stat_reg(intel_dp)),
934 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700935 }
936}
937
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938static uint32_t
939intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
940{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200941 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200942 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100943 uint32_t status;
944 bool done;
945
Daniel Vetteref04f002012-12-01 21:03:59 +0100946#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100947 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300948 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300949 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100950 else
Imre Deak713a6b662016-06-28 13:37:33 +0300951 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952 if (!done)
953 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
954 has_aux_irq);
955#undef C
956
957 return status;
958}
959
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200960static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000961{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200962 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000963
Ville Syrjäläa457f542016-03-02 17:22:17 +0200964 if (index)
965 return 0;
966
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000967 /*
968 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200969 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000970 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200971 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000972}
973
974static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
975{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200976 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000977
978 if (index)
979 return 0;
980
Ville Syrjäläa457f542016-03-02 17:22:17 +0200981 /*
982 * The clock divider is based off the cdclk or PCH rawclk, and would
983 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
984 * divide by 2000 and use that
985 */
Ville Syrjälä449059a2018-02-22 20:10:33 +0200986 if (intel_dp->aux_ch == AUX_CH_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200987 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200988 else
989 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000990}
991
992static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300993{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200994 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300995
Ville Syrjälä449059a2018-02-22 20:10:33 +0200996 if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300997 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100998 switch (index) {
999 case 0: return 63;
1000 case 1: return 72;
1001 default: return 0;
1002 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001003 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001004
1005 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001006}
1007
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001008static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1009{
1010 /*
1011 * SKL doesn't need us to program the AUX clock divider (Hardware will
1012 * derive the clock from CDCLK automatically). We still implement the
1013 * get_aux_clock_divider vfunc to plug-in into the existing code.
1014 */
1015 return index ? 0 : 1;
1016}
1017
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001018static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1019 bool has_aux_irq,
1020 int send_bytes,
1021 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001022{
1023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001024 struct drm_i915_private *dev_priv =
1025 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001026 uint32_t precharge, timeout;
1027
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001028 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001029 precharge = 3;
1030 else
1031 precharge = 5;
1032
James Ausmus8f5f63d2017-10-12 14:30:37 -07001033 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001034 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1035 else
1036 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1037
1038 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001039 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001040 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001041 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001042 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001043 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001044 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1045 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001046 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001047}
1048
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001049static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1050 bool has_aux_irq,
1051 int send_bytes,
1052 uint32_t unused)
1053{
1054 return DP_AUX_CH_CTL_SEND_BUSY |
1055 DP_AUX_CH_CTL_DONE |
1056 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1057 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001058 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001059 DP_AUX_CH_CTL_RECEIVE_ERROR |
1060 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001061 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001062 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1063}
1064
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001065static int
Ville Syrjäläf7606262018-02-22 20:10:34 +02001066intel_dp_aux_xfer(struct intel_dp *intel_dp,
1067 const uint8_t *send, int send_bytes,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001068 uint8_t *recv, int recv_size,
1069 u32 aux_send_ctl_flags)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001070{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001072 struct drm_i915_private *dev_priv =
1073 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001074 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001075 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001076 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001077 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001078 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001079 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001080 bool vdd;
1081
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001082 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1083 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1084 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1085
Ville Syrjälä773538e82014-09-04 14:54:56 +03001086 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001087
Ville Syrjälä72c35002014-08-18 22:16:00 +03001088 /*
1089 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1090 * In such cases we want to leave VDD enabled and it's up to upper layers
1091 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1092 * ourselves.
1093 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001094 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001095
1096 /* dp aux is extremely sensitive to irq latency, hence request the
1097 * lowest possible wakeup latency and so prevent the cpu from going into
1098 * deep sleep states.
1099 */
1100 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001101
Keith Packard9b984da2011-09-19 13:54:47 -07001102 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001103
Jesse Barnes11bee432011-08-01 15:02:20 -07001104 /* Try to wait for any previous AUX channel activity */
1105 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001106 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001107 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1108 break;
1109 msleep(1);
1110 }
1111
1112 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001113 static u32 last_status = -1;
1114 const u32 status = I915_READ(ch_ctl);
1115
1116 if (status != last_status) {
1117 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1118 status);
1119 last_status = status;
1120 }
1121
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001122 ret = -EBUSY;
1123 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001124 }
1125
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001126 /* Only 5 data registers! */
1127 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1128 ret = -E2BIG;
1129 goto out;
1130 }
1131
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001132 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Ville Syrjälä8159c792018-02-22 23:27:32 +02001133 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1134 has_aux_irq,
1135 send_bytes,
1136 aux_clock_divider);
1137
1138 send_ctl |= aux_send_ctl_flags;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001139
Chris Wilsonbc866252013-07-21 16:00:03 +01001140 /* Must try at least 3 times according to DP spec */
1141 for (try = 0; try < 5; try++) {
1142 /* Load the send data into the aux channel data registers */
1143 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001144 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001145 intel_dp_pack_aux(send + i,
1146 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001147
Chris Wilsonbc866252013-07-21 16:00:03 +01001148 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001149 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001150
Chris Wilsonbc866252013-07-21 16:00:03 +01001151 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001152
Chris Wilsonbc866252013-07-21 16:00:03 +01001153 /* Clear done status and any errors */
1154 I915_WRITE(ch_ctl,
1155 status |
1156 DP_AUX_CH_CTL_DONE |
1157 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1158 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001159
Todd Previte74ebf292015-04-15 08:38:41 -07001160 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1161 * 400us delay required for errors and timeouts
1162 * Timeout errors from the HW already meet this
1163 * requirement so skip to next iteration
1164 */
Dhinakaran Pandiyan3975f0a2018-02-23 14:15:20 -08001165 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1166 continue;
1167
Todd Previte74ebf292015-04-15 08:38:41 -07001168 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1169 usleep_range(400, 500);
1170 continue;
1171 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001172 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001173 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001174 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001175 }
1176
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001177 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001178 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001179 ret = -EBUSY;
1180 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001181 }
1182
Jim Bridee058c942015-05-27 10:21:48 -07001183done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001184 /* Check for timeout or receive error.
1185 * Timeouts occur when the sink is not connected
1186 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001187 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001188 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001189 ret = -EIO;
1190 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001191 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001192
1193 /* Timeouts occur when the device isn't connected, so they're
1194 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001195 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001196 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001197 ret = -ETIMEDOUT;
1198 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199 }
1200
1201 /* Unload any bytes sent back from the other side */
1202 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1203 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001204
1205 /*
1206 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1207 * We have no idea of what happened so we return -EBUSY so
1208 * drm layer takes care for the necessary retries.
1209 */
1210 if (recv_bytes == 0 || recv_bytes > 20) {
1211 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1212 recv_bytes);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001213 ret = -EBUSY;
1214 goto out;
1215 }
1216
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001217 if (recv_bytes > recv_size)
1218 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001219
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001220 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001221 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001222 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001223
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001224 ret = recv_bytes;
1225out:
1226 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1227
Jani Nikula884f19e2014-03-14 16:51:14 +02001228 if (vdd)
1229 edp_panel_vdd_off(intel_dp, false);
1230
Ville Syrjälä773538e82014-09-04 14:54:56 +03001231 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001232
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001233 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001234}
1235
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001236#define BARE_ADDRESS_SIZE 3
1237#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Ville Syrjälä32078b722018-02-22 23:28:02 +02001238
1239static void
1240intel_dp_aux_header(u8 txbuf[HEADER_SIZE],
1241 const struct drm_dp_aux_msg *msg)
1242{
1243 txbuf[0] = (msg->request << 4) | ((msg->address >> 16) & 0xf);
1244 txbuf[1] = (msg->address >> 8) & 0xff;
1245 txbuf[2] = msg->address & 0xff;
1246 txbuf[3] = msg->size - 1;
1247}
1248
Jani Nikula9d1a1032014-03-14 16:51:15 +02001249static ssize_t
1250intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001251{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001252 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1253 uint8_t txbuf[20], rxbuf[20];
1254 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001255 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001256
Ville Syrjälä32078b722018-02-22 23:28:02 +02001257 intel_dp_aux_header(txbuf, msg);
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001258
Jani Nikula9d1a1032014-03-14 16:51:15 +02001259 switch (msg->request & ~DP_AUX_I2C_MOT) {
1260 case DP_AUX_NATIVE_WRITE:
1261 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001262 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001263 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001264 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001265
Jani Nikula9d1a1032014-03-14 16:51:15 +02001266 if (WARN_ON(txsize > 20))
1267 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001268
Ville Syrjälädd788092016-07-28 17:55:04 +03001269 WARN_ON(!msg->buffer != !msg->size);
1270
Imre Deakd81a67c2016-01-29 14:52:26 +02001271 if (msg->buffer)
1272 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001273
Ville Syrjäläf7606262018-02-22 20:10:34 +02001274 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001275 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001276 if (ret > 0) {
1277 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001278
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001279 if (ret > 1) {
1280 /* Number of bytes written in a short write. */
1281 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1282 } else {
1283 /* Return payload size. */
1284 ret = msg->size;
1285 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001286 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001287 break;
1288
1289 case DP_AUX_NATIVE_READ:
1290 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001291 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001292 rxsize = msg->size + 1;
1293
1294 if (WARN_ON(rxsize > 20))
1295 return -E2BIG;
1296
Ville Syrjäläf7606262018-02-22 20:10:34 +02001297 ret = intel_dp_aux_xfer(intel_dp, txbuf, txsize,
Ville Syrjälä8159c792018-02-22 23:27:32 +02001298 rxbuf, rxsize, 0);
Jani Nikula9d1a1032014-03-14 16:51:15 +02001299 if (ret > 0) {
1300 msg->reply = rxbuf[0] >> 4;
1301 /*
1302 * Assume happy day, and copy the data. The caller is
1303 * expected to check msg->reply before touching it.
1304 *
1305 * Return payload size.
1306 */
1307 ret--;
1308 memcpy(msg->buffer, rxbuf + 1, ret);
1309 }
1310 break;
1311
1312 default:
1313 ret = -EINVAL;
1314 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001315 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001316
Jani Nikula9d1a1032014-03-14 16:51:15 +02001317 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001318}
1319
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001320static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001321{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001322 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1323 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1324 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001325 const struct ddi_vbt_port_info *info =
1326 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001327 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001328
1329 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001330 aux_ch = (enum aux_ch) port;
1331
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001332 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001333 aux_ch_name(aux_ch), port_name(port));
1334 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001335 }
1336
1337 switch (info->alternate_aux_channel) {
1338 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001339 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001340 break;
1341 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001342 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001343 break;
1344 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001345 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001346 break;
1347 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001348 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001349 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001350 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001351 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001352 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001353 default:
1354 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001355 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001356 break;
1357 }
1358
1359 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001360 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001361
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001362 return aux_ch;
1363}
1364
1365static enum intel_display_power_domain
1366intel_aux_power_domain(struct intel_dp *intel_dp)
1367{
1368 switch (intel_dp->aux_ch) {
1369 case AUX_CH_A:
1370 return POWER_DOMAIN_AUX_A;
1371 case AUX_CH_B:
1372 return POWER_DOMAIN_AUX_B;
1373 case AUX_CH_C:
1374 return POWER_DOMAIN_AUX_C;
1375 case AUX_CH_D:
1376 return POWER_DOMAIN_AUX_D;
1377 case AUX_CH_F:
1378 return POWER_DOMAIN_AUX_F;
1379 default:
1380 MISSING_CASE(intel_dp->aux_ch);
1381 return POWER_DOMAIN_AUX_A;
1382 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001383}
1384
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001385static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001386{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001387 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1388 enum aux_ch aux_ch = intel_dp->aux_ch;
1389
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001390 switch (aux_ch) {
1391 case AUX_CH_B:
1392 case AUX_CH_C:
1393 case AUX_CH_D:
1394 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001395 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001396 MISSING_CASE(aux_ch);
1397 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001398 }
1399}
1400
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001401static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001402{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001403 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1404 enum aux_ch aux_ch = intel_dp->aux_ch;
1405
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001406 switch (aux_ch) {
1407 case AUX_CH_B:
1408 case AUX_CH_C:
1409 case AUX_CH_D:
1410 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001411 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001412 MISSING_CASE(aux_ch);
1413 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001414 }
1415}
1416
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001417static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001418{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001419 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1420 enum aux_ch aux_ch = intel_dp->aux_ch;
1421
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001422 switch (aux_ch) {
1423 case AUX_CH_A:
1424 return DP_AUX_CH_CTL(aux_ch);
1425 case AUX_CH_B:
1426 case AUX_CH_C:
1427 case AUX_CH_D:
1428 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001429 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001430 MISSING_CASE(aux_ch);
1431 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001432 }
1433}
1434
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001435static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001436{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001437 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1438 enum aux_ch aux_ch = intel_dp->aux_ch;
1439
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001440 switch (aux_ch) {
1441 case AUX_CH_A:
1442 return DP_AUX_CH_DATA(aux_ch, index);
1443 case AUX_CH_B:
1444 case AUX_CH_C:
1445 case AUX_CH_D:
1446 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001447 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001448 MISSING_CASE(aux_ch);
1449 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001450 }
1451}
1452
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001453static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001454{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001455 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1456 enum aux_ch aux_ch = intel_dp->aux_ch;
1457
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001458 switch (aux_ch) {
1459 case AUX_CH_A:
1460 case AUX_CH_B:
1461 case AUX_CH_C:
1462 case AUX_CH_D:
1463 case AUX_CH_F:
1464 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001465 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001466 MISSING_CASE(aux_ch);
1467 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001468 }
1469}
1470
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001471static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001472{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001473 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1474 enum aux_ch aux_ch = intel_dp->aux_ch;
1475
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001476 switch (aux_ch) {
1477 case AUX_CH_A:
1478 case AUX_CH_B:
1479 case AUX_CH_C:
1480 case AUX_CH_D:
1481 case AUX_CH_F:
1482 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001483 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001484 MISSING_CASE(aux_ch);
1485 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001486 }
1487}
1488
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001489static void
1490intel_dp_aux_fini(struct intel_dp *intel_dp)
1491{
1492 kfree(intel_dp->aux.name);
1493}
1494
1495static void
1496intel_dp_aux_init(struct intel_dp *intel_dp)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001497{
1498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001499 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1500
1501 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1502 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001503
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001504 if (INTEL_GEN(dev_priv) >= 9) {
1505 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1506 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1507 } else if (HAS_PCH_SPLIT(dev_priv)) {
1508 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1509 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1510 } else {
1511 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1512 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1513 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001514
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001515 if (INTEL_GEN(dev_priv) >= 9)
1516 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1517 else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1518 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1519 else if (HAS_PCH_SPLIT(dev_priv))
1520 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1521 else
1522 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001523
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001524 if (INTEL_GEN(dev_priv) >= 9)
1525 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1526 else
1527 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001528
Chris Wilson7a418e32016-06-24 14:00:14 +01001529 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001530
Chris Wilson7a418e32016-06-24 14:00:14 +01001531 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001532 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1533 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001534 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535}
1536
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001537bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301538{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001539 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001540
Jani Nikulafc603ca2017-10-09 12:29:58 +03001541 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301542}
1543
Daniel Vetter0e503382014-07-04 11:26:04 -03001544static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001545intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001546 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001547{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001548 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001549 const struct dp_link_dpll *divisor = NULL;
1550 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001551
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001552 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001553 divisor = gen4_dpll;
1554 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001555 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001556 divisor = pch_dpll;
1557 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001558 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001559 divisor = chv_dpll;
1560 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001561 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001562 divisor = vlv_dpll;
1563 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001564 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001565
1566 if (divisor && count) {
1567 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001568 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001569 pipe_config->dpll = divisor[i].dpll;
1570 pipe_config->clock_set = true;
1571 break;
1572 }
1573 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001574 }
1575}
1576
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001577static void snprintf_int_array(char *str, size_t len,
1578 const int *array, int nelem)
1579{
1580 int i;
1581
1582 str[0] = '\0';
1583
1584 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001585 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001586 if (r >= len)
1587 return;
1588 str += r;
1589 len -= r;
1590 }
1591}
1592
1593static void intel_dp_print_rates(struct intel_dp *intel_dp)
1594{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001595 char str[128]; /* FIXME: too big for stack? */
1596
1597 if ((drm_debug & DRM_UT_KMS) == 0)
1598 return;
1599
Jani Nikula55cfc582017-03-28 17:59:04 +03001600 snprintf_int_array(str, sizeof(str),
1601 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001602 DRM_DEBUG_KMS("source rates: %s\n", str);
1603
Jani Nikula68f357c2017-03-28 17:59:05 +03001604 snprintf_int_array(str, sizeof(str),
1605 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001606 DRM_DEBUG_KMS("sink rates: %s\n", str);
1607
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001608 snprintf_int_array(str, sizeof(str),
1609 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001610 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001611}
1612
Ville Syrjälä50fec212015-03-12 17:10:34 +02001613int
1614intel_dp_max_link_rate(struct intel_dp *intel_dp)
1615{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001616 int len;
1617
Jani Nikulae6c0c642017-04-06 16:44:12 +03001618 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001619 if (WARN_ON(len <= 0))
1620 return 162000;
1621
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001622 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001623}
1624
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001625int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1626{
Jani Nikula8001b752017-03-28 17:59:03 +03001627 int i = intel_dp_rate_index(intel_dp->sink_rates,
1628 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001629
1630 if (WARN_ON(i < 0))
1631 i = 0;
1632
1633 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001634}
1635
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001636void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1637 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001638{
Jani Nikula68f357c2017-03-28 17:59:05 +03001639 /* eDP 1.4 rate select method. */
1640 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001641 *link_bw = 0;
1642 *rate_select =
1643 intel_dp_rate_select(intel_dp, port_clock);
1644 } else {
1645 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1646 *rate_select = 0;
1647 }
1648}
1649
Jani Nikulaf580bea2016-09-15 16:28:52 +03001650static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1651 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001652{
Jani Nikulaef326592018-04-26 11:25:27 +03001653 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1654 struct intel_connector *intel_connector = intel_dp->attached_connector;
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001655 int bpp, bpc;
1656
1657 bpp = pipe_config->pipe_bpp;
1658 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1659
1660 if (bpc > 0)
1661 bpp = min(bpp, 3*bpc);
1662
Manasi Navare611032b2017-01-24 08:21:49 -08001663 /* For DP Compliance we override the computed bpp for the pipe */
1664 if (intel_dp->compliance.test_data.bpc != 0) {
1665 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1666 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1667 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1668 pipe_config->pipe_bpp);
1669 }
Jani Nikulaef326592018-04-26 11:25:27 +03001670
1671 if (intel_dp_is_edp(intel_dp)) {
1672 /* Get bpp from vbt only for panels that dont have bpp in edid */
1673 if (intel_connector->base.display_info.bpc == 0 &&
1674 dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp) {
1675 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1676 dev_priv->vbt.edp.bpp);
1677 bpp = dev_priv->vbt.edp.bpp;
1678 }
1679 }
1680
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001681 return bpp;
1682}
1683
Jim Bridedc911f52017-08-09 12:48:53 -07001684static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1685 struct drm_display_mode *m2)
1686{
1687 bool bres = false;
1688
1689 if (m1 && m2)
1690 bres = (m1->hdisplay == m2->hdisplay &&
1691 m1->hsync_start == m2->hsync_start &&
1692 m1->hsync_end == m2->hsync_end &&
1693 m1->htotal == m2->htotal &&
1694 m1->vdisplay == m2->vdisplay &&
1695 m1->vsync_start == m2->vsync_start &&
1696 m1->vsync_end == m2->vsync_end &&
1697 m1->vtotal == m2->vtotal);
1698 return bres;
1699}
1700
Jani Nikula981a63e2018-04-26 11:25:26 +03001701static bool
1702intel_dp_compute_link_config(struct intel_encoder *encoder,
1703 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001704{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001705 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001706 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001707 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001708 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001709 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Jani Nikula56071a22014-05-06 14:56:52 +03001710 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301711 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001712 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001713 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001714 int common_len;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001715 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001716 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301717
1718 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001719 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301720
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001721 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
Manasi Navareda15f7c2017-01-24 08:16:34 -08001723 /* Use values requested by Compliance Test Request */
1724 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001725 int index;
1726
Manasi Navare140ef132017-06-08 13:41:03 -07001727 /* Validate the compliance test data since max values
1728 * might have changed due to link train fallback.
1729 */
1730 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1731 intel_dp->compliance.test_lane_count)) {
1732 index = intel_dp_rate_index(intel_dp->common_rates,
1733 intel_dp->num_common_rates,
1734 intel_dp->compliance.test_link_rate);
1735 if (index >= 0)
1736 min_clock = max_clock = index;
1737 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1738 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001739 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001740 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301741 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001742 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001743 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001744
Daniel Vetter36008362013-03-27 00:44:59 +01001745 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1746 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001747 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001748 if (intel_dp_is_edp(intel_dp)) {
Jani Nikula344c5bb2014-09-09 11:25:13 +03001749 /*
1750 * Use the maximum clock and number of lanes the eDP panel
1751 * advertizes being capable of. The panels are generally
1752 * designed to support only a single clock and lane
1753 * configuration, and typically these values correspond to the
1754 * native resolution of the panel.
1755 */
1756 min_lane_count = max_lane_count;
1757 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001758 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001759
Daniel Vetter36008362013-03-27 00:44:59 +01001760 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001761 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1762 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001763
Dave Airliec6930992014-07-14 11:04:39 +10001764 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301765 for (lane_count = min_lane_count;
1766 lane_count <= max_lane_count;
1767 lane_count <<= 1) {
1768
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001769 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001770 link_avail = intel_dp_max_data_rate(link_clock,
1771 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001772
Daniel Vetter36008362013-03-27 00:44:59 +01001773 if (mode_rate <= link_avail) {
1774 goto found;
1775 }
1776 }
1777 }
1778 }
1779
1780 return false;
1781
1782found:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001783 pipe_config->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001784 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001785 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001786
Jani Nikuladd519412018-04-26 11:25:25 +03001787 DRM_DEBUG_KMS("DP lane count %d clock %d bpp %d\n",
1788 pipe_config->lane_count, pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001789 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1790 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791
Jani Nikula981a63e2018-04-26 11:25:26 +03001792 return true;
1793}
1794
1795bool
1796intel_dp_compute_config(struct intel_encoder *encoder,
1797 struct intel_crtc_state *pipe_config,
1798 struct drm_connector_state *conn_state)
1799{
1800 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1801 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1802 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1803 enum port port = encoder->port;
1804 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1805 struct intel_connector *intel_connector = intel_dp->attached_connector;
1806 struct intel_digital_connector_state *intel_conn_state =
1807 to_intel_digital_connector_state(conn_state);
1808 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1809 DP_DPCD_QUIRK_LIMITED_M_N);
1810
1811 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1812 pipe_config->has_pch_encoder = true;
1813
1814 pipe_config->has_drrs = false;
1815 if (IS_G4X(dev_priv) || port == PORT_A)
1816 pipe_config->has_audio = false;
1817 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
1818 pipe_config->has_audio = intel_dp->has_audio;
1819 else
1820 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
1821
1822 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1823 struct drm_display_mode *panel_mode =
1824 intel_connector->panel.alt_fixed_mode;
1825 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1826
1827 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1828 panel_mode = intel_connector->panel.fixed_mode;
1829
1830 drm_mode_debug_printmodeline(panel_mode);
1831
1832 intel_fixed_panel_mode(panel_mode, adjusted_mode);
1833
1834 if (INTEL_GEN(dev_priv) >= 9) {
1835 int ret;
1836
1837 ret = skl_update_scaler_crtc(pipe_config);
1838 if (ret)
1839 return ret;
1840 }
1841
1842 if (HAS_GMCH_DISPLAY(dev_priv))
1843 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1844 conn_state->scaling_mode);
1845 else
1846 intel_pch_panel_fitting(intel_crtc, pipe_config,
1847 conn_state->scaling_mode);
1848 }
1849
1850 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1851 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1852 return false;
1853
1854 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1855 return false;
1856
1857 if (!intel_dp_compute_link_config(encoder, pipe_config))
1858 return false;
1859
1860 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1861 /*
1862 * See:
1863 * CEA-861-E - 5.1 Default Encoding Parameters
1864 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1865 */
1866 pipe_config->limited_color_range =
1867 pipe_config->pipe_bpp != 18 &&
1868 drm_default_rgb_quant_range(adjusted_mode) ==
1869 HDMI_QUANTIZATION_RANGE_LIMITED;
1870 } else {
1871 pipe_config->limited_color_range =
1872 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1873 }
1874
1875 intel_link_compute_m_n(pipe_config->pipe_bpp, pipe_config->lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001876 adjusted_mode->crtc_clock,
1877 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001878 &pipe_config->dp_m_n,
1879 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001880
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301881 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301882 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001883 pipe_config->has_drrs = true;
Jani Nikula981a63e2018-04-26 11:25:26 +03001884 intel_link_compute_m_n(pipe_config->pipe_bpp,
1885 pipe_config->lane_count,
1886 intel_connector->panel.downclock_mode->clock,
1887 pipe_config->port_clock,
1888 &pipe_config->dp_m2_n2,
1889 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301890 }
1891
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001892 /*
1893 * DPLL0 VCO may need to be adjusted to get the correct
1894 * clock for eDP. This will affect cdclk as well.
1895 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001896 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001897 int vco;
1898
1899 switch (pipe_config->port_clock / 2) {
1900 case 108000:
1901 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001902 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001903 break;
1904 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001905 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001906 break;
1907 }
1908
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001909 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001910 }
1911
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001912 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001913 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001914
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001915 intel_psr_compute_config(intel_dp, pipe_config);
1916
Daniel Vetter36008362013-03-27 00:44:59 +01001917 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918}
1919
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001920void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001921 int link_rate, uint8_t lane_count,
1922 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001923{
Ville Syrjäläedb2e532018-01-17 21:21:49 +02001924 intel_dp->link_trained = false;
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001925 intel_dp->link_rate = link_rate;
1926 intel_dp->lane_count = lane_count;
1927 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001928}
1929
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001930static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001931 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001933 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001934 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001935 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001936 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001937 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001939 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1940 pipe_config->lane_count,
1941 intel_crtc_has_type(pipe_config,
1942 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001943
Keith Packard417e8222011-11-01 19:54:11 -07001944 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001945 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001946 *
1947 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001948 * SNB CPU
1949 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001950 * CPT PCH
1951 *
1952 * IBX PCH and CPU are the same for almost everything,
1953 * except that the CPU DP PLL is configured in this
1954 * register
1955 *
1956 * CPT PCH is quite different, having many bits moved
1957 * to the TRANS_DP_CTL register instead. That
1958 * configuration happens (oddly) in ironlake_pch_enable
1959 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001960
Keith Packard417e8222011-11-01 19:54:11 -07001961 /* Preserve the BIOS-computed detected bit. This is
1962 * supposed to be read-only.
1963 */
1964 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965
Keith Packard417e8222011-11-01 19:54:11 -07001966 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001967 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001968 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001969
Keith Packard417e8222011-11-01 19:54:11 -07001970 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001971
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001972 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001973 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1974 intel_dp->DP |= DP_SYNC_HS_HIGH;
1975 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1976 intel_dp->DP |= DP_SYNC_VS_HIGH;
1977 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1978
Jani Nikula6aba5b62013-10-04 15:08:10 +03001979 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001980 intel_dp->DP |= DP_ENHANCED_FRAMING;
1981
Daniel Vetter7c62a162013-06-01 17:16:20 +02001982 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001983 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001984 u32 trans_dp;
1985
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001986 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001987
1988 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1989 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1990 trans_dp |= TRANS_DP_ENH_FRAMING;
1991 else
1992 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1993 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001994 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001995 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001996 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001997
1998 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1999 intel_dp->DP |= DP_SYNC_HS_HIGH;
2000 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
2001 intel_dp->DP |= DP_SYNC_VS_HIGH;
2002 intel_dp->DP |= DP_LINK_TRAIN_OFF;
2003
Jani Nikula6aba5b62013-10-04 15:08:10 +03002004 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07002005 intel_dp->DP |= DP_ENHANCED_FRAMING;
2006
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002007 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002008 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002009 else if (crtc->pipe == PIPE_B)
2010 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002011 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002012}
2013
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02002014#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
2015#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07002016
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02002017#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
2018#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07002019
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02002020#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
2021#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07002022
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002023static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002024
Daniel Vetter4be73782014-01-17 14:39:48 +01002025static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07002026 u32 mask,
2027 u32 value)
2028{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002029 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002030 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002031
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002032 lockdep_assert_held(&dev_priv->pps_mutex);
2033
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002034 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002035
Jani Nikulabf13e812013-09-06 07:40:05 +03002036 pp_stat_reg = _pp_stat_reg(intel_dp);
2037 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002038
2039 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002040 mask, value,
2041 I915_READ(pp_stat_reg),
2042 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002043
Chris Wilson9036ff02016-06-30 15:33:09 +01002044 if (intel_wait_for_register(dev_priv,
2045 pp_stat_reg, mask, value,
2046 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002047 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002048 I915_READ(pp_stat_reg),
2049 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002050
2051 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002052}
2053
Daniel Vetter4be73782014-01-17 14:39:48 +01002054static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002055{
2056 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002057 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002058}
2059
Daniel Vetter4be73782014-01-17 14:39:48 +01002060static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002061{
Keith Packardbd943152011-09-18 23:09:52 -07002062 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002063 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002064}
Keith Packardbd943152011-09-18 23:09:52 -07002065
Daniel Vetter4be73782014-01-17 14:39:48 +01002066static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002067{
Abhay Kumard28d4732016-01-22 17:39:04 -08002068 ktime_t panel_power_on_time;
2069 s64 panel_power_off_duration;
2070
Keith Packard99ea7122011-11-01 19:57:50 -07002071 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002072
Abhay Kumard28d4732016-01-22 17:39:04 -08002073 /* take the difference of currrent time and panel power off time
2074 * and then make panel wait for t11_t12 if needed. */
2075 panel_power_on_time = ktime_get_boottime();
2076 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2077
Paulo Zanonidce56b32013-12-19 14:29:40 -02002078 /* When we disable the VDD override bit last we have to do the manual
2079 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002080 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2081 wait_remaining_ms_from_jiffies(jiffies,
2082 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002083
Daniel Vetter4be73782014-01-17 14:39:48 +01002084 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002085}
Keith Packardbd943152011-09-18 23:09:52 -07002086
Daniel Vetter4be73782014-01-17 14:39:48 +01002087static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002088{
2089 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2090 intel_dp->backlight_on_delay);
2091}
2092
Daniel Vetter4be73782014-01-17 14:39:48 +01002093static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002094{
2095 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2096 intel_dp->backlight_off_delay);
2097}
Keith Packard99ea7122011-11-01 19:57:50 -07002098
Keith Packard832dd3c2011-11-01 19:34:06 -07002099/* Read the current pp_control value, unlocking the register if it
2100 * is locked
2101 */
2102
Jesse Barnes453c5422013-03-28 09:55:41 -07002103static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002104{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002105 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002106 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002107
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002108 lockdep_assert_held(&dev_priv->pps_mutex);
2109
Jani Nikulabf13e812013-09-06 07:40:05 +03002110 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002111 if (WARN_ON(!HAS_DDI(dev_priv) &&
2112 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302113 control &= ~PANEL_UNLOCK_MASK;
2114 control |= PANEL_UNLOCK_REGS;
2115 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002116 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002117}
2118
Ville Syrjälä951468f2014-09-04 14:55:31 +03002119/*
2120 * Must be paired with edp_panel_vdd_off().
2121 * Must hold pps_mutex around the whole on/off sequence.
2122 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2123 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002124static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002125{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002126 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002127 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002128 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002129 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002130 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002131
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002132 lockdep_assert_held(&dev_priv->pps_mutex);
2133
Jani Nikula1853a9d2017-08-18 12:30:20 +03002134 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002135 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002136
Egbert Eich2c623c12014-11-25 12:54:57 +01002137 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002138 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002139
Daniel Vetter4be73782014-01-17 14:39:48 +01002140 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002141 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002142
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002143 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002144
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002145 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002146 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002147
Daniel Vetter4be73782014-01-17 14:39:48 +01002148 if (!edp_have_panel_power(intel_dp))
2149 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002150
Jesse Barnes453c5422013-03-28 09:55:41 -07002151 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002152 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002153
Jani Nikulabf13e812013-09-06 07:40:05 +03002154 pp_stat_reg = _pp_stat_reg(intel_dp);
2155 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002156
2157 I915_WRITE(pp_ctrl_reg, pp);
2158 POSTING_READ(pp_ctrl_reg);
2159 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2160 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002161 /*
2162 * If the panel wasn't on, delay before accessing aux channel
2163 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002164 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002165 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002166 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002167 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002168 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002169
2170 return need_to_disable;
2171}
2172
Ville Syrjälä951468f2014-09-04 14:55:31 +03002173/*
2174 * Must be paired with intel_edp_panel_vdd_off() or
2175 * intel_edp_panel_off().
2176 * Nested calls to these functions are not allowed since
2177 * we drop the lock. Caller must use some higher level
2178 * locking to prevent nested calls from other threads.
2179 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002180void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002181{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002182 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002183
Jani Nikula1853a9d2017-08-18 12:30:20 +03002184 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002185 return;
2186
Ville Syrjälä773538e82014-09-04 14:54:56 +03002187 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002188 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002189 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002190
Rob Clarke2c719b2014-12-15 13:56:32 -05002191 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002192 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002193}
2194
Daniel Vetter4be73782014-01-17 14:39:48 +01002195static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002196{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002197 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002198 struct intel_digital_port *intel_dig_port =
2199 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002200 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002201 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002202
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002203 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002204
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002205 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002206
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002207 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002208 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002209
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002210 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002211 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002212
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002213 pp = ironlake_get_pp_control(intel_dp);
2214 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002215
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002216 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2217 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002218
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002219 I915_WRITE(pp_ctrl_reg, pp);
2220 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002221
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002222 /* Make sure sequencer is idle before allowing subsequent activity */
2223 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2224 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002225
Imre Deak5a162e22016-08-10 14:07:30 +03002226 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002227 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002228
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002229 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002230}
2231
Daniel Vetter4be73782014-01-17 14:39:48 +01002232static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002233{
2234 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2235 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002236
Ville Syrjälä773538e82014-09-04 14:54:56 +03002237 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002238 if (!intel_dp->want_panel_vdd)
2239 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002240 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002241}
2242
Imre Deakaba86892014-07-30 15:57:31 +03002243static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2244{
2245 unsigned long delay;
2246
2247 /*
2248 * Queue the timer to fire a long time from now (relative to the power
2249 * down delay) to keep the panel power up across a sequence of
2250 * operations.
2251 */
2252 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2253 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2254}
2255
Ville Syrjälä951468f2014-09-04 14:55:31 +03002256/*
2257 * Must be paired with edp_panel_vdd_on().
2258 * Must hold pps_mutex around the whole on/off sequence.
2259 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2260 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002261static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002262{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002263 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002264
2265 lockdep_assert_held(&dev_priv->pps_mutex);
2266
Jani Nikula1853a9d2017-08-18 12:30:20 +03002267 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002268 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002269
Rob Clarke2c719b2014-12-15 13:56:32 -05002270 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002271 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002272
Keith Packardbd943152011-09-18 23:09:52 -07002273 intel_dp->want_panel_vdd = false;
2274
Imre Deakaba86892014-07-30 15:57:31 +03002275 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002276 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002277 else
2278 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002279}
2280
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002281static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002282{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002283 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002284 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002285 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002286
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002287 lockdep_assert_held(&dev_priv->pps_mutex);
2288
Jani Nikula1853a9d2017-08-18 12:30:20 +03002289 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002290 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002291
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002292 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002293 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002294
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002295 if (WARN(edp_have_panel_power(intel_dp),
2296 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002297 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002298 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002299
Daniel Vetter4be73782014-01-17 14:39:48 +01002300 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002301
Jani Nikulabf13e812013-09-06 07:40:05 +03002302 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002303 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002304 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002305 /* ILK workaround: disable reset around power sequence */
2306 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002307 I915_WRITE(pp_ctrl_reg, pp);
2308 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002309 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002310
Imre Deak5a162e22016-08-10 14:07:30 +03002311 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002312 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002313 pp |= PANEL_POWER_RESET;
2314
Jesse Barnes453c5422013-03-28 09:55:41 -07002315 I915_WRITE(pp_ctrl_reg, pp);
2316 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002317
Daniel Vetter4be73782014-01-17 14:39:48 +01002318 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002319 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002320
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002321 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002322 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002323 I915_WRITE(pp_ctrl_reg, pp);
2324 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002325 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002326}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002327
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002328void intel_edp_panel_on(struct intel_dp *intel_dp)
2329{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002330 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002331 return;
2332
2333 pps_lock(intel_dp);
2334 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002335 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002336}
2337
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002338
2339static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002340{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002341 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002342 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002343 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002344
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002345 lockdep_assert_held(&dev_priv->pps_mutex);
2346
Jani Nikula1853a9d2017-08-18 12:30:20 +03002347 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002348 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002349
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002350 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002351 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002352
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002353 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002354 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002355
Jesse Barnes453c5422013-03-28 09:55:41 -07002356 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002357 /* We need to switch off panel power _and_ force vdd, for otherwise some
2358 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002359 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002360 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002361
Jani Nikulabf13e812013-09-06 07:40:05 +03002362 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002363
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002364 intel_dp->want_panel_vdd = false;
2365
Jesse Barnes453c5422013-03-28 09:55:41 -07002366 I915_WRITE(pp_ctrl_reg, pp);
2367 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002368
Daniel Vetter4be73782014-01-17 14:39:48 +01002369 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002370 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002371
2372 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002373 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002374}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002375
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002376void intel_edp_panel_off(struct intel_dp *intel_dp)
2377{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002378 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002379 return;
2380
2381 pps_lock(intel_dp);
2382 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002383 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002384}
2385
Jani Nikula1250d102014-08-12 17:11:39 +03002386/* Enable backlight in the panel power control. */
2387static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002388{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002389 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002390 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002391 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002392
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002393 /*
2394 * If we enable the backlight right away following a panel power
2395 * on, we may see slight flicker as the panel syncs with the eDP
2396 * link. So delay a bit to make sure the image is solid before
2397 * allowing it to appear.
2398 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002399 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002400
Ville Syrjälä773538e82014-09-04 14:54:56 +03002401 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002402
Jesse Barnes453c5422013-03-28 09:55:41 -07002403 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002404 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002405
Jani Nikulabf13e812013-09-06 07:40:05 +03002406 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002407
2408 I915_WRITE(pp_ctrl_reg, pp);
2409 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002410
Ville Syrjälä773538e82014-09-04 14:54:56 +03002411 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002412}
2413
Jani Nikula1250d102014-08-12 17:11:39 +03002414/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002415void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2416 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002417{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002418 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2419
Jani Nikula1853a9d2017-08-18 12:30:20 +03002420 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002421 return;
2422
2423 DRM_DEBUG_KMS("\n");
2424
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002425 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002426 _intel_edp_backlight_on(intel_dp);
2427}
2428
2429/* Disable backlight in the panel power control. */
2430static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002431{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002432 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002433 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002434 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002435
Jani Nikula1853a9d2017-08-18 12:30:20 +03002436 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002437 return;
2438
Ville Syrjälä773538e82014-09-04 14:54:56 +03002439 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002440
Jesse Barnes453c5422013-03-28 09:55:41 -07002441 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002442 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002443
Jani Nikulabf13e812013-09-06 07:40:05 +03002444 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002445
2446 I915_WRITE(pp_ctrl_reg, pp);
2447 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002448
Ville Syrjälä773538e82014-09-04 14:54:56 +03002449 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002450
Paulo Zanonidce56b32013-12-19 14:29:40 -02002451 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002452 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002453}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002454
Jani Nikula1250d102014-08-12 17:11:39 +03002455/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002456void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002457{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002458 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2459
Jani Nikula1853a9d2017-08-18 12:30:20 +03002460 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002461 return;
2462
2463 DRM_DEBUG_KMS("\n");
2464
2465 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002466 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002467}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002468
Jani Nikula73580fb72014-08-12 17:11:41 +03002469/*
2470 * Hook for controlling the panel power control backlight through the bl_power
2471 * sysfs attribute. Take care to handle multiple calls.
2472 */
2473static void intel_edp_backlight_power(struct intel_connector *connector,
2474 bool enable)
2475{
2476 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002477 bool is_enabled;
2478
Ville Syrjälä773538e82014-09-04 14:54:56 +03002479 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002480 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002481 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002482
2483 if (is_enabled == enable)
2484 return;
2485
Jani Nikula23ba9372014-08-27 14:08:43 +03002486 DRM_DEBUG_KMS("panel power control backlight %s\n",
2487 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002488
2489 if (enable)
2490 _intel_edp_backlight_on(intel_dp);
2491 else
2492 _intel_edp_backlight_off(intel_dp);
2493}
2494
Ville Syrjälä64e10772015-10-29 21:26:01 +02002495static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2496{
2497 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2498 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2499 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2500
2501 I915_STATE_WARN(cur_state != state,
2502 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002503 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002504 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002505}
2506#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2507
2508static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2509{
2510 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2511
2512 I915_STATE_WARN(cur_state != state,
2513 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002514 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002515}
2516#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2517#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2518
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002519static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002520 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002521{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002522 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002523 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002524
Ville Syrjälä64e10772015-10-29 21:26:01 +02002525 assert_pipe_disabled(dev_priv, crtc->pipe);
2526 assert_dp_port_disabled(intel_dp);
2527 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002528
Ville Syrjäläabfce942015-10-29 21:26:03 +02002529 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002530 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002531
2532 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2533
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002534 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002535 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2536 else
2537 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2538
2539 I915_WRITE(DP_A, intel_dp->DP);
2540 POSTING_READ(DP_A);
2541 udelay(500);
2542
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002543 /*
2544 * [DevILK] Work around required when enabling DP PLL
2545 * while a pipe is enabled going to FDI:
2546 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2547 * 2. Program DP PLL enable
2548 */
2549 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002550 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002551
Daniel Vetter07679352012-09-06 22:15:42 +02002552 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002553
Daniel Vetter07679352012-09-06 22:15:42 +02002554 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002555 POSTING_READ(DP_A);
2556 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002557}
2558
Ville Syrjäläadc10302017-10-31 22:51:14 +02002559static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2560 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002561{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002562 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002563 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002564
Ville Syrjälä64e10772015-10-29 21:26:01 +02002565 assert_pipe_disabled(dev_priv, crtc->pipe);
2566 assert_dp_port_disabled(intel_dp);
2567 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002568
Ville Syrjäläabfce942015-10-29 21:26:03 +02002569 DRM_DEBUG_KMS("disabling eDP PLL\n");
2570
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002571 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002572
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002573 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002574 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002575 udelay(200);
2576}
2577
Ville Syrjälä857c4162017-10-27 12:45:23 +03002578static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2579{
2580 /*
2581 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2582 * be capable of signalling downstream hpd with a long pulse.
2583 * Whether or not that means D3 is safe to use is not clear,
2584 * but let's assume so until proven otherwise.
2585 *
2586 * FIXME should really check all downstream ports...
2587 */
2588 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2589 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2590 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2591}
2592
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002593/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002594void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002595{
2596 int ret, i;
2597
2598 /* Should have a valid DPCD by this point */
2599 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2600 return;
2601
2602 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002603 if (downstream_hpd_needs_d0(intel_dp))
2604 return;
2605
Jani Nikula9d1a1032014-03-14 16:51:15 +02002606 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2607 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002608 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002609 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2610
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002611 /*
2612 * When turning on, we need to retry for 1ms to give the sink
2613 * time to wake up.
2614 */
2615 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002616 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2617 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002618 if (ret == 1)
2619 break;
2620 msleep(1);
2621 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002622
2623 if (ret == 1 && lspcon->active)
2624 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002625 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002626
2627 if (ret != 1)
2628 DRM_DEBUG_KMS("failed to %s sink power state\n",
2629 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002630}
2631
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002632static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2633 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002634{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002635 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002636 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002637 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002638 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002639 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002640
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002641 if (!intel_display_power_get_if_enabled(dev_priv,
2642 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002643 return false;
2644
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002645 ret = false;
2646
Imre Deak6d129be2014-03-05 16:20:54 +02002647 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002648
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002649 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002650 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002651
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002652 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002653 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002654 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002655 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002656
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002657 for_each_pipe(dev_priv, p) {
2658 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2659 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2660 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002661 ret = true;
2662
2663 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002664 }
2665 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002666
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002667 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002668 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002669 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002670 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2671 } else {
2672 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002673 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002674
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002675 ret = true;
2676
2677out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002678 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002679
2680 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002681}
2682
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002683static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002684 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002685{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002686 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002687 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002688 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002689 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002690 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002691
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002692 if (encoder->type == INTEL_OUTPUT_EDP)
2693 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2694 else
2695 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002696
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002697 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002698
2699 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002700
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002701 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002702 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2703
2704 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002705 flags |= DRM_MODE_FLAG_PHSYNC;
2706 else
2707 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002708
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002709 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002710 flags |= DRM_MODE_FLAG_PVSYNC;
2711 else
2712 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002713 } else {
2714 if (tmp & DP_SYNC_HS_HIGH)
2715 flags |= DRM_MODE_FLAG_PHSYNC;
2716 else
2717 flags |= DRM_MODE_FLAG_NHSYNC;
2718
2719 if (tmp & DP_SYNC_VS_HIGH)
2720 flags |= DRM_MODE_FLAG_PVSYNC;
2721 else
2722 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002723 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002724
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002725 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002726
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002727 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002728 pipe_config->limited_color_range = true;
2729
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002730 pipe_config->lane_count =
2731 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2732
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002733 intel_dp_get_m_n(crtc, pipe_config);
2734
Ville Syrjälä18442d02013-09-13 16:00:08 +03002735 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002736 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002737 pipe_config->port_clock = 162000;
2738 else
2739 pipe_config->port_clock = 270000;
2740 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002741
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002742 pipe_config->base.adjusted_mode.crtc_clock =
2743 intel_dotclock_calculate(pipe_config->port_clock,
2744 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002745
Jani Nikula1853a9d2017-08-18 12:30:20 +03002746 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002747 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002748 /*
2749 * This is a big fat ugly hack.
2750 *
2751 * Some machines in UEFI boot mode provide us a VBT that has 18
2752 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2753 * unknown we fail to light up. Yet the same BIOS boots up with
2754 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2755 * max, not what it tells us to use.
2756 *
2757 * Note: This will still be broken if the eDP panel is not lit
2758 * up by the BIOS, and thus we can't get the mode at module
2759 * load.
2760 */
2761 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002762 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2763 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002764 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002765}
2766
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002767static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002768 const struct intel_crtc_state *old_crtc_state,
2769 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002770{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002772
Ville Syrjäläedb2e532018-01-17 21:21:49 +02002773 intel_dp->link_trained = false;
2774
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002775 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002776 intel_audio_codec_disable(encoder,
2777 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002778
2779 /* Make sure the panel is off before trying to change the mode. But also
2780 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002781 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002782 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002783 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002784 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002785}
2786
2787static void g4x_disable_dp(struct intel_encoder *encoder,
2788 const struct intel_crtc_state *old_crtc_state,
2789 const struct drm_connector_state *old_conn_state)
2790{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002791 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002792
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002793 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002794 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002795}
2796
2797static void ilk_disable_dp(struct intel_encoder *encoder,
2798 const struct intel_crtc_state *old_crtc_state,
2799 const struct drm_connector_state *old_conn_state)
2800{
2801 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2802}
2803
2804static void vlv_disable_dp(struct intel_encoder *encoder,
2805 const struct intel_crtc_state *old_crtc_state,
2806 const struct drm_connector_state *old_conn_state)
2807{
2808 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2809
2810 intel_psr_disable(intel_dp, old_crtc_state);
2811
2812 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002813}
2814
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002815static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002816 const struct intel_crtc_state *old_crtc_state,
2817 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002818{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002819 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002820 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002821
Ville Syrjäläadc10302017-10-31 22:51:14 +02002822 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002823
2824 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002825 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002826 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002827}
2828
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002829static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002830 const struct intel_crtc_state *old_crtc_state,
2831 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002832{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002833 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002834}
2835
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002836static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002837 const struct intel_crtc_state *old_crtc_state,
2838 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002839{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002840 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002841
Ville Syrjäläadc10302017-10-31 22:51:14 +02002842 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002843
Ville Syrjäläa5805162015-05-26 20:42:30 +03002844 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002845
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002846 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002847 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002848
Ville Syrjäläa5805162015-05-26 20:42:30 +03002849 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002850}
2851
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002852static void
2853_intel_dp_set_link_train(struct intel_dp *intel_dp,
2854 uint32_t *DP,
2855 uint8_t dp_train_pat)
2856{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002857 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002858 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002859 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002860
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002861 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2862 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2863 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2864
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002865 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002866 uint32_t temp = I915_READ(DP_TP_CTL(port));
2867
2868 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2869 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2870 else
2871 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2872
2873 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2874 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2875 case DP_TRAINING_PATTERN_DISABLE:
2876 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2877
2878 break;
2879 case DP_TRAINING_PATTERN_1:
2880 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2881 break;
2882 case DP_TRAINING_PATTERN_2:
2883 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2884 break;
2885 case DP_TRAINING_PATTERN_3:
2886 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2887 break;
2888 }
2889 I915_WRITE(DP_TP_CTL(port), temp);
2890
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002891 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002892 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002893 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2894
2895 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2896 case DP_TRAINING_PATTERN_DISABLE:
2897 *DP |= DP_LINK_TRAIN_OFF_CPT;
2898 break;
2899 case DP_TRAINING_PATTERN_1:
2900 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2901 break;
2902 case DP_TRAINING_PATTERN_2:
2903 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2904 break;
2905 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002906 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002907 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2908 break;
2909 }
2910
2911 } else {
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02002912 *DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002913
2914 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2915 case DP_TRAINING_PATTERN_DISABLE:
2916 *DP |= DP_LINK_TRAIN_OFF;
2917 break;
2918 case DP_TRAINING_PATTERN_1:
2919 *DP |= DP_LINK_TRAIN_PAT_1;
2920 break;
2921 case DP_TRAINING_PATTERN_2:
2922 *DP |= DP_LINK_TRAIN_PAT_2;
2923 break;
2924 case DP_TRAINING_PATTERN_3:
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02002925 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2926 *DP |= DP_LINK_TRAIN_PAT_2;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002927 break;
2928 }
2929 }
2930}
2931
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002932static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002933 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002934{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002935 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002936
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002937 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002938
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002939 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002940
2941 /*
2942 * Magic for VLV/CHV. We _must_ first set up the register
2943 * without actually enabling the port, and then do another
2944 * write to enable the port. Otherwise link training will
2945 * fail when the power sequencer is freshly used for this port.
2946 */
2947 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002948 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002949 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002950
2951 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2952 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002953}
2954
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002955static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002956 const struct intel_crtc_state *pipe_config,
2957 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002958{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002959 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002960 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002961 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002962 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002963 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002964
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002965 if (WARN_ON(dp_reg & DP_PORT_EN))
2966 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002967
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002968 pps_lock(intel_dp);
2969
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002970 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002971 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002972
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002973 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002974
2975 edp_panel_vdd_on(intel_dp);
2976 edp_panel_on(intel_dp);
2977 edp_panel_vdd_off(intel_dp, true);
2978
2979 pps_unlock(intel_dp);
2980
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002981 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002982 unsigned int lane_mask = 0x0;
2983
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002984 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002985 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002986
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002987 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2988 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002989 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002990
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002991 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2992 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002993 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002994
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002995 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002996 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002997 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002998 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002999 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003000}
Jesse Barnes89b667f2013-04-18 14:51:36 -07003001
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003002static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003003 const struct intel_crtc_state *pipe_config,
3004 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03003005{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003006 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02003007 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003008}
Jesse Barnes89b667f2013-04-18 14:51:36 -07003009
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003010static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003011 const struct intel_crtc_state *pipe_config,
3012 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003013{
Jani Nikula828f5c62013-09-05 16:44:45 +03003014 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3015
Maarten Lankhorstb037d582017-06-12 12:21:13 +02003016 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03003017 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018}
3019
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003020static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003021 const struct intel_crtc_state *pipe_config,
3022 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003023{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003024 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003025 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003026
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003027 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003028
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003029 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003030 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003031 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003032}
3033
Ville Syrjälä83b84592014-10-16 21:29:51 +03003034static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3035{
3036 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003037 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003038 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003039 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003040
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003041 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3042
Ville Syrjäläd1586942017-02-08 19:52:54 +02003043 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3044 return;
3045
Ville Syrjälä83b84592014-10-16 21:29:51 +03003046 edp_panel_vdd_off_sync(intel_dp);
3047
3048 /*
3049 * VLV seems to get confused when multiple power seqeuencers
3050 * have the same port selected (even if only one has power/vdd
3051 * enabled). The failure manifests as vlv_wait_port_ready() failing
3052 * CHV on the other hand doesn't seem to mind having the same port
3053 * selected in multiple power seqeuencers, but let's clear the
3054 * port select always when logically disconnecting a power sequencer
3055 * from a port.
3056 */
3057 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003058 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003059 I915_WRITE(pp_on_reg, 0);
3060 POSTING_READ(pp_on_reg);
3061
3062 intel_dp->pps_pipe = INVALID_PIPE;
3063}
3064
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003065static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003066 enum pipe pipe)
3067{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003068 struct intel_encoder *encoder;
3069
3070 lockdep_assert_held(&dev_priv->pps_mutex);
3071
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003072 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003073 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003074 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003075
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003076 if (encoder->type != INTEL_OUTPUT_DP &&
3077 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003078 continue;
3079
3080 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003081 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003082
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003083 WARN(intel_dp->active_pipe == pipe,
3084 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3085 pipe_name(pipe), port_name(port));
3086
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003087 if (intel_dp->pps_pipe != pipe)
3088 continue;
3089
3090 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003091 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003092
3093 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003094 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003095 }
3096}
3097
Ville Syrjäläadc10302017-10-31 22:51:14 +02003098static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3099 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003100{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003102 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003103 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003104
3105 lockdep_assert_held(&dev_priv->pps_mutex);
3106
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003107 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003108
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003109 if (intel_dp->pps_pipe != INVALID_PIPE &&
3110 intel_dp->pps_pipe != crtc->pipe) {
3111 /*
3112 * If another power sequencer was being used on this
3113 * port previously make sure to turn off vdd there while
3114 * we still have control of it.
3115 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003116 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003117 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003118
3119 /*
3120 * We may be stealing the power
3121 * sequencer from another port.
3122 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003123 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003124
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003125 intel_dp->active_pipe = crtc->pipe;
3126
Jani Nikula1853a9d2017-08-18 12:30:20 +03003127 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003128 return;
3129
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003130 /* now it's all ours */
3131 intel_dp->pps_pipe = crtc->pipe;
3132
3133 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003134 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003135
3136 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003137 intel_dp_init_panel_power_sequencer(intel_dp);
3138 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003139}
3140
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003141static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003142 const struct intel_crtc_state *pipe_config,
3143 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003144{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003145 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003146
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003147 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003148}
3149
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003150static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003151 const struct intel_crtc_state *pipe_config,
3152 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003153{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003154 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003155
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003156 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003157}
3158
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003159static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003160 const struct intel_crtc_state *pipe_config,
3161 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003162{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003163 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003164
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003165 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003166
3167 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003168 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169}
3170
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003171static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003172 const struct intel_crtc_state *pipe_config,
3173 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003174{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003175 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003176
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003177 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003178}
3179
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003180static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003181 const struct intel_crtc_state *old_crtc_state,
3182 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003183{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003184 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003185}
3186
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003187/*
3188 * Fetch AUX CH registers 0x202 - 0x207 which contain
3189 * link status information
3190 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003191bool
Keith Packard93f62da2011-11-01 19:45:03 -07003192intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003193{
Lyude9f085eb2016-04-13 10:58:33 -04003194 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3195 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196}
3197
Paulo Zanoni11002442014-06-13 18:45:41 -03003198/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003199uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003200intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003201{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003202 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003203 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003204
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003205 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003206 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3207 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003208 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003210 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003212 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003214 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003216}
3217
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003218uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003219intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3220{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003221 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003222 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003223
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003224 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003225 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3227 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3229 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3231 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3233 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003234 default:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3236 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003237 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003238 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3240 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3241 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3242 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3244 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003246 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003248 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003249 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003250 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3252 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3254 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003260 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003261 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003262 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3264 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3267 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003268 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303269 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003270 }
3271 } else {
3272 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3274 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3276 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3278 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003280 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003282 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003283 }
3284}
3285
Daniel Vetter5829975c2015-04-16 11:36:52 +02003286static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003287{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003288 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289 unsigned long demph_reg_value, preemph_reg_value,
3290 uniqtranscale_reg_value;
3291 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292
3293 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295 preemph_reg_value = 0x0004000;
3296 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003298 demph_reg_value = 0x2B405555;
3299 uniqtranscale_reg_value = 0x552AB83A;
3300 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003302 demph_reg_value = 0x2B404040;
3303 uniqtranscale_reg_value = 0x5548B83A;
3304 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003306 demph_reg_value = 0x2B245555;
3307 uniqtranscale_reg_value = 0x5560B83A;
3308 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003310 demph_reg_value = 0x2B405555;
3311 uniqtranscale_reg_value = 0x5598DA3A;
3312 break;
3313 default:
3314 return 0;
3315 }
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 preemph_reg_value = 0x0002000;
3319 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303320 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003321 demph_reg_value = 0x2B404040;
3322 uniqtranscale_reg_value = 0x5552B83A;
3323 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003325 demph_reg_value = 0x2B404848;
3326 uniqtranscale_reg_value = 0x5580B83A;
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003329 demph_reg_value = 0x2B404040;
3330 uniqtranscale_reg_value = 0x55ADDA3A;
3331 break;
3332 default:
3333 return 0;
3334 }
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 preemph_reg_value = 0x0000000;
3338 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003340 demph_reg_value = 0x2B305555;
3341 uniqtranscale_reg_value = 0x5570B83A;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003344 demph_reg_value = 0x2B2B4040;
3345 uniqtranscale_reg_value = 0x55ADDA3A;
3346 break;
3347 default:
3348 return 0;
3349 }
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 preemph_reg_value = 0x0006000;
3353 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003355 demph_reg_value = 0x1B405555;
3356 uniqtranscale_reg_value = 0x55ADDA3A;
3357 break;
3358 default:
3359 return 0;
3360 }
3361 break;
3362 default:
3363 return 0;
3364 }
3365
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003366 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3367 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003368
3369 return 0;
3370}
3371
Daniel Vetter5829975c2015-04-16 11:36:52 +02003372static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003373{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003374 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3375 u32 deemph_reg_value, margin_reg_value;
3376 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003378
3379 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003381 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003383 deemph_reg_value = 128;
3384 margin_reg_value = 52;
3385 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003387 deemph_reg_value = 128;
3388 margin_reg_value = 77;
3389 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003391 deemph_reg_value = 128;
3392 margin_reg_value = 102;
3393 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395 deemph_reg_value = 128;
3396 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003397 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003398 break;
3399 default:
3400 return 0;
3401 }
3402 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 deemph_reg_value = 85;
3407 margin_reg_value = 78;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003410 deemph_reg_value = 85;
3411 margin_reg_value = 116;
3412 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003414 deemph_reg_value = 85;
3415 margin_reg_value = 154;
3416 break;
3417 default:
3418 return 0;
3419 }
3420 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303423 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003424 deemph_reg_value = 64;
3425 margin_reg_value = 104;
3426 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003428 deemph_reg_value = 64;
3429 margin_reg_value = 154;
3430 break;
3431 default:
3432 return 0;
3433 }
3434 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003436 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003438 deemph_reg_value = 43;
3439 margin_reg_value = 154;
3440 break;
3441 default:
3442 return 0;
3443 }
3444 break;
3445 default:
3446 return 0;
3447 }
3448
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003449 chv_set_phy_signal_level(encoder, deemph_reg_value,
3450 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003451
3452 return 0;
3453}
3454
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003456gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003457{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003458 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003460 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003462 default:
3463 signal_levels |= DP_VOLTAGE_0_4;
3464 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466 signal_levels |= DP_VOLTAGE_0_6;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469 signal_levels |= DP_VOLTAGE_0_8;
3470 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003472 signal_levels |= DP_VOLTAGE_1_2;
3473 break;
3474 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003475 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477 default:
3478 signal_levels |= DP_PRE_EMPHASIS_0;
3479 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003481 signal_levels |= DP_PRE_EMPHASIS_3_5;
3482 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484 signal_levels |= DP_PRE_EMPHASIS_6;
3485 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303486 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003487 signal_levels |= DP_PRE_EMPHASIS_9_5;
3488 break;
3489 }
3490 return signal_levels;
3491}
3492
Zhenyu Wange3421a12010-04-08 09:43:27 +08003493/* Gen6's DP voltage swing and pre-emphasis control */
3494static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003495gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003496{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003497 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3498 DP_TRAIN_PRE_EMPHASIS_MASK);
3499 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003502 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303503 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003504 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303505 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003507 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003510 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003513 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003514 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003515 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3516 "0x%x\n", signal_levels);
3517 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003518 }
3519}
3520
Keith Packard1a2eb462011-11-16 16:26:07 -08003521/* Gen7's DP voltage swing and pre-emphasis control */
3522static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003523gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003524{
3525 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3526 DP_TRAIN_PRE_EMPHASIS_MASK);
3527 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303528 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003529 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303530 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003531 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303532 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003533 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3534
Sonika Jindalbd600182014-08-08 16:23:41 +05303535 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003536 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003538 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3539
Sonika Jindalbd600182014-08-08 16:23:41 +05303540 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003541 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303542 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003543 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3544
3545 default:
3546 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3547 "0x%x\n", signal_levels);
3548 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3549 }
3550}
3551
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003552void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003553intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003554{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003555 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003556 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003557 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003558 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003559 uint8_t train_set = intel_dp->train_set[0];
3560
Rodrigo Vivid509af62017-08-29 16:22:24 -07003561 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3562 signal_levels = bxt_signal_levels(intel_dp);
3563 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003564 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003565 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003566 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003567 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003568 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003569 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003570 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003571 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003572 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003573 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003574 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003575 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3576 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003577 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003578 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3579 }
3580
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303581 if (mask)
3582 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3583
3584 DRM_DEBUG_KMS("Using vswing level %d\n",
3585 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3586 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3587 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3588 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003589
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003590 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003591
3592 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3593 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003594}
3595
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003596void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003597intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3598 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003600 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003601 struct drm_i915_private *dev_priv =
3602 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003604 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003605
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003606 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003607 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003608}
3609
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003610void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003611{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003612 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003613 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003614 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003615 uint32_t val;
3616
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003617 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003618 return;
3619
3620 val = I915_READ(DP_TP_CTL(port));
3621 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3622 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3623 I915_WRITE(DP_TP_CTL(port), val);
3624
3625 /*
3626 * On PORT_A we can have only eDP in SST mode. There the only reason
3627 * we need to set idle transmission mode is to work around a HW issue
3628 * where we enable the pipe while not in idle link-training mode.
3629 * In this case there is requirement to wait for a minimum number of
3630 * idle patterns to be sent.
3631 */
3632 if (port == PORT_A)
3633 return;
3634
Chris Wilsona7670172016-06-30 15:33:10 +01003635 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3636 DP_TP_STATUS_IDLE_DONE,
3637 DP_TP_STATUS_IDLE_DONE,
3638 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003639 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3640}
3641
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003642static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003643intel_dp_link_down(struct intel_encoder *encoder,
3644 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003646 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3647 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3648 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3649 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003650 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003652 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003653 return;
3654
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003655 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003656 return;
3657
Zhao Yakui28c97732009-10-09 11:39:41 +08003658 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003659
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003660 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003661 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003662 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003663 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003664 } else {
Ville Syrjälä3b358cd2018-03-02 11:56:56 +02003665 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003666 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003667 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003668 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003669 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003670
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003671 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3672 I915_WRITE(intel_dp->output_reg, DP);
3673 POSTING_READ(intel_dp->output_reg);
3674
3675 /*
3676 * HW workaround for IBX, we need to move the port
3677 * to transcoder A after disabling it to allow the
3678 * matching HDMI port to be enabled on transcoder A.
3679 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003680 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003681 /*
3682 * We get CPU/PCH FIFO underruns on the other pipe when
3683 * doing the workaround. Sweep them under the rug.
3684 */
3685 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3686 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3687
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003688 /* always enable with pattern 1 (as per spec) */
3689 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3690 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3691 I915_WRITE(intel_dp->output_reg, DP);
3692 POSTING_READ(intel_dp->output_reg);
3693
3694 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003695 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003696 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003697
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003698 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003699 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3700 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003701 }
3702
Keith Packardf01eca22011-09-28 16:48:10 -07003703 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003704
3705 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003706
3707 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3708 pps_lock(intel_dp);
3709 intel_dp->active_pipe = INVALID_PIPE;
3710 pps_unlock(intel_dp);
3711 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003712}
3713
Imre Deak24e807e2016-10-24 19:33:28 +03003714bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003715intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003716{
Lyude9f085eb2016-04-13 10:58:33 -04003717 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3718 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003719 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003720
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003721 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003722
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003723 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3724}
3725
3726static bool
3727intel_edp_init_dpcd(struct intel_dp *intel_dp)
3728{
3729 struct drm_i915_private *dev_priv =
3730 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3731
3732 /* this function is meant to be called only once */
3733 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3734
3735 if (!intel_dp_read_dpcd(intel_dp))
3736 return false;
3737
Jani Nikula84c36752017-05-18 14:10:23 +03003738 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3739 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003740
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003741 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3742 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3743 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3744
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08003745 intel_psr_init_dpcd(intel_dp);
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003746
Jani Nikula7c838e22017-10-26 17:29:31 +03003747 /*
3748 * Read the eDP display control registers.
3749 *
3750 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3751 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3752 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3753 * method). The display control registers should read zero if they're
3754 * not supported anyway.
3755 */
3756 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003757 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3758 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003759 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003760 intel_dp->edp_dpcd);
3761
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003762 /* Read the eDP 1.4+ supported link rates. */
3763 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003764 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3765 int i;
3766
3767 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3768 sink_rates, sizeof(sink_rates));
3769
3770 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3771 int val = le16_to_cpu(sink_rates[i]);
3772
3773 if (val == 0)
3774 break;
3775
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003776 /* Value read multiplied by 200kHz gives the per-lane
3777 * link rate in kHz. The source rates are, however,
3778 * stored in terms of LS_Clk kHz. The full conversion
3779 * back to symbols is
3780 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3781 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003782 intel_dp->sink_rates[i] = (val * 200) / 10;
3783 }
3784 intel_dp->num_sink_rates = i;
3785 }
3786
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003787 /*
3788 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3789 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3790 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003791 if (intel_dp->num_sink_rates)
3792 intel_dp->use_rate_select = true;
3793 else
3794 intel_dp_set_sink_rates(intel_dp);
3795
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003796 intel_dp_set_common_rates(intel_dp);
3797
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003798 return true;
3799}
3800
3801
3802static bool
3803intel_dp_get_dpcd(struct intel_dp *intel_dp)
3804{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003805 u8 sink_count;
3806
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003807 if (!intel_dp_read_dpcd(intel_dp))
3808 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003809
Jani Nikula68f357c2017-03-28 17:59:05 +03003810 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003811 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003812 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003813 intel_dp_set_common_rates(intel_dp);
3814 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003815
Jani Nikula27dbefb2017-04-06 16:44:17 +03003816 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303817 return false;
3818
3819 /*
3820 * Sink count can change between short pulse hpd hence
3821 * a member variable in intel_dp will track any changes
3822 * between short pulse interrupts.
3823 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003824 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303825
3826 /*
3827 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3828 * a dongle is present but no display. Unless we require to know
3829 * if a dongle is present or not, we don't need to update
3830 * downstream port information. So, an early return here saves
3831 * time from performing other operations which are not required.
3832 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003833 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303834 return false;
3835
Imre Deakc726ad02016-10-24 19:33:24 +03003836 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003837 return true; /* native DP sink */
3838
3839 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3840 return true; /* no per-port downstream info */
3841
Lyude9f085eb2016-04-13 10:58:33 -04003842 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3843 intel_dp->downstream_ports,
3844 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003845 return false; /* downstream port status fetch failed */
3846
3847 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003848}
3849
Dave Airlie0e32b392014-05-02 14:02:48 +10003850static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003851intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003852{
Jani Nikula010b9b32017-04-06 16:44:16 +03003853 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003854
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003855 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003856 return false;
3857
Dave Airlie0e32b392014-05-02 14:02:48 +10003858 if (!intel_dp->can_mst)
3859 return false;
3860
3861 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3862 return false;
3863
Jani Nikula010b9b32017-04-06 16:44:16 +03003864 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003865 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003866
Jani Nikula010b9b32017-04-06 16:44:16 +03003867 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003868}
3869
3870static void
3871intel_dp_configure_mst(struct intel_dp *intel_dp)
3872{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003873 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003874 return;
3875
3876 if (!intel_dp->can_mst)
3877 return;
3878
3879 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3880
3881 if (intel_dp->is_mst)
3882 DRM_DEBUG_KMS("Sink is MST capable\n");
3883 else
3884 DRM_DEBUG_KMS("Sink is not MST capable\n");
3885
3886 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3887 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003888}
3889
Maarten Lankhorst93313532017-11-10 12:34:59 +01003890static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3891 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003892{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003893 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003894 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003896 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003897 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003898 int count = 0;
3899 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003900
3901 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003902 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003903 ret = -EIO;
3904 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003905 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003906
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003907 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003908 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003909 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003910 ret = -EIO;
3911 goto out;
3912 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003913
Rodrigo Vivic6297842015-11-05 10:50:20 -08003914 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003915 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003916
3917 if (drm_dp_dpcd_readb(&intel_dp->aux,
3918 DP_TEST_SINK_MISC, &buf) < 0) {
3919 ret = -EIO;
3920 goto out;
3921 }
3922 count = buf & DP_TEST_COUNT_MASK;
3923 } while (--attempts && count);
3924
3925 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003926 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003927 ret = -ETIMEDOUT;
3928 }
3929
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003930 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003931 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003932 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003933 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003934}
3935
Maarten Lankhorst93313532017-11-10 12:34:59 +01003936static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3937 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003938{
3939 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003940 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003942 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003943 int ret;
3944
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003945 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3946 return -EIO;
3947
3948 if (!(buf & DP_TEST_CRC_SUPPORTED))
3949 return -ENOTTY;
3950
3951 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3952 return -EIO;
3953
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003954 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003955 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003956 if (ret)
3957 return ret;
3958 }
3959
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003960 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003961
3962 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3963 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003964 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003965 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003966 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003967
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003968 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003969 return 0;
3970}
3971
Maarten Lankhorst93313532017-11-10 12:34:59 +01003972int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003973{
3974 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003975 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003977 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003978 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003979 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003980
Maarten Lankhorst93313532017-11-10 12:34:59 +01003981 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003982 if (ret)
3983 return ret;
3984
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003985 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003986 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003987
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003988 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003989 DP_TEST_SINK_MISC, &buf) < 0) {
3990 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003991 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003992 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003993 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003994
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003995 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003996
3997 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003998 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3999 ret = -ETIMEDOUT;
4000 goto stop;
4001 }
4002
4003 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4004 ret = -EIO;
4005 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004006 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004007
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004008stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01004009 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004010 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004011}
4012
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004013static bool
4014intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4015{
Jani Nikula010b9b32017-04-06 16:44:16 +03004016 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4017 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004018}
4019
Dave Airlie0e32b392014-05-02 14:02:48 +10004020static bool
4021intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4022{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004023 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4024 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4025 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004026}
4027
Todd Previtec5d5ab72015-04-15 08:38:38 -07004028static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004029{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004030 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004031 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004032 uint8_t test_lane_count, test_link_bw;
4033 /* (DP CTS 1.2)
4034 * 4.3.1.11
4035 */
4036 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4037 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4038 &test_lane_count);
4039
4040 if (status <= 0) {
4041 DRM_DEBUG_KMS("Lane count read failed\n");
4042 return DP_TEST_NAK;
4043 }
4044 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004045
4046 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4047 &test_link_bw);
4048 if (status <= 0) {
4049 DRM_DEBUG_KMS("Link Rate read failed\n");
4050 return DP_TEST_NAK;
4051 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004052 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004053
4054 /* Validate the requested link rate and lane count */
4055 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4056 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004057 return DP_TEST_NAK;
4058
4059 intel_dp->compliance.test_lane_count = test_lane_count;
4060 intel_dp->compliance.test_link_rate = test_link_rate;
4061
4062 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004063}
4064
4065static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4066{
Manasi Navare611032b2017-01-24 08:21:49 -08004067 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004068 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004069 __be16 h_width, v_height;
4070 int status = 0;
4071
4072 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004073 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4074 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004075 if (status <= 0) {
4076 DRM_DEBUG_KMS("Test pattern read failed\n");
4077 return DP_TEST_NAK;
4078 }
4079 if (test_pattern != DP_COLOR_RAMP)
4080 return DP_TEST_NAK;
4081
4082 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4083 &h_width, 2);
4084 if (status <= 0) {
4085 DRM_DEBUG_KMS("H Width read failed\n");
4086 return DP_TEST_NAK;
4087 }
4088
4089 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4090 &v_height, 2);
4091 if (status <= 0) {
4092 DRM_DEBUG_KMS("V Height read failed\n");
4093 return DP_TEST_NAK;
4094 }
4095
Jani Nikula010b9b32017-04-06 16:44:16 +03004096 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4097 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004098 if (status <= 0) {
4099 DRM_DEBUG_KMS("TEST MISC read failed\n");
4100 return DP_TEST_NAK;
4101 }
4102 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4103 return DP_TEST_NAK;
4104 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4105 return DP_TEST_NAK;
4106 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4107 case DP_TEST_BIT_DEPTH_6:
4108 intel_dp->compliance.test_data.bpc = 6;
4109 break;
4110 case DP_TEST_BIT_DEPTH_8:
4111 intel_dp->compliance.test_data.bpc = 8;
4112 break;
4113 default:
4114 return DP_TEST_NAK;
4115 }
4116
4117 intel_dp->compliance.test_data.video_pattern = test_pattern;
4118 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4119 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4120 /* Set test active flag here so userspace doesn't interrupt things */
4121 intel_dp->compliance.test_active = 1;
4122
4123 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004124}
4125
4126static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4127{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004128 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004129 struct intel_connector *intel_connector = intel_dp->attached_connector;
4130 struct drm_connector *connector = &intel_connector->base;
4131
4132 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004133 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004134 intel_dp->aux.i2c_defer_count > 6) {
4135 /* Check EDID read for NACKs, DEFERs and corruption
4136 * (DP CTS 1.2 Core r1.1)
4137 * 4.2.2.4 : Failed EDID read, I2C_NAK
4138 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4139 * 4.2.2.6 : EDID corruption detected
4140 * Use failsafe mode for all cases
4141 */
4142 if (intel_dp->aux.i2c_nack_count > 0 ||
4143 intel_dp->aux.i2c_defer_count > 0)
4144 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4145 intel_dp->aux.i2c_nack_count,
4146 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004147 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004148 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304149 struct edid *block = intel_connector->detect_edid;
4150
4151 /* We have to write the checksum
4152 * of the last block read
4153 */
4154 block += intel_connector->detect_edid->extensions;
4155
Jani Nikula010b9b32017-04-06 16:44:16 +03004156 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4157 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004158 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4159
4160 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004161 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004162 }
4163
4164 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004165 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004166
Todd Previtec5d5ab72015-04-15 08:38:38 -07004167 return test_result;
4168}
4169
4170static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4171{
4172 uint8_t test_result = DP_TEST_NAK;
4173 return test_result;
4174}
4175
4176static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4177{
4178 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004179 uint8_t request = 0;
4180 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004181
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004182 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004183 if (status <= 0) {
4184 DRM_DEBUG_KMS("Could not read test request from sink\n");
4185 goto update_status;
4186 }
4187
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004188 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004189 case DP_TEST_LINK_TRAINING:
4190 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004191 response = intel_dp_autotest_link_training(intel_dp);
4192 break;
4193 case DP_TEST_LINK_VIDEO_PATTERN:
4194 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004195 response = intel_dp_autotest_video_pattern(intel_dp);
4196 break;
4197 case DP_TEST_LINK_EDID_READ:
4198 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004199 response = intel_dp_autotest_edid(intel_dp);
4200 break;
4201 case DP_TEST_LINK_PHY_TEST_PATTERN:
4202 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004203 response = intel_dp_autotest_phy_pattern(intel_dp);
4204 break;
4205 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004206 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004207 break;
4208 }
4209
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004210 if (response & DP_TEST_ACK)
4211 intel_dp->compliance.test_type = request;
4212
Todd Previtec5d5ab72015-04-15 08:38:38 -07004213update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004214 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004215 if (status <= 0)
4216 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004217}
4218
Dave Airlie0e32b392014-05-02 14:02:48 +10004219static int
4220intel_dp_check_mst_status(struct intel_dp *intel_dp)
4221{
4222 bool bret;
4223
4224 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004225 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004226 int ret = 0;
4227 int retry;
4228 bool handled;
4229 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4230go_again:
4231 if (bret == true) {
4232
4233 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004234 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004235 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004236 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4237 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004238 intel_dp_stop_link_train(intel_dp);
4239 }
4240
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004241 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004242 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4243
4244 if (handled) {
4245 for (retry = 0; retry < 3; retry++) {
4246 int wret;
4247 wret = drm_dp_dpcd_write(&intel_dp->aux,
4248 DP_SINK_COUNT_ESI+1,
4249 &esi[1], 3);
4250 if (wret == 3) {
4251 break;
4252 }
4253 }
4254
4255 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4256 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004257 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004258 goto go_again;
4259 }
4260 } else
4261 ret = 0;
4262
4263 return ret;
4264 } else {
4265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4266 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4267 intel_dp->is_mst = false;
4268 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4269 /* send a hotplug event */
4270 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4271 }
4272 }
4273 return -EINVAL;
4274}
4275
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004276static bool
4277intel_dp_needs_link_retrain(struct intel_dp *intel_dp)
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004278{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004279 u8 link_status[DP_LINK_STATUS_SIZE];
4280
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004281 if (!intel_dp->link_trained)
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004282 return false;
Ville Syrjäläedb2e532018-01-17 21:21:49 +02004283
4284 if (!intel_dp_get_link_status(intel_dp, link_status))
4285 return false;
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004286
4287 /*
4288 * Validate the cached values of intel_dp->link_rate and
4289 * intel_dp->lane_count before attempting to retrain.
4290 */
4291 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4292 intel_dp->lane_count))
4293 return false;
4294
4295 /* Retrain if Channel EQ or CR not ok */
4296 return !drm_dp_channel_eq_ok(link_status, intel_dp->lane_count);
4297}
4298
4299/*
4300 * If display is now connected check links status,
4301 * there has been known issues of link loss triggering
4302 * long pulse.
4303 *
4304 * Some sinks (eg. ASUS PB287Q) seem to perform some
4305 * weird HPD ping pong during modesets. So we can apparently
4306 * end up with HPD going low during a modeset, and then
4307 * going back up soon after. And once that happens we must
4308 * retrain the link to get a picture. That's in case no
4309 * userspace component reacted to intermittent HPD dip.
4310 */
4311int intel_dp_retrain_link(struct intel_encoder *encoder,
4312 struct drm_modeset_acquire_ctx *ctx)
4313{
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004314 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004315 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
4316 struct intel_connector *connector = intel_dp->attached_connector;
4317 struct drm_connector_state *conn_state;
4318 struct intel_crtc_state *crtc_state;
4319 struct intel_crtc *crtc;
4320 int ret;
4321
4322 /* FIXME handle the MST connectors as well */
4323
4324 if (!connector || connector->base.status != connector_status_connected)
4325 return 0;
4326
4327 ret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex,
4328 ctx);
4329 if (ret)
4330 return ret;
4331
4332 conn_state = connector->base.state;
4333
4334 crtc = to_intel_crtc(conn_state->crtc);
4335 if (!crtc)
4336 return 0;
4337
4338 ret = drm_modeset_lock(&crtc->base.mutex, ctx);
4339 if (ret)
4340 return ret;
4341
4342 crtc_state = to_intel_crtc_state(crtc->base.state);
4343
4344 WARN_ON(!intel_crtc_has_dp_encoder(crtc_state));
4345
4346 if (!crtc_state->base.active)
4347 return 0;
4348
4349 if (conn_state->commit &&
4350 !try_wait_for_completion(&conn_state->commit->hw_done))
4351 return 0;
4352
4353 if (!intel_dp_needs_link_retrain(intel_dp))
4354 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004355
4356 /* Suppress underruns caused by re-training */
4357 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4358 if (crtc->config->has_pch_encoder)
4359 intel_set_pch_fifo_underrun_reporting(dev_priv,
4360 intel_crtc_pch_transcoder(crtc), false);
4361
4362 intel_dp_start_link_train(intel_dp);
4363 intel_dp_stop_link_train(intel_dp);
4364
4365 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004366 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004367
4368 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4369 if (crtc->config->has_pch_encoder)
4370 intel_set_pch_fifo_underrun_reporting(dev_priv,
4371 intel_crtc_pch_transcoder(crtc), true);
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004372
4373 return 0;
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004374}
4375
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004376/*
4377 * If display is now connected check links status,
4378 * there has been known issues of link loss triggering
4379 * long pulse.
4380 *
4381 * Some sinks (eg. ASUS PB287Q) seem to perform some
4382 * weird HPD ping pong during modesets. So we can apparently
4383 * end up with HPD going low during a modeset, and then
4384 * going back up soon after. And once that happens we must
4385 * retrain the link to get a picture. That's in case no
4386 * userspace component reacted to intermittent HPD dip.
4387 */
4388static bool intel_dp_hotplug(struct intel_encoder *encoder,
4389 struct intel_connector *connector)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304390{
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004391 struct drm_modeset_acquire_ctx ctx;
4392 bool changed;
4393 int ret;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304394
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004395 changed = intel_encoder_hotplug(encoder, connector);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304396
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004397 drm_modeset_acquire_init(&ctx, 0);
4398
4399 for (;;) {
4400 ret = intel_dp_retrain_link(encoder, &ctx);
4401
4402 if (ret == -EDEADLK) {
4403 drm_modeset_backoff(&ctx);
4404 continue;
4405 }
4406
4407 break;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304408 }
4409
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004410 drm_modeset_drop_locks(&ctx);
4411 drm_modeset_acquire_fini(&ctx);
4412 WARN(ret, "Acquiring modeset locks failed with %i\n", ret);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304413
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004414 return changed;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304415}
4416
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004417/*
4418 * According to DP spec
4419 * 5.1.2:
4420 * 1. Read DPCD
4421 * 2. Configure link according to Receiver Capabilities
4422 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4423 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304424 *
4425 * intel_dp_short_pulse - handles short pulse interrupts
4426 * when full detection is not required.
4427 * Returns %true if short pulse is handled and full detection
4428 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004429 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304430static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304431intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004432{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004433 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004434 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304435 u8 old_sink_count = intel_dp->sink_count;
4436 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004437
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304438 /*
4439 * Clearing compliance test variables to allow capturing
4440 * of values for next automated test request.
4441 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004442 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304443
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304444 /*
4445 * Now read the DPCD to see if it's actually running
4446 * If the current value of sink count doesn't match with
4447 * the value that was stored earlier or dpcd read failed
4448 * we need to do full detection
4449 */
4450 ret = intel_dp_get_dpcd(intel_dp);
4451
4452 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4453 /* No need to proceed if we are going to do full detect */
4454 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004455 }
4456
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004457 /* Try to read the source of the interrupt */
4458 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004459 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4460 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004461 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004462 drm_dp_dpcd_writeb(&intel_dp->aux,
4463 DP_DEVICE_SERVICE_IRQ_VECTOR,
4464 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004465
4466 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004467 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004468 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4469 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4470 }
4471
Ville Syrjäläc85d2002018-01-17 21:21:47 +02004472 /* defer to the hotplug work for link retraining if needed */
4473 if (intel_dp_needs_link_retrain(intel_dp))
4474 return false;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004475
Manasi Navareda15f7c2017-01-24 08:16:34 -08004476 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4477 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4478 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004479 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004480 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304481
4482 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004484
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004485/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004486static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004487intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004488{
Imre Deake393d0d2017-02-22 17:10:52 +02004489 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004490 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004491 uint8_t type;
4492
Imre Deake393d0d2017-02-22 17:10:52 +02004493 if (lspcon->active)
4494 lspcon_resume(lspcon);
4495
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004496 if (!intel_dp_get_dpcd(intel_dp))
4497 return connector_status_disconnected;
4498
Jani Nikula1853a9d2017-08-18 12:30:20 +03004499 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304500 return connector_status_connected;
4501
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004502 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004503 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004504 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004505
4506 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004507 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4508 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004509
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304510 return intel_dp->sink_count ?
4511 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004512 }
4513
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004514 if (intel_dp_can_mst(intel_dp))
4515 return connector_status_connected;
4516
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004517 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004518 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004519 return connector_status_connected;
4520
4521 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004522 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4523 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4524 if (type == DP_DS_PORT_TYPE_VGA ||
4525 type == DP_DS_PORT_TYPE_NON_EDID)
4526 return connector_status_unknown;
4527 } else {
4528 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4529 DP_DWN_STRM_PORT_TYPE_MASK;
4530 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4531 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4532 return connector_status_unknown;
4533 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004534
4535 /* Anything else is out of spec, warn and ignore */
4536 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004537 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004538}
4539
4540static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004541edp_detect(struct intel_dp *intel_dp)
4542{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004543 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004544 enum drm_connector_status status;
4545
Mika Kahola1650be72016-12-13 10:02:47 +02004546 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004547 if (status == connector_status_unknown)
4548 status = connector_status_connected;
4549
4550 return status;
4551}
4552
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004553static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004554{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004555 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004556 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004557
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004558 switch (encoder->hpd_pin) {
4559 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004560 bit = SDE_PORTB_HOTPLUG;
4561 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004562 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004563 bit = SDE_PORTC_HOTPLUG;
4564 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004565 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004566 bit = SDE_PORTD_HOTPLUG;
4567 break;
4568 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004569 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004570 return false;
4571 }
4572
4573 return I915_READ(SDEISR) & bit;
4574}
4575
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004576static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004577{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004578 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004579 u32 bit;
4580
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004581 switch (encoder->hpd_pin) {
4582 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004583 bit = SDE_PORTB_HOTPLUG_CPT;
4584 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004585 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004586 bit = SDE_PORTC_HOTPLUG_CPT;
4587 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004588 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004589 bit = SDE_PORTD_HOTPLUG_CPT;
4590 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004591 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004592 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004593 return false;
4594 }
4595
4596 return I915_READ(SDEISR) & bit;
4597}
4598
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004599static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004600{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004601 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004602 u32 bit;
4603
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004604 switch (encoder->hpd_pin) {
4605 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004606 bit = SDE_PORTA_HOTPLUG_SPT;
4607 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004608 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004609 bit = SDE_PORTE_HOTPLUG_SPT;
4610 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004611 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004612 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004613 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004614
Jani Nikulab93433c2015-08-20 10:47:36 +03004615 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004616}
4617
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004618static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004619{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004620 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004621 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004622
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004623 switch (encoder->hpd_pin) {
4624 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004625 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4626 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004627 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004628 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4629 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004630 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004631 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4632 break;
4633 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004634 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004635 return false;
4636 }
4637
4638 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4639}
4640
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004641static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004642{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004643 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004644 u32 bit;
4645
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004646 switch (encoder->hpd_pin) {
4647 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004648 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004649 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004650 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004651 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004652 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004653 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004654 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004655 break;
4656 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004657 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004658 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004659 }
4660
Jani Nikula1d245982015-08-20 10:47:37 +03004661 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004662}
4663
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004664static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004665{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004666 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4667
4668 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004669 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4670 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004671 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004672}
4673
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004674static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004675{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004676 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4677
4678 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004679 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4680 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004681 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004682}
4683
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004684static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004685{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004686 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4687
4688 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004689 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4690 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004691 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004692}
4693
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004694static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004695{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004696 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4697
4698 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004699 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4700 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004701 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004702}
4703
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004704static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004705{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004706 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004707 u32 bit;
4708
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004709 switch (encoder->hpd_pin) {
4710 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004711 bit = BXT_DE_PORT_HP_DDIA;
4712 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004713 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004714 bit = BXT_DE_PORT_HP_DDIB;
4715 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004716 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004717 bit = BXT_DE_PORT_HP_DDIC;
4718 break;
4719 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004720 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004721 return false;
4722 }
4723
4724 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4725}
4726
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004727/*
4728 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004729 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004730 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004731 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004732 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004733bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004734{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004735 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4736
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004737 if (HAS_GMCH_DISPLAY(dev_priv)) {
4738 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004739 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004740 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004741 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004742 }
4743
4744 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004745 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004746 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004747 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004748 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004749 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004750 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004751 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004752 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004753 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004754 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004755 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004756}
4757
Keith Packard8c241fe2011-09-28 16:38:44 -07004758static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004759intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004760{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004761 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004762
Jani Nikula9cd300e2012-10-19 14:51:52 +03004763 /* use cached edid if we have one */
4764 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004765 /* invalid edid */
4766 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004767 return NULL;
4768
Jani Nikula55e9ede2013-10-01 10:38:54 +03004769 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004770 } else
4771 return drm_get_edid(&intel_connector->base,
4772 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004773}
4774
Chris Wilsonbeb60602014-09-02 20:04:00 +01004775static void
4776intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004777{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004778 struct intel_connector *intel_connector = intel_dp->attached_connector;
4779 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004780
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304781 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004782 edid = intel_dp_get_edid(intel_dp);
4783 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004784
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004785 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004786}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004787
Chris Wilsonbeb60602014-09-02 20:04:00 +01004788static void
4789intel_dp_unset_edid(struct intel_dp *intel_dp)
4790{
4791 struct intel_connector *intel_connector = intel_dp->attached_connector;
4792
4793 kfree(intel_connector->detect_edid);
4794 intel_connector->detect_edid = NULL;
4795
4796 intel_dp->has_audio = false;
4797}
4798
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004799static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004800intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004801{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004802 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4803 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004804 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004805 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004806
Ville Syrjälä2f773472017-11-09 17:27:58 +02004807 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004808
Ville Syrjälä2f773472017-11-09 17:27:58 +02004809 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004810
Chris Wilsond410b562014-09-02 20:03:59 +01004811 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004812 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004813 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004814 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004815 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004816 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004817 status = connector_status_disconnected;
4818
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004819 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004820 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304821
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004822 if (intel_dp->is_mst) {
4823 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4824 intel_dp->is_mst,
4825 intel_dp->mst_mgr.mst_state);
4826 intel_dp->is_mst = false;
4827 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4828 intel_dp->is_mst);
4829 }
4830
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004831 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304832 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004833
Manasi Navared7e8ef02017-02-07 16:54:11 -08004834 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004835 /* Initial max link lane count */
4836 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004837
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004838 /* Initial max link rate */
4839 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004840
4841 intel_dp->reset_link_params = false;
4842 }
Manasi Navaref4829842016-12-05 16:27:36 -08004843
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004844 intel_dp_print_rates(intel_dp);
4845
Jani Nikula84c36752017-05-18 14:10:23 +03004846 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4847 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004848
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004849 intel_dp_configure_mst(intel_dp);
4850
4851 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304852 /*
4853 * If we are in MST mode then this connector
4854 * won't appear connected or have anything
4855 * with EDID on it
4856 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004857 status = connector_status_disconnected;
4858 goto out;
4859 }
4860
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304861 /*
4862 * Clearing NACK and defer counts to get their exact values
4863 * while reading EDID which are required by Compliance tests
4864 * 4.2.2.4 and 4.2.2.5
4865 */
4866 intel_dp->aux.i2c_nack_count = 0;
4867 intel_dp->aux.i2c_defer_count = 0;
4868
Chris Wilsonbeb60602014-09-02 20:04:00 +01004869 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004870 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004871 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304872 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004873
Todd Previte09b1eb12015-04-20 15:27:34 -07004874 /* Try to read the source of the interrupt */
4875 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004876 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4877 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004878 /* Clear interrupt source */
4879 drm_dp_dpcd_writeb(&intel_dp->aux,
4880 DP_DEVICE_SERVICE_IRQ_VECTOR,
4881 sink_irq_vector);
4882
4883 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4884 intel_dp_handle_test_request(intel_dp);
4885 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4886 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4887 }
4888
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004889out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004890 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304891 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304892
Ville Syrjälä2f773472017-11-09 17:27:58 +02004893 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004894 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304895}
4896
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004897static int
4898intel_dp_detect(struct drm_connector *connector,
4899 struct drm_modeset_acquire_ctx *ctx,
4900 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304901{
4902 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004903 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304904
4905 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4906 connector->base.id, connector->name);
4907
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304908 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004909 if (!intel_dp->detect_done) {
4910 struct drm_crtc *crtc;
4911 int ret;
4912
4913 crtc = connector->state->crtc;
4914 if (crtc) {
4915 ret = drm_modeset_lock(&crtc->mutex, ctx);
4916 if (ret)
4917 return ret;
4918 }
4919
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004920 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004921 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304922
4923 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304924
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004925 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004926}
4927
Chris Wilsonbeb60602014-09-02 20:04:00 +01004928static void
4929intel_dp_force(struct drm_connector *connector)
4930{
4931 struct intel_dp *intel_dp = intel_attached_dp(connector);
4932 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004933 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004934
4935 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4936 connector->base.id, connector->name);
4937 intel_dp_unset_edid(intel_dp);
4938
4939 if (connector->status != connector_status_connected)
4940 return;
4941
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004942 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004943
4944 intel_dp_set_edid(intel_dp);
4945
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004946 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004947}
4948
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004949static int intel_dp_get_modes(struct drm_connector *connector)
4950{
Jani Nikuladd06f902012-10-19 14:51:50 +03004951 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004952 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004953
Chris Wilsonbeb60602014-09-02 20:04:00 +01004954 edid = intel_connector->detect_edid;
4955 if (edid) {
4956 int ret = intel_connector_update_modes(connector, edid);
4957 if (ret)
4958 return ret;
4959 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004960
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004961 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004962 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004963 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004964 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004965
4966 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004967 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004968 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004969 drm_mode_probed_add(connector, mode);
4970 return 1;
4971 }
4972 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004973
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004974 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004975}
4976
Chris Wilsonf6849602010-09-19 09:29:33 +01004977static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004978intel_dp_connector_register(struct drm_connector *connector)
4979{
4980 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004981 int ret;
4982
4983 ret = intel_connector_register(connector);
4984 if (ret)
4985 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004986
4987 i915_debugfs_connector_add(connector);
4988
4989 DRM_DEBUG_KMS("registering %s bus for %s\n",
4990 intel_dp->aux.name, connector->kdev->kobj.name);
4991
4992 intel_dp->aux.dev = connector->kdev;
4993 return drm_dp_aux_register(&intel_dp->aux);
4994}
4995
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004996static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004997intel_dp_connector_unregister(struct drm_connector *connector)
4998{
4999 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
5000 intel_connector_unregister(connector);
5001}
5002
5003static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005004intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005005{
Jani Nikula1d508702012-10-19 14:51:49 +03005006 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005007
Chris Wilson10e972d2014-09-04 21:43:45 +01005008 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01005009
Jani Nikula9cd300e2012-10-19 14:51:52 +03005010 if (!IS_ERR_OR_NULL(intel_connector->edid))
5011 kfree(intel_connector->edid);
5012
Jani Nikula1853a9d2017-08-18 12:30:20 +03005013 /*
5014 * Can't call intel_dp_is_edp() since the encoder may have been
5015 * destroyed already.
5016 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03005017 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03005018 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02005019
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005020 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08005021 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005022}
5023
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005024void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02005025{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005026 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
5027 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02005028
Dave Airlie0e32b392014-05-02 14:02:48 +10005029 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03005030 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07005031 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005032 /*
5033 * vdd might still be enabled do to the delayed vdd off.
5034 * Make sure vdd is actually turned off here.
5035 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005036 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005037 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005038 pps_unlock(intel_dp);
5039
Clint Taylor01527b32014-07-07 13:01:46 -07005040 if (intel_dp->edp_notifier.notifier_call) {
5041 unregister_reboot_notifier(&intel_dp->edp_notifier);
5042 intel_dp->edp_notifier.notifier_call = NULL;
5043 }
Keith Packardbd943152011-09-18 23:09:52 -07005044 }
Chris Wilson99681882016-06-20 09:29:17 +01005045
5046 intel_dp_aux_fini(intel_dp);
5047
Imre Deakc8bd0e42014-12-12 17:57:38 +02005048 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02005049 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02005050}
5051
Imre Deakbf93ba62016-04-18 10:04:21 +03005052void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03005053{
5054 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
5055
Jani Nikula1853a9d2017-08-18 12:30:20 +03005056 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03005057 return;
5058
Ville Syrjälä951468f2014-09-04 14:55:31 +03005059 /*
5060 * vdd might still be enabled do to the delayed vdd off.
5061 * Make sure vdd is actually turned off here.
5062 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02005063 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005064 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005065 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005066 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03005067}
5068
Sean Paul20f24d72018-01-08 14:55:43 -05005069static
5070int intel_dp_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
5071 u8 *an)
5072{
5073 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_dig_port->base.base);
Ville Syrjälä32078b722018-02-22 23:28:02 +02005074 static const struct drm_dp_aux_msg msg = {
5075 .request = DP_AUX_NATIVE_WRITE,
5076 .address = DP_AUX_HDCP_AKSV,
5077 .size = DRM_HDCP_KSV_LEN,
5078 };
5079 uint8_t txbuf[HEADER_SIZE + DRM_HDCP_KSV_LEN] = {}, rxbuf[2], reply = 0;
Sean Paul20f24d72018-01-08 14:55:43 -05005080 ssize_t dpcd_ret;
5081 int ret;
5082
5083 /* Output An first, that's easy */
5084 dpcd_ret = drm_dp_dpcd_write(&intel_dig_port->dp.aux, DP_AUX_HDCP_AN,
5085 an, DRM_HDCP_AN_LEN);
5086 if (dpcd_ret != DRM_HDCP_AN_LEN) {
5087 DRM_ERROR("Failed to write An over DP/AUX (%zd)\n", dpcd_ret);
5088 return dpcd_ret >= 0 ? -EIO : dpcd_ret;
5089 }
5090
5091 /*
5092 * Since Aksv is Oh-So-Secret, we can't access it in software. So in
5093 * order to get it on the wire, we need to create the AUX header as if
5094 * we were writing the data, and then tickle the hardware to output the
5095 * data once the header is sent out.
5096 */
Ville Syrjälä32078b722018-02-22 23:28:02 +02005097 intel_dp_aux_header(txbuf, &msg);
Sean Paul20f24d72018-01-08 14:55:43 -05005098
Ville Syrjälä32078b722018-02-22 23:28:02 +02005099 ret = intel_dp_aux_xfer(intel_dp, txbuf, HEADER_SIZE + msg.size,
Ville Syrjälä8159c792018-02-22 23:27:32 +02005100 rxbuf, sizeof(rxbuf),
5101 DP_AUX_CH_CTL_AUX_AKSV_SELECT);
Sean Paul20f24d72018-01-08 14:55:43 -05005102 if (ret < 0) {
5103 DRM_ERROR("Write Aksv over DP/AUX failed (%d)\n", ret);
5104 return ret;
5105 } else if (ret == 0) {
5106 DRM_ERROR("Aksv write over DP/AUX was empty\n");
5107 return -EIO;
5108 }
5109
5110 reply = (rxbuf[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK;
5111 return reply == DP_AUX_NATIVE_REPLY_ACK ? 0 : -EIO;
5112}
5113
5114static int intel_dp_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
5115 u8 *bksv)
5116{
5117 ssize_t ret;
5118 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BKSV, bksv,
5119 DRM_HDCP_KSV_LEN);
5120 if (ret != DRM_HDCP_KSV_LEN) {
5121 DRM_ERROR("Read Bksv from DP/AUX failed (%zd)\n", ret);
5122 return ret >= 0 ? -EIO : ret;
5123 }
5124 return 0;
5125}
5126
5127static int intel_dp_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
5128 u8 *bstatus)
5129{
5130 ssize_t ret;
5131 /*
5132 * For some reason the HDMI and DP HDCP specs call this register
5133 * definition by different names. In the HDMI spec, it's called BSTATUS,
5134 * but in DP it's called BINFO.
5135 */
5136 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BINFO,
5137 bstatus, DRM_HDCP_BSTATUS_LEN);
5138 if (ret != DRM_HDCP_BSTATUS_LEN) {
5139 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5140 return ret >= 0 ? -EIO : ret;
5141 }
5142 return 0;
5143}
5144
5145static
Ramalingam C791a98d2018-02-03 03:39:08 +05305146int intel_dp_hdcp_read_bcaps(struct intel_digital_port *intel_dig_port,
5147 u8 *bcaps)
5148{
5149 ssize_t ret;
5150
5151 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BCAPS,
5152 bcaps, 1);
5153 if (ret != 1) {
5154 DRM_ERROR("Read bcaps from DP/AUX failed (%zd)\n", ret);
5155 return ret >= 0 ? -EIO : ret;
5156 }
5157
5158 return 0;
5159}
5160
5161static
Sean Paul20f24d72018-01-08 14:55:43 -05005162int intel_dp_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
5163 bool *repeater_present)
5164{
5165 ssize_t ret;
5166 u8 bcaps;
Ramalingam C791a98d2018-02-03 03:39:08 +05305167
5168 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5169 if (ret)
5170 return ret;
5171
Sean Paul20f24d72018-01-08 14:55:43 -05005172 *repeater_present = bcaps & DP_BCAPS_REPEATER_PRESENT;
5173 return 0;
5174}
5175
5176static
5177int intel_dp_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
5178 u8 *ri_prime)
5179{
5180 ssize_t ret;
5181 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_RI_PRIME,
5182 ri_prime, DRM_HDCP_RI_LEN);
5183 if (ret != DRM_HDCP_RI_LEN) {
5184 DRM_ERROR("Read Ri' from DP/AUX failed (%zd)\n", ret);
5185 return ret >= 0 ? -EIO : ret;
5186 }
5187 return 0;
5188}
5189
5190static
5191int intel_dp_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
5192 bool *ksv_ready)
5193{
5194 ssize_t ret;
5195 u8 bstatus;
5196 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5197 &bstatus, 1);
5198 if (ret != 1) {
5199 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
5200 return ret >= 0 ? -EIO : ret;
5201 }
5202 *ksv_ready = bstatus & DP_BSTATUS_READY;
5203 return 0;
5204}
5205
5206static
5207int intel_dp_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
5208 int num_downstream, u8 *ksv_fifo)
5209{
5210 ssize_t ret;
5211 int i;
5212
5213 /* KSV list is read via 15 byte window (3 entries @ 5 bytes each) */
5214 for (i = 0; i < num_downstream; i += 3) {
5215 size_t len = min(num_downstream - i, 3) * DRM_HDCP_KSV_LEN;
5216 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5217 DP_AUX_HDCP_KSV_FIFO,
5218 ksv_fifo + i * DRM_HDCP_KSV_LEN,
5219 len);
5220 if (ret != len) {
5221 DRM_ERROR("Read ksv[%d] from DP/AUX failed (%zd)\n", i,
5222 ret);
5223 return ret >= 0 ? -EIO : ret;
5224 }
5225 }
5226 return 0;
5227}
5228
5229static
5230int intel_dp_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
5231 int i, u32 *part)
5232{
5233 ssize_t ret;
5234
5235 if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
5236 return -EINVAL;
5237
5238 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux,
5239 DP_AUX_HDCP_V_PRIME(i), part,
5240 DRM_HDCP_V_PRIME_PART_LEN);
5241 if (ret != DRM_HDCP_V_PRIME_PART_LEN) {
5242 DRM_ERROR("Read v'[%d] from DP/AUX failed (%zd)\n", i, ret);
5243 return ret >= 0 ? -EIO : ret;
5244 }
5245 return 0;
5246}
5247
5248static
5249int intel_dp_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
5250 bool enable)
5251{
5252 /* Not used for single stream DisplayPort setups */
5253 return 0;
5254}
5255
5256static
5257bool intel_dp_hdcp_check_link(struct intel_digital_port *intel_dig_port)
5258{
5259 ssize_t ret;
5260 u8 bstatus;
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005261
Sean Paul20f24d72018-01-08 14:55:43 -05005262 ret = drm_dp_dpcd_read(&intel_dig_port->dp.aux, DP_AUX_HDCP_BSTATUS,
5263 &bstatus, 1);
5264 if (ret != 1) {
5265 DRM_ERROR("Read bstatus from DP/AUX failed (%zd)\n", ret);
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005266 return false;
Sean Paul20f24d72018-01-08 14:55:43 -05005267 }
Chris Wilsonb7fc1a92018-01-18 16:10:25 +00005268
Sean Paul20f24d72018-01-08 14:55:43 -05005269 return !(bstatus & (DP_BSTATUS_LINK_FAILURE | DP_BSTATUS_REAUTH_REQ));
5270}
5271
Ramalingam C791a98d2018-02-03 03:39:08 +05305272static
5273int intel_dp_hdcp_capable(struct intel_digital_port *intel_dig_port,
5274 bool *hdcp_capable)
5275{
5276 ssize_t ret;
5277 u8 bcaps;
5278
5279 ret = intel_dp_hdcp_read_bcaps(intel_dig_port, &bcaps);
5280 if (ret)
5281 return ret;
5282
5283 *hdcp_capable = bcaps & DP_BCAPS_HDCP_CAPABLE;
5284 return 0;
5285}
5286
Sean Paul20f24d72018-01-08 14:55:43 -05005287static const struct intel_hdcp_shim intel_dp_hdcp_shim = {
5288 .write_an_aksv = intel_dp_hdcp_write_an_aksv,
5289 .read_bksv = intel_dp_hdcp_read_bksv,
5290 .read_bstatus = intel_dp_hdcp_read_bstatus,
5291 .repeater_present = intel_dp_hdcp_repeater_present,
5292 .read_ri_prime = intel_dp_hdcp_read_ri_prime,
5293 .read_ksv_ready = intel_dp_hdcp_read_ksv_ready,
5294 .read_ksv_fifo = intel_dp_hdcp_read_ksv_fifo,
5295 .read_v_prime_part = intel_dp_hdcp_read_v_prime_part,
5296 .toggle_signalling = intel_dp_hdcp_toggle_signalling,
5297 .check_link = intel_dp_hdcp_check_link,
Ramalingam C791a98d2018-02-03 03:39:08 +05305298 .hdcp_capable = intel_dp_hdcp_capable,
Sean Paul20f24d72018-01-08 14:55:43 -05005299};
5300
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005301static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
5302{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005303 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005304
5305 lockdep_assert_held(&dev_priv->pps_mutex);
5306
5307 if (!edp_have_panel_vdd(intel_dp))
5308 return;
5309
5310 /*
5311 * The VDD bit needs a power domain reference, so if the bit is
5312 * already enabled when we boot or resume, grab this reference and
5313 * schedule a vdd off, so we don't hold on to the reference
5314 * indefinitely.
5315 */
5316 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005317 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005318
5319 edp_panel_vdd_schedule_off(intel_dp);
5320}
5321
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005322static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5323{
5324 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5325
5326 if ((intel_dp->DP & DP_PORT_EN) == 0)
5327 return INVALID_PIPE;
5328
5329 if (IS_CHERRYVIEW(dev_priv))
5330 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5331 else
5332 return PORT_TO_PIPE(intel_dp->DP);
5333}
5334
Imre Deakbf93ba62016-04-18 10:04:21 +03005335void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005336{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005337 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005338 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5339 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005340
5341 if (!HAS_DDI(dev_priv))
5342 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005343
Imre Deakdd75f6d2016-11-21 21:15:05 +02005344 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305345 lspcon_resume(lspcon);
5346
Manasi Navared7e8ef02017-02-07 16:54:11 -08005347 intel_dp->reset_link_params = true;
5348
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005349 pps_lock(intel_dp);
5350
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005351 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5352 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5353
Jani Nikula1853a9d2017-08-18 12:30:20 +03005354 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005355 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005356 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005357 intel_edp_panel_vdd_sanitize(intel_dp);
5358 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005359
5360 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005361}
5362
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005363static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005364 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005365 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005366 .atomic_get_property = intel_digital_connector_atomic_get_property,
5367 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005368 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005369 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005370 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005371 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005372 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005373};
5374
5375static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005376 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005377 .get_modes = intel_dp_get_modes,
5378 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005379 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005380};
5381
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005382static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005383 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005384 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005385};
5386
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005387enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005388intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5389{
5390 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005391 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005392 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005393
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005394 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5395 /*
5396 * vdd off can generate a long pulse on eDP which
5397 * would require vdd on to handle it, and thus we
5398 * would end up in an endless cycle of
5399 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5400 */
5401 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005402 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005403 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005404 }
5405
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005406 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005407 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005408 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005409
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005410 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005411 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005412 intel_dp->detect_done = false;
5413 return IRQ_NONE;
5414 }
5415
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005416 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005417
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005418 if (intel_dp->is_mst) {
5419 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5420 /*
5421 * If we were in MST mode, and device is not
5422 * there, get out of MST mode
5423 */
5424 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5425 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5426 intel_dp->is_mst = false;
5427 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5428 intel_dp->is_mst);
5429 intel_dp->detect_done = false;
5430 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005431 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005432 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005433
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005434 if (!intel_dp->is_mst) {
Ville Syrjäläc85d2002018-01-17 21:21:47 +02005435 bool handled;
Daniel Vetter42e5e652017-11-13 17:01:40 +01005436
5437 handled = intel_dp_short_pulse(intel_dp);
5438
Sean Paul20f24d72018-01-08 14:55:43 -05005439 /* Short pulse can signify loss of hdcp authentication */
5440 intel_hdcp_check_link(intel_dp->attached_connector);
5441
Daniel Vetter42e5e652017-11-13 17:01:40 +01005442 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005443 intel_dp->detect_done = false;
5444 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305445 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005446 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005447
5448 ret = IRQ_HANDLED;
5449
Imre Deak1c767b32014-08-18 14:42:42 +03005450put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005451 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005452
5453 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005454}
5455
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005456/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005457bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005458{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005459 /*
5460 * eDP not supported on g4x. so bail out early just
5461 * for a bit extra safety in case the VBT is bonkers.
5462 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005463 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005464 return false;
5465
Imre Deaka98d9c12016-12-21 12:17:24 +02005466 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005467 return true;
5468
Jani Nikula951d9ef2016-03-16 12:43:31 +02005469 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005470}
5471
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005472static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005473intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5474{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005475 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005476 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005477
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005478 if (!IS_G4X(dev_priv) && port != PORT_A)
5479 intel_attach_force_audio_property(connector);
5480
Chris Wilsone953fd72011-02-21 22:23:52 +00005481 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005482
Jani Nikula1853a9d2017-08-18 12:30:20 +03005483 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005484 u32 allowed_scalers;
5485
5486 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5487 if (!HAS_GMCH_DISPLAY(dev_priv))
5488 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5489
5490 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5491
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005492 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005493
Yuly Novikov53b41832012-10-26 12:04:00 +03005494 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005495}
5496
Imre Deakdada1a92014-01-29 13:25:41 +02005497static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5498{
Abhay Kumard28d4732016-01-22 17:39:04 -08005499 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005500 intel_dp->last_power_on = jiffies;
5501 intel_dp->last_backlight_off = jiffies;
5502}
5503
Daniel Vetter67a54562012-10-20 20:57:45 +02005504static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005505intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005506{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005507 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305508 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005509 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005510
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005511 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005512
5513 /* Workaround: Need to write PP_CONTROL with the unlock key as
5514 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305515 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005516
Imre Deak8e8232d2016-06-16 16:37:21 +03005517 pp_on = I915_READ(regs.pp_on);
5518 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005519 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5520 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005521 I915_WRITE(regs.pp_ctrl, pp_ctl);
5522 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305523 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005524
5525 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005526 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5527 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005528
Imre Deak54648612016-06-16 16:37:22 +03005529 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5530 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005531
Imre Deak54648612016-06-16 16:37:22 +03005532 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5533 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005534
Imre Deak54648612016-06-16 16:37:22 +03005535 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5536 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005537
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005538 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5539 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005540 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5541 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305542 } else {
Imre Deak54648612016-06-16 16:37:22 +03005543 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005544 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305545 }
Imre Deak54648612016-06-16 16:37:22 +03005546}
5547
5548static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005549intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5550{
5551 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5552 state_name,
5553 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5554}
5555
5556static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005557intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005558{
5559 struct edp_power_seq hw;
5560 struct edp_power_seq *sw = &intel_dp->pps_delays;
5561
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005562 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005563
5564 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5565 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5566 DRM_ERROR("PPS state mismatch\n");
5567 intel_pps_dump_state("sw", sw);
5568 intel_pps_dump_state("hw", &hw);
5569 }
5570}
5571
5572static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005573intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005574{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005575 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005576 struct edp_power_seq cur, vbt, spec,
5577 *final = &intel_dp->pps_delays;
5578
5579 lockdep_assert_held(&dev_priv->pps_mutex);
5580
5581 /* already initialized? */
5582 if (final->t11_t12 != 0)
5583 return;
5584
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005585 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005586
Imre Deakde9c1b62016-06-16 20:01:46 +03005587 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005588
Jani Nikula6aa23e62016-03-24 17:50:20 +02005589 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005590 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5591 * of 500ms appears to be too short. Ocassionally the panel
5592 * just fails to power back on. Increasing the delay to 800ms
5593 * seems sufficient to avoid this problem.
5594 */
5595 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005596 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005597 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5598 vbt.t11_t12);
5599 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005600 /* T11_T12 delay is special and actually in units of 100ms, but zero
5601 * based in the hw (so we need to add 100 ms). But the sw vbt
5602 * table multiplies it with 1000 to make it in units of 100usec,
5603 * too. */
5604 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005605
5606 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5607 * our hw here, which are all in 100usec. */
5608 spec.t1_t3 = 210 * 10;
5609 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5610 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5611 spec.t10 = 500 * 10;
5612 /* This one is special and actually in units of 100ms, but zero
5613 * based in the hw (so we need to add 100 ms). But the sw vbt
5614 * table multiplies it with 1000 to make it in units of 100usec,
5615 * too. */
5616 spec.t11_t12 = (510 + 100) * 10;
5617
Imre Deakde9c1b62016-06-16 20:01:46 +03005618 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005619
5620 /* Use the max of the register settings and vbt. If both are
5621 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005622#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005623 spec.field : \
5624 max(cur.field, vbt.field))
5625 assign_final(t1_t3);
5626 assign_final(t8);
5627 assign_final(t9);
5628 assign_final(t10);
5629 assign_final(t11_t12);
5630#undef assign_final
5631
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005632#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005633 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5634 intel_dp->backlight_on_delay = get_delay(t8);
5635 intel_dp->backlight_off_delay = get_delay(t9);
5636 intel_dp->panel_power_down_delay = get_delay(t10);
5637 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5638#undef get_delay
5639
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005640 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5641 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5642 intel_dp->panel_power_cycle_delay);
5643
5644 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5645 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005646
5647 /*
5648 * We override the HW backlight delays to 1 because we do manual waits
5649 * on them. For T8, even BSpec recommends doing it. For T9, if we
5650 * don't do this, we'll end up waiting for the backlight off delay
5651 * twice: once when we do the manual sleep, and once when we disable
5652 * the panel and wait for the PP_STATUS bit to become zero.
5653 */
5654 final->t8 = 1;
5655 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005656
5657 /*
5658 * HW has only a 100msec granularity for t11_t12 so round it up
5659 * accordingly.
5660 */
5661 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005662}
5663
5664static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005665intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005666 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005667{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005668 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005669 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005670 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005671 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005672 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005673 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005674
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005675 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005676
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005677 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005678
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005679 /*
5680 * On some VLV machines the BIOS can leave the VDD
5681 * enabled even on power seqeuencers which aren't
5682 * hooked up to any port. This would mess up the
5683 * power domain tracking the first time we pick
5684 * one of these power sequencers for use since
5685 * edp_panel_vdd_on() would notice that the VDD was
5686 * already on and therefore wouldn't grab the power
5687 * domain reference. Disable VDD first to avoid this.
5688 * This also avoids spuriously turning the VDD on as
5689 * soon as the new power seqeuencer gets initialized.
5690 */
5691 if (force_disable_vdd) {
5692 u32 pp = ironlake_get_pp_control(intel_dp);
5693
5694 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5695
5696 if (pp & EDP_FORCE_VDD)
5697 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5698
5699 pp &= ~EDP_FORCE_VDD;
5700
5701 I915_WRITE(regs.pp_ctrl, pp);
5702 }
5703
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005704 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005705 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5706 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005707 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005708 /* Compute the divisor for the pp clock, simply match the Bspec
5709 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005710 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5711 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005712 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305713 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005714 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305715 << BXT_POWER_CYCLE_DELAY_SHIFT);
5716 } else {
5717 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5718 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5719 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5720 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005721
5722 /* Haswell doesn't have any port selection bits for the panel
5723 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005724 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005725 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005726 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005727 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005728 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005729 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005730 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005731 }
5732
Jesse Barnes453c5422013-03-28 09:55:41 -07005733 pp_on |= port_sel;
5734
Imre Deak8e8232d2016-06-16 16:37:21 +03005735 I915_WRITE(regs.pp_on, pp_on);
5736 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005737 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5738 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005739 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305740 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005741 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005742
Daniel Vetter67a54562012-10-20 20:57:45 +02005743 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005744 I915_READ(regs.pp_on),
5745 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005746 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5747 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005748 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5749 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005750}
5751
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005752static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005753{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005754 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005755
5756 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005757 vlv_initial_power_sequencer_setup(intel_dp);
5758 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005759 intel_dp_init_panel_power_sequencer(intel_dp);
5760 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005761 }
5762}
5763
Vandana Kannanb33a2812015-02-13 15:33:03 +05305764/**
5765 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005766 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005767 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305768 * @refresh_rate: RR to be programmed
5769 *
5770 * This function gets called when refresh rate (RR) has to be changed from
5771 * one frequency to another. Switches can be between high and low RR
5772 * supported by the panel or to any other RR based on media playback (in
5773 * this case, RR value needs to be passed from user space).
5774 *
5775 * The caller of this function needs to take a lock on dev_priv->drrs.
5776 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005777static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005778 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005779 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305780{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305781 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305782 struct intel_digital_port *dig_port = NULL;
5783 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305785 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305786
5787 if (refresh_rate <= 0) {
5788 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5789 return;
5790 }
5791
Vandana Kannan96178ee2015-01-10 02:25:56 +05305792 if (intel_dp == NULL) {
5793 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305794 return;
5795 }
5796
Vandana Kannan96178ee2015-01-10 02:25:56 +05305797 dig_port = dp_to_dig_port(intel_dp);
5798 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305799
5800 if (!intel_crtc) {
5801 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5802 return;
5803 }
5804
Vandana Kannan96178ee2015-01-10 02:25:56 +05305805 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305806 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5807 return;
5808 }
5809
Vandana Kannan96178ee2015-01-10 02:25:56 +05305810 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5811 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305812 index = DRRS_LOW_RR;
5813
Vandana Kannan96178ee2015-01-10 02:25:56 +05305814 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305815 DRM_DEBUG_KMS(
5816 "DRRS requested for previously set RR...ignoring\n");
5817 return;
5818 }
5819
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005820 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305821 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5822 return;
5823 }
5824
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005825 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305826 switch (index) {
5827 case DRRS_HIGH_RR:
5828 intel_dp_set_m_n(intel_crtc, M1_N1);
5829 break;
5830 case DRRS_LOW_RR:
5831 intel_dp_set_m_n(intel_crtc, M2_N2);
5832 break;
5833 case DRRS_MAX_RR:
5834 default:
5835 DRM_ERROR("Unsupported refreshrate type\n");
5836 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005837 } else if (INTEL_GEN(dev_priv) > 6) {
5838 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005839 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305840
Ville Syrjälä649636e2015-09-22 19:50:01 +03005841 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305842 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005843 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305844 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5845 else
5846 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305847 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005848 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305849 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5850 else
5851 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305852 }
5853 I915_WRITE(reg, val);
5854 }
5855
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305856 dev_priv->drrs.refresh_rate_type = index;
5857
5858 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5859}
5860
Vandana Kannanb33a2812015-02-13 15:33:03 +05305861/**
5862 * intel_edp_drrs_enable - init drrs struct if supported
5863 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005864 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305865 *
5866 * Initializes frontbuffer_bits and drrs.dp
5867 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005868void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005869 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305870{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005871 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305872
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005873 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305874 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5875 return;
5876 }
5877
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005878 if (dev_priv->psr.enabled) {
5879 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5880 return;
5881 }
5882
Vandana Kannanc3955782015-01-22 15:17:40 +05305883 mutex_lock(&dev_priv->drrs.mutex);
5884 if (WARN_ON(dev_priv->drrs.dp)) {
5885 DRM_ERROR("DRRS already enabled\n");
5886 goto unlock;
5887 }
5888
5889 dev_priv->drrs.busy_frontbuffer_bits = 0;
5890
5891 dev_priv->drrs.dp = intel_dp;
5892
5893unlock:
5894 mutex_unlock(&dev_priv->drrs.mutex);
5895}
5896
Vandana Kannanb33a2812015-02-13 15:33:03 +05305897/**
5898 * intel_edp_drrs_disable - Disable DRRS
5899 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005900 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305901 *
5902 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005903void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005904 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305905{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005906 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305907
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005908 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305909 return;
5910
5911 mutex_lock(&dev_priv->drrs.mutex);
5912 if (!dev_priv->drrs.dp) {
5913 mutex_unlock(&dev_priv->drrs.mutex);
5914 return;
5915 }
5916
5917 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005918 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5919 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305920
5921 dev_priv->drrs.dp = NULL;
5922 mutex_unlock(&dev_priv->drrs.mutex);
5923
5924 cancel_delayed_work_sync(&dev_priv->drrs.work);
5925}
5926
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305927static void intel_edp_drrs_downclock_work(struct work_struct *work)
5928{
5929 struct drm_i915_private *dev_priv =
5930 container_of(work, typeof(*dev_priv), drrs.work.work);
5931 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305932
Vandana Kannan96178ee2015-01-10 02:25:56 +05305933 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305934
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305935 intel_dp = dev_priv->drrs.dp;
5936
5937 if (!intel_dp)
5938 goto unlock;
5939
5940 /*
5941 * The delayed work can race with an invalidate hence we need to
5942 * recheck.
5943 */
5944
5945 if (dev_priv->drrs.busy_frontbuffer_bits)
5946 goto unlock;
5947
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005948 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5949 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5950
5951 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5952 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5953 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305954
5955unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305956 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305957}
5958
Vandana Kannanb33a2812015-02-13 15:33:03 +05305959/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305960 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005961 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305962 * @frontbuffer_bits: frontbuffer plane tracking bits
5963 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305964 * This function gets called everytime rendering on the given planes start.
5965 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305966 *
5967 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5968 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005969void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5970 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305971{
Vandana Kannana93fad02015-01-10 02:25:59 +05305972 struct drm_crtc *crtc;
5973 enum pipe pipe;
5974
Daniel Vetter9da7d692015-04-09 16:44:15 +02005975 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305976 return;
5977
Daniel Vetter88f933a2015-04-09 16:44:16 +02005978 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305979
Vandana Kannana93fad02015-01-10 02:25:59 +05305980 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005981 if (!dev_priv->drrs.dp) {
5982 mutex_unlock(&dev_priv->drrs.mutex);
5983 return;
5984 }
5985
Vandana Kannana93fad02015-01-10 02:25:59 +05305986 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5987 pipe = to_intel_crtc(crtc)->pipe;
5988
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005989 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5990 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5991
Ramalingam C0ddfd202015-06-15 20:50:05 +05305992 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005993 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005994 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5995 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305996
Vandana Kannana93fad02015-01-10 02:25:59 +05305997 mutex_unlock(&dev_priv->drrs.mutex);
5998}
5999
Vandana Kannanb33a2812015-02-13 15:33:03 +05306000/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05306001 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01006002 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05306003 * @frontbuffer_bits: frontbuffer plane tracking bits
6004 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05306005 * This function gets called every time rendering on the given planes has
6006 * completed or flip on a crtc is completed. So DRRS should be upclocked
6007 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
6008 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05306009 *
6010 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
6011 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01006012void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
6013 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05306014{
Vandana Kannana93fad02015-01-10 02:25:59 +05306015 struct drm_crtc *crtc;
6016 enum pipe pipe;
6017
Daniel Vetter9da7d692015-04-09 16:44:15 +02006018 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05306019 return;
6020
Daniel Vetter88f933a2015-04-09 16:44:16 +02006021 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05306022
Vandana Kannana93fad02015-01-10 02:25:59 +05306023 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02006024 if (!dev_priv->drrs.dp) {
6025 mutex_unlock(&dev_priv->drrs.mutex);
6026 return;
6027 }
6028
Vandana Kannana93fad02015-01-10 02:25:59 +05306029 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
6030 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006031
6032 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05306033 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
6034
Ramalingam C0ddfd202015-06-15 20:50:05 +05306035 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02006036 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02006037 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
6038 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05306039
6040 /*
6041 * flush also means no more activity hence schedule downclock, if all
6042 * other fbs are quiescent too
6043 */
6044 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05306045 schedule_delayed_work(&dev_priv->drrs.work,
6046 msecs_to_jiffies(1000));
6047 mutex_unlock(&dev_priv->drrs.mutex);
6048}
6049
Vandana Kannanb33a2812015-02-13 15:33:03 +05306050/**
6051 * DOC: Display Refresh Rate Switching (DRRS)
6052 *
6053 * Display Refresh Rate Switching (DRRS) is a power conservation feature
6054 * which enables swtching between low and high refresh rates,
6055 * dynamically, based on the usage scenario. This feature is applicable
6056 * for internal panels.
6057 *
6058 * Indication that the panel supports DRRS is given by the panel EDID, which
6059 * would list multiple refresh rates for one resolution.
6060 *
6061 * DRRS is of 2 types - static and seamless.
6062 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
6063 * (may appear as a blink on screen) and is used in dock-undock scenario.
6064 * Seamless DRRS involves changing RR without any visual effect to the user
6065 * and can be used during normal system usage. This is done by programming
6066 * certain registers.
6067 *
6068 * Support for static/seamless DRRS may be indicated in the VBT based on
6069 * inputs from the panel spec.
6070 *
6071 * DRRS saves power by switching to low RR based on usage scenarios.
6072 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02006073 * The implementation is based on frontbuffer tracking implementation. When
6074 * there is a disturbance on the screen triggered by user activity or a periodic
6075 * system activity, DRRS is disabled (RR is changed to high RR). When there is
6076 * no movement on screen, after a timeout of 1 second, a switch to low RR is
6077 * made.
6078 *
6079 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
6080 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05306081 *
6082 * DRRS can be further extended to support other internal panels and also
6083 * the scenario of video playback wherein RR is set based on the rate
6084 * requested by userspace.
6085 */
6086
6087/**
6088 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02006089 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05306090 * @fixed_mode: preferred mode of panel
6091 *
6092 * This function is called only once at driver load to initialize basic
6093 * DRRS stuff.
6094 *
6095 * Returns:
6096 * Downclock mode if panel supports it, else return NULL.
6097 * DRRS support is determined by the presence of downclock mode (apart
6098 * from VBT setting).
6099 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306100static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02006101intel_dp_drrs_init(struct intel_connector *connector,
6102 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306103{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006104 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306105 struct drm_display_mode *downclock_mode = NULL;
6106
Daniel Vetter9da7d692015-04-09 16:44:15 +02006107 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
6108 mutex_init(&dev_priv->drrs.mutex);
6109
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00006110 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306111 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
6112 return NULL;
6113 }
6114
6115 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006116 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306117 return NULL;
6118 }
6119
Ville Syrjälä2f773472017-11-09 17:27:58 +02006120 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
6121 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306122
6123 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05306124 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306125 return NULL;
6126 }
6127
Vandana Kannan96178ee2015-01-10 02:25:56 +05306128 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05306129
Vandana Kannan96178ee2015-01-10 02:25:56 +05306130 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01006131 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306132 return downclock_mode;
6133}
6134
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006135static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006136 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006137{
Ville Syrjälä2f773472017-11-09 17:27:58 +02006138 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01006139 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02006140 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006141 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07006142 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306143 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006144 bool has_dpcd;
6145 struct drm_display_mode *scan;
6146 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006147 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006148
Jani Nikula1853a9d2017-08-18 12:30:20 +03006149 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006150 return true;
6151
Imre Deak97a824e12016-06-21 11:51:47 +03006152 /*
6153 * On IBX/CPT we may get here with LVDS already registered. Since the
6154 * driver uses the only internal power sequencer available for both
6155 * eDP and LVDS bail out early in this case to prevent interfering
6156 * with an already powered-on LVDS power sequencer.
6157 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02006158 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03006159 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
6160 DRM_INFO("LVDS was detected, not registering eDP\n");
6161
6162 return false;
6163 }
6164
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006165 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006166
6167 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02006168 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006169 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03006170
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02006171 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03006172
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006173 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006174 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006175
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03006176 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006177 /* if this fails, presume the device is a ghost */
6178 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03006179 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006180 }
6181
Daniel Vetter060c8772014-03-21 23:22:35 +01006182 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02006183 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006184 if (edid) {
6185 if (drm_add_edid_modes(connector, edid)) {
6186 drm_mode_connector_update_edid_property(connector,
6187 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006188 } else {
6189 kfree(edid);
6190 edid = ERR_PTR(-EINVAL);
6191 }
6192 } else {
6193 edid = ERR_PTR(-ENOENT);
6194 }
6195 intel_connector->edid = edid;
6196
Jim Bridedc911f52017-08-09 12:48:53 -07006197 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006198 list_for_each_entry(scan, &connector->probed_modes, head) {
6199 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
6200 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306201 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05306202 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07006203 } else if (!alt_fixed_mode) {
6204 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006205 }
6206 }
6207
6208 /* fallback to VBT if available for eDP */
6209 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
6210 fixed_mode = drm_mode_duplicate(dev,
6211 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03006212 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006213 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03006214 connector->display_info.width_mm = fixed_mode->width_mm;
6215 connector->display_info.height_mm = fixed_mode->height_mm;
6216 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006217 }
Daniel Vetter060c8772014-03-21 23:22:35 +01006218 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006219
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006220 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07006221 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
6222 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006223
6224 /*
6225 * Figure out the current pipe for the initial backlight setup.
6226 * If the current pipe isn't valid, try the PPS pipe, and if that
6227 * fails just assume pipe A.
6228 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006229 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02006230
6231 if (pipe != PIPE_A && pipe != PIPE_B)
6232 pipe = intel_dp->pps_pipe;
6233
6234 if (pipe != PIPE_A && pipe != PIPE_B)
6235 pipe = PIPE_A;
6236
6237 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
6238 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07006239 }
6240
Jim Bridedc911f52017-08-09 12:48:53 -07006241 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
6242 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03006243 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02006244 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006245
6246 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03006247
6248out_vdd_off:
6249 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
6250 /*
6251 * vdd might still be enabled do to the delayed vdd off.
6252 * Make sure vdd is actually turned off here.
6253 */
6254 pps_lock(intel_dp);
6255 edp_panel_vdd_off_sync(intel_dp);
6256 pps_unlock(intel_dp);
6257
6258 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03006259}
6260
Manasi Navare93013972017-04-06 16:44:19 +03006261static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
6262{
6263 struct intel_connector *intel_connector;
6264 struct drm_connector *connector;
6265
6266 intel_connector = container_of(work, typeof(*intel_connector),
6267 modeset_retry_work);
6268 connector = &intel_connector->base;
6269 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
6270 connector->name);
6271
6272 /* Grab the locks before changing connector property*/
6273 mutex_lock(&connector->dev->mode_config.mutex);
6274 /* Set connector link status to BAD and send a Uevent to notify
6275 * userspace to do a modeset.
6276 */
6277 drm_mode_connector_set_link_status_property(connector,
6278 DRM_MODE_LINK_STATUS_BAD);
6279 mutex_unlock(&connector->dev->mode_config.mutex);
6280 /* Send Hotplug uevent so userspace can reprobe */
6281 drm_kms_helper_hotplug_event(connector->dev);
6282}
6283
Paulo Zanoni16c25532013-06-12 17:27:25 -03006284bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006285intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6286 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006287{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006288 struct drm_connector *connector = &intel_connector->base;
6289 struct intel_dp *intel_dp = &intel_dig_port->dp;
6290 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6291 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006292 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006293 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006294 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006295
Manasi Navare93013972017-04-06 16:44:19 +03006296 /* Initialize the work for modeset in case of link train failure */
6297 INIT_WORK(&intel_connector->modeset_retry_work,
6298 intel_dp_modeset_retry_work_fn);
6299
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006300 if (WARN(intel_dig_port->max_lanes < 1,
6301 "Not enough lanes (%d) for DP on port %c\n",
6302 intel_dig_port->max_lanes, port_name(port)))
6303 return false;
6304
Jani Nikula55cfc582017-03-28 17:59:04 +03006305 intel_dp_set_source_rates(intel_dp);
6306
Manasi Navared7e8ef02017-02-07 16:54:11 -08006307 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006308 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006309 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006310
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006311 /* intel_dp vfuncs */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006312 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006313 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6314
Daniel Vetter07679352012-09-06 22:15:42 +02006315 /* Preserve the current hw state. */
6316 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006317 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006318
Jani Nikula7b91bf72017-08-18 12:30:19 +03006319 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306320 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006321 else
6322 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006323
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006324 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6325 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6326
Imre Deakf7d24902013-05-08 13:14:05 +03006327 /*
6328 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6329 * for DP the encoder type can be set by the caller to
6330 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6331 */
6332 if (type == DRM_MODE_CONNECTOR_eDP)
6333 intel_encoder->type = INTEL_OUTPUT_EDP;
6334
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006335 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006336 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006337 intel_dp_is_edp(intel_dp) &&
6338 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006339 return false;
6340
Imre Deake7281ea2013-05-08 13:14:08 +03006341 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6342 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6343 port_name(port));
6344
Adam Jacksonb3295302010-07-16 14:46:28 -04006345 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006346 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6347
Ville Syrjälä050213892017-11-29 20:08:47 +02006348 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6349 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006350 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006351
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006352 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006353
Mika Kaholab6339582016-09-09 14:10:52 +03006354 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006355
Daniel Vetter66a92782012-07-12 20:08:18 +02006356 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006357 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006358
Chris Wilsondf0e9242010-09-09 16:20:55 +01006359 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006360
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006361 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006362 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6363 else
6364 intel_connector->get_hw_state = intel_connector_get_hw_state;
6365
Dave Airlie0e32b392014-05-02 14:02:48 +10006366 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006367 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006368 (port == PORT_B || port == PORT_C ||
6369 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006370 intel_dp_mst_encoder_init(intel_dig_port,
6371 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006372
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006373 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006374 intel_dp_aux_fini(intel_dp);
6375 intel_dp_mst_encoder_cleanup(intel_dig_port);
6376 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006377 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006378
Chris Wilsonf6849602010-09-19 09:29:33 +01006379 intel_dp_add_properties(intel_dp, connector);
6380
Ramalingam Cfdddd082018-01-18 11:18:05 +05306381 if (is_hdcp_supported(dev_priv, port) && !intel_dp_is_edp(intel_dp)) {
Sean Paul20f24d72018-01-08 14:55:43 -05006382 int ret = intel_hdcp_init(intel_connector, &intel_dp_hdcp_shim);
6383 if (ret)
6384 DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
6385 }
6386
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006387 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6388 * 0xd. Failure to do so will result in spurious interrupts being
6389 * generated on the port when a cable is not attached.
6390 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006391 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006392 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6393 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6394 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006395
6396 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006397
6398fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006399 drm_connector_cleanup(connector);
6400
6401 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006402}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006403
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006404bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006405 i915_reg_t output_reg,
6406 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006407{
6408 struct intel_digital_port *intel_dig_port;
6409 struct intel_encoder *intel_encoder;
6410 struct drm_encoder *encoder;
6411 struct intel_connector *intel_connector;
6412
Daniel Vetterb14c5672013-09-19 12:18:32 +02006413 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006414 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006415 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006416
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006417 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306418 if (!intel_connector)
6419 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006420
6421 intel_encoder = &intel_dig_port->base;
6422 encoder = &intel_encoder->base;
6423
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006424 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6425 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6426 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306427 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006428
Ville Syrjäläc85d2002018-01-17 21:21:47 +02006429 intel_encoder->hotplug = intel_dp_hotplug;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006430 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006431 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006432 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006433 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006434 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006435 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006436 intel_encoder->pre_enable = chv_pre_enable_dp;
6437 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006438 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006439 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006440 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006441 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006442 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006443 intel_encoder->pre_enable = vlv_pre_enable_dp;
6444 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006445 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006446 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006447 } else if (INTEL_GEN(dev_priv) >= 5) {
6448 intel_encoder->pre_enable = g4x_pre_enable_dp;
6449 intel_encoder->enable = g4x_enable_dp;
6450 intel_encoder->disable = ilk_disable_dp;
6451 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006452 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006453 intel_encoder->pre_enable = g4x_pre_enable_dp;
6454 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006455 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006456 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006457
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006458 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006459 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006460
Ville Syrjäläcca05022016-06-22 21:57:06 +03006461 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006462 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006463 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006464 if (port == PORT_D)
6465 intel_encoder->crtc_mask = 1 << 2;
6466 else
6467 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6468 } else {
6469 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6470 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006471 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006472 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006473
Dave Airlie13cf5502014-06-18 11:29:35 +10006474 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006475 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006476
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006477 if (port != PORT_A)
6478 intel_infoframe_init(intel_dig_port);
6479
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306480 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6481 goto err_init_connector;
6482
Chris Wilson457c52d2016-06-01 08:27:50 +01006483 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306484
6485err_init_connector:
6486 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306487err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306488 kfree(intel_connector);
6489err_connector_alloc:
6490 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006491 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006492}
Dave Airlie0e32b392014-05-02 14:02:48 +10006493
6494void intel_dp_mst_suspend(struct drm_device *dev)
6495{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006496 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006497 int i;
6498
6499 /* disable MST */
6500 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006501 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006502
6503 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006504 continue;
6505
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006506 if (intel_dig_port->dp.is_mst)
6507 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006508 }
6509}
6510
6511void intel_dp_mst_resume(struct drm_device *dev)
6512{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006513 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006514 int i;
6515
6516 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006517 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006518 int ret;
6519
6520 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006521 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006522
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006523 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6524 if (ret)
6525 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006526 }
6527}