blob: be67106a7759d778564a9d60129df59b5fe54ce9 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Manasi Navare611032b2017-01-24 08:21:49 -080031#include <linux/types.h>
Clint Taylor01527b32014-07-07 13:01:46 -070032#include <linux/notifier.h>
33#include <linux/reboot.h>
Manasi Navare611032b2017-01-24 08:21:49 -080034#include <asm/byteorder.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080036#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070043
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -070045#define DP_DPRX_ESI_LEN 14
Keith Packarda4fc5ed2009-04-07 16:16:42 -070046
Todd Previte559be302015-05-04 07:48:20 -070047/* Compliance test status bits */
48#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
49#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
50#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
51#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
52
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080053struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030054 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080055 struct dpll dpll;
56};
57
58static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030059 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080060 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030061 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080062 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
63};
64
65static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030066 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080067 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030068 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080069 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
70};
71
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030073 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080074 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030075 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080076 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
77};
78
Chon Ming Leeef9348c2014-04-09 13:28:18 +030079/*
80 * CHV supports eDP 1.4 that have more link rates.
81 * Below only provides the fixed rate but exclude variable rate.
82 */
83static const struct dp_link_dpll chv_dpll[] = {
84 /*
85 * CHV requires to program fractional division for m2.
86 * m2 is stored in fixed point format using formula below
87 * (m2_int << 22) | m2_fraction
88 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030089 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030090 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030091 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030092 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030093 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
95};
Sonika Jindal637a9c62015-05-07 09:52:08 +053096
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070097/**
Jani Nikula1853a9d2017-08-18 12:30:20 +030098 * intel_dp_is_edp - is the given port attached to an eDP panel (either CPU or PCH)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099 * @intel_dp: DP struct
100 *
101 * If a CPU or PCH DP output is attached to an eDP panel, this function
102 * will return true, and false otherwise.
103 */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300104bool intel_dp_is_edp(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700105{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200106 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
107
108 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700109}
110
Imre Deak68b4d822013-05-08 13:14:06 +0300111static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112{
Imre Deak68b4d822013-05-08 13:14:06 +0300113 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
114
115 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116}
117
Chris Wilsondf0e9242010-09-09 16:20:55 +0100118static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
119{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200120 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121}
122
Ville Syrjäläadc10302017-10-31 22:51:14 +0200123static void intel_dp_link_down(struct intel_encoder *encoder,
124 const struct intel_crtc_state *old_crtc_state);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300125static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100126static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjäläadc10302017-10-31 22:51:14 +0200127static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
128 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200129static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530131static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Jani Nikula68f357c2017-03-28 17:59:05 +0300133/* update sink rates from dpcd */
134static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
135{
Jani Nikula229675d2018-02-27 12:59:11 +0200136 static const int dp_rates[] = {
Manasi Navarec71b53c2018-02-28 14:31:50 -0800137 162000, 270000, 540000, 810000
Jani Nikula229675d2018-02-27 12:59:11 +0200138 };
Jani Nikulaa8a08882017-10-09 12:29:59 +0300139 int i, max_rate;
Jani Nikula68f357c2017-03-28 17:59:05 +0300140
Jani Nikulaa8a08882017-10-09 12:29:59 +0300141 max_rate = drm_dp_bw_code_to_link_rate(intel_dp->dpcd[DP_MAX_LINK_RATE]);
Jani Nikula68f357c2017-03-28 17:59:05 +0300142
Jani Nikula229675d2018-02-27 12:59:11 +0200143 for (i = 0; i < ARRAY_SIZE(dp_rates); i++) {
144 if (dp_rates[i] > max_rate)
Jani Nikulaa8a08882017-10-09 12:29:59 +0300145 break;
Jani Nikula229675d2018-02-27 12:59:11 +0200146 intel_dp->sink_rates[i] = dp_rates[i];
Jani Nikulaa8a08882017-10-09 12:29:59 +0300147 }
Jani Nikula68f357c2017-03-28 17:59:05 +0300148
Jani Nikulaa8a08882017-10-09 12:29:59 +0300149 intel_dp->num_sink_rates = i;
Jani Nikula68f357c2017-03-28 17:59:05 +0300150}
151
Jani Nikula10ebb732018-02-01 13:03:41 +0200152/* Get length of rates array potentially limited by max_rate. */
153static int intel_dp_rate_limit_len(const int *rates, int len, int max_rate)
154{
155 int i;
156
157 /* Limit results by potentially reduced max rate */
158 for (i = 0; i < len; i++) {
159 if (rates[len - i - 1] <= max_rate)
160 return len - i;
161 }
162
163 return 0;
164}
165
166/* Get length of common rates array potentially limited by max_rate. */
167static int intel_dp_common_len_rate_limit(const struct intel_dp *intel_dp,
168 int max_rate)
169{
170 return intel_dp_rate_limit_len(intel_dp->common_rates,
171 intel_dp->num_common_rates, max_rate);
172}
173
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300174/* Theoretical max between source and sink */
175static int intel_dp_max_common_rate(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700176{
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300177 return intel_dp->common_rates[intel_dp->num_common_rates - 1];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700178}
179
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300180/* Theoretical max between source and sink */
181static int intel_dp_max_common_lane_count(struct intel_dp *intel_dp)
Paulo Zanonieeb63242014-05-06 14:56:50 +0300182{
183 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300184 int source_max = intel_dig_port->max_lanes;
185 int sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300186
187 return min(source_max, sink_max);
188}
189
Jani Nikula3d65a732017-04-06 16:44:14 +0300190int intel_dp_max_lane_count(struct intel_dp *intel_dp)
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300191{
192 return intel_dp->max_link_lane_count;
193}
194
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800195int
Keith Packardc8982612012-01-25 08:16:25 -0800196intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700197{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800198 /* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
199 return DIV_ROUND_UP(pixel_clock * bpp, 8);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700200}
201
Dhinakaran Pandiyan22a2c8e2016-11-15 12:59:06 -0800202int
Dave Airliefe27d532010-06-30 11:46:17 +1000203intel_dp_max_data_rate(int max_link_clock, int max_lanes)
204{
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -0800205 /* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
206 * link rate that is generally expressed in Gbps. Since, 8 bits of data
207 * is transmitted every LS_Clk per lane, there is no need to account for
208 * the channel encoding that is done in the PHY layer here.
209 */
210
211 return max_link_clock * max_lanes;
Dave Airliefe27d532010-06-30 11:46:17 +1000212}
213
Mika Kahola70ec0642016-09-09 14:10:55 +0300214static int
215intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
216{
217 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
218 struct intel_encoder *encoder = &intel_dig_port->base;
219 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
220 int max_dotclk = dev_priv->max_dotclk_freq;
221 int ds_max_dotclk;
222
223 int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
224
225 if (type != DP_DS_PORT_TYPE_VGA)
226 return max_dotclk;
227
228 ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
229 intel_dp->downstream_ports);
230
231 if (ds_max_dotclk != 0)
232 max_dotclk = min(max_dotclk, ds_max_dotclk);
233
234 return max_dotclk;
235}
236
Jani Nikula4ba285d2018-02-01 13:03:42 +0200237static int cnl_max_source_rate(struct intel_dp *intel_dp)
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800238{
239 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
240 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
241 enum port port = dig_port->base.port;
242
243 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
244
245 /* Low voltage SKUs are limited to max of 5.4G */
246 if (voltage == VOLTAGE_INFO_0_85V)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200247 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800248
249 /* For this SKU 8.1G is supported in all ports */
250 if (IS_CNL_WITH_PORT_F(dev_priv))
Jani Nikula4ba285d2018-02-01 13:03:42 +0200251 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800252
David Weinehall3758d962018-02-09 15:07:55 +0200253 /* For other SKUs, max rate on ports A and D is 5.4G */
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800254 if (port == PORT_A || port == PORT_D)
Jani Nikula4ba285d2018-02-01 13:03:42 +0200255 return 540000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800256
Jani Nikula4ba285d2018-02-01 13:03:42 +0200257 return 810000;
Rodrigo Vivi53ddb3c2018-01-29 15:22:23 -0800258}
259
Jani Nikula55cfc582017-03-28 17:59:04 +0300260static void
261intel_dp_set_source_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700262{
Jani Nikula229675d2018-02-27 12:59:11 +0200263 /* The values must be in increasing order */
264 static const int cnl_rates[] = {
265 162000, 216000, 270000, 324000, 432000, 540000, 648000, 810000
266 };
267 static const int bxt_rates[] = {
268 162000, 216000, 243000, 270000, 324000, 432000, 540000
269 };
270 static const int skl_rates[] = {
271 162000, 216000, 270000, 324000, 432000, 540000
272 };
273 static const int hsw_rates[] = {
274 162000, 270000, 540000
275 };
276 static const int g4x_rates[] = {
277 162000, 270000
278 };
Navare, Manasi D40dba342016-10-26 16:25:55 -0700279 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
280 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Jani Nikula99b91bd2018-02-01 13:03:43 +0200281 const struct ddi_vbt_port_info *info =
282 &dev_priv->vbt.ddi_port_info[dig_port->base.port];
Jani Nikula55cfc582017-03-28 17:59:04 +0300283 const int *source_rates;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200284 int size, max_rate = 0, vbt_max_rate = info->dp_max_link_rate;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700285
Jani Nikula55cfc582017-03-28 17:59:04 +0300286 /* This should only be done once */
287 WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);
288
Manasi Navareba1c06a2018-02-26 19:11:15 -0800289 if (IS_CANNONLAKE(dev_priv)) {
Rodrigo Vivid907b662017-08-10 15:40:08 -0700290 source_rates = cnl_rates;
Jani Nikula4ba285d2018-02-01 13:03:42 +0200291 size = ARRAY_SIZE(cnl_rates);
292 max_rate = cnl_max_source_rate(intel_dp);
Manasi Navareba1c06a2018-02-26 19:11:15 -0800293 } else if (IS_GEN9_LP(dev_priv)) {
294 source_rates = bxt_rates;
295 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivib976dc52017-01-23 10:32:37 -0800296 } else if (IS_GEN9_BC(dev_priv)) {
Jani Nikula55cfc582017-03-28 17:59:04 +0300297 source_rates = skl_rates;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700298 size = ARRAY_SIZE(skl_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300299 } else if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
300 IS_BROADWELL(dev_priv)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200301 source_rates = hsw_rates;
302 size = ARRAY_SIZE(hsw_rates);
Jani Nikulafc603ca2017-10-09 12:29:58 +0300303 } else {
Jani Nikula229675d2018-02-27 12:59:11 +0200304 source_rates = g4x_rates;
305 size = ARRAY_SIZE(g4x_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700306 }
307
Jani Nikula99b91bd2018-02-01 13:03:43 +0200308 if (max_rate && vbt_max_rate)
309 max_rate = min(max_rate, vbt_max_rate);
310 else if (vbt_max_rate)
311 max_rate = vbt_max_rate;
312
Jani Nikula4ba285d2018-02-01 13:03:42 +0200313 if (max_rate)
314 size = intel_dp_rate_limit_len(source_rates, size, max_rate);
315
Jani Nikula55cfc582017-03-28 17:59:04 +0300316 intel_dp->source_rates = source_rates;
317 intel_dp->num_source_rates = size;
Navare, Manasi D40dba342016-10-26 16:25:55 -0700318}
319
320static int intersect_rates(const int *source_rates, int source_len,
321 const int *sink_rates, int sink_len,
322 int *common_rates)
323{
324 int i = 0, j = 0, k = 0;
325
326 while (i < source_len && j < sink_len) {
327 if (source_rates[i] == sink_rates[j]) {
328 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
329 return k;
330 common_rates[k] = source_rates[i];
331 ++k;
332 ++i;
333 ++j;
334 } else if (source_rates[i] < sink_rates[j]) {
335 ++i;
336 } else {
337 ++j;
338 }
339 }
340 return k;
341}
342
Jani Nikula8001b752017-03-28 17:59:03 +0300343/* return index of rate in rates array, or -1 if not found */
344static int intel_dp_rate_index(const int *rates, int len, int rate)
345{
346 int i;
347
348 for (i = 0; i < len; i++)
349 if (rate == rates[i])
350 return i;
351
352 return -1;
353}
354
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300355static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
Navare, Manasi D40dba342016-10-26 16:25:55 -0700356{
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300357 WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
Navare, Manasi D40dba342016-10-26 16:25:55 -0700358
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300359 intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
360 intel_dp->num_source_rates,
361 intel_dp->sink_rates,
362 intel_dp->num_sink_rates,
363 intel_dp->common_rates);
364
365 /* Paranoia, there should always be something in common. */
366 if (WARN_ON(intel_dp->num_common_rates == 0)) {
Jani Nikula229675d2018-02-27 12:59:11 +0200367 intel_dp->common_rates[0] = 162000;
Jani Nikula975ee5fca2017-04-06 16:44:10 +0300368 intel_dp->num_common_rates = 1;
369 }
370}
371
Manasi Navare1a92c702017-06-08 13:41:02 -0700372static bool intel_dp_link_params_valid(struct intel_dp *intel_dp, int link_rate,
373 uint8_t lane_count)
Manasi Navare14c562c2017-04-06 14:00:12 -0700374{
375 /*
376 * FIXME: we need to synchronize the current link parameters with
377 * hardware readout. Currently fast link training doesn't work on
378 * boot-up.
379 */
Manasi Navare1a92c702017-06-08 13:41:02 -0700380 if (link_rate == 0 ||
381 link_rate > intel_dp->max_link_rate)
Manasi Navare14c562c2017-04-06 14:00:12 -0700382 return false;
383
Manasi Navare1a92c702017-06-08 13:41:02 -0700384 if (lane_count == 0 ||
385 lane_count > intel_dp_max_lane_count(intel_dp))
Manasi Navare14c562c2017-04-06 14:00:12 -0700386 return false;
387
388 return true;
389}
390
Manasi Navarefdb14d32016-12-08 19:05:12 -0800391int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
392 int link_rate, uint8_t lane_count)
393{
Jani Nikulab1810a72017-04-06 16:44:11 +0300394 int index;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800395
Jani Nikulab1810a72017-04-06 16:44:11 +0300396 index = intel_dp_rate_index(intel_dp->common_rates,
397 intel_dp->num_common_rates,
398 link_rate);
399 if (index > 0) {
Jani Nikulae6c0c642017-04-06 16:44:12 +0300400 intel_dp->max_link_rate = intel_dp->common_rates[index - 1];
401 intel_dp->max_link_lane_count = lane_count;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800402 } else if (lane_count > 1) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +0300403 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Jani Nikulae6c0c642017-04-06 16:44:12 +0300404 intel_dp->max_link_lane_count = lane_count >> 1;
Manasi Navarefdb14d32016-12-08 19:05:12 -0800405 } else {
406 DRM_ERROR("Link Training Unsuccessful\n");
407 return -1;
408 }
409
410 return 0;
411}
412
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000413static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414intel_dp_mode_valid(struct drm_connector *connector,
415 struct drm_display_mode *mode)
416{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100417 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300418 struct intel_connector *intel_connector = to_intel_connector(connector);
419 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100420 int target_clock = mode->clock;
421 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola70ec0642016-09-09 14:10:55 +0300422 int max_dotclk;
423
424 max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700425
Jani Nikula1853a9d2017-08-18 12:30:20 +0300426 if (intel_dp_is_edp(intel_dp) && fixed_mode) {
Jani Nikuladd06f902012-10-19 14:51:50 +0300427 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100428 return MODE_PANEL;
429
Jani Nikuladd06f902012-10-19 14:51:50 +0300430 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100431 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200432
433 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100434 }
435
Ville Syrjälä50fec212015-03-12 17:10:34 +0200436 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300437 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100438
439 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
440 mode_rate = intel_dp_link_required(target_clock, 18);
441
Mika Kahola799487f2016-02-02 15:16:38 +0200442 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200443 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700444
445 if (mode->clock < 10000)
446 return MODE_CLOCK_LOW;
447
Daniel Vetter0af78a22012-05-23 11:30:55 +0200448 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
449 return MODE_H_ILLEGAL;
450
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 return MODE_OK;
452}
453
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800454uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700455{
456 int i;
457 uint32_t v = 0;
458
459 if (src_bytes > 4)
460 src_bytes = 4;
461 for (i = 0; i < src_bytes; i++)
462 v |= ((uint32_t) src[i]) << ((3-i) * 8);
463 return v;
464}
465
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000466static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700467{
468 int i;
469 if (dst_bytes > 4)
470 dst_bytes = 4;
471 for (i = 0; i < dst_bytes; i++)
472 dst[i] = src >> ((3-i) * 8);
473}
474
Jani Nikulabf13e812013-09-06 07:40:05 +0300475static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200476intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300477static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200478intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +0200479 bool force_disable_vdd);
Imre Deak335f7522016-08-10 14:07:32 +0300480static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200481intel_dp_pps_init(struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300482
Ville Syrjälä773538e82014-09-04 14:54:56 +0300483static void pps_lock(struct intel_dp *intel_dp)
484{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200485 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300486
487 /*
Lucas De Marchi40c7ae42017-11-13 16:46:38 -0800488 * See intel_power_sequencer_reset() why we need
Ville Syrjälä773538e82014-09-04 14:54:56 +0300489 * a power domain reference here.
490 */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200491 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300492
493 mutex_lock(&dev_priv->pps_mutex);
494}
495
496static void pps_unlock(struct intel_dp *intel_dp)
497{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200498 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä773538e82014-09-04 14:54:56 +0300499
500 mutex_unlock(&dev_priv->pps_mutex);
501
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +0200502 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300503}
504
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300505static void
506vlv_power_sequencer_kick(struct intel_dp *intel_dp)
507{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200508 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300510 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300511 bool pll_enabled, release_cl_override = false;
512 enum dpio_phy phy = DPIO_PHY(pipe);
513 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300514 uint32_t DP;
515
516 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
517 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200518 pipe_name(pipe), port_name(intel_dig_port->base.port)))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300519 return;
520
521 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200522 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300523
524 /* Preserve the BIOS-computed detected bit. This is
525 * supposed to be read-only.
526 */
527 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
528 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
529 DP |= DP_PORT_WIDTH(1);
530 DP |= DP_LINK_TRAIN_PAT_1;
531
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100532 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300533 DP |= DP_PIPE_SELECT_CHV(pipe);
534 else if (pipe == PIPE_B)
535 DP |= DP_PIPEB_SELECT;
536
Ville Syrjäläd288f652014-10-28 13:20:22 +0200537 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
538
539 /*
540 * The DPLL for the pipe must be enabled for this to work.
541 * So enable temporarily it if it's not already enabled.
542 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300543 if (!pll_enabled) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100544 release_cl_override = IS_CHERRYVIEW(dev_priv) &&
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300545 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
546
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200547 if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000548 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
549 DRM_ERROR("Failed to force on pll for pipe %c!\n",
550 pipe_name(pipe));
551 return;
552 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300553 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200554
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300555 /*
556 * Similar magic as in intel_dp_enable_port().
557 * We _must_ do this port enable + disable trick
558 * to make this power seqeuencer lock onto the port.
559 * Otherwise even VDD force bit won't work.
560 */
561 I915_WRITE(intel_dp->output_reg, DP);
562 POSTING_READ(intel_dp->output_reg);
563
564 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
565 POSTING_READ(intel_dp->output_reg);
566
567 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
568 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200569
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300570 if (!pll_enabled) {
Ville Syrjälä30ad9812016-10-31 22:37:07 +0200571 vlv_force_pll_off(dev_priv, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300572
573 if (release_cl_override)
574 chv_phy_powergate_ch(dev_priv, phy, ch, false);
575 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300576}
577
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200578static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
579{
580 struct intel_encoder *encoder;
581 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
582
583 /*
584 * We don't have power sequencer currently.
585 * Pick one that's not used by other ports.
586 */
587 for_each_intel_encoder(&dev_priv->drm, encoder) {
588 struct intel_dp *intel_dp;
589
590 if (encoder->type != INTEL_OUTPUT_DP &&
591 encoder->type != INTEL_OUTPUT_EDP)
592 continue;
593
594 intel_dp = enc_to_intel_dp(&encoder->base);
595
596 if (encoder->type == INTEL_OUTPUT_EDP) {
597 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
598 intel_dp->active_pipe != intel_dp->pps_pipe);
599
600 if (intel_dp->pps_pipe != INVALID_PIPE)
601 pipes &= ~(1 << intel_dp->pps_pipe);
602 } else {
603 WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);
604
605 if (intel_dp->active_pipe != INVALID_PIPE)
606 pipes &= ~(1 << intel_dp->active_pipe);
607 }
608 }
609
610 if (pipes == 0)
611 return INVALID_PIPE;
612
613 return ffs(pipes) - 1;
614}
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616static enum pipe
617vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
618{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200619 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jani Nikulabf13e812013-09-06 07:40:05 +0300620 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300621 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300625 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300626 WARN_ON(!intel_dp_is_edp(intel_dp));
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300627
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200628 WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
629 intel_dp->active_pipe != intel_dp->pps_pipe);
630
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300631 if (intel_dp->pps_pipe != INVALID_PIPE)
632 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300633
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200634 pipe = vlv_find_free_pps(dev_priv);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300635
636 /*
637 * Didn't find one. This should not happen since there
638 * are two power sequencers and up to two eDP ports.
639 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200640 if (WARN_ON(pipe == INVALID_PIPE))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300641 pipe = PIPE_A;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300642
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200643 vlv_steal_power_sequencer(dev_priv, pipe);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300644 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300645
646 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
647 pipe_name(intel_dp->pps_pipe),
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200648 port_name(intel_dig_port->base.port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300649
650 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200651 intel_dp_init_panel_power_sequencer(intel_dp);
652 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300653
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300654 /*
655 * Even vdd force doesn't work until we've made
656 * the power sequencer lock in on the port.
657 */
658 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300659
660 return intel_dp->pps_pipe;
661}
662
Imre Deak78597992016-06-16 16:37:20 +0300663static int
664bxt_power_sequencer_idx(struct intel_dp *intel_dp)
665{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200666 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800667 int backlight_controller = dev_priv->vbt.backlight.controller;
Imre Deak78597992016-06-16 16:37:20 +0300668
669 lockdep_assert_held(&dev_priv->pps_mutex);
670
671 /* We should never land here with regular DP ports */
Jani Nikula1853a9d2017-08-18 12:30:20 +0300672 WARN_ON(!intel_dp_is_edp(intel_dp));
Imre Deak78597992016-06-16 16:37:20 +0300673
Imre Deak78597992016-06-16 16:37:20 +0300674 if (!intel_dp->pps_reset)
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800675 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300676
677 intel_dp->pps_reset = false;
678
679 /*
680 * Only the HW needs to be reprogrammed, the SW state is fixed and
681 * has been setup during connector init.
682 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200683 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak78597992016-06-16 16:37:20 +0300684
Mustamin B Mustaffa73c0fca2018-02-27 11:07:34 +0800685 return backlight_controller;
Imre Deak78597992016-06-16 16:37:20 +0300686}
687
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300688typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
689 enum pipe pipe);
690
691static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
692 enum pipe pipe)
693{
Imre Deak44cb7342016-08-10 14:07:29 +0300694 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300695}
696
697static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
698 enum pipe pipe)
699{
Imre Deak44cb7342016-08-10 14:07:29 +0300700 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300701}
702
703static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
704 enum pipe pipe)
705{
706 return true;
707}
708
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300709static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300710vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
711 enum port port,
712 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300713{
Jani Nikulabf13e812013-09-06 07:40:05 +0300714 enum pipe pipe;
715
Jani Nikulabf13e812013-09-06 07:40:05 +0300716 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300717 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300718 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300719
720 if (port_sel != PANEL_PORT_SELECT_VLV(port))
721 continue;
722
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300723 if (!pipe_check(dev_priv, pipe))
724 continue;
725
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300726 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300727 }
728
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300729 return INVALID_PIPE;
730}
731
732static void
733vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
734{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300736 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +0200737 enum port port = intel_dig_port->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300738
739 lockdep_assert_held(&dev_priv->pps_mutex);
740
741 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300742 /* first pick one where the panel is on */
743 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
744 vlv_pipe_has_pp_on);
745 /* didn't find one? pick one where vdd is on */
746 if (intel_dp->pps_pipe == INVALID_PIPE)
747 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
748 vlv_pipe_has_vdd_on);
749 /* didn't find one? pick one with just the correct port */
750 if (intel_dp->pps_pipe == INVALID_PIPE)
751 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
752 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300753
754 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
755 if (intel_dp->pps_pipe == INVALID_PIPE) {
756 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
757 port_name(port));
758 return;
759 }
760
761 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
762 port_name(port), pipe_name(intel_dp->pps_pipe));
763
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200764 intel_dp_init_panel_power_sequencer(intel_dp);
765 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Jani Nikulabf13e812013-09-06 07:40:05 +0300766}
767
Imre Deak78597992016-06-16 16:37:20 +0300768void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300769{
Ville Syrjälä773538e82014-09-04 14:54:56 +0300770 struct intel_encoder *encoder;
771
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100772 if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200773 !IS_GEN9_LP(dev_priv)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300774 return;
775
776 /*
777 * We can't grab pps_mutex here due to deadlock with power_domain
778 * mutex when power_domain functions are called while holding pps_mutex.
779 * That also means that in order to use pps_pipe the code needs to
780 * hold both a power domain reference and pps_mutex, and the power domain
781 * reference get/put must be done while _not_ holding pps_mutex.
782 * pps_{lock,unlock}() do these steps in the correct order, so one
783 * should use them always.
784 */
785
Ville Syrjälä2f773472017-11-09 17:27:58 +0200786 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300787 struct intel_dp *intel_dp;
788
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200789 if (encoder->type != INTEL_OUTPUT_DP &&
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300790 encoder->type != INTEL_OUTPUT_EDP &&
791 encoder->type != INTEL_OUTPUT_DDI)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300792 continue;
793
794 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200795
Ville Syrjälä7e732ca2017-10-27 22:31:24 +0300796 /* Skip pure DVI/HDMI DDI encoders */
797 if (!i915_mmio_reg_valid(intel_dp->output_reg))
798 continue;
799
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +0200800 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
801
802 if (encoder->type != INTEL_OUTPUT_EDP)
803 continue;
804
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200805 if (IS_GEN9_LP(dev_priv))
Imre Deak78597992016-06-16 16:37:20 +0300806 intel_dp->pps_reset = true;
807 else
808 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300809 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300810}
811
Imre Deak8e8232d2016-06-16 16:37:21 +0300812struct pps_registers {
813 i915_reg_t pp_ctrl;
814 i915_reg_t pp_stat;
815 i915_reg_t pp_on;
816 i915_reg_t pp_off;
817 i915_reg_t pp_div;
818};
819
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200820static void intel_pps_get_registers(struct intel_dp *intel_dp,
Imre Deak8e8232d2016-06-16 16:37:21 +0300821 struct pps_registers *regs)
822{
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200823 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak44cb7342016-08-10 14:07:29 +0300824 int pps_idx = 0;
825
Imre Deak8e8232d2016-06-16 16:37:21 +0300826 memset(regs, 0, sizeof(*regs));
827
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200828 if (IS_GEN9_LP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300829 pps_idx = bxt_power_sequencer_idx(intel_dp);
830 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
831 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300832
Imre Deak44cb7342016-08-10 14:07:29 +0300833 regs->pp_ctrl = PP_CONTROL(pps_idx);
834 regs->pp_stat = PP_STATUS(pps_idx);
835 regs->pp_on = PP_ON_DELAYS(pps_idx);
836 regs->pp_off = PP_OFF_DELAYS(pps_idx);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -0200837 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
838 !HAS_PCH_ICP(dev_priv))
Imre Deak44cb7342016-08-10 14:07:29 +0300839 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300840}
841
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200842static i915_reg_t
843_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300844{
Imre Deak8e8232d2016-06-16 16:37:21 +0300845 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300846
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200847 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300848
849 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300850}
851
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200852static i915_reg_t
853_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300854{
Imre Deak8e8232d2016-06-16 16:37:21 +0300855 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300856
Ville Syrjälä46bd8382017-10-31 22:51:22 +0200857 intel_pps_get_registers(intel_dp, &regs);
Imre Deak8e8232d2016-06-16 16:37:21 +0300858
859 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300860}
861
Clint Taylor01527b32014-07-07 13:01:46 -0700862/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
863 This function only applicable when panel PM state is not to be tracked */
864static int edp_notify_handler(struct notifier_block *this, unsigned long code,
865 void *unused)
866{
867 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
868 edp_notifier);
Ville Syrjälä2f773472017-11-09 17:27:58 +0200869 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Clint Taylor01527b32014-07-07 13:01:46 -0700870
Jani Nikula1853a9d2017-08-18 12:30:20 +0300871 if (!intel_dp_is_edp(intel_dp) || code != SYS_RESTART)
Clint Taylor01527b32014-07-07 13:01:46 -0700872 return 0;
873
Ville Syrjälä773538e82014-09-04 14:54:56 +0300874 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300875
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100876 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300877 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200878 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300879 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300880
Imre Deak44cb7342016-08-10 14:07:29 +0300881 pp_ctrl_reg = PP_CONTROL(pipe);
882 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700883 pp_div = I915_READ(pp_div_reg);
884 pp_div &= PP_REFERENCE_DIVIDER_MASK;
885
886 /* 0x1F write to PP_DIV_REG sets max cycle delay */
887 I915_WRITE(pp_div_reg, pp_div | 0x1F);
888 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
889 msleep(intel_dp->panel_power_cycle_delay);
890 }
891
Ville Syrjälä773538e82014-09-04 14:54:56 +0300892 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300893
Clint Taylor01527b32014-07-07 13:01:46 -0700894 return 0;
895}
896
Daniel Vetter4be73782014-01-17 14:39:48 +0100897static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700898{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200899 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700900
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300901 lockdep_assert_held(&dev_priv->pps_mutex);
902
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100903 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300904 intel_dp->pps_pipe == INVALID_PIPE)
905 return false;
906
Jani Nikulabf13e812013-09-06 07:40:05 +0300907 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700908}
909
Daniel Vetter4be73782014-01-17 14:39:48 +0100910static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700911{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200912 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700913
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300914 lockdep_assert_held(&dev_priv->pps_mutex);
915
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100916 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300917 intel_dp->pps_pipe == INVALID_PIPE)
918 return false;
919
Ville Syrjälä773538e82014-09-04 14:54:56 +0300920 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700921}
922
Keith Packard9b984da2011-09-19 13:54:47 -0700923static void
924intel_dp_check_edp(struct intel_dp *intel_dp)
925{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200926 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packardebf33b12011-09-29 15:53:27 -0700927
Jani Nikula1853a9d2017-08-18 12:30:20 +0300928 if (!intel_dp_is_edp(intel_dp))
Keith Packard9b984da2011-09-19 13:54:47 -0700929 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700930
Daniel Vetter4be73782014-01-17 14:39:48 +0100931 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700932 WARN(1, "eDP powered off while attempting aux channel communication.\n");
933 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300934 I915_READ(_pp_stat_reg(intel_dp)),
935 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700936 }
937}
938
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939static uint32_t
940intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
941{
Ville Syrjälä2f773472017-11-09 17:27:58 +0200942 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä4904fa62018-02-22 20:10:31 +0200943 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100944 uint32_t status;
945 bool done;
946
Daniel Vetteref04f002012-12-01 21:03:59 +0100947#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100948 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300949 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300950 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100951 else
Imre Deak713a6b662016-06-28 13:37:33 +0300952 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100953 if (!done)
954 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
955 has_aux_irq);
956#undef C
957
958 return status;
959}
960
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200961static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000962{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200963 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000964
Ville Syrjäläa457f542016-03-02 17:22:17 +0200965 if (index)
966 return 0;
967
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000968 /*
969 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200970 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000971 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200972 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000973}
974
975static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
976{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200977 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000978
979 if (index)
980 return 0;
981
Ville Syrjäläa457f542016-03-02 17:22:17 +0200982 /*
983 * The clock divider is based off the cdclk or PCH rawclk, and would
984 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
985 * divide by 2000 and use that
986 */
Ville Syrjälä449059a2018-02-22 20:10:33 +0200987 if (intel_dp->aux_ch == AUX_CH_A)
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200988 return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200989 else
990 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000991}
992
993static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300994{
Ville Syrjälä449059a2018-02-22 20:10:33 +0200995 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300996
Ville Syrjälä449059a2018-02-22 20:10:33 +0200997 if (intel_dp->aux_ch != AUX_CH_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300998 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100999 switch (index) {
1000 case 0: return 63;
1001 case 1: return 72;
1002 default: return 0;
1003 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001004 }
Ville Syrjäläa457f542016-03-02 17:22:17 +02001005
1006 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -03001007}
1008
Damien Lespiaub6b5e382014-01-20 16:00:59 +00001009static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
1010{
1011 /*
1012 * SKL doesn't need us to program the AUX clock divider (Hardware will
1013 * derive the clock from CDCLK automatically). We still implement the
1014 * get_aux_clock_divider vfunc to plug-in into the existing code.
1015 */
1016 return index ? 0 : 1;
1017}
1018
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02001019static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
1020 bool has_aux_irq,
1021 int send_bytes,
1022 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001023{
1024 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001025 struct drm_i915_private *dev_priv =
1026 to_i915(intel_dig_port->base.base.dev);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001027 uint32_t precharge, timeout;
1028
Tvrtko Ursulin86527442016-10-13 11:03:00 +01001029 if (IS_GEN6(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001030 precharge = 3;
1031 else
1032 precharge = 5;
1033
James Ausmus8f5f63d2017-10-12 14:30:37 -07001034 if (IS_BROADWELL(dev_priv))
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001035 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
1036 else
1037 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
1038
1039 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +00001040 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001041 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001042 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001043 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +00001044 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001045 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1046 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +00001047 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001048}
1049
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001050static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
1051 bool has_aux_irq,
1052 int send_bytes,
1053 uint32_t unused)
1054{
1055 return DP_AUX_CH_CTL_SEND_BUSY |
1056 DP_AUX_CH_CTL_DONE |
1057 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
1058 DP_AUX_CH_CTL_TIME_OUT_ERROR |
James Ausmus6fa228b2017-10-12 14:30:36 -07001059 DP_AUX_CH_CTL_TIME_OUT_MAX |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001060 DP_AUX_CH_CTL_RECEIVE_ERROR |
1061 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +02001062 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00001063 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
1064}
1065
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066static int
Chris Wilsonea5b2132010-08-04 13:50:23 +01001067intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +02001068 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001069 uint8_t *recv, int recv_size)
1070{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001071 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001072 struct drm_i915_private *dev_priv =
1073 to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001074 i915_reg_t ch_ctl, ch_data[5];
Chris Wilsonbc866252013-07-21 16:00:03 +01001075 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001076 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001077 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001078 int try, clock = 0;
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001079 bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
Jani Nikula884f19e2014-03-14 16:51:14 +02001080 bool vdd;
1081
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001082 ch_ctl = intel_dp->aux_ch_ctl_reg(intel_dp);
1083 for (i = 0; i < ARRAY_SIZE(ch_data); i++)
1084 ch_data[i] = intel_dp->aux_ch_data_reg(intel_dp, i);
1085
Ville Syrjälä773538e82014-09-04 14:54:56 +03001086 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001087
Ville Syrjälä72c35002014-08-18 22:16:00 +03001088 /*
1089 * We will be called with VDD already enabled for dpcd/edid/oui reads.
1090 * In such cases we want to leave VDD enabled and it's up to upper layers
1091 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
1092 * ourselves.
1093 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001094 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001095
1096 /* dp aux is extremely sensitive to irq latency, hence request the
1097 * lowest possible wakeup latency and so prevent the cpu from going into
1098 * deep sleep states.
1099 */
1100 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001101
Keith Packard9b984da2011-09-19 13:54:47 -07001102 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001103
Jesse Barnes11bee432011-08-01 15:02:20 -07001104 /* Try to wait for any previous AUX channel activity */
1105 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +01001106 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -07001107 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
1108 break;
1109 msleep(1);
1110 }
1111
1112 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +03001113 static u32 last_status = -1;
1114 const u32 status = I915_READ(ch_ctl);
1115
1116 if (status != last_status) {
1117 WARN(1, "dp_aux_ch not started status 0x%08x\n",
1118 status);
1119 last_status = status;
1120 }
1121
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001122 ret = -EBUSY;
1123 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001124 }
1125
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001126 /* Only 5 data registers! */
1127 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
1128 ret = -E2BIG;
1129 goto out;
1130 }
1131
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001132 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +00001133 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
1134 has_aux_irq,
1135 send_bytes,
1136 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001137
Chris Wilsonbc866252013-07-21 16:00:03 +01001138 /* Must try at least 3 times according to DP spec */
1139 for (try = 0; try < 5; try++) {
1140 /* Load the send data into the aux channel data registers */
1141 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001142 I915_WRITE(ch_data[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001143 intel_dp_pack_aux(send + i,
1144 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -04001145
Chris Wilsonbc866252013-07-21 16:00:03 +01001146 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +00001147 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001148
Chris Wilsonbc866252013-07-21 16:00:03 +01001149 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -04001150
Chris Wilsonbc866252013-07-21 16:00:03 +01001151 /* Clear done status and any errors */
1152 I915_WRITE(ch_ctl,
1153 status |
1154 DP_AUX_CH_CTL_DONE |
1155 DP_AUX_CH_CTL_TIME_OUT_ERROR |
1156 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -04001157
Todd Previte74ebf292015-04-15 08:38:41 -07001158 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
1159 * 400us delay required for errors and timeouts
1160 * Timeout errors from the HW already meet this
1161 * requirement so skip to next iteration
1162 */
Dhinakaran Pandiyan3975f0a2018-02-23 14:15:20 -08001163 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1164 continue;
1165
Todd Previte74ebf292015-04-15 08:38:41 -07001166 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1167 usleep_range(400, 500);
1168 continue;
1169 }
Chris Wilsonbc866252013-07-21 16:00:03 +01001170 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -07001171 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +01001172 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001173 }
1174
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001175 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001176 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001177 ret = -EBUSY;
1178 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179 }
1180
Jim Bridee058c942015-05-27 10:21:48 -07001181done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001182 /* Check for timeout or receive error.
1183 * Timeouts occur when the sink is not connected
1184 */
Keith Packarda5b3da52009-06-11 22:30:32 -07001185 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001186 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001187 ret = -EIO;
1188 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -07001189 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001190
1191 /* Timeouts occur when the device isn't connected, so they're
1192 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -07001193 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Chris Wilsona5570fe2017-02-23 11:51:02 +00001194 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001195 ret = -ETIMEDOUT;
1196 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001197 }
1198
1199 /* Unload any bytes sent back from the other side */
1200 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
1201 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001202
1203 /*
1204 * By BSpec: "Message sizes of 0 or >20 are not allowed."
1205 * We have no idea of what happened so we return -EBUSY so
1206 * drm layer takes care for the necessary retries.
1207 */
1208 if (recv_bytes == 0 || recv_bytes > 20) {
1209 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
1210 recv_bytes);
Rodrigo Vivi14e01882015-12-10 11:12:27 -08001211 ret = -EBUSY;
1212 goto out;
1213 }
1214
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215 if (recv_bytes > recv_size)
1216 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -04001217
Chris Wilson4f7f7b72010-08-18 18:12:56 +01001218 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001219 intel_dp_unpack_aux(I915_READ(ch_data[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -08001220 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001221
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001222 ret = recv_bytes;
1223out:
1224 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1225
Jani Nikula884f19e2014-03-14 16:51:14 +02001226 if (vdd)
1227 edp_panel_vdd_off(intel_dp, false);
1228
Ville Syrjälä773538e82014-09-04 14:54:56 +03001229 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001230
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001231 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001232}
1233
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001234#define BARE_ADDRESS_SIZE 3
1235#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001236static ssize_t
1237intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001238{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1240 uint8_t txbuf[20], rxbuf[20];
1241 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001242 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001243
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001244 txbuf[0] = (msg->request << 4) |
1245 ((msg->address >> 16) & 0xf);
1246 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001247 txbuf[2] = msg->address & 0xff;
1248 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001249
Jani Nikula9d1a1032014-03-14 16:51:15 +02001250 switch (msg->request & ~DP_AUX_I2C_MOT) {
1251 case DP_AUX_NATIVE_WRITE:
1252 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001253 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001254 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001255 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001256
Jani Nikula9d1a1032014-03-14 16:51:15 +02001257 if (WARN_ON(txsize > 20))
1258 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001259
Ville Syrjälädd788092016-07-28 17:55:04 +03001260 WARN_ON(!msg->buffer != !msg->size);
1261
Imre Deakd81a67c2016-01-29 14:52:26 +02001262 if (msg->buffer)
1263 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001264
Jani Nikula9d1a1032014-03-14 16:51:15 +02001265 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1266 if (ret > 0) {
1267 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001268
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001269 if (ret > 1) {
1270 /* Number of bytes written in a short write. */
1271 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1272 } else {
1273 /* Return payload size. */
1274 ret = msg->size;
1275 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001276 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001277 break;
1278
1279 case DP_AUX_NATIVE_READ:
1280 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001281 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001282 rxsize = msg->size + 1;
1283
1284 if (WARN_ON(rxsize > 20))
1285 return -E2BIG;
1286
1287 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1288 if (ret > 0) {
1289 msg->reply = rxbuf[0] >> 4;
1290 /*
1291 * Assume happy day, and copy the data. The caller is
1292 * expected to check msg->reply before touching it.
1293 *
1294 * Return payload size.
1295 */
1296 ret--;
1297 memcpy(msg->buffer, rxbuf + 1, ret);
1298 }
1299 break;
1300
1301 default:
1302 ret = -EINVAL;
1303 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001304 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001305
Jani Nikula9d1a1032014-03-14 16:51:15 +02001306 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001307}
1308
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001309static enum aux_ch intel_aux_ch(struct intel_dp *intel_dp)
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001310{
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001311 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1312 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1313 enum port port = encoder->port;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001314 const struct ddi_vbt_port_info *info =
1315 &dev_priv->vbt.ddi_port_info[port];
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001316 enum aux_ch aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001317
1318 if (!info->alternate_aux_channel) {
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001319 aux_ch = (enum aux_ch) port;
1320
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001321 DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001322 aux_ch_name(aux_ch), port_name(port));
1323 return aux_ch;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001324 }
1325
1326 switch (info->alternate_aux_channel) {
1327 case DP_AUX_A:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001328 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001329 break;
1330 case DP_AUX_B:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001331 aux_ch = AUX_CH_B;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001332 break;
1333 case DP_AUX_C:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001334 aux_ch = AUX_CH_C;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001335 break;
1336 case DP_AUX_D:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001337 aux_ch = AUX_CH_D;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001338 break;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001339 case DP_AUX_F:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001340 aux_ch = AUX_CH_F;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001341 break;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001342 default:
1343 MISSING_CASE(info->alternate_aux_channel);
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001344 aux_ch = AUX_CH_A;
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001345 break;
1346 }
1347
1348 DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001349 aux_ch_name(aux_ch), port_name(port));
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001350
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001351 return aux_ch;
1352}
1353
1354static enum intel_display_power_domain
1355intel_aux_power_domain(struct intel_dp *intel_dp)
1356{
1357 switch (intel_dp->aux_ch) {
1358 case AUX_CH_A:
1359 return POWER_DOMAIN_AUX_A;
1360 case AUX_CH_B:
1361 return POWER_DOMAIN_AUX_B;
1362 case AUX_CH_C:
1363 return POWER_DOMAIN_AUX_C;
1364 case AUX_CH_D:
1365 return POWER_DOMAIN_AUX_D;
1366 case AUX_CH_F:
1367 return POWER_DOMAIN_AUX_F;
1368 default:
1369 MISSING_CASE(intel_dp->aux_ch);
1370 return POWER_DOMAIN_AUX_A;
1371 }
Ville Syrjälä8f7ce032016-10-11 20:52:45 +03001372}
1373
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001374static i915_reg_t g4x_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001375{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001376 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1377 enum aux_ch aux_ch = intel_dp->aux_ch;
1378
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001379 switch (aux_ch) {
1380 case AUX_CH_B:
1381 case AUX_CH_C:
1382 case AUX_CH_D:
1383 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001384 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001385 MISSING_CASE(aux_ch);
1386 return DP_AUX_CH_CTL(AUX_CH_B);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001387 }
1388}
1389
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001390static i915_reg_t g4x_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001391{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001392 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1393 enum aux_ch aux_ch = intel_dp->aux_ch;
1394
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001395 switch (aux_ch) {
1396 case AUX_CH_B:
1397 case AUX_CH_C:
1398 case AUX_CH_D:
1399 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001400 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001401 MISSING_CASE(aux_ch);
1402 return DP_AUX_CH_DATA(AUX_CH_B, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001403 }
1404}
1405
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001406static i915_reg_t ilk_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001407{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001408 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1409 enum aux_ch aux_ch = intel_dp->aux_ch;
1410
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001411 switch (aux_ch) {
1412 case AUX_CH_A:
1413 return DP_AUX_CH_CTL(aux_ch);
1414 case AUX_CH_B:
1415 case AUX_CH_C:
1416 case AUX_CH_D:
1417 return PCH_DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001418 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001419 MISSING_CASE(aux_ch);
1420 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001421 }
1422}
1423
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001424static i915_reg_t ilk_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001425{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001426 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1427 enum aux_ch aux_ch = intel_dp->aux_ch;
1428
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001429 switch (aux_ch) {
1430 case AUX_CH_A:
1431 return DP_AUX_CH_DATA(aux_ch, index);
1432 case AUX_CH_B:
1433 case AUX_CH_C:
1434 case AUX_CH_D:
1435 return PCH_DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001436 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001437 MISSING_CASE(aux_ch);
1438 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001439 }
1440}
1441
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001442static i915_reg_t skl_aux_ctl_reg(struct intel_dp *intel_dp)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001443{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001444 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1445 enum aux_ch aux_ch = intel_dp->aux_ch;
1446
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001447 switch (aux_ch) {
1448 case AUX_CH_A:
1449 case AUX_CH_B:
1450 case AUX_CH_C:
1451 case AUX_CH_D:
1452 case AUX_CH_F:
1453 return DP_AUX_CH_CTL(aux_ch);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001454 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001455 MISSING_CASE(aux_ch);
1456 return DP_AUX_CH_CTL(AUX_CH_A);
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001457 }
1458}
1459
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001460static i915_reg_t skl_aux_data_reg(struct intel_dp *intel_dp, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001461{
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001462 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1463 enum aux_ch aux_ch = intel_dp->aux_ch;
1464
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001465 switch (aux_ch) {
1466 case AUX_CH_A:
1467 case AUX_CH_B:
1468 case AUX_CH_C:
1469 case AUX_CH_D:
1470 case AUX_CH_F:
1471 return DP_AUX_CH_DATA(aux_ch, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001472 default:
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001473 MISSING_CASE(aux_ch);
1474 return DP_AUX_CH_DATA(AUX_CH_A, index);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001475 }
1476}
1477
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001478static void
1479intel_dp_aux_fini(struct intel_dp *intel_dp)
1480{
1481 kfree(intel_dp->aux.name);
1482}
1483
1484static void
1485intel_dp_aux_init(struct intel_dp *intel_dp)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001486{
1487 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001488 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
1489
1490 intel_dp->aux_ch = intel_aux_ch(intel_dp);
1491 intel_dp->aux_power_domain = intel_aux_power_domain(intel_dp);
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001492
Ville Syrjälä4904fa62018-02-22 20:10:31 +02001493 if (INTEL_GEN(dev_priv) >= 9) {
1494 intel_dp->aux_ch_ctl_reg = skl_aux_ctl_reg;
1495 intel_dp->aux_ch_data_reg = skl_aux_data_reg;
1496 } else if (HAS_PCH_SPLIT(dev_priv)) {
1497 intel_dp->aux_ch_ctl_reg = ilk_aux_ctl_reg;
1498 intel_dp->aux_ch_data_reg = ilk_aux_data_reg;
1499 } else {
1500 intel_dp->aux_ch_ctl_reg = g4x_aux_ctl_reg;
1501 intel_dp->aux_ch_data_reg = g4x_aux_data_reg;
1502 }
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001503
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001504 if (INTEL_GEN(dev_priv) >= 9)
1505 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
1506 else if (IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
1507 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
1508 else if (HAS_PCH_SPLIT(dev_priv))
1509 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
1510 else
1511 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001512
Ville Syrjälä91e939a2018-02-22 20:10:32 +02001513 if (INTEL_GEN(dev_priv) >= 9)
1514 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
1515 else
1516 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001517
Chris Wilson7a418e32016-06-24 14:00:14 +01001518 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001519
Chris Wilson7a418e32016-06-24 14:00:14 +01001520 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02001521 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c",
1522 port_name(encoder->port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001523 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524}
1525
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001526bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301527{
Jani Nikulafc603ca2017-10-09 12:29:58 +03001528 int max_rate = intel_dp->source_rates[intel_dp->num_source_rates - 1];
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001529
Jani Nikulafc603ca2017-10-09 12:29:58 +03001530 return max_rate >= 540000;
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301531}
1532
Daniel Vetter0e503382014-07-04 11:26:04 -03001533static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001534intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001535 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001536{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001537 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001538 const struct dp_link_dpll *divisor = NULL;
1539 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001540
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +01001541 if (IS_G4X(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001542 divisor = gen4_dpll;
1543 count = ARRAY_SIZE(gen4_dpll);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001544 } else if (HAS_PCH_SPLIT(dev_priv)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001545 divisor = pch_dpll;
1546 count = ARRAY_SIZE(pch_dpll);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001547 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001548 divisor = chv_dpll;
1549 count = ARRAY_SIZE(chv_dpll);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01001550 } else if (IS_VALLEYVIEW(dev_priv)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001551 divisor = vlv_dpll;
1552 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001553 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001554
1555 if (divisor && count) {
1556 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001557 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001558 pipe_config->dpll = divisor[i].dpll;
1559 pipe_config->clock_set = true;
1560 break;
1561 }
1562 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001563 }
1564}
1565
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001566static void snprintf_int_array(char *str, size_t len,
1567 const int *array, int nelem)
1568{
1569 int i;
1570
1571 str[0] = '\0';
1572
1573 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001574 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001575 if (r >= len)
1576 return;
1577 str += r;
1578 len -= r;
1579 }
1580}
1581
1582static void intel_dp_print_rates(struct intel_dp *intel_dp)
1583{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001584 char str[128]; /* FIXME: too big for stack? */
1585
1586 if ((drm_debug & DRM_UT_KMS) == 0)
1587 return;
1588
Jani Nikula55cfc582017-03-28 17:59:04 +03001589 snprintf_int_array(str, sizeof(str),
1590 intel_dp->source_rates, intel_dp->num_source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001591 DRM_DEBUG_KMS("source rates: %s\n", str);
1592
Jani Nikula68f357c2017-03-28 17:59:05 +03001593 snprintf_int_array(str, sizeof(str),
1594 intel_dp->sink_rates, intel_dp->num_sink_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001595 DRM_DEBUG_KMS("sink rates: %s\n", str);
1596
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001597 snprintf_int_array(str, sizeof(str),
1598 intel_dp->common_rates, intel_dp->num_common_rates);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001599 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001600}
1601
Ville Syrjälä50fec212015-03-12 17:10:34 +02001602int
1603intel_dp_max_link_rate(struct intel_dp *intel_dp)
1604{
Ville Syrjälä50fec212015-03-12 17:10:34 +02001605 int len;
1606
Jani Nikulae6c0c642017-04-06 16:44:12 +03001607 len = intel_dp_common_len_rate_limit(intel_dp, intel_dp->max_link_rate);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001608 if (WARN_ON(len <= 0))
1609 return 162000;
1610
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001611 return intel_dp->common_rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001612}
1613
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001614int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1615{
Jani Nikula8001b752017-03-28 17:59:03 +03001616 int i = intel_dp_rate_index(intel_dp->sink_rates,
1617 intel_dp->num_sink_rates, rate);
Jani Nikulab5c72b22017-03-28 17:59:02 +03001618
1619 if (WARN_ON(i < 0))
1620 i = 0;
1621
1622 return i;
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001623}
1624
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001625void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1626 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001627{
Jani Nikula68f357c2017-03-28 17:59:05 +03001628 /* eDP 1.4 rate select method. */
1629 if (intel_dp->use_rate_select) {
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001630 *link_bw = 0;
1631 *rate_select =
1632 intel_dp_rate_select(intel_dp, port_clock);
1633 } else {
1634 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1635 *rate_select = 0;
1636 }
1637}
1638
Jani Nikulaf580bea2016-09-15 16:28:52 +03001639static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
1640 struct intel_crtc_state *pipe_config)
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001641{
1642 int bpp, bpc;
1643
1644 bpp = pipe_config->pipe_bpp;
1645 bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);
1646
1647 if (bpc > 0)
1648 bpp = min(bpp, 3*bpc);
1649
Manasi Navare611032b2017-01-24 08:21:49 -08001650 /* For DP Compliance we override the computed bpp for the pipe */
1651 if (intel_dp->compliance.test_data.bpc != 0) {
1652 pipe_config->pipe_bpp = 3*intel_dp->compliance.test_data.bpc;
1653 pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
1654 DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
1655 pipe_config->pipe_bpp);
1656 }
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001657 return bpp;
1658}
1659
Jim Bridedc911f52017-08-09 12:48:53 -07001660static bool intel_edp_compare_alt_mode(struct drm_display_mode *m1,
1661 struct drm_display_mode *m2)
1662{
1663 bool bres = false;
1664
1665 if (m1 && m2)
1666 bres = (m1->hdisplay == m2->hdisplay &&
1667 m1->hsync_start == m2->hsync_start &&
1668 m1->hsync_end == m2->hsync_end &&
1669 m1->htotal == m2->htotal &&
1670 m1->vdisplay == m2->vdisplay &&
1671 m1->vsync_start == m2->vsync_start &&
1672 m1->vsync_end == m2->vsync_end &&
1673 m1->vtotal == m2->vtotal);
1674 return bres;
1675}
1676
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001677bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001678intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001679 struct intel_crtc_state *pipe_config,
1680 struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001681{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001682 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001683 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001684 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001685 enum port port = encoder->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001686 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001687 struct intel_connector *intel_connector = intel_dp->attached_connector;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001688 struct intel_digital_connector_state *intel_conn_state =
1689 to_intel_digital_connector_state(conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001690 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001691 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001692 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001693 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001694 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301695 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001696 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001697 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001698 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001699 uint8_t link_bw, rate_select;
Jani Nikulab31e85e2017-05-18 14:10:25 +03001700 bool reduce_m_n = drm_dp_has_quirk(&intel_dp->desc,
1701 DP_DPCD_QUIRK_LIMITED_M_N);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301702
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001703 common_len = intel_dp_common_len_rate_limit(intel_dp,
Jani Nikulae6c0c642017-04-06 16:44:12 +03001704 intel_dp->max_link_rate);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301705
1706 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001707 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301708
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001709 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001710
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001711 if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001712 pipe_config->has_pch_encoder = true;
1713
Vandana Kannanf769cd22014-08-05 07:51:22 -07001714 pipe_config->has_drrs = false;
Ville Syrjälä20ff39f2017-11-29 18:43:01 +02001715 if (IS_G4X(dev_priv) || port == PORT_A)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001716 pipe_config->has_audio = false;
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001717 else if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02001718 pipe_config->has_audio = intel_dp->has_audio;
1719 else
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001720 pipe_config->has_audio = intel_conn_state->force_audio == HDMI_AUDIO_ON;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001721
Jani Nikula1853a9d2017-08-18 12:30:20 +03001722 if (intel_dp_is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jim Bridedc911f52017-08-09 12:48:53 -07001723 struct drm_display_mode *panel_mode =
1724 intel_connector->panel.alt_fixed_mode;
1725 struct drm_display_mode *req_mode = &pipe_config->base.mode;
1726
1727 if (!intel_edp_compare_alt_mode(req_mode, panel_mode))
1728 panel_mode = intel_connector->panel.fixed_mode;
1729
1730 drm_mode_debug_printmodeline(panel_mode);
1731
1732 intel_fixed_panel_mode(panel_mode, adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001733
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00001734 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07001735 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001736 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001737 if (ret)
1738 return ret;
1739 }
1740
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001741 if (HAS_GMCH_DISPLAY(dev_priv))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001742 intel_gmch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001743 conn_state->scaling_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001744 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001745 intel_pch_panel_fitting(intel_crtc, pipe_config,
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02001746 conn_state->scaling_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001747 }
1748
Ville Syrjälä050213892017-11-29 20:08:47 +02001749 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1750 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
1751 return false;
1752
Daniel Vettercb1793c2012-06-04 18:39:21 +02001753 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001754 return false;
1755
Manasi Navareda15f7c2017-01-24 08:16:34 -08001756 /* Use values requested by Compliance Test Request */
1757 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
Jani Nikulaec990e22017-04-06 16:44:15 +03001758 int index;
1759
Manasi Navare140ef132017-06-08 13:41:03 -07001760 /* Validate the compliance test data since max values
1761 * might have changed due to link train fallback.
1762 */
1763 if (intel_dp_link_params_valid(intel_dp, intel_dp->compliance.test_link_rate,
1764 intel_dp->compliance.test_lane_count)) {
1765 index = intel_dp_rate_index(intel_dp->common_rates,
1766 intel_dp->num_common_rates,
1767 intel_dp->compliance.test_link_rate);
1768 if (index >= 0)
1769 min_clock = max_clock = index;
1770 min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
1771 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08001772 }
Daniel Vetter083f9562012-04-20 20:23:49 +02001773 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301774 "max bw %d pixel clock %iKHz\n",
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001775 max_lane_count, intel_dp->common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001776 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001777
Daniel Vetter36008362013-03-27 00:44:59 +01001778 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1779 * bpc in between. */
Mika Kaholaf9bb7052016-09-09 14:10:56 +03001780 bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
Jani Nikula1853a9d2017-08-18 12:30:20 +03001781 if (intel_dp_is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301782
1783 /* Get bpp from vbt only for panels that dont have bpp in edid */
1784 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001785 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001786 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001787 dev_priv->vbt.edp.bpp);
1788 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001789 }
1790
Jani Nikula344c5bb2014-09-09 11:25:13 +03001791 /*
1792 * Use the maximum clock and number of lanes the eDP panel
1793 * advertizes being capable of. The panels are generally
1794 * designed to support only a single clock and lane
1795 * configuration, and typically these values correspond to the
1796 * native resolution of the panel.
1797 */
1798 min_lane_count = max_lane_count;
1799 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001800 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001801
Daniel Vetter36008362013-03-27 00:44:59 +01001802 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001803 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1804 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001805
Dave Airliec6930992014-07-14 11:04:39 +10001806 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301807 for (lane_count = min_lane_count;
1808 lane_count <= max_lane_count;
1809 lane_count <<= 1) {
1810
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001811 link_clock = intel_dp->common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001812 link_avail = intel_dp_max_data_rate(link_clock,
1813 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001814
Daniel Vetter36008362013-03-27 00:44:59 +01001815 if (mode_rate <= link_avail) {
1816 goto found;
1817 }
1818 }
1819 }
1820 }
1821
1822 return false;
1823
1824found:
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001825 if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001826 /*
1827 * See:
1828 * CEA-861-E - 5.1 Default Encoding Parameters
1829 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1830 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001831 pipe_config->limited_color_range =
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02001832 bpp != 18 &&
1833 drm_default_rgb_quant_range(adjusted_mode) ==
1834 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001835 } else {
1836 pipe_config->limited_color_range =
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02001837 intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001838 }
1839
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001840 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301841
Daniel Vetter657445f2013-05-04 10:09:18 +02001842 pipe_config->pipe_bpp = bpp;
Jani Nikula975ee5fca2017-04-06 16:44:10 +03001843 pipe_config->port_clock = intel_dp->common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001844
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001845 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1846 &link_bw, &rate_select);
1847
1848 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1849 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001850 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001851 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1852 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001853
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001854 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001855 adjusted_mode->crtc_clock,
1856 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001857 &pipe_config->dp_m_n,
1858 reduce_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001859
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301860 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301861 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001862 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301863 intel_link_compute_m_n(bpp, lane_count,
1864 intel_connector->panel.downclock_mode->clock,
1865 pipe_config->port_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +03001866 &pipe_config->dp_m2_n2,
1867 reduce_m_n);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301868 }
1869
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001870 /*
1871 * DPLL0 VCO may need to be adjusted to get the correct
1872 * clock for eDP. This will affect cdclk as well.
1873 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03001874 if (intel_dp_is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001875 int vco;
1876
1877 switch (pipe_config->port_clock / 2) {
1878 case 108000:
1879 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001880 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001881 break;
1882 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001883 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001884 break;
1885 }
1886
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001887 to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001888 }
1889
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01001890 if (!HAS_DDI(dev_priv))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001891 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001892
Ville Syrjälä4d90f2d2017-10-12 16:02:01 +03001893 intel_psr_compute_config(intel_dp, pipe_config);
1894
Daniel Vetter36008362013-03-27 00:44:59 +01001895 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001896}
1897
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001898void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001899 int link_rate, uint8_t lane_count,
1900 bool link_mst)
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001901{
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001902 intel_dp->link_rate = link_rate;
1903 intel_dp->lane_count = lane_count;
1904 intel_dp->link_mst = link_mst;
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001905}
1906
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001907static void intel_dp_prepare(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03001908 const struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909{
Ville Syrjälä2f773472017-11-09 17:27:58 +02001910 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001911 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02001912 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02001913 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001914 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001915
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001916 intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
1917 pipe_config->lane_count,
1918 intel_crtc_has_type(pipe_config,
1919 INTEL_OUTPUT_DP_MST));
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001920
Keith Packard417e8222011-11-01 19:54:11 -07001921 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001922 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001923 *
1924 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001925 * SNB CPU
1926 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001927 * CPT PCH
1928 *
1929 * IBX PCH and CPU are the same for almost everything,
1930 * except that the CPU DP PLL is configured in this
1931 * register
1932 *
1933 * CPT PCH is quite different, having many bits moved
1934 * to the TRANS_DP_CTL register instead. That
1935 * configuration happens (oddly) in ironlake_pch_enable
1936 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001937
Keith Packard417e8222011-11-01 19:54:11 -07001938 /* Preserve the BIOS-computed detected bit. This is
1939 * supposed to be read-only.
1940 */
1941 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001942
Keith Packard417e8222011-11-01 19:54:11 -07001943 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001944 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001945 intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001946
Keith Packard417e8222011-11-01 19:54:11 -07001947 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001948
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001949 if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001950 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1951 intel_dp->DP |= DP_SYNC_HS_HIGH;
1952 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1953 intel_dp->DP |= DP_SYNC_VS_HIGH;
1954 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1955
Jani Nikula6aba5b62013-10-04 15:08:10 +03001956 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001957 intel_dp->DP |= DP_ENHANCED_FRAMING;
1958
Daniel Vetter7c62a162013-06-01 17:16:20 +02001959 intel_dp->DP |= crtc->pipe << 29;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001960 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001961 u32 trans_dp;
1962
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001963 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001964
1965 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1966 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1967 trans_dp |= TRANS_DP_ENH_FRAMING;
1968 else
1969 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1970 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001971 } else {
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02001972 if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001973 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001974
1975 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1976 intel_dp->DP |= DP_SYNC_HS_HIGH;
1977 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1978 intel_dp->DP |= DP_SYNC_VS_HIGH;
1979 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1980
Jani Nikula6aba5b62013-10-04 15:08:10 +03001981 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001982 intel_dp->DP |= DP_ENHANCED_FRAMING;
1983
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001984 if (IS_CHERRYVIEW(dev_priv))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001985 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001986 else if (crtc->pipe == PIPE_B)
1987 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001988 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001989}
1990
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001991#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1992#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001993
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001994#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1995#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001996
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001997#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1998#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001999
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002000static void intel_pps_verify_state(struct intel_dp *intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002001
Daniel Vetter4be73782014-01-17 14:39:48 +01002002static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07002003 u32 mask,
2004 u32 value)
2005{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002006 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002007 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07002008
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002009 lockdep_assert_held(&dev_priv->pps_mutex);
2010
Ville Syrjälä46bd8382017-10-31 22:51:22 +02002011 intel_pps_verify_state(intel_dp);
Imre Deakde9c1b62016-06-16 20:01:46 +03002012
Jani Nikulabf13e812013-09-06 07:40:05 +03002013 pp_stat_reg = _pp_stat_reg(intel_dp);
2014 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002015
2016 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002017 mask, value,
2018 I915_READ(pp_stat_reg),
2019 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Chris Wilson9036ff02016-06-30 15:33:09 +01002021 if (intel_wait_for_register(dev_priv,
2022 pp_stat_reg, mask, value,
2023 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07002024 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002025 I915_READ(pp_stat_reg),
2026 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00002027
2028 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07002029}
2030
Daniel Vetter4be73782014-01-17 14:39:48 +01002031static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002032{
2033 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002034 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002035}
2036
Daniel Vetter4be73782014-01-17 14:39:48 +01002037static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07002038{
Keith Packardbd943152011-09-18 23:09:52 -07002039 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01002040 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07002041}
Keith Packardbd943152011-09-18 23:09:52 -07002042
Daniel Vetter4be73782014-01-17 14:39:48 +01002043static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07002044{
Abhay Kumard28d4732016-01-22 17:39:04 -08002045 ktime_t panel_power_on_time;
2046 s64 panel_power_off_duration;
2047
Keith Packard99ea7122011-11-01 19:57:50 -07002048 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02002049
Abhay Kumard28d4732016-01-22 17:39:04 -08002050 /* take the difference of currrent time and panel power off time
2051 * and then make panel wait for t11_t12 if needed. */
2052 panel_power_on_time = ktime_get_boottime();
2053 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
2054
Paulo Zanonidce56b32013-12-19 14:29:40 -02002055 /* When we disable the VDD override bit last we have to do the manual
2056 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08002057 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
2058 wait_remaining_ms_from_jiffies(jiffies,
2059 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002060
Daniel Vetter4be73782014-01-17 14:39:48 +01002061 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07002062}
Keith Packardbd943152011-09-18 23:09:52 -07002063
Daniel Vetter4be73782014-01-17 14:39:48 +01002064static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002065{
2066 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
2067 intel_dp->backlight_on_delay);
2068}
2069
Daniel Vetter4be73782014-01-17 14:39:48 +01002070static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02002071{
2072 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
2073 intel_dp->backlight_off_delay);
2074}
Keith Packard99ea7122011-11-01 19:57:50 -07002075
Keith Packard832dd3c2011-11-01 19:34:06 -07002076/* Read the current pp_control value, unlocking the register if it
2077 * is locked
2078 */
2079
Jesse Barnes453c5422013-03-28 09:55:41 -07002080static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07002081{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002082 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07002083 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07002084
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002085 lockdep_assert_held(&dev_priv->pps_mutex);
2086
Jani Nikulabf13e812013-09-06 07:40:05 +03002087 control = I915_READ(_pp_ctrl_reg(intel_dp));
Imre Deak8090ba82016-08-10 14:07:33 +03002088 if (WARN_ON(!HAS_DDI(dev_priv) &&
2089 (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05302090 control &= ~PANEL_UNLOCK_MASK;
2091 control |= PANEL_UNLOCK_REGS;
2092 }
Keith Packard832dd3c2011-11-01 19:34:06 -07002093 return control;
Keith Packardbd943152011-09-18 23:09:52 -07002094}
2095
Ville Syrjälä951468f2014-09-04 14:55:31 +03002096/*
2097 * Must be paired with edp_panel_vdd_off().
2098 * Must hold pps_mutex around the whole on/off sequence.
2099 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2100 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002101static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002102{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002103 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak4e6e1a52014-03-27 17:45:11 +02002104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002105 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002106 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002107 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08002108
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002109 lockdep_assert_held(&dev_priv->pps_mutex);
2110
Jani Nikula1853a9d2017-08-18 12:30:20 +03002111 if (!intel_dp_is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002112 return false;
Keith Packardbd943152011-09-18 23:09:52 -07002113
Egbert Eich2c623c12014-11-25 12:54:57 +01002114 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002115 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07002116
Daniel Vetter4be73782014-01-17 14:39:48 +01002117 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002118 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002119
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002120 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002121
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002122 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002123 port_name(intel_dig_port->base.port));
Keith Packardbd943152011-09-18 23:09:52 -07002124
Daniel Vetter4be73782014-01-17 14:39:48 +01002125 if (!edp_have_panel_power(intel_dp))
2126 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07002127
Jesse Barnes453c5422013-03-28 09:55:41 -07002128 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002129 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07002130
Jani Nikulabf13e812013-09-06 07:40:05 +03002131 pp_stat_reg = _pp_stat_reg(intel_dp);
2132 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002133
2134 I915_WRITE(pp_ctrl_reg, pp);
2135 POSTING_READ(pp_ctrl_reg);
2136 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2137 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07002138 /*
2139 * If the panel wasn't on, delay before accessing aux channel
2140 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002141 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002142 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002143 port_name(intel_dig_port->base.port));
Keith Packardf01eca22011-09-28 16:48:10 -07002144 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07002145 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002146
2147 return need_to_disable;
2148}
2149
Ville Syrjälä951468f2014-09-04 14:55:31 +03002150/*
2151 * Must be paired with intel_edp_panel_vdd_off() or
2152 * intel_edp_panel_off().
2153 * Nested calls to these functions are not allowed since
2154 * we drop the lock. Caller must use some higher level
2155 * locking to prevent nested calls from other threads.
2156 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01002157void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002158{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002159 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02002160
Jani Nikula1853a9d2017-08-18 12:30:20 +03002161 if (!intel_dp_is_edp(intel_dp))
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002162 return;
2163
Ville Syrjälä773538e82014-09-04 14:54:56 +03002164 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002165 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002166 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03002167
Rob Clarke2c719b2014-12-15 13:56:32 -05002168 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002169 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes5d613502011-01-24 17:10:54 -08002170}
2171
Daniel Vetter4be73782014-01-17 14:39:48 +01002172static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08002173{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002174 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002175 struct intel_digital_port *intel_dig_port =
2176 dp_to_dig_port(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002177 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002178 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08002179
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002180 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01002181
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002182 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002183
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002184 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002185 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02002186
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002187 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002188 port_name(intel_dig_port->base.port));
Jesse Barnes453c5422013-03-28 09:55:41 -07002189
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002190 pp = ironlake_get_pp_control(intel_dp);
2191 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07002192
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002193 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2194 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002195
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002196 I915_WRITE(pp_ctrl_reg, pp);
2197 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02002198
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03002199 /* Make sure sequencer is idle before allowing subsequent activity */
2200 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
2201 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002202
Imre Deak5a162e22016-08-10 14:07:30 +03002203 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08002204 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02002205
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002206 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07002207}
2208
Daniel Vetter4be73782014-01-17 14:39:48 +01002209static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07002210{
2211 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
2212 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07002213
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03002215 if (!intel_dp->want_panel_vdd)
2216 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002217 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002218}
2219
Imre Deakaba86892014-07-30 15:57:31 +03002220static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2221{
2222 unsigned long delay;
2223
2224 /*
2225 * Queue the timer to fire a long time from now (relative to the power
2226 * down delay) to keep the panel power up across a sequence of
2227 * operations.
2228 */
2229 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2230 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2231}
2232
Ville Syrjälä951468f2014-09-04 14:55:31 +03002233/*
2234 * Must be paired with edp_panel_vdd_on().
2235 * Must hold pps_mutex around the whole on/off sequence.
2236 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2237 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002238static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002239{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002240 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002241
2242 lockdep_assert_held(&dev_priv->pps_mutex);
2243
Jani Nikula1853a9d2017-08-18 12:30:20 +03002244 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002245 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002246
Rob Clarke2c719b2014-12-15 13:56:32 -05002247 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002248 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002249
Keith Packardbd943152011-09-18 23:09:52 -07002250 intel_dp->want_panel_vdd = false;
2251
Imre Deakaba86892014-07-30 15:57:31 +03002252 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002253 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002254 else
2255 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002256}
2257
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002258static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002259{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002260 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002261 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002262 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002263
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002264 lockdep_assert_held(&dev_priv->pps_mutex);
2265
Jani Nikula1853a9d2017-08-18 12:30:20 +03002266 if (!intel_dp_is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002267 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002268
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002269 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002270 port_name(dp_to_dig_port(intel_dp)->base.port));
Keith Packard99ea7122011-11-01 19:57:50 -07002271
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002272 if (WARN(edp_have_panel_power(intel_dp),
2273 "eDP port %c panel power already on\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002274 port_name(dp_to_dig_port(intel_dp)->base.port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002275 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002276
Daniel Vetter4be73782014-01-17 14:39:48 +01002277 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002278
Jani Nikulabf13e812013-09-06 07:40:05 +03002279 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002280 pp = ironlake_get_pp_control(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002281 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002282 /* ILK workaround: disable reset around power sequence */
2283 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002284 I915_WRITE(pp_ctrl_reg, pp);
2285 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002286 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002287
Imre Deak5a162e22016-08-10 14:07:30 +03002288 pp |= PANEL_POWER_ON;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002289 if (!IS_GEN5(dev_priv))
Keith Packard99ea7122011-11-01 19:57:50 -07002290 pp |= PANEL_POWER_RESET;
2291
Jesse Barnes453c5422013-03-28 09:55:41 -07002292 I915_WRITE(pp_ctrl_reg, pp);
2293 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002294
Daniel Vetter4be73782014-01-17 14:39:48 +01002295 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002296 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002297
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002298 if (IS_GEN5(dev_priv)) {
Keith Packard05ce1a42011-09-29 16:33:01 -07002299 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002300 I915_WRITE(pp_ctrl_reg, pp);
2301 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002302 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002303}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002304
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002305void intel_edp_panel_on(struct intel_dp *intel_dp)
2306{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002307 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002308 return;
2309
2310 pps_lock(intel_dp);
2311 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002312 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002313}
2314
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002315
2316static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002317{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002318 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Keith Packard99ea7122011-11-01 19:57:50 -07002319 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002320 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002321
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002322 lockdep_assert_held(&dev_priv->pps_mutex);
2323
Jani Nikula1853a9d2017-08-18 12:30:20 +03002324 if (!intel_dp_is_edp(intel_dp))
Keith Packard97af61f572011-09-28 16:23:51 -07002325 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002326
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002327 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002328 port_name(dp_to_dig_port(intel_dp)->base.port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002329
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002330 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002331 port_name(dp_to_dig_port(intel_dp)->base.port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002332
Jesse Barnes453c5422013-03-28 09:55:41 -07002333 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002334 /* We need to switch off panel power _and_ force vdd, for otherwise some
2335 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002336 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002337 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002338
Jani Nikulabf13e812013-09-06 07:40:05 +03002339 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002340
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002341 intel_dp->want_panel_vdd = false;
2342
Jesse Barnes453c5422013-03-28 09:55:41 -07002343 I915_WRITE(pp_ctrl_reg, pp);
2344 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002345
Daniel Vetter4be73782014-01-17 14:39:48 +01002346 wait_panel_off(intel_dp);
Manasi Navared7ba25b2017-10-04 09:48:26 -07002347 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002348
2349 /* We got a reference when we enabled the VDD. */
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02002350 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002351}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002352
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002353void intel_edp_panel_off(struct intel_dp *intel_dp)
2354{
Jani Nikula1853a9d2017-08-18 12:30:20 +03002355 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002356 return;
2357
2358 pps_lock(intel_dp);
2359 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002360 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002361}
2362
Jani Nikula1250d102014-08-12 17:11:39 +03002363/* Enable backlight in the panel power control. */
2364static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002365{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002366 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002367 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002368 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002369
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002370 /*
2371 * If we enable the backlight right away following a panel power
2372 * on, we may see slight flicker as the panel syncs with the eDP
2373 * link. So delay a bit to make sure the image is solid before
2374 * allowing it to appear.
2375 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002376 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002377
Ville Syrjälä773538e82014-09-04 14:54:56 +03002378 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002379
Jesse Barnes453c5422013-03-28 09:55:41 -07002380 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002381 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002382
Jani Nikulabf13e812013-09-06 07:40:05 +03002383 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002384
2385 I915_WRITE(pp_ctrl_reg, pp);
2386 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002387
Ville Syrjälä773538e82014-09-04 14:54:56 +03002388 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002389}
2390
Jani Nikula1250d102014-08-12 17:11:39 +03002391/* Enable backlight PWM and backlight PP control. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002392void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
2393 const struct drm_connector_state *conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002394{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002395 struct intel_dp *intel_dp = enc_to_intel_dp(conn_state->best_encoder);
2396
Jani Nikula1853a9d2017-08-18 12:30:20 +03002397 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002398 return;
2399
2400 DRM_DEBUG_KMS("\n");
2401
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002402 intel_panel_enable_backlight(crtc_state, conn_state);
Jani Nikula1250d102014-08-12 17:11:39 +03002403 _intel_edp_backlight_on(intel_dp);
2404}
2405
2406/* Disable backlight in the panel power control. */
2407static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002408{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002409 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002410 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002411 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002412
Jani Nikula1853a9d2017-08-18 12:30:20 +03002413 if (!intel_dp_is_edp(intel_dp))
Keith Packardf01eca22011-09-28 16:48:10 -07002414 return;
2415
Ville Syrjälä773538e82014-09-04 14:54:56 +03002416 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002417
Jesse Barnes453c5422013-03-28 09:55:41 -07002418 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002419 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002420
Jani Nikulabf13e812013-09-06 07:40:05 +03002421 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002422
2423 I915_WRITE(pp_ctrl_reg, pp);
2424 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002425
Ville Syrjälä773538e82014-09-04 14:54:56 +03002426 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002427
Paulo Zanonidce56b32013-12-19 14:29:40 -02002428 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002429 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002430}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002431
Jani Nikula1250d102014-08-12 17:11:39 +03002432/* Disable backlight PP control and backlight PWM. */
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002433void intel_edp_backlight_off(const struct drm_connector_state *old_conn_state)
Jani Nikula1250d102014-08-12 17:11:39 +03002434{
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002435 struct intel_dp *intel_dp = enc_to_intel_dp(old_conn_state->best_encoder);
2436
Jani Nikula1853a9d2017-08-18 12:30:20 +03002437 if (!intel_dp_is_edp(intel_dp))
Jani Nikula1250d102014-08-12 17:11:39 +03002438 return;
2439
2440 DRM_DEBUG_KMS("\n");
2441
2442 _intel_edp_backlight_off(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002443 intel_panel_disable_backlight(old_conn_state);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002444}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445
Jani Nikula73580fb72014-08-12 17:11:41 +03002446/*
2447 * Hook for controlling the panel power control backlight through the bl_power
2448 * sysfs attribute. Take care to handle multiple calls.
2449 */
2450static void intel_edp_backlight_power(struct intel_connector *connector,
2451 bool enable)
2452{
2453 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002454 bool is_enabled;
2455
Ville Syrjälä773538e82014-09-04 14:54:56 +03002456 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002457 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002458 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002459
2460 if (is_enabled == enable)
2461 return;
2462
Jani Nikula23ba9372014-08-27 14:08:43 +03002463 DRM_DEBUG_KMS("panel power control backlight %s\n",
2464 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002465
2466 if (enable)
2467 _intel_edp_backlight_on(intel_dp);
2468 else
2469 _intel_edp_backlight_off(intel_dp);
2470}
2471
Ville Syrjälä64e10772015-10-29 21:26:01 +02002472static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2473{
2474 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2475 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2476 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2477
2478 I915_STATE_WARN(cur_state != state,
2479 "DP port %c state assertion failure (expected %s, current %s)\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002480 port_name(dig_port->base.port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002481 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002482}
2483#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2484
2485static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2486{
2487 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2488
2489 I915_STATE_WARN(cur_state != state,
2490 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002491 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002492}
2493#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2494#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2495
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002496static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002497 const struct intel_crtc_state *pipe_config)
Jesse Barnesd240f202010-08-13 15:43:26 -07002498{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002499 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002500 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002501
Ville Syrjälä64e10772015-10-29 21:26:01 +02002502 assert_pipe_disabled(dev_priv, crtc->pipe);
2503 assert_dp_port_disabled(intel_dp);
2504 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002505
Ville Syrjäläabfce942015-10-29 21:26:03 +02002506 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002507 pipe_config->port_clock);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002508
2509 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2510
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002511 if (pipe_config->port_clock == 162000)
Ville Syrjäläabfce942015-10-29 21:26:03 +02002512 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2513 else
2514 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2515
2516 I915_WRITE(DP_A, intel_dp->DP);
2517 POSTING_READ(DP_A);
2518 udelay(500);
2519
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002520 /*
2521 * [DevILK] Work around required when enabling DP PLL
2522 * while a pipe is enabled going to FDI:
2523 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2524 * 2. Program DP PLL enable
2525 */
2526 if (IS_GEN5(dev_priv))
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02002527 intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002528
Daniel Vetter07679352012-09-06 22:15:42 +02002529 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002530
Daniel Vetter07679352012-09-06 22:15:42 +02002531 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002532 POSTING_READ(DP_A);
2533 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002534}
2535
Ville Syrjäläadc10302017-10-31 22:51:14 +02002536static void ironlake_edp_pll_off(struct intel_dp *intel_dp,
2537 const struct intel_crtc_state *old_crtc_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002538{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002539 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002541
Ville Syrjälä64e10772015-10-29 21:26:01 +02002542 assert_pipe_disabled(dev_priv, crtc->pipe);
2543 assert_dp_port_disabled(intel_dp);
2544 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002545
Ville Syrjäläabfce942015-10-29 21:26:03 +02002546 DRM_DEBUG_KMS("disabling eDP PLL\n");
2547
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002548 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002549
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002550 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002551 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002552 udelay(200);
2553}
2554
Ville Syrjälä857c4162017-10-27 12:45:23 +03002555static bool downstream_hpd_needs_d0(struct intel_dp *intel_dp)
2556{
2557 /*
2558 * DPCD 1.2+ should support BRANCH_DEVICE_CTRL, and thus
2559 * be capable of signalling downstream hpd with a long pulse.
2560 * Whether or not that means D3 is safe to use is not clear,
2561 * but let's assume so until proven otherwise.
2562 *
2563 * FIXME should really check all downstream ports...
2564 */
2565 return intel_dp->dpcd[DP_DPCD_REV] == 0x11 &&
2566 intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT &&
2567 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD;
2568}
2569
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002570/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002571void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002572{
2573 int ret, i;
2574
2575 /* Should have a valid DPCD by this point */
2576 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2577 return;
2578
2579 if (mode != DRM_MODE_DPMS_ON) {
Ville Syrjälä857c4162017-10-27 12:45:23 +03002580 if (downstream_hpd_needs_d0(intel_dp))
2581 return;
2582
Jani Nikula9d1a1032014-03-14 16:51:15 +02002583 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2584 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002585 } else {
Imre Deak357c0ae2016-11-21 21:15:06 +02002586 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
2587
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002588 /*
2589 * When turning on, we need to retry for 1ms to give the sink
2590 * time to wake up.
2591 */
2592 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002593 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2594 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002595 if (ret == 1)
2596 break;
2597 msleep(1);
2598 }
Imre Deak357c0ae2016-11-21 21:15:06 +02002599
2600 if (ret == 1 && lspcon->active)
2601 lspcon_wait_pcon_mode(lspcon);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002602 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002603
2604 if (ret != 1)
2605 DRM_DEBUG_KMS("failed to %s sink power state\n",
2606 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002607}
2608
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002609static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2610 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002611{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002612 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002613 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002614 enum port port = encoder->port;
Imre Deak6d129be2014-03-05 16:20:54 +02002615 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002616 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002617
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002618 if (!intel_display_power_get_if_enabled(dev_priv,
2619 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002620 return false;
2621
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002622 ret = false;
2623
Imre Deak6d129be2014-03-05 16:20:54 +02002624 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002625
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002626 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002627 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002628
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002629 if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002630 *pipe = PORT_TO_PIPE_CPT(tmp);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002631 } else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002632 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002633
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002634 for_each_pipe(dev_priv, p) {
2635 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2636 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2637 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002638 ret = true;
2639
2640 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002641 }
2642 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002643
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002644 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002645 i915_mmio_reg_offset(intel_dp->output_reg));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002646 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002647 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2648 } else {
2649 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002650 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002651
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002652 ret = true;
2653
2654out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002655 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002656
2657 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002658}
2659
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002660static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002661 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002662{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002663 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002664 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002665 u32 tmp, flags = 0;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002666 enum port port = encoder->port;
Ville Syrjäläadc10302017-10-31 22:51:14 +02002667 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002668
Ville Syrjäläe1214b92017-10-27 22:31:23 +03002669 if (encoder->type == INTEL_OUTPUT_EDP)
2670 pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
2671 else
2672 pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002673
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002674 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002675
2676 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002677
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002678 if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002679 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2680
2681 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002682 flags |= DRM_MODE_FLAG_PHSYNC;
2683 else
2684 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002685
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002686 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002687 flags |= DRM_MODE_FLAG_PVSYNC;
2688 else
2689 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002690 } else {
2691 if (tmp & DP_SYNC_HS_HIGH)
2692 flags |= DRM_MODE_FLAG_PHSYNC;
2693 else
2694 flags |= DRM_MODE_FLAG_NHSYNC;
2695
2696 if (tmp & DP_SYNC_VS_HIGH)
2697 flags |= DRM_MODE_FLAG_PVSYNC;
2698 else
2699 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002700 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002701
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002702 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002703
Ville Syrjäläc99f53f2016-11-14 19:44:07 +02002704 if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002705 pipe_config->limited_color_range = true;
2706
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002707 pipe_config->lane_count =
2708 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2709
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002710 intel_dp_get_m_n(crtc, pipe_config);
2711
Ville Syrjälä18442d02013-09-13 16:00:08 +03002712 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002713 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002714 pipe_config->port_clock = 162000;
2715 else
2716 pipe_config->port_clock = 270000;
2717 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002718
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002719 pipe_config->base.adjusted_mode.crtc_clock =
2720 intel_dotclock_calculate(pipe_config->port_clock,
2721 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002722
Jani Nikula1853a9d2017-08-18 12:30:20 +03002723 if (intel_dp_is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02002724 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002725 /*
2726 * This is a big fat ugly hack.
2727 *
2728 * Some machines in UEFI boot mode provide us a VBT that has 18
2729 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2730 * unknown we fail to light up. Yet the same BIOS boots up with
2731 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2732 * max, not what it tells us to use.
2733 *
2734 * Note: This will still be broken if the eDP panel is not lit
2735 * up by the BIOS, and thus we can't get the mode at module
2736 * load.
2737 */
2738 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002739 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2740 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002741 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002742}
2743
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002744static void intel_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002745 const struct intel_crtc_state *old_crtc_state,
2746 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002747{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002748 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +02002749
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002750 if (old_crtc_state->has_audio)
Ville Syrjälä8ec47de2017-10-30 20:46:53 +02002751 intel_audio_codec_disable(encoder,
2752 old_crtc_state, old_conn_state);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002753
2754 /* Make sure the panel is off before trying to change the mode. But also
2755 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002756 intel_edp_panel_vdd_on(intel_dp);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002757 intel_edp_backlight_off(old_conn_state);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002758 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002759 intel_edp_panel_off(intel_dp);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002760}
2761
2762static void g4x_disable_dp(struct intel_encoder *encoder,
2763 const struct intel_crtc_state *old_crtc_state,
2764 const struct drm_connector_state *old_conn_state)
2765{
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002766 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Daniel Vetter37398502012-09-06 22:15:44 +02002767
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002768 /* disable the port before the pipe on g4x */
Ville Syrjäläadc10302017-10-31 22:51:14 +02002769 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03002770}
2771
2772static void ilk_disable_dp(struct intel_encoder *encoder,
2773 const struct intel_crtc_state *old_crtc_state,
2774 const struct drm_connector_state *old_conn_state)
2775{
2776 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
2777}
2778
2779static void vlv_disable_dp(struct intel_encoder *encoder,
2780 const struct intel_crtc_state *old_crtc_state,
2781 const struct drm_connector_state *old_conn_state)
2782{
2783 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2784
2785 intel_psr_disable(intel_dp, old_crtc_state);
2786
2787 intel_disable_dp(encoder, old_crtc_state, old_conn_state);
Jesse Barnesd240f202010-08-13 15:43:26 -07002788}
2789
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002790static void ilk_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002791 const struct intel_crtc_state *old_crtc_state,
2792 const struct drm_connector_state *old_conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002793{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002794 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002795 enum port port = encoder->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002796
Ville Syrjäläadc10302017-10-31 22:51:14 +02002797 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002798
2799 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002800 if (port == PORT_A)
Ville Syrjäläadc10302017-10-31 22:51:14 +02002801 ironlake_edp_pll_off(intel_dp, old_crtc_state);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002802}
2803
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002804static void vlv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002805 const struct intel_crtc_state *old_crtc_state,
2806 const struct drm_connector_state *old_conn_state)
Ville Syrjälä49277c32014-03-31 18:21:26 +03002807{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002808 intel_dp_link_down(encoder, old_crtc_state);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002809}
2810
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002811static void chv_post_disable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002812 const struct intel_crtc_state *old_crtc_state,
2813 const struct drm_connector_state *old_conn_state)
Ville Syrjälä580d3812014-04-09 13:29:00 +03002814{
Ville Syrjäläadc10302017-10-31 22:51:14 +02002815 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002816
Ville Syrjäläadc10302017-10-31 22:51:14 +02002817 intel_dp_link_down(encoder, old_crtc_state);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002818
Ville Syrjäläa5805162015-05-26 20:42:30 +03002819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002820
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002821 /* Assert data lane reset */
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02002822 chv_data_lane_soft_reset(encoder, old_crtc_state, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002823
Ville Syrjäläa5805162015-05-26 20:42:30 +03002824 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002825}
2826
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002827static void
2828_intel_dp_set_link_train(struct intel_dp *intel_dp,
2829 uint32_t *DP,
2830 uint8_t dp_train_pat)
2831{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002832 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002833 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02002834 enum port port = intel_dig_port->base.port;
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002835
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002836 if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
2837 DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
2838 dp_train_pat & DP_TRAINING_PATTERN_MASK);
2839
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002840 if (HAS_DDI(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002841 uint32_t temp = I915_READ(DP_TP_CTL(port));
2842
2843 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2844 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2845 else
2846 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2847
2848 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2849 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2850 case DP_TRAINING_PATTERN_DISABLE:
2851 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2852
2853 break;
2854 case DP_TRAINING_PATTERN_1:
2855 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2856 break;
2857 case DP_TRAINING_PATTERN_2:
2858 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2859 break;
2860 case DP_TRAINING_PATTERN_3:
2861 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2862 break;
2863 }
2864 I915_WRITE(DP_TP_CTL(port), temp);
2865
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002866 } else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002867 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002868 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2869
2870 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2871 case DP_TRAINING_PATTERN_DISABLE:
2872 *DP |= DP_LINK_TRAIN_OFF_CPT;
2873 break;
2874 case DP_TRAINING_PATTERN_1:
2875 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2876 break;
2877 case DP_TRAINING_PATTERN_2:
2878 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2879 break;
2880 case DP_TRAINING_PATTERN_3:
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002881 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002882 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2883 break;
2884 }
2885
2886 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002887 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002888 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2889 else
2890 *DP &= ~DP_LINK_TRAIN_MASK;
2891
2892 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2893 case DP_TRAINING_PATTERN_DISABLE:
2894 *DP |= DP_LINK_TRAIN_OFF;
2895 break;
2896 case DP_TRAINING_PATTERN_1:
2897 *DP |= DP_LINK_TRAIN_PAT_1;
2898 break;
2899 case DP_TRAINING_PATTERN_2:
2900 *DP |= DP_LINK_TRAIN_PAT_2;
2901 break;
2902 case DP_TRAINING_PATTERN_3:
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002903 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002904 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2905 } else {
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002906 DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002907 *DP |= DP_LINK_TRAIN_PAT_2;
2908 }
2909 break;
2910 }
2911 }
2912}
2913
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002914static void intel_dp_enable_port(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002915 const struct intel_crtc_state *old_crtc_state)
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002916{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002917 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002918
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002919 /* enable with pattern 1 (as per spec) */
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002920
Pandiyan, Dhinakaran8b0878a2016-08-04 13:48:35 -07002921 intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002922
2923 /*
2924 * Magic for VLV/CHV. We _must_ first set up the register
2925 * without actually enabling the port, and then do another
2926 * write to enable the port. Otherwise link training will
2927 * fail when the power sequencer is freshly used for this port.
2928 */
2929 intel_dp->DP |= DP_PORT_EN;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002930 if (old_crtc_state->has_audio)
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002931 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002932
2933 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2934 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002935}
2936
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002937static void intel_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002938 const struct intel_crtc_state *pipe_config,
2939 const struct drm_connector_state *conn_state)
Jesse Barnesd240f202010-08-13 15:43:26 -07002940{
Ville Syrjälä2f773472017-11-09 17:27:58 +02002941 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vettere8cb4552012-07-01 13:05:48 +02002942 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02002943 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002944 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002945 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002947 if (WARN_ON(dp_reg & DP_PORT_EN))
2948 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002949
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002950 pps_lock(intel_dp);
2951
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002952 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjäläadc10302017-10-31 22:51:14 +02002953 vlv_init_panel_power_sequencer(encoder, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002954
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002955 intel_dp_enable_port(intel_dp, pipe_config);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002956
2957 edp_panel_vdd_on(intel_dp);
2958 edp_panel_on(intel_dp);
2959 edp_panel_vdd_off(intel_dp, true);
2960
2961 pps_unlock(intel_dp);
2962
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002963 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002964 unsigned int lane_mask = 0x0;
2965
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01002966 if (IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002967 lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002968
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002969 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2970 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002971 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002972
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002973 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2974 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002975 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002976
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02002977 if (pipe_config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002978 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002979 pipe_name(pipe));
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002980 intel_audio_codec_enable(encoder, pipe_config, conn_state);
Jani Nikulac1dec792014-10-27 16:26:56 +02002981 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002982}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002983
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002984static void g4x_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002985 const struct intel_crtc_state *pipe_config,
2986 const struct drm_connector_state *conn_state)
Jani Nikulaecff4f32013-09-06 07:38:29 +03002987{
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01002988 intel_enable_dp(encoder, pipe_config, conn_state);
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002989 intel_edp_backlight_on(pipe_config, conn_state);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002990}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002991
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002992static void vlv_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002993 const struct intel_crtc_state *pipe_config,
2994 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002995{
Jani Nikula828f5c62013-09-05 16:44:45 +03002996 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2997
Maarten Lankhorstb037d582017-06-12 12:21:13 +02002998 intel_edp_backlight_on(pipe_config, conn_state);
Ville Syrjäläd2419ff2017-08-18 16:49:56 +03002999 intel_psr_enable(intel_dp, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003000}
3001
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003002static void g4x_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003003 const struct intel_crtc_state *pipe_config,
3004 const struct drm_connector_state *conn_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003005{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003006 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003007 enum port port = encoder->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003008
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003009 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003010
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02003011 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02003012 if (port == PORT_A)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003013 ironlake_edp_pll_on(intel_dp, pipe_config);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003014}
3015
Ville Syrjälä83b84592014-10-16 21:29:51 +03003016static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
3017{
3018 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01003019 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003020 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03003021 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03003022
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003023 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
3024
Ville Syrjäläd1586942017-02-08 19:52:54 +02003025 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
3026 return;
3027
Ville Syrjälä83b84592014-10-16 21:29:51 +03003028 edp_panel_vdd_off_sync(intel_dp);
3029
3030 /*
3031 * VLV seems to get confused when multiple power seqeuencers
3032 * have the same port selected (even if only one has power/vdd
3033 * enabled). The failure manifests as vlv_wait_port_ready() failing
3034 * CHV on the other hand doesn't seem to mind having the same port
3035 * selected in multiple power seqeuencers, but let's clear the
3036 * port select always when logically disconnecting a power sequencer
3037 * from a port.
3038 */
3039 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003040 pipe_name(pipe), port_name(intel_dig_port->base.port));
Ville Syrjälä83b84592014-10-16 21:29:51 +03003041 I915_WRITE(pp_on_reg, 0);
3042 POSTING_READ(pp_on_reg);
3043
3044 intel_dp->pps_pipe = INVALID_PIPE;
3045}
3046
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003047static void vlv_steal_power_sequencer(struct drm_i915_private *dev_priv,
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003048 enum pipe pipe)
3049{
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003050 struct intel_encoder *encoder;
3051
3052 lockdep_assert_held(&dev_priv->pps_mutex);
3053
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003054 for_each_intel_encoder(&dev_priv->drm, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003055 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03003056 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003057
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003058 if (encoder->type != INTEL_OUTPUT_DP &&
3059 encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003060 continue;
3061
3062 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003063 port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003064
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003065 WARN(intel_dp->active_pipe == pipe,
3066 "stealing pipe %c power sequencer from active (e)DP port %c\n",
3067 pipe_name(pipe), port_name(port));
3068
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003069 if (intel_dp->pps_pipe != pipe)
3070 continue;
3071
3072 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03003073 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003074
3075 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003076 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003077 }
3078}
3079
Ville Syrjäläadc10302017-10-31 22:51:14 +02003080static void vlv_init_panel_power_sequencer(struct intel_encoder *encoder,
3081 const struct intel_crtc_state *crtc_state)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003082{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003083 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003084 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläadc10302017-10-31 22:51:14 +02003085 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003086
3087 lockdep_assert_held(&dev_priv->pps_mutex);
3088
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003089 WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03003090
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003091 if (intel_dp->pps_pipe != INVALID_PIPE &&
3092 intel_dp->pps_pipe != crtc->pipe) {
3093 /*
3094 * If another power sequencer was being used on this
3095 * port previously make sure to turn off vdd there while
3096 * we still have control of it.
3097 */
Ville Syrjälä83b84592014-10-16 21:29:51 +03003098 vlv_detach_power_sequencer(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003099 }
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003100
3101 /*
3102 * We may be stealing the power
3103 * sequencer from another port.
3104 */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003105 vlv_steal_power_sequencer(dev_priv, crtc->pipe);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003106
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003107 intel_dp->active_pipe = crtc->pipe;
3108
Jani Nikula1853a9d2017-08-18 12:30:20 +03003109 if (!intel_dp_is_edp(intel_dp))
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003110 return;
3111
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003112 /* now it's all ours */
3113 intel_dp->pps_pipe = crtc->pipe;
3114
3115 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
Ville Syrjäläadc10302017-10-31 22:51:14 +02003116 pipe_name(intel_dp->pps_pipe), port_name(encoder->port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003117
3118 /* init power sequencer on this pipe and port */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02003119 intel_dp_init_panel_power_sequencer(intel_dp);
3120 intel_dp_init_panel_power_sequencer_registers(intel_dp, true);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03003121}
3122
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003123static void vlv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003124 const struct intel_crtc_state *pipe_config,
3125 const struct drm_connector_state *conn_state)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003126{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003127 vlv_phy_pre_encoder_enable(encoder, pipe_config);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003128
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003129 intel_enable_dp(encoder, pipe_config, conn_state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003130}
3131
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003132static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003133 const struct intel_crtc_state *pipe_config,
3134 const struct drm_connector_state *conn_state)
Jesse Barnes89b667f2013-04-18 14:51:36 -07003135{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003136 intel_dp_prepare(encoder, pipe_config);
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02003137
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003138 vlv_phy_pre_pll_enable(encoder, pipe_config);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003139}
3140
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003141static void chv_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003142 const struct intel_crtc_state *pipe_config,
3143 const struct drm_connector_state *conn_state)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003144{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003145 chv_phy_pre_encoder_enable(encoder, pipe_config);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003146
Maarten Lankhorstbbf35e92016-11-08 13:55:38 +01003147 intel_enable_dp(encoder, pipe_config, conn_state);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003148
3149 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003150 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003151}
3152
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003153static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03003154 const struct intel_crtc_state *pipe_config,
3155 const struct drm_connector_state *conn_state)
Ville Syrjälä9197c882014-04-09 13:29:05 +03003156{
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02003157 intel_dp_prepare(encoder, pipe_config);
Ville Syrjälä625695f2014-06-28 02:04:02 +03003158
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003159 chv_phy_pre_pll_enable(encoder, pipe_config);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003160}
3161
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02003162static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003163 const struct intel_crtc_state *old_crtc_state,
3164 const struct drm_connector_state *old_conn_state)
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003165{
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003166 chv_phy_post_pll_disable(encoder, old_crtc_state);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003167}
3168
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169/*
3170 * Fetch AUX CH registers 0x202 - 0x207 which contain
3171 * link status information
3172 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003173bool
Keith Packard93f62da2011-11-01 19:45:03 -07003174intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175{
Lyude9f085eb2016-04-13 10:58:33 -04003176 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
3177 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178}
3179
Paulo Zanoni11002442014-06-13 18:45:41 -03003180/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003181uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003182intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183{
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00003184 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003185 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003186
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03003187 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläffe51112017-02-23 19:49:01 +02003188 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3189 return intel_ddi_dp_voltage_max(encoder);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003190 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003192 else if (IS_GEN7(dev_priv) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003194 else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003196 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003198}
3199
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003200uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003201intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3202{
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003203 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003204 enum port port = dp_to_dig_port(intel_dp)->base.port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003205
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003206 if (INTEL_GEN(dev_priv) >= 9) {
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003207 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3209 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3210 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3211 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3213 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303214 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3215 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003216 default:
3217 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3218 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003219 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003220 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303221 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3222 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3224 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3226 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003228 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303229 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003230 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003231 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003232 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3234 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3235 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3236 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3237 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3238 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3239 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003240 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003242 }
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003243 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003244 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3246 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3248 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3249 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003250 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003252 }
3253 } else {
3254 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3258 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3260 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3261 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003262 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303263 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003264 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003265 }
3266}
3267
Daniel Vetter5829975c2015-04-16 11:36:52 +02003268static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003269{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003270 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003271 unsigned long demph_reg_value, preemph_reg_value,
3272 uniqtranscale_reg_value;
3273 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003274
3275 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003277 preemph_reg_value = 0x0004000;
3278 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003280 demph_reg_value = 0x2B405555;
3281 uniqtranscale_reg_value = 0x552AB83A;
3282 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003284 demph_reg_value = 0x2B404040;
3285 uniqtranscale_reg_value = 0x5548B83A;
3286 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003288 demph_reg_value = 0x2B245555;
3289 uniqtranscale_reg_value = 0x5560B83A;
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003292 demph_reg_value = 0x2B405555;
3293 uniqtranscale_reg_value = 0x5598DA3A;
3294 break;
3295 default:
3296 return 0;
3297 }
3298 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300 preemph_reg_value = 0x0002000;
3301 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 demph_reg_value = 0x2B404040;
3304 uniqtranscale_reg_value = 0x5552B83A;
3305 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003307 demph_reg_value = 0x2B404848;
3308 uniqtranscale_reg_value = 0x5580B83A;
3309 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003311 demph_reg_value = 0x2B404040;
3312 uniqtranscale_reg_value = 0x55ADDA3A;
3313 break;
3314 default:
3315 return 0;
3316 }
3317 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003319 preemph_reg_value = 0x0000000;
3320 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003322 demph_reg_value = 0x2B305555;
3323 uniqtranscale_reg_value = 0x5570B83A;
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 demph_reg_value = 0x2B2B4040;
3327 uniqtranscale_reg_value = 0x55ADDA3A;
3328 break;
3329 default:
3330 return 0;
3331 }
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003334 preemph_reg_value = 0x0006000;
3335 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x1B405555;
3338 uniqtranscale_reg_value = 0x55ADDA3A;
3339 break;
3340 default:
3341 return 0;
3342 }
3343 break;
3344 default:
3345 return 0;
3346 }
3347
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003348 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3349 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003350
3351 return 0;
3352}
3353
Daniel Vetter5829975c2015-04-16 11:36:52 +02003354static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003355{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003356 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3357 u32 deemph_reg_value, margin_reg_value;
3358 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003359 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003360
3361 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003363 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003365 deemph_reg_value = 128;
3366 margin_reg_value = 52;
3367 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003369 deemph_reg_value = 128;
3370 margin_reg_value = 77;
3371 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003373 deemph_reg_value = 128;
3374 margin_reg_value = 102;
3375 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377 deemph_reg_value = 128;
3378 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003379 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003380 break;
3381 default:
3382 return 0;
3383 }
3384 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003386 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003388 deemph_reg_value = 85;
3389 margin_reg_value = 78;
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003392 deemph_reg_value = 85;
3393 margin_reg_value = 116;
3394 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003396 deemph_reg_value = 85;
3397 margin_reg_value = 154;
3398 break;
3399 default:
3400 return 0;
3401 }
3402 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003406 deemph_reg_value = 64;
3407 margin_reg_value = 104;
3408 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003410 deemph_reg_value = 64;
3411 margin_reg_value = 154;
3412 break;
3413 default:
3414 return 0;
3415 }
3416 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303419 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003420 deemph_reg_value = 43;
3421 margin_reg_value = 154;
3422 break;
3423 default:
3424 return 0;
3425 }
3426 break;
3427 default:
3428 return 0;
3429 }
3430
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003431 chv_set_phy_signal_level(encoder, deemph_reg_value,
3432 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433
3434 return 0;
3435}
3436
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003438gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003440 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003442 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444 default:
3445 signal_levels |= DP_VOLTAGE_0_4;
3446 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448 signal_levels |= DP_VOLTAGE_0_6;
3449 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 signal_levels |= DP_VOLTAGE_0_8;
3452 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003454 signal_levels |= DP_VOLTAGE_1_2;
3455 break;
3456 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003457 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459 default:
3460 signal_levels |= DP_PRE_EMPHASIS_0;
3461 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 signal_levels |= DP_PRE_EMPHASIS_3_5;
3464 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303465 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003466 signal_levels |= DP_PRE_EMPHASIS_6;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469 signal_levels |= DP_PRE_EMPHASIS_9_5;
3470 break;
3471 }
3472 return signal_levels;
3473}
3474
Zhenyu Wange3421a12010-04-08 09:43:27 +08003475/* Gen6's DP voltage swing and pre-emphasis control */
3476static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003477gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003478{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003479 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3480 DP_TRAIN_PRE_EMPHASIS_MASK);
3481 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303482 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003484 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003486 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3488 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003489 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3491 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003492 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3494 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003495 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003496 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003497 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3498 "0x%x\n", signal_levels);
3499 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003500 }
3501}
3502
Keith Packard1a2eb462011-11-16 16:26:07 -08003503/* Gen7's DP voltage swing and pre-emphasis control */
3504static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003505gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003506{
3507 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3508 DP_TRAIN_PRE_EMPHASIS_MASK);
3509 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303510 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003511 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003513 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003515 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3516
Sonika Jindalbd600182014-08-08 16:23:41 +05303517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003518 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303519 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003520 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3521
Sonika Jindalbd600182014-08-08 16:23:41 +05303522 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003523 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003525 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3526
3527 default:
3528 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3529 "0x%x\n", signal_levels);
3530 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3531 }
3532}
3533
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003534void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003535intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003536{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003537 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003539 enum port port = intel_dig_port->base.port;
David Weinehallf8896f52015-06-25 11:11:03 +03003540 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003541 uint8_t train_set = intel_dp->train_set[0];
3542
Rodrigo Vivid509af62017-08-29 16:22:24 -07003543 if (IS_GEN9_LP(dev_priv) || IS_CANNONLAKE(dev_priv)) {
3544 signal_levels = bxt_signal_levels(intel_dp);
3545 } else if (HAS_DDI(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +03003546 signal_levels = ddi_signal_levels(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07003547 mask = DDI_BUF_EMP_MASK;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003548 } else if (IS_CHERRYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003549 signal_levels = chv_signal_levels(intel_dp);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003550 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003551 signal_levels = vlv_signal_levels(intel_dp);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003552 } else if (IS_GEN7(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003553 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003554 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003555 } else if (IS_GEN6(dev_priv) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003556 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003557 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3558 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003559 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003560 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3561 }
3562
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303563 if (mask)
3564 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3565
3566 DRM_DEBUG_KMS("Using vswing level %d\n",
3567 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3568 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3569 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3570 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003571
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003572 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003573
3574 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3575 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003576}
3577
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003578void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003579intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3580 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003582 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003583 struct drm_i915_private *dev_priv =
3584 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003586 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003587
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003588 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003589 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003590}
3591
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003592void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003593{
Ville Syrjälä2f773472017-11-09 17:27:58 +02003594 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak3ab9c632013-05-03 12:57:41 +03003595 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02003596 enum port port = intel_dig_port->base.port;
Imre Deak3ab9c632013-05-03 12:57:41 +03003597 uint32_t val;
3598
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003599 if (!HAS_DDI(dev_priv))
Imre Deak3ab9c632013-05-03 12:57:41 +03003600 return;
3601
3602 val = I915_READ(DP_TP_CTL(port));
3603 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3604 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3605 I915_WRITE(DP_TP_CTL(port), val);
3606
3607 /*
3608 * On PORT_A we can have only eDP in SST mode. There the only reason
3609 * we need to set idle transmission mode is to work around a HW issue
3610 * where we enable the pipe while not in idle link-training mode.
3611 * In this case there is requirement to wait for a minimum number of
3612 * idle patterns to be sent.
3613 */
3614 if (port == PORT_A)
3615 return;
3616
Chris Wilsona7670172016-06-30 15:33:10 +01003617 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3618 DP_TP_STATUS_IDLE_DONE,
3619 DP_TP_STATUS_IDLE_DONE,
3620 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003621 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3622}
3623
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003624static void
Ville Syrjäläadc10302017-10-31 22:51:14 +02003625intel_dp_link_down(struct intel_encoder *encoder,
3626 const struct intel_crtc_state *old_crtc_state)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627{
Ville Syrjäläadc10302017-10-31 22:51:14 +02003628 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3629 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
3630 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
3631 enum port port = encoder->port;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003632 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003634 if (WARN_ON(HAS_DDI(dev_priv)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003635 return;
3636
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003637 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003638 return;
3639
Zhao Yakui28c97732009-10-09 11:39:41 +08003640 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003641
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003642 if ((IS_GEN7(dev_priv) && port == PORT_A) ||
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003643 (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003644 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003645 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003646 } else {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003647 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003648 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3649 else
3650 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003651 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003652 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003653 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003654 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003655
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003656 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3657 I915_WRITE(intel_dp->output_reg, DP);
3658 POSTING_READ(intel_dp->output_reg);
3659
3660 /*
3661 * HW workaround for IBX, we need to move the port
3662 * to transcoder A after disabling it to allow the
3663 * matching HDMI port to be enabled on transcoder A.
3664 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003665 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003666 /*
3667 * We get CPU/PCH FIFO underruns on the other pipe when
3668 * doing the workaround. Sweep them under the rug.
3669 */
3670 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3671 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3672
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003673 /* always enable with pattern 1 (as per spec) */
3674 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3675 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3676 I915_WRITE(intel_dp->output_reg, DP);
3677 POSTING_READ(intel_dp->output_reg);
3678
3679 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003680 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003681 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003682
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003683 intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003684 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3685 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003686 }
3687
Keith Packardf01eca22011-09-28 16:48:10 -07003688 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003689
3690 intel_dp->DP = DP;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02003691
3692 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3693 pps_lock(intel_dp);
3694 intel_dp->active_pipe = INVALID_PIPE;
3695 pps_unlock(intel_dp);
3696 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003697}
3698
Imre Deak24e807e2016-10-24 19:33:28 +03003699bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003700intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003701{
Lyude9f085eb2016-04-13 10:58:33 -04003702 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3703 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003704 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003705
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003706 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003707
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003708 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3709}
3710
3711static bool
3712intel_edp_init_dpcd(struct intel_dp *intel_dp)
3713{
3714 struct drm_i915_private *dev_priv =
3715 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3716
3717 /* this function is meant to be called only once */
3718 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3719
3720 if (!intel_dp_read_dpcd(intel_dp))
3721 return false;
3722
Jani Nikula84c36752017-05-18 14:10:23 +03003723 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
3724 drm_dp_is_branch(intel_dp->dpcd));
Imre Deak12a47a422016-10-24 19:33:29 +03003725
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003726 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3727 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3728 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3729
Dhinakaran Pandiyan77fe36f2018-02-23 14:15:17 -08003730 intel_psr_init_dpcd(intel_dp);
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003731
Jani Nikula7c838e22017-10-26 17:29:31 +03003732 /*
3733 * Read the eDP display control registers.
3734 *
3735 * Do this independent of DP_DPCD_DISPLAY_CONTROL_CAPABLE bit in
3736 * DP_EDP_CONFIGURATION_CAP, because some buggy displays do not have it
3737 * set, but require eDP 1.4+ detection (e.g. for supported link rates
3738 * method). The display control registers should read zero if they're
3739 * not supported anyway.
3740 */
3741 if (drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
Dan Carpenterf7170e22016-10-13 11:55:08 +03003742 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
3743 sizeof(intel_dp->edp_dpcd))
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003744 DRM_DEBUG_KMS("eDP DPCD: %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003745 intel_dp->edp_dpcd);
3746
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003747 /* Read the eDP 1.4+ supported link rates. */
3748 if (intel_dp->edp_dpcd[0] >= DP_EDP_14) {
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003749 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3750 int i;
3751
3752 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3753 sink_rates, sizeof(sink_rates));
3754
3755 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3756 int val = le16_to_cpu(sink_rates[i]);
3757
3758 if (val == 0)
3759 break;
3760
Dhinakaran Pandiyanfd81c442016-11-14 13:50:20 -08003761 /* Value read multiplied by 200kHz gives the per-lane
3762 * link rate in kHz. The source rates are, however,
3763 * stored in terms of LS_Clk kHz. The full conversion
3764 * back to symbols is
3765 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
3766 */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003767 intel_dp->sink_rates[i] = (val * 200) / 10;
3768 }
3769 intel_dp->num_sink_rates = i;
3770 }
3771
Jani Nikulae6ed2a12017-10-26 17:29:32 +03003772 /*
3773 * Use DP_LINK_RATE_SET if DP_SUPPORTED_LINK_RATES are available,
3774 * default to DP_MAX_LINK_RATE and DP_LINK_BW_SET otherwise.
3775 */
Jani Nikula68f357c2017-03-28 17:59:05 +03003776 if (intel_dp->num_sink_rates)
3777 intel_dp->use_rate_select = true;
3778 else
3779 intel_dp_set_sink_rates(intel_dp);
3780
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003781 intel_dp_set_common_rates(intel_dp);
3782
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003783 return true;
3784}
3785
3786
3787static bool
3788intel_dp_get_dpcd(struct intel_dp *intel_dp)
3789{
Jani Nikula27dbefb2017-04-06 16:44:17 +03003790 u8 sink_count;
3791
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003792 if (!intel_dp_read_dpcd(intel_dp))
3793 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003794
Jani Nikula68f357c2017-03-28 17:59:05 +03003795 /* Don't clobber cached eDP rates. */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003796 if (!intel_dp_is_edp(intel_dp)) {
Jani Nikula68f357c2017-03-28 17:59:05 +03003797 intel_dp_set_sink_rates(intel_dp);
Jani Nikula975ee5fca2017-04-06 16:44:10 +03003798 intel_dp_set_common_rates(intel_dp);
3799 }
Jani Nikula68f357c2017-03-28 17:59:05 +03003800
Jani Nikula27dbefb2017-04-06 16:44:17 +03003801 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_SINK_COUNT, &sink_count) <= 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303802 return false;
3803
3804 /*
3805 * Sink count can change between short pulse hpd hence
3806 * a member variable in intel_dp will track any changes
3807 * between short pulse interrupts.
3808 */
Jani Nikula27dbefb2017-04-06 16:44:17 +03003809 intel_dp->sink_count = DP_GET_SINK_COUNT(sink_count);
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303810
3811 /*
3812 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3813 * a dongle is present but no display. Unless we require to know
3814 * if a dongle is present or not, we don't need to update
3815 * downstream port information. So, an early return here saves
3816 * time from performing other operations which are not required.
3817 */
Jani Nikula1853a9d2017-08-18 12:30:20 +03003818 if (!intel_dp_is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303819 return false;
3820
Imre Deakc726ad02016-10-24 19:33:24 +03003821 if (!drm_dp_is_branch(intel_dp->dpcd))
Adam Jacksonedb39242012-09-18 10:58:49 -04003822 return true; /* native DP sink */
3823
3824 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3825 return true; /* no per-port downstream info */
3826
Lyude9f085eb2016-04-13 10:58:33 -04003827 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3828 intel_dp->downstream_ports,
3829 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003830 return false; /* downstream port status fetch failed */
3831
3832 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003833}
3834
Dave Airlie0e32b392014-05-02 14:02:48 +10003835static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003836intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003837{
Jani Nikula010b9b32017-04-06 16:44:16 +03003838 u8 mstm_cap;
Dave Airlie0e32b392014-05-02 14:02:48 +10003839
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003840 if (!i915_modparams.enable_dp_mst)
Nathan Schulte7cc96132016-03-15 10:14:05 -05003841 return false;
3842
Dave Airlie0e32b392014-05-02 14:02:48 +10003843 if (!intel_dp->can_mst)
3844 return false;
3845
3846 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3847 return false;
3848
Jani Nikula010b9b32017-04-06 16:44:16 +03003849 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_MSTM_CAP, &mstm_cap) != 1)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003850 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003851
Jani Nikula010b9b32017-04-06 16:44:16 +03003852 return mstm_cap & DP_MST_CAP;
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003853}
3854
3855static void
3856intel_dp_configure_mst(struct intel_dp *intel_dp)
3857{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003858 if (!i915_modparams.enable_dp_mst)
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003859 return;
3860
3861 if (!intel_dp->can_mst)
3862 return;
3863
3864 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3865
3866 if (intel_dp->is_mst)
3867 DRM_DEBUG_KMS("Sink is MST capable\n");
3868 else
3869 DRM_DEBUG_KMS("Sink is not MST capable\n");
3870
3871 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3872 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003873}
3874
Maarten Lankhorst93313532017-11-10 12:34:59 +01003875static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp,
3876 struct intel_crtc_state *crtc_state, bool disable_wa)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003877{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003878 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003879 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003881 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003882 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003883 int count = 0;
3884 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003885
3886 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003887 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003888 ret = -EIO;
3889 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003890 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003891
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003892 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003893 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003894 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003895 ret = -EIO;
3896 goto out;
3897 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003898
Rodrigo Vivic6297842015-11-05 10:50:20 -08003899 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003900 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivic6297842015-11-05 10:50:20 -08003901
3902 if (drm_dp_dpcd_readb(&intel_dp->aux,
3903 DP_TEST_SINK_MISC, &buf) < 0) {
3904 ret = -EIO;
3905 goto out;
3906 }
3907 count = buf & DP_TEST_COUNT_MASK;
3908 } while (--attempts && count);
3909
3910 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003911 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003912 ret = -ETIMEDOUT;
3913 }
3914
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003915 out:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003916 if (disable_wa)
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003917 hsw_enable_ips(crtc_state);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003918 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003919}
3920
Maarten Lankhorst93313532017-11-10 12:34:59 +01003921static int intel_dp_sink_crc_start(struct intel_dp *intel_dp,
3922 struct intel_crtc_state *crtc_state)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003923{
3924 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003925 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003927 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003928 int ret;
3929
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003930 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3931 return -EIO;
3932
3933 if (!(buf & DP_TEST_CRC_SUPPORTED))
3934 return -ENOTTY;
3935
3936 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3937 return -EIO;
3938
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003939 if (buf & DP_TEST_SINK_START) {
Maarten Lankhorst93313532017-11-10 12:34:59 +01003940 ret = intel_dp_sink_crc_stop(intel_dp, crtc_state, false);
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003941 if (ret)
3942 return ret;
3943 }
3944
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003945 hsw_disable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003946
3947 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3948 buf | DP_TEST_SINK_START) < 0) {
Maarten Lankhorst199ea382017-11-10 12:35:00 +01003949 hsw_enable_ips(crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003950 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003951 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003952
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003953 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003954 return 0;
3955}
3956
Maarten Lankhorst93313532017-11-10 12:34:59 +01003957int intel_dp_sink_crc(struct intel_dp *intel_dp, struct intel_crtc_state *crtc_state, u8 *crc)
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003958{
3959 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003960 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
Maarten Lankhorst93313532017-11-10 12:34:59 +01003961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003962 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003963 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003964 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003965
Maarten Lankhorst93313532017-11-10 12:34:59 +01003966 ret = intel_dp_sink_crc_start(intel_dp, crtc_state);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003967 if (ret)
3968 return ret;
3969
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003970 do {
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02003971 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003972
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003973 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003974 DP_TEST_SINK_MISC, &buf) < 0) {
3975 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003976 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003977 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003978 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003979
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003980 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003981
3982 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003983 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3984 ret = -ETIMEDOUT;
3985 goto stop;
3986 }
3987
3988 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3989 ret = -EIO;
3990 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003991 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003992
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003993stop:
Maarten Lankhorst93313532017-11-10 12:34:59 +01003994 intel_dp_sink_crc_stop(intel_dp, crtc_state, true);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003995 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003996}
3997
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003998static bool
3999intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4000{
Jani Nikula010b9b32017-04-06 16:44:16 +03004001 return drm_dp_dpcd_readb(&intel_dp->aux, DP_DEVICE_SERVICE_IRQ_VECTOR,
4002 sink_irq_vector) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004003}
4004
Dave Airlie0e32b392014-05-02 14:02:48 +10004005static bool
4006intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4007{
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004008 return drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT_ESI,
4009 sink_irq_vector, DP_DPRX_ESI_LEN) ==
4010 DP_DPRX_ESI_LEN;
Dave Airlie0e32b392014-05-02 14:02:48 +10004011}
4012
Todd Previtec5d5ab72015-04-15 08:38:38 -07004013static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004014{
Manasi Navareda15f7c2017-01-24 08:16:34 -08004015 int status = 0;
Manasi Navare140ef132017-06-08 13:41:03 -07004016 int test_link_rate;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004017 uint8_t test_lane_count, test_link_bw;
4018 /* (DP CTS 1.2)
4019 * 4.3.1.11
4020 */
4021 /* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
4022 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
4023 &test_lane_count);
4024
4025 if (status <= 0) {
4026 DRM_DEBUG_KMS("Lane count read failed\n");
4027 return DP_TEST_NAK;
4028 }
4029 test_lane_count &= DP_MAX_LANE_COUNT_MASK;
Manasi Navareda15f7c2017-01-24 08:16:34 -08004030
4031 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
4032 &test_link_bw);
4033 if (status <= 0) {
4034 DRM_DEBUG_KMS("Link Rate read failed\n");
4035 return DP_TEST_NAK;
4036 }
Manasi Navareda15f7c2017-01-24 08:16:34 -08004037 test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
Manasi Navare140ef132017-06-08 13:41:03 -07004038
4039 /* Validate the requested link rate and lane count */
4040 if (!intel_dp_link_params_valid(intel_dp, test_link_rate,
4041 test_lane_count))
Manasi Navareda15f7c2017-01-24 08:16:34 -08004042 return DP_TEST_NAK;
4043
4044 intel_dp->compliance.test_lane_count = test_lane_count;
4045 intel_dp->compliance.test_link_rate = test_link_rate;
4046
4047 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004048}
4049
4050static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4051{
Manasi Navare611032b2017-01-24 08:21:49 -08004052 uint8_t test_pattern;
Jani Nikula010b9b32017-04-06 16:44:16 +03004053 uint8_t test_misc;
Manasi Navare611032b2017-01-24 08:21:49 -08004054 __be16 h_width, v_height;
4055 int status = 0;
4056
4057 /* Read the TEST_PATTERN (DP CTS 3.1.5) */
Jani Nikula010b9b32017-04-06 16:44:16 +03004058 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_PATTERN,
4059 &test_pattern);
Manasi Navare611032b2017-01-24 08:21:49 -08004060 if (status <= 0) {
4061 DRM_DEBUG_KMS("Test pattern read failed\n");
4062 return DP_TEST_NAK;
4063 }
4064 if (test_pattern != DP_COLOR_RAMP)
4065 return DP_TEST_NAK;
4066
4067 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
4068 &h_width, 2);
4069 if (status <= 0) {
4070 DRM_DEBUG_KMS("H Width read failed\n");
4071 return DP_TEST_NAK;
4072 }
4073
4074 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
4075 &v_height, 2);
4076 if (status <= 0) {
4077 DRM_DEBUG_KMS("V Height read failed\n");
4078 return DP_TEST_NAK;
4079 }
4080
Jani Nikula010b9b32017-04-06 16:44:16 +03004081 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_MISC0,
4082 &test_misc);
Manasi Navare611032b2017-01-24 08:21:49 -08004083 if (status <= 0) {
4084 DRM_DEBUG_KMS("TEST MISC read failed\n");
4085 return DP_TEST_NAK;
4086 }
4087 if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
4088 return DP_TEST_NAK;
4089 if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
4090 return DP_TEST_NAK;
4091 switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
4092 case DP_TEST_BIT_DEPTH_6:
4093 intel_dp->compliance.test_data.bpc = 6;
4094 break;
4095 case DP_TEST_BIT_DEPTH_8:
4096 intel_dp->compliance.test_data.bpc = 8;
4097 break;
4098 default:
4099 return DP_TEST_NAK;
4100 }
4101
4102 intel_dp->compliance.test_data.video_pattern = test_pattern;
4103 intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
4104 intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
4105 /* Set test active flag here so userspace doesn't interrupt things */
4106 intel_dp->compliance.test_active = 1;
4107
4108 return DP_TEST_ACK;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004109}
4110
4111static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4112{
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004113 uint8_t test_result = DP_TEST_ACK;
Todd Previte559be302015-05-04 07:48:20 -07004114 struct intel_connector *intel_connector = intel_dp->attached_connector;
4115 struct drm_connector *connector = &intel_connector->base;
4116
4117 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004118 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004119 intel_dp->aux.i2c_defer_count > 6) {
4120 /* Check EDID read for NACKs, DEFERs and corruption
4121 * (DP CTS 1.2 Core r1.1)
4122 * 4.2.2.4 : Failed EDID read, I2C_NAK
4123 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4124 * 4.2.2.6 : EDID corruption detected
4125 * Use failsafe mode for all cases
4126 */
4127 if (intel_dp->aux.i2c_nack_count > 0 ||
4128 intel_dp->aux.i2c_defer_count > 0)
4129 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4130 intel_dp->aux.i2c_nack_count,
4131 intel_dp->aux.i2c_defer_count);
Manasi Navarec1617ab2016-12-09 16:22:50 -08004132 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
Todd Previte559be302015-05-04 07:48:20 -07004133 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304134 struct edid *block = intel_connector->detect_edid;
4135
4136 /* We have to write the checksum
4137 * of the last block read
4138 */
4139 block += intel_connector->detect_edid->extensions;
4140
Jani Nikula010b9b32017-04-06 16:44:16 +03004141 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_EDID_CHECKSUM,
4142 block->checksum) <= 0)
Todd Previte559be302015-05-04 07:48:20 -07004143 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4144
4145 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
Manasi Navareb48a5ba2017-01-20 19:09:28 -08004146 intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
Todd Previte559be302015-05-04 07:48:20 -07004147 }
4148
4149 /* Set test active flag here so userspace doesn't interrupt things */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004150 intel_dp->compliance.test_active = 1;
Todd Previte559be302015-05-04 07:48:20 -07004151
Todd Previtec5d5ab72015-04-15 08:38:38 -07004152 return test_result;
4153}
4154
4155static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4156{
4157 uint8_t test_result = DP_TEST_NAK;
4158 return test_result;
4159}
4160
4161static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4162{
4163 uint8_t response = DP_TEST_NAK;
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004164 uint8_t request = 0;
4165 int status;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004166
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004167 status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004168 if (status <= 0) {
4169 DRM_DEBUG_KMS("Could not read test request from sink\n");
4170 goto update_status;
4171 }
4172
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004173 switch (request) {
Todd Previtec5d5ab72015-04-15 08:38:38 -07004174 case DP_TEST_LINK_TRAINING:
4175 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004176 response = intel_dp_autotest_link_training(intel_dp);
4177 break;
4178 case DP_TEST_LINK_VIDEO_PATTERN:
4179 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004180 response = intel_dp_autotest_video_pattern(intel_dp);
4181 break;
4182 case DP_TEST_LINK_EDID_READ:
4183 DRM_DEBUG_KMS("EDID test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004184 response = intel_dp_autotest_edid(intel_dp);
4185 break;
4186 case DP_TEST_LINK_PHY_TEST_PATTERN:
4187 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
Todd Previtec5d5ab72015-04-15 08:38:38 -07004188 response = intel_dp_autotest_phy_pattern(intel_dp);
4189 break;
4190 default:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004191 DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004192 break;
4193 }
4194
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004195 if (response & DP_TEST_ACK)
4196 intel_dp->compliance.test_type = request;
4197
Todd Previtec5d5ab72015-04-15 08:38:38 -07004198update_status:
Jani Nikula5ec63bb2017-01-20 19:04:06 +02004199 status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
Todd Previtec5d5ab72015-04-15 08:38:38 -07004200 if (status <= 0)
4201 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004202}
4203
Dave Airlie0e32b392014-05-02 14:02:48 +10004204static int
4205intel_dp_check_mst_status(struct intel_dp *intel_dp)
4206{
4207 bool bret;
4208
4209 if (intel_dp->is_mst) {
Pandiyan, Dhinakarane8b25772017-09-18 15:21:39 -07004210 u8 esi[DP_DPRX_ESI_LEN] = { 0 };
Dave Airlie0e32b392014-05-02 14:02:48 +10004211 int ret = 0;
4212 int retry;
4213 bool handled;
4214 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4215go_again:
4216 if (bret == true) {
4217
4218 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03004219 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004220 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004221 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4222 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004223 intel_dp_stop_link_train(intel_dp);
4224 }
4225
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004226 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004227 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4228
4229 if (handled) {
4230 for (retry = 0; retry < 3; retry++) {
4231 int wret;
4232 wret = drm_dp_dpcd_write(&intel_dp->aux,
4233 DP_SINK_COUNT_ESI+1,
4234 &esi[1], 3);
4235 if (wret == 3) {
4236 break;
4237 }
4238 }
4239
4240 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4241 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004242 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004243 goto go_again;
4244 }
4245 } else
4246 ret = 0;
4247
4248 return ret;
4249 } else {
4250 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4251 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4252 intel_dp->is_mst = false;
4253 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4254 /* send a hotplug event */
4255 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4256 }
4257 }
4258 return -EINVAL;
4259}
4260
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304261static void
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004262intel_dp_retrain_link(struct intel_dp *intel_dp)
4263{
4264 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
4265 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4266 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
4267
4268 /* Suppress underruns caused by re-training */
4269 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
4270 if (crtc->config->has_pch_encoder)
4271 intel_set_pch_fifo_underrun_reporting(dev_priv,
4272 intel_crtc_pch_transcoder(crtc), false);
4273
4274 intel_dp_start_link_train(intel_dp);
4275 intel_dp_stop_link_train(intel_dp);
4276
4277 /* Keep underrun reporting disabled until things are stable */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004278 intel_wait_for_vblank(dev_priv, crtc->pipe);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004279
4280 intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
4281 if (crtc->config->has_pch_encoder)
4282 intel_set_pch_fifo_underrun_reporting(dev_priv,
4283 intel_crtc_pch_transcoder(crtc), true);
4284}
4285
4286static void
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304287intel_dp_check_link_status(struct intel_dp *intel_dp)
4288{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004289 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304290 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Daniel Vetter42e5e652017-11-13 17:01:40 +01004291 struct drm_connector_state *conn_state =
4292 intel_dp->attached_connector->base.state;
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304293 u8 link_status[DP_LINK_STATUS_SIZE];
4294
Ville Syrjälä2f773472017-11-09 17:27:58 +02004295 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304296
4297 if (!intel_dp_get_link_status(intel_dp, link_status)) {
4298 DRM_ERROR("Failed to get link status\n");
4299 return;
4300 }
4301
Daniel Vetter42e5e652017-11-13 17:01:40 +01004302 if (!conn_state->crtc)
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304303 return;
4304
Daniel Vetter42e5e652017-11-13 17:01:40 +01004305 WARN_ON(!drm_modeset_is_locked(&conn_state->crtc->mutex));
4306
4307 if (!conn_state->crtc->state->active)
4308 return;
4309
4310 if (conn_state->commit &&
4311 !try_wait_for_completion(&conn_state->commit->hw_done))
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304312 return;
4313
Manasi Navare14c562c2017-04-06 14:00:12 -07004314 /*
4315 * Validate the cached values of intel_dp->link_rate and
4316 * intel_dp->lane_count before attempting to retrain.
4317 */
Manasi Navare1a92c702017-06-08 13:41:02 -07004318 if (!intel_dp_link_params_valid(intel_dp, intel_dp->link_rate,
4319 intel_dp->lane_count))
Matthew Auldd4cb3fd2016-10-19 22:29:53 +01004320 return;
4321
Manasi Navareda15f7c2017-01-24 08:16:34 -08004322 /* Retrain if Channel EQ or CR not ok */
4323 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304324 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
4325 intel_encoder->base.name);
Ville Syrjäläbfd02b32016-10-14 20:02:54 +03004326
4327 intel_dp_retrain_link(intel_dp);
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304328 }
4329}
4330
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004331/*
4332 * According to DP spec
4333 * 5.1.2:
4334 * 1. Read DPCD
4335 * 2. Configure link according to Receiver Capabilities
4336 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4337 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304338 *
4339 * intel_dp_short_pulse - handles short pulse interrupts
4340 * when full detection is not required.
4341 * Returns %true if short pulse is handled and full detection
4342 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004343 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304344static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304345intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004346{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004347 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004348 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304349 u8 old_sink_count = intel_dp->sink_count;
4350 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10004351
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304352 /*
4353 * Clearing compliance test variables to allow capturing
4354 * of values for next automated test request.
4355 */
Manasi Navarec1617ab2016-12-09 16:22:50 -08004356 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304357
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304358 /*
4359 * Now read the DPCD to see if it's actually running
4360 * If the current value of sink count doesn't match with
4361 * the value that was stored earlier or dpcd read failed
4362 * we need to do full detection
4363 */
4364 ret = intel_dp_get_dpcd(intel_dp);
4365
4366 if ((old_sink_count != intel_dp->sink_count) || !ret) {
4367 /* No need to proceed if we are going to do full detect */
4368 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004369 }
4370
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004371 /* Try to read the source of the interrupt */
4372 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004373 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4374 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004375 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004376 drm_dp_dpcd_writeb(&intel_dp->aux,
4377 DP_DEVICE_SERVICE_IRQ_VECTOR,
4378 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004379
4380 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Manasi Navareda15f7c2017-01-24 08:16:34 -08004381 intel_dp_handle_test_request(intel_dp);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004382 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4383 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4384 }
4385
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05304386 intel_dp_check_link_status(intel_dp);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004387
Manasi Navareda15f7c2017-01-24 08:16:34 -08004388 if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
4389 DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
4390 /* Send a Hotplug Uevent to userspace to start modeset */
Ville Syrjälä2f773472017-11-09 17:27:58 +02004391 drm_kms_helper_hotplug_event(&dev_priv->drm);
Manasi Navareda15f7c2017-01-24 08:16:34 -08004392 }
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304393
4394 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004395}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004396
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004397/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004398static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004399intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004400{
Imre Deake393d0d2017-02-22 17:10:52 +02004401 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004402 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004403 uint8_t type;
4404
Imre Deake393d0d2017-02-22 17:10:52 +02004405 if (lspcon->active)
4406 lspcon_resume(lspcon);
4407
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004408 if (!intel_dp_get_dpcd(intel_dp))
4409 return connector_status_disconnected;
4410
Jani Nikula1853a9d2017-08-18 12:30:20 +03004411 if (intel_dp_is_edp(intel_dp))
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05304412 return connector_status_connected;
4413
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004414 /* if there's no downstream port, we're done */
Imre Deakc726ad02016-10-24 19:33:24 +03004415 if (!drm_dp_is_branch(dpcd))
Keith Packard26d61aa2011-07-25 20:01:09 -07004416 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004417
4418 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004419 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4420 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02004421
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05304422 return intel_dp->sink_count ?
4423 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004424 }
4425
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004426 if (intel_dp_can_mst(intel_dp))
4427 return connector_status_connected;
4428
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004429 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004430 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004431 return connector_status_connected;
4432
4433 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004434 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4435 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4436 if (type == DP_DS_PORT_TYPE_VGA ||
4437 type == DP_DS_PORT_TYPE_NON_EDID)
4438 return connector_status_unknown;
4439 } else {
4440 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4441 DP_DWN_STRM_PORT_TYPE_MASK;
4442 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4443 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4444 return connector_status_unknown;
4445 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004446
4447 /* Anything else is out of spec, warn and ignore */
4448 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004449 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004450}
4451
4452static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004453edp_detect(struct intel_dp *intel_dp)
4454{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004455 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Chris Wilsond410b562014-09-02 20:03:59 +01004456 enum drm_connector_status status;
4457
Mika Kahola1650be72016-12-13 10:02:47 +02004458 status = intel_panel_detect(dev_priv);
Chris Wilsond410b562014-09-02 20:03:59 +01004459 if (status == connector_status_unknown)
4460 status = connector_status_connected;
4461
4462 return status;
4463}
4464
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004465static bool ibx_digital_port_connected(struct intel_encoder *encoder)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004466{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004467 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulab93433c2015-08-20 10:47:36 +03004468 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004469
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004470 switch (encoder->hpd_pin) {
4471 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004472 bit = SDE_PORTB_HOTPLUG;
4473 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004474 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004475 bit = SDE_PORTC_HOTPLUG;
4476 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004477 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004478 bit = SDE_PORTD_HOTPLUG;
4479 break;
4480 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004481 MISSING_CASE(encoder->hpd_pin);
Jani Nikula0df53b72015-08-20 10:47:40 +03004482 return false;
4483 }
4484
4485 return I915_READ(SDEISR) & bit;
4486}
4487
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004488static bool cpt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula0df53b72015-08-20 10:47:40 +03004489{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004490 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula0df53b72015-08-20 10:47:40 +03004491 u32 bit;
4492
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004493 switch (encoder->hpd_pin) {
4494 case HPD_PORT_B:
Jani Nikula0df53b72015-08-20 10:47:40 +03004495 bit = SDE_PORTB_HOTPLUG_CPT;
4496 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004497 case HPD_PORT_C:
Jani Nikula0df53b72015-08-20 10:47:40 +03004498 bit = SDE_PORTC_HOTPLUG_CPT;
4499 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004500 case HPD_PORT_D:
Jani Nikula0df53b72015-08-20 10:47:40 +03004501 bit = SDE_PORTD_HOTPLUG_CPT;
4502 break;
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004503 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004504 MISSING_CASE(encoder->hpd_pin);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004505 return false;
4506 }
4507
4508 return I915_READ(SDEISR) & bit;
4509}
4510
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004511static bool spt_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004512{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004513 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004514 u32 bit;
4515
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004516 switch (encoder->hpd_pin) {
4517 case HPD_PORT_A:
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004518 bit = SDE_PORTA_HOTPLUG_SPT;
4519 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004520 case HPD_PORT_E:
Jani Nikulaa78695d2015-09-18 15:54:50 +03004521 bit = SDE_PORTE_HOTPLUG_SPT;
4522 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004523 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004524 return cpt_digital_port_connected(encoder);
Jani Nikulab93433c2015-08-20 10:47:36 +03004525 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004526
Jani Nikulab93433c2015-08-20 10:47:36 +03004527 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004528}
4529
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004530static bool g4x_digital_port_connected(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004531{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004532 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004533 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004534
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004535 switch (encoder->hpd_pin) {
4536 case HPD_PORT_B:
Jani Nikula9642c812015-08-20 10:47:41 +03004537 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4538 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004539 case HPD_PORT_C:
Jani Nikula9642c812015-08-20 10:47:41 +03004540 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4541 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004542 case HPD_PORT_D:
Jani Nikula9642c812015-08-20 10:47:41 +03004543 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4544 break;
4545 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004546 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004547 return false;
4548 }
4549
4550 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4551}
4552
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004553static bool gm45_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula9642c812015-08-20 10:47:41 +03004554{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004555 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula9642c812015-08-20 10:47:41 +03004556 u32 bit;
4557
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004558 switch (encoder->hpd_pin) {
4559 case HPD_PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004560 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004561 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004562 case HPD_PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004563 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004564 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004565 case HPD_PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004566 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004567 break;
4568 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004569 MISSING_CASE(encoder->hpd_pin);
Jani Nikula9642c812015-08-20 10:47:41 +03004570 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004571 }
4572
Jani Nikula1d245982015-08-20 10:47:37 +03004573 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004574}
4575
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004576static bool ilk_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004577{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004578 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4579
4580 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004581 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4582 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004583 return ibx_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004584}
4585
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004586static bool snb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004587{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004588 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4589
4590 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004591 return I915_READ(DEISR) & DE_DP_A_HOTPLUG;
4592 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004593 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004594}
4595
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004596static bool ivb_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004597{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004598 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4599
4600 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004601 return I915_READ(DEISR) & DE_DP_A_HOTPLUG_IVB;
4602 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004603 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004604}
4605
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004606static bool bdw_digital_port_connected(struct intel_encoder *encoder)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004607{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004608 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4609
4610 if (encoder->hpd_pin == HPD_PORT_A)
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004611 return I915_READ(GEN8_DE_PORT_ISR) & GEN8_PORT_DP_A_HOTPLUG;
4612 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004613 return cpt_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004614}
4615
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004616static bool bxt_digital_port_connected(struct intel_encoder *encoder)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004617{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004618 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004619 u32 bit;
4620
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004621 switch (encoder->hpd_pin) {
4622 case HPD_PORT_A:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004623 bit = BXT_DE_PORT_HP_DDIA;
4624 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004625 case HPD_PORT_B:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004626 bit = BXT_DE_PORT_HP_DDIB;
4627 break;
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004628 case HPD_PORT_C:
Jani Nikulae464bfd2015-08-20 10:47:42 +03004629 bit = BXT_DE_PORT_HP_DDIC;
4630 break;
4631 default:
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004632 MISSING_CASE(encoder->hpd_pin);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004633 return false;
4634 }
4635
4636 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4637}
4638
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004639/*
4640 * intel_digital_port_connected - is the specified port connected?
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004641 * @encoder: intel_encoder
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004642 *
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004643 * Return %true if port is connected, %false otherwise.
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004644 */
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004645bool intel_digital_port_connected(struct intel_encoder *encoder)
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004646{
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004647 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
4648
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004649 if (HAS_GMCH_DISPLAY(dev_priv)) {
4650 if (IS_GM45(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004651 return gm45_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004652 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004653 return g4x_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004654 }
4655
4656 if (IS_GEN5(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004657 return ilk_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004658 else if (IS_GEN6(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004659 return snb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004660 else if (IS_GEN7(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004661 return ivb_digital_port_connected(encoder);
Ville Syrjälä93e5f0b2017-06-15 20:12:52 +03004662 else if (IS_GEN8(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004663 return bdw_digital_port_connected(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004664 else if (IS_GEN9_LP(dev_priv))
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004665 return bxt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004666 else
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004667 return spt_digital_port_connected(encoder);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004668}
4669
Keith Packard8c241fe2011-09-28 16:38:44 -07004670static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004672{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004674
Jani Nikula9cd300e2012-10-19 14:51:52 +03004675 /* use cached edid if we have one */
4676 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004677 /* invalid edid */
4678 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004679 return NULL;
4680
Jani Nikula55e9ede2013-10-01 10:38:54 +03004681 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004682 } else
4683 return drm_get_edid(&intel_connector->base,
4684 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004685}
4686
Chris Wilsonbeb60602014-09-02 20:04:00 +01004687static void
4688intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004689{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004690 struct intel_connector *intel_connector = intel_dp->attached_connector;
4691 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004692
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304693 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004694 edid = intel_dp_get_edid(intel_dp);
4695 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004696
Maarten Lankhorste6b72c92017-05-01 15:38:00 +02004697 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004699
Chris Wilsonbeb60602014-09-02 20:04:00 +01004700static void
4701intel_dp_unset_edid(struct intel_dp *intel_dp)
4702{
4703 struct intel_connector *intel_connector = intel_dp->attached_connector;
4704
4705 kfree(intel_connector->detect_edid);
4706 intel_connector->detect_edid = NULL;
4707
4708 intel_dp->has_audio = false;
4709}
4710
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004711static int
Ville Syrjälä2f773472017-11-09 17:27:58 +02004712intel_dp_long_pulse(struct intel_connector *connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004713{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004714 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
4715 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004716 enum drm_connector_status status;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004717 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004718
Ville Syrjälä2f773472017-11-09 17:27:58 +02004719 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004720
Ville Syrjälä2f773472017-11-09 17:27:58 +02004721 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004722
Chris Wilsond410b562014-09-02 20:03:59 +01004723 /* Can't disconnect eDP, but you can close the lid... */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004724 if (intel_dp_is_edp(intel_dp))
Chris Wilsond410b562014-09-02 20:03:59 +01004725 status = edp_detect(intel_dp);
Rodrigo Vivi7533eb42018-01-29 15:22:20 -08004726 else if (intel_digital_port_connected(&dp_to_dig_port(intel_dp)->base))
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004727 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004728 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004729 status = connector_status_disconnected;
4730
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004731 if (status == connector_status_disconnected) {
Manasi Navarec1617ab2016-12-09 16:22:50 -08004732 memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304733
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004734 if (intel_dp->is_mst) {
4735 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4736 intel_dp->is_mst,
4737 intel_dp->mst_mgr.mst_state);
4738 intel_dp->is_mst = false;
4739 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4740 intel_dp->is_mst);
4741 }
4742
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004743 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304744 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004745
Manasi Navared7e8ef02017-02-07 16:54:11 -08004746 if (intel_dp->reset_link_params) {
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004747 /* Initial max link lane count */
4748 intel_dp->max_link_lane_count = intel_dp_max_common_lane_count(intel_dp);
Manasi Navaref4829842016-12-05 16:27:36 -08004749
Jani Nikula540b0b7f2017-04-06 16:44:13 +03004750 /* Initial max link rate */
4751 intel_dp->max_link_rate = intel_dp_max_common_rate(intel_dp);
Manasi Navared7e8ef02017-02-07 16:54:11 -08004752
4753 intel_dp->reset_link_params = false;
4754 }
Manasi Navaref4829842016-12-05 16:27:36 -08004755
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004756 intel_dp_print_rates(intel_dp);
4757
Jani Nikula84c36752017-05-18 14:10:23 +03004758 drm_dp_read_desc(&intel_dp->aux, &intel_dp->desc,
4759 drm_dp_is_branch(intel_dp->dpcd));
Mika Kahola0e390a32016-09-09 14:10:53 +03004760
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004761 intel_dp_configure_mst(intel_dp);
4762
4763 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304764 /*
4765 * If we are in MST mode then this connector
4766 * won't appear connected or have anything
4767 * with EDID on it
4768 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004769 status = connector_status_disconnected;
4770 goto out;
Ville Syrjälä1a361472017-04-12 22:30:17 +03004771 } else {
4772 /*
4773 * If display is now connected check links status,
4774 * there has been known issues of link loss triggerring
4775 * long pulse.
4776 *
4777 * Some sinks (eg. ASUS PB287Q) seem to perform some
4778 * weird HPD ping pong during modesets. So we can apparently
4779 * end up with HPD going low during a modeset, and then
4780 * going back up soon after. And once that happens we must
4781 * retrain the link to get a picture. That's in case no
4782 * userspace component reacted to intermittent HPD dip.
4783 */
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304784 intel_dp_check_link_status(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004785 }
4786
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304787 /*
4788 * Clearing NACK and defer counts to get their exact values
4789 * while reading EDID which are required by Compliance tests
4790 * 4.2.2.4 and 4.2.2.5
4791 */
4792 intel_dp->aux.i2c_nack_count = 0;
4793 intel_dp->aux.i2c_defer_count = 0;
4794
Chris Wilsonbeb60602014-09-02 20:04:00 +01004795 intel_dp_set_edid(intel_dp);
Ville Syrjälä2f773472017-11-09 17:27:58 +02004796 if (intel_dp_is_edp(intel_dp) || connector->detect_edid)
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004797 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304798 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004799
Todd Previte09b1eb12015-04-20 15:27:34 -07004800 /* Try to read the source of the interrupt */
4801 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004802 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4803 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004804 /* Clear interrupt source */
4805 drm_dp_dpcd_writeb(&intel_dp->aux,
4806 DP_DEVICE_SERVICE_IRQ_VECTOR,
4807 sink_irq_vector);
4808
4809 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4810 intel_dp_handle_test_request(intel_dp);
4811 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4812 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4813 }
4814
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004815out:
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004816 if (status != connector_status_connected && !intel_dp->is_mst)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304817 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304818
Ville Syrjälä2f773472017-11-09 17:27:58 +02004819 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004820 return status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304821}
4822
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004823static int
4824intel_dp_detect(struct drm_connector *connector,
4825 struct drm_modeset_acquire_ctx *ctx,
4826 bool force)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304827{
4828 struct intel_dp *intel_dp = intel_attached_dp(connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02004829 int status = connector->status;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304830
4831 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4832 connector->base.id, connector->name);
4833
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304834 /* If full detect is not performed yet, do a full detect */
Daniel Vetter42e5e652017-11-13 17:01:40 +01004835 if (!intel_dp->detect_done) {
4836 struct drm_crtc *crtc;
4837 int ret;
4838
4839 crtc = connector->state->crtc;
4840 if (crtc) {
4841 ret = drm_modeset_lock(&crtc->mutex, ctx);
4842 if (ret)
4843 return ret;
4844 }
4845
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004846 status = intel_dp_long_pulse(intel_dp->attached_connector);
Daniel Vetter42e5e652017-11-13 17:01:40 +01004847 }
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304848
4849 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304850
Ville Syrjälä5cb651a2016-10-03 10:55:16 +03004851 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004852}
4853
Chris Wilsonbeb60602014-09-02 20:04:00 +01004854static void
4855intel_dp_force(struct drm_connector *connector)
4856{
4857 struct intel_dp *intel_dp = intel_attached_dp(connector);
4858 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004859 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004860
4861 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4862 connector->base.id, connector->name);
4863 intel_dp_unset_edid(intel_dp);
4864
4865 if (connector->status != connector_status_connected)
4866 return;
4867
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004868 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004869
4870 intel_dp_set_edid(intel_dp);
4871
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02004872 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004873}
4874
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004875static int intel_dp_get_modes(struct drm_connector *connector)
4876{
Jani Nikuladd06f902012-10-19 14:51:50 +03004877 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004878 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004879
Chris Wilsonbeb60602014-09-02 20:04:00 +01004880 edid = intel_connector->detect_edid;
4881 if (edid) {
4882 int ret = intel_connector_update_modes(connector, edid);
4883 if (ret)
4884 return ret;
4885 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004886
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004887 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikula1853a9d2017-08-18 12:30:20 +03004888 if (intel_dp_is_edp(intel_attached_dp(connector)) &&
Chris Wilsonbeb60602014-09-02 20:04:00 +01004889 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004890 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004891
4892 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004893 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004894 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004895 drm_mode_probed_add(connector, mode);
4896 return 1;
4897 }
4898 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004899
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004900 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004901}
4902
Chris Wilsonf6849602010-09-19 09:29:33 +01004903static int
Chris Wilson7a418e32016-06-24 14:00:14 +01004904intel_dp_connector_register(struct drm_connector *connector)
4905{
4906 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004907 int ret;
4908
4909 ret = intel_connector_register(connector);
4910 if (ret)
4911 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004912
4913 i915_debugfs_connector_add(connector);
4914
4915 DRM_DEBUG_KMS("registering %s bus for %s\n",
4916 intel_dp->aux.name, connector->kdev->kobj.name);
4917
4918 intel_dp->aux.dev = connector->kdev;
4919 return drm_dp_aux_register(&intel_dp->aux);
4920}
4921
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004922static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004923intel_dp_connector_unregister(struct drm_connector *connector)
4924{
4925 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4926 intel_connector_unregister(connector);
4927}
4928
4929static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004930intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004931{
Jani Nikula1d508702012-10-19 14:51:49 +03004932 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004933
Chris Wilson10e972d2014-09-04 21:43:45 +01004934 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004935
Jani Nikula9cd300e2012-10-19 14:51:52 +03004936 if (!IS_ERR_OR_NULL(intel_connector->edid))
4937 kfree(intel_connector->edid);
4938
Jani Nikula1853a9d2017-08-18 12:30:20 +03004939 /*
4940 * Can't call intel_dp_is_edp() since the encoder may have been
4941 * destroyed already.
4942 */
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004943 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004944 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004945
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004946 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004947 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004948}
4949
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004950void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004951{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004952 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4953 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004954
Dave Airlie0e32b392014-05-02 14:02:48 +10004955 intel_dp_mst_encoder_cleanup(intel_dig_port);
Jani Nikula1853a9d2017-08-18 12:30:20 +03004956 if (intel_dp_is_edp(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07004957 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004958 /*
4959 * vdd might still be enabled do to the delayed vdd off.
4960 * Make sure vdd is actually turned off here.
4961 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004962 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004963 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004964 pps_unlock(intel_dp);
4965
Clint Taylor01527b32014-07-07 13:01:46 -07004966 if (intel_dp->edp_notifier.notifier_call) {
4967 unregister_reboot_notifier(&intel_dp->edp_notifier);
4968 intel_dp->edp_notifier.notifier_call = NULL;
4969 }
Keith Packardbd943152011-09-18 23:09:52 -07004970 }
Chris Wilson99681882016-06-20 09:29:17 +01004971
4972 intel_dp_aux_fini(intel_dp);
4973
Imre Deakc8bd0e42014-12-12 17:57:38 +02004974 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004975 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004976}
4977
Imre Deakbf93ba62016-04-18 10:04:21 +03004978void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004979{
4980 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4981
Jani Nikula1853a9d2017-08-18 12:30:20 +03004982 if (!intel_dp_is_edp(intel_dp))
Imre Deak07f9cd02014-08-18 14:42:45 +03004983 return;
4984
Ville Syrjälä951468f2014-09-04 14:55:31 +03004985 /*
4986 * vdd might still be enabled do to the delayed vdd off.
4987 * Make sure vdd is actually turned off here.
4988 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004989 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004990 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004991 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004992 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004993}
4994
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004995static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4996{
Ville Syrjälä2f773472017-11-09 17:27:58 +02004997 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004998
4999 lockdep_assert_held(&dev_priv->pps_mutex);
5000
5001 if (!edp_have_panel_vdd(intel_dp))
5002 return;
5003
5004 /*
5005 * The VDD bit needs a power domain reference, so if the bit is
5006 * already enabled when we boot or resume, grab this reference and
5007 * schedule a vdd off, so we don't hold on to the reference
5008 * indefinitely.
5009 */
5010 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005011 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005012
5013 edp_panel_vdd_schedule_off(intel_dp);
5014}
5015
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005016static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
5017{
5018 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
5019
5020 if ((intel_dp->DP & DP_PORT_EN) == 0)
5021 return INVALID_PIPE;
5022
5023 if (IS_CHERRYVIEW(dev_priv))
5024 return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5025 else
5026 return PORT_TO_PIPE(intel_dp->DP);
5027}
5028
Imre Deakbf93ba62016-04-18 10:04:21 +03005029void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03005030{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005031 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Imre Deakdd75f6d2016-11-21 21:15:05 +02005032 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
5033 struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
Ville Syrjälä64989ca42016-05-13 20:53:56 +03005034
5035 if (!HAS_DDI(dev_priv))
5036 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005037
Imre Deakdd75f6d2016-11-21 21:15:05 +02005038 if (lspcon->active)
Shashank Sharma910530c2016-10-14 19:56:52 +05305039 lspcon_resume(lspcon);
5040
Manasi Navared7e8ef02017-02-07 16:54:11 -08005041 intel_dp->reset_link_params = true;
5042
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005043 pps_lock(intel_dp);
5044
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005045 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5046 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
5047
Jani Nikula1853a9d2017-08-18 12:30:20 +03005048 if (intel_dp_is_edp(intel_dp)) {
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005049 /* Reinit the power sequencer, in case BIOS did something with it. */
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005050 intel_dp_pps_init(intel_dp);
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005051 intel_edp_panel_vdd_sanitize(intel_dp);
5052 }
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005053
5054 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03005055}
5056
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005057static const struct drm_connector_funcs intel_dp_connector_funcs = {
Chris Wilsonbeb60602014-09-02 20:04:00 +01005058 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005059 .fill_modes = drm_helper_probe_single_connector_modes,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005060 .atomic_get_property = intel_digital_connector_atomic_get_property,
5061 .atomic_set_property = intel_digital_connector_atomic_set_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01005062 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01005063 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03005064 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08005065 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005066 .atomic_duplicate_state = intel_digital_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005067};
5068
5069static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02005070 .detect_ctx = intel_dp_detect,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005071 .get_modes = intel_dp_get_modes,
5072 .mode_valid = intel_dp_mode_valid,
Maarten Lankhorst8f647a02017-05-01 15:38:01 +02005073 .atomic_check = intel_digital_connector_atomic_check,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005074};
5075
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005076static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03005077 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005078 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005079};
5080
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005081enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005082intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5083{
5084 struct intel_dp *intel_dp = &intel_dig_port->dp;
Ville Syrjälä2f773472017-11-09 17:27:58 +02005085 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005086 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005087
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005088 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5089 /*
5090 * vdd off can generate a long pulse on eDP which
5091 * would require vdd on to handle it, and thus we
5092 * would end up in an endless cycle of
5093 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5094 */
5095 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005096 port_name(intel_dig_port->base.port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005097 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005098 }
5099
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005100 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005101 port_name(intel_dig_port->base.port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005102 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005103
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005104 if (long_hpd) {
Manasi Navared7e8ef02017-02-07 16:54:11 -08005105 intel_dp->reset_link_params = true;
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005106 intel_dp->detect_done = false;
5107 return IRQ_NONE;
5108 }
5109
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005110 intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005111
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005112 if (intel_dp->is_mst) {
5113 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
5114 /*
5115 * If we were in MST mode, and device is not
5116 * there, get out of MST mode
5117 */
5118 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
5119 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5120 intel_dp->is_mst = false;
5121 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
5122 intel_dp->is_mst);
5123 intel_dp->detect_done = false;
5124 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005125 }
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005126 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005127
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005128 if (!intel_dp->is_mst) {
Daniel Vetter42e5e652017-11-13 17:01:40 +01005129 struct drm_modeset_acquire_ctx ctx;
5130 struct drm_connector *connector = &intel_dp->attached_connector->base;
5131 struct drm_crtc *crtc;
5132 int iret;
5133 bool handled = false;
5134
5135 drm_modeset_acquire_init(&ctx, 0);
5136retry:
5137 iret = drm_modeset_lock(&dev_priv->drm.mode_config.connection_mutex, &ctx);
5138 if (iret)
5139 goto err;
5140
5141 crtc = connector->state->crtc;
5142 if (crtc) {
5143 iret = drm_modeset_lock(&crtc->mutex, &ctx);
5144 if (iret)
5145 goto err;
5146 }
5147
5148 handled = intel_dp_short_pulse(intel_dp);
5149
5150err:
5151 if (iret == -EDEADLK) {
5152 drm_modeset_backoff(&ctx);
5153 goto retry;
5154 }
5155
5156 drm_modeset_drop_locks(&ctx);
5157 drm_modeset_acquire_fini(&ctx);
5158 WARN(iret, "Acquiring modeset locks failed with %i\n", iret);
5159
5160 if (!handled) {
Ville Syrjälä27d4efc2016-10-03 10:55:15 +03005161 intel_dp->detect_done = false;
5162 goto put_power;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05305163 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005164 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005165
5166 ret = IRQ_HANDLED;
5167
Imre Deak1c767b32014-08-18 14:42:42 +03005168put_power:
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02005169 intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
Imre Deak1c767b32014-08-18 14:42:42 +03005170
5171 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005172}
5173
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005174/* check the VBT to see whether the eDP is on another port */
Jani Nikula7b91bf72017-08-18 12:30:19 +03005175bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005176{
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005177 /*
5178 * eDP not supported on g4x. so bail out early just
5179 * for a bit extra safety in case the VBT is bonkers.
5180 */
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005181 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005182 return false;
5183
Imre Deaka98d9c12016-12-21 12:17:24 +02005184 if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005185 return true;
5186
Jani Nikula951d9ef2016-03-16 12:43:31 +02005187 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08005188}
5189
Maarten Lankhorst200819a2017-04-10 12:51:10 +02005190static void
Chris Wilsonf6849602010-09-19 09:29:33 +01005191intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5192{
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005193 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005194 enum port port = dp_to_dig_port(intel_dp)->base.port;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005195
Ville Syrjälä68ec0732017-11-29 18:43:02 +02005196 if (!IS_G4X(dev_priv) && port != PORT_A)
5197 intel_attach_force_audio_property(connector);
5198
Chris Wilsone953fd72011-02-21 22:23:52 +00005199 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03005200
Jani Nikula1853a9d2017-08-18 12:30:20 +03005201 if (intel_dp_is_edp(intel_dp)) {
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005202 u32 allowed_scalers;
5203
5204 allowed_scalers = BIT(DRM_MODE_SCALE_ASPECT) | BIT(DRM_MODE_SCALE_FULLSCREEN);
5205 if (!HAS_GMCH_DISPLAY(dev_priv))
5206 allowed_scalers |= BIT(DRM_MODE_SCALE_CENTER);
5207
5208 drm_connector_attach_scaling_mode_property(connector, allowed_scalers);
5209
Maarten Lankhorsteead06d2017-05-01 15:37:55 +02005210 connector->state->scaling_mode = DRM_MODE_SCALE_ASPECT;
Maarten Lankhorst8b453302017-05-01 15:37:56 +02005211
Yuly Novikov53b41832012-10-26 12:04:00 +03005212 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005213}
5214
Imre Deakdada1a92014-01-29 13:25:41 +02005215static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5216{
Abhay Kumard28d4732016-01-22 17:39:04 -08005217 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005218 intel_dp->last_power_on = jiffies;
5219 intel_dp->last_backlight_off = jiffies;
5220}
5221
Daniel Vetter67a54562012-10-20 20:57:45 +02005222static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005223intel_pps_readout_hw_state(struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02005224{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005225 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305226 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03005227 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07005228
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005229 intel_pps_get_registers(intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02005230
5231 /* Workaround: Need to write PP_CONTROL with the unlock key as
5232 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305233 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005234
Imre Deak8e8232d2016-06-16 16:37:21 +03005235 pp_on = I915_READ(regs.pp_on);
5236 pp_off = I915_READ(regs.pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005237 if (!IS_GEN9_LP(dev_priv) && !HAS_PCH_CNP(dev_priv) &&
5238 !HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005239 I915_WRITE(regs.pp_ctrl, pp_ctl);
5240 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305241 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005242
5243 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03005244 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5245 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005246
Imre Deak54648612016-06-16 16:37:22 +03005247 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5248 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005249
Imre Deak54648612016-06-16 16:37:22 +03005250 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5251 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005252
Imre Deak54648612016-06-16 16:37:22 +03005253 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5254 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02005255
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005256 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5257 HAS_PCH_ICP(dev_priv)) {
Manasi Navare12c8ca92017-06-26 12:21:45 -07005258 seq->t11_t12 = ((pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5259 BXT_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305260 } else {
Imre Deak54648612016-06-16 16:37:22 +03005261 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005262 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305263 }
Imre Deak54648612016-06-16 16:37:22 +03005264}
5265
5266static void
Imre Deakde9c1b62016-06-16 20:01:46 +03005267intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
5268{
5269 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5270 state_name,
5271 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
5272}
5273
5274static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005275intel_pps_verify_state(struct intel_dp *intel_dp)
Imre Deakde9c1b62016-06-16 20:01:46 +03005276{
5277 struct edp_power_seq hw;
5278 struct edp_power_seq *sw = &intel_dp->pps_delays;
5279
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005280 intel_pps_readout_hw_state(intel_dp, &hw);
Imre Deakde9c1b62016-06-16 20:01:46 +03005281
5282 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
5283 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
5284 DRM_ERROR("PPS state mismatch\n");
5285 intel_pps_dump_state("sw", sw);
5286 intel_pps_dump_state("hw", &hw);
5287 }
5288}
5289
5290static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005291intel_dp_init_panel_power_sequencer(struct intel_dp *intel_dp)
Imre Deak54648612016-06-16 16:37:22 +03005292{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005293 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Imre Deak54648612016-06-16 16:37:22 +03005294 struct edp_power_seq cur, vbt, spec,
5295 *final = &intel_dp->pps_delays;
5296
5297 lockdep_assert_held(&dev_priv->pps_mutex);
5298
5299 /* already initialized? */
5300 if (final->t11_t12 != 0)
5301 return;
5302
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005303 intel_pps_readout_hw_state(intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005304
Imre Deakde9c1b62016-06-16 20:01:46 +03005305 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02005306
Jani Nikula6aa23e62016-03-24 17:50:20 +02005307 vbt = dev_priv->vbt.edp.pps;
Manasi Navarec99a2592017-06-30 09:33:48 -07005308 /* On Toshiba Satellite P50-C-18C system the VBT T12 delay
5309 * of 500ms appears to be too short. Ocassionally the panel
5310 * just fails to power back on. Increasing the delay to 800ms
5311 * seems sufficient to avoid this problem.
5312 */
5313 if (dev_priv->quirks & QUIRK_INCREASE_T12_DELAY) {
Manasi Navare7313f5a2017-10-03 16:37:25 -07005314 vbt.t11_t12 = max_t(u16, vbt.t11_t12, 1300 * 10);
Manasi Navarec99a2592017-06-30 09:33:48 -07005315 DRM_DEBUG_KMS("Increasing T12 panel delay as per the quirk to %d\n",
5316 vbt.t11_t12);
5317 }
Manasi Navare770a17a2017-06-26 12:21:44 -07005318 /* T11_T12 delay is special and actually in units of 100ms, but zero
5319 * based in the hw (so we need to add 100 ms). But the sw vbt
5320 * table multiplies it with 1000 to make it in units of 100usec,
5321 * too. */
5322 vbt.t11_t12 += 100 * 10;
Daniel Vetter67a54562012-10-20 20:57:45 +02005323
5324 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5325 * our hw here, which are all in 100usec. */
5326 spec.t1_t3 = 210 * 10;
5327 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5328 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5329 spec.t10 = 500 * 10;
5330 /* This one is special and actually in units of 100ms, but zero
5331 * based in the hw (so we need to add 100 ms). But the sw vbt
5332 * table multiplies it with 1000 to make it in units of 100usec,
5333 * too. */
5334 spec.t11_t12 = (510 + 100) * 10;
5335
Imre Deakde9c1b62016-06-16 20:01:46 +03005336 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02005337
5338 /* Use the max of the register settings and vbt. If both are
5339 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005340#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005341 spec.field : \
5342 max(cur.field, vbt.field))
5343 assign_final(t1_t3);
5344 assign_final(t8);
5345 assign_final(t9);
5346 assign_final(t10);
5347 assign_final(t11_t12);
5348#undef assign_final
5349
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005350#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005351 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5352 intel_dp->backlight_on_delay = get_delay(t8);
5353 intel_dp->backlight_off_delay = get_delay(t9);
5354 intel_dp->panel_power_down_delay = get_delay(t10);
5355 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5356#undef get_delay
5357
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005358 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5359 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5360 intel_dp->panel_power_cycle_delay);
5361
5362 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5363 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03005364
5365 /*
5366 * We override the HW backlight delays to 1 because we do manual waits
5367 * on them. For T8, even BSpec recommends doing it. For T9, if we
5368 * don't do this, we'll end up waiting for the backlight off delay
5369 * twice: once when we do the manual sleep, and once when we disable
5370 * the panel and wait for the PP_STATUS bit to become zero.
5371 */
5372 final->t8 = 1;
5373 final->t9 = 1;
Imre Deak56432052017-11-29 19:51:37 +02005374
5375 /*
5376 * HW has only a 100msec granularity for t11_t12 so round it up
5377 * accordingly.
5378 */
5379 final->t11_t12 = roundup(final->t11_t12, 100 * 10);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005380}
5381
5382static void
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005383intel_dp_init_panel_power_sequencer_registers(struct intel_dp *intel_dp,
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005384 bool force_disable_vdd)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005385{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005386 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Jesse Barnes453c5422013-03-28 09:55:41 -07005387 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02005388 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03005389 struct pps_registers regs;
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02005390 enum port port = dp_to_dig_port(intel_dp)->base.port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005391 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005392
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005393 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005394
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005395 intel_pps_get_registers(intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07005396
Ville Syrjälä5d5ab2d2016-12-20 18:51:17 +02005397 /*
5398 * On some VLV machines the BIOS can leave the VDD
5399 * enabled even on power seqeuencers which aren't
5400 * hooked up to any port. This would mess up the
5401 * power domain tracking the first time we pick
5402 * one of these power sequencers for use since
5403 * edp_panel_vdd_on() would notice that the VDD was
5404 * already on and therefore wouldn't grab the power
5405 * domain reference. Disable VDD first to avoid this.
5406 * This also avoids spuriously turning the VDD on as
5407 * soon as the new power seqeuencer gets initialized.
5408 */
5409 if (force_disable_vdd) {
5410 u32 pp = ironlake_get_pp_control(intel_dp);
5411
5412 WARN(pp & PANEL_POWER_ON, "Panel power already on\n");
5413
5414 if (pp & EDP_FORCE_VDD)
5415 DRM_DEBUG_KMS("VDD already on, disabling first\n");
5416
5417 pp &= ~EDP_FORCE_VDD;
5418
5419 I915_WRITE(regs.pp_ctrl, pp);
5420 }
5421
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005422 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03005423 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
5424 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005425 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005426 /* Compute the divisor for the pp clock, simply match the Bspec
5427 * formula. */
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005428 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5429 HAS_PCH_ICP(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03005430 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305431 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
Manasi Navare12c8ca92017-06-26 12:21:45 -07005432 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305433 << BXT_POWER_CYCLE_DELAY_SHIFT);
5434 } else {
5435 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5436 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5437 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5438 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005439
5440 /* Haswell doesn't have any port selection bits for the panel
5441 * power sequencer any more. */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005442 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005443 port_sel = PANEL_PORT_SELECT_VLV(port);
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01005444 } else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005445 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005446 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005447 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005448 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005449 }
5450
Jesse Barnes453c5422013-03-28 09:55:41 -07005451 pp_on |= port_sel;
5452
Imre Deak8e8232d2016-06-16 16:37:21 +03005453 I915_WRITE(regs.pp_on, pp_on);
5454 I915_WRITE(regs.pp_off, pp_off);
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005455 if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5456 HAS_PCH_ICP(dev_priv))
Imre Deak8e8232d2016-06-16 16:37:21 +03005457 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305458 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005459 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005460
Daniel Vetter67a54562012-10-20 20:57:45 +02005461 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005462 I915_READ(regs.pp_on),
5463 I915_READ(regs.pp_off),
Anusha Srivatsab0d6a0f2018-01-11 16:00:07 -02005464 (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv) ||
5465 HAS_PCH_ICP(dev_priv)) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005466 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5467 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005468}
5469
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005470static void intel_dp_pps_init(struct intel_dp *intel_dp)
Imre Deak335f7522016-08-10 14:07:32 +03005471{
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005472 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005473
5474 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Imre Deak335f7522016-08-10 14:07:32 +03005475 vlv_initial_power_sequencer_setup(intel_dp);
5476 } else {
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005477 intel_dp_init_panel_power_sequencer(intel_dp);
5478 intel_dp_init_panel_power_sequencer_registers(intel_dp, false);
Imre Deak335f7522016-08-10 14:07:32 +03005479 }
5480}
5481
Vandana Kannanb33a2812015-02-13 15:33:03 +05305482/**
5483 * intel_dp_set_drrs_state - program registers for RR switch to take effect
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005484 * @dev_priv: i915 device
Maarten Lankhorste8964022016-08-25 11:07:02 +02005485 * @crtc_state: a pointer to the active intel_crtc_state
Vandana Kannanb33a2812015-02-13 15:33:03 +05305486 * @refresh_rate: RR to be programmed
5487 *
5488 * This function gets called when refresh rate (RR) has to be changed from
5489 * one frequency to another. Switches can be between high and low RR
5490 * supported by the panel or to any other RR based on media playback (in
5491 * this case, RR value needs to be passed from user space).
5492 *
5493 * The caller of this function needs to take a lock on dev_priv->drrs.
5494 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005495static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005496 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005497 int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305498{
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305499 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305500 struct intel_digital_port *dig_port = NULL;
5501 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Vandana Kannan96178ee2015-01-10 02:25:56 +05305503 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305504
5505 if (refresh_rate <= 0) {
5506 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5507 return;
5508 }
5509
Vandana Kannan96178ee2015-01-10 02:25:56 +05305510 if (intel_dp == NULL) {
5511 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305512 return;
5513 }
5514
Vandana Kannan96178ee2015-01-10 02:25:56 +05305515 dig_port = dp_to_dig_port(intel_dp);
5516 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305517
5518 if (!intel_crtc) {
5519 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5520 return;
5521 }
5522
Vandana Kannan96178ee2015-01-10 02:25:56 +05305523 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305524 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5525 return;
5526 }
5527
Vandana Kannan96178ee2015-01-10 02:25:56 +05305528 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5529 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305530 index = DRRS_LOW_RR;
5531
Vandana Kannan96178ee2015-01-10 02:25:56 +05305532 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305533 DRM_DEBUG_KMS(
5534 "DRRS requested for previously set RR...ignoring\n");
5535 return;
5536 }
5537
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005538 if (!crtc_state->base.active) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305539 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5540 return;
5541 }
5542
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005543 if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305544 switch (index) {
5545 case DRRS_HIGH_RR:
5546 intel_dp_set_m_n(intel_crtc, M1_N1);
5547 break;
5548 case DRRS_LOW_RR:
5549 intel_dp_set_m_n(intel_crtc, M2_N2);
5550 break;
5551 case DRRS_MAX_RR:
5552 default:
5553 DRM_ERROR("Unsupported refreshrate type\n");
5554 }
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005555 } else if (INTEL_GEN(dev_priv) > 6) {
5556 i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005557 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305558
Ville Syrjälä649636e2015-09-22 19:50:01 +03005559 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305560 if (index > DRRS_HIGH_RR) {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005561 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305562 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5563 else
5564 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305565 } else {
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005566 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305567 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5568 else
5569 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305570 }
5571 I915_WRITE(reg, val);
5572 }
5573
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305574 dev_priv->drrs.refresh_rate_type = index;
5575
5576 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5577}
5578
Vandana Kannanb33a2812015-02-13 15:33:03 +05305579/**
5580 * intel_edp_drrs_enable - init drrs struct if supported
5581 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005582 * @crtc_state: A pointer to the active crtc state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305583 *
5584 * Initializes frontbuffer_bits and drrs.dp
5585 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005586void intel_edp_drrs_enable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005587 const struct intel_crtc_state *crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305588{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005589 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305590
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005591 if (!crtc_state->has_drrs) {
Vandana Kannanc3955782015-01-22 15:17:40 +05305592 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5593 return;
5594 }
5595
Radhakrishna Sripadada83ef82017-09-14 11:16:41 -07005596 if (dev_priv->psr.enabled) {
5597 DRM_DEBUG_KMS("PSR enabled. Not enabling DRRS.\n");
5598 return;
5599 }
5600
Vandana Kannanc3955782015-01-22 15:17:40 +05305601 mutex_lock(&dev_priv->drrs.mutex);
5602 if (WARN_ON(dev_priv->drrs.dp)) {
5603 DRM_ERROR("DRRS already enabled\n");
5604 goto unlock;
5605 }
5606
5607 dev_priv->drrs.busy_frontbuffer_bits = 0;
5608
5609 dev_priv->drrs.dp = intel_dp;
5610
5611unlock:
5612 mutex_unlock(&dev_priv->drrs.mutex);
5613}
5614
Vandana Kannanb33a2812015-02-13 15:33:03 +05305615/**
5616 * intel_edp_drrs_disable - Disable DRRS
5617 * @intel_dp: DP struct
Maarten Lankhorst5423adf2016-08-31 11:01:36 +02005618 * @old_crtc_state: Pointer to old crtc_state.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305619 *
5620 */
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005621void intel_edp_drrs_disable(struct intel_dp *intel_dp,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03005622 const struct intel_crtc_state *old_crtc_state)
Vandana Kannanc3955782015-01-22 15:17:40 +05305623{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005624 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Vandana Kannanc3955782015-01-22 15:17:40 +05305625
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005626 if (!old_crtc_state->has_drrs)
Vandana Kannanc3955782015-01-22 15:17:40 +05305627 return;
5628
5629 mutex_lock(&dev_priv->drrs.mutex);
5630 if (!dev_priv->drrs.dp) {
5631 mutex_unlock(&dev_priv->drrs.mutex);
5632 return;
5633 }
5634
5635 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005636 intel_dp_set_drrs_state(dev_priv, old_crtc_state,
5637 intel_dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305638
5639 dev_priv->drrs.dp = NULL;
5640 mutex_unlock(&dev_priv->drrs.mutex);
5641
5642 cancel_delayed_work_sync(&dev_priv->drrs.work);
5643}
5644
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305645static void intel_edp_drrs_downclock_work(struct work_struct *work)
5646{
5647 struct drm_i915_private *dev_priv =
5648 container_of(work, typeof(*dev_priv), drrs.work.work);
5649 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305650
Vandana Kannan96178ee2015-01-10 02:25:56 +05305651 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305652
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305653 intel_dp = dev_priv->drrs.dp;
5654
5655 if (!intel_dp)
5656 goto unlock;
5657
5658 /*
5659 * The delayed work can race with an invalidate hence we need to
5660 * recheck.
5661 */
5662
5663 if (dev_priv->drrs.busy_frontbuffer_bits)
5664 goto unlock;
5665
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005666 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
5667 struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
5668
5669 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5670 intel_dp->attached_connector->panel.downclock_mode->vrefresh);
5671 }
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305672
5673unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305674 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305675}
5676
Vandana Kannanb33a2812015-02-13 15:33:03 +05305677/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305678 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005679 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305680 * @frontbuffer_bits: frontbuffer plane tracking bits
5681 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305682 * This function gets called everytime rendering on the given planes start.
5683 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305684 *
5685 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5686 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005687void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5688 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305689{
Vandana Kannana93fad02015-01-10 02:25:59 +05305690 struct drm_crtc *crtc;
5691 enum pipe pipe;
5692
Daniel Vetter9da7d692015-04-09 16:44:15 +02005693 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305694 return;
5695
Daniel Vetter88f933a2015-04-09 16:44:16 +02005696 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305697
Vandana Kannana93fad02015-01-10 02:25:59 +05305698 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005699 if (!dev_priv->drrs.dp) {
5700 mutex_unlock(&dev_priv->drrs.mutex);
5701 return;
5702 }
5703
Vandana Kannana93fad02015-01-10 02:25:59 +05305704 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5705 pipe = to_intel_crtc(crtc)->pipe;
5706
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005707 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5708 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5709
Ramalingam C0ddfd202015-06-15 20:50:05 +05305710 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005711 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005712 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5713 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305714
Vandana Kannana93fad02015-01-10 02:25:59 +05305715 mutex_unlock(&dev_priv->drrs.mutex);
5716}
5717
Vandana Kannanb33a2812015-02-13 15:33:03 +05305718/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305719 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005720 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305721 * @frontbuffer_bits: frontbuffer plane tracking bits
5722 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305723 * This function gets called every time rendering on the given planes has
5724 * completed or flip on a crtc is completed. So DRRS should be upclocked
5725 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5726 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305727 *
5728 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5729 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005730void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5731 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305732{
Vandana Kannana93fad02015-01-10 02:25:59 +05305733 struct drm_crtc *crtc;
5734 enum pipe pipe;
5735
Daniel Vetter9da7d692015-04-09 16:44:15 +02005736 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305737 return;
5738
Daniel Vetter88f933a2015-04-09 16:44:16 +02005739 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305740
Vandana Kannana93fad02015-01-10 02:25:59 +05305741 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005742 if (!dev_priv->drrs.dp) {
5743 mutex_unlock(&dev_priv->drrs.mutex);
5744 return;
5745 }
5746
Vandana Kannana93fad02015-01-10 02:25:59 +05305747 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5748 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005749
5750 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305751 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5752
Ramalingam C0ddfd202015-06-15 20:50:05 +05305753 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005754 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02005755 intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
5756 dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305757
5758 /*
5759 * flush also means no more activity hence schedule downclock, if all
5760 * other fbs are quiescent too
5761 */
5762 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305763 schedule_delayed_work(&dev_priv->drrs.work,
5764 msecs_to_jiffies(1000));
5765 mutex_unlock(&dev_priv->drrs.mutex);
5766}
5767
Vandana Kannanb33a2812015-02-13 15:33:03 +05305768/**
5769 * DOC: Display Refresh Rate Switching (DRRS)
5770 *
5771 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5772 * which enables swtching between low and high refresh rates,
5773 * dynamically, based on the usage scenario. This feature is applicable
5774 * for internal panels.
5775 *
5776 * Indication that the panel supports DRRS is given by the panel EDID, which
5777 * would list multiple refresh rates for one resolution.
5778 *
5779 * DRRS is of 2 types - static and seamless.
5780 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5781 * (may appear as a blink on screen) and is used in dock-undock scenario.
5782 * Seamless DRRS involves changing RR without any visual effect to the user
5783 * and can be used during normal system usage. This is done by programming
5784 * certain registers.
5785 *
5786 * Support for static/seamless DRRS may be indicated in the VBT based on
5787 * inputs from the panel spec.
5788 *
5789 * DRRS saves power by switching to low RR based on usage scenarios.
5790 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005791 * The implementation is based on frontbuffer tracking implementation. When
5792 * there is a disturbance on the screen triggered by user activity or a periodic
5793 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5794 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5795 * made.
5796 *
5797 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5798 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305799 *
5800 * DRRS can be further extended to support other internal panels and also
5801 * the scenario of video playback wherein RR is set based on the rate
5802 * requested by userspace.
5803 */
5804
5805/**
5806 * intel_dp_drrs_init - Init basic DRRS work and mutex.
Ville Syrjälä2f773472017-11-09 17:27:58 +02005807 * @connector: eDP connector
Vandana Kannanb33a2812015-02-13 15:33:03 +05305808 * @fixed_mode: preferred mode of panel
5809 *
5810 * This function is called only once at driver load to initialize basic
5811 * DRRS stuff.
5812 *
5813 * Returns:
5814 * Downclock mode if panel supports it, else return NULL.
5815 * DRRS support is determined by the presence of downclock mode (apart
5816 * from VBT setting).
5817 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305818static struct drm_display_mode *
Ville Syrjälä2f773472017-11-09 17:27:58 +02005819intel_dp_drrs_init(struct intel_connector *connector,
5820 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305821{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005822 struct drm_i915_private *dev_priv = to_i915(connector->base.dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305823 struct drm_display_mode *downclock_mode = NULL;
5824
Daniel Vetter9da7d692015-04-09 16:44:15 +02005825 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5826 mutex_init(&dev_priv->drrs.mutex);
5827
Tvrtko Ursulindd11bc12016-11-16 08:55:41 +00005828 if (INTEL_GEN(dev_priv) <= 6) {
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305829 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5830 return NULL;
5831 }
5832
5833 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005834 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305835 return NULL;
5836 }
5837
Ville Syrjälä2f773472017-11-09 17:27:58 +02005838 downclock_mode = intel_find_panel_downclock(dev_priv, fixed_mode,
5839 &connector->base);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305840
5841 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305842 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305843 return NULL;
5844 }
5845
Vandana Kannan96178ee2015-01-10 02:25:56 +05305846 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305847
Vandana Kannan96178ee2015-01-10 02:25:56 +05305848 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005849 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305850 return downclock_mode;
5851}
5852
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005853static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005854 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005855{
Ville Syrjälä2f773472017-11-09 17:27:58 +02005856 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005857 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä2f773472017-11-09 17:27:58 +02005858 struct drm_connector *connector = &intel_connector->base;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005859 struct drm_display_mode *fixed_mode = NULL;
Jim Bridedc911f52017-08-09 12:48:53 -07005860 struct drm_display_mode *alt_fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305861 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005862 bool has_dpcd;
5863 struct drm_display_mode *scan;
5864 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005865 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005866
Jani Nikula1853a9d2017-08-18 12:30:20 +03005867 if (!intel_dp_is_edp(intel_dp))
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005868 return true;
5869
Imre Deak97a824e12016-06-21 11:51:47 +03005870 /*
5871 * On IBX/CPT we may get here with LVDS already registered. Since the
5872 * driver uses the only internal power sequencer available for both
5873 * eDP and LVDS bail out early in this case to prevent interfering
5874 * with an already powered-on LVDS power sequencer.
5875 */
Ville Syrjälä2f773472017-11-09 17:27:58 +02005876 if (intel_get_lvds_encoder(&dev_priv->drm)) {
Imre Deak97a824e12016-06-21 11:51:47 +03005877 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5878 DRM_INFO("LVDS was detected, not registering eDP\n");
5879
5880 return false;
5881 }
5882
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005883 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005884
5885 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä46bd8382017-10-31 22:51:22 +02005886 intel_dp_pps_init(intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005887 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005888
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005889 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005890
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005891 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005892 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005893
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005894 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005895 /* if this fails, presume the device is a ghost */
5896 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005897 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005898 }
5899
Daniel Vetter060c8772014-03-21 23:22:35 +01005900 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005901 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005902 if (edid) {
5903 if (drm_add_edid_modes(connector, edid)) {
5904 drm_mode_connector_update_edid_property(connector,
5905 edid);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005906 } else {
5907 kfree(edid);
5908 edid = ERR_PTR(-EINVAL);
5909 }
5910 } else {
5911 edid = ERR_PTR(-ENOENT);
5912 }
5913 intel_connector->edid = edid;
5914
Jim Bridedc911f52017-08-09 12:48:53 -07005915 /* prefer fixed mode from EDID if available, save an alt mode also */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005916 list_for_each_entry(scan, &connector->probed_modes, head) {
5917 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5918 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305919 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305920 intel_connector, fixed_mode);
Jim Bridedc911f52017-08-09 12:48:53 -07005921 } else if (!alt_fixed_mode) {
5922 alt_fixed_mode = drm_mode_duplicate(dev, scan);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005923 }
5924 }
5925
5926 /* fallback to VBT if available for eDP */
5927 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5928 fixed_mode = drm_mode_duplicate(dev,
5929 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005930 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005931 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005932 connector->display_info.width_mm = fixed_mode->width_mm;
5933 connector->display_info.height_mm = fixed_mode->height_mm;
5934 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005935 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005936 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005937
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01005938 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005939 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5940 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005941
5942 /*
5943 * Figure out the current pipe for the initial backlight setup.
5944 * If the current pipe isn't valid, try the PPS pipe, and if that
5945 * fails just assume pipe A.
5946 */
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02005947 pipe = vlv_active_pipe(intel_dp);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005948
5949 if (pipe != PIPE_A && pipe != PIPE_B)
5950 pipe = intel_dp->pps_pipe;
5951
5952 if (pipe != PIPE_A && pipe != PIPE_B)
5953 pipe = PIPE_A;
5954
5955 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5956 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005957 }
5958
Jim Bridedc911f52017-08-09 12:48:53 -07005959 intel_panel_init(&intel_connector->panel, fixed_mode, alt_fixed_mode,
5960 downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005961 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005962 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005963
5964 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005965
5966out_vdd_off:
5967 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5968 /*
5969 * vdd might still be enabled do to the delayed vdd off.
5970 * Make sure vdd is actually turned off here.
5971 */
5972 pps_lock(intel_dp);
5973 edp_panel_vdd_off_sync(intel_dp);
5974 pps_unlock(intel_dp);
5975
5976 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005977}
5978
Manasi Navare93013972017-04-06 16:44:19 +03005979static void intel_dp_modeset_retry_work_fn(struct work_struct *work)
5980{
5981 struct intel_connector *intel_connector;
5982 struct drm_connector *connector;
5983
5984 intel_connector = container_of(work, typeof(*intel_connector),
5985 modeset_retry_work);
5986 connector = &intel_connector->base;
5987 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", connector->base.id,
5988 connector->name);
5989
5990 /* Grab the locks before changing connector property*/
5991 mutex_lock(&connector->dev->mode_config.mutex);
5992 /* Set connector link status to BAD and send a Uevent to notify
5993 * userspace to do a modeset.
5994 */
5995 drm_mode_connector_set_link_status_property(connector,
5996 DRM_MODE_LINK_STATUS_BAD);
5997 mutex_unlock(&connector->dev->mode_config.mutex);
5998 /* Send Hotplug uevent so userspace can reprobe */
5999 drm_kms_helper_hotplug_event(connector->dev);
6000}
6001
Paulo Zanoni16c25532013-06-12 17:27:25 -03006002bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006003intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
6004 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006005{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006006 struct drm_connector *connector = &intel_connector->base;
6007 struct intel_dp *intel_dp = &intel_dig_port->dp;
6008 struct intel_encoder *intel_encoder = &intel_dig_port->base;
6009 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01006010 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8f4f2792017-11-09 17:24:34 +02006011 enum port port = intel_encoder->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01006012 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006013
Manasi Navare93013972017-04-06 16:44:19 +03006014 /* Initialize the work for modeset in case of link train failure */
6015 INIT_WORK(&intel_connector->modeset_retry_work,
6016 intel_dp_modeset_retry_work_fn);
6017
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006018 if (WARN(intel_dig_port->max_lanes < 1,
6019 "Not enough lanes (%d) for DP on port %c\n",
6020 intel_dig_port->max_lanes, port_name(port)))
6021 return false;
6022
Jani Nikula55cfc582017-03-28 17:59:04 +03006023 intel_dp_set_source_rates(intel_dp);
6024
Manasi Navared7e8ef02017-02-07 16:54:11 -08006025 intel_dp->reset_link_params = true;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006026 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006027 intel_dp->active_pipe = INVALID_PIPE;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03006028
Damien Lespiauec5b01d2014-01-21 13:35:39 +00006029 /* intel_dp vfuncs */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006030 if (HAS_DDI(dev_priv))
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03006031 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
6032
Daniel Vetter07679352012-09-06 22:15:42 +02006033 /* Preserve the current hw state. */
6034 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03006035 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00006036
Jani Nikula7b91bf72017-08-18 12:30:19 +03006037 if (intel_dp_is_port_edp(dev_priv, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05306038 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02006039 else
6040 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04006041
Ville Syrjälä9f2bdb02016-12-14 20:00:23 +02006042 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
6043 intel_dp->active_pipe = vlv_active_pipe(intel_dp);
6044
Imre Deakf7d24902013-05-08 13:14:05 +03006045 /*
6046 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
6047 * for DP the encoder type can be set by the caller to
6048 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
6049 */
6050 if (type == DRM_MODE_CONNECTOR_eDP)
6051 intel_encoder->type = INTEL_OUTPUT_EDP;
6052
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006053 /* eDP only on port B and/or C on vlv/chv */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006054 if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Jani Nikula1853a9d2017-08-18 12:30:20 +03006055 intel_dp_is_edp(intel_dp) &&
6056 port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03006057 return false;
6058
Imre Deake7281ea2013-05-08 13:14:08 +03006059 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
6060 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
6061 port_name(port));
6062
Adam Jacksonb3295302010-07-16 14:46:28 -04006063 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006064 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
6065
Ville Syrjälä050213892017-11-29 20:08:47 +02006066 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6067 connector->interlace_allowed = true;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006068 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08006069
Ville Syrjäläbdabdb62018-02-22 20:10:30 +02006070 intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
Ander Conselvan de Oliveira5432fca2017-02-22 08:34:26 +02006071
Mika Kaholab6339582016-09-09 14:10:52 +03006072 intel_dp_aux_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01006073
Daniel Vetter66a92782012-07-12 20:08:18 +02006074 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01006075 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08006076
Chris Wilsondf0e9242010-09-09 16:20:55 +01006077 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006078
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01006079 if (HAS_DDI(dev_priv))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02006080 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
6081 else
6082 intel_connector->get_hw_state = intel_connector_get_hw_state;
6083
Dave Airlie0e32b392014-05-02 14:02:48 +10006084 /* init MST on ports that can support it */
Jani Nikula1853a9d2017-08-18 12:30:20 +03006085 if (HAS_DP_MST(dev_priv) && !intel_dp_is_edp(intel_dp) &&
Rodrigo Vivi9787e832018-01-29 15:22:22 -08006086 (port == PORT_B || port == PORT_C ||
6087 port == PORT_D || port == PORT_F))
Jani Nikula0c9b3712015-05-18 17:10:01 +03006088 intel_dp_mst_encoder_init(intel_dig_port,
6089 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10006090
Ville Syrjälä36b5f422014-10-16 21:27:30 +03006091 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006092 intel_dp_aux_fini(intel_dp);
6093 intel_dp_mst_encoder_cleanup(intel_dig_port);
6094 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006095 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006096
Chris Wilsonf6849602010-09-19 09:29:33 +01006097 intel_dp_add_properties(intel_dp, connector);
6098
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006099 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
6100 * 0xd. Failure to do so will result in spurious interrupts being
6101 * generated on the port when a cable is not attached.
6102 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01006103 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006104 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
6105 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
6106 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03006107
6108 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006109
6110fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02006111 drm_connector_cleanup(connector);
6112
6113 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006114}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006115
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006116bool intel_dp_init(struct drm_i915_private *dev_priv,
Chris Wilson457c52d2016-06-01 08:27:50 +01006117 i915_reg_t output_reg,
6118 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006119{
6120 struct intel_digital_port *intel_dig_port;
6121 struct intel_encoder *intel_encoder;
6122 struct drm_encoder *encoder;
6123 struct intel_connector *intel_connector;
6124
Daniel Vetterb14c5672013-09-19 12:18:32 +02006125 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006126 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01006127 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006128
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006129 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306130 if (!intel_connector)
6131 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006132
6133 intel_encoder = &intel_dig_port->base;
6134 encoder = &intel_encoder->base;
6135
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02006136 if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
6137 &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
6138 "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306139 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006140
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006141 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006142 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006143 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006144 intel_encoder->suspend = intel_dp_encoder_suspend;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006145 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006146 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006147 intel_encoder->pre_enable = chv_pre_enable_dp;
6148 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006149 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006150 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006151 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01006152 } else if (IS_VALLEYVIEW(dev_priv)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006153 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006154 intel_encoder->pre_enable = vlv_pre_enable_dp;
6155 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006156 intel_encoder->disable = vlv_disable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006157 intel_encoder->post_disable = vlv_post_disable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006158 } else if (INTEL_GEN(dev_priv) >= 5) {
6159 intel_encoder->pre_enable = g4x_pre_enable_dp;
6160 intel_encoder->enable = g4x_enable_dp;
6161 intel_encoder->disable = ilk_disable_dp;
6162 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006163 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006164 intel_encoder->pre_enable = g4x_pre_enable_dp;
6165 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä1a8ff602017-09-20 18:12:51 +03006166 intel_encoder->disable = g4x_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006167 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006168
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006169 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006170 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006171
Ville Syrjäläcca05022016-06-22 21:57:06 +03006172 intel_encoder->type = INTEL_OUTPUT_DP;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02006173 intel_encoder->power_domain = intel_port_to_power_domain(port);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01006174 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä882ec382014-04-28 14:07:43 +03006175 if (port == PORT_D)
6176 intel_encoder->crtc_mask = 1 << 2;
6177 else
6178 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6179 } else {
6180 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6181 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006182 intel_encoder->cloneable = 0;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07006183 intel_encoder->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006184
Dave Airlie13cf5502014-06-18 11:29:35 +10006185 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006186 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006187
Ville Syrjälä385e4de2017-08-18 16:49:55 +03006188 if (port != PORT_A)
6189 intel_infoframe_init(intel_dig_port);
6190
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306191 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6192 goto err_init_connector;
6193
Chris Wilson457c52d2016-06-01 08:27:50 +01006194 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306195
6196err_init_connector:
6197 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306198err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306199 kfree(intel_connector);
6200err_connector_alloc:
6201 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01006202 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006203}
Dave Airlie0e32b392014-05-02 14:02:48 +10006204
6205void intel_dp_mst_suspend(struct drm_device *dev)
6206{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006207 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006208 int i;
6209
6210 /* disable MST */
6211 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006212 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006213
6214 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006215 continue;
6216
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006217 if (intel_dig_port->dp.is_mst)
6218 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10006219 }
6220}
6221
6222void intel_dp_mst_resume(struct drm_device *dev)
6223{
Chris Wilsonfac5e232016-07-04 11:34:36 +01006224 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10006225 int i;
6226
6227 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006228 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006229 int ret;
6230
6231 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10006232 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10006233
Ville Syrjälä5aa56962016-06-22 21:57:00 +03006234 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6235 if (ret)
6236 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10006237 }
6238}