blob: 0c0dc808453f40dd8c174b77c26133bb8a7b2eab [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040023#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080024#include <linux/platform_device.h>
25#include <linux/clk.h>
Tomasz Figa7caecdb2016-09-14 21:54:56 +090026#include <linux/iopoll.h>
Mark Yao2048e322014-08-22 18:36:26 +080027#include <linux/of.h>
28#include <linux/of_device.h>
29#include <linux/pm_runtime.h>
30#include <linux/component.h>
31
32#include <linux/reset.h>
33#include <linux/delay.h>
34
35#include "rockchip_drm_drv.h"
36#include "rockchip_drm_gem.h"
37#include "rockchip_drm_fb.h"
Yakir Yang5182c1a2016-07-24 14:57:44 +080038#include "rockchip_drm_psr.h"
Mark Yao2048e322014-08-22 18:36:26 +080039#include "rockchip_drm_vop.h"
40
Mark Yaod49463e2016-04-20 14:18:15 +080041#define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
42 vop_mask_write(x, off, mask, shift, v, write_mask, true)
43
44#define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
45 vop_mask_write(x, off, mask, shift, v, write_mask, false)
Mark Yao2048e322014-08-22 18:36:26 +080046
47#define REG_SET(x, base, reg, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080048 __REG_SET_##mode(x, base + reg.offset, \
49 reg.mask, reg.shift, v, reg.write_mask)
John Keepingc7647f82016-01-12 18:05:18 +000050#define REG_SET_MASK(x, base, reg, mask, v, mode) \
Mark Yaod49463e2016-04-20 14:18:15 +080051 __REG_SET_##mode(x, base + reg.offset, \
52 mask, reg.shift, v, reg.write_mask)
Mark Yao2048e322014-08-22 18:36:26 +080053
54#define VOP_WIN_SET(x, win, name, v) \
55 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080056#define VOP_SCL_SET(x, win, name, v) \
57 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080058#define VOP_SCL_SET_EXT(x, win, name, v) \
59 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080060#define VOP_CTRL_SET(x, name, v) \
61 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
62
Mark Yaodbb3d942015-12-15 08:36:55 +080063#define VOP_INTR_GET(vop, name) \
64 vop_read_reg(vop, 0, &vop->data->ctrl->name)
65
John Keepingc7647f82016-01-12 18:05:18 +000066#define VOP_INTR_SET(vop, name, mask, v) \
67 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080068#define VOP_INTR_SET_TYPE(vop, name, type, v) \
69 do { \
John Keepingc7647f82016-01-12 18:05:18 +000070 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080071 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000072 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080073 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000074 mask |= 1 << i; \
75 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080076 } \
John Keepingc7647f82016-01-12 18:05:18 +000077 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080078 } while (0)
79#define VOP_INTR_GET_TYPE(vop, name, type) \
80 vop_get_intr_type(vop, &vop->data->intr->name, type)
81
Mark Yao2048e322014-08-22 18:36:26 +080082#define VOP_WIN_GET(x, win, name) \
83 vop_read_reg(x, win->base, &win->phy->name)
84
85#define VOP_WIN_GET_YRGBADDR(vop, win) \
86 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
87
88#define to_vop(x) container_of(x, struct vop, crtc)
89#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080090#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080091
Mark Yao63ebb9f2015-11-30 18:22:42 +080092struct vop_plane_state {
93 struct drm_plane_state base;
94 int format;
Mark Yao2048e322014-08-22 18:36:26 +080095 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +080096 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +080097};
98
99struct vop_win {
100 struct drm_plane base;
101 const struct vop_win_data *data;
102 struct vop *vop;
103
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200104 /* protected by dev->event_lock */
105 bool enable;
106 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +0800107};
108
109struct vop {
110 struct drm_crtc crtc;
111 struct device *dev;
112 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800113 bool is_enabled;
Sean Paul5b680402016-08-10 16:24:39 -0400114 bool vblank_active;
Mark Yao2048e322014-08-22 18:36:26 +0800115
Mark Yao2048e322014-08-22 18:36:26 +0800116 /* mutex vsync_ work */
117 struct mutex vsync_mutex;
118 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800119 struct completion dsp_hold_completion;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800120 struct completion wait_update_complete;
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200121
122 /* protected by dev->event_lock */
Mark Yao63ebb9f2015-11-30 18:22:42 +0800123 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800124
Yakir Yang69c34e42016-07-24 14:57:40 +0800125 struct completion line_flag_completion;
126
Mark Yao2048e322014-08-22 18:36:26 +0800127 const struct vop_data *data;
128
129 uint32_t *regsbak;
130 void __iomem *regs;
131
132 /* physical map length of vop register */
133 uint32_t len;
134
135 /* one time only one process allowed to config the register */
136 spinlock_t reg_lock;
137 /* lock vop irq reg */
138 spinlock_t irq_lock;
139
140 unsigned int irq;
141
142 /* vop AHP clk */
143 struct clk *hclk;
144 /* vop dclk */
145 struct clk *dclk;
146 /* vop share memory frequency */
147 struct clk *aclk;
148
149 /* vop dclk reset */
150 struct reset_control *dclk_rst;
151
Mark Yao2048e322014-08-22 18:36:26 +0800152 struct vop_win win[];
153};
154
Mark Yao2048e322014-08-22 18:36:26 +0800155static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
156{
157 writel(v, vop->regs + offset);
158 vop->regsbak[offset >> 2] = v;
159}
160
161static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
162{
163 return readl(vop->regs + offset);
164}
165
166static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
167 const struct vop_reg *reg)
168{
169 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
170}
171
Mark Yao2048e322014-08-22 18:36:26 +0800172static inline void vop_mask_write(struct vop *vop, uint32_t offset,
Mark Yaod49463e2016-04-20 14:18:15 +0800173 uint32_t mask, uint32_t shift, uint32_t v,
174 bool write_mask, bool relaxed)
Mark Yao2048e322014-08-22 18:36:26 +0800175{
Mark Yaod49463e2016-04-20 14:18:15 +0800176 if (!mask)
177 return;
178
179 if (write_mask) {
180 v = ((v << shift) & 0xffff) | (mask << (shift + 16));
181 } else {
Mark Yao2048e322014-08-22 18:36:26 +0800182 uint32_t cached_val = vop->regsbak[offset >> 2];
183
Mark Yaod49463e2016-04-20 14:18:15 +0800184 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
185 vop->regsbak[offset >> 2] = v;
Mark Yao2048e322014-08-22 18:36:26 +0800186 }
Mark Yao2048e322014-08-22 18:36:26 +0800187
Mark Yaod49463e2016-04-20 14:18:15 +0800188 if (relaxed)
189 writel_relaxed(v, vop->regs + offset);
190 else
191 writel(v, vop->regs + offset);
Mark Yao2048e322014-08-22 18:36:26 +0800192}
193
Mark Yaodbb3d942015-12-15 08:36:55 +0800194static inline uint32_t vop_get_intr_type(struct vop *vop,
195 const struct vop_reg *reg, int type)
196{
197 uint32_t i, ret = 0;
198 uint32_t regs = vop_read_reg(vop, 0, reg);
199
200 for (i = 0; i < vop->data->intr->nintrs; i++) {
201 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
202 ret |= vop->data->intr->intrs[i];
203 }
204
205 return ret;
206}
207
Mark Yao0cf33fe2015-12-14 18:14:36 +0800208static inline void vop_cfg_done(struct vop *vop)
209{
210 VOP_CTRL_SET(vop, cfg_done, 1);
211}
212
Tomasz Figa85a359f2015-05-11 19:55:39 +0900213static bool has_rb_swapped(uint32_t format)
214{
215 switch (format) {
216 case DRM_FORMAT_XBGR8888:
217 case DRM_FORMAT_ABGR8888:
218 case DRM_FORMAT_BGR888:
219 case DRM_FORMAT_BGR565:
220 return true;
221 default:
222 return false;
223 }
224}
225
Mark Yao2048e322014-08-22 18:36:26 +0800226static enum vop_data_format vop_convert_format(uint32_t format)
227{
228 switch (format) {
229 case DRM_FORMAT_XRGB8888:
230 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900231 case DRM_FORMAT_XBGR8888:
232 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800233 return VOP_FMT_ARGB8888;
234 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900235 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800236 return VOP_FMT_RGB888;
237 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900238 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800239 return VOP_FMT_RGB565;
240 case DRM_FORMAT_NV12:
241 return VOP_FMT_YUV420SP;
242 case DRM_FORMAT_NV16:
243 return VOP_FMT_YUV422SP;
244 case DRM_FORMAT_NV24:
245 return VOP_FMT_YUV444SP;
246 default:
Sean Paulee4d7892016-08-12 13:00:54 -0400247 DRM_ERROR("unsupported format[%08x]\n", format);
Mark Yao2048e322014-08-22 18:36:26 +0800248 return -EINVAL;
249 }
250}
251
Mark Yao84c7f8c2015-07-20 16:16:49 +0800252static bool is_yuv_support(uint32_t format)
253{
254 switch (format) {
255 case DRM_FORMAT_NV12:
256 case DRM_FORMAT_NV16:
257 case DRM_FORMAT_NV24:
258 return true;
259 default:
260 return false;
261 }
262}
263
Mark Yao2048e322014-08-22 18:36:26 +0800264static bool is_alpha_support(uint32_t format)
265{
266 switch (format) {
267 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900268 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800269 return true;
270 default:
271 return false;
272 }
273}
274
Mark Yao4c156c22015-06-26 17:14:46 +0800275static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
276 uint32_t dst, bool is_horizontal,
277 int vsu_mode, int *vskiplines)
278{
279 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
280
281 if (is_horizontal) {
282 if (mode == SCALE_UP)
283 val = GET_SCL_FT_BIC(src, dst);
284 else if (mode == SCALE_DOWN)
285 val = GET_SCL_FT_BILI_DN(src, dst);
286 } else {
287 if (mode == SCALE_UP) {
288 if (vsu_mode == SCALE_UP_BIL)
289 val = GET_SCL_FT_BILI_UP(src, dst);
290 else
291 val = GET_SCL_FT_BIC(src, dst);
292 } else if (mode == SCALE_DOWN) {
293 if (vskiplines) {
294 *vskiplines = scl_get_vskiplines(src, dst);
295 val = scl_get_bili_dn_vskip(src, dst,
296 *vskiplines);
297 } else {
298 val = GET_SCL_FT_BILI_DN(src, dst);
299 }
300 }
301 }
302
303 return val;
304}
305
306static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
307 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
308 uint32_t dst_h, uint32_t pixel_format)
309{
310 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
311 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
312 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
313 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
314 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
315 bool is_yuv = is_yuv_support(pixel_format);
316 uint16_t cbcr_src_w = src_w / hsub;
317 uint16_t cbcr_src_h = src_h / vsub;
318 uint16_t vsu_mode;
319 uint16_t lb_mode;
320 uint32_t val;
Mark Yao2db00cf2016-04-29 15:39:53 +0800321 int vskiplines = 0;
Mark Yao4c156c22015-06-26 17:14:46 +0800322
323 if (dst_w > 3840) {
Sean Paulee4d7892016-08-12 13:00:54 -0400324 DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800325 return;
326 }
327
Mark Yao1194fff2015-12-15 09:08:43 +0800328 if (!win->phy->scl->ext) {
329 VOP_SCL_SET(vop, win, scale_yrgb_x,
330 scl_cal_scale2(src_w, dst_w));
331 VOP_SCL_SET(vop, win, scale_yrgb_y,
332 scl_cal_scale2(src_h, dst_h));
333 if (is_yuv) {
334 VOP_SCL_SET(vop, win, scale_cbcr_x,
Mark Yaoee8662f2016-06-06 15:58:46 +0800335 scl_cal_scale2(cbcr_src_w, dst_w));
Mark Yao1194fff2015-12-15 09:08:43 +0800336 VOP_SCL_SET(vop, win, scale_cbcr_y,
Mark Yaoee8662f2016-06-06 15:58:46 +0800337 scl_cal_scale2(cbcr_src_h, dst_h));
Mark Yao1194fff2015-12-15 09:08:43 +0800338 }
339 return;
340 }
341
Mark Yao4c156c22015-06-26 17:14:46 +0800342 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
343 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
344
345 if (is_yuv) {
346 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
347 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
348 if (cbcr_hor_scl_mode == SCALE_DOWN)
349 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
350 else
351 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
352 } else {
353 if (yrgb_hor_scl_mode == SCALE_DOWN)
354 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
355 else
356 lb_mode = scl_vop_cal_lb_mode(src_w, false);
357 }
358
Mark Yao1194fff2015-12-15 09:08:43 +0800359 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800360 if (lb_mode == LB_RGB_3840X2) {
361 if (yrgb_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400362 DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800363 return;
364 }
365 if (cbcr_ver_scl_mode != SCALE_NONE) {
Sean Paulee4d7892016-08-12 13:00:54 -0400366 DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
Mark Yao4c156c22015-06-26 17:14:46 +0800367 return;
368 }
369 vsu_mode = SCALE_UP_BIL;
370 } else if (lb_mode == LB_RGB_2560X4) {
371 vsu_mode = SCALE_UP_BIL;
372 } else {
373 vsu_mode = SCALE_UP_BIC;
374 }
375
376 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
377 true, 0, NULL);
378 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
379 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
380 false, vsu_mode, &vskiplines);
381 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
382
Mark Yao1194fff2015-12-15 09:08:43 +0800383 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
384 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800385
Mark Yao1194fff2015-12-15 09:08:43 +0800386 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
387 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
388 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
389 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
390 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800391 if (is_yuv) {
392 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
393 dst_w, true, 0, NULL);
394 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
395 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
396 dst_h, false, vsu_mode, &vskiplines);
397 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
398
Mark Yao1194fff2015-12-15 09:08:43 +0800399 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
400 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
401 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
402 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
403 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
404 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
405 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800406 }
407}
408
Mark Yao10672192015-02-04 13:10:31 +0800409static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
410{
411 unsigned long flags;
412
413 if (WARN_ON(!vop->is_enabled))
414 return;
415
416 spin_lock_irqsave(&vop->irq_lock, flags);
417
Tomasz Figafa374102016-09-14 21:54:54 +0900418 VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800419 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800420
421 spin_unlock_irqrestore(&vop->irq_lock, flags);
422}
423
424static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
425{
426 unsigned long flags;
427
428 if (WARN_ON(!vop->is_enabled))
429 return;
430
431 spin_lock_irqsave(&vop->irq_lock, flags);
432
Mark Yaodbb3d942015-12-15 08:36:55 +0800433 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800434
435 spin_unlock_irqrestore(&vop->irq_lock, flags);
436}
437
Yakir Yang69c34e42016-07-24 14:57:40 +0800438/*
439 * (1) each frame starts at the start of the Vsync pulse which is signaled by
440 * the "FRAME_SYNC" interrupt.
441 * (2) the active data region of each frame ends at dsp_vact_end
442 * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
443 * to get "LINE_FLAG" interrupt at the end of the active on screen data.
444 *
445 * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
446 * Interrupts
447 * LINE_FLAG -------------------------------+
448 * FRAME_SYNC ----+ |
449 * | |
450 * v v
451 * | Vsync | Vbp | Vactive | Vfp |
452 * ^ ^ ^ ^
453 * | | | |
454 * | | | |
455 * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
456 * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
457 * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
458 * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
459 */
460static bool vop_line_flag_irq_is_enabled(struct vop *vop)
461{
462 uint32_t line_flag_irq;
463 unsigned long flags;
464
465 spin_lock_irqsave(&vop->irq_lock, flags);
466
467 line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
468
469 spin_unlock_irqrestore(&vop->irq_lock, flags);
470
471 return !!line_flag_irq;
472}
473
474static void vop_line_flag_irq_enable(struct vop *vop, int line_num)
475{
476 unsigned long flags;
477
478 if (WARN_ON(!vop->is_enabled))
479 return;
480
481 spin_lock_irqsave(&vop->irq_lock, flags);
482
483 VOP_CTRL_SET(vop, line_flag_num[0], line_num);
Tomasz Figafa374102016-09-14 21:54:54 +0900484 VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
Yakir Yang69c34e42016-07-24 14:57:40 +0800485 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
486
487 spin_unlock_irqrestore(&vop->irq_lock, flags);
488}
489
490static void vop_line_flag_irq_disable(struct vop *vop)
491{
492 unsigned long flags;
493
494 if (WARN_ON(!vop->is_enabled))
495 return;
496
497 spin_lock_irqsave(&vop->irq_lock, flags);
498
499 VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
500
501 spin_unlock_irqrestore(&vop->irq_lock, flags);
502}
503
Sean Paul39a9ad82016-08-15 16:12:29 -0700504static int vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800505{
506 struct vop *vop = to_vop(crtc);
507 int ret;
508
Mark Yao5d82d1a2015-04-01 13:48:53 +0800509 ret = pm_runtime_get_sync(vop->dev);
510 if (ret < 0) {
511 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
Sean Paul39a9ad82016-08-15 16:12:29 -0700512 goto err_put_pm_runtime;
Mark Yao5d82d1a2015-04-01 13:48:53 +0800513 }
514
Mark Yao2048e322014-08-22 18:36:26 +0800515 ret = clk_enable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700516 if (WARN_ON(ret < 0))
517 goto err_put_pm_runtime;
Mark Yao2048e322014-08-22 18:36:26 +0800518
519 ret = clk_enable(vop->dclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700520 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800521 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +0800522
523 ret = clk_enable(vop->aclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700524 if (WARN_ON(ret < 0))
Mark Yao2048e322014-08-22 18:36:26 +0800525 goto err_disable_dclk;
Mark Yao2048e322014-08-22 18:36:26 +0800526
527 /*
528 * Slave iommu shares power, irq and clock with vop. It was associated
529 * automatically with this master device via common driver code.
530 * Now that we have enabled the clock we attach it to the shared drm
531 * mapping.
532 */
533 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
534 if (ret) {
535 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
536 goto err_disable_aclk;
537 }
538
Mark Yao77faa162015-07-20 16:25:20 +0800539 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800540 /*
541 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
542 */
543 vop->is_enabled = true;
544
Mark Yao2048e322014-08-22 18:36:26 +0800545 spin_lock(&vop->reg_lock);
546
547 VOP_CTRL_SET(vop, standby, 0);
548
549 spin_unlock(&vop->reg_lock);
550
551 enable_irq(vop->irq);
552
Mark Yaob5f7b752015-11-23 15:21:08 +0800553 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800554
Sean Paul39a9ad82016-08-15 16:12:29 -0700555 return 0;
Mark Yao2048e322014-08-22 18:36:26 +0800556
557err_disable_aclk:
558 clk_disable(vop->aclk);
559err_disable_dclk:
560 clk_disable(vop->dclk);
561err_disable_hclk:
562 clk_disable(vop->hclk);
Sean Paul39a9ad82016-08-15 16:12:29 -0700563err_put_pm_runtime:
564 pm_runtime_put_sync(vop->dev);
565 return ret;
Mark Yao2048e322014-08-22 18:36:26 +0800566}
567
Mark Yao0ad36752015-11-09 11:33:16 +0800568static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800569{
570 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100571 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800572
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200573 WARN_ON(vop->event);
574
Sean Paulb883c9b2016-08-18 12:01:46 -0700575 rockchip_drm_psr_deactivate(&vop->crtc);
576
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100577 /*
578 * We need to make sure that all windows are disabled before we
579 * disable that crtc. Otherwise we might try to scan from a destroyed
580 * buffer later.
581 */
582 for (i = 0; i < vop->data->win_size; i++) {
583 struct vop_win *vop_win = &vop->win[i];
584 const struct vop_win_data *win = vop_win->data;
585
586 spin_lock(&vop->reg_lock);
587 VOP_WIN_SET(vop, win, enable, 0);
588 spin_unlock(&vop->reg_lock);
589 }
590
Mark Yaob5f7b752015-11-23 15:21:08 +0800591 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800592
Mark Yao2048e322014-08-22 18:36:26 +0800593 /*
Mark Yao10672192015-02-04 13:10:31 +0800594 * Vop standby will take effect at end of current frame,
595 * if dsp hold valid irq happen, it means standby complete.
596 *
597 * we must wait standby complete when we want to disable aclk,
598 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800599 */
Mark Yao10672192015-02-04 13:10:31 +0800600 reinit_completion(&vop->dsp_hold_completion);
601 vop_dsp_hold_valid_irq_enable(vop);
602
Mark Yao2048e322014-08-22 18:36:26 +0800603 spin_lock(&vop->reg_lock);
604
605 VOP_CTRL_SET(vop, standby, 1);
606
607 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800608
Mark Yao10672192015-02-04 13:10:31 +0800609 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800610
Mark Yao10672192015-02-04 13:10:31 +0800611 vop_dsp_hold_valid_irq_disable(vop);
612
613 disable_irq(vop->irq);
614
615 vop->is_enabled = false;
616
617 /*
618 * vop standby complete, so iommu detach is safe.
619 */
Mark Yao2048e322014-08-22 18:36:26 +0800620 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
621
Mark Yao10672192015-02-04 13:10:31 +0800622 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800623 clk_disable(vop->aclk);
624 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800625 pm_runtime_put(vop->dev);
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200626
627 if (crtc->state->event && !crtc->state->active) {
628 spin_lock_irq(&crtc->dev->event_lock);
629 drm_crtc_send_vblank_event(crtc, crtc->state->event);
630 spin_unlock_irq(&crtc->dev->event_lock);
631
632 crtc->state->event = NULL;
633 }
Mark Yao2048e322014-08-22 18:36:26 +0800634}
635
Mark Yao63ebb9f2015-11-30 18:22:42 +0800636static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800637{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800638 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800639}
640
Mark Yao63ebb9f2015-11-30 18:22:42 +0800641static int vop_plane_atomic_check(struct drm_plane *plane,
642 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800643{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800644 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000645 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800646 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800647 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800648 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800649 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800650 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800651 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800652 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
653 DRM_PLANE_HELPER_NO_SCALING;
654 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
655 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800656
Mark Yao63ebb9f2015-11-30 18:22:42 +0800657 if (!crtc || !fb)
658 goto out_disable;
John Keeping92915da2016-03-04 11:04:03 +0000659
660 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
661 if (WARN_ON(!crtc_state))
662 return -EINVAL;
663
Mark Yao63ebb9f2015-11-30 18:22:42 +0800664 clip.x1 = 0;
665 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000666 clip.x2 = crtc_state->adjusted_mode.hdisplay;
667 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800668
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300669 ret = drm_plane_helper_check_state(state, &clip,
670 min_scale, max_scale,
671 true, true);
Mark Yao2048e322014-08-22 18:36:26 +0800672 if (ret)
673 return ret;
674
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300675 if (!state->visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800676 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800677
Mark Yao63ebb9f2015-11-30 18:22:42 +0800678 vop_plane_state->format = vop_convert_format(fb->pixel_format);
679 if (vop_plane_state->format < 0)
680 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800681
Mark Yao63ebb9f2015-11-30 18:22:42 +0800682 /*
683 * Src.x1 can be odd when do clip, but yuv plane start point
684 * need align with 2 pixel.
685 */
Ville Syrjäläf9b96be2016-07-26 19:07:02 +0300686 if (is_yuv_support(fb->pixel_format) && ((state->src.x1 >> 16) % 2))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800687 return -EINVAL;
688
689 vop_plane_state->enable = true;
690
691 return 0;
692
693out_disable:
694 vop_plane_state->enable = false;
695 return 0;
696}
697
698static void vop_plane_atomic_disable(struct drm_plane *plane,
699 struct drm_plane_state *old_state)
700{
701 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
702 struct vop_win *vop_win = to_vop_win(plane);
703 const struct vop_win_data *win = vop_win->data;
704 struct vop *vop = to_vop(old_state->crtc);
705
706 if (!old_state->crtc)
707 return;
708
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200709 spin_lock_irq(&plane->dev->event_lock);
710 vop_win->enable = false;
711 vop_win->yrgb_mst = 0;
712 spin_unlock_irq(&plane->dev->event_lock);
713
Mark Yao63ebb9f2015-11-30 18:22:42 +0800714 spin_lock(&vop->reg_lock);
715
716 VOP_WIN_SET(vop, win, enable, 0);
717
718 spin_unlock(&vop->reg_lock);
719
720 vop_plane_state->enable = false;
721}
722
723static void vop_plane_atomic_update(struct drm_plane *plane,
724 struct drm_plane_state *old_state)
725{
726 struct drm_plane_state *state = plane->state;
727 struct drm_crtc *crtc = state->crtc;
728 struct vop_win *vop_win = to_vop_win(plane);
729 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
730 const struct vop_win_data *win = vop_win->data;
731 struct vop *vop = to_vop(state->crtc);
732 struct drm_framebuffer *fb = state->fb;
733 unsigned int actual_w, actual_h;
734 unsigned int dsp_stx, dsp_sty;
735 uint32_t act_info, dsp_info, dsp_st;
Ville Syrjäläac920282016-07-26 19:07:01 +0300736 struct drm_rect *src = &state->src;
737 struct drm_rect *dest = &state->dst;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800738 struct drm_gem_object *obj, *uv_obj;
739 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
740 unsigned long offset;
741 dma_addr_t dma_addr;
742 uint32_t val;
743 bool rb_swap;
744
745 /*
746 * can't update plane when vop is disabled.
747 */
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200748 if (WARN_ON(!crtc))
Mark Yao63ebb9f2015-11-30 18:22:42 +0800749 return;
750
751 if (WARN_ON(!vop->is_enabled))
752 return;
753
754 if (!vop_plane_state->enable) {
755 vop_plane_atomic_disable(plane, old_state);
756 return;
757 }
Mark Yao2048e322014-08-22 18:36:26 +0800758
759 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800760 rk_obj = to_rockchip_obj(obj);
761
Mark Yao63ebb9f2015-11-30 18:22:42 +0800762 actual_w = drm_rect_width(src) >> 16;
763 actual_h = drm_rect_height(src) >> 16;
764 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800765
Mark Yao63ebb9f2015-11-30 18:22:42 +0800766 dsp_info = (drm_rect_height(dest) - 1) << 16;
767 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800768
Mark Yao63ebb9f2015-11-30 18:22:42 +0800769 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
770 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
771 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800772
Mark Yao63ebb9f2015-11-30 18:22:42 +0800773 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
774 offset += (src->y1 >> 16) * fb->pitches[0];
775 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800776
Daniel Vetter4f9d39a2016-06-08 14:19:11 +0200777 spin_lock_irq(&plane->dev->event_lock);
778 vop_win->enable = true;
779 vop_win->yrgb_mst = vop_plane_state->yrgb_mst;
780 spin_unlock_irq(&plane->dev->event_lock);
781
Mark Yao63ebb9f2015-11-30 18:22:42 +0800782 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800783
Mark Yao63ebb9f2015-11-30 18:22:42 +0800784 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
785 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
786 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
787 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800788 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
789 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
790 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
791
792 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800793 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800794
Mark Yao63ebb9f2015-11-30 18:22:42 +0800795 offset = (src->x1 >> 16) * bpp / hsub;
796 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800797
Mark Yao63ebb9f2015-11-30 18:22:42 +0800798 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
799 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
800 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800801 }
Mark Yao4c156c22015-06-26 17:14:46 +0800802
803 if (win->phy->scl)
804 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800805 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800806 fb->pixel_format);
807
Mark Yao63ebb9f2015-11-30 18:22:42 +0800808 VOP_WIN_SET(vop, win, act_info, act_info);
809 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
810 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800811
Mark Yao63ebb9f2015-11-30 18:22:42 +0800812 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900813 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800814
Mark Yao63ebb9f2015-11-30 18:22:42 +0800815 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800816 VOP_WIN_SET(vop, win, dst_alpha_ctl,
817 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
818 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
819 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
820 SRC_BLEND_M0(ALPHA_PER_PIX) |
821 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
822 SRC_FACTOR_M0(ALPHA_ONE);
823 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
824 } else {
825 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
826 }
827
828 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800829 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800830}
831
Mark Yao63ebb9f2015-11-30 18:22:42 +0800832static const struct drm_plane_helper_funcs plane_helper_funcs = {
833 .atomic_check = vop_plane_atomic_check,
834 .atomic_update = vop_plane_atomic_update,
835 .atomic_disable = vop_plane_atomic_disable,
836};
837
John Keeping8ff490a2016-05-10 17:03:56 +0100838static void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800839{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800840 struct vop_plane_state *vop_plane_state =
841 to_vop_plane_state(plane->state);
842
843 if (plane->state && plane->state->fb)
844 drm_framebuffer_unreference(plane->state->fb);
845
846 kfree(vop_plane_state);
847 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
848 if (!vop_plane_state)
849 return;
850
851 plane->state = &vop_plane_state->base;
852 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800853}
854
John Keeping8ff490a2016-05-10 17:03:56 +0100855static struct drm_plane_state *
Mark Yao63ebb9f2015-11-30 18:22:42 +0800856vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800857{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800858 struct vop_plane_state *old_vop_plane_state;
859 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800860
Mark Yao63ebb9f2015-11-30 18:22:42 +0800861 if (WARN_ON(!plane->state))
862 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800863
Mark Yao63ebb9f2015-11-30 18:22:42 +0800864 old_vop_plane_state = to_vop_plane_state(plane->state);
865 vop_plane_state = kmemdup(old_vop_plane_state,
866 sizeof(*vop_plane_state), GFP_KERNEL);
867 if (!vop_plane_state)
868 return NULL;
869
870 __drm_atomic_helper_plane_duplicate_state(plane,
871 &vop_plane_state->base);
872
873 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800874}
875
Mark Yao63ebb9f2015-11-30 18:22:42 +0800876static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
877 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800878{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800879 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800880
Daniel Vetter2f701692016-05-09 16:34:10 +0200881 __drm_atomic_helper_plane_destroy_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800882
Mark Yao63ebb9f2015-11-30 18:22:42 +0800883 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800884}
885
886static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800887 .update_plane = drm_atomic_helper_update_plane,
888 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800889 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800890 .reset = vop_atomic_plane_reset,
891 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
892 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800893};
894
Mark Yao2048e322014-08-22 18:36:26 +0800895static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
896{
897 struct vop *vop = to_vop(crtc);
898 unsigned long flags;
899
Mark Yao63ebb9f2015-11-30 18:22:42 +0800900 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800901 return -EPERM;
902
903 spin_lock_irqsave(&vop->irq_lock, flags);
904
Tomasz Figafa374102016-09-14 21:54:54 +0900905 VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
Mark Yaodbb3d942015-12-15 08:36:55 +0800906 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800907
908 spin_unlock_irqrestore(&vop->irq_lock, flags);
909
910 return 0;
911}
912
913static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
914{
915 struct vop *vop = to_vop(crtc);
916 unsigned long flags;
917
Mark Yao63ebb9f2015-11-30 18:22:42 +0800918 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800919 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800920
Mark Yao2048e322014-08-22 18:36:26 +0800921 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800922
923 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
924
Mark Yao2048e322014-08-22 18:36:26 +0800925 spin_unlock_irqrestore(&vop->irq_lock, flags);
926}
927
Mark Yao63ebb9f2015-11-30 18:22:42 +0800928static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
929{
930 struct vop *vop = to_vop(crtc);
931
932 reinit_completion(&vop->wait_update_complete);
933 WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
934}
935
Mark Yao2048e322014-08-22 18:36:26 +0800936static const struct rockchip_crtc_funcs private_crtc_funcs = {
937 .enable_vblank = vop_crtc_enable_vblank,
938 .disable_vblank = vop_crtc_disable_vblank,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800939 .wait_for_update = vop_crtc_wait_for_update,
Mark Yao2048e322014-08-22 18:36:26 +0800940};
941
Mark Yao2048e322014-08-22 18:36:26 +0800942static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
943 const struct drm_display_mode *mode,
944 struct drm_display_mode *adjusted_mode)
945{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800946 struct vop *vop = to_vop(crtc);
947
Chris Zhongb59b8de2016-01-06 12:03:53 +0800948 adjusted_mode->clock =
949 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
950
Mark Yao2048e322014-08-22 18:36:26 +0800951 return true;
952}
953
Mark Yao63ebb9f2015-11-30 18:22:42 +0800954static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800955{
956 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800957 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800958 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800959 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
960 u16 hdisplay = adjusted_mode->hdisplay;
961 u16 htotal = adjusted_mode->htotal;
962 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
963 u16 hact_end = hact_st + hdisplay;
964 u16 vdisplay = adjusted_mode->vdisplay;
965 u16 vtotal = adjusted_mode->vtotal;
966 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
967 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
968 u16 vact_end = vact_st + vdisplay;
Mark Yao0a63bfd2016-04-20 14:18:16 +0800969 uint32_t pin_pol, val;
Sean Paul39a9ad82016-08-15 16:12:29 -0700970 int ret;
Mark Yao2048e322014-08-22 18:36:26 +0800971
Daniel Vetter893b6ca2016-06-08 14:19:12 +0200972 WARN_ON(vop->event);
973
Sean Paul39a9ad82016-08-15 16:12:29 -0700974 ret = vop_enable(crtc);
975 if (ret) {
976 DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
977 return;
978 }
979
Mark Yao2048e322014-08-22 18:36:26 +0800980 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800981 * If dclk rate is zero, mean that scanout is stop,
982 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800983 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800984 if (clk_get_rate(vop->dclk)) {
985 /*
986 * Rk3288 vop timing register is immediately, when configure
987 * display timing on display time, may cause tearing.
988 *
989 * Vop standby will take effect at end of current frame,
990 * if dsp hold valid irq happen, it means standby complete.
991 *
992 * mode set:
993 * standby and wait complete --> |----
994 * | display time
995 * |----
996 * |---> dsp hold irq
997 * configure display timing --> |
998 * standby exit |
999 * | new frame start.
1000 */
1001
1002 reinit_completion(&vop->dsp_hold_completion);
1003 vop_dsp_hold_valid_irq_enable(vop);
1004
1005 spin_lock(&vop->reg_lock);
1006
1007 VOP_CTRL_SET(vop, standby, 1);
1008
1009 spin_unlock(&vop->reg_lock);
1010
1011 wait_for_completion(&vop->dsp_hold_completion);
1012
1013 vop_dsp_hold_valid_irq_disable(vop);
1014 }
Mark Yao2048e322014-08-22 18:36:26 +08001015
Mark Yao0a63bfd2016-04-20 14:18:16 +08001016 pin_pol = 0x8;
1017 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
1018 pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
1019 VOP_CTRL_SET(vop, pin_pol, pin_pol);
1020
Mark Yao4e257d92016-04-20 10:41:42 +08001021 switch (s->output_type) {
1022 case DRM_MODE_CONNECTOR_LVDS:
1023 VOP_CTRL_SET(vop, rgb_en, 1);
Mark Yao0a63bfd2016-04-20 14:18:16 +08001024 VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001025 break;
1026 case DRM_MODE_CONNECTOR_eDP:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001027 VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001028 VOP_CTRL_SET(vop, edp_en, 1);
1029 break;
1030 case DRM_MODE_CONNECTOR_HDMIA:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001031 VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001032 VOP_CTRL_SET(vop, hdmi_en, 1);
1033 break;
1034 case DRM_MODE_CONNECTOR_DSI:
Mark Yao0a63bfd2016-04-20 14:18:16 +08001035 VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
Mark Yao4e257d92016-04-20 10:41:42 +08001036 VOP_CTRL_SET(vop, mipi_en, 1);
1037 break;
1038 default:
Sean Paulee4d7892016-08-12 13:00:54 -04001039 DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
1040 s->output_type);
Mark Yao4e257d92016-04-20 10:41:42 +08001041 }
1042 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +08001043
1044 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
1045 val = hact_st << 16;
1046 val |= hact_end;
1047 VOP_CTRL_SET(vop, hact_st_end, val);
1048 VOP_CTRL_SET(vop, hpost_st_end, val);
1049
1050 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
1051 val = vact_st << 16;
1052 val |= vact_end;
1053 VOP_CTRL_SET(vop, vact_st_end, val);
1054 VOP_CTRL_SET(vop, vpost_st_end, val);
1055
Mark Yao2048e322014-08-22 18:36:26 +08001056 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +08001057
1058 VOP_CTRL_SET(vop, standby, 0);
Sean Paulb883c9b2016-08-18 12:01:46 -07001059
1060 rockchip_drm_psr_activate(&vop->crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001061}
Mark Yao2048e322014-08-22 18:36:26 +08001062
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001063static bool vop_fs_irq_is_pending(struct vop *vop)
1064{
1065 return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
1066}
1067
1068static void vop_wait_for_irq_handler(struct vop *vop)
1069{
1070 bool pending;
1071 int ret;
1072
1073 /*
1074 * Spin until frame start interrupt status bit goes low, which means
1075 * that interrupt handler was invoked and cleared it. The timeout of
1076 * 10 msecs is really too long, but it is just a safety measure if
1077 * something goes really wrong. The wait will only happen in the very
1078 * unlikely case of a vblank happening exactly at the same time and
1079 * shouldn't exceed microseconds range.
1080 */
1081 ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
1082 !pending, 0, 10 * 1000);
1083 if (ret)
1084 DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
1085
1086 synchronize_irq(vop->irq);
1087}
1088
Mark Yao63ebb9f2015-11-30 18:22:42 +08001089static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1090 struct drm_crtc_state *old_crtc_state)
1091{
1092 struct vop *vop = to_vop(crtc);
1093
1094 if (WARN_ON(!vop->is_enabled))
1095 return;
1096
1097 spin_lock(&vop->reg_lock);
1098
1099 vop_cfg_done(vop);
1100
1101 spin_unlock(&vop->reg_lock);
Tomasz Figa7caecdb2016-09-14 21:54:56 +09001102
1103 /*
1104 * There is a (rather unlikely) possiblity that a vblank interrupt
1105 * fired before we set the cfg_done bit. To avoid spuriously
1106 * signalling flip completion we need to wait for it to finish.
1107 */
1108 vop_wait_for_irq_handler(vop);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001109}
1110
1111static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1112 struct drm_crtc_state *old_crtc_state)
1113{
1114 struct vop *vop = to_vop(crtc);
1115
Sean Paulb883c9b2016-08-18 12:01:46 -07001116 rockchip_drm_psr_flush(crtc);
1117
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001118 spin_lock_irq(&crtc->dev->event_lock);
Sean Paul5b680402016-08-10 16:24:39 -04001119 vop->vblank_active = true;
1120 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1121 WARN_ON(vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001122
Sean Paul5b680402016-08-10 16:24:39 -04001123 if (crtc->state->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001124 vop->event = crtc->state->event;
1125 crtc->state->event = NULL;
1126 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001127 spin_unlock_irq(&crtc->dev->event_lock);
Mark Yao2048e322014-08-22 18:36:26 +08001128}
1129
Mark Yao2048e322014-08-22 18:36:26 +08001130static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001131 .enable = vop_crtc_enable,
1132 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001133 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001134 .atomic_flush = vop_crtc_atomic_flush,
1135 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001136};
1137
Mark Yao2048e322014-08-22 18:36:26 +08001138static void vop_crtc_destroy(struct drm_crtc *crtc)
1139{
1140 drm_crtc_cleanup(crtc);
1141}
1142
John Keepingdc0b4082016-07-14 16:29:15 +01001143static void vop_crtc_reset(struct drm_crtc *crtc)
1144{
1145 if (crtc->state)
1146 __drm_atomic_helper_crtc_destroy_state(crtc->state);
1147 kfree(crtc->state);
1148
1149 crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1150 if (crtc->state)
1151 crtc->state->crtc = crtc;
1152}
1153
Mark Yao4e257d92016-04-20 10:41:42 +08001154static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1155{
1156 struct rockchip_crtc_state *rockchip_state;
1157
1158 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1159 if (!rockchip_state)
1160 return NULL;
1161
1162 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1163 return &rockchip_state->base;
1164}
1165
1166static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1167 struct drm_crtc_state *state)
1168{
1169 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1170
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001171 __drm_atomic_helper_crtc_destroy_state(&s->base);
Mark Yao4e257d92016-04-20 10:41:42 +08001172 kfree(s);
1173}
1174
Mark Yao2048e322014-08-22 18:36:26 +08001175static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001176 .set_config = drm_atomic_helper_set_config,
1177 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001178 .destroy = vop_crtc_destroy,
John Keepingdc0b4082016-07-14 16:29:15 +01001179 .reset = vop_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001180 .atomic_duplicate_state = vop_crtc_duplicate_state,
1181 .atomic_destroy_state = vop_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001182};
1183
Mark Yao63ebb9f2015-11-30 18:22:42 +08001184static bool vop_win_pending_is_complete(struct vop_win *vop_win)
Mark Yao2048e322014-08-22 18:36:26 +08001185{
Mark Yao63ebb9f2015-11-30 18:22:42 +08001186 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +08001187
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001188 if (!vop_win->enable)
Mark Yao63ebb9f2015-11-30 18:22:42 +08001189 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
Mark Yao2048e322014-08-22 18:36:26 +08001190
Mark Yao63ebb9f2015-11-30 18:22:42 +08001191 yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
Mark Yao2048e322014-08-22 18:36:26 +08001192
Daniel Vetter4f9d39a2016-06-08 14:19:11 +02001193 return yrgb_mst == vop_win->yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001194}
Mark Yao2048e322014-08-22 18:36:26 +08001195
Mark Yao63ebb9f2015-11-30 18:22:42 +08001196static void vop_handle_vblank(struct vop *vop)
1197{
1198 struct drm_device *drm = vop->drm_dev;
1199 struct drm_crtc *crtc = &vop->crtc;
1200 unsigned long flags;
1201 int i;
Mark Yao2048e322014-08-22 18:36:26 +08001202
Mark Yao63ebb9f2015-11-30 18:22:42 +08001203 for (i = 0; i < vop->data->win_size; i++) {
1204 if (!vop_win_pending_is_complete(&vop->win[i]))
1205 return;
Mark Yao2048e322014-08-22 18:36:26 +08001206 }
1207
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001208 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001209 if (vop->event) {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001210 drm_crtc_send_vblank_event(crtc, vop->event);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001211 vop->event = NULL;
Mark Yao2048e322014-08-22 18:36:26 +08001212
Mark Yao2048e322014-08-22 18:36:26 +08001213 }
Sean Paul5b680402016-08-10 16:24:39 -04001214 if (vop->vblank_active) {
1215 vop->vblank_active = false;
1216 drm_crtc_vblank_put(crtc);
1217 }
Daniel Vetter893b6ca2016-06-08 14:19:12 +02001218 spin_unlock_irqrestore(&drm->event_lock, flags);
1219
Mark Yao63ebb9f2015-11-30 18:22:42 +08001220 if (!completion_done(&vop->wait_update_complete))
1221 complete(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001222}
1223
1224static irqreturn_t vop_isr(int irq, void *data)
1225{
1226 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001227 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001228 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001229 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001230 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001231
1232 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001233 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001234 * must hold irq_lock to avoid a race with enable/disable_vblank().
1235 */
1236 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001237
1238 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001239 /* Clear all active interrupt sources */
1240 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001241 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1242
Mark Yao2048e322014-08-22 18:36:26 +08001243 spin_unlock_irqrestore(&vop->irq_lock, flags);
1244
1245 /* This is expected for vop iommu irqs, since the irq is shared */
1246 if (!active_irqs)
1247 return IRQ_NONE;
1248
Mark Yao10672192015-02-04 13:10:31 +08001249 if (active_irqs & DSP_HOLD_VALID_INTR) {
1250 complete(&vop->dsp_hold_completion);
1251 active_irqs &= ~DSP_HOLD_VALID_INTR;
1252 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001253 }
1254
Yakir Yang69c34e42016-07-24 14:57:40 +08001255 if (active_irqs & LINE_FLAG_INTR) {
1256 complete(&vop->line_flag_completion);
1257 active_irqs &= ~LINE_FLAG_INTR;
1258 ret = IRQ_HANDLED;
1259 }
1260
Mark Yao10672192015-02-04 13:10:31 +08001261 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001262 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001263 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001264 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001265 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001266 }
Mark Yao2048e322014-08-22 18:36:26 +08001267
Mark Yao10672192015-02-04 13:10:31 +08001268 /* Unhandled irqs are spurious. */
1269 if (active_irqs)
Sean Paulee4d7892016-08-12 13:00:54 -04001270 DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1271 active_irqs);
Mark Yao10672192015-02-04 13:10:31 +08001272
1273 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001274}
1275
1276static int vop_create_crtc(struct vop *vop)
1277{
1278 const struct vop_data *vop_data = vop->data;
1279 struct device *dev = vop->dev;
1280 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001281 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001282 struct drm_crtc *crtc = &vop->crtc;
1283 struct device_node *port;
1284 int ret;
1285 int i;
1286
1287 /*
1288 * Create drm_plane for primary and cursor planes first, since we need
1289 * to pass them to drm_crtc_init_with_planes, which sets the
1290 * "possible_crtcs" to the newly initialized crtc.
1291 */
1292 for (i = 0; i < vop_data->win_size; i++) {
1293 struct vop_win *vop_win = &vop->win[i];
1294 const struct vop_win_data *win_data = vop_win->data;
1295
1296 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1297 win_data->type != DRM_PLANE_TYPE_CURSOR)
1298 continue;
1299
1300 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1301 0, &vop_plane_funcs,
1302 win_data->phy->data_formats,
1303 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001304 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001305 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001306 DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1307 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001308 goto err_cleanup_planes;
1309 }
1310
1311 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001312 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001313 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1314 primary = plane;
1315 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1316 cursor = plane;
1317 }
1318
1319 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001320 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001321 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001322 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001323
1324 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1325
1326 /*
1327 * Create drm_planes for overlay windows with possible_crtcs restricted
1328 * to the newly created crtc.
1329 */
1330 for (i = 0; i < vop_data->win_size; i++) {
1331 struct vop_win *vop_win = &vop->win[i];
1332 const struct vop_win_data *win_data = vop_win->data;
1333 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1334
1335 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1336 continue;
1337
1338 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1339 possible_crtcs,
1340 &vop_plane_funcs,
1341 win_data->phy->data_formats,
1342 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001343 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001344 if (ret) {
Sean Paulee4d7892016-08-12 13:00:54 -04001345 DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1346 ret);
Mark Yao2048e322014-08-22 18:36:26 +08001347 goto err_cleanup_crtc;
1348 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001349 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001350 }
1351
1352 port = of_get_child_by_name(dev->of_node, "port");
1353 if (!port) {
Sean Paulee4d7892016-08-12 13:00:54 -04001354 DRM_DEV_ERROR(vop->dev, "no port node found in %s\n",
1355 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001356 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001357 goto err_cleanup_crtc;
1358 }
1359
Mark Yao10672192015-02-04 13:10:31 +08001360 init_completion(&vop->dsp_hold_completion);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001361 init_completion(&vop->wait_update_complete);
Yakir Yang69c34e42016-07-24 14:57:40 +08001362 init_completion(&vop->line_flag_completion);
Mark Yao2048e322014-08-22 18:36:26 +08001363 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001364 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001365
1366 return 0;
1367
1368err_cleanup_crtc:
1369 drm_crtc_cleanup(crtc);
1370err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001371 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1372 head)
Mark Yao2048e322014-08-22 18:36:26 +08001373 drm_plane_cleanup(plane);
1374 return ret;
1375}
1376
1377static void vop_destroy_crtc(struct vop *vop)
1378{
1379 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001380 struct drm_device *drm_dev = vop->drm_dev;
1381 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001382
Mark Yaob5f7b752015-11-23 15:21:08 +08001383 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001384 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001385
1386 /*
1387 * We need to cleanup the planes now. Why?
1388 *
1389 * The planes are "&vop->win[i].base". That means the memory is
1390 * all part of the big "struct vop" chunk of memory. That memory
1391 * was devm allocated and associated with this component. We need to
1392 * free it ourselves before vop_unbind() finishes.
1393 */
1394 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1395 head)
1396 vop_plane_destroy(plane);
1397
1398 /*
1399 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1400 * references the CRTC.
1401 */
Mark Yao2048e322014-08-22 18:36:26 +08001402 drm_crtc_cleanup(crtc);
1403}
1404
1405static int vop_initial(struct vop *vop)
1406{
1407 const struct vop_data *vop_data = vop->data;
1408 const struct vop_reg_data *init_table = vop_data->init_table;
1409 struct reset_control *ahb_rst;
1410 int i, ret;
1411
1412 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1413 if (IS_ERR(vop->hclk)) {
1414 dev_err(vop->dev, "failed to get hclk source\n");
1415 return PTR_ERR(vop->hclk);
1416 }
1417 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1418 if (IS_ERR(vop->aclk)) {
1419 dev_err(vop->dev, "failed to get aclk source\n");
1420 return PTR_ERR(vop->aclk);
1421 }
1422 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1423 if (IS_ERR(vop->dclk)) {
1424 dev_err(vop->dev, "failed to get dclk source\n");
1425 return PTR_ERR(vop->dclk);
1426 }
1427
Mark Yao2048e322014-08-22 18:36:26 +08001428 ret = clk_prepare(vop->dclk);
1429 if (ret < 0) {
1430 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001431 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001432 }
1433
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001434 /* Enable both the hclk and aclk to setup the vop */
1435 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001436 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001437 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001438 goto err_unprepare_dclk;
1439 }
1440
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001441 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001442 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001443 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1444 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001445 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001446
Mark Yao2048e322014-08-22 18:36:26 +08001447 /*
1448 * do hclk_reset, reset all vop registers.
1449 */
1450 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1451 if (IS_ERR(ahb_rst)) {
1452 dev_err(vop->dev, "failed to get ahb reset\n");
1453 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001454 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001455 }
1456 reset_control_assert(ahb_rst);
1457 usleep_range(10, 20);
1458 reset_control_deassert(ahb_rst);
1459
1460 memcpy(vop->regsbak, vop->regs, vop->len);
1461
1462 for (i = 0; i < vop_data->table_size; i++)
1463 vop_writel(vop, init_table[i].offset, init_table[i].value);
1464
1465 for (i = 0; i < vop_data->win_size; i++) {
1466 const struct vop_win_data *win = &vop_data->win[i];
1467
1468 VOP_WIN_SET(vop, win, enable, 0);
1469 }
1470
1471 vop_cfg_done(vop);
1472
1473 /*
1474 * do dclk_reset, let all config take affect.
1475 */
1476 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1477 if (IS_ERR(vop->dclk_rst)) {
1478 dev_err(vop->dev, "failed to get dclk reset\n");
1479 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001480 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001481 }
1482 reset_control_assert(vop->dclk_rst);
1483 usleep_range(10, 20);
1484 reset_control_deassert(vop->dclk_rst);
1485
1486 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001487 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001488
Mark Yao31e980c2015-01-22 14:37:56 +08001489 vop->is_enabled = false;
Sean Paul5b680402016-08-10 16:24:39 -04001490 vop->vblank_active = false;
Mark Yao2048e322014-08-22 18:36:26 +08001491
1492 return 0;
1493
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001494err_disable_aclk:
1495 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001496err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001497 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001498err_unprepare_dclk:
1499 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001500 return ret;
1501}
1502
1503/*
1504 * Initialize the vop->win array elements.
1505 */
1506static void vop_win_init(struct vop *vop)
1507{
1508 const struct vop_data *vop_data = vop->data;
1509 unsigned int i;
1510
1511 for (i = 0; i < vop_data->win_size; i++) {
1512 struct vop_win *vop_win = &vop->win[i];
1513 const struct vop_win_data *win_data = &vop_data->win[i];
1514
1515 vop_win->data = win_data;
1516 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001517 }
1518}
1519
Yakir Yang69c34e42016-07-24 14:57:40 +08001520/**
1521 * rockchip_drm_wait_line_flag - acqiure the give line flag event
1522 * @crtc: CRTC to enable line flag
1523 * @line_num: interested line number
1524 * @mstimeout: millisecond for timeout
1525 *
1526 * Driver would hold here until the interested line flag interrupt have
1527 * happened or timeout to wait.
1528 *
1529 * Returns:
1530 * Zero on success, negative errno on failure.
1531 */
1532int rockchip_drm_wait_line_flag(struct drm_crtc *crtc, unsigned int line_num,
1533 unsigned int mstimeout)
1534{
1535 struct vop *vop = to_vop(crtc);
1536 unsigned long jiffies_left;
1537
1538 if (!crtc || !vop->is_enabled)
1539 return -ENODEV;
1540
1541 if (line_num > crtc->mode.vtotal || mstimeout <= 0)
1542 return -EINVAL;
1543
1544 if (vop_line_flag_irq_is_enabled(vop))
1545 return -EBUSY;
1546
1547 reinit_completion(&vop->line_flag_completion);
1548 vop_line_flag_irq_enable(vop, line_num);
1549
1550 jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
1551 msecs_to_jiffies(mstimeout));
1552 vop_line_flag_irq_disable(vop);
1553
1554 if (jiffies_left == 0) {
1555 dev_err(vop->dev, "Timeout waiting for IRQ\n");
1556 return -ETIMEDOUT;
1557 }
1558
1559 return 0;
1560}
1561EXPORT_SYMBOL(rockchip_drm_wait_line_flag);
1562
Mark Yao2048e322014-08-22 18:36:26 +08001563static int vop_bind(struct device *dev, struct device *master, void *data)
1564{
1565 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001566 const struct vop_data *vop_data;
1567 struct drm_device *drm_dev = data;
1568 struct vop *vop;
1569 struct resource *res;
1570 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001571 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001572
Mark Yaoa67719d2015-12-15 08:58:26 +08001573 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001574 if (!vop_data)
1575 return -ENODEV;
1576
1577 /* Allocate vop struct and its vop_win array */
1578 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1579 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1580 if (!vop)
1581 return -ENOMEM;
1582
1583 vop->dev = dev;
1584 vop->data = vop_data;
1585 vop->drm_dev = drm_dev;
1586 dev_set_drvdata(dev, vop);
1587
1588 vop_win_init(vop);
1589
1590 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1591 vop->len = resource_size(res);
1592 vop->regs = devm_ioremap_resource(dev, res);
1593 if (IS_ERR(vop->regs))
1594 return PTR_ERR(vop->regs);
1595
1596 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1597 if (!vop->regsbak)
1598 return -ENOMEM;
1599
1600 ret = vop_initial(vop);
1601 if (ret < 0) {
1602 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1603 return ret;
1604 }
1605
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001606 irq = platform_get_irq(pdev, 0);
1607 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001608 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001609 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001610 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001611 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001612
1613 spin_lock_init(&vop->reg_lock);
1614 spin_lock_init(&vop->irq_lock);
1615
1616 mutex_init(&vop->vsync_mutex);
1617
Mark Yao63ebb9f2015-11-30 18:22:42 +08001618 ret = devm_request_irq(dev, vop->irq, vop_isr,
1619 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001620 if (ret)
1621 return ret;
1622
1623 /* IRQ is initially disabled; it gets enabled in power_on */
1624 disable_irq(vop->irq);
1625
1626 ret = vop_create_crtc(vop);
1627 if (ret)
1628 return ret;
1629
1630 pm_runtime_enable(&pdev->dev);
Yakir Yang5182c1a2016-07-24 14:57:44 +08001631
Mark Yao2048e322014-08-22 18:36:26 +08001632 return 0;
1633}
1634
1635static void vop_unbind(struct device *dev, struct device *master, void *data)
1636{
1637 struct vop *vop = dev_get_drvdata(dev);
1638
1639 pm_runtime_disable(dev);
1640 vop_destroy_crtc(vop);
1641}
1642
Mark Yaoa67719d2015-12-15 08:58:26 +08001643const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001644 .bind = vop_bind,
1645 .unbind = vop_unbind,
1646};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001647EXPORT_SYMBOL_GPL(vop_component_ops);