blob: e43cbbd5bec182f8a72fa1c2983c2208565d9332 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Dhananjay Phadke13af7a62009-09-11 11:28:15 +00003 * Copyright (C) 2009 - QLogic Corporation.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04004 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08005 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080010 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040011 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080015 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040016 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
19 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080020 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040021 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080023 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040024 */
25
26#include "netxen_nic.h"
27#include "netxen_nic_hw.h"
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030029#include <net/ip.h>
30
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070031#define MASK(n) ((1ULL<<(n))-1)
32#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
33#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +000034#define OCM_WIN_P3P(addr) (addr & 0xffc0000)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070035#define MS_WIN(addr) (addr & 0x0ffc0000)
36
37#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
38
39#define CRB_BLK(off) ((off >> 20) & 0x3f)
40#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
41#define CRB_WINDOW_2M (0x130060)
42#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
43#define CRB_INDIRECT_2M (0x1e0000UL)
44
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +000045static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
46 void __iomem *addr, u32 data);
47static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
48 void __iomem *addr);
49
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000050#ifndef readq
51static inline u64 readq(void __iomem *addr)
52{
53 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
54}
55#endif
56
57#ifndef writeq
58static inline void writeq(u64 val, void __iomem *addr)
59{
60 writel(((u32) (val)), (addr));
61 writel(((u32) (val >> 32)), (addr + 4));
62}
63#endif
64
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000065#define ADDR_IN_RANGE(addr, low, high) \
66 (((addr) < (high)) && ((addr) >= (low)))
67
68#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
69 ((adapter)->ahw.pci_base0 + (off))
70#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
71 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
72#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
73 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
74
75static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
76 unsigned long off)
77{
78 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
79 return PCI_OFFSET_FIRST_RANGE(adapter, off);
80
81 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
82 return PCI_OFFSET_SECOND_RANGE(adapter, off);
83
84 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
85 return PCI_OFFSET_THIRD_RANGE(adapter, off);
86
87 return NULL;
88}
89
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000090static crb_128M_2M_block_map_t
91crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070092 {{{0, 0, 0, 0} } }, /* 0: PCI */
93 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
94 {1, 0x0110000, 0x0120000, 0x130000},
95 {1, 0x0120000, 0x0122000, 0x124000},
96 {1, 0x0130000, 0x0132000, 0x126000},
97 {1, 0x0140000, 0x0142000, 0x128000},
98 {1, 0x0150000, 0x0152000, 0x12a000},
99 {1, 0x0160000, 0x0170000, 0x110000},
100 {1, 0x0170000, 0x0172000, 0x12e000},
101 {0, 0x0000000, 0x0000000, 0x000000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {1, 0x01e0000, 0x01e0800, 0x122000},
108 {0, 0x0000000, 0x0000000, 0x000000} } },
109 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
110 {{{0, 0, 0, 0} } }, /* 3: */
111 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
112 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
113 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
114 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
115 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
116 {0, 0x0000000, 0x0000000, 0x000000},
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {1, 0x08f0000, 0x08f2000, 0x172000} } },
131 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
132 {0, 0x0000000, 0x0000000, 0x000000},
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {1, 0x09f0000, 0x09f2000, 0x176000} } },
147 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
148 {0, 0x0000000, 0x0000000, 0x000000},
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
163 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
164 {0, 0x0000000, 0x0000000, 0x000000},
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
179 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
180 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
181 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
182 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
183 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
184 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
185 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
186 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
187 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
188 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
189 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
190 {{{0, 0, 0, 0} } }, /* 23: */
191 {{{0, 0, 0, 0} } }, /* 24: */
192 {{{0, 0, 0, 0} } }, /* 25: */
193 {{{0, 0, 0, 0} } }, /* 26: */
194 {{{0, 0, 0, 0} } }, /* 27: */
195 {{{0, 0, 0, 0} } }, /* 28: */
196 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
197 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
198 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
199 {{{0} } }, /* 32: PCI */
200 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
201 {1, 0x2110000, 0x2120000, 0x130000},
202 {1, 0x2120000, 0x2122000, 0x124000},
203 {1, 0x2130000, 0x2132000, 0x126000},
204 {1, 0x2140000, 0x2142000, 0x128000},
205 {1, 0x2150000, 0x2152000, 0x12a000},
206 {1, 0x2160000, 0x2170000, 0x110000},
207 {1, 0x2170000, 0x2172000, 0x12e000},
208 {0, 0x0000000, 0x0000000, 0x000000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000} } },
216 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
217 {{{0} } }, /* 35: */
218 {{{0} } }, /* 36: */
219 {{{0} } }, /* 37: */
220 {{{0} } }, /* 38: */
221 {{{0} } }, /* 39: */
222 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
223 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
224 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
225 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
226 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
227 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
228 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
229 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
230 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
231 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
232 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
233 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
234 {{{0} } }, /* 52: */
235 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
236 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
237 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
238 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
239 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
240 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
241 {{{0} } }, /* 59: I2C0 */
242 {{{0} } }, /* 60: I2C1 */
243 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
244 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
245 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
246};
247
248/*
249 * top 12 bits of crb internal address (hub, agent)
250 */
251static unsigned crb_hub_agt[64] =
252{
253 0,
254 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
255 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
257 0,
258 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
259 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
260 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
261 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
265 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
266 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
267 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
268 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
269 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
270 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
280 0,
281 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
282 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
283 0,
284 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
285 0,
286 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
287 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
288 0,
289 0,
290 0,
291 0,
292 0,
293 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
294 0,
295 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
302 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
303 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
304 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
305 0,
306 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
309 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
310 0,
311 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
312 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
314 0,
315 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
316 0,
317};
318
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400319/* PCI Windowing for DDR regions. */
320
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700321#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400322
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000323#define NETXEN_PCIE_SEM_TIMEOUT 10000
324
325int
326netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
327{
328 int done = 0, timeout = 0;
329
330 while (!done) {
331 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
332 if (done == 1)
333 break;
334 if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +0000335 return -EIO;
Dhananjay Phadkec9517e52009-08-24 19:23:26 +0000336 msleep(1);
337 }
338
339 if (id_reg)
340 NXWR32(adapter, id_reg, adapter->portnum);
341
342 return 0;
343}
344
345void
346netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
347{
348 int val;
349 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
350}
351
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000352int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
353{
354 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
355 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
356 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
357 }
358
359 return 0;
360}
361
362/* Disable an XG interface */
363int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
364{
365 __u32 mac_cfg;
366 u32 port = adapter->physical_port;
367
368 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
369 return 0;
370
371 if (port > NETXEN_NIU_MAX_XG_PORTS)
372 return -EINVAL;
373
374 mac_cfg = 0;
375 if (NXWR32(adapter,
376 NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
377 return -EIO;
378 return 0;
379}
380
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700381#define NETXEN_UNICAST_ADDR(port, index) \
382 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
383#define NETXEN_MCAST_ADDR(port, index) \
384 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
385#define MAC_HI(addr) \
386 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
387#define MAC_LO(addr) \
388 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
389
Dhananjay Phadke3ad44672009-08-24 19:23:27 +0000390int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
391{
392 __u32 reg;
393 u32 port = adapter->physical_port;
394
395 if (port > NETXEN_NIU_MAX_XG_PORTS)
396 return -EINVAL;
397
398 reg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
399 if (mode == NETXEN_NIU_PROMISC_MODE)
400 reg = (reg | 0x2000UL);
401 else
402 reg = (reg & ~0x2000UL);
403
404 if (mode == NETXEN_NIU_ALLMULTI_MODE)
405 reg = (reg | 0x1000UL);
406 else
407 reg = (reg & ~0x1000UL);
408
409 NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
410
411 return 0;
412}
413
414int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
415{
416 u32 mac_hi, mac_lo;
417 u32 reg_hi, reg_lo;
418
419 u8 phy = adapter->physical_port;
420
421 if (phy >= NETXEN_NIU_MAX_XG_PORTS)
422 return -EINVAL;
423
424 mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
425 mac_hi = addr[2] | ((u32)addr[3] << 8) |
426 ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
427
428 reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
429 reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
430
431 /* write twice to flush */
432 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
433 return -EIO;
434 if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
435 return -EIO;
436
437 return 0;
438}
439
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700440static int
441netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
442{
443 u32 val = 0;
444 u16 port = adapter->physical_port;
445 u8 *addr = adapter->netdev->dev_addr;
446
447 if (adapter->mc_enabled)
448 return 0;
449
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000450 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700451 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000452 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700453
454 /* add broadcast addr to filter */
455 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000456 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
457 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700458
459 /* add station addr to filter */
460 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000461 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700462 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000463 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700464
465 adapter->mc_enabled = 1;
466 return 0;
467}
468
469static int
470netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
471{
472 u32 val = 0;
473 u16 port = adapter->physical_port;
474 u8 *addr = adapter->netdev->dev_addr;
475
476 if (!adapter->mc_enabled)
477 return 0;
478
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000479 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700480 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000481 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700482
483 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000484 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700485 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000486 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700487
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000488 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
489 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700490
491 adapter->mc_enabled = 0;
492 return 0;
493}
494
495static int
496netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
497 int index, u8 *addr)
498{
499 u32 hi = 0, lo = 0;
500 u16 port = adapter->physical_port;
501
502 lo = MAC_LO(addr);
503 hi = MAC_HI(addr);
504
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000505 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
506 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700507
508 return 0;
509}
510
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700511void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400512{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700513 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400514 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700515 u8 null_addr[6];
516 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400517
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700518 memset(null_addr, 0, 6);
519
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400520 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700521
522 adapter->set_promisc(adapter,
523 NETXEN_NIU_PROMISC_MODE);
524
525 /* Full promiscuous mode */
526 netxen_nic_disable_mcast_filter(adapter);
527
528 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400529 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700530
531 if (netdev->mc_count == 0) {
532 adapter->set_promisc(adapter,
533 NETXEN_NIU_NON_PROMISC_MODE);
534 netxen_nic_disable_mcast_filter(adapter);
535 return;
536 }
537
538 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
539 if (netdev->flags & IFF_ALLMULTI ||
540 netdev->mc_count > adapter->max_mc_count) {
541 netxen_nic_disable_mcast_filter(adapter);
542 return;
543 }
544
545 netxen_nic_enable_mcast_filter(adapter);
546
547 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
548 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
549
550 if (index != netdev->mc_count)
551 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
552 netxen_nic_driver_name, netdev->name);
553
554 /* Clear out remaining addresses */
555 for (; index < adapter->max_mc_count; index++)
556 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400557}
558
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700559static int
560netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000561 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700562{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000563 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700564 struct netxen_cmd_buffer *pbuf;
565 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000566 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700567
568 i = 0;
569
Dhananjay Phadkedb4cfd82009-09-05 17:43:07 +0000570 if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
571 return -EIO;
572
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000573 tx_ring = adapter->tx_ring;
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000574 __netif_tx_lock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800575
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000576 producer = tx_ring->producer;
577 consumer = tx_ring->sw_consumer;
578
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000579 if (nr_desc >= netxen_tx_avail(tx_ring)) {
580 netif_tx_stop_queue(tx_ring->txq);
581 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000582 return -EBUSY;
583 }
584
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700585 do {
586 cmd_desc = &cmd_desc_arr[i];
587
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000588 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700589 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700590 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700591
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000592 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700593 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
594
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000595 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700596 i++;
597
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000598 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700599
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000600 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700601
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000602 netxen_nic_update_cmd_producer(adapter, tx_ring);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700603
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000604 __netif_tx_unlock_bh(tx_ring->txq);
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800605
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700606 return 0;
607}
608
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000609static int
610nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700611{
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700612 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800613 nx_mac_req_t *mac_req;
614 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700615
616 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800617 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
618
619 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
620 req.req_hdr = cpu_to_le64(word);
621
622 mac_req = (nx_mac_req_t *)&req.words[0];
623 mac_req->op = op;
624 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700625
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000626 return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
627}
628
629static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
630 u8 *addr, struct list_head *del_list)
631{
632 struct list_head *head;
633 nx_mac_list_t *cur;
634
635 /* look up if already exists */
636 list_for_each(head, del_list) {
637 cur = list_entry(head, nx_mac_list_t, list);
638
639 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
640 list_move_tail(head, &adapter->mac_list);
641 return 0;
642 }
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700643 }
644
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000645 cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
646 if (cur == NULL) {
647 printk(KERN_ERR "%s: failed to add mac address filter\n",
648 adapter->netdev->name);
649 return -ENOMEM;
650 }
651 memcpy(cur->mac_addr, addr, ETH_ALEN);
652 list_add_tail(&cur->list, &adapter->mac_list);
653 return nx_p3_sre_macaddr_change(adapter,
654 cur->mac_addr, NETXEN_MAC_ADD);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700655}
656
657void netxen_p3_nic_set_multi(struct net_device *netdev)
658{
659 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700660 struct dev_mc_list *mc_ptr;
661 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700662 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000663 LIST_HEAD(del_list);
664 struct list_head *head;
665 nx_mac_list_t *cur;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700666
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000667 list_splice_tail_init(&adapter->mac_list, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700668
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000669 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
670 nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700671
672 if (netdev->flags & IFF_PROMISC) {
673 mode = VPORT_MISS_MODE_ACCEPT_ALL;
674 goto send_fw_cmd;
675 }
676
677 if ((netdev->flags & IFF_ALLMULTI) ||
678 (netdev->mc_count > adapter->max_mc_count)) {
679 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
680 goto send_fw_cmd;
681 }
682
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700683 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700684 for (mc_ptr = netdev->mc_list; mc_ptr;
685 mc_ptr = mc_ptr->next) {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000686 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700687 }
688 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700689
690send_fw_cmd:
691 adapter->set_promisc(adapter, mode);
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000692 head = &del_list;
693 while (!list_empty(head)) {
694 cur = list_entry(head->next, nx_mac_list_t, list);
695
696 nx_p3_sre_macaddr_change(adapter,
697 cur->mac_addr, NETXEN_MAC_DEL);
698 list_del(&cur->list);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700699 kfree(cur);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700700 }
701}
702
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700703int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
704{
705 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800706 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700707
708 memset(&req, 0, sizeof(nx_nic_req_t));
709
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800710 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
711
712 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
713 ((u64)adapter->portnum << 16);
714 req.req_hdr = cpu_to_le64(word);
715
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700716 req.words[0] = cpu_to_le64(mode);
717
718 return netxen_send_cmd_descs(adapter,
719 (struct cmd_desc_type0 *)&req, 1);
720}
721
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800722void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
723{
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000724 nx_mac_list_t *cur;
725 struct list_head *head = &adapter->mac_list;
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800726
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +0000727 while (!list_empty(head)) {
728 cur = list_entry(head->next, nx_mac_list_t, list);
729 nx_p3_sre_macaddr_change(adapter,
730 cur->mac_addr, NETXEN_MAC_DEL);
731 list_del(&cur->list);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800732 kfree(cur);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800733 }
734}
735
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +0000736int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
737{
738 /* assuming caller has already copied new addr to netdev */
739 netxen_p3_nic_set_multi(adapter->netdev);
740 return 0;
741}
742
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700743#define NETXEN_CONFIG_INTR_COALESCE 3
744
745/*
746 * Send the interrupt coalescing parameter set by ethtool to the card.
747 */
748int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
749{
750 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800751 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700752 int rv;
753
754 memset(&req, 0, sizeof(nx_nic_req_t));
755
Narender Kumar1bb482f2009-08-23 08:35:09 +0000756 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800757
758 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
759 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700760
761 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
762
763 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
764 if (rv != 0) {
765 printk(KERN_ERR "ERROR. Could not send "
766 "interrupt coalescing parameters\n");
767 }
768
769 return rv;
770}
771
Narender Kumar1bb482f2009-08-23 08:35:09 +0000772int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
773{
774 nx_nic_req_t req;
775 u64 word;
776 int rv = 0;
777
778 if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
779 return 0;
780
781 memset(&req, 0, sizeof(nx_nic_req_t));
782
783 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
784
785 word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
786 req.req_hdr = cpu_to_le64(word);
787
788 req.words[0] = cpu_to_le64(enable);
789
790 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
791 if (rv != 0) {
792 printk(KERN_ERR "ERROR. Could not send "
793 "configure hw lro request\n");
794 }
795
796 adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
797
798 return rv;
799}
800
Narender Kumarfa3ce352009-08-24 19:23:28 +0000801int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
802{
803 nx_nic_req_t req;
804 u64 word;
805 int rv = 0;
806
807 if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
808 return rv;
809
810 memset(&req, 0, sizeof(nx_nic_req_t));
811
812 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
813
814 word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
815 ((u64)adapter->portnum << 16);
816 req.req_hdr = cpu_to_le64(word);
817
818 req.words[0] = cpu_to_le64(enable);
819
820 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
821 if (rv != 0) {
822 printk(KERN_ERR "ERROR. Could not send "
823 "configure bridge mode request\n");
824 }
825
826 adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
827
828 return rv;
829}
830
831
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000832#define RSS_HASHTYPE_IP_TCP 0x3
833
834int netxen_config_rss(struct netxen_adapter *adapter, int enable)
835{
836 nx_nic_req_t req;
837 u64 word;
838 int i, rv;
839
840 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
841 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
842 0x255b0ec26d5a56daULL };
843
844
845 memset(&req, 0, sizeof(nx_nic_req_t));
846 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
847
848 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
849 req.req_hdr = cpu_to_le64(word);
850
851 /*
852 * RSS request:
853 * bits 3-0: hash_method
854 * 5-4: hash_type_ipv4
855 * 7-6: hash_type_ipv6
856 * 8: enable
857 * 9: use indirection table
858 * 47-10: reserved
859 * 63-48: indirection table mask
860 */
861 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
862 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
863 ((u64)(enable & 0x1) << 8) |
864 ((0x7ULL) << 48);
865 req.words[0] = cpu_to_le64(word);
866 for (i = 0; i < 5; i++)
867 req.words[i+1] = cpu_to_le64(key[i]);
868
869
870 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
871 if (rv != 0) {
872 printk(KERN_ERR "%s: could not configure RSS\n",
873 adapter->netdev->name);
874 }
875
876 return rv;
877}
878
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000879int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
880{
881 nx_nic_req_t req;
882 u64 word;
883 int rv;
884
885 memset(&req, 0, sizeof(nx_nic_req_t));
886 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
887
888 word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
889 req.req_hdr = cpu_to_le64(word);
890
891 req.words[0] = cpu_to_le64(cmd);
892 req.words[1] = cpu_to_le64(ip);
893
894 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
895 if (rv != 0) {
896 printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
897 adapter->netdev->name,
898 (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
899 }
900 return rv;
901}
902
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000903int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
904{
905 nx_nic_req_t req;
906 u64 word;
907 int rv;
908
909 memset(&req, 0, sizeof(nx_nic_req_t));
910 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
911
912 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
913 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000914 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000915
916 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
917 if (rv != 0) {
918 printk(KERN_ERR "%s: could not configure link notification\n",
919 adapter->netdev->name);
920 }
921
922 return rv;
923}
924
Narender Kumar1bb482f2009-08-23 08:35:09 +0000925int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
926{
927 nx_nic_req_t req;
928 u64 word;
929 int rv;
930
931 memset(&req, 0, sizeof(nx_nic_req_t));
932 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
933
934 word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
935 ((u64)adapter->portnum << 16) |
936 ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
937
938 req.req_hdr = cpu_to_le64(word);
939
940 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
941 if (rv != 0) {
942 printk(KERN_ERR "%s: could not cleanup lro flows\n",
943 adapter->netdev->name);
944 }
945 return rv;
946}
947
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400948/*
949 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
950 * @returns 0 on success, negative on failure
951 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700952
953#define MTU_FUDGE_FACTOR 100
954
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400955int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
956{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700957 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700958 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700959 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400960
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700961 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
962 max_mtu = P3_MAX_MTU;
963 else
964 max_mtu = P2_MAX_MTU;
965
966 if (mtu > max_mtu) {
967 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
968 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400969 return -EINVAL;
970 }
971
Amit S. Kale80922fb2006-12-04 09:18:00 -0800972 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700973 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400974
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700975 if (!rc)
976 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700977
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700978 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400979}
980
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400981static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000982 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400983{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000984 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000985 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400986
987 addr = base;
988 ptr32 = buf;
989 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000990 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400991 return -1;
Al Virof305f782007-12-22 19:44:00 +0000992 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400993 ptr32++;
994 addr += sizeof(u32);
995 }
996 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000997 __le32 local;
998 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400999 return -1;
Al Virof305f782007-12-22 19:44:00 +00001000 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001001 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
1002 }
1003
1004 return 0;
1005}
1006
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001007int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001008{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001009 __le32 *pmac = (__le32 *) mac;
1010 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001011
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001012 offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001013
1014 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001015 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001016
Al Virof305f782007-12-22 19:44:00 +00001017 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001018
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001019 offset = NX_OLD_MAC_ADDR_OFFSET +
1020 (adapter->portnum * sizeof(u64));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001021
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001022 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001023 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001024 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001025
Al Virof305f782007-12-22 19:44:00 +00001026 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001027 return -1;
1028 }
1029 return 0;
1030}
1031
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001032int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
1033{
1034 uint32_t crbaddr, mac_hi, mac_lo;
1035 int pci_func = adapter->ahw.pci_func;
1036
1037 crbaddr = CRB_MAC_BLOCK_START +
1038 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
1039
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001040 mac_lo = NXRD32(adapter, crbaddr);
1041 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001042
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001043 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001044 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001045 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001046 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001047
1048 return 0;
1049}
1050
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001051/*
1052 * Changes the CRB window to the specified window.
1053 */
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001054static void
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001055netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
1056 u32 window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001057{
1058 void __iomem *offset;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001059 int count = 10;
1060 u8 func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001061
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001062 if (adapter->ahw.crb_win == window)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001063 return;
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001064
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001065 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1066 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001067
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001068 writel(window, offset);
1069 do {
1070 if (window == readl(offset))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001071 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001072
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001073 if (printk_ratelimit())
1074 dev_warn(&adapter->pdev->dev,
1075 "failed to set CRB window to %d\n",
1076 (window == NETXEN_WINDOW_ONE));
1077 udelay(1);
1078
1079 } while (--count > 0);
1080
1081 if (count > 0)
1082 adapter->ahw.crb_win = window;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001083}
1084
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001085/*
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001086 * Returns < 0 if off is not valid,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001087 * 1 if window access is needed. 'off' is set to offset from
1088 * CRB space in 128M pci map
1089 * 0 if no window access is needed. 'off' is set to 2M addr
1090 * In: 'off' is offset from base in 128M pci map
1091 */
1092static int
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001093netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001094{
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001095 crb_128M_2M_sub_block_map_t *m;
1096
1097
1098 if (*off >= NETXEN_CRB_MAX)
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001099 return -EINVAL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001100
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001101 if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001102 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
1103 (ulong)adapter->ahw.pci_base0;
1104 return 0;
1105 }
1106
1107 if (*off < NETXEN_PCI_CRBSPACE)
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001108 return -EINVAL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001109
1110 *off -= NETXEN_PCI_CRBSPACE;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001111
1112 /*
1113 * Try direct map
1114 */
1115 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
1116
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001117 if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001118 *off = *off + m->start_2M - m->start_128M +
1119 (ulong)adapter->ahw.pci_base0;
1120 return 0;
1121 }
1122
1123 /*
1124 * Not in direct map, use crb window
1125 */
1126 return 1;
1127}
1128
1129/*
1130 * In: 'off' is offset from CRB space in 128M pci map
1131 * Out: 'off' is 2M pci map addr
1132 * side effect: lock crb window
1133 */
1134static void
1135netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
1136{
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001137 u32 window;
1138 void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001139
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001140 window = CRB_HI(*off);
1141
1142 if (adapter->ahw.crb_win == window)
1143 goto done;
1144
1145 writel(window, addr);
1146 if (readl(addr) != window) {
1147 if (printk_ratelimit())
1148 dev_warn(&adapter->pdev->dev,
1149 "failed to set CRB window to %d off 0x%lx\n",
1150 window, *off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001151 }
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001152 adapter->ahw.crb_win = window;
1153
1154done:
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001155 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1156 (ulong)adapter->ahw.pci_base0;
1157}
1158
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001159static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001160netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001161{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001162 unsigned long flags;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001163 void __iomem *addr;
1164
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001165 if (ADDR_IN_WINDOW1(off))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001166 addr = NETXEN_CRB_NORMALIZE(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001167 else
1168 addr = pci_base_offset(adapter, off);
1169
1170 BUG_ON(!addr);
1171
1172 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001173 netxen_nic_io_write_128M(adapter, addr, data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001174 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001175 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001176 addr = pci_base_offset(adapter, off);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001177 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001178 writel(data, addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001179 netxen_nic_pci_set_crbwindow_128M(adapter,
1180 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001181 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001182 }
1183
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001184 return 0;
1185}
1186
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001187static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001188netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001189{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001190 unsigned long flags;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001191 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001192 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001193
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001194 if (ADDR_IN_WINDOW1(off))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001195 addr = NETXEN_CRB_NORMALIZE(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001196 else
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001197 addr = pci_base_offset(adapter, off);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001198
1199 BUG_ON(!addr);
1200
1201 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001202 data = netxen_nic_io_read_128M(adapter, addr);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001203 } else { /* Window 0 */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001204 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001205 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001206 data = readl(addr);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001207 netxen_nic_pci_set_crbwindow_128M(adapter,
1208 NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001209 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001210 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001211
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001212 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001213}
1214
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001215static int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001216netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001217{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001218 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001219 int rv;
1220
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001221 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001222
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001223 if (rv == 0) {
1224 writel(data, (void __iomem *)off);
1225 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001226 }
1227
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001228 if (rv > 0) {
1229 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001230 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001231 crb_win_lock(adapter);
1232 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001233 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001234 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001235 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001236 return 0;
1237 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001238
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001239 dev_err(&adapter->pdev->dev,
1240 "%s: invalid offset: 0x%016lx\n", __func__, off);
1241 dump_stack();
1242 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001243}
1244
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001245static u32
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001246netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001247{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001248 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001249 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001250 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001251
Dhananjay Phadke23b6cc42009-05-08 22:02:30 +00001252 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001253
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001254 if (rv == 0)
1255 return readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001256
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001257 if (rv > 0) {
1258 /* indirect access */
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001259 write_lock_irqsave(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001260 crb_win_lock(adapter);
1261 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001262 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001263 crb_win_unlock(adapter);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001264 write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001265 return data;
1266 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001267
Dhananjay Phadke7cecdca2009-10-16 15:50:10 +00001268 dev_err(&adapter->pdev->dev,
1269 "%s: invalid offset: 0x%016lx\n", __func__, off);
1270 dump_stack();
1271 return -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001272}
1273
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001274/* window 1 registers only */
1275static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
1276 void __iomem *addr, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001277{
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001278 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001279 writel(data, addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001280 read_unlock(&adapter->ahw.crb_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001281}
1282
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001283static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
1284 void __iomem *addr)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001285{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001286 u32 val;
1287
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001288 read_lock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001289 val = readl(addr);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001290 read_unlock(&adapter->ahw.crb_lock);
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001291
1292 return val;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001293}
1294
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001295static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
1296 void __iomem *addr, u32 data)
1297{
1298 writel(data, addr);
1299}
1300
1301static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
1302 void __iomem *addr)
1303{
1304 return readl(addr);
1305}
1306
1307void __iomem *
1308netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
1309{
1310 ulong off = offset;
1311
1312 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1313 if (offset < NETXEN_CRB_PCIX_HOST2 &&
1314 offset > NETXEN_CRB_PCIX_HOST)
1315 return PCI_OFFSET_SECOND_RANGE(adapter, offset);
1316 return NETXEN_CRB_NORMALIZE(adapter, offset);
1317 }
1318
1319 BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
1320 return (void __iomem *)off;
1321}
1322
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001323static int
1324netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1325 u64 addr, u32 *start)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001326{
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001327 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1328 *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
1329 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001330 } else if (ADDR_IN_RANGE(addr,
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001331 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1332 *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
1333 return 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001334 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001335
1336 return -EIO;
1337}
1338
1339static int
1340netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1341 u64 addr, u32 *start)
1342{
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001343 u32 window;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001344 struct pci_dev *pdev = adapter->pdev;
1345
1346 if ((addr & 0x00ff800) == 0xff800) {
1347 if (printk_ratelimit())
1348 dev_warn(&pdev->dev, "QM access not handled\n");
1349 return -EIO;
1350 }
1351
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001352 if (NX_IS_REVISION_P3P(adapter->ahw.revision_id))
1353 window = OCM_WIN_P3P(addr);
1354 else
1355 window = OCM_WIN(addr);
1356
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001357 writel(window, adapter->ahw.ocm_win_crb);
Amit Kumar Salecha6abb4b82009-10-16 15:50:09 +00001358 /* read back to flush */
1359 readl(adapter->ahw.ocm_win_crb);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001360
1361 adapter->ahw.ocm_win = window;
1362 *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
1363 return 0;
1364}
1365
1366static int
1367netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
1368 u64 *data, int op)
1369{
1370 void __iomem *addr, *mem_ptr = NULL;
1371 resource_size_t mem_base;
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001372 int ret = -EIO;
1373 u32 start;
1374
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001375 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001376
1377 ret = adapter->pci_set_window(adapter, off, &start);
1378 if (ret != 0)
1379 goto unlock;
1380
1381 addr = pci_base_offset(adapter, start);
1382 if (addr)
1383 goto noremap;
1384
1385 mem_base = pci_resource_start(adapter->pdev, 0) + (start & PAGE_MASK);
1386
1387 mem_ptr = ioremap(mem_base, PAGE_SIZE);
1388 if (mem_ptr == NULL) {
1389 ret = -EIO;
1390 goto unlock;
1391 }
1392
1393 addr = mem_ptr + (start & (PAGE_SIZE - 1));
1394
1395noremap:
1396 if (op == 0) /* read */
1397 *data = readq(addr);
1398 else /* write */
1399 writeq(*data, addr);
1400
1401unlock:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001402 spin_unlock(&adapter->ahw.mem_lock);
1403
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001404 if (mem_ptr)
1405 iounmap(mem_ptr);
1406 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001407}
1408
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001409#define MAX_CTL_CHECK 1000
1410
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001411static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001412netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001413 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001414{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001415 int j, ret;
1416 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001417 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001418
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001419 /* Only 64-bit aligned access */
1420 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001421 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001422
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001423 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001424 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1425 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001426 mem_crb = pci_base_offset(adapter,
1427 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1428 addr_hi = SIU_TEST_AGT_ADDR_HI;
1429 data_lo = SIU_TEST_AGT_WRDATA_LO;
1430 data_hi = SIU_TEST_AGT_WRDATA_HI;
1431 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1432 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001433 goto correct;
1434 }
1435
1436 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001437 mem_crb = pci_base_offset(adapter,
1438 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1439 addr_hi = MIU_TEST_AGT_ADDR_HI;
1440 data_lo = MIU_TEST_AGT_WRDATA_LO;
1441 data_hi = MIU_TEST_AGT_WRDATA_HI;
1442 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1443 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001444 goto correct;
1445 }
1446
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001447 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1448 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1449 if (adapter->ahw.pci_len0 != 0) {
1450 return netxen_nic_pci_mem_access_direct(adapter,
1451 off, &data, 1);
1452 }
1453 }
1454
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001455 return -EIO;
1456
1457correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001458 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001459 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001460
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001461 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1462 writel(off_hi, (mem_crb + addr_hi));
1463 writel(data & 0xffffffff, (mem_crb + data_lo));
1464 writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
1465 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1466 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1467 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001468
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001469 for (j = 0; j < MAX_CTL_CHECK; j++) {
1470 temp = readl((mem_crb + TEST_AGT_CTRL));
1471 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001472 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001473 }
1474
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001475 if (j >= MAX_CTL_CHECK) {
1476 if (printk_ratelimit())
1477 dev_err(&adapter->pdev->dev,
1478 "failed to write through agent\n");
1479 ret = -EIO;
1480 } else
1481 ret = 0;
1482
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001483 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001484 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001485 return ret;
1486}
1487
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001488static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001489netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001490 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001491{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001492 int j, ret;
1493 u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
1494 u64 val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001495 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001496
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001497 /* Only 64-bit aligned access */
1498 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001499 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001500
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001501 /* P2 has different SIU and MIU test agent base addr */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001502 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1503 NETXEN_ADDR_QDR_NET_MAX_P2)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001504 mem_crb = pci_base_offset(adapter,
1505 NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
1506 addr_hi = SIU_TEST_AGT_ADDR_HI;
1507 data_lo = SIU_TEST_AGT_RDDATA_LO;
1508 data_hi = SIU_TEST_AGT_RDDATA_HI;
1509 off_lo = off & SIU_TEST_AGT_ADDR_MASK;
1510 off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001511 goto correct;
1512 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001513
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001514 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001515 mem_crb = pci_base_offset(adapter,
1516 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
1517 addr_hi = MIU_TEST_AGT_ADDR_HI;
1518 data_lo = MIU_TEST_AGT_RDDATA_LO;
1519 data_hi = MIU_TEST_AGT_RDDATA_HI;
1520 off_lo = off & MIU_TEST_AGT_ADDR_MASK;
1521 off_hi = 0;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001522 goto correct;
1523 }
1524
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001525 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
1526 ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1527 if (adapter->ahw.pci_len0 != 0) {
1528 return netxen_nic_pci_mem_access_direct(adapter,
1529 off, data, 0);
1530 }
1531 }
1532
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001533 return -EIO;
1534
1535correct:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001536 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001537 netxen_nic_pci_set_crbwindow_128M(adapter, 0);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001538
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001539 writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1540 writel(off_hi, (mem_crb + addr_hi));
1541 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1542 writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001543
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001544 for (j = 0; j < MAX_CTL_CHECK; j++) {
1545 temp = readl(mem_crb + TEST_AGT_CTRL);
1546 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001547 break;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001548 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001549
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001550 if (j >= MAX_CTL_CHECK) {
1551 if (printk_ratelimit())
1552 dev_err(&adapter->pdev->dev,
1553 "failed to read through agent\n");
1554 ret = -EIO;
1555 } else {
1556
1557 temp = readl(mem_crb + data_hi);
1558 val = ((u64)temp << 32);
1559 val |= readl(mem_crb + data_lo);
1560 *data = val;
1561 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001562 }
1563
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001564 netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001565 spin_unlock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001566
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001567 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001568}
1569
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001570static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001571netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001572 u64 off, u64 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001573{
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001574 int i, j, ret;
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001575 u32 temp, off8;
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001576 u64 stride;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001577 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001578
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001579 /* Only 64-bit aligned access */
1580 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001581 return -EIO;
1582
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001583 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001584 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1585 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001586 mem_crb = netxen_get_ioaddr(adapter,
1587 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001588 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001589 }
1590
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001591 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001592 mem_crb = netxen_get_ioaddr(adapter,
1593 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001594 goto correct;
1595 }
1596
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001597 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
1598 return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
1599
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001600 return -EIO;
1601
1602correct:
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001603 stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
1604
1605 off8 = off & ~(stride-1);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001606
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001607 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001608
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001609 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1610 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001611
1612 i = 0;
1613 if (stride == 16) {
1614 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1615 writel((TA_CTL_START | TA_CTL_ENABLE),
1616 (mem_crb + TEST_AGT_CTRL));
1617
1618 for (j = 0; j < MAX_CTL_CHECK; j++) {
1619 temp = readl(mem_crb + TEST_AGT_CTRL);
1620 if ((temp & TA_CTL_BUSY) == 0)
1621 break;
1622 }
1623
1624 if (j >= MAX_CTL_CHECK) {
1625 ret = -EIO;
1626 goto done;
1627 }
1628
1629 i = (off & 0xf) ? 0 : 2;
1630 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
1631 mem_crb + MIU_TEST_AGT_WRDATA(i));
1632 writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
1633 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
1634 i = (off & 0xf) ? 2 : 0;
1635 }
1636
1637 writel(data & 0xffffffff,
1638 mem_crb + MIU_TEST_AGT_WRDATA(i));
1639 writel((data >> 32) & 0xffffffff,
1640 mem_crb + MIU_TEST_AGT_WRDATA(i+1));
1641
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001642 writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
1643 writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
1644 (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001645
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001646 for (j = 0; j < MAX_CTL_CHECK; j++) {
1647 temp = readl(mem_crb + TEST_AGT_CTRL);
1648 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001649 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001650 }
1651
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001652 if (j >= MAX_CTL_CHECK) {
1653 if (printk_ratelimit())
1654 dev_err(&adapter->pdev->dev,
1655 "failed to write through agent\n");
1656 ret = -EIO;
1657 } else
1658 ret = 0;
1659
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001660done:
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001661 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001662
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001663 return ret;
1664}
1665
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001666static int
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001667netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001668 u64 off, u64 *data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001669{
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001670 int j, ret;
1671 u32 temp, off8;
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001672 u64 val, stride;
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001673 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001674
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001675 /* Only 64-bit aligned access */
1676 if (off & 7)
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001677 return -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001678
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001679 /* P3 onward, test agent base for MIU and SIU is same */
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001680 if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
1681 NETXEN_ADDR_QDR_NET_MAX_P3)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001682 mem_crb = netxen_get_ioaddr(adapter,
1683 NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001684 goto correct;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001685 }
1686
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001687 if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001688 mem_crb = netxen_get_ioaddr(adapter,
1689 NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001690 goto correct;
1691 }
1692
Dhananjay Phadke907fa122009-10-13 05:31:43 +00001693 if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1694 return netxen_nic_pci_mem_access_direct(adapter,
1695 off, data, 0);
1696 }
Dhananjay Phadke47abe352009-10-13 05:31:42 +00001697
Dhananjay Phadkeea6828b2009-09-11 11:28:12 +00001698 return -EIO;
1699
1700correct:
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001701 stride = NX_IS_REVISION_P3P(adapter->ahw.revision_id) ? 16 : 8;
1702
1703 off8 = off & ~(stride-1);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001704
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001705 spin_lock(&adapter->ahw.mem_lock);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001706
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001707 writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
1708 writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
1709 writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
1710 writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001711
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001712 for (j = 0; j < MAX_CTL_CHECK; j++) {
1713 temp = readl(mem_crb + TEST_AGT_CTRL);
1714 if ((temp & TA_CTL_BUSY) == 0)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001715 break;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001716 }
1717
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001718 if (j >= MAX_CTL_CHECK) {
1719 if (printk_ratelimit())
1720 dev_err(&adapter->pdev->dev,
1721 "failed to read through agent\n");
1722 ret = -EIO;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001723 } else {
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001724 off8 = MIU_TEST_AGT_RDDATA_LO;
1725 if ((stride == 16) && (off & 0xf))
1726 off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
1727
1728 temp = readl(mem_crb + off8 + 4);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001729 val = (u64)temp << 32;
Amit Kumar Salechafb1f6a42009-10-16 15:50:07 +00001730 val |= readl(mem_crb + off8);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001731 *data = val;
1732 ret = 0;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001733 }
1734
Dhananjay Phadkef03b0eb2009-10-13 05:31:44 +00001735 spin_unlock(&adapter->ahw.mem_lock);
Amit Kumar Salecha1f5e0552009-10-13 05:31:41 +00001736
1737 return ret;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001738}
1739
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001740void
1741netxen_setup_hwops(struct netxen_adapter *adapter)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001742{
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001743 adapter->init_port = netxen_niu_xg_init_port;
1744 adapter->stop_port = netxen_niu_disable_xg_port;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001745
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001746 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1747 adapter->crb_read = netxen_nic_hw_read_wx_128M,
1748 adapter->crb_write = netxen_nic_hw_write_wx_128M,
1749 adapter->pci_set_window = netxen_nic_pci_set_window_128M,
1750 adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
1751 adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
1752 adapter->io_read = netxen_nic_io_read_128M,
1753 adapter->io_write = netxen_nic_io_write_128M,
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001754
Amit Kumar Salecha195c5f92009-09-05 17:43:10 +00001755 adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
1756 adapter->set_multi = netxen_p2_nic_set_multi;
1757 adapter->set_mtu = netxen_nic_set_mtu_xgb;
1758 adapter->set_promisc = netxen_p2_nic_set_promisc;
1759
1760 } else {
1761 adapter->crb_read = netxen_nic_hw_read_wx_2M,
1762 adapter->crb_write = netxen_nic_hw_write_wx_2M,
1763 adapter->pci_set_window = netxen_nic_pci_set_window_2M,
1764 adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
1765 adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
1766 adapter->io_read = netxen_nic_io_read_2M,
1767 adapter->io_write = netxen_nic_io_write_2M,
1768
1769 adapter->set_mtu = nx_fw_cmd_set_mtu;
1770 adapter->set_promisc = netxen_p3_nic_set_promisc;
1771 adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
1772 adapter->set_multi = netxen_p3_nic_set_multi;
1773
1774 adapter->phy_read = nx_fw_cmd_query_phy;
1775 adapter->phy_write = nx_fw_cmd_set_phy;
1776 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001777}
1778
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001779int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1780{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001781 int offset, board_type, magic, header_version;
1782 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001783
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001784 offset = NX_FW_MAGIC_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001785 if (netxen_rom_fast_read(adapter, offset, &magic))
1786 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001787
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001788 offset = NX_HDR_VERSION_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001789 if (netxen_rom_fast_read(adapter, offset, &header_version))
1790 return -EIO;
1791
1792 if (magic != NETXEN_BDINFO_MAGIC ||
1793 header_version != NETXEN_BDINFO_VERSION) {
1794 dev_err(&pdev->dev,
1795 "invalid board config, magic=%08x, version=%08x\n",
1796 magic, header_version);
1797 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001798 }
1799
Dhananjay Phadke06db58c2009-08-05 07:34:08 +00001800 offset = NX_BRDTYPE_OFFSET;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001801 if (netxen_rom_fast_read(adapter, offset, &board_type))
1802 return -EIO;
1803
1804 adapter->ahw.board_type = board_type;
1805
1806 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001807 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001808 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001809 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001810 }
1811
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001812 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001813 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001814 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001815 break;
1816 case NETXEN_BRDTYPE_P2_SB31_10G:
1817 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1818 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1819 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001820 case NETXEN_BRDTYPE_P3_HMEZ:
1821 case NETXEN_BRDTYPE_P3_XG_LOM:
1822 case NETXEN_BRDTYPE_P3_10G_CX4:
1823 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1824 case NETXEN_BRDTYPE_P3_IMEZ:
1825 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001826 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1827 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001828 case NETXEN_BRDTYPE_P3_10G_XFP:
1829 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001830 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001831 break;
1832 case NETXEN_BRDTYPE_P1_BD:
1833 case NETXEN_BRDTYPE_P1_SB:
1834 case NETXEN_BRDTYPE_P1_SMAX:
1835 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001836 case NETXEN_BRDTYPE_P3_REF_QG:
1837 case NETXEN_BRDTYPE_P3_4_GB:
1838 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001839 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001840 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001841 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001842 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001843 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1844 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001845 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001846 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1847 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001848 break;
1849 }
1850
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001851 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001852}
1853
1854/* NIU access sections */
1855
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001856int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001857{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001858 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001859 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001860 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001861 return 0;
1862}
1863
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001864int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001865{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001866 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001867 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001868 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001869 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001870 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001871 return 0;
1872}
1873
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001874void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001875{
Al Viroa608ab9c2007-01-02 10:39:10 +00001876 __u32 status;
1877 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001878 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001879
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001880 if (!netif_carrier_ok(adapter->netdev)) {
1881 adapter->link_speed = 0;
1882 adapter->link_duplex = -1;
1883 adapter->link_autoneg = AUTONEG_ENABLE;
1884 return;
1885 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001886
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001887 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001888 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001889 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1890 adapter->link_speed = SPEED_1000;
1891 adapter->link_duplex = DUPLEX_FULL;
1892 adapter->link_autoneg = AUTONEG_DISABLE;
1893 return;
1894 }
1895
Amit S. Kale80922fb2006-12-04 09:18:00 -08001896 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001897 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001898 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1899 &status) == 0) {
1900 if (netxen_get_phy_link(status)) {
1901 switch (netxen_get_phy_speed(status)) {
1902 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001903 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001904 break;
1905 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001906 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001907 break;
1908 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001909 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001910 break;
1911 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001912 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001913 break;
1914 }
1915 switch (netxen_get_phy_duplex(status)) {
1916 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001917 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001918 break;
1919 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001920 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001921 break;
1922 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001923 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001924 break;
1925 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08001926 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001927 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001928 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001929 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001930 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001931 } else
1932 goto link_down;
1933 } else {
1934 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001935 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001936 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001937 }
1938 }
1939}
1940
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001941int
1942netxen_nic_wol_supported(struct netxen_adapter *adapter)
1943{
1944 u32 wol_cfg;
1945
1946 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1947 return 0;
1948
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001949 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001950 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001951 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001952 if (wol_cfg & (1 << adapter->portnum))
1953 return 1;
1954 }
1955
1956 return 0;
1957}