Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_drv.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 6e471fa | 2017-05-06 02:57:12 +0300 | [diff] [blame] | 20 | #include <linux/sys_soc.h> |
| 21 | |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 22 | #include <drm/drm_atomic.h> |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 23 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 24 | #include <drm/drm_crtc_helper.h> |
| 25 | #include <drm/drm_fb_helper.h> |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 26 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 27 | #include "omap_dmm_tiler.h" |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 28 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 29 | |
| 30 | #define DRIVER_NAME MODULE_NAME |
| 31 | #define DRIVER_DESC "OMAP DRM" |
| 32 | #define DRIVER_DATE "20110917" |
| 33 | #define DRIVER_MAJOR 1 |
| 34 | #define DRIVER_MINOR 0 |
| 35 | #define DRIVER_PATCHLEVEL 0 |
| 36 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 37 | /* |
| 38 | * mode config funcs |
| 39 | */ |
| 40 | |
| 41 | /* Notes about mapping DSS and DRM entities: |
| 42 | * CRTC: overlay |
| 43 | * encoder: manager.. with some extension to allow one primary CRTC |
| 44 | * and zero or more video CRTC's to be mapped to one encoder? |
| 45 | * connector: dssdev.. manager can be attached/detached from different |
| 46 | * devices |
| 47 | */ |
| 48 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 49 | static void omap_atomic_wait_for_completion(struct drm_device *dev, |
| 50 | struct drm_atomic_state *old_state) |
| 51 | { |
Maarten Lankhorst | 34d8823 | 2017-07-19 16:39:17 +0200 | [diff] [blame] | 52 | struct drm_crtc_state *new_crtc_state; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 53 | struct drm_crtc *crtc; |
| 54 | unsigned int i; |
| 55 | int ret; |
| 56 | |
Maarten Lankhorst | 34d8823 | 2017-07-19 16:39:17 +0200 | [diff] [blame] | 57 | for_each_new_crtc_in_state(old_state, crtc, new_crtc_state, i) { |
| 58 | if (!new_crtc_state->active) |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 59 | continue; |
| 60 | |
| 61 | ret = omap_crtc_wait_pending(crtc); |
| 62 | |
| 63 | if (!ret) |
| 64 | dev_warn(dev->dev, |
| 65 | "atomic complete timeout (pipe %u)!\n", i); |
| 66 | } |
| 67 | } |
| 68 | |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 69 | static void omap_atomic_commit_tail(struct drm_atomic_state *old_state) |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 70 | { |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 71 | struct drm_device *dev = old_state->dev; |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 72 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 73 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 74 | priv->dispc_ops->runtime_get(); |
Laurent Pinchart | 69fb7c8 | 2015-05-28 02:09:56 +0300 | [diff] [blame] | 75 | |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 76 | /* Apply the atomic update. */ |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 77 | drm_atomic_helper_commit_modeset_disables(dev, old_state); |
Jyri Sarha | 897145d | 2017-01-27 12:04:55 +0200 | [diff] [blame] | 78 | |
Tomi Valkeinen | fc5cc967 | 2017-08-23 12:19:02 +0300 | [diff] [blame] | 79 | if (priv->omaprev != 0x3430) { |
| 80 | /* With the current dss dispc implementation we have to enable |
| 81 | * the new modeset before we can commit planes. The dispc ovl |
| 82 | * configuration relies on the video mode configuration been |
| 83 | * written into the HW when the ovl configuration is |
| 84 | * calculated. |
| 85 | * |
| 86 | * This approach is not ideal because after a mode change the |
| 87 | * plane update is executed only after the first vblank |
| 88 | * interrupt. The dispc implementation should be fixed so that |
| 89 | * it is able use uncommitted drm state information. |
| 90 | */ |
| 91 | drm_atomic_helper_commit_modeset_enables(dev, old_state); |
| 92 | omap_atomic_wait_for_completion(dev, old_state); |
Jyri Sarha | 897145d | 2017-01-27 12:04:55 +0200 | [diff] [blame] | 93 | |
Tomi Valkeinen | fc5cc967 | 2017-08-23 12:19:02 +0300 | [diff] [blame] | 94 | drm_atomic_helper_commit_planes(dev, old_state, 0); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 95 | |
Tomi Valkeinen | fc5cc967 | 2017-08-23 12:19:02 +0300 | [diff] [blame] | 96 | drm_atomic_helper_commit_hw_done(old_state); |
| 97 | } else { |
| 98 | /* |
| 99 | * OMAP3 DSS seems to have issues with the work-around above, |
| 100 | * resulting in endless sync losts if a crtc is enabled without |
| 101 | * a plane. For now, skip the WA for OMAP3. |
| 102 | */ |
| 103 | drm_atomic_helper_commit_planes(dev, old_state, 0); |
| 104 | |
| 105 | drm_atomic_helper_commit_modeset_enables(dev, old_state); |
| 106 | |
| 107 | drm_atomic_helper_commit_hw_done(old_state); |
| 108 | } |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * Wait for completion of the page flips to ensure that old buffers |
| 112 | * can't be touched by the hardware anymore before cleaning up planes. |
| 113 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 114 | omap_atomic_wait_for_completion(dev, old_state); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 115 | |
| 116 | drm_atomic_helper_cleanup_planes(dev, old_state); |
| 117 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 118 | priv->dispc_ops->runtime_put(); |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 119 | } |
| 120 | |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 121 | static const struct drm_mode_config_helper_funcs omap_mode_config_helper_funcs = { |
| 122 | .atomic_commit_tail = omap_atomic_commit_tail, |
| 123 | }; |
Laurent Pinchart | 748471a5 | 2015-03-05 23:42:39 +0200 | [diff] [blame] | 124 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 125 | static const struct drm_mode_config_funcs omap_mode_config_funcs = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 126 | .fb_create = omap_framebuffer_create, |
Noralf Trønnes | ef62d30 | 2017-12-05 19:25:01 +0100 | [diff] [blame] | 127 | .output_poll_changed = drm_fb_helper_output_poll_changed, |
Laurent Pinchart | cef77d4 | 2015-03-05 21:50:00 +0200 | [diff] [blame] | 128 | .atomic_check = drm_atomic_helper_check, |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 129 | .atomic_commit = drm_atomic_helper_commit, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 130 | }; |
| 131 | |
| 132 | static int get_connector_type(struct omap_dss_device *dssdev) |
| 133 | { |
| 134 | switch (dssdev->type) { |
| 135 | case OMAP_DISPLAY_TYPE_HDMI: |
| 136 | return DRM_MODE_CONNECTOR_HDMIA; |
Tomi Valkeinen | 4635c17 | 2013-05-14 14:14:15 +0300 | [diff] [blame] | 137 | case OMAP_DISPLAY_TYPE_DVI: |
| 138 | return DRM_MODE_CONNECTOR_DVID; |
Sebastian Reichel | 4a64b90 | 2016-03-08 17:39:36 +0100 | [diff] [blame] | 139 | case OMAP_DISPLAY_TYPE_DSI: |
| 140 | return DRM_MODE_CONNECTOR_DSI; |
Tomi Valkeinen | 564f88c | 2017-04-27 13:02:28 +0300 | [diff] [blame] | 141 | case OMAP_DISPLAY_TYPE_DPI: |
| 142 | case OMAP_DISPLAY_TYPE_DBI: |
| 143 | return DRM_MODE_CONNECTOR_DPI; |
| 144 | case OMAP_DISPLAY_TYPE_VENC: |
| 145 | /* TODO: This could also be composite */ |
| 146 | return DRM_MODE_CONNECTOR_SVIDEO; |
| 147 | case OMAP_DISPLAY_TYPE_SDI: |
| 148 | return DRM_MODE_CONNECTOR_LVDS; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 149 | default: |
| 150 | return DRM_MODE_CONNECTOR_Unknown; |
| 151 | } |
| 152 | } |
| 153 | |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 154 | static void omap_disconnect_dssdevs(void) |
| 155 | { |
| 156 | struct omap_dss_device *dssdev = NULL; |
| 157 | |
| 158 | for_each_dss_dev(dssdev) |
| 159 | dssdev->driver->disconnect(dssdev); |
| 160 | } |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 161 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 162 | static int omap_connect_dssdevs(void) |
| 163 | { |
| 164 | int r; |
| 165 | struct omap_dss_device *dssdev = NULL; |
Peter Ujfalusi | a09d2bc | 2016-05-03 22:08:01 +0300 | [diff] [blame] | 166 | |
| 167 | if (!omapdss_stack_is_ready()) |
| 168 | return -EPROBE_DEFER; |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 169 | |
| 170 | for_each_dss_dev(dssdev) { |
| 171 | r = dssdev->driver->connect(dssdev); |
| 172 | if (r == -EPROBE_DEFER) { |
| 173 | omap_dss_put_device(dssdev); |
| 174 | goto cleanup; |
| 175 | } else if (r) { |
| 176 | dev_warn(dssdev->dev, "could not connect display: %s\n", |
| 177 | dssdev->name); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 178 | } |
| 179 | } |
| 180 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 181 | return 0; |
| 182 | |
| 183 | cleanup: |
| 184 | /* |
| 185 | * if we are deferring probe, we disconnect the devices we previously |
| 186 | * connected |
| 187 | */ |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 188 | omap_disconnect_dssdevs(); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 189 | |
| 190 | return r; |
| 191 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 192 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 193 | static int omap_modeset_init_properties(struct drm_device *dev) |
| 194 | { |
| 195 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | dff6c24 | 2017-05-09 01:27:14 +0300 | [diff] [blame] | 196 | unsigned int num_planes = priv->dispc_ops->get_num_ovls(); |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 197 | |
Laurent Pinchart | dff6c24 | 2017-05-09 01:27:14 +0300 | [diff] [blame] | 198 | priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, |
| 199 | num_planes - 1); |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 200 | if (!priv->zorder_prop) |
| 201 | return -ENOMEM; |
| 202 | |
| 203 | return 0; |
| 204 | } |
| 205 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 206 | static int omap_modeset_init(struct drm_device *dev) |
| 207 | { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 208 | struct omap_drm_private *priv = dev->dev_private; |
| 209 | struct omap_dss_device *dssdev = NULL; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 210 | int num_ovls = priv->dispc_ops->get_num_ovls(); |
| 211 | int num_mgrs = priv->dispc_ops->get_num_mgrs(); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 212 | int num_crtcs, crtc_idx, plane_idx; |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 213 | int ret; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 214 | u32 plane_crtc_mask; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 215 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 216 | drm_mode_config_init(dev); |
| 217 | |
Laurent Pinchart | e2cd09b | 2015-03-06 17:16:43 +0200 | [diff] [blame] | 218 | ret = omap_modeset_init_properties(dev); |
| 219 | if (ret < 0) |
| 220 | return ret; |
| 221 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 222 | /* |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 223 | * This function creates exactly one connector, encoder, crtc, |
| 224 | * and primary plane per each connected dss-device. Each |
| 225 | * connector->encoder->crtc chain is expected to be separate |
| 226 | * and each crtc is connect to a single dss-channel. If the |
| 227 | * configuration does not match the expectations or exceeds |
| 228 | * the available resources, the configuration is rejected. |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 229 | */ |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 230 | num_crtcs = 0; |
Jyri Sarha | f1118b8 | 2017-03-24 16:47:51 +0200 | [diff] [blame] | 231 | for_each_dss_dev(dssdev) |
| 232 | if (omapdss_device_is_connected(dssdev)) |
| 233 | num_crtcs++; |
| 234 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 235 | if (num_crtcs > num_mgrs || num_crtcs > num_ovls || |
| 236 | num_crtcs > ARRAY_SIZE(priv->crtcs) || |
| 237 | num_crtcs > ARRAY_SIZE(priv->planes) || |
| 238 | num_crtcs > ARRAY_SIZE(priv->encoders) || |
| 239 | num_crtcs > ARRAY_SIZE(priv->connectors)) { |
| 240 | dev_err(dev->dev, "%s(): Too many connected displays\n", |
| 241 | __func__); |
| 242 | return -EINVAL; |
| 243 | } |
| 244 | |
| 245 | /* All planes can be put to any CRTC */ |
| 246 | plane_crtc_mask = (1 << num_crtcs) - 1; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 247 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 248 | dssdev = NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 249 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 250 | crtc_idx = 0; |
| 251 | plane_idx = 0; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 252 | for_each_dss_dev(dssdev) { |
| 253 | struct drm_connector *connector; |
| 254 | struct drm_encoder *encoder; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 255 | struct drm_plane *plane; |
| 256 | struct drm_crtc *crtc; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 257 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 258 | if (!omapdss_device_is_connected(dssdev)) |
Archit Taneja | 581382e | 2013-03-26 19:15:18 +0530 | [diff] [blame] | 259 | continue; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 260 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 261 | encoder = omap_encoder_init(dev, dssdev); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 262 | if (!encoder) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 263 | return -ENOMEM; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 264 | |
| 265 | connector = omap_connector_init(dev, |
| 266 | get_connector_type(dssdev), dssdev, encoder); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 267 | if (!connector) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 268 | return -ENOMEM; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 269 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 270 | plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_PRIMARY, |
| 271 | plane_crtc_mask); |
| 272 | if (IS_ERR(plane)) |
| 273 | return PTR_ERR(plane); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 274 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 275 | crtc = omap_crtc_init(dev, plane, dssdev); |
| 276 | if (IS_ERR(crtc)) |
| 277 | return PTR_ERR(crtc); |
| 278 | |
| 279 | drm_mode_connector_attach_encoder(connector, encoder); |
| 280 | encoder->possible_crtcs = (1 << crtc_idx); |
| 281 | |
| 282 | priv->crtcs[priv->num_crtcs++] = crtc; |
| 283 | priv->planes[priv->num_planes++] = plane; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 284 | priv->encoders[priv->num_encoders++] = encoder; |
| 285 | priv->connectors[priv->num_connectors++] = connector; |
| 286 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 287 | plane_idx++; |
| 288 | crtc_idx++; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | /* |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 292 | * Create normal planes for the remaining overlays: |
| 293 | */ |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 294 | for (; plane_idx < num_ovls; plane_idx++) { |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 295 | struct drm_plane *plane; |
| 296 | |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 297 | if (WARN_ON(priv->num_planes >= ARRAY_SIZE(priv->planes))) |
| 298 | return -EINVAL; |
| 299 | |
| 300 | plane = omap_plane_init(dev, plane_idx, DRM_PLANE_TYPE_OVERLAY, |
| 301 | plane_crtc_mask); |
Laurent Pinchart | fb9a35f | 2015-01-11 16:30:44 +0200 | [diff] [blame] | 302 | if (IS_ERR(plane)) |
| 303 | return PTR_ERR(plane); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 304 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 305 | priv->planes[priv->num_planes++] = plane; |
| 306 | } |
| 307 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 308 | DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n", |
| 309 | priv->num_planes, priv->num_crtcs, priv->num_encoders, |
| 310 | priv->num_connectors); |
| 311 | |
Tomi Valkeinen | 1e90711 | 2016-08-23 12:35:39 +0300 | [diff] [blame] | 312 | dev->mode_config.min_width = 8; |
| 313 | dev->mode_config.min_height = 2; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 314 | |
| 315 | /* note: eventually will need some cpu_is_omapXYZ() type stuff here |
| 316 | * to fill in these limits properly on different OMAP generations.. |
| 317 | */ |
| 318 | dev->mode_config.max_width = 2048; |
| 319 | dev->mode_config.max_height = 2048; |
| 320 | |
| 321 | dev->mode_config.funcs = &omap_mode_config_funcs; |
Laurent Pinchart | a9e6f9f | 2017-05-09 01:27:10 +0300 | [diff] [blame] | 322 | dev->mode_config.helper_private = &omap_mode_config_helper_funcs; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 323 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 324 | drm_mode_config_reset(dev); |
| 325 | |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 326 | omap_drm_irq_install(dev); |
| 327 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 328 | return 0; |
| 329 | } |
| 330 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 331 | /* |
Peter Ujfalusi | 3c59680 | 2017-06-02 15:26:35 +0300 | [diff] [blame] | 332 | * Enable the HPD in external components if supported |
| 333 | */ |
| 334 | static void omap_modeset_enable_external_hpd(void) |
| 335 | { |
| 336 | struct omap_dss_device *dssdev = NULL; |
| 337 | |
| 338 | for_each_dss_dev(dssdev) { |
| 339 | if (dssdev->driver->enable_hpd) |
| 340 | dssdev->driver->enable_hpd(dssdev); |
| 341 | } |
| 342 | } |
| 343 | |
| 344 | /* |
| 345 | * Disable the HPD in external components if supported |
| 346 | */ |
| 347 | static void omap_modeset_disable_external_hpd(void) |
| 348 | { |
| 349 | struct omap_dss_device *dssdev = NULL; |
| 350 | |
| 351 | for_each_dss_dev(dssdev) { |
| 352 | if (dssdev->driver->disable_hpd) |
| 353 | dssdev->driver->disable_hpd(dssdev); |
| 354 | } |
| 355 | } |
| 356 | |
| 357 | /* |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 358 | * drm ioctl funcs |
| 359 | */ |
| 360 | |
| 361 | |
| 362 | static int ioctl_get_param(struct drm_device *dev, void *data, |
| 363 | struct drm_file *file_priv) |
| 364 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 365 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 366 | struct drm_omap_param *args = data; |
| 367 | |
| 368 | DBG("%p: param=%llu", dev, args->param); |
| 369 | |
| 370 | switch (args->param) { |
| 371 | case OMAP_PARAM_CHIPSET_ID: |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 372 | args->value = priv->omaprev; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 373 | break; |
| 374 | default: |
| 375 | DBG("unknown parameter %lld", args->param); |
| 376 | return -EINVAL; |
| 377 | } |
| 378 | |
| 379 | return 0; |
| 380 | } |
| 381 | |
| 382 | static int ioctl_set_param(struct drm_device *dev, void *data, |
| 383 | struct drm_file *file_priv) |
| 384 | { |
| 385 | struct drm_omap_param *args = data; |
| 386 | |
| 387 | switch (args->param) { |
| 388 | default: |
| 389 | DBG("unknown parameter %lld", args->param); |
| 390 | return -EINVAL; |
| 391 | } |
| 392 | |
| 393 | return 0; |
| 394 | } |
| 395 | |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 396 | #define OMAP_BO_USER_MASK 0x00ffffff /* flags settable by userspace */ |
| 397 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 398 | static int ioctl_gem_new(struct drm_device *dev, void *data, |
| 399 | struct drm_file *file_priv) |
| 400 | { |
| 401 | struct drm_omap_gem_new *args = data; |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 402 | u32 flags = args->flags & OMAP_BO_USER_MASK; |
| 403 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 404 | VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv, |
Laurent Pinchart | ef3f4e9 | 2015-12-14 22:39:36 +0200 | [diff] [blame] | 405 | args->size.bytes, flags); |
| 406 | |
| 407 | return omap_gem_new_handle(dev, file_priv, args->size, flags, |
| 408 | &args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 409 | } |
| 410 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 411 | static int ioctl_gem_info(struct drm_device *dev, void *data, |
| 412 | struct drm_file *file_priv) |
| 413 | { |
| 414 | struct drm_omap_gem_info *args = data; |
| 415 | struct drm_gem_object *obj; |
| 416 | int ret = 0; |
| 417 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 418 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 419 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 420 | obj = drm_gem_object_lookup(file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 421 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 422 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 423 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 424 | args->size = omap_gem_mmap_size(obj); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 425 | args->offset = omap_gem_mmap_offset(obj); |
| 426 | |
| 427 | drm_gem_object_unreference_unlocked(obj); |
| 428 | |
| 429 | return ret; |
| 430 | } |
| 431 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame] | 432 | static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = { |
Hemant Hariyani | 5f6ab8c | 2016-06-07 13:23:19 -0500 | [diff] [blame] | 433 | DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, |
| 434 | DRM_AUTH | DRM_RENDER_ALLOW), |
| 435 | DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, |
| 436 | DRM_AUTH | DRM_MASTER | DRM_ROOT_ONLY), |
| 437 | DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, |
| 438 | DRM_AUTH | DRM_RENDER_ALLOW), |
Laurent Pinchart | d6f544f | 2017-05-09 01:27:11 +0300 | [diff] [blame] | 439 | /* Deprecated, to be removed. */ |
| 440 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, drm_noop, |
Hemant Hariyani | 5f6ab8c | 2016-06-07 13:23:19 -0500 | [diff] [blame] | 441 | DRM_AUTH | DRM_RENDER_ALLOW), |
Laurent Pinchart | d6f544f | 2017-05-09 01:27:11 +0300 | [diff] [blame] | 442 | /* Deprecated, to be removed. */ |
| 443 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, drm_noop, |
Hemant Hariyani | 5f6ab8c | 2016-06-07 13:23:19 -0500 | [diff] [blame] | 444 | DRM_AUTH | DRM_RENDER_ALLOW), |
| 445 | DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, |
| 446 | DRM_AUTH | DRM_RENDER_ALLOW), |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 447 | }; |
| 448 | |
| 449 | /* |
| 450 | * drm driver funcs |
| 451 | */ |
| 452 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 453 | static int dev_open(struct drm_device *dev, struct drm_file *file) |
| 454 | { |
| 455 | file->driver_priv = NULL; |
| 456 | |
| 457 | DBG("open: dev=%p, file=%p", dev, file); |
| 458 | |
| 459 | return 0; |
| 460 | } |
| 461 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 462 | static const struct vm_operations_struct omap_gem_vm_ops = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 463 | .fault = omap_gem_fault, |
| 464 | .open = drm_gem_vm_open, |
| 465 | .close = drm_gem_vm_close, |
| 466 | }; |
| 467 | |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 468 | static const struct file_operations omapdriver_fops = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 469 | .owner = THIS_MODULE, |
| 470 | .open = drm_open, |
| 471 | .unlocked_ioctl = drm_ioctl, |
Tomi Valkeinen | 9d24159a | 2017-02-24 13:24:50 +0200 | [diff] [blame] | 472 | .compat_ioctl = drm_compat_ioctl, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 473 | .release = drm_release, |
| 474 | .mmap = omap_gem_mmap, |
| 475 | .poll = drm_poll, |
| 476 | .read = drm_read, |
| 477 | .llseek = noop_llseek, |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 478 | }; |
| 479 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 480 | static struct drm_driver omap_drm_driver = { |
Tomi Valkeinen | 728fea7 | 2015-10-02 11:10:41 +0300 | [diff] [blame] | 481 | .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME | |
Hemant Hariyani | 5f6ab8c | 2016-06-07 13:23:19 -0500 | [diff] [blame] | 482 | DRIVER_ATOMIC | DRIVER_RENDER, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 483 | .open = dev_open, |
Noralf Trønnes | ef62d30 | 2017-12-05 19:25:01 +0100 | [diff] [blame] | 484 | .lastclose = drm_fb_helper_lastclose, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 485 | #ifdef CONFIG_DEBUG_FS |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 486 | .debugfs_init = omap_debugfs_init, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 487 | #endif |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 488 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 489 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 490 | .gem_prime_export = omap_gem_prime_export, |
| 491 | .gem_prime_import = omap_gem_prime_import, |
| 492 | .gem_free_object = omap_gem_free_object, |
| 493 | .gem_vm_ops = &omap_gem_vm_ops, |
| 494 | .dumb_create = omap_gem_dumb_create, |
| 495 | .dumb_map_offset = omap_gem_dumb_map_offset, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 496 | .ioctls = ioctls, |
| 497 | .num_ioctls = DRM_OMAP_NUM_IOCTLS, |
| 498 | .fops = &omapdriver_fops, |
| 499 | .name = DRIVER_NAME, |
| 500 | .desc = DRIVER_DESC, |
| 501 | .date = DRIVER_DATE, |
| 502 | .major = DRIVER_MAJOR, |
| 503 | .minor = DRIVER_MINOR, |
| 504 | .patchlevel = DRIVER_PATCHLEVEL, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 505 | }; |
| 506 | |
Laurent Pinchart | 6e471fa | 2017-05-06 02:57:12 +0300 | [diff] [blame] | 507 | static const struct soc_device_attribute omapdrm_soc_devices[] = { |
| 508 | { .family = "OMAP3", .data = (void *)0x3430 }, |
| 509 | { .family = "OMAP4", .data = (void *)0x4430 }, |
| 510 | { .family = "OMAP5", .data = (void *)0x5430 }, |
| 511 | { .family = "DRA7", .data = (void *)0x0752 }, |
| 512 | { /* sentinel */ } |
| 513 | }; |
| 514 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 515 | static int pdev_probe(struct platform_device *pdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 516 | { |
Laurent Pinchart | 6e471fa | 2017-05-06 02:57:12 +0300 | [diff] [blame] | 517 | const struct soc_device_attribute *soc; |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 518 | struct omap_drm_private *priv; |
| 519 | struct drm_device *ddev; |
| 520 | unsigned int i; |
| 521 | int ret; |
| 522 | |
| 523 | DBG("%s", pdev->name); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 524 | |
Tomi Valkeinen | 591a0ac | 2013-05-23 12:07:50 +0300 | [diff] [blame] | 525 | if (omapdss_is_initialized() == false) |
| 526 | return -EPROBE_DEFER; |
| 527 | |
Laurent Pinchart | 510c74c | 2017-08-11 16:49:08 +0300 | [diff] [blame] | 528 | ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32)); |
| 529 | if (ret) { |
| 530 | dev_err(&pdev->dev, "Failed to set the DMA mask\n"); |
| 531 | return ret; |
| 532 | } |
| 533 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 534 | omap_crtc_pre_init(); |
| 535 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 536 | ret = omap_connect_dssdevs(); |
| 537 | if (ret) |
| 538 | goto err_crtc_uninit; |
| 539 | |
| 540 | /* Allocate and initialize the driver private structure. */ |
| 541 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
| 542 | if (!priv) { |
| 543 | ret = -ENOMEM; |
| 544 | goto err_disconnect_dssdevs; |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 545 | } |
| 546 | |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 547 | priv->dispc_ops = dispc_get_ops(); |
| 548 | |
Laurent Pinchart | 6e471fa | 2017-05-06 02:57:12 +0300 | [diff] [blame] | 549 | soc = soc_device_match(omapdrm_soc_devices); |
| 550 | priv->omaprev = soc ? (unsigned int)soc->data : 0; |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 551 | priv->wq = alloc_ordered_workqueue("omapdrm", 0); |
| 552 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 553 | spin_lock_init(&priv->list_lock); |
| 554 | INIT_LIST_HEAD(&priv->obj_list); |
| 555 | |
| 556 | /* Allocate and initialize the DRM device. */ |
| 557 | ddev = drm_dev_alloc(&omap_drm_driver, &pdev->dev); |
| 558 | if (IS_ERR(ddev)) { |
| 559 | ret = PTR_ERR(ddev); |
| 560 | goto err_free_priv; |
| 561 | } |
| 562 | |
| 563 | ddev->dev_private = priv; |
| 564 | platform_set_drvdata(pdev, ddev); |
| 565 | |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 566 | /* Get memory bandwidth limits */ |
| 567 | if (priv->dispc_ops->get_memory_bandwidth_limit) |
| 568 | priv->max_bandwidth = |
| 569 | priv->dispc_ops->get_memory_bandwidth_limit(); |
| 570 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 571 | omap_gem_init(ddev); |
| 572 | |
| 573 | ret = omap_modeset_init(ddev); |
| 574 | if (ret) { |
| 575 | dev_err(&pdev->dev, "omap_modeset_init failed: ret=%d\n", ret); |
| 576 | goto err_free_drm_dev; |
| 577 | } |
| 578 | |
| 579 | /* Initialize vblank handling, start with all CRTCs disabled. */ |
| 580 | ret = drm_vblank_init(ddev, priv->num_crtcs); |
| 581 | if (ret) { |
| 582 | dev_err(&pdev->dev, "could not init vblank\n"); |
| 583 | goto err_cleanup_modeset; |
| 584 | } |
| 585 | |
| 586 | for (i = 0; i < priv->num_crtcs; i++) |
| 587 | drm_crtc_vblank_off(priv->crtcs[i]); |
| 588 | |
| 589 | priv->fbdev = omap_fbdev_init(ddev); |
| 590 | |
| 591 | drm_kms_helper_poll_init(ddev); |
Peter Ujfalusi | 3c59680 | 2017-06-02 15:26:35 +0300 | [diff] [blame] | 592 | omap_modeset_enable_external_hpd(); |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 593 | |
| 594 | /* |
| 595 | * Register the DRM device with the core and the connectors with |
| 596 | * sysfs. |
| 597 | */ |
| 598 | ret = drm_dev_register(ddev, 0); |
| 599 | if (ret) |
| 600 | goto err_cleanup_helpers; |
| 601 | |
| 602 | return 0; |
| 603 | |
| 604 | err_cleanup_helpers: |
Peter Ujfalusi | 3c59680 | 2017-06-02 15:26:35 +0300 | [diff] [blame] | 605 | omap_modeset_disable_external_hpd(); |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 606 | drm_kms_helper_poll_fini(ddev); |
| 607 | if (priv->fbdev) |
| 608 | omap_fbdev_free(ddev); |
| 609 | err_cleanup_modeset: |
| 610 | drm_mode_config_cleanup(ddev); |
| 611 | omap_drm_irq_uninstall(ddev); |
| 612 | err_free_drm_dev: |
| 613 | omap_gem_deinit(ddev); |
| 614 | drm_dev_unref(ddev); |
| 615 | err_free_priv: |
| 616 | destroy_workqueue(priv->wq); |
| 617 | kfree(priv); |
| 618 | err_disconnect_dssdevs: |
| 619 | omap_disconnect_dssdevs(); |
| 620 | err_crtc_uninit: |
| 621 | omap_crtc_pre_uninit(); |
| 622 | return ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 623 | } |
| 624 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 625 | static int pdev_remove(struct platform_device *pdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 626 | { |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 627 | struct drm_device *ddev = platform_get_drvdata(pdev); |
| 628 | struct omap_drm_private *priv = ddev->dev_private; |
| 629 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 630 | DBG(""); |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 631 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 632 | drm_dev_unregister(ddev); |
| 633 | |
Peter Ujfalusi | 3c59680 | 2017-06-02 15:26:35 +0300 | [diff] [blame] | 634 | omap_modeset_disable_external_hpd(); |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 635 | drm_kms_helper_poll_fini(ddev); |
| 636 | |
| 637 | if (priv->fbdev) |
| 638 | omap_fbdev_free(ddev); |
| 639 | |
Tomi Valkeinen | 8a54aa9 | 2017-03-27 10:02:22 +0300 | [diff] [blame] | 640 | drm_atomic_helper_shutdown(ddev); |
| 641 | |
Laurent Pinchart | 2f95bc6 | 2016-12-12 11:28:47 +0200 | [diff] [blame] | 642 | drm_mode_config_cleanup(ddev); |
| 643 | |
| 644 | omap_drm_irq_uninstall(ddev); |
| 645 | omap_gem_deinit(ddev); |
| 646 | |
| 647 | drm_dev_unref(ddev); |
| 648 | |
| 649 | destroy_workqueue(priv->wq); |
| 650 | kfree(priv); |
Tomi Valkeinen | 707cf58 | 2014-04-02 13:47:43 +0300 | [diff] [blame] | 651 | |
Archit Taneja | cc823bd | 2014-01-02 14:49:52 +0530 | [diff] [blame] | 652 | omap_disconnect_dssdevs(); |
| 653 | omap_crtc_pre_uninit(); |
Daniel Vetter | fd3c025 | 2013-12-11 11:34:26 +0100 | [diff] [blame] | 654 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 655 | return 0; |
| 656 | } |
| 657 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 658 | #ifdef CONFIG_PM_SLEEP |
Tomi Valkeinen | 92bf0f9 | 2015-10-02 11:10:42 +0300 | [diff] [blame] | 659 | static int omap_drm_suspend_all_displays(void) |
| 660 | { |
| 661 | struct omap_dss_device *dssdev = NULL; |
| 662 | |
| 663 | for_each_dss_dev(dssdev) { |
| 664 | if (!dssdev->driver) |
| 665 | continue; |
| 666 | |
| 667 | if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) { |
| 668 | dssdev->driver->disable(dssdev); |
| 669 | dssdev->activate_after_resume = true; |
| 670 | } else { |
| 671 | dssdev->activate_after_resume = false; |
| 672 | } |
| 673 | } |
| 674 | |
| 675 | return 0; |
| 676 | } |
| 677 | |
| 678 | static int omap_drm_resume_all_displays(void) |
| 679 | { |
| 680 | struct omap_dss_device *dssdev = NULL; |
| 681 | |
| 682 | for_each_dss_dev(dssdev) { |
| 683 | if (!dssdev->driver) |
| 684 | continue; |
| 685 | |
| 686 | if (dssdev->activate_after_resume) { |
| 687 | dssdev->driver->enable(dssdev); |
| 688 | dssdev->activate_after_resume = false; |
| 689 | } |
| 690 | } |
| 691 | |
| 692 | return 0; |
| 693 | } |
| 694 | |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 695 | static int omap_drm_suspend(struct device *dev) |
| 696 | { |
| 697 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 698 | |
| 699 | drm_kms_helper_poll_disable(drm_dev); |
| 700 | |
Tomi Valkeinen | 92bf0f9 | 2015-10-02 11:10:42 +0300 | [diff] [blame] | 701 | drm_modeset_lock_all(drm_dev); |
| 702 | omap_drm_suspend_all_displays(); |
| 703 | drm_modeset_unlock_all(drm_dev); |
| 704 | |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 705 | return 0; |
| 706 | } |
| 707 | |
| 708 | static int omap_drm_resume(struct device *dev) |
| 709 | { |
| 710 | struct drm_device *drm_dev = dev_get_drvdata(dev); |
| 711 | |
Tomi Valkeinen | 92bf0f9 | 2015-10-02 11:10:42 +0300 | [diff] [blame] | 712 | drm_modeset_lock_all(drm_dev); |
| 713 | omap_drm_resume_all_displays(); |
| 714 | drm_modeset_unlock_all(drm_dev); |
| 715 | |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 716 | drm_kms_helper_poll_enable(drm_dev); |
| 717 | |
Laurent Pinchart | 7fb15c4 | 2017-10-13 17:58:58 +0300 | [diff] [blame^] | 718 | return omap_gem_resume(drm_dev); |
Tomi Valkeinen | ccd7b5e | 2014-11-14 15:18:28 +0200 | [diff] [blame] | 719 | } |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 720 | #endif |
| 721 | |
Grygorii Strashko | 8450c8d | 2015-02-26 15:57:17 +0200 | [diff] [blame] | 722 | static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume); |
| 723 | |
Tomi Valkeinen | 6717cd2 | 2013-04-10 10:44:00 +0300 | [diff] [blame] | 724 | static struct platform_driver pdev = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 725 | .driver = { |
Tomi Valkeinen | f64eafa | 2017-08-16 12:43:55 +0300 | [diff] [blame] | 726 | .name = "omapdrm", |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 727 | .pm = &omapdrm_pm_ops, |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 728 | }, |
| 729 | .probe = pdev_probe, |
| 730 | .remove = pdev_remove, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 731 | }; |
| 732 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 733 | static struct platform_driver * const drivers[] = { |
| 734 | &omap_dmm_driver, |
| 735 | &pdev, |
| 736 | }; |
| 737 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 738 | static int __init omap_drm_init(void) |
| 739 | { |
| 740 | DBG("init"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 741 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 742 | return platform_register_drivers(drivers, ARRAY_SIZE(drivers)); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | static void __exit omap_drm_fini(void) |
| 746 | { |
| 747 | DBG("fini"); |
Tomi Valkeinen | ea7e3a6 | 2014-04-02 14:31:50 +0300 | [diff] [blame] | 748 | |
Thierry Reding | e1c49bd | 2015-12-02 17:23:31 +0100 | [diff] [blame] | 749 | platform_unregister_drivers(drivers, ARRAY_SIZE(drivers)); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 750 | } |
| 751 | |
| 752 | /* need late_initcall() so we load after dss_driver's are loaded */ |
| 753 | late_initcall(omap_drm_init); |
| 754 | module_exit(omap_drm_fini); |
| 755 | |
| 756 | MODULE_AUTHOR("Rob Clark <rob@ti.com>"); |
| 757 | MODULE_DESCRIPTION("OMAP DRM Display Driver"); |
| 758 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 759 | MODULE_LICENSE("GPL v2"); |